blob: cf0901240bd1bc0580e6d53045f0686e6a0bc864 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053091static const uint32_t skl_pri_planar_formats[] = {
92 DRM_FORMAT_C8,
93 DRM_FORMAT_RGB565,
94 DRM_FORMAT_XRGB8888,
95 DRM_FORMAT_XBGR8888,
96 DRM_FORMAT_ARGB8888,
97 DRM_FORMAT_ABGR8888,
98 DRM_FORMAT_XRGB2101010,
99 DRM_FORMAT_XBGR2101010,
100 DRM_FORMAT_YUYV,
101 DRM_FORMAT_YVYU,
102 DRM_FORMAT_UYVY,
103 DRM_FORMAT_VYUY,
104 DRM_FORMAT_NV12,
105};
106
Ben Widawsky714244e2017-08-01 09:58:16 -0700107static const uint64_t skl_format_modifiers_noccs[] = {
108 I915_FORMAT_MOD_Yf_TILED,
109 I915_FORMAT_MOD_Y_TILED,
110 I915_FORMAT_MOD_X_TILED,
111 DRM_FORMAT_MOD_LINEAR,
112 DRM_FORMAT_MOD_INVALID
113};
114
115static const uint64_t skl_format_modifiers_ccs[] = {
116 I915_FORMAT_MOD_Yf_TILED_CCS,
117 I915_FORMAT_MOD_Y_TILED_CCS,
118 I915_FORMAT_MOD_Yf_TILED,
119 I915_FORMAT_MOD_Y_TILED,
120 I915_FORMAT_MOD_X_TILED,
121 DRM_FORMAT_MOD_LINEAR,
122 DRM_FORMAT_MOD_INVALID
123};
124
Matt Roper3d7d6512014-06-10 08:28:13 -0700125/* Cursor formats */
126static const uint32_t intel_cursor_formats[] = {
127 DRM_FORMAT_ARGB8888,
128};
129
Ben Widawsky714244e2017-08-01 09:58:16 -0700130static const uint64_t cursor_format_modifiers[] = {
131 DRM_FORMAT_MOD_LINEAR,
132 DRM_FORMAT_MOD_INVALID
133};
134
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300135static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200136 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300137static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200138 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300139
Chris Wilson24dbf512017-02-15 10:59:18 +0000140static int intel_framebuffer_init(struct intel_framebuffer *ifb,
141 struct drm_i915_gem_object *obj,
142 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200143static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
144static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200145static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200146static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700147 struct intel_link_m_n *m_n,
148 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200149static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200150static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200151static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200152static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200153 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200154static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200155 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200156static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
157static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530158static void intel_crtc_init_scalers(struct intel_crtc *crtc,
159 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200160static void skylake_pfit_enable(struct intel_crtc *crtc);
161static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
162static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300163static void intel_modeset_setup_hw_state(struct drm_device *dev,
164 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200165static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100166
Ma Lingd4906092009-03-18 20:13:27 +0800167struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300168 struct {
169 int min, max;
170 } dot, vco, n, m, m1, m2, p, p1;
171
172 struct {
173 int dot_limit;
174 int p2_slow, p2_fast;
175 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800176};
Jesse Barnes79e53942008-11-07 14:24:08 -0800177
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200179int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180{
181 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
182
183 /* Obtain SKU information */
184 mutex_lock(&dev_priv->sb_lock);
185 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
186 CCK_FUSE_HPLL_FREQ_MASK;
187 mutex_unlock(&dev_priv->sb_lock);
188
189 return vco_freq[hpll_freq] * 1000;
190}
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
193 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300194{
195 u32 val;
196 int divider;
197
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300198 mutex_lock(&dev_priv->sb_lock);
199 val = vlv_cck_read(dev_priv, reg);
200 mutex_unlock(&dev_priv->sb_lock);
201
202 divider = val & CCK_FREQUENCY_VALUES;
203
204 WARN((val & CCK_FREQUENCY_STATUS) !=
205 (divider << CCK_FREQUENCY_STATUS_SHIFT),
206 "%s change in progress\n", name);
207
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200208 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
209}
210
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200211int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
212 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200213{
214 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200215 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200216
217 return vlv_get_cck_clock(dev_priv, name, reg,
218 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300219}
220
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300221static void intel_update_czclk(struct drm_i915_private *dev_priv)
222{
Wayne Boyer666a4532015-12-09 12:29:35 -0800223 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300224 return;
225
226 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
227 CCK_CZ_CLOCK_CONTROL);
228
229 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
230}
231
Chris Wilson021357a2010-09-07 20:54:59 +0100232static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200233intel_fdi_link_freq(struct drm_i915_private *dev_priv,
234 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100235{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200236 if (HAS_DDI(dev_priv))
237 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200238 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000239 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100240}
241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200244 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200245 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .m = { .min = 96, .max = 140 },
247 .m1 = { .min = 18, .max = 26 },
248 .m2 = { .min = 6, .max = 16 },
249 .p = { .min = 4, .max = 128 },
250 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 165000,
252 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200256 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200257 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200258 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200259 .m = { .min = 96, .max = 140 },
260 .m1 = { .min = 18, .max = 26 },
261 .m2 = { .min = 6, .max = 16 },
262 .p = { .min = 4, .max = 128 },
263 .p1 = { .min = 2, .max = 33 },
264 .p2 = { .dot_limit = 165000,
265 .p2_slow = 4, .p2_fast = 4 },
266};
267
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300268static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400269 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200270 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200271 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .m = { .min = 96, .max = 140 },
273 .m1 = { .min = 18, .max = 26 },
274 .m2 = { .min = 6, .max = 16 },
275 .p = { .min = 4, .max = 128 },
276 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 .p2 = { .dot_limit = 165000,
278 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700279};
Eric Anholt273e27c2011-03-30 13:01:10 -0700280
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300281static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .dot = { .min = 20000, .max = 400000 },
283 .vco = { .min = 1400000, .max = 2800000 },
284 .n = { .min = 1, .max = 6 },
285 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100286 .m1 = { .min = 8, .max = 18 },
287 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .p = { .min = 5, .max = 80 },
289 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .p2 = { .dot_limit = 200000,
291 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700292};
293
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300294static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .dot = { .min = 20000, .max = 400000 },
296 .vco = { .min = 1400000, .max = 2800000 },
297 .n = { .min = 1, .max = 6 },
298 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100299 .m1 = { .min = 8, .max = 18 },
300 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400301 .p = { .min = 7, .max = 98 },
302 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .p2 = { .dot_limit = 112000,
304 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Eric Anholt273e27c2011-03-30 13:01:10 -0700307
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300308static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 1750000, .max = 3500000},
311 .n = { .min = 1, .max = 4 },
312 .m = { .min = 104, .max = 138 },
313 .m1 = { .min = 17, .max = 23 },
314 .m2 = { .min = 5, .max = 11 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 1, .max = 3},
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 10,
319 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800320 },
Keith Packarde4b36692009-06-05 19:22:17 -0700321};
322
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300323static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .dot = { .min = 22000, .max = 400000 },
325 .vco = { .min = 1750000, .max = 3500000},
326 .n = { .min = 1, .max = 4 },
327 .m = { .min = 104, .max = 138 },
328 .m1 = { .min = 16, .max = 23 },
329 .m2 = { .min = 5, .max = 11 },
330 .p = { .min = 5, .max = 80 },
331 .p1 = { .min = 1, .max = 8},
332 .p2 = { .dot_limit = 165000,
333 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700334};
335
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300336static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .dot = { .min = 20000, .max = 115000 },
338 .vco = { .min = 1750000, .max = 3500000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 104, .max = 138 },
341 .m1 = { .min = 17, .max = 23 },
342 .m2 = { .min = 5, .max = 11 },
343 .p = { .min = 28, .max = 112 },
344 .p1 = { .min = 2, .max = 8 },
345 .p2 = { .dot_limit = 0,
346 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800347 },
Keith Packarde4b36692009-06-05 19:22:17 -0700348};
349
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300350static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .dot = { .min = 80000, .max = 224000 },
352 .vco = { .min = 1750000, .max = 3500000 },
353 .n = { .min = 1, .max = 3 },
354 .m = { .min = 104, .max = 138 },
355 .m1 = { .min = 17, .max = 23 },
356 .m2 = { .min = 5, .max = 11 },
357 .p = { .min = 14, .max = 42 },
358 .p1 = { .min = 2, .max = 6 },
359 .p2 = { .dot_limit = 0,
360 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800361 },
Keith Packarde4b36692009-06-05 19:22:17 -0700362};
363
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300364static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .dot = { .min = 20000, .max = 400000},
366 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700367 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400368 .n = { .min = 3, .max = 6 },
369 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400371 .m1 = { .min = 0, .max = 0 },
372 .m2 = { .min = 0, .max = 254 },
373 .p = { .min = 5, .max = 80 },
374 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700375 .p2 = { .dot_limit = 200000,
376 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700377};
378
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300379static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400380 .dot = { .min = 20000, .max = 400000 },
381 .vco = { .min = 1700000, .max = 3500000 },
382 .n = { .min = 3, .max = 6 },
383 .m = { .min = 2, .max = 256 },
384 .m1 = { .min = 0, .max = 0 },
385 .m2 = { .min = 0, .max = 254 },
386 .p = { .min = 7, .max = 112 },
387 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 .p2 = { .dot_limit = 112000,
389 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700390};
391
Eric Anholt273e27c2011-03-30 13:01:10 -0700392/* Ironlake / Sandybridge
393 *
394 * We calculate clock using (register_value + 2) for N/M1/M2, so here
395 * the range value for them is (actual_value - 2).
396 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300397static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700398 .dot = { .min = 25000, .max = 350000 },
399 .vco = { .min = 1760000, .max = 3510000 },
400 .n = { .min = 1, .max = 5 },
401 .m = { .min = 79, .max = 127 },
402 .m1 = { .min = 12, .max = 22 },
403 .m2 = { .min = 5, .max = 9 },
404 .p = { .min = 5, .max = 80 },
405 .p1 = { .min = 1, .max = 8 },
406 .p2 = { .dot_limit = 225000,
407 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700408};
409
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300410static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700411 .dot = { .min = 25000, .max = 350000 },
412 .vco = { .min = 1760000, .max = 3510000 },
413 .n = { .min = 1, .max = 3 },
414 .m = { .min = 79, .max = 118 },
415 .m1 = { .min = 12, .max = 22 },
416 .m2 = { .min = 5, .max = 9 },
417 .p = { .min = 28, .max = 112 },
418 .p1 = { .min = 2, .max = 8 },
419 .p2 = { .dot_limit = 225000,
420 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800421};
422
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300423static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700424 .dot = { .min = 25000, .max = 350000 },
425 .vco = { .min = 1760000, .max = 3510000 },
426 .n = { .min = 1, .max = 3 },
427 .m = { .min = 79, .max = 127 },
428 .m1 = { .min = 12, .max = 22 },
429 .m2 = { .min = 5, .max = 9 },
430 .p = { .min = 14, .max = 56 },
431 .p1 = { .min = 2, .max = 8 },
432 .p2 = { .dot_limit = 225000,
433 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434};
435
Eric Anholt273e27c2011-03-30 13:01:10 -0700436/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300437static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700438 .dot = { .min = 25000, .max = 350000 },
439 .vco = { .min = 1760000, .max = 3510000 },
440 .n = { .min = 1, .max = 2 },
441 .m = { .min = 79, .max = 126 },
442 .m1 = { .min = 12, .max = 22 },
443 .m2 = { .min = 5, .max = 9 },
444 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400445 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700446 .p2 = { .dot_limit = 225000,
447 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800448};
449
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300450static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700451 .dot = { .min = 25000, .max = 350000 },
452 .vco = { .min = 1760000, .max = 3510000 },
453 .n = { .min = 1, .max = 3 },
454 .m = { .min = 79, .max = 126 },
455 .m1 = { .min = 12, .max = 22 },
456 .m2 = { .min = 5, .max = 9 },
457 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400458 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .p2 = { .dot_limit = 225000,
460 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200471 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700472 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700473 .m1 = { .min = 2, .max = 3 },
474 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300475 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300476 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480 /*
481 * These are the data rate limits (measured in fast clocks)
482 * since those are the strictest limits we have. The fast
483 * clock and actual rate limits are more relaxed, so checking
484 * them would make no difference.
485 */
486 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200487 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300488 .n = { .min = 1, .max = 1 },
489 .m1 = { .min = 2, .max = 2 },
490 .m2 = { .min = 24 << 22, .max = 175 << 22 },
491 .p1 = { .min = 2, .max = 4 },
492 .p2 = { .p2_slow = 1, .p2_fast = 14 },
493};
494
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300495static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200496 /* FIXME: find real dot limits */
497 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530498 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200499 .n = { .min = 1, .max = 1 },
500 .m1 = { .min = 2, .max = 2 },
501 /* FIXME: find real m2 limits */
502 .m2 = { .min = 2 << 22, .max = 255 << 22 },
503 .p1 = { .min = 2, .max = 4 },
504 .p2 = { .p2_slow = 1, .p2_fast = 20 },
505};
506
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530507static void
Vidya Srinivas6deef9b602018-05-12 03:03:13 +0530508skl_wa_528(struct drm_i915_private *dev_priv, int pipe, bool enable)
509{
510 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
511 return;
512
513 if (enable)
514 I915_WRITE(CHICKEN_PIPESL_1(pipe), HSW_FBCQ_DIS);
515 else
516 I915_WRITE(CHICKEN_PIPESL_1(pipe), 0);
517}
518
519static void
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530520skl_wa_clkgate(struct drm_i915_private *dev_priv, int pipe, bool enable)
521{
Vidya Srinivas6deef9b602018-05-12 03:03:13 +0530522 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530523 return;
524
525 if (enable)
526 I915_WRITE(CLKGATE_DIS_PSL(pipe),
527 DUPS1_GATING_DIS | DUPS2_GATING_DIS);
528 else
529 I915_WRITE(CLKGATE_DIS_PSL(pipe),
530 I915_READ(CLKGATE_DIS_PSL(pipe)) &
531 ~(DUPS1_GATING_DIS | DUPS2_GATING_DIS));
532}
533
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200534static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100535needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200536{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200537 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200538}
539
Imre Deakdccbea32015-06-22 23:35:51 +0300540/*
541 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
542 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
543 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
544 * The helpers' return value is the rate of the clock that is fed to the
545 * display engine's pipe which can be the above fast dot clock rate or a
546 * divided-down version of it.
547 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300549static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800550{
Shaohua Li21778322009-02-23 15:19:16 +0800551 clock->m = clock->m2 + 2;
552 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200553 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300554 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300555 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
556 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300557
558 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800559}
560
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200561static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
562{
563 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
564}
565
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300566static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800567{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200568 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200570 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300571 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300572 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
573 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300574
575 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576}
577
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300578static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300579{
580 clock->m = clock->m1 * clock->m2;
581 clock->p = clock->p1 * clock->p2;
582 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300583 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300584 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
585 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300586
587 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300588}
589
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300590int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300591{
592 clock->m = clock->m1 * clock->m2;
593 clock->p = clock->p1 * clock->p2;
594 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300595 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300596 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
597 clock->n << 22);
598 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300599
600 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300601}
602
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800603#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Chris Wilsonc38c1452018-02-14 13:49:22 +0000604
605/*
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 * Returns whether the given set of divisors are valid for a given refclk with
607 * the given connectors.
608 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100609static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300610 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300611 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300613 if (clock->n < limit->n.min || limit->n.max < clock->n)
614 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400616 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100622 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200623 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300624 if (clock->m1 <= clock->m2)
625 INTELPllInvalid("m1 <= m2\n");
626
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100627 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200628 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->p < limit->p.min || limit->p.max < clock->p)
630 INTELPllInvalid("p out of range\n");
631 if (clock->m < limit->m.min || limit->m.max < clock->m)
632 INTELPllInvalid("m out of range\n");
633 }
634
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
638 * connector, etc., rather than just a single range.
639 */
640 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400641 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800642
643 return true;
644}
645
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300647i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300648 const struct intel_crtc_state *crtc_state,
649 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800650{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300651 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800652
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300653 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100655 * For LVDS just rely on its current settings for dual-channel.
656 * We haven't figured out how to reliably set up different
657 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100659 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300662 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 } else {
664 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300665 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300667 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300669}
670
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200671/*
672 * Returns a set of divisors for the desired target clock with the given
673 * refclk, or FALSE. The returned values represent the clock equation:
674 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
675 *
676 * Target and reference clocks are specified in kHz.
677 *
678 * If match_clock is provided, then best_clock P divider must match the P
679 * divider from @match_clock used for LVDS downclocking.
680 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300682i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300684 int target, int refclk, struct dpll *match_clock,
685 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686{
687 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300688 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
Akshay Joshi0206e352011-08-16 15:34:10 -0400691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800692
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300693 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
694
Zhao Yakui42158662009-11-20 11:24:18 +0800695 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
696 clock.m1++) {
697 for (clock.m2 = limit->m2.min;
698 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200699 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800700 break;
701 for (clock.n = limit->n.min;
702 clock.n <= limit->n.max; clock.n++) {
703 for (clock.p1 = limit->p1.min;
704 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 int this_err;
706
Imre Deakdccbea32015-06-22 23:35:51 +0300707 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100708 if (!intel_PLL_is_valid(to_i915(dev),
709 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000710 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800712 if (match_clock &&
713 clock.p != match_clock->p)
714 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
716 this_err = abs(clock.dot - target);
717 if (this_err < err) {
718 *best_clock = clock;
719 err = this_err;
720 }
721 }
722 }
723 }
724 }
725
726 return (err != target);
727}
728
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200729/*
730 * Returns a set of divisors for the desired target clock with the given
731 * refclk, or FALSE. The returned values represent the clock equation:
732 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
733 *
734 * Target and reference clocks are specified in kHz.
735 *
736 * If match_clock is provided, then best_clock P divider must match the P
737 * divider from @match_clock used for LVDS downclocking.
738 */
Ma Lingd4906092009-03-18 20:13:27 +0800739static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300740pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200741 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300742 int target, int refclk, struct dpll *match_clock,
743 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200744{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300746 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 int err = target;
748
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200749 memset(best_clock, 0, sizeof(*best_clock));
750
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300751 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
752
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200753 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
754 clock.m1++) {
755 for (clock.m2 = limit->m2.min;
756 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200757 for (clock.n = limit->n.min;
758 clock.n <= limit->n.max; clock.n++) {
759 for (clock.p1 = limit->p1.min;
760 clock.p1 <= limit->p1.max; clock.p1++) {
761 int this_err;
762
Imre Deakdccbea32015-06-22 23:35:51 +0300763 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100764 if (!intel_PLL_is_valid(to_i915(dev),
765 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800766 &clock))
767 continue;
768 if (match_clock &&
769 clock.p != match_clock->p)
770 continue;
771
772 this_err = abs(clock.dot - target);
773 if (this_err < err) {
774 *best_clock = clock;
775 err = this_err;
776 }
777 }
778 }
779 }
780 }
781
782 return (err != target);
783}
784
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200785/*
786 * Returns a set of divisors for the desired target clock with the given
787 * refclk, or FALSE. The returned values represent the clock equation:
788 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200789 *
790 * Target and reference clocks are specified in kHz.
791 *
792 * If match_clock is provided, then best_clock P divider must match the P
793 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200794 */
Ma Lingd4906092009-03-18 20:13:27 +0800795static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300796g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200797 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300798 int target, int refclk, struct dpll *match_clock,
799 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800800{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300801 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300802 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800803 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300804 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400805 /* approximately equals target * 0.00585 */
806 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800807
808 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300809
810 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
811
Ma Lingd4906092009-03-18 20:13:27 +0800812 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200813 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800814 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200815 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800816 for (clock.m1 = limit->m1.max;
817 clock.m1 >= limit->m1.min; clock.m1--) {
818 for (clock.m2 = limit->m2.max;
819 clock.m2 >= limit->m2.min; clock.m2--) {
820 for (clock.p1 = limit->p1.max;
821 clock.p1 >= limit->p1.min; clock.p1--) {
822 int this_err;
823
Imre Deakdccbea32015-06-22 23:35:51 +0300824 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100825 if (!intel_PLL_is_valid(to_i915(dev),
826 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000827 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800828 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000829
830 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800831 if (this_err < err_most) {
832 *best_clock = clock;
833 err_most = this_err;
834 max_n = clock.n;
835 found = true;
836 }
837 }
838 }
839 }
840 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800841 return found;
842}
Ma Lingd4906092009-03-18 20:13:27 +0800843
Imre Deakd5dd62b2015-03-17 11:40:03 +0200844/*
845 * Check if the calculated PLL configuration is more optimal compared to the
846 * best configuration and error found so far. Return the calculated error.
847 */
848static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 const struct dpll *calculated_clock,
850 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200851 unsigned int best_error_ppm,
852 unsigned int *error_ppm)
853{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200854 /*
855 * For CHV ignore the error and consider only the P value.
856 * Prefer a bigger P value based on HW requirements.
857 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100858 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200859 *error_ppm = 0;
860
861 return calculated_clock->p > best_clock->p;
862 }
863
Imre Deak24be4e42015-03-17 11:40:04 +0200864 if (WARN_ON_ONCE(!target_freq))
865 return false;
866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *error_ppm = div_u64(1000000ULL *
868 abs(target_freq - calculated_clock->dot),
869 target_freq);
870 /*
871 * Prefer a better P value over a better (smaller) error if the error
872 * is small. Ensure this preference for future configurations too by
873 * setting the error to 0.
874 */
875 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
876 *error_ppm = 0;
877
878 return true;
879 }
880
881 return *error_ppm + 10 < best_error_ppm;
882}
883
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200884/*
885 * Returns a set of divisors for the desired target clock with the given
886 * refclk, or FALSE. The returned values represent the clock equation:
887 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
888 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800889static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300890vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200891 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 int target, int refclk, struct dpll *match_clock,
893 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700894{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200895 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300896 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300897 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300898 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300899 /* min update 19.2 MHz */
900 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300901 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700902
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300903 target *= 5; /* fast clock */
904
905 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700906
907 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300908 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300909 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300910 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300911 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300912 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700913 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300914 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200915 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300916
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300917 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
918 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919
Imre Deakdccbea32015-06-22 23:35:51 +0300920 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300921
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100922 if (!intel_PLL_is_valid(to_i915(dev),
923 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300924 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300925 continue;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 if (!vlv_PLL_is_optimal(dev, target,
928 &clock,
929 best_clock,
930 bestppm, &ppm))
931 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300932
Imre Deakd5dd62b2015-03-17 11:40:03 +0200933 *best_clock = clock;
934 bestppm = ppm;
935 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936 }
937 }
938 }
939 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700940
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300941 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700942}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944/*
945 * Returns a set of divisors for the desired target clock with the given
946 * refclk, or FALSE. The returned values represent the clock equation:
947 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
948 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300950chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200951 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 int target, int refclk, struct dpll *match_clock,
953 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300954{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200955 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300956 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300958 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300959 uint64_t m2;
960 int found = false;
961
962 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200963 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300964
965 /*
966 * Based on hardware doc, the n always set to 1, and m1 always
967 * set to 2. If requires to support 200Mhz refclk, we need to
968 * revisit this because n may not 1 anymore.
969 */
970 clock.n = 1, clock.m1 = 2;
971 target *= 5; /* fast clock */
972
973 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
974 for (clock.p2 = limit->p2.p2_fast;
975 clock.p2 >= limit->p2.p2_slow;
976 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200977 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300978
979 clock.p = clock.p1 * clock.p2;
980
981 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
982 clock.n) << 22, refclk * clock.m1);
983
984 if (m2 > INT_MAX/clock.m1)
985 continue;
986
987 clock.m2 = m2;
988
Imre Deakdccbea32015-06-22 23:35:51 +0300989 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300990
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100991 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300992 continue;
993
Imre Deak9ca3ba02015-03-17 11:40:05 +0200994 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
995 best_error_ppm, &error_ppm))
996 continue;
997
998 *best_clock = clock;
999 best_error_ppm = error_ppm;
1000 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 }
1002 }
1003
1004 return found;
1005}
1006
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001007bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001008 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001009{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001010 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001011 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001012
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001013 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001014 target_clock, refclk, NULL, best_clock);
1015}
1016
Ville Syrjälä525b9312016-10-31 22:37:02 +02001017bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001018{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001019 /* Be paranoid as we can arrive here with only partial
1020 * state retrieved from the hardware during setup.
1021 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001022 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001023 * as Haswell has gained clock readout/fastboot support.
1024 *
Ville Syrjäläcd30fbc2018-05-25 21:50:40 +03001025 * We can ditch the crtc->primary->state->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001026 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001027 *
1028 * FIXME: The intel_crtc->active here should be switched to
1029 * crtc->state->active once we have proper CRTC states wired up
1030 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001031 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001032 return crtc->active && crtc->base.primary->state->fb &&
1033 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001034}
1035
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001036enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1037 enum pipe pipe)
1038{
Ville Syrjälä98187832016-10-31 22:37:10 +02001039 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001040
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001041 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001042}
1043
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001044static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
1045 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001046{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001047 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001048 u32 line1, line2;
1049 u32 line_mask;
1050
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001051 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001052 line_mask = DSL_LINEMASK_GEN2;
1053 else
1054 line_mask = DSL_LINEMASK_GEN3;
1055
1056 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001057 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001058 line2 = I915_READ(reg) & line_mask;
1059
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001060 return line1 != line2;
1061}
1062
1063static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1064{
1065 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1066 enum pipe pipe = crtc->pipe;
1067
1068 /* Wait for the display line to settle/start moving */
1069 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1070 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1071 pipe_name(pipe), onoff(state));
1072}
1073
1074static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1075{
1076 wait_for_pipe_scanline_moving(crtc, false);
1077}
1078
1079static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1080{
1081 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001082}
1083
Ville Syrjälä4972f702017-11-29 17:37:32 +02001084static void
1085intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001086{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001087 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001088 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001089
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001090 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001091 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001092 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001093
Keith Packardab7ad7f2010-10-03 00:33:06 -07001094 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001095 if (intel_wait_for_register(dev_priv,
1096 reg, I965_PIPECONF_ACTIVE, 0,
1097 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001098 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001099 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001100 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001101 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001102}
1103
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001105void assert_pll(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108 u32 val;
1109 bool cur_state;
1110
Ville Syrjälä649636e2015-09-22 19:50:01 +03001111 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001113 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001115 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Jani Nikula23538ef2013-08-27 15:12:22 +03001118/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001119void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001120{
1121 u32 val;
1122 bool cur_state;
1123
Ville Syrjäläa5805162015-05-26 20:42:30 +03001124 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001125 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001126 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001127
1128 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001129 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001130 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001131 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001132}
Jani Nikula23538ef2013-08-27 15:12:22 +03001133
Jesse Barnes040484a2011-01-03 12:14:26 -08001134static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1135 enum pipe pipe, bool state)
1136{
Jesse Barnes040484a2011-01-03 12:14:26 -08001137 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001138 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1139 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001140
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001141 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001142 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001143 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001144 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001145 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001146 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001147 cur_state = !!(val & FDI_TX_ENABLE);
1148 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001149 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001150 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001151 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001152}
1153#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1154#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1155
1156static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1157 enum pipe pipe, bool state)
1158{
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 u32 val;
1160 bool cur_state;
1161
Ville Syrjälä649636e2015-09-22 19:50:01 +03001162 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001163 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001164 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001165 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001166 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001167}
1168#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1169#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1170
1171static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1172 enum pipe pipe)
1173{
Jesse Barnes040484a2011-01-03 12:14:26 -08001174 u32 val;
1175
1176 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001177 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001178 return;
1179
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001180 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001181 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001182 return;
1183
Ville Syrjälä649636e2015-09-22 19:50:01 +03001184 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001186}
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1189 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Jesse Barnes040484a2011-01-03 12:14:26 -08001191 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001192 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001193
Ville Syrjälä649636e2015-09-22 19:50:01 +03001194 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001195 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001197 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001198 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001199}
1200
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001201void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001202{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001203 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001204 u32 val;
Ville Syrjälä10ed55e2018-05-23 17:57:18 +03001205 enum pipe panel_pipe = INVALID_PIPE;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001206 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001208 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001209 return;
1210
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001211 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001212 u32 port_sel;
1213
Imre Deak44cb7342016-08-10 14:07:29 +03001214 pp_reg = PP_CONTROL(0);
1215 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001217 switch (port_sel) {
1218 case PANEL_PORT_SELECT_LVDS:
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001219 intel_lvds_port_enabled(dev_priv, PCH_LVDS, &panel_pipe);
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001220 break;
1221 case PANEL_PORT_SELECT_DPA:
1222 intel_dp_port_enabled(dev_priv, DP_A, PORT_A, &panel_pipe);
1223 break;
1224 case PANEL_PORT_SELECT_DPC:
1225 intel_dp_port_enabled(dev_priv, PCH_DP_C, PORT_C, &panel_pipe);
1226 break;
1227 case PANEL_PORT_SELECT_DPD:
1228 intel_dp_port_enabled(dev_priv, PCH_DP_D, PORT_D, &panel_pipe);
1229 break;
1230 default:
1231 MISSING_CASE(port_sel);
1232 break;
1233 }
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001234 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001235 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001236 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001237 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001238 } else {
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001239 u32 port_sel;
1240
Imre Deak44cb7342016-08-10 14:07:29 +03001241 pp_reg = PP_CONTROL(0);
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001242 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
1243
1244 WARN_ON(port_sel != PANEL_PORT_SELECT_LVDS);
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001245 intel_lvds_port_enabled(dev_priv, LVDS, &panel_pipe);
Jesse Barnesea0760c2011-01-04 15:09:32 -08001246 }
1247
1248 val = I915_READ(pp_reg);
1249 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001250 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001251 locked = false;
1252
Rob Clarke2c719b2014-12-15 13:56:32 -05001253 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001254 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001255 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001256}
1257
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001258void assert_pipe(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001261 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001262 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1263 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001264 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001266 /* we keep both pipes enabled on 830 */
1267 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001268 state = true;
1269
Imre Deak4feed0e2016-02-12 18:55:14 +02001270 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1271 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001272 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001273 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001274
1275 intel_display_power_put(dev_priv, power_domain);
1276 } else {
1277 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001278 }
1279
Rob Clarke2c719b2014-12-15 13:56:32 -05001280 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001281 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001282 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283}
1284
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001285static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286{
Ville Syrjäläeade6c82018-01-30 22:38:03 +02001287 enum pipe pipe;
1288 bool cur_state;
1289
1290 cur_state = plane->get_hw_state(plane, &pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291
Rob Clarke2c719b2014-12-15 13:56:32 -05001292 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001293 "%s assertion failure (expected %s, current %s)\n",
1294 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001295}
1296
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001297#define assert_plane_enabled(p) assert_plane(p, true)
1298#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001299
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001300static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001302 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1303 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001305 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1306 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001307}
1308
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001309static void assert_vblank_disabled(struct drm_crtc *crtc)
1310{
Rob Clarke2c719b2014-12-15 13:56:32 -05001311 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001312 drm_crtc_vblank_put(crtc);
1313}
1314
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001315void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001317{
Jesse Barnes92f25842011-01-04 15:09:34 -08001318 u32 val;
1319 bool enabled;
1320
Ville Syrjälä649636e2015-09-22 19:50:01 +03001321 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001324 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1325 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001326}
1327
Jesse Barnes291906f2011-02-02 12:28:03 -08001328static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001329 enum pipe pipe, enum port port,
1330 i915_reg_t dp_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001331{
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001332 enum pipe port_pipe;
1333 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001334
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001335 state = intel_dp_port_enabled(dev_priv, dp_reg, port, &port_pipe);
1336
1337 I915_STATE_WARN(state && port_pipe == pipe,
1338 "PCH DP %c enabled on transcoder %c, should be disabled\n",
1339 port_name(port), pipe_name(pipe));
1340
1341 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1342 "IBX PCH DP %c still using transcoder B\n",
1343 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001344}
1345
1346static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä76203462018-05-14 20:24:21 +03001347 enum pipe pipe, enum port port,
1348 i915_reg_t hdmi_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001349{
Ville Syrjälä76203462018-05-14 20:24:21 +03001350 enum pipe port_pipe;
1351 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001352
Ville Syrjälä76203462018-05-14 20:24:21 +03001353 state = intel_sdvo_port_enabled(dev_priv, hdmi_reg, &port_pipe);
1354
1355 I915_STATE_WARN(state && port_pipe == pipe,
1356 "PCH HDMI %c enabled on transcoder %c, should be disabled\n",
1357 port_name(port), pipe_name(pipe));
1358
1359 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1360 "IBX PCH HDMI %c still using transcoder B\n",
1361 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001362}
1363
1364static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1365 enum pipe pipe)
1366{
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001367 enum pipe port_pipe;
Jesse Barnes291906f2011-02-02 12:28:03 -08001368
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001369 assert_pch_dp_disabled(dev_priv, pipe, PORT_B, PCH_DP_B);
1370 assert_pch_dp_disabled(dev_priv, pipe, PORT_C, PCH_DP_C);
1371 assert_pch_dp_disabled(dev_priv, pipe, PORT_D, PCH_DP_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001372
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001373 I915_STATE_WARN(intel_crt_port_enabled(dev_priv, PCH_ADPA, &port_pipe) &&
1374 port_pipe == pipe,
1375 "PCH VGA enabled on transcoder %c, should be disabled\n",
1376 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001377
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001378 I915_STATE_WARN(intel_lvds_port_enabled(dev_priv, PCH_LVDS, &port_pipe) &&
1379 port_pipe == pipe,
1380 "PCH LVDS enabled on transcoder %c, should be disabled\n",
1381 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001382
Ville Syrjälä76203462018-05-14 20:24:21 +03001383 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_B, PCH_HDMIB);
1384 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_C, PCH_HDMIC);
1385 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_D, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001386}
1387
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001388static void _vlv_enable_pll(struct intel_crtc *crtc,
1389 const struct intel_crtc_state *pipe_config)
1390{
1391 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1392 enum pipe pipe = crtc->pipe;
1393
1394 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1395 POSTING_READ(DPLL(pipe));
1396 udelay(150);
1397
Chris Wilson2c30b432016-06-30 15:32:54 +01001398 if (intel_wait_for_register(dev_priv,
1399 DPLL(pipe),
1400 DPLL_LOCK_VLV,
1401 DPLL_LOCK_VLV,
1402 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001403 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1404}
1405
Ville Syrjäläd288f652014-10-28 13:20:22 +02001406static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001407 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001408{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001409 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001410 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001411
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001412 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001413
Daniel Vetter87442f72013-06-06 00:52:17 +02001414 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001415 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001417 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1418 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001419
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001420 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1421 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001422}
1423
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001424
1425static void _chv_enable_pll(struct intel_crtc *crtc,
1426 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001427{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001429 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001430 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001431 u32 tmp;
1432
Ville Syrjäläa5805162015-05-26 20:42:30 +03001433 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001434
1435 /* Enable back the 10bit clock to display controller */
1436 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1437 tmp |= DPIO_DCLKP_EN;
1438 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1439
Ville Syrjälä54433e92015-05-26 20:42:31 +03001440 mutex_unlock(&dev_priv->sb_lock);
1441
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001442 /*
1443 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1444 */
1445 udelay(1);
1446
1447 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001448 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001449
1450 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001451 if (intel_wait_for_register(dev_priv,
1452 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1453 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001454 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001455}
1456
1457static void chv_enable_pll(struct intel_crtc *crtc,
1458 const struct intel_crtc_state *pipe_config)
1459{
1460 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1461 enum pipe pipe = crtc->pipe;
1462
1463 assert_pipe_disabled(dev_priv, pipe);
1464
1465 /* PLL is protected by panel, make sure we can write it */
1466 assert_panel_unlocked(dev_priv, pipe);
1467
1468 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1469 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470
Ville Syrjäläc2317752016-03-15 16:39:56 +02001471 if (pipe != PIPE_A) {
1472 /*
1473 * WaPixelRepeatModeFixForC0:chv
1474 *
1475 * DPLLCMD is AWOL. Use chicken bits to propagate
1476 * the value from DPLLBMD to either pipe B or C.
1477 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001478 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001479 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1480 I915_WRITE(CBR4_VLV, 0);
1481 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1482
1483 /*
1484 * DPLLB VGA mode also seems to cause problems.
1485 * We should always have it disabled.
1486 */
1487 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1488 } else {
1489 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1490 POSTING_READ(DPLL_MD(pipe));
1491 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001492}
1493
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001494static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001495{
1496 struct intel_crtc *crtc;
1497 int count = 0;
1498
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001499 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001500 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001501 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1502 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001503
1504 return count;
1505}
1506
Ville Syrjälä939994d2017-09-13 17:08:56 +03001507static void i9xx_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001509{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001510 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001511 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001512 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001513 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001514
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001515 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001518 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001519 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001520
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001521 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001522 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001523 /*
1524 * It appears to be important that we don't enable this
1525 * for the current pipe before otherwise configuring the
1526 * PLL. No idea how this should be handled if multiple
1527 * DVO outputs are enabled simultaneosly.
1528 */
1529 dpll |= DPLL_DVO_2X_MODE;
1530 I915_WRITE(DPLL(!crtc->pipe),
1531 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1532 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001533
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001534 /*
1535 * Apparently we need to have VGA mode enabled prior to changing
1536 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1537 * dividers, even though the register value does change.
1538 */
1539 I915_WRITE(reg, 0);
1540
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001541 I915_WRITE(reg, dpll);
1542
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001543 /* Wait for the clocks to stabilize. */
1544 POSTING_READ(reg);
1545 udelay(150);
1546
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001547 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001548 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001549 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001550 } else {
1551 /* The pixel multiplier can only be updated once the
1552 * DPLL is enabled and the clocks are stable.
1553 *
1554 * So write it again.
1555 */
1556 I915_WRITE(reg, dpll);
1557 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
1559 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001560 for (i = 0; i < 3; i++) {
1561 I915_WRITE(reg, dpll);
1562 POSTING_READ(reg);
1563 udelay(150); /* wait for warmup */
1564 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001565}
1566
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001567static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001568{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001569 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001570 enum pipe pipe = crtc->pipe;
1571
1572 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001573 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001574 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001575 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001576 I915_WRITE(DPLL(PIPE_B),
1577 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1578 I915_WRITE(DPLL(PIPE_A),
1579 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1580 }
1581
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001582 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001583 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001584 return;
1585
1586 /* Make sure the pipe isn't still relying on us */
1587 assert_pipe_disabled(dev_priv, pipe);
1588
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001589 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001590 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001591}
1592
Jesse Barnesf6071162013-10-01 10:41:38 -07001593static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1594{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001595 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001596
1597 /* Make sure the pipe isn't still relying on us */
1598 assert_pipe_disabled(dev_priv, pipe);
1599
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001600 val = DPLL_INTEGRATED_REF_CLK_VLV |
1601 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1602 if (pipe != PIPE_A)
1603 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1604
Jesse Barnesf6071162013-10-01 10:41:38 -07001605 I915_WRITE(DPLL(pipe), val);
1606 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001607}
1608
1609static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1610{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001611 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001612 u32 val;
1613
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001614 /* Make sure the pipe isn't still relying on us */
1615 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001616
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001617 val = DPLL_SSC_REF_CLK_CHV |
1618 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001619 if (pipe != PIPE_A)
1620 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001621
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001622 I915_WRITE(DPLL(pipe), val);
1623 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001624
Ville Syrjäläa5805162015-05-26 20:42:30 +03001625 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001626
1627 /* Disable 10bit clock to display controller */
1628 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1629 val &= ~DPIO_DCLKP_EN;
1630 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1631
Ville Syrjäläa5805162015-05-26 20:42:30 +03001632 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001633}
1634
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001635void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001636 struct intel_digital_port *dport,
1637 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001638{
1639 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001640 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001641
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001642 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001643 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001644 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001645 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001646 break;
1647 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001648 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001649 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001650 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001651 break;
1652 case PORT_D:
1653 port_mask = DPLL_PORTD_READY_MASK;
1654 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001655 break;
1656 default:
1657 BUG();
1658 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001659
Chris Wilson370004d2016-06-30 15:32:56 +01001660 if (intel_wait_for_register(dev_priv,
1661 dpll_reg, port_mask, expected_mask,
1662 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001663 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001664 port_name(dport->base.port),
1665 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001666}
1667
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001668static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1669 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001670{
Ville Syrjälä98187832016-10-31 22:37:10 +02001671 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1672 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001673 i915_reg_t reg;
1674 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001675
Jesse Barnes040484a2011-01-03 12:14:26 -08001676 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001677 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001678
1679 /* FDI must be feeding us bits for PCH ports */
1680 assert_fdi_tx_enabled(dev_priv, pipe);
1681 assert_fdi_rx_enabled(dev_priv, pipe);
1682
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001683 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001684 /* Workaround: Set the timing override bit before enabling the
1685 * pch transcoder. */
1686 reg = TRANS_CHICKEN2(pipe);
1687 val = I915_READ(reg);
1688 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1689 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001690 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001691
Daniel Vetterab9412b2013-05-03 11:49:46 +02001692 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001693 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001694 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001696 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001697 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001698 * Make the BPC in transcoder be consistent with
1699 * that in pipeconf reg. For HDMI we must use 8bpc
1700 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001701 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001702 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001703 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001704 val |= PIPECONF_8BPC;
1705 else
1706 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001707 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001708
1709 val &= ~TRANS_INTERLACE_MASK;
1710 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001711 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001712 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001713 val |= TRANS_LEGACY_INTERLACED_ILK;
1714 else
1715 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001716 else
1717 val |= TRANS_PROGRESSIVE;
1718
Jesse Barnes040484a2011-01-03 12:14:26 -08001719 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001720 if (intel_wait_for_register(dev_priv,
1721 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1722 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001723 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001724}
1725
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001726static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001727 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001728{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001730
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001732 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001733 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001735 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001736 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001737 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001738 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001739
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001740 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001741 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001742
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001743 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1744 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001745 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001746 else
1747 val |= TRANS_PROGRESSIVE;
1748
Daniel Vetterab9412b2013-05-03 11:49:46 +02001749 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001750 if (intel_wait_for_register(dev_priv,
1751 LPT_TRANSCONF,
1752 TRANS_STATE_ENABLE,
1753 TRANS_STATE_ENABLE,
1754 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001755 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001756}
1757
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001758static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1759 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001760{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001761 i915_reg_t reg;
1762 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001763
1764 /* FDI relies on the transcoder */
1765 assert_fdi_tx_disabled(dev_priv, pipe);
1766 assert_fdi_rx_disabled(dev_priv, pipe);
1767
Jesse Barnes291906f2011-02-02 12:28:03 -08001768 /* Ports must be off as well */
1769 assert_pch_ports_disabled(dev_priv, pipe);
1770
Daniel Vetterab9412b2013-05-03 11:49:46 +02001771 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001772 val = I915_READ(reg);
1773 val &= ~TRANS_ENABLE;
1774 I915_WRITE(reg, val);
1775 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001776 if (intel_wait_for_register(dev_priv,
1777 reg, TRANS_STATE_ENABLE, 0,
1778 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001779 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001780
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001781 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001782 /* Workaround: Clear the timing override chicken bit again. */
1783 reg = TRANS_CHICKEN2(pipe);
1784 val = I915_READ(reg);
1785 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1786 I915_WRITE(reg, val);
1787 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001788}
1789
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001790void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001791{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001792 u32 val;
1793
Daniel Vetterab9412b2013-05-03 11:49:46 +02001794 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001795 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001796 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001798 if (intel_wait_for_register(dev_priv,
1799 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1800 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001801 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001802
1803 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001804 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001805 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001806 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001807}
1808
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001809enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001810{
1811 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1812
Ville Syrjälä65f21302016-10-14 20:02:53 +03001813 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001814 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001815 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001816 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001817}
1818
Ville Syrjälä4972f702017-11-29 17:37:32 +02001819static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001820{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001821 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1822 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1823 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001824 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001825 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001826 u32 val;
1827
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001828 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1829
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001830 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001831
Jesse Barnesb24e7172011-01-04 15:09:30 -08001832 /*
1833 * A pipe without a PLL won't actually be able to drive bits from
1834 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1835 * need the check.
1836 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001837 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001838 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001839 assert_dsi_pll_enabled(dev_priv);
1840 else
1841 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001842 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001843 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001844 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001845 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001846 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001847 assert_fdi_tx_pll_enabled(dev_priv,
1848 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001849 }
1850 /* FIXME: assert CPU port conditions for SNB+ */
1851 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001853 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001855 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001856 /* we keep both pipes enabled on 830 */
1857 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001858 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001859 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001860
1861 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001862 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001863
1864 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001865 * Until the pipe starts PIPEDSL reads will return a stale value,
1866 * which causes an apparent vblank timestamp jump when PIPEDSL
1867 * resets to its proper value. That also messes up the frame count
1868 * when it's derived from the timestamps. So let's wait for the
1869 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001870 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001871 if (dev_priv->drm.max_vblank_count == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001872 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873}
1874
Ville Syrjälä4972f702017-11-29 17:37:32 +02001875static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001877 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001878 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001879 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001880 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882 u32 val;
1883
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001884 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1885
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 /*
1887 * Make sure planes won't keep trying to pump pixels to us,
1888 * or we might hang the display.
1889 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001890 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001892 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001893 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001894 if ((val & PIPECONF_ENABLE) == 0)
1895 return;
1896
Ville Syrjälä67adc642014-08-15 01:21:57 +03001897 /*
1898 * Double wide has implications for planes
1899 * so best keep it disabled when not needed.
1900 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001901 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001902 val &= ~PIPECONF_DOUBLE_WIDE;
1903
1904 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001905 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001906 val &= ~PIPECONF_ENABLE;
1907
1908 I915_WRITE(reg, val);
1909 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001910 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001911}
1912
Ville Syrjälä832be822016-01-12 21:08:33 +02001913static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1914{
1915 return IS_GEN2(dev_priv) ? 2048 : 4096;
1916}
1917
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001918static unsigned int
1919intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001920{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001921 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1922 unsigned int cpp = fb->format->cpp[plane];
1923
1924 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001925 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001926 return cpp;
1927 case I915_FORMAT_MOD_X_TILED:
1928 if (IS_GEN2(dev_priv))
1929 return 128;
1930 else
1931 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001932 case I915_FORMAT_MOD_Y_TILED_CCS:
1933 if (plane == 1)
1934 return 128;
1935 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001936 case I915_FORMAT_MOD_Y_TILED:
1937 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1938 return 128;
1939 else
1940 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001941 case I915_FORMAT_MOD_Yf_TILED_CCS:
1942 if (plane == 1)
1943 return 128;
1944 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001945 case I915_FORMAT_MOD_Yf_TILED:
1946 switch (cpp) {
1947 case 1:
1948 return 64;
1949 case 2:
1950 case 4:
1951 return 128;
1952 case 8:
1953 case 16:
1954 return 256;
1955 default:
1956 MISSING_CASE(cpp);
1957 return cpp;
1958 }
1959 break;
1960 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001961 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001962 return cpp;
1963 }
1964}
1965
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001966static unsigned int
1967intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001968{
Ben Widawsky2f075562017-03-24 14:29:48 -07001969 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001970 return 1;
1971 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001972 return intel_tile_size(to_i915(fb->dev)) /
1973 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001974}
1975
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001976/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001977static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001978 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001979 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001980{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001981 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
1982 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001983
1984 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001985 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001986}
1987
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001988unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001989intel_fb_align_height(const struct drm_framebuffer *fb,
1990 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001991{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001992 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001993
1994 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001995}
1996
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001997unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1998{
1999 unsigned int size = 0;
2000 int i;
2001
2002 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2003 size += rot_info->plane[i].width * rot_info->plane[i].height;
2004
2005 return size;
2006}
2007
Daniel Vetter75c82a52015-10-14 16:51:04 +02002008static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002009intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2010 const struct drm_framebuffer *fb,
2011 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002012{
Chris Wilson7b92c042017-01-14 00:28:26 +00002013 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002014 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002015 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002016 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002017 }
2018}
2019
Ville Syrjäläfabac482017-03-27 21:55:43 +03002020static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2021{
2022 if (IS_I830(dev_priv))
2023 return 16 * 1024;
2024 else if (IS_I85X(dev_priv))
2025 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002026 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2027 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002028 else
2029 return 4 * 1024;
2030}
2031
Ville Syrjälä603525d2016-01-12 21:08:37 +02002032static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002033{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002034 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002035 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002036 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002037 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002038 return 128 * 1024;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002039 else if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002040 return 4 * 1024;
2041 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002042 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002043}
2044
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002045static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2046 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2049
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002050 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002051 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002052 return 4096;
2053
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002054 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002055 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002056 return intel_linear_alignment(dev_priv);
2057 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002058 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002059 return 256 * 1024;
2060 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002061 case I915_FORMAT_MOD_Y_TILED_CCS:
2062 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002063 case I915_FORMAT_MOD_Y_TILED:
2064 case I915_FORMAT_MOD_Yf_TILED:
2065 return 1 * 1024 * 1024;
2066 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002067 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002068 return 0;
2069 }
2070}
2071
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002072static bool intel_plane_uses_fence(const struct intel_plane_state *plane_state)
2073{
2074 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2075 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2076
Ville Syrjälä32febd92018-02-21 18:02:33 +02002077 return INTEL_GEN(dev_priv) < 4 || plane->has_fbc;
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002078}
2079
Chris Wilson058d88c2016-08-15 10:49:06 +01002080struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00002081intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2082 unsigned int rotation,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002083 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00002084 unsigned long *out_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002085{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002086 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002087 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002088 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002089 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002090 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +00002091 unsigned int pinctl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002092 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002093
Matt Roperebcdd392014-07-09 16:22:11 -07002094 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2095
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002096 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002097
Ville Syrjälä3465c582016-02-15 22:54:43 +02002098 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002099
Chris Wilson693db182013-03-05 14:52:39 +00002100 /* Note that the w/a also requires 64 PTE of padding following the
2101 * bo. We currently fill all unused PTE with the shadow page and so
2102 * we should always have valid PTE following the scanout preventing
2103 * the VT-d warning.
2104 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002105 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002106 alignment = 256 * 1024;
2107
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002108 /*
2109 * Global gtt pte registers are special registers which actually forward
2110 * writes to a chunk of system memory. Which means that there is no risk
2111 * that the register values disappear as soon as we call
2112 * intel_runtime_pm_put(), so it is correct to wrap only the
2113 * pin/unpin/fence and not more.
2114 */
2115 intel_runtime_pm_get(dev_priv);
2116
Daniel Vetter9db529a2017-08-08 10:08:28 +02002117 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2118
Chris Wilson59354852018-02-20 13:42:06 +00002119 pinctl = 0;
2120
2121 /* Valleyview is definitely limited to scanning out the first
2122 * 512MiB. Lets presume this behaviour was inherited from the
2123 * g4x display engine and that all earlier gen are similarly
2124 * limited. Testing suggests that it is a little more
2125 * complicated than this. For example, Cherryview appears quite
2126 * happy to scanout from anywhere within its global aperture.
2127 */
2128 if (HAS_GMCH_DISPLAY(dev_priv))
2129 pinctl |= PIN_MAPPABLE;
2130
2131 vma = i915_gem_object_pin_to_display_plane(obj,
2132 alignment, &view, pinctl);
Chris Wilson49ef5292016-08-18 17:17:00 +01002133 if (IS_ERR(vma))
2134 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002135
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002136 if (uses_fence && i915_vma_is_map_and_fenceable(vma)) {
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002137 int ret;
2138
Chris Wilson49ef5292016-08-18 17:17:00 +01002139 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2140 * fence, whereas 965+ only requires a fence if using
2141 * framebuffer compression. For simplicity, we always, when
2142 * possible, install a fence as the cost is not that onerous.
2143 *
2144 * If we fail to fence the tiled scanout, then either the
2145 * modeset will reject the change (which is highly unlikely as
2146 * the affected systems, all but one, do not have unmappable
2147 * space) or we will not be able to enable full powersaving
2148 * techniques (also likely not to apply due to various limits
2149 * FBC and the like impose on the size of the buffer, which
2150 * presumably we violated anyway with this unmappable buffer).
2151 * Anyway, it is presumably better to stumble onwards with
2152 * something and try to run the system in a "less than optimal"
2153 * mode that matches the user configuration.
2154 */
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002155 ret = i915_vma_pin_fence(vma);
2156 if (ret != 0 && INTEL_GEN(dev_priv) < 4) {
Chris Wilson75097022018-03-05 10:33:12 +00002157 i915_gem_object_unpin_from_display_plane(vma);
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002158 vma = ERR_PTR(ret);
2159 goto err;
2160 }
2161
2162 if (ret == 0 && vma->fence)
Chris Wilson59354852018-02-20 13:42:06 +00002163 *out_flags |= PLANE_HAS_FENCE;
Vivek Kasireddy98072162015-10-29 18:54:38 -07002164 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002165
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002166 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002167err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002168 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2169
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002170 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002171 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002172}
2173
Chris Wilson59354852018-02-20 13:42:06 +00002174void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002175{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002176 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002177
Chris Wilson59354852018-02-20 13:42:06 +00002178 if (flags & PLANE_HAS_FENCE)
2179 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002180 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002181 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002182}
2183
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002184static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2185 unsigned int rotation)
2186{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002187 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002188 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2189 else
2190 return fb->pitches[plane];
2191}
2192
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002193/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002194 * Convert the x/y offsets into a linear offset.
2195 * Only valid with 0/180 degree rotation, which is fine since linear
2196 * offset is only used with linear buffers on pre-hsw and tiled buffers
2197 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2198 */
2199u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002200 const struct intel_plane_state *state,
2201 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002202{
Ville Syrjälä29490562016-01-20 18:02:50 +02002203 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002204 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002205 unsigned int pitch = fb->pitches[plane];
2206
2207 return y * pitch + x * cpp;
2208}
2209
2210/*
2211 * Add the x/y offsets derived from fb->offsets[] to the user
2212 * specified plane src x/y offsets. The resulting x/y offsets
2213 * specify the start of scanout from the beginning of the gtt mapping.
2214 */
2215void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002216 const struct intel_plane_state *state,
2217 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002218
2219{
Ville Syrjälä29490562016-01-20 18:02:50 +02002220 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2221 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002222
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002223 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002224 *x += intel_fb->rotated[plane].x;
2225 *y += intel_fb->rotated[plane].y;
2226 } else {
2227 *x += intel_fb->normal[plane].x;
2228 *y += intel_fb->normal[plane].y;
2229 }
2230}
2231
Ville Syrjälä303ba692017-08-24 22:10:49 +03002232static u32 __intel_adjust_tile_offset(int *x, int *y,
2233 unsigned int tile_width,
2234 unsigned int tile_height,
2235 unsigned int tile_size,
2236 unsigned int pitch_tiles,
2237 u32 old_offset,
2238 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002239{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002240 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002241 unsigned int tiles;
2242
2243 WARN_ON(old_offset & (tile_size - 1));
2244 WARN_ON(new_offset & (tile_size - 1));
2245 WARN_ON(new_offset > old_offset);
2246
2247 tiles = (old_offset - new_offset) / tile_size;
2248
2249 *y += tiles / pitch_tiles * tile_height;
2250 *x += tiles % pitch_tiles * tile_width;
2251
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002252 /* minimize x in case it got needlessly big */
2253 *y += *x / pitch_pixels * tile_height;
2254 *x %= pitch_pixels;
2255
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002256 return new_offset;
2257}
2258
Ville Syrjälä303ba692017-08-24 22:10:49 +03002259static u32 _intel_adjust_tile_offset(int *x, int *y,
2260 const struct drm_framebuffer *fb, int plane,
2261 unsigned int rotation,
2262 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002263{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002264 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002265 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002266 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2267
2268 WARN_ON(new_offset > old_offset);
2269
Ben Widawsky2f075562017-03-24 14:29:48 -07002270 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002271 unsigned int tile_size, tile_width, tile_height;
2272 unsigned int pitch_tiles;
2273
2274 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002275 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002276
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002277 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002278 pitch_tiles = pitch / tile_height;
2279 swap(tile_width, tile_height);
2280 } else {
2281 pitch_tiles = pitch / (tile_width * cpp);
2282 }
2283
Ville Syrjälä303ba692017-08-24 22:10:49 +03002284 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2285 tile_size, pitch_tiles,
2286 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002287 } else {
2288 old_offset += *y * pitch + *x * cpp;
2289
2290 *y = (old_offset - new_offset) / pitch;
2291 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2292 }
2293
2294 return new_offset;
2295}
2296
2297/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002298 * Adjust the tile offset by moving the difference into
2299 * the x/y offsets.
2300 */
2301static u32 intel_adjust_tile_offset(int *x, int *y,
2302 const struct intel_plane_state *state, int plane,
2303 u32 old_offset, u32 new_offset)
2304{
2305 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2306 state->base.rotation,
2307 old_offset, new_offset);
2308}
2309
2310/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002311 * Computes the linear offset to the base tile and adjusts
2312 * x, y. bytes per pixel is assumed to be a power-of-two.
2313 *
2314 * In the 90/270 rotated case, x and y are assumed
2315 * to be already rotated to match the rotated GTT view, and
2316 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002317 *
2318 * This function is used when computing the derived information
2319 * under intel_framebuffer, so using any of that information
2320 * here is not allowed. Anything under drm_framebuffer can be
2321 * used. This is why the user has to pass in the pitch since it
2322 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002323 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002324static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2325 int *x, int *y,
2326 const struct drm_framebuffer *fb, int plane,
2327 unsigned int pitch,
2328 unsigned int rotation,
2329 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002330{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002331 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002332 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002333 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002334
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002335 if (alignment)
2336 alignment--;
2337
Ben Widawsky2f075562017-03-24 14:29:48 -07002338 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002339 unsigned int tile_size, tile_width, tile_height;
2340 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002341
Ville Syrjäläd8433102016-01-12 21:08:35 +02002342 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002343 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002344
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002345 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002346 pitch_tiles = pitch / tile_height;
2347 swap(tile_width, tile_height);
2348 } else {
2349 pitch_tiles = pitch / (tile_width * cpp);
2350 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002351
Ville Syrjäläd8433102016-01-12 21:08:35 +02002352 tile_rows = *y / tile_height;
2353 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002354
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002355 tiles = *x / tile_width;
2356 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002357
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002358 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2359 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002360
Ville Syrjälä303ba692017-08-24 22:10:49 +03002361 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2362 tile_size, pitch_tiles,
2363 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002364 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002365 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002366 offset_aligned = offset & ~alignment;
2367
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002368 *y = (offset & alignment) / pitch;
2369 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002370 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002371
2372 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002373}
2374
Ville Syrjälä6687c902015-09-15 13:16:41 +03002375u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002376 const struct intel_plane_state *state,
2377 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002378{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002379 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2380 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002381 const struct drm_framebuffer *fb = state->base.fb;
2382 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002383 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002384 u32 alignment;
2385
2386 if (intel_plane->id == PLANE_CURSOR)
2387 alignment = intel_cursor_alignment(dev_priv);
2388 else
2389 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002390
2391 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2392 rotation, alignment);
2393}
2394
Ville Syrjälä303ba692017-08-24 22:10:49 +03002395/* Convert the fb->offset[] into x/y offsets */
2396static int intel_fb_offset_to_xy(int *x, int *y,
2397 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002398{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002399 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002400
Ville Syrjälä303ba692017-08-24 22:10:49 +03002401 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2402 fb->offsets[plane] % intel_tile_size(dev_priv))
2403 return -EINVAL;
2404
2405 *x = 0;
2406 *y = 0;
2407
2408 _intel_adjust_tile_offset(x, y,
2409 fb, plane, DRM_MODE_ROTATE_0,
2410 fb->offsets[plane], 0);
2411
2412 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002413}
2414
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002415static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2416{
2417 switch (fb_modifier) {
2418 case I915_FORMAT_MOD_X_TILED:
2419 return I915_TILING_X;
2420 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002421 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002422 return I915_TILING_Y;
2423 default:
2424 return I915_TILING_NONE;
2425 }
2426}
2427
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002428/*
2429 * From the Sky Lake PRM:
2430 * "The Color Control Surface (CCS) contains the compression status of
2431 * the cache-line pairs. The compression state of the cache-line pair
2432 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2433 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2434 * cache-line-pairs. CCS is always Y tiled."
2435 *
2436 * Since cache line pairs refers to horizontally adjacent cache lines,
2437 * each cache line in the CCS corresponds to an area of 32x16 cache
2438 * lines on the main surface. Since each pixel is 4 bytes, this gives
2439 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2440 * main surface.
2441 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002442static const struct drm_format_info ccs_formats[] = {
2443 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2444 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2445 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2446 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2447};
2448
2449static const struct drm_format_info *
2450lookup_format_info(const struct drm_format_info formats[],
2451 int num_formats, u32 format)
2452{
2453 int i;
2454
2455 for (i = 0; i < num_formats; i++) {
2456 if (formats[i].format == format)
2457 return &formats[i];
2458 }
2459
2460 return NULL;
2461}
2462
2463static const struct drm_format_info *
2464intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2465{
2466 switch (cmd->modifier[0]) {
2467 case I915_FORMAT_MOD_Y_TILED_CCS:
2468 case I915_FORMAT_MOD_Yf_TILED_CCS:
2469 return lookup_format_info(ccs_formats,
2470 ARRAY_SIZE(ccs_formats),
2471 cmd->pixel_format);
2472 default:
2473 return NULL;
2474 }
2475}
2476
Ville Syrjälä6687c902015-09-15 13:16:41 +03002477static int
2478intel_fill_fb_info(struct drm_i915_private *dev_priv,
2479 struct drm_framebuffer *fb)
2480{
2481 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2482 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002483 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002484 u32 gtt_offset_rotated = 0;
2485 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002486 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002487 unsigned int tile_size = intel_tile_size(dev_priv);
2488
2489 for (i = 0; i < num_planes; i++) {
2490 unsigned int width, height;
2491 unsigned int cpp, size;
2492 u32 offset;
2493 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002494 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002495
Ville Syrjälä353c8592016-12-14 23:30:57 +02002496 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002497 width = drm_framebuffer_plane_width(fb->width, fb, i);
2498 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002499
Ville Syrjälä303ba692017-08-24 22:10:49 +03002500 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2501 if (ret) {
2502 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2503 i, fb->offsets[i]);
2504 return ret;
2505 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002506
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002507 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2508 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2509 int hsub = fb->format->hsub;
2510 int vsub = fb->format->vsub;
2511 int tile_width, tile_height;
2512 int main_x, main_y;
2513 int ccs_x, ccs_y;
2514
2515 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002516 tile_width *= hsub;
2517 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002518
Ville Syrjälä303ba692017-08-24 22:10:49 +03002519 ccs_x = (x * hsub) % tile_width;
2520 ccs_y = (y * vsub) % tile_height;
2521 main_x = intel_fb->normal[0].x % tile_width;
2522 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002523
2524 /*
2525 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2526 * x/y offsets must match between CCS and the main surface.
2527 */
2528 if (main_x != ccs_x || main_y != ccs_y) {
2529 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2530 main_x, main_y,
2531 ccs_x, ccs_y,
2532 intel_fb->normal[0].x,
2533 intel_fb->normal[0].y,
2534 x, y);
2535 return -EINVAL;
2536 }
2537 }
2538
Ville Syrjälä6687c902015-09-15 13:16:41 +03002539 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002540 * The fence (if used) is aligned to the start of the object
2541 * so having the framebuffer wrap around across the edge of the
2542 * fenced region doesn't really work. We have no API to configure
2543 * the fence start offset within the object (nor could we probably
2544 * on gen2/3). So it's just easier if we just require that the
2545 * fb layout agrees with the fence layout. We already check that the
2546 * fb stride matches the fence stride elsewhere.
2547 */
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002548 if (i == 0 && i915_gem_object_is_tiled(obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002549 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002550 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2551 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002552 return -EINVAL;
2553 }
2554
2555 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002556 * First pixel of the framebuffer from
2557 * the start of the normal gtt mapping.
2558 */
2559 intel_fb->normal[i].x = x;
2560 intel_fb->normal[i].y = y;
2561
2562 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002563 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002564 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002565 offset /= tile_size;
2566
Ben Widawsky2f075562017-03-24 14:29:48 -07002567 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002568 unsigned int tile_width, tile_height;
2569 unsigned int pitch_tiles;
2570 struct drm_rect r;
2571
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002572 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002573
2574 rot_info->plane[i].offset = offset;
2575 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2576 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2577 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2578
2579 intel_fb->rotated[i].pitch =
2580 rot_info->plane[i].height * tile_height;
2581
2582 /* how many tiles does this plane need */
2583 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2584 /*
2585 * If the plane isn't horizontally tile aligned,
2586 * we need one more tile.
2587 */
2588 if (x != 0)
2589 size++;
2590
2591 /* rotate the x/y offsets to match the GTT view */
2592 r.x1 = x;
2593 r.y1 = y;
2594 r.x2 = x + width;
2595 r.y2 = y + height;
2596 drm_rect_rotate(&r,
2597 rot_info->plane[i].width * tile_width,
2598 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002599 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002600 x = r.x1;
2601 y = r.y1;
2602
2603 /* rotate the tile dimensions to match the GTT view */
2604 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2605 swap(tile_width, tile_height);
2606
2607 /*
2608 * We only keep the x/y offsets, so push all of the
2609 * gtt offset into the x/y offsets.
2610 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002611 __intel_adjust_tile_offset(&x, &y,
2612 tile_width, tile_height,
2613 tile_size, pitch_tiles,
2614 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002615
2616 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2617
2618 /*
2619 * First pixel of the framebuffer from
2620 * the start of the rotated gtt mapping.
2621 */
2622 intel_fb->rotated[i].x = x;
2623 intel_fb->rotated[i].y = y;
2624 } else {
2625 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2626 x * cpp, tile_size);
2627 }
2628
2629 /* how many tiles in total needed in the bo */
2630 max_size = max(max_size, offset + size);
2631 }
2632
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002633 if (max_size * tile_size > obj->base.size) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002634 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002635 max_size * tile_size, obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002636 return -EINVAL;
2637 }
2638
2639 return 0;
2640}
2641
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002642static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002643{
2644 switch (format) {
2645 case DISPPLANE_8BPP:
2646 return DRM_FORMAT_C8;
2647 case DISPPLANE_BGRX555:
2648 return DRM_FORMAT_XRGB1555;
2649 case DISPPLANE_BGRX565:
2650 return DRM_FORMAT_RGB565;
2651 default:
2652 case DISPPLANE_BGRX888:
2653 return DRM_FORMAT_XRGB8888;
2654 case DISPPLANE_RGBX888:
2655 return DRM_FORMAT_XBGR8888;
2656 case DISPPLANE_BGRX101010:
2657 return DRM_FORMAT_XRGB2101010;
2658 case DISPPLANE_RGBX101010:
2659 return DRM_FORMAT_XBGR2101010;
2660 }
2661}
2662
Mahesh Kumarddf34312018-04-09 09:11:03 +05302663int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002664{
2665 switch (format) {
2666 case PLANE_CTL_FORMAT_RGB_565:
2667 return DRM_FORMAT_RGB565;
Mahesh Kumarf34a2912018-04-09 09:11:02 +05302668 case PLANE_CTL_FORMAT_NV12:
2669 return DRM_FORMAT_NV12;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002670 default:
2671 case PLANE_CTL_FORMAT_XRGB_8888:
2672 if (rgb_order) {
2673 if (alpha)
2674 return DRM_FORMAT_ABGR8888;
2675 else
2676 return DRM_FORMAT_XBGR8888;
2677 } else {
2678 if (alpha)
2679 return DRM_FORMAT_ARGB8888;
2680 else
2681 return DRM_FORMAT_XRGB8888;
2682 }
2683 case PLANE_CTL_FORMAT_XRGB_2101010:
2684 if (rgb_order)
2685 return DRM_FORMAT_XBGR2101010;
2686 else
2687 return DRM_FORMAT_XRGB2101010;
2688 }
2689}
2690
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002691static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002692intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2693 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002694{
2695 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002696 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002697 struct drm_i915_gem_object *obj = NULL;
2698 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002699 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002700 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2701 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2702 PAGE_SIZE);
2703
2704 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002705
Chris Wilsonff2652e2014-03-10 08:07:02 +00002706 if (plane_config->size == 0)
2707 return false;
2708
Paulo Zanoni3badb492015-09-23 12:52:23 -03002709 /* If the FB is too big, just don't use it since fbdev is not very
2710 * important and we should probably use that space with FBC or other
2711 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002712 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002713 return false;
2714
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002715 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002716 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002717 base_aligned,
2718 base_aligned,
2719 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002720 mutex_unlock(&dev->struct_mutex);
2721 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002722 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002723
Chris Wilson3e510a82016-08-05 10:14:23 +01002724 if (plane_config->tiling == I915_TILING_X)
2725 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002726
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002727 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002728 mode_cmd.width = fb->width;
2729 mode_cmd.height = fb->height;
2730 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002731 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002732 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002733
Chris Wilson24dbf512017-02-15 10:59:18 +00002734 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002735 DRM_DEBUG_KMS("intel fb init failed\n");
2736 goto out_unref_obj;
2737 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002738
Jesse Barnes484b41d2014-03-07 08:57:55 -08002739
Daniel Vetterf6936e22015-03-26 12:17:05 +01002740 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002741 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002742
2743out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002744 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002745 return false;
2746}
2747
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002748static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002749intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2750 struct intel_plane_state *plane_state,
2751 bool visible)
2752{
2753 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2754
2755 plane_state->base.visible = visible;
2756
2757 /* FIXME pre-g4x don't work like this */
2758 if (visible) {
Ville Syrjälä40560e22018-06-26 22:47:11 +03002759 crtc_state->base.plane_mask |= drm_plane_mask(&plane->base);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002760 crtc_state->active_planes |= BIT(plane->id);
2761 } else {
Ville Syrjälä40560e22018-06-26 22:47:11 +03002762 crtc_state->base.plane_mask &= ~drm_plane_mask(&plane->base);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002763 crtc_state->active_planes &= ~BIT(plane->id);
2764 }
2765
2766 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2767 crtc_state->base.crtc->name,
2768 crtc_state->active_planes);
2769}
2770
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002771static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2772 struct intel_plane *plane)
2773{
2774 struct intel_crtc_state *crtc_state =
2775 to_intel_crtc_state(crtc->base.state);
2776 struct intel_plane_state *plane_state =
2777 to_intel_plane_state(plane->base.state);
2778
2779 intel_set_plane_visible(crtc_state, plane_state, false);
2780
2781 if (plane->id == PLANE_PRIMARY)
2782 intel_pre_disable_primary_noatomic(&crtc->base);
2783
2784 trace_intel_disable_plane(&plane->base, crtc);
2785 plane->disable_plane(plane, crtc);
2786}
2787
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002788static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002789intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2790 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002791{
2792 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002793 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002794 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002795 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002796 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002797 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002798 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2799 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002800 struct intel_plane_state *intel_state =
2801 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002802 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002803
Damien Lespiau2d140302015-02-05 17:22:18 +00002804 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002805 return;
2806
Daniel Vetterf6936e22015-03-26 12:17:05 +01002807 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002808 fb = &plane_config->fb->base;
2809 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002810 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002811
Damien Lespiau2d140302015-02-05 17:22:18 +00002812 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002813
2814 /*
2815 * Failed to alloc the obj, check to see if we should share
2816 * an fb with another CRTC instead
2817 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002818 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002819 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002820
2821 if (c == &intel_crtc->base)
2822 continue;
2823
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002824 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002825 continue;
2826
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002827 state = to_intel_plane_state(c->primary->state);
2828 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002829 continue;
2830
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002831 if (intel_plane_ggtt_offset(state) == plane_config->base) {
Ville Syrjälä8bc20f62018-03-22 17:22:59 +02002832 fb = state->base.fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302833 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002834 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002835 }
2836 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002837
Matt Roper200757f2015-12-03 11:37:36 -08002838 /*
2839 * We've failed to reconstruct the BIOS FB. Current display state
2840 * indicates that the primary plane is visible, but has a NULL FB,
2841 * which will lead to problems later if we don't fix it up. The
2842 * simplest solution is to just disable the primary plane now and
2843 * pretend the BIOS never had it enabled.
2844 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002845 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002846
Daniel Vetter88595ac2015-03-26 12:42:24 +01002847 return;
2848
2849valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002850 mutex_lock(&dev->struct_mutex);
2851 intel_state->vma =
Chris Wilson59354852018-02-20 13:42:06 +00002852 intel_pin_and_fence_fb_obj(fb,
2853 primary->state->rotation,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002854 intel_plane_uses_fence(intel_state),
Chris Wilson59354852018-02-20 13:42:06 +00002855 &intel_state->flags);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002856 mutex_unlock(&dev->struct_mutex);
2857 if (IS_ERR(intel_state->vma)) {
2858 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2859 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2860
2861 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302862 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002863 return;
2864 }
2865
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -08002866 obj = intel_fb_obj(fb);
2867 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
2868
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002869 plane_state->src_x = 0;
2870 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002871 plane_state->src_w = fb->width << 16;
2872 plane_state->src_h = fb->height << 16;
2873
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002874 plane_state->crtc_x = 0;
2875 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002876 plane_state->crtc_w = fb->width;
2877 plane_state->crtc_h = fb->height;
2878
Rob Clark1638d302016-11-05 11:08:08 -04002879 intel_state->base.src = drm_plane_state_src(plane_state);
2880 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002881
Chris Wilson3e510a82016-08-05 10:14:23 +01002882 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002883 dev_priv->preserve_bios_swizzle = true;
2884
Ville Syrjäläcd30fbc2018-05-25 21:50:40 +03002885 plane_state->fb = fb;
2886 plane_state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002887
2888 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2889 to_intel_plane_state(plane_state),
2890 true);
2891
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002892 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2893 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002894}
2895
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002896static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2897 unsigned int rotation)
2898{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002899 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002900
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002901 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002902 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002903 case I915_FORMAT_MOD_X_TILED:
2904 switch (cpp) {
2905 case 8:
2906 return 4096;
2907 case 4:
2908 case 2:
2909 case 1:
2910 return 8192;
2911 default:
2912 MISSING_CASE(cpp);
2913 break;
2914 }
2915 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002916 case I915_FORMAT_MOD_Y_TILED_CCS:
2917 case I915_FORMAT_MOD_Yf_TILED_CCS:
2918 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002919 case I915_FORMAT_MOD_Y_TILED:
2920 case I915_FORMAT_MOD_Yf_TILED:
2921 switch (cpp) {
2922 case 8:
2923 return 2048;
2924 case 4:
2925 return 4096;
2926 case 2:
2927 case 1:
2928 return 8192;
2929 default:
2930 MISSING_CASE(cpp);
2931 break;
2932 }
2933 break;
2934 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002935 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002936 }
2937
2938 return 2048;
2939}
2940
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002941static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2942 int main_x, int main_y, u32 main_offset)
2943{
2944 const struct drm_framebuffer *fb = plane_state->base.fb;
2945 int hsub = fb->format->hsub;
2946 int vsub = fb->format->vsub;
2947 int aux_x = plane_state->aux.x;
2948 int aux_y = plane_state->aux.y;
2949 u32 aux_offset = plane_state->aux.offset;
2950 u32 alignment = intel_surf_alignment(fb, 1);
2951
2952 while (aux_offset >= main_offset && aux_y <= main_y) {
2953 int x, y;
2954
2955 if (aux_x == main_x && aux_y == main_y)
2956 break;
2957
2958 if (aux_offset == 0)
2959 break;
2960
2961 x = aux_x / hsub;
2962 y = aux_y / vsub;
2963 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2964 aux_offset, aux_offset - alignment);
2965 aux_x = x * hsub + aux_x % hsub;
2966 aux_y = y * vsub + aux_y % vsub;
2967 }
2968
2969 if (aux_x != main_x || aux_y != main_y)
2970 return false;
2971
2972 plane_state->aux.offset = aux_offset;
2973 plane_state->aux.x = aux_x;
2974 plane_state->aux.y = aux_y;
2975
2976 return true;
2977}
2978
Imre Deakc322c642018-01-16 13:24:14 +02002979static int skl_check_main_surface(const struct intel_crtc_state *crtc_state,
2980 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002981{
Imre Deakc322c642018-01-16 13:24:14 +02002982 struct drm_i915_private *dev_priv =
2983 to_i915(plane_state->base.plane->dev);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002984 const struct drm_framebuffer *fb = plane_state->base.fb;
2985 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002986 int x = plane_state->base.src.x1 >> 16;
2987 int y = plane_state->base.src.y1 >> 16;
2988 int w = drm_rect_width(&plane_state->base.src) >> 16;
2989 int h = drm_rect_height(&plane_state->base.src) >> 16;
Imre Deakc322c642018-01-16 13:24:14 +02002990 int dst_x = plane_state->base.dst.x1;
2991 int pipe_src_w = crtc_state->pipe_src_w;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002992 int max_width = skl_max_plane_width(fb, 0, rotation);
2993 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002994 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002995
2996 if (w > max_width || h > max_height) {
2997 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2998 w, h, max_width, max_height);
2999 return -EINVAL;
3000 }
3001
Imre Deakc322c642018-01-16 13:24:14 +02003002 /*
3003 * Display WA #1175: cnl,glk
3004 * Planes other than the cursor may cause FIFO underflow and display
3005 * corruption if starting less than 4 pixels from the right edge of
3006 * the screen.
Imre Deak394676f2018-01-16 13:24:15 +02003007 * Besides the above WA fix the similar problem, where planes other
3008 * than the cursor ending less than 4 pixels from the left edge of the
3009 * screen may cause FIFO underflow and display corruption.
Imre Deakc322c642018-01-16 13:24:14 +02003010 */
3011 if ((IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
Imre Deak394676f2018-01-16 13:24:15 +02003012 (dst_x + w < 4 || dst_x > pipe_src_w - 4)) {
3013 DRM_DEBUG_KMS("requested plane X %s position %d invalid (valid range %d-%d)\n",
3014 dst_x + w < 4 ? "end" : "start",
3015 dst_x + w < 4 ? dst_x + w : dst_x,
3016 4, pipe_src_w - 4);
Imre Deakc322c642018-01-16 13:24:14 +02003017 return -ERANGE;
3018 }
3019
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003020 intel_add_fb_offsets(&x, &y, plane_state, 0);
3021 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003022 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003023
3024 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003025 * AUX surface offset is specified as the distance from the
3026 * main surface offset, and it must be non-negative. Make
3027 * sure that is what we will get.
3028 */
3029 if (offset > aux_offset)
3030 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3031 offset, aux_offset & ~(alignment - 1));
3032
3033 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003034 * When using an X-tiled surface, the plane blows up
3035 * if the x offset + width exceed the stride.
3036 *
3037 * TODO: linear and Y-tiled seem fine, Yf untested,
3038 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003039 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003040 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003041
3042 while ((x + w) * cpp > fb->pitches[0]) {
3043 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003044 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003045 return -EINVAL;
3046 }
3047
3048 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3049 offset, offset - alignment);
3050 }
3051 }
3052
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003053 /*
3054 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3055 * they match with the main surface x/y offsets.
3056 */
3057 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3058 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3059 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3060 if (offset == 0)
3061 break;
3062
3063 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3064 offset, offset - alignment);
3065 }
3066
3067 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3068 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3069 return -EINVAL;
3070 }
3071 }
3072
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003073 plane_state->main.offset = offset;
3074 plane_state->main.x = x;
3075 plane_state->main.y = y;
3076
3077 return 0;
3078}
3079
Maarten Lankhorst5d794282018-05-12 03:03:14 +05303080static int
3081skl_check_nv12_surface(const struct intel_crtc_state *crtc_state,
3082 struct intel_plane_state *plane_state)
3083{
3084 /* Display WA #1106 */
3085 if (plane_state->base.rotation !=
3086 (DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90) &&
3087 plane_state->base.rotation != DRM_MODE_ROTATE_270)
3088 return 0;
3089
3090 /*
3091 * src coordinates are rotated here.
3092 * We check height but report it as width
3093 */
3094 if (((drm_rect_height(&plane_state->base.src) >> 16) % 4) != 0) {
3095 DRM_DEBUG_KMS("src width must be multiple "
3096 "of 4 for rotated NV12\n");
3097 return -EINVAL;
3098 }
3099
3100 return 0;
3101}
3102
Ville Syrjälä8d970652016-01-28 16:30:28 +02003103static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3104{
3105 const struct drm_framebuffer *fb = plane_state->base.fb;
3106 unsigned int rotation = plane_state->base.rotation;
3107 int max_width = skl_max_plane_width(fb, 1, rotation);
3108 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003109 int x = plane_state->base.src.x1 >> 17;
3110 int y = plane_state->base.src.y1 >> 17;
3111 int w = drm_rect_width(&plane_state->base.src) >> 17;
3112 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003113 u32 offset;
3114
3115 intel_add_fb_offsets(&x, &y, plane_state, 1);
3116 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3117
3118 /* FIXME not quite sure how/if these apply to the chroma plane */
3119 if (w > max_width || h > max_height) {
3120 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3121 w, h, max_width, max_height);
3122 return -EINVAL;
3123 }
3124
3125 plane_state->aux.offset = offset;
3126 plane_state->aux.x = x;
3127 plane_state->aux.y = y;
3128
3129 return 0;
3130}
3131
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003132static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3133{
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003134 const struct drm_framebuffer *fb = plane_state->base.fb;
3135 int src_x = plane_state->base.src.x1 >> 16;
3136 int src_y = plane_state->base.src.y1 >> 16;
3137 int hsub = fb->format->hsub;
3138 int vsub = fb->format->vsub;
3139 int x = src_x / hsub;
3140 int y = src_y / vsub;
3141 u32 offset;
3142
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003143 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3144 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3145 plane_state->base.rotation);
3146 return -EINVAL;
3147 }
3148
3149 intel_add_fb_offsets(&x, &y, plane_state, 1);
3150 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3151
3152 plane_state->aux.offset = offset;
3153 plane_state->aux.x = x * hsub + src_x % hsub;
3154 plane_state->aux.y = y * vsub + src_y % vsub;
3155
3156 return 0;
3157}
3158
Imre Deakc322c642018-01-16 13:24:14 +02003159int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
3160 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003161{
3162 const struct drm_framebuffer *fb = plane_state->base.fb;
3163 unsigned int rotation = plane_state->base.rotation;
3164 int ret;
3165
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003166 if (rotation & DRM_MODE_REFLECT_X &&
3167 fb->modifier == DRM_FORMAT_MOD_LINEAR) {
3168 DRM_DEBUG_KMS("horizontal flip is not supported with linear surface formats\n");
3169 return -EINVAL;
3170 }
3171
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003172 if (!plane_state->base.visible)
3173 return 0;
3174
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003175 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003176 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003177 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003178 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003179 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003180
Ville Syrjälä8d970652016-01-28 16:30:28 +02003181 /*
3182 * Handle the AUX surface first since
3183 * the main surface setup depends on it.
3184 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003185 if (fb->format->format == DRM_FORMAT_NV12) {
Maarten Lankhorst5d794282018-05-12 03:03:14 +05303186 ret = skl_check_nv12_surface(crtc_state, plane_state);
3187 if (ret)
3188 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003189 ret = skl_check_nv12_aux_surface(plane_state);
3190 if (ret)
3191 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003192 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3193 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3194 ret = skl_check_ccs_aux_surface(plane_state);
3195 if (ret)
3196 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003197 } else {
3198 plane_state->aux.offset = ~0xfff;
3199 plane_state->aux.x = 0;
3200 plane_state->aux.y = 0;
3201 }
3202
Imre Deakc322c642018-01-16 13:24:14 +02003203 ret = skl_check_main_surface(crtc_state, plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003204 if (ret)
3205 return ret;
3206
3207 return 0;
3208}
3209
Ville Syrjälä7145f602017-03-23 21:27:07 +02003210static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3211 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003212{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003213 struct drm_i915_private *dev_priv =
3214 to_i915(plane_state->base.plane->dev);
3215 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3216 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003217 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003218 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003219
Ville Syrjälä7145f602017-03-23 21:27:07 +02003220 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003221
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003222 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3223 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003224 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003225
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003226 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3227 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003228
Ville Syrjäläc154d1e2018-01-30 22:38:02 +02003229 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjäläd509e282017-03-27 21:55:32 +03003230 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003231
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003232 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003233 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003234 dspcntr |= DISPPLANE_8BPP;
3235 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003236 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003237 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003238 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003239 case DRM_FORMAT_RGB565:
3240 dspcntr |= DISPPLANE_BGRX565;
3241 break;
3242 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003243 dspcntr |= DISPPLANE_BGRX888;
3244 break;
3245 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003246 dspcntr |= DISPPLANE_RGBX888;
3247 break;
3248 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003249 dspcntr |= DISPPLANE_BGRX101010;
3250 break;
3251 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003252 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003253 break;
3254 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003255 MISSING_CASE(fb->format->format);
3256 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003257 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003258
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003259 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003260 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003261 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003262
Robert Fossc2c446a2017-05-19 16:50:17 -04003263 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003264 dspcntr |= DISPPLANE_ROTATE_180;
3265
Robert Fossc2c446a2017-05-19 16:50:17 -04003266 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003267 dspcntr |= DISPPLANE_MIRROR;
3268
Ville Syrjälä7145f602017-03-23 21:27:07 +02003269 return dspcntr;
3270}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003271
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003272int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003273{
3274 struct drm_i915_private *dev_priv =
3275 to_i915(plane_state->base.plane->dev);
3276 int src_x = plane_state->base.src.x1 >> 16;
3277 int src_y = plane_state->base.src.y1 >> 16;
3278 u32 offset;
3279
3280 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003281
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003282 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003283 offset = intel_compute_tile_offset(&src_x, &src_y,
3284 plane_state, 0);
3285 else
3286 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003287
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003288 /* HSW/BDW do this automagically in hardware */
3289 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3290 unsigned int rotation = plane_state->base.rotation;
3291 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3292 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3293
Robert Fossc2c446a2017-05-19 16:50:17 -04003294 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003295 src_x += src_w - 1;
3296 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003297 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003298 src_x += src_w - 1;
3299 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303300 }
3301
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003302 plane_state->main.offset = offset;
3303 plane_state->main.x = src_x;
3304 plane_state->main.y = src_y;
3305
3306 return 0;
3307}
3308
Ville Syrjäläed150302017-11-17 21:19:10 +02003309static void i9xx_update_plane(struct intel_plane *plane,
3310 const struct intel_crtc_state *crtc_state,
3311 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003312{
Ville Syrjäläed150302017-11-17 21:19:10 +02003313 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003314 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläed150302017-11-17 21:19:10 +02003315 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003316 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003317 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003318 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003319 int x = plane_state->main.x;
3320 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003321 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003322 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003323
Ville Syrjälä29490562016-01-20 18:02:50 +02003324 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003325
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003326 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003327 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003328 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003329 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003330
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003331 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3332
Ville Syrjälä78587de2017-03-09 17:44:32 +02003333 if (INTEL_GEN(dev_priv) < 4) {
3334 /* pipesrc and dspsize control the size that is scaled from,
3335 * which should always be the user's requested size.
3336 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003337 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003338 ((crtc_state->pipe_src_h - 1) << 16) |
3339 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003340 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3341 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3342 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003343 ((crtc_state->pipe_src_h - 1) << 16) |
3344 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003345 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3346 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003347 }
3348
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003349 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303350
Ville Syrjäläed150302017-11-17 21:19:10 +02003351 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003352 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003353 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003354 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003355 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003356 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003357 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003358 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003359 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003360 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003361 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3362 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003363 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003364 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003365 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003366 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003367 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003368 POSTING_READ_FW(reg);
3369
3370 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003371}
3372
Ville Syrjäläed150302017-11-17 21:19:10 +02003373static void i9xx_disable_plane(struct intel_plane *plane,
3374 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003375{
Ville Syrjäläed150302017-11-17 21:19:10 +02003376 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3377 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003378 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003379
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003380 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3381
Ville Syrjäläed150302017-11-17 21:19:10 +02003382 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3383 if (INTEL_GEN(dev_priv) >= 4)
3384 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003385 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003386 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3387 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003388
3389 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003390}
3391
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003392static bool i9xx_plane_get_hw_state(struct intel_plane *plane,
3393 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003394{
Ville Syrjäläed150302017-11-17 21:19:10 +02003395 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003396 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003397 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003398 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003399 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003400
3401 /*
3402 * Not 100% correct for planes that can move between pipes,
3403 * but that's only the case for gen2-4 which don't have any
3404 * display power wells.
3405 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003406 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003407 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3408 return false;
3409
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003410 val = I915_READ(DSPCNTR(i9xx_plane));
3411
3412 ret = val & DISPLAY_PLANE_ENABLE;
3413
3414 if (INTEL_GEN(dev_priv) >= 5)
3415 *pipe = plane->pipe;
3416 else
3417 *pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
3418 DISPPLANE_SEL_PIPE_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003419
3420 intel_display_power_put(dev_priv, power_domain);
3421
3422 return ret;
3423}
3424
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003425static u32
3426intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003427{
Ben Widawsky2f075562017-03-24 14:29:48 -07003428 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003429 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003430 else
3431 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003432}
3433
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003434static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3435{
3436 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003437 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003438
3439 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3440 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3441 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003442}
3443
Chandra Kondurua1b22782015-04-07 15:28:45 -07003444/*
3445 * This function detaches (aka. unbinds) unused scalers in hardware
3446 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003447static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003448{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003449 struct intel_crtc_scaler_state *scaler_state;
3450 int i;
3451
Chandra Kondurua1b22782015-04-07 15:28:45 -07003452 scaler_state = &intel_crtc->config->scaler_state;
3453
3454 /* loop through and disable scalers that aren't in use */
3455 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003456 if (!scaler_state->scalers[i].in_use)
3457 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003458 }
3459}
3460
Ville Syrjäläd2196772016-01-28 18:33:11 +02003461u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3462 unsigned int rotation)
3463{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003464 u32 stride;
3465
3466 if (plane >= fb->format->num_planes)
3467 return 0;
3468
3469 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003470
3471 /*
3472 * The stride is either expressed as a multiple of 64 bytes chunks for
3473 * linear buffers or in number of tiles for tiled buffers.
3474 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003475 if (drm_rotation_90_or_270(rotation))
3476 stride /= intel_tile_height(fb, plane);
3477 else
3478 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003479
3480 return stride;
3481}
3482
Ville Syrjälä2e881262017-03-17 23:17:56 +02003483static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003484{
Chandra Konduru6156a452015-04-27 13:48:39 -07003485 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003486 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003487 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003488 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003489 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003490 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003491 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003492 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003493 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003494 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003495 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003496 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003497 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003498 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003499 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003500 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003501 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003502 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003503 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003504 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003505 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003506 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003507 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru77224cd2018-04-09 09:11:13 +05303508 case DRM_FORMAT_NV12:
3509 return PLANE_CTL_FORMAT_NV12;
Chandra Konduru6156a452015-04-27 13:48:39 -07003510 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003511 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003512 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003513
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003514 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003515}
3516
James Ausmus4036c782017-11-13 10:11:28 -08003517/*
3518 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3519 * to be already pre-multiplied. We need to add a knob (or a different
3520 * DRM_FORMAT) for user-space to configure that.
3521 */
3522static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3523{
3524 switch (pixel_format) {
3525 case DRM_FORMAT_ABGR8888:
3526 case DRM_FORMAT_ARGB8888:
3527 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3528 default:
3529 return PLANE_CTL_ALPHA_DISABLE;
3530 }
3531}
3532
3533static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3534{
3535 switch (pixel_format) {
3536 case DRM_FORMAT_ABGR8888:
3537 case DRM_FORMAT_ARGB8888:
3538 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3539 default:
3540 return PLANE_COLOR_ALPHA_DISABLE;
3541 }
3542}
3543
Ville Syrjälä2e881262017-03-17 23:17:56 +02003544static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003545{
Chandra Konduru6156a452015-04-27 13:48:39 -07003546 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003547 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003548 break;
3549 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003550 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003551 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003552 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003553 case I915_FORMAT_MOD_Y_TILED_CCS:
3554 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003555 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003556 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003557 case I915_FORMAT_MOD_Yf_TILED_CCS:
3558 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003559 default:
3560 MISSING_CASE(fb_modifier);
3561 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003562
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003563 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003564}
3565
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003566static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003567{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003568 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003569 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003570 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303571 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003572 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303573 * while i915 HW rotation is clockwise, thats why this swapping.
3574 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003575 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303576 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003577 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003578 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003579 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303580 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003581 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003582 MISSING_CASE(rotate);
3583 }
3584
3585 return 0;
3586}
3587
3588static u32 cnl_plane_ctl_flip(unsigned int reflect)
3589{
3590 switch (reflect) {
3591 case 0:
3592 break;
3593 case DRM_MODE_REFLECT_X:
3594 return PLANE_CTL_FLIP_HORIZONTAL;
3595 case DRM_MODE_REFLECT_Y:
3596 default:
3597 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003598 }
3599
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003600 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003601}
3602
Ville Syrjälä2e881262017-03-17 23:17:56 +02003603u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3604 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003605{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003606 struct drm_i915_private *dev_priv =
3607 to_i915(plane_state->base.plane->dev);
3608 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003609 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003610 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003611 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003612
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003613 plane_ctl = PLANE_CTL_ENABLE;
3614
James Ausmus4036c782017-11-13 10:11:28 -08003615 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3616 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003617 plane_ctl |=
3618 PLANE_CTL_PIPE_GAMMA_ENABLE |
3619 PLANE_CTL_PIPE_CSC_ENABLE |
3620 PLANE_CTL_PLANE_GAMMA_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003621
3622 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3623 plane_ctl |= PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003624
3625 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3626 plane_ctl |= PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE;
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003627 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003628
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003629 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003630 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003631 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3632
3633 if (INTEL_GEN(dev_priv) >= 10)
3634 plane_ctl |= cnl_plane_ctl_flip(rotation &
3635 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003636
Ville Syrjälä2e881262017-03-17 23:17:56 +02003637 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3638 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3639 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3640 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3641
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003642 return plane_ctl;
3643}
3644
James Ausmus4036c782017-11-13 10:11:28 -08003645u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3646 const struct intel_plane_state *plane_state)
3647{
James Ausmus077ef1f2018-03-28 14:57:56 -07003648 struct drm_i915_private *dev_priv =
3649 to_i915(plane_state->base.plane->dev);
James Ausmus4036c782017-11-13 10:11:28 -08003650 const struct drm_framebuffer *fb = plane_state->base.fb;
3651 u32 plane_color_ctl = 0;
3652
James Ausmus077ef1f2018-03-28 14:57:56 -07003653 if (INTEL_GEN(dev_priv) < 11) {
3654 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3655 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3656 }
James Ausmus4036c782017-11-13 10:11:28 -08003657 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3658 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3659
Ayan Kumar Halder9bace652018-07-17 18:13:43 +01003660 if (fb->format->is_yuv) {
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003661 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3662 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709;
3663 else
3664 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003665
3666 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3667 plane_color_ctl |= PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003668 }
Ville Syrjälä012d79e2018-05-21 21:56:12 +03003669
James Ausmus4036c782017-11-13 10:11:28 -08003670 return plane_color_ctl;
3671}
3672
Maarten Lankhorst73974892016-08-05 23:28:27 +03003673static int
3674__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003675 struct drm_atomic_state *state,
3676 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003677{
3678 struct drm_crtc_state *crtc_state;
3679 struct drm_crtc *crtc;
3680 int i, ret;
3681
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003682 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003683 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003684
3685 if (!state)
3686 return 0;
3687
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003688 /*
3689 * We've duplicated the state, pointers to the old state are invalid.
3690 *
3691 * Don't attempt to use the old state until we commit the duplicated state.
3692 */
3693 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003694 /*
3695 * Force recalculation even if we restore
3696 * current state. With fast modeset this may not result
3697 * in a modeset when the state is compatible.
3698 */
3699 crtc_state->mode_changed = true;
3700 }
3701
3702 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003703 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3704 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003705
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003706 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003707
3708 WARN_ON(ret == -EDEADLK);
3709 return ret;
3710}
3711
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003712static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3713{
Ville Syrjäläae981042016-08-05 23:28:30 +03003714 return intel_has_gpu_reset(dev_priv) &&
3715 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003716}
3717
Chris Wilsonc0336662016-05-06 15:40:21 +01003718void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003719{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003720 struct drm_device *dev = &dev_priv->drm;
3721 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3722 struct drm_atomic_state *state;
3723 int ret;
3724
Daniel Vetterce87ea12017-07-19 14:54:55 +02003725 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003726 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003727 !gpu_reset_clobbers_display(dev_priv))
3728 return;
3729
Daniel Vetter9db529a2017-08-08 10:08:28 +02003730 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3731 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3732 wake_up_all(&dev_priv->gpu_error.wait_queue);
3733
3734 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3735 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3736 i915_gem_set_wedged(dev_priv);
3737 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003738
Maarten Lankhorst73974892016-08-05 23:28:27 +03003739 /*
3740 * Need mode_config.mutex so that we don't
3741 * trample ongoing ->detect() and whatnot.
3742 */
3743 mutex_lock(&dev->mode_config.mutex);
3744 drm_modeset_acquire_init(ctx, 0);
3745 while (1) {
3746 ret = drm_modeset_lock_all_ctx(dev, ctx);
3747 if (ret != -EDEADLK)
3748 break;
3749
3750 drm_modeset_backoff(ctx);
3751 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003752 /*
3753 * Disabling the crtcs gracefully seems nicer. Also the
3754 * g33 docs say we should at least disable all the planes.
3755 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003756 state = drm_atomic_helper_duplicate_state(dev, ctx);
3757 if (IS_ERR(state)) {
3758 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003759 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003760 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003761 }
3762
3763 ret = drm_atomic_helper_disable_all(dev, ctx);
3764 if (ret) {
3765 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003766 drm_atomic_state_put(state);
3767 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003768 }
3769
3770 dev_priv->modeset_restore_state = state;
3771 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003772}
3773
Chris Wilsonc0336662016-05-06 15:40:21 +01003774void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003775{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003776 struct drm_device *dev = &dev_priv->drm;
3777 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
Chris Wilson40da1d32018-04-05 13:37:14 +01003778 struct drm_atomic_state *state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003779 int ret;
3780
Daniel Vetterce87ea12017-07-19 14:54:55 +02003781 /* reset doesn't touch the display */
Chris Wilson40da1d32018-04-05 13:37:14 +01003782 if (!test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
Daniel Vetterce87ea12017-07-19 14:54:55 +02003783 return;
3784
Chris Wilson40da1d32018-04-05 13:37:14 +01003785 state = fetch_and_zero(&dev_priv->modeset_restore_state);
Daniel Vetterce87ea12017-07-19 14:54:55 +02003786 if (!state)
3787 goto unlock;
3788
Ville Syrjälä75147472014-11-24 18:28:11 +02003789 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003790 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003791 /* for testing only restore the display */
3792 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003793 if (ret)
3794 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003795 } else {
3796 /*
3797 * The display has been reset as well,
3798 * so need a full re-initialization.
3799 */
3800 intel_runtime_pm_disable_interrupts(dev_priv);
3801 intel_runtime_pm_enable_interrupts(dev_priv);
3802
Imre Deak51f59202016-09-14 13:04:13 +03003803 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003804 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003805 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003806
3807 spin_lock_irq(&dev_priv->irq_lock);
3808 if (dev_priv->display.hpd_irq_setup)
3809 dev_priv->display.hpd_irq_setup(dev_priv);
3810 spin_unlock_irq(&dev_priv->irq_lock);
3811
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003812 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003813 if (ret)
3814 DRM_ERROR("Restoring old state failed with %i\n", ret);
3815
3816 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003817 }
3818
Daniel Vetterce87ea12017-07-19 14:54:55 +02003819 drm_atomic_state_put(state);
3820unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003821 drm_modeset_drop_locks(ctx);
3822 drm_modeset_acquire_fini(ctx);
3823 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003824
3825 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003826}
3827
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003828static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3829 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003830{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003831 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003832 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003833
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003834 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003835 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003836
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003837 /*
3838 * Update pipe size and adjust fitter if needed: the reason for this is
3839 * that in compute_mode_changes we check the native mode (not the pfit
3840 * mode) to see if we can flip rather than do a full mode set. In the
3841 * fastboot case, we'll flip, but if we don't update the pipesrc and
3842 * pfit state, we'll end up with a big fb scanned out into the wrong
3843 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003844 */
3845
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003846 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003847 ((new_crtc_state->pipe_src_w - 1) << 16) |
3848 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003849
3850 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003851 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003852 skl_detach_scalers(crtc);
3853
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003854 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003855 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003856 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003857 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003858 ironlake_pfit_enable(crtc);
3859 else if (old_crtc_state->pch_pfit.enabled)
3860 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003861 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003862}
3863
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003864static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003865{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003866 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003867 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003868 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003869 i915_reg_t reg;
3870 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003871
3872 /* enable normal train */
3873 reg = FDI_TX_CTL(pipe);
3874 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003875 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003876 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3877 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003878 } else {
3879 temp &= ~FDI_LINK_TRAIN_NONE;
3880 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003881 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003882 I915_WRITE(reg, temp);
3883
3884 reg = FDI_RX_CTL(pipe);
3885 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003886 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003887 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3888 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3889 } else {
3890 temp &= ~FDI_LINK_TRAIN_NONE;
3891 temp |= FDI_LINK_TRAIN_NONE;
3892 }
3893 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3894
3895 /* wait one idle pattern time */
3896 POSTING_READ(reg);
3897 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003898
3899 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003900 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003901 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3902 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003903}
3904
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003905/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003906static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3907 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003908{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003909 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003910 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003911 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003912 i915_reg_t reg;
3913 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003914
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003915 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003916 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003917
Adam Jacksone1a44742010-06-25 15:32:14 -04003918 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3919 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003920 reg = FDI_RX_IMR(pipe);
3921 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003922 temp &= ~FDI_RX_SYMBOL_LOCK;
3923 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003924 I915_WRITE(reg, temp);
3925 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003926 udelay(150);
3927
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003928 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003929 reg = FDI_TX_CTL(pipe);
3930 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003931 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003932 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003933 temp &= ~FDI_LINK_TRAIN_NONE;
3934 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003935 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003936
Chris Wilson5eddb702010-09-11 13:48:45 +01003937 reg = FDI_RX_CTL(pipe);
3938 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003939 temp &= ~FDI_LINK_TRAIN_NONE;
3940 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003941 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3942
3943 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003944 udelay(150);
3945
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003946 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003947 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3948 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3949 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003950
Chris Wilson5eddb702010-09-11 13:48:45 +01003951 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003952 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003953 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003954 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3955
3956 if ((temp & FDI_RX_BIT_LOCK)) {
3957 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003958 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003959 break;
3960 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003961 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003962 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003963 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003964
3965 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003966 reg = FDI_TX_CTL(pipe);
3967 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003968 temp &= ~FDI_LINK_TRAIN_NONE;
3969 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003970 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003971
Chris Wilson5eddb702010-09-11 13:48:45 +01003972 reg = FDI_RX_CTL(pipe);
3973 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003974 temp &= ~FDI_LINK_TRAIN_NONE;
3975 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003976 I915_WRITE(reg, temp);
3977
3978 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003979 udelay(150);
3980
Chris Wilson5eddb702010-09-11 13:48:45 +01003981 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003982 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003983 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003984 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3985
3986 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003987 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988 DRM_DEBUG_KMS("FDI train 2 done.\n");
3989 break;
3990 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003991 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003992 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003993 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003994
3995 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003996
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003997}
3998
Akshay Joshi0206e352011-08-16 15:34:10 -04003999static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004000 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
4001 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
4002 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
4003 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
4004};
4005
4006/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004007static void gen6_fdi_link_train(struct intel_crtc *crtc,
4008 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004009{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004010 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004011 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004012 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004013 i915_reg_t reg;
4014 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004015
Adam Jacksone1a44742010-06-25 15:32:14 -04004016 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4017 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01004018 reg = FDI_RX_IMR(pipe);
4019 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004020 temp &= ~FDI_RX_SYMBOL_LOCK;
4021 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01004022 I915_WRITE(reg, temp);
4023
4024 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004025 udelay(150);
4026
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004027 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01004028 reg = FDI_TX_CTL(pipe);
4029 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004030 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004031 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004032 temp &= ~FDI_LINK_TRAIN_NONE;
4033 temp |= FDI_LINK_TRAIN_PATTERN_1;
4034 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4035 /* SNB-B */
4036 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01004037 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004038
Daniel Vetterd74cf322012-10-26 10:58:13 +02004039 I915_WRITE(FDI_RX_MISC(pipe),
4040 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4041
Chris Wilson5eddb702010-09-11 13:48:45 +01004042 reg = FDI_RX_CTL(pipe);
4043 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004044 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004045 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4046 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4047 } else {
4048 temp &= ~FDI_LINK_TRAIN_NONE;
4049 temp |= FDI_LINK_TRAIN_PATTERN_1;
4050 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004051 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4052
4053 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004054 udelay(150);
4055
Akshay Joshi0206e352011-08-16 15:34:10 -04004056 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004057 reg = FDI_TX_CTL(pipe);
4058 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004059 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4060 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004061 I915_WRITE(reg, temp);
4062
4063 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004064 udelay(500);
4065
Sean Paulfa37d392012-03-02 12:53:39 -05004066 for (retry = 0; retry < 5; retry++) {
4067 reg = FDI_RX_IIR(pipe);
4068 temp = I915_READ(reg);
4069 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4070 if (temp & FDI_RX_BIT_LOCK) {
4071 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4072 DRM_DEBUG_KMS("FDI train 1 done.\n");
4073 break;
4074 }
4075 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004076 }
Sean Paulfa37d392012-03-02 12:53:39 -05004077 if (retry < 5)
4078 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004079 }
4080 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004081 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004082
4083 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004084 reg = FDI_TX_CTL(pipe);
4085 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004086 temp &= ~FDI_LINK_TRAIN_NONE;
4087 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004088 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004089 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4090 /* SNB-B */
4091 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4092 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004093 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004094
Chris Wilson5eddb702010-09-11 13:48:45 +01004095 reg = FDI_RX_CTL(pipe);
4096 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004097 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004098 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4099 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4100 } else {
4101 temp &= ~FDI_LINK_TRAIN_NONE;
4102 temp |= FDI_LINK_TRAIN_PATTERN_2;
4103 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004104 I915_WRITE(reg, temp);
4105
4106 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004107 udelay(150);
4108
Akshay Joshi0206e352011-08-16 15:34:10 -04004109 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004110 reg = FDI_TX_CTL(pipe);
4111 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004112 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4113 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004114 I915_WRITE(reg, temp);
4115
4116 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004117 udelay(500);
4118
Sean Paulfa37d392012-03-02 12:53:39 -05004119 for (retry = 0; retry < 5; retry++) {
4120 reg = FDI_RX_IIR(pipe);
4121 temp = I915_READ(reg);
4122 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4123 if (temp & FDI_RX_SYMBOL_LOCK) {
4124 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4125 DRM_DEBUG_KMS("FDI train 2 done.\n");
4126 break;
4127 }
4128 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004129 }
Sean Paulfa37d392012-03-02 12:53:39 -05004130 if (retry < 5)
4131 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004132 }
4133 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004134 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004135
4136 DRM_DEBUG_KMS("FDI train done.\n");
4137}
4138
Jesse Barnes357555c2011-04-28 15:09:55 -07004139/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004140static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4141 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004142{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004143 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004144 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004145 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004146 i915_reg_t reg;
4147 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004148
4149 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4150 for train result */
4151 reg = FDI_RX_IMR(pipe);
4152 temp = I915_READ(reg);
4153 temp &= ~FDI_RX_SYMBOL_LOCK;
4154 temp &= ~FDI_RX_BIT_LOCK;
4155 I915_WRITE(reg, temp);
4156
4157 POSTING_READ(reg);
4158 udelay(150);
4159
Daniel Vetter01a415f2012-10-27 15:58:40 +02004160 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4161 I915_READ(FDI_RX_IIR(pipe)));
4162
Jesse Barnes139ccd32013-08-19 11:04:55 -07004163 /* Try each vswing and preemphasis setting twice before moving on */
4164 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4165 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004166 reg = FDI_TX_CTL(pipe);
4167 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004168 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4169 temp &= ~FDI_TX_ENABLE;
4170 I915_WRITE(reg, temp);
4171
4172 reg = FDI_RX_CTL(pipe);
4173 temp = I915_READ(reg);
4174 temp &= ~FDI_LINK_TRAIN_AUTO;
4175 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4176 temp &= ~FDI_RX_ENABLE;
4177 I915_WRITE(reg, temp);
4178
4179 /* enable CPU FDI TX and PCH FDI RX */
4180 reg = FDI_TX_CTL(pipe);
4181 temp = I915_READ(reg);
4182 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004183 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004184 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004185 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004186 temp |= snb_b_fdi_train_param[j/2];
4187 temp |= FDI_COMPOSITE_SYNC;
4188 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4189
4190 I915_WRITE(FDI_RX_MISC(pipe),
4191 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4192
4193 reg = FDI_RX_CTL(pipe);
4194 temp = I915_READ(reg);
4195 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4196 temp |= FDI_COMPOSITE_SYNC;
4197 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4198
4199 POSTING_READ(reg);
4200 udelay(1); /* should be 0.5us */
4201
4202 for (i = 0; i < 4; i++) {
4203 reg = FDI_RX_IIR(pipe);
4204 temp = I915_READ(reg);
4205 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4206
4207 if (temp & FDI_RX_BIT_LOCK ||
4208 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4209 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4210 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4211 i);
4212 break;
4213 }
4214 udelay(1); /* should be 0.5us */
4215 }
4216 if (i == 4) {
4217 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4218 continue;
4219 }
4220
4221 /* Train 2 */
4222 reg = FDI_TX_CTL(pipe);
4223 temp = I915_READ(reg);
4224 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4225 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4226 I915_WRITE(reg, temp);
4227
4228 reg = FDI_RX_CTL(pipe);
4229 temp = I915_READ(reg);
4230 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4231 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004232 I915_WRITE(reg, temp);
4233
4234 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004235 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004236
Jesse Barnes139ccd32013-08-19 11:04:55 -07004237 for (i = 0; i < 4; i++) {
4238 reg = FDI_RX_IIR(pipe);
4239 temp = I915_READ(reg);
4240 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004241
Jesse Barnes139ccd32013-08-19 11:04:55 -07004242 if (temp & FDI_RX_SYMBOL_LOCK ||
4243 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4244 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4245 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4246 i);
4247 goto train_done;
4248 }
4249 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004250 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004251 if (i == 4)
4252 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004253 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004254
Jesse Barnes139ccd32013-08-19 11:04:55 -07004255train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004256 DRM_DEBUG_KMS("FDI train done.\n");
4257}
4258
Daniel Vetter88cefb62012-08-12 19:27:14 +02004259static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004260{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004261 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004262 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004263 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004264 i915_reg_t reg;
4265 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004266
Jesse Barnes0e23b992010-09-10 11:10:00 -07004267 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004268 reg = FDI_RX_CTL(pipe);
4269 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004270 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004271 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004272 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004273 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4274
4275 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004276 udelay(200);
4277
4278 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004279 temp = I915_READ(reg);
4280 I915_WRITE(reg, temp | FDI_PCDCLK);
4281
4282 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004283 udelay(200);
4284
Paulo Zanoni20749732012-11-23 15:30:38 -02004285 /* Enable CPU FDI TX PLL, always on for Ironlake */
4286 reg = FDI_TX_CTL(pipe);
4287 temp = I915_READ(reg);
4288 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4289 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004290
Paulo Zanoni20749732012-11-23 15:30:38 -02004291 POSTING_READ(reg);
4292 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004293 }
4294}
4295
Daniel Vetter88cefb62012-08-12 19:27:14 +02004296static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4297{
4298 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004299 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004300 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004301 i915_reg_t reg;
4302 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004303
4304 /* Switch from PCDclk to Rawclk */
4305 reg = FDI_RX_CTL(pipe);
4306 temp = I915_READ(reg);
4307 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4308
4309 /* Disable CPU FDI TX PLL */
4310 reg = FDI_TX_CTL(pipe);
4311 temp = I915_READ(reg);
4312 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4313
4314 POSTING_READ(reg);
4315 udelay(100);
4316
4317 reg = FDI_RX_CTL(pipe);
4318 temp = I915_READ(reg);
4319 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4320
4321 /* Wait for the clocks to turn off. */
4322 POSTING_READ(reg);
4323 udelay(100);
4324}
4325
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004326static void ironlake_fdi_disable(struct drm_crtc *crtc)
4327{
4328 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004329 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4331 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004332 i915_reg_t reg;
4333 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004334
4335 /* disable CPU FDI tx and PCH FDI rx */
4336 reg = FDI_TX_CTL(pipe);
4337 temp = I915_READ(reg);
4338 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4339 POSTING_READ(reg);
4340
4341 reg = FDI_RX_CTL(pipe);
4342 temp = I915_READ(reg);
4343 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004344 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004345 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4346
4347 POSTING_READ(reg);
4348 udelay(100);
4349
4350 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004351 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004352 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004353
4354 /* still set train pattern 1 */
4355 reg = FDI_TX_CTL(pipe);
4356 temp = I915_READ(reg);
4357 temp &= ~FDI_LINK_TRAIN_NONE;
4358 temp |= FDI_LINK_TRAIN_PATTERN_1;
4359 I915_WRITE(reg, temp);
4360
4361 reg = FDI_RX_CTL(pipe);
4362 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004363 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004364 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4365 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4366 } else {
4367 temp &= ~FDI_LINK_TRAIN_NONE;
4368 temp |= FDI_LINK_TRAIN_PATTERN_1;
4369 }
4370 /* BPC in FDI rx is consistent with that in PIPECONF */
4371 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004372 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004373 I915_WRITE(reg, temp);
4374
4375 POSTING_READ(reg);
4376 udelay(100);
4377}
4378
Chris Wilson49d73912016-11-29 09:50:08 +00004379bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004380{
Daniel Vetterfa058872017-07-20 19:57:52 +02004381 struct drm_crtc *crtc;
4382 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004383
Daniel Vetterfa058872017-07-20 19:57:52 +02004384 drm_for_each_crtc(crtc, &dev_priv->drm) {
4385 struct drm_crtc_commit *commit;
4386 spin_lock(&crtc->commit_lock);
4387 commit = list_first_entry_or_null(&crtc->commit_list,
4388 struct drm_crtc_commit, commit_entry);
4389 cleanup_done = commit ?
4390 try_wait_for_completion(&commit->cleanup_done) : true;
4391 spin_unlock(&crtc->commit_lock);
4392
4393 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004394 continue;
4395
Daniel Vetterfa058872017-07-20 19:57:52 +02004396 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004397
4398 return true;
4399 }
4400
4401 return false;
4402}
4403
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004404void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004405{
4406 u32 temp;
4407
4408 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4409
4410 mutex_lock(&dev_priv->sb_lock);
4411
4412 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4413 temp |= SBI_SSCCTL_DISABLE;
4414 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4415
4416 mutex_unlock(&dev_priv->sb_lock);
4417}
4418
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004419/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004420static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004421{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004422 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4423 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004424 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4425 u32 temp;
4426
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004427 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004428
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004429 /* The iCLK virtual clock root frequency is in MHz,
4430 * but the adjusted_mode->crtc_clock in in KHz. To get the
4431 * divisors, it is necessary to divide one by another, so we
4432 * convert the virtual clock precision to KHz here for higher
4433 * precision.
4434 */
4435 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004436 u32 iclk_virtual_root_freq = 172800 * 1000;
4437 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004438 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004439
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004440 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4441 clock << auxdiv);
4442 divsel = (desired_divisor / iclk_pi_range) - 2;
4443 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004444
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004445 /*
4446 * Near 20MHz is a corner case which is
4447 * out of range for the 7-bit divisor
4448 */
4449 if (divsel <= 0x7f)
4450 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004451 }
4452
4453 /* This should not happen with any sane values */
4454 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4455 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4456 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4457 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4458
4459 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004460 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004461 auxdiv,
4462 divsel,
4463 phasedir,
4464 phaseinc);
4465
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004466 mutex_lock(&dev_priv->sb_lock);
4467
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004468 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004469 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004470 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4471 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4472 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4473 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4474 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4475 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004476 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004477
4478 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004479 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004480 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4481 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004482 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004483
4484 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004485 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004486 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004487 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004488
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004489 mutex_unlock(&dev_priv->sb_lock);
4490
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004491 /* Wait for initialization time */
4492 udelay(24);
4493
4494 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4495}
4496
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004497int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4498{
4499 u32 divsel, phaseinc, auxdiv;
4500 u32 iclk_virtual_root_freq = 172800 * 1000;
4501 u32 iclk_pi_range = 64;
4502 u32 desired_divisor;
4503 u32 temp;
4504
4505 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4506 return 0;
4507
4508 mutex_lock(&dev_priv->sb_lock);
4509
4510 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4511 if (temp & SBI_SSCCTL_DISABLE) {
4512 mutex_unlock(&dev_priv->sb_lock);
4513 return 0;
4514 }
4515
4516 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4517 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4518 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4519 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4520 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4521
4522 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4523 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4524 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4525
4526 mutex_unlock(&dev_priv->sb_lock);
4527
4528 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4529
4530 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4531 desired_divisor << auxdiv);
4532}
4533
Daniel Vetter275f01b22013-05-03 11:49:47 +02004534static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4535 enum pipe pch_transcoder)
4536{
4537 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004538 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004539 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004540
4541 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4542 I915_READ(HTOTAL(cpu_transcoder)));
4543 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4544 I915_READ(HBLANK(cpu_transcoder)));
4545 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4546 I915_READ(HSYNC(cpu_transcoder)));
4547
4548 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4549 I915_READ(VTOTAL(cpu_transcoder)));
4550 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4551 I915_READ(VBLANK(cpu_transcoder)));
4552 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4553 I915_READ(VSYNC(cpu_transcoder)));
4554 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4555 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4556}
4557
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004558static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004559{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004560 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004561 uint32_t temp;
4562
4563 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004564 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004565 return;
4566
4567 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4568 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4569
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004570 temp &= ~FDI_BC_BIFURCATION_SELECT;
4571 if (enable)
4572 temp |= FDI_BC_BIFURCATION_SELECT;
4573
4574 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004575 I915_WRITE(SOUTH_CHICKEN1, temp);
4576 POSTING_READ(SOUTH_CHICKEN1);
4577}
4578
4579static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4580{
4581 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004582
4583 switch (intel_crtc->pipe) {
4584 case PIPE_A:
4585 break;
4586 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004587 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004588 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004589 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004590 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004591
4592 break;
4593 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004594 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004595
4596 break;
4597 default:
4598 BUG();
4599 }
4600}
4601
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004602/*
4603 * Finds the encoder associated with the given CRTC. This can only be
4604 * used when we know that the CRTC isn't feeding multiple encoders!
4605 */
4606static struct intel_encoder *
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004607intel_get_crtc_new_encoder(const struct intel_atomic_state *state,
4608 const struct intel_crtc_state *crtc_state)
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004609{
4610 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004611 const struct drm_connector_state *connector_state;
4612 const struct drm_connector *connector;
4613 struct intel_encoder *encoder = NULL;
4614 int num_encoders = 0;
4615 int i;
4616
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004617 for_each_new_connector_in_state(&state->base, connector, connector_state, i) {
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004618 if (connector_state->crtc != &crtc->base)
4619 continue;
4620
4621 encoder = to_intel_encoder(connector_state->best_encoder);
4622 num_encoders++;
4623 }
4624
4625 WARN(num_encoders != 1, "%d encoders for pipe %c\n",
4626 num_encoders, pipe_name(crtc->pipe));
4627
4628 return encoder;
4629}
4630
Jesse Barnesf67a5592011-01-05 10:31:48 -08004631/*
4632 * Enable PCH resources required for PCH ports:
4633 * - PCH PLLs
4634 * - FDI training & RX/TX
4635 * - update transcoder timings
4636 * - DP transcoding bits
4637 * - transcoder
4638 */
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004639static void ironlake_pch_enable(const struct intel_atomic_state *state,
4640 const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004641{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004642 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004643 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004644 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004645 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004646 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004647
Daniel Vetterab9412b2013-05-03 11:49:46 +02004648 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004649
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004650 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004651 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004652
Daniel Vettercd986ab2012-10-26 10:58:12 +02004653 /* Write the TU size bits before fdi link training, so that error
4654 * detection works. */
4655 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4656 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4657
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004658 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004659 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004660
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004661 /* We need to program the right clock selection before writing the pixel
4662 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004663 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004664 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004665
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004666 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004667 temp |= TRANS_DPLL_ENABLE(pipe);
4668 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004669 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004670 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004671 temp |= sel;
4672 else
4673 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004674 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004675 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004676
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004677 /* XXX: pch pll's can be enabled any time before we enable the PCH
4678 * transcoder, and we actually should do this to not upset any PCH
4679 * transcoder that already use the clock when we share it.
4680 *
4681 * Note that enable_shared_dpll tries to do the right thing, but
4682 * get_shared_dpll unconditionally resets the pll - we need that to have
4683 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004684 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004685
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004686 /* set transcoder timing, panel must allow it */
4687 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004688 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004689
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004690 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004691
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004692 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004693 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004694 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004695 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004696 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004697 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004698 i915_reg_t reg = TRANS_DP_CTL(pipe);
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004699 enum port port;
4700
Chris Wilson5eddb702010-09-11 13:48:45 +01004701 temp = I915_READ(reg);
4702 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004703 TRANS_DP_SYNC_MASK |
4704 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004705 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004706 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004707
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004708 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004709 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004710 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004711 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004712
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004713 port = intel_get_crtc_new_encoder(state, crtc_state)->port;
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004714 WARN_ON(port < PORT_B || port > PORT_D);
4715 temp |= TRANS_DP_PORT_SEL(port);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004716
Chris Wilson5eddb702010-09-11 13:48:45 +01004717 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004718 }
4719
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004720 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004721}
4722
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004723static void lpt_pch_enable(const struct intel_atomic_state *state,
4724 const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004725{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004726 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004727 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004728 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004729
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004730 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004731
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004732 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004733
Paulo Zanoni0540e482012-10-31 18:12:40 -02004734 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004735 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004736
Paulo Zanoni937bb612012-10-31 18:12:47 -02004737 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004738}
4739
Daniel Vettera1520312013-05-03 11:49:50 +02004740static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004741{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004742 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004743 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004744 u32 temp;
4745
4746 temp = I915_READ(dslreg);
4747 udelay(500);
4748 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004749 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004750 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004751 }
4752}
4753
Ville Syrjälä0a599522018-05-21 21:56:13 +03004754/*
4755 * The hardware phase 0.0 refers to the center of the pixel.
4756 * We want to start from the top/left edge which is phase
4757 * -0.5. That matches how the hardware calculates the scaling
4758 * factors (from top-left of the first pixel to bottom-right
4759 * of the last pixel, as opposed to the pixel centers).
4760 *
4761 * For 4:2:0 subsampled chroma planes we obviously have to
4762 * adjust that so that the chroma sample position lands in
4763 * the right spot.
4764 *
4765 * Note that for packed YCbCr 4:2:2 formats there is no way to
4766 * control chroma siting. The hardware simply replicates the
4767 * chroma samples for both of the luma samples, and thus we don't
4768 * actually get the expected MPEG2 chroma siting convention :(
4769 * The same behaviour is observed on pre-SKL platforms as well.
4770 */
4771u16 skl_scaler_calc_phase(int sub, bool chroma_cosited)
4772{
4773 int phase = -0x8000;
4774 u16 trip = 0;
4775
4776 if (chroma_cosited)
4777 phase += (sub - 1) * 0x8000 / sub;
4778
4779 if (phase < 0)
4780 phase = 0x10000 + phase;
4781 else
4782 trip = PS_PHASE_TRIP;
4783
4784 return ((phase >> 2) & PS_PHASE_MASK) | trip;
4785}
4786
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004787static int
4788skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004789 unsigned int scaler_user, int *scaler_id,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304790 int src_w, int src_h, int dst_w, int dst_h,
4791 bool plane_scaler_check,
4792 uint32_t pixel_format)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004793{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004794 struct intel_crtc_scaler_state *scaler_state =
4795 &crtc_state->scaler_state;
4796 struct intel_crtc *intel_crtc =
4797 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304798 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4799 const struct drm_display_mode *adjusted_mode =
4800 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004801 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004802
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004803 /*
4804 * Src coordinates are already rotated by 270 degrees for
4805 * the 90/270 degree plane rotation cases (to match the
4806 * GTT mapping), hence no need to account for rotation here.
4807 */
4808 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004809
Chandra Konduru77224cd2018-04-09 09:11:13 +05304810 if (plane_scaler_check)
4811 if (pixel_format == DRM_FORMAT_NV12)
4812 need_scaling = true;
4813
Shashank Sharmae5c05932017-07-21 20:55:05 +05304814 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4815 need_scaling = true;
4816
Chandra Kondurua1b22782015-04-07 15:28:45 -07004817 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304818 * Scaling/fitting not supported in IF-ID mode in GEN9+
4819 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4820 * Once NV12 is enabled, handle it here while allocating scaler
4821 * for NV12.
4822 */
4823 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4824 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4825 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4826 return -EINVAL;
4827 }
4828
4829 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004830 * if plane is being disabled or scaler is no more required or force detach
4831 * - free scaler binded to this plane/crtc
4832 * - in order to do this, update crtc->scaler_usage
4833 *
4834 * Here scaler state in crtc_state is set free so that
4835 * scaler can be assigned to other user. Actual register
4836 * update to free the scaler is done in plane/panel-fit programming.
4837 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4838 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004839 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004840 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004841 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004842 scaler_state->scalers[*scaler_id].in_use = 0;
4843
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004844 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4845 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4846 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004847 scaler_state->scaler_users);
4848 *scaler_id = -1;
4849 }
4850 return 0;
4851 }
4852
Chandra Konduru77224cd2018-04-09 09:11:13 +05304853 if (plane_scaler_check && pixel_format == DRM_FORMAT_NV12 &&
Maarten Lankhorst5d794282018-05-12 03:03:14 +05304854 (src_h < SKL_MIN_YUV_420_SRC_H || src_w < SKL_MIN_YUV_420_SRC_W)) {
Chandra Konduru77224cd2018-04-09 09:11:13 +05304855 DRM_DEBUG_KMS("NV12: src dimensions not met\n");
4856 return -EINVAL;
4857 }
4858
Chandra Kondurua1b22782015-04-07 15:28:45 -07004859 /* range checks */
4860 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
Nabendu Maiti323301a2018-03-23 10:24:18 -07004861 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4862 (IS_GEN11(dev_priv) &&
4863 (src_w > ICL_MAX_SRC_W || src_h > ICL_MAX_SRC_H ||
4864 dst_w > ICL_MAX_DST_W || dst_h > ICL_MAX_DST_H)) ||
4865 (!IS_GEN11(dev_priv) &&
4866 (src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4867 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H))) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004868 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004869 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004870 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004871 return -EINVAL;
4872 }
4873
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004874 /* mark this plane as a scaler user in crtc_state */
4875 scaler_state->scaler_users |= (1 << scaler_user);
4876 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4877 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4878 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4879 scaler_state->scaler_users);
4880
4881 return 0;
4882}
4883
4884/**
4885 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4886 *
4887 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004888 *
4889 * Return
4890 * 0 - scaler_usage updated successfully
4891 * error - requested scaling cannot be supported or other error condition
4892 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004893int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004894{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004895 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004896
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004897 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304898 &state->scaler_state.scaler_id,
4899 state->pipe_src_w, state->pipe_src_h,
4900 adjusted_mode->crtc_hdisplay,
4901 adjusted_mode->crtc_vdisplay, false, 0);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004902}
4903
4904/**
4905 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
Chris Wilsonc38c1452018-02-14 13:49:22 +00004906 * @crtc_state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004907 * @plane_state: atomic plane state to update
4908 *
4909 * Return
4910 * 0 - scaler_usage updated successfully
4911 * error - requested scaling cannot be supported or other error condition
4912 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004913static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4914 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004915{
4916
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004917 struct intel_plane *intel_plane =
4918 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004919 struct drm_framebuffer *fb = plane_state->base.fb;
4920 int ret;
4921
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004922 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004923
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004924 ret = skl_update_scaler(crtc_state, force_detach,
4925 drm_plane_index(&intel_plane->base),
4926 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004927 drm_rect_width(&plane_state->base.src) >> 16,
4928 drm_rect_height(&plane_state->base.src) >> 16,
4929 drm_rect_width(&plane_state->base.dst),
Chandra Konduru77224cd2018-04-09 09:11:13 +05304930 drm_rect_height(&plane_state->base.dst),
4931 fb ? true : false, fb ? fb->format->format : 0);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004932
4933 if (ret || plane_state->scaler_id < 0)
4934 return ret;
4935
Chandra Kondurua1b22782015-04-07 15:28:45 -07004936 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02004937 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004938 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4939 intel_plane->base.base.id,
4940 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004941 return -EINVAL;
4942 }
4943
4944 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004945 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004946 case DRM_FORMAT_RGB565:
4947 case DRM_FORMAT_XBGR8888:
4948 case DRM_FORMAT_XRGB8888:
4949 case DRM_FORMAT_ABGR8888:
4950 case DRM_FORMAT_ARGB8888:
4951 case DRM_FORMAT_XRGB2101010:
4952 case DRM_FORMAT_XBGR2101010:
4953 case DRM_FORMAT_YUYV:
4954 case DRM_FORMAT_YVYU:
4955 case DRM_FORMAT_UYVY:
4956 case DRM_FORMAT_VYUY:
Chandra Konduru77224cd2018-04-09 09:11:13 +05304957 case DRM_FORMAT_NV12:
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004958 break;
4959 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004960 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4961 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004962 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004963 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004964 }
4965
Chandra Kondurua1b22782015-04-07 15:28:45 -07004966 return 0;
4967}
4968
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004969static void skylake_scaler_disable(struct intel_crtc *crtc)
4970{
4971 int i;
4972
4973 for (i = 0; i < crtc->num_scalers; i++)
4974 skl_detach_scaler(crtc, i);
4975}
4976
4977static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004978{
4979 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004980 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004981 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004982 struct intel_crtc_scaler_state *scaler_state =
4983 &crtc->config->scaler_state;
4984
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004985 if (crtc->config->pch_pfit.enabled) {
Ville Syrjälä0a599522018-05-21 21:56:13 +03004986 u16 uv_rgb_hphase, uv_rgb_vphase;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004987 int id;
4988
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004989 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004990 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004991
Ville Syrjälä0a599522018-05-21 21:56:13 +03004992 uv_rgb_hphase = skl_scaler_calc_phase(1, false);
4993 uv_rgb_vphase = skl_scaler_calc_phase(1, false);
4994
Chandra Kondurua1b22782015-04-07 15:28:45 -07004995 id = scaler_state->scaler_id;
4996 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4997 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
Ville Syrjälä0a599522018-05-21 21:56:13 +03004998 I915_WRITE_FW(SKL_PS_VPHASE(pipe, id),
4999 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_vphase));
5000 I915_WRITE_FW(SKL_PS_HPHASE(pipe, id),
5001 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_hphase));
Chandra Kondurua1b22782015-04-07 15:28:45 -07005002 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
5003 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005004 }
5005}
5006
Jesse Barnesb074cec2013-04-25 12:55:02 -07005007static void ironlake_pfit_enable(struct intel_crtc *crtc)
5008{
5009 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005010 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07005011 int pipe = crtc->pipe;
5012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005013 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07005014 /* Force use of hard-coded filter coefficients
5015 * as some pre-programmed values are broken,
5016 * e.g. x201.
5017 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005018 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07005019 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
5020 PF_PIPE_SEL_IVB(pipe));
5021 else
5022 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005023 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
5024 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08005025 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005026}
5027
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005028void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005029{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005030 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03005031 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005032 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005033
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005034 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005035 return;
5036
Maarten Lankhorst307e4492016-03-23 14:33:28 +01005037 /*
5038 * We can only enable IPS after we enable a plane and wait for a vblank
5039 * This function is called from post_plane_update, which is run after
5040 * a vblank wait.
5041 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005042 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02005043
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005044 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005045 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03005046 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
5047 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005048 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005049 /* Quoting Art Runyan: "its not safe to expect any particular
5050 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08005051 * mailbox." Moreover, the mailbox may return a bogus state,
5052 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005053 */
5054 } else {
5055 I915_WRITE(IPS_CTL, IPS_ENABLE);
5056 /* The bit only becomes 1 in the next vblank, so this wait here
5057 * is essentially intel_wait_for_vblank. If we don't have this
5058 * and don't wait for vblanks until the end of crtc_enable, then
5059 * the HW state readout code will complain that the expected
5060 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01005061 if (intel_wait_for_register(dev_priv,
5062 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
5063 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005064 DRM_ERROR("Timed out waiting for IPS enable\n");
5065 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005066}
5067
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005068void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005069{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005070 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005071 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005072 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005073
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005074 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005075 return;
5076
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005077 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005078 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005079 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005080 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07005081 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01005082 if (intel_wait_for_register(dev_priv,
5083 IPS_CTL, IPS_ENABLE, 0,
5084 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07005085 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08005086 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005087 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08005088 POSTING_READ(IPS_CTL);
5089 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005090
5091 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005092 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005093}
5094
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005095static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005096{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005097 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005098 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005099
5100 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005101 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005102 mutex_unlock(&dev->struct_mutex);
5103 }
5104
5105 /* Let userspace switch the overlay on again. In most cases userspace
5106 * has to recompute where to put it anyway.
5107 */
5108}
5109
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005110/**
5111 * intel_post_enable_primary - Perform operations after enabling primary plane
5112 * @crtc: the CRTC whose primary plane was just enabled
Chris Wilsonc38c1452018-02-14 13:49:22 +00005113 * @new_crtc_state: the enabling state
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005114 *
5115 * Performs potentially sleeping operations that must be done after the primary
5116 * plane is enabled, such as updating FBC and IPS. Note that this may be
5117 * called due to an explicit primary plane update, or due to an implicit
5118 * re-enable that is caused when a sprite plane is updated to no longer
5119 * completely hide the primary plane.
5120 */
5121static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005122intel_post_enable_primary(struct drm_crtc *crtc,
5123 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005124{
5125 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005126 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5128 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005129
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005130 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005131 * Gen2 reports pipe underruns whenever all planes are disabled.
5132 * So don't enable underrun reporting before at least some planes
5133 * are enabled.
5134 * FIXME: Need to fix the logic to work when we turn off all planes
5135 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005136 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005137 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005138 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5139
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005140 /* Underruns don't always raise interrupts, so check manually. */
5141 intel_check_cpu_fifo_underruns(dev_priv);
5142 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005143}
5144
Ville Syrjälä2622a082016-03-09 19:07:26 +02005145/* FIXME get rid of this and use pre_plane_update */
5146static void
5147intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5148{
5149 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005150 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5152 int pipe = intel_crtc->pipe;
5153
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005154 /*
5155 * Gen2 reports pipe underruns whenever all planes are disabled.
5156 * So disable underrun reporting before all the planes get disabled.
5157 */
5158 if (IS_GEN2(dev_priv))
5159 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5160
5161 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005162
5163 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005164 * Vblank time updates from the shadow to live plane control register
5165 * are blocked if the memory self-refresh mode is active at that
5166 * moment. So to make sure the plane gets truly disabled, disable
5167 * first the self-refresh mode. The self-refresh enable bit in turn
5168 * will be checked/applied by the HW only at the next frame start
5169 * event which is after the vblank start event, so we need to have a
5170 * wait-for-vblank between disabling the plane and the pipe.
5171 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005172 if (HAS_GMCH_DISPLAY(dev_priv) &&
5173 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005174 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005175}
5176
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005177static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5178 const struct intel_crtc_state *new_crtc_state)
5179{
5180 if (!old_crtc_state->ips_enabled)
5181 return false;
5182
5183 if (needs_modeset(&new_crtc_state->base))
5184 return true;
5185
5186 return !new_crtc_state->ips_enabled;
5187}
5188
5189static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5190 const struct intel_crtc_state *new_crtc_state)
5191{
5192 if (!new_crtc_state->ips_enabled)
5193 return false;
5194
5195 if (needs_modeset(&new_crtc_state->base))
5196 return true;
5197
5198 /*
5199 * We can't read out IPS on broadwell, assume the worst and
5200 * forcibly enable IPS on the first fastset.
5201 */
5202 if (new_crtc_state->update_pipe &&
5203 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5204 return true;
5205
5206 return !old_crtc_state->ips_enabled;
5207}
5208
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305209static bool needs_nv12_wa(struct drm_i915_private *dev_priv,
5210 const struct intel_crtc_state *crtc_state)
5211{
5212 if (!crtc_state->nv12_planes)
5213 return false;
5214
5215 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
5216 return false;
5217
5218 if ((INTEL_GEN(dev_priv) == 9 && !IS_GEMINILAKE(dev_priv)) ||
5219 IS_CANNONLAKE(dev_priv))
5220 return true;
5221
5222 return false;
5223}
5224
Daniel Vetter5a21b662016-05-24 17:13:53 +02005225static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5226{
5227 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05305228 struct drm_device *dev = crtc->base.dev;
5229 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005230 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5231 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005232 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5233 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005234 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005235 struct drm_plane_state *old_primary_state =
5236 drm_atomic_get_old_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005237
Chris Wilson5748b6a2016-08-04 16:32:38 +01005238 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005239
Daniel Vetter5a21b662016-05-24 17:13:53 +02005240 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005241 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005242
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005243 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5244 hsw_enable_ips(pipe_config);
5245
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005246 if (old_primary_state) {
5247 struct drm_plane_state *new_primary_state =
5248 drm_atomic_get_new_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005249
5250 intel_fbc_post_update(crtc);
5251
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005252 if (new_primary_state->visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005253 (needs_modeset(&pipe_config->base) ||
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005254 !old_primary_state->visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005255 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005256 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305257
5258 /* Display WA 827 */
5259 if (needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b602018-05-12 03:03:13 +05305260 !needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305261 skl_wa_clkgate(dev_priv, crtc->pipe, false);
Vidya Srinivas6deef9b602018-05-12 03:03:13 +05305262 skl_wa_528(dev_priv, crtc->pipe, false);
5263 }
Daniel Vetter5a21b662016-05-24 17:13:53 +02005264}
5265
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005266static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5267 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005268{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005269 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005270 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005271 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005272 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5273 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005274 struct drm_plane_state *old_primary_state =
5275 drm_atomic_get_old_plane_state(old_state, primary);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005276 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005277 struct intel_atomic_state *old_intel_state =
5278 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005279
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005280 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5281 hsw_disable_ips(old_crtc_state);
5282
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005283 if (old_primary_state) {
5284 struct intel_plane_state *new_primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005285 intel_atomic_get_new_plane_state(old_intel_state,
5286 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005287
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005288 intel_fbc_pre_update(crtc, pipe_config, new_primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005289 /*
5290 * Gen2 reports pipe underruns whenever all planes are disabled.
5291 * So disable underrun reporting before all the planes get disabled.
5292 */
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005293 if (IS_GEN2(dev_priv) && old_primary_state->visible &&
5294 (modeset || !new_primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005295 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005296 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005297
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305298 /* Display WA 827 */
5299 if (!needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b602018-05-12 03:03:13 +05305300 needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305301 skl_wa_clkgate(dev_priv, crtc->pipe, true);
Vidya Srinivas6deef9b602018-05-12 03:03:13 +05305302 skl_wa_528(dev_priv, crtc->pipe, true);
5303 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305304
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005305 /*
5306 * Vblank time updates from the shadow to live plane control register
5307 * are blocked if the memory self-refresh mode is active at that
5308 * moment. So to make sure the plane gets truly disabled, disable
5309 * first the self-refresh mode. The self-refresh enable bit in turn
5310 * will be checked/applied by the HW only at the next frame start
5311 * event which is after the vblank start event, so we need to have a
5312 * wait-for-vblank between disabling the plane and the pipe.
5313 */
5314 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5315 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5316 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005317
Matt Ropered4a6a72016-02-23 17:20:13 -08005318 /*
5319 * IVB workaround: must disable low power watermarks for at least
5320 * one frame before enabling scaling. LP watermarks can be re-enabled
5321 * when scaling is disabled.
5322 *
5323 * WaCxSRDisabledForSpriteScaling:ivb
5324 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005325 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005326 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005327
5328 /*
5329 * If we're doing a modeset, we're done. No need to do any pre-vblank
5330 * watermark programming here.
5331 */
5332 if (needs_modeset(&pipe_config->base))
5333 return;
5334
5335 /*
5336 * For platforms that support atomic watermarks, program the
5337 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5338 * will be the intermediate values that are safe for both pre- and
5339 * post- vblank; when vblank happens, the 'active' values will be set
5340 * to the final 'target' values and we'll do this again to get the
5341 * optimal watermarks. For gen9+ platforms, the values we program here
5342 * will be the final target values which will get automatically latched
5343 * at vblank time; no further programming will be necessary.
5344 *
5345 * If a platform hasn't been transitioned to atomic watermarks yet,
5346 * we'll continue to update watermarks the old way, if flags tell
5347 * us to.
5348 */
5349 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005350 dev_priv->display.initial_watermarks(old_intel_state,
5351 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005352 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005353 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005354}
5355
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005356static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005357{
5358 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005360 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005361 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005362
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005363 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005364
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005365 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005366 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005367
Daniel Vetterf99d7062014-06-19 16:01:59 +02005368 /*
5369 * FIXME: Once we grow proper nuclear flip support out of this we need
5370 * to compute the mask of flip planes precisely. For the time being
5371 * consider this a flip to a NULL plane.
5372 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005373 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005374}
5375
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005376static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005377 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005378 struct drm_atomic_state *old_state)
5379{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005380 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005381 struct drm_connector *conn;
5382 int i;
5383
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005384 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005385 struct intel_encoder *encoder =
5386 to_intel_encoder(conn_state->best_encoder);
5387
5388 if (conn_state->crtc != crtc)
5389 continue;
5390
5391 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005392 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005393 }
5394}
5395
5396static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005397 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005398 struct drm_atomic_state *old_state)
5399{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005400 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005401 struct drm_connector *conn;
5402 int i;
5403
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005404 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005405 struct intel_encoder *encoder =
5406 to_intel_encoder(conn_state->best_encoder);
5407
5408 if (conn_state->crtc != crtc)
5409 continue;
5410
5411 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005412 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005413 }
5414}
5415
5416static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005417 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005418 struct drm_atomic_state *old_state)
5419{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005420 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005421 struct drm_connector *conn;
5422 int i;
5423
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005424 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005425 struct intel_encoder *encoder =
5426 to_intel_encoder(conn_state->best_encoder);
5427
5428 if (conn_state->crtc != crtc)
5429 continue;
5430
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005431 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005432 intel_opregion_notify_encoder(encoder, true);
5433 }
5434}
5435
5436static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005437 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005438 struct drm_atomic_state *old_state)
5439{
5440 struct drm_connector_state *old_conn_state;
5441 struct drm_connector *conn;
5442 int i;
5443
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005444 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005445 struct intel_encoder *encoder =
5446 to_intel_encoder(old_conn_state->best_encoder);
5447
5448 if (old_conn_state->crtc != crtc)
5449 continue;
5450
5451 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005452 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005453 }
5454}
5455
5456static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005457 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005458 struct drm_atomic_state *old_state)
5459{
5460 struct drm_connector_state *old_conn_state;
5461 struct drm_connector *conn;
5462 int i;
5463
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005464 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005465 struct intel_encoder *encoder =
5466 to_intel_encoder(old_conn_state->best_encoder);
5467
5468 if (old_conn_state->crtc != crtc)
5469 continue;
5470
5471 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005472 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005473 }
5474}
5475
5476static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005477 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005478 struct drm_atomic_state *old_state)
5479{
5480 struct drm_connector_state *old_conn_state;
5481 struct drm_connector *conn;
5482 int i;
5483
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005484 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005485 struct intel_encoder *encoder =
5486 to_intel_encoder(old_conn_state->best_encoder);
5487
5488 if (old_conn_state->crtc != crtc)
5489 continue;
5490
5491 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005492 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005493 }
5494}
5495
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005496static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5497 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005498{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005499 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005500 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005501 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5503 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005504 struct intel_atomic_state *old_intel_state =
5505 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005506
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005507 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005508 return;
5509
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005510 /*
5511 * Sometimes spurious CPU pipe underruns happen during FDI
5512 * training, at least with VGA+HDMI cloning. Suppress them.
5513 *
5514 * On ILK we get an occasional spurious CPU pipe underruns
5515 * between eDP port A enable and vdd enable. Also PCH port
5516 * enable seems to result in the occasional CPU pipe underrun.
5517 *
5518 * Spurious PCH underruns also occur during PCH enabling.
5519 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005520 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5521 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005522
5523 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005524 intel_prepare_shared_dpll(intel_crtc);
5525
Ville Syrjälä37a56502016-06-22 21:57:04 +03005526 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305527 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005528
5529 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005530 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005531
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005532 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005533 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005534 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005535 }
5536
5537 ironlake_set_pipeconf(crtc);
5538
Jesse Barnesf67a5592011-01-05 10:31:48 -08005539 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005540
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005541 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005542
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005543 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005544 /* Note: FDI PLL enabling _must_ be done before we enable the
5545 * cpu pipes, hence this is separate from all the other fdi/pch
5546 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005547 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005548 } else {
5549 assert_fdi_tx_disabled(dev_priv, pipe);
5550 assert_fdi_rx_disabled(dev_priv, pipe);
5551 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005552
Jesse Barnesb074cec2013-04-25 12:55:02 -07005553 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005554
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005555 /*
5556 * On ILK+ LUT must be loaded before the pipe is running but with
5557 * clocks enabled
5558 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005559 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005560
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005561 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005562 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005563 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005564
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005565 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005566 ironlake_pch_enable(old_intel_state, pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005567
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005568 assert_vblank_disabled(crtc);
5569 drm_crtc_vblank_on(crtc);
5570
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005571 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005572
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005573 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005574 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005575
Ville Syrjäläea80a662018-05-24 22:04:05 +03005576 /*
5577 * Must wait for vblank to avoid spurious PCH FIFO underruns.
5578 * And a second vblank wait is needed at least on ILK with
5579 * some interlaced HDMI modes. Let's do the double wait always
5580 * in case there are more corner cases we don't know about.
5581 */
5582 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005583 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläea80a662018-05-24 22:04:05 +03005584 intel_wait_for_vblank(dev_priv, pipe);
5585 }
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005586 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005587 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005588}
5589
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005590/* IPS only exists on ULT machines and is tied to pipe A. */
5591static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5592{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005593 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005594}
5595
Imre Deaked69cd42017-10-02 10:55:57 +03005596static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5597 enum pipe pipe, bool apply)
5598{
5599 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5600 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5601
5602 if (apply)
5603 val |= mask;
5604 else
5605 val &= ~mask;
5606
5607 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5608}
5609
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005610static void icl_pipe_mbus_enable(struct intel_crtc *crtc)
5611{
5612 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5613 enum pipe pipe = crtc->pipe;
5614 uint32_t val;
5615
5616 val = MBUS_DBOX_BW_CREDIT(1) | MBUS_DBOX_A_CREDIT(2);
5617
5618 /* Program B credit equally to all pipes */
5619 val |= MBUS_DBOX_B_CREDIT(24 / INTEL_INFO(dev_priv)->num_pipes);
5620
5621 I915_WRITE(PIPE_MBUS_DBOX_CTL(pipe), val);
5622}
5623
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005624static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5625 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005626{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005627 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005628 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005630 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005631 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005632 struct intel_atomic_state *old_intel_state =
5633 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005634 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005635
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005636 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005637 return;
5638
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005639 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005640
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005641 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005642 intel_enable_shared_dpll(intel_crtc);
5643
Paulo Zanonic27e9172018-04-27 16:14:36 -07005644 if (INTEL_GEN(dev_priv) >= 11)
5645 icl_map_plls_to_ports(crtc, pipe_config, old_state);
5646
Paulo Zanonic8af5272018-05-02 14:58:51 -07005647 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5648
Ville Syrjälä37a56502016-06-22 21:57:04 +03005649 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305650 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005651
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005652 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005653 intel_set_pipe_timings(intel_crtc);
5654
Jani Nikulabc58be62016-03-18 17:05:39 +02005655 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005656
Jani Nikula4d1de972016-03-18 17:05:42 +02005657 if (cpu_transcoder != TRANSCODER_EDP &&
5658 !transcoder_is_dsi(cpu_transcoder)) {
5659 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005660 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005661 }
5662
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005663 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005664 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005665 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005666 }
5667
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005668 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005669 haswell_set_pipeconf(crtc);
5670
Jani Nikula391bf042016-03-18 17:05:40 +02005671 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005672
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005673 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005674
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005675 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005676
Imre Deaked69cd42017-10-02 10:55:57 +03005677 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5678 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5679 intel_crtc->config->pch_pfit.enabled;
5680 if (psl_clkgate_wa)
5681 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5682
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005683 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005684 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005685 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005686 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005687
5688 /*
5689 * On ILK+ LUT must be loaded before the pipe is running but with
5690 * clocks enabled
5691 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005692 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005693
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005694 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005695 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005696 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005697
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005698 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005699 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005700
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005701 if (INTEL_GEN(dev_priv) >= 11)
5702 icl_pipe_mbus_enable(intel_crtc);
5703
Jani Nikula4d1de972016-03-18 17:05:42 +02005704 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005705 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005706 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005707
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005708 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005709 lpt_pch_enable(old_intel_state, pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005710
Ville Syrjälä00370712016-11-14 19:44:06 +02005711 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005712 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005713
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005714 assert_vblank_disabled(crtc);
5715 drm_crtc_vblank_on(crtc);
5716
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005717 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005718
Imre Deaked69cd42017-10-02 10:55:57 +03005719 if (psl_clkgate_wa) {
5720 intel_wait_for_vblank(dev_priv, pipe);
5721 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5722 }
5723
Paulo Zanonie4916942013-09-20 16:21:19 -03005724 /* If we change the relative order between pipe/planes enabling, we need
5725 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005726 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005727 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005728 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5729 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005730 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005731}
5732
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005733static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005734{
5735 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005736 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005737 int pipe = crtc->pipe;
5738
5739 /* To avoid upsetting the power well on haswell only disable the pfit if
5740 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005741 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005742 I915_WRITE(PF_CTL(pipe), 0);
5743 I915_WRITE(PF_WIN_POS(pipe), 0);
5744 I915_WRITE(PF_WIN_SZ(pipe), 0);
5745 }
5746}
5747
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005748static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5749 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005750{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005751 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005752 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005753 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5755 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005756
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005757 /*
5758 * Sometimes spurious CPU pipe underruns happen when the
5759 * pipe is already disabled, but FDI RX/TX is still enabled.
5760 * Happens at least with VGA+HDMI cloning. Suppress them.
5761 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005762 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5763 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005764
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005765 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005766
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005767 drm_crtc_vblank_off(crtc);
5768 assert_vblank_disabled(crtc);
5769
Ville Syrjälä4972f702017-11-29 17:37:32 +02005770 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005771
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005772 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005773
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005774 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005775 ironlake_fdi_disable(crtc);
5776
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005777 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005778
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005779 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005780 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005781
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005782 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005783 i915_reg_t reg;
5784 u32 temp;
5785
Daniel Vetterd925c592013-06-05 13:34:04 +02005786 /* disable TRANS_DP_CTL */
5787 reg = TRANS_DP_CTL(pipe);
5788 temp = I915_READ(reg);
5789 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5790 TRANS_DP_PORT_SEL_MASK);
5791 temp |= TRANS_DP_PORT_SEL_NONE;
5792 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005793
Daniel Vetterd925c592013-06-05 13:34:04 +02005794 /* disable DPLL_SEL */
5795 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005796 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005797 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005798 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005799
Daniel Vetterd925c592013-06-05 13:34:04 +02005800 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005801 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005802
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005803 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005804 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005805}
5806
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005807static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5808 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005809{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005810 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005811 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Imre Deak24a28172018-06-13 20:07:06 +03005813 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005814
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005815 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005816
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005817 drm_crtc_vblank_off(crtc);
5818 assert_vblank_disabled(crtc);
5819
Jani Nikula4d1de972016-03-18 17:05:42 +02005820 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005821 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005822 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005823
Imre Deak24a28172018-06-13 20:07:06 +03005824 if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
5825 intel_ddi_set_vc_payload_alloc(old_crtc_state, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005826
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005827 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305828 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005829
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005830 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005831 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005832 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005833 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005834
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005835 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanonic27e9172018-04-27 16:14:36 -07005836
5837 if (INTEL_GEN(dev_priv) >= 11)
5838 icl_unmap_plls_to_ports(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005839}
5840
Jesse Barnes2dd24552013-04-25 12:55:01 -07005841static void i9xx_pfit_enable(struct intel_crtc *crtc)
5842{
5843 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005844 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005845 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005846
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005847 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005848 return;
5849
Daniel Vetterc0b03412013-05-28 12:05:54 +02005850 /*
5851 * The panel fitter should only be adjusted whilst the pipe is disabled,
5852 * according to register description and PRM.
5853 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005854 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5855 assert_pipe_disabled(dev_priv, crtc->pipe);
5856
Jesse Barnesb074cec2013-04-25 12:55:02 -07005857 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5858 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005859
5860 /* Border color in case we don't scale up to the full screen. Black by
5861 * default, change to something else for debugging. */
5862 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005863}
5864
Paulo Zanoniac213c12018-05-21 17:25:37 -07005865bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port)
5866{
5867 if (IS_ICELAKE(dev_priv))
5868 return port >= PORT_C && port <= PORT_F;
5869
5870 return false;
5871}
5872
5873enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv, enum port port)
5874{
5875 if (!intel_port_is_tc(dev_priv, port))
5876 return PORT_TC_NONE;
5877
5878 return port - PORT_C;
5879}
5880
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005881enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005882{
5883 switch (port) {
5884 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005885 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005886 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005887 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005888 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005889 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005890 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005891 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005892 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005893 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08005894 case PORT_F:
5895 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005896 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005897 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005898 return POWER_DOMAIN_PORT_OTHER;
5899 }
5900}
5901
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005902static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5903 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005904{
5905 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005906 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005907 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5909 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005910 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005911 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005912
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005913 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005914 return 0;
5915
Imre Deak17bd6e62018-01-09 14:20:40 +02005916 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
5917 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005918 if (crtc_state->pch_pfit.enabled ||
5919 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005920 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005921
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005922 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5923 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5924
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005925 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005926 }
Imre Deak319be8a2014-03-04 19:22:57 +02005927
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005928 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02005929 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005930
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005931 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005932 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005933
Imre Deak77d22dc2014-03-05 16:20:52 +02005934 return mask;
5935}
5936
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005937static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005938modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5939 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005940{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005941 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5943 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005944 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005945
5946 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005947 intel_crtc->enabled_power_domains = new_domains =
5948 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005949
Daniel Vetter5a21b662016-05-24 17:13:53 +02005950 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005951
5952 for_each_power_domain(domain, domains)
5953 intel_display_power_get(dev_priv, domain);
5954
Daniel Vetter5a21b662016-05-24 17:13:53 +02005955 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005956}
5957
5958static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005959 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005960{
5961 enum intel_display_power_domain domain;
5962
5963 for_each_power_domain(domain, domains)
5964 intel_display_power_put(dev_priv, domain);
5965}
5966
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005967static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5968 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005969{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005970 struct intel_atomic_state *old_intel_state =
5971 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005972 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005973 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005974 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005976 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005977
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005978 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005979 return;
5980
Ville Syrjälä37a56502016-06-22 21:57:04 +03005981 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305982 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005983
5984 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005985 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005986
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005987 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005988 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005989
5990 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5991 I915_WRITE(CHV_CANVAS(pipe), 0);
5992 }
5993
Daniel Vetter5b18e572014-04-24 23:55:06 +02005994 i9xx_set_pipeconf(intel_crtc);
5995
Jesse Barnes89b667f2013-04-18 14:51:36 -07005996 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005997
Daniel Vettera72e4c92014-09-30 10:56:47 +02005998 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005999
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006000 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006001
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006002 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006003 chv_prepare_pll(intel_crtc, intel_crtc->config);
6004 chv_enable_pll(intel_crtc, intel_crtc->config);
6005 } else {
6006 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6007 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006008 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006009
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006010 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006011
Jesse Barnes2dd24552013-04-25 12:55:01 -07006012 i9xx_pfit_enable(intel_crtc);
6013
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006014 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006015
Ville Syrjäläff32c542017-03-02 19:14:57 +02006016 dev_priv->display.initial_watermarks(old_intel_state,
6017 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006018 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006019
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006020 assert_vblank_disabled(crtc);
6021 drm_crtc_vblank_on(crtc);
6022
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006023 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006024}
6025
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006026static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6027{
6028 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006029 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006030
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006031 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6032 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006033}
6034
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006035static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6036 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006037{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006038 struct intel_atomic_state *old_intel_state =
6039 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006040 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006041 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006042 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006044 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006045
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006046 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006047 return;
6048
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006049 i9xx_set_pll_dividers(intel_crtc);
6050
Ville Syrjälä37a56502016-06-22 21:57:04 +03006051 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306052 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006053
6054 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006055 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006056
Daniel Vetter5b18e572014-04-24 23:55:06 +02006057 i9xx_set_pipeconf(intel_crtc);
6058
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006059 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006060
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006061 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006062 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006063
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006064 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006065
Ville Syrjälä939994d2017-09-13 17:08:56 +03006066 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02006067
Jesse Barnes2dd24552013-04-25 12:55:01 -07006068 i9xx_pfit_enable(intel_crtc);
6069
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006070 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006071
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006072 if (dev_priv->display.initial_watermarks != NULL)
6073 dev_priv->display.initial_watermarks(old_intel_state,
6074 intel_crtc->config);
6075 else
6076 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006077 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006078
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006079 assert_vblank_disabled(crtc);
6080 drm_crtc_vblank_on(crtc);
6081
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006082 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006083}
6084
Daniel Vetter87476d62013-04-11 16:29:06 +02006085static void i9xx_pfit_disable(struct intel_crtc *crtc)
6086{
6087 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006088 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006089
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006090 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006091 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006092
6093 assert_pipe_disabled(dev_priv, crtc->pipe);
6094
Daniel Vetter328d8e82013-05-08 10:36:31 +02006095 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6096 I915_READ(PFIT_CONTROL));
6097 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006098}
6099
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006100static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6101 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006102{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006103 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006104 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006105 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6107 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006108
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006109 /*
6110 * On gen2 planes are double buffered but the pipe isn't, so we must
6111 * wait for planes to fully turn off before disabling the pipe.
6112 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006113 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006114 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006115
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006116 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006117
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006118 drm_crtc_vblank_off(crtc);
6119 assert_vblank_disabled(crtc);
6120
Ville Syrjälä4972f702017-11-29 17:37:32 +02006121 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006122
Daniel Vetter87476d62013-04-11 16:29:06 +02006123 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006124
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006125 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006126
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006127 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006128 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006129 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006130 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006131 vlv_disable_pll(dev_priv, pipe);
6132 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006133 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006134 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006135
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006136 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006137
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006138 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006139 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006140
6141 if (!dev_priv->display.initial_watermarks)
6142 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03006143
6144 /* clock the pipe down to 640x480@60 to potentially save power */
6145 if (IS_I830(dev_priv))
6146 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006147}
6148
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006149static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
6150 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006151{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006152 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006154 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006155 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006156 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006157 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006158 struct drm_atomic_state *state;
6159 struct intel_crtc_state *crtc_state;
6160 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006161
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006162 if (!intel_crtc->active)
6163 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006164
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006165 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
6166 const struct intel_plane_state *plane_state =
6167 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006168
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006169 if (plane_state->base.visible)
6170 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006171 }
6172
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006173 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02006174 if (!state) {
6175 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
6176 crtc->base.id, crtc->name);
6177 return;
6178 }
6179
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006180 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006181
6182 /* Everything's already locked, -EDEADLK can't happen. */
6183 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6184 ret = drm_atomic_add_affected_connectors(state, crtc);
6185
6186 WARN_ON(IS_ERR(crtc_state) || ret);
6187
6188 dev_priv->display.crtc_disable(crtc_state, state);
6189
Chris Wilson08536952016-10-14 13:18:18 +01006190 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006191
Ville Syrjälä78108b72016-05-27 20:59:19 +03006192 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6193 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006194
6195 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6196 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006197 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006198 crtc->enabled = false;
6199 crtc->state->connector_mask = 0;
6200 crtc->state->encoder_mask = 0;
6201
6202 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6203 encoder->base.crtc = NULL;
6204
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006205 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006206 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006207 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006208
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006209 domains = intel_crtc->enabled_power_domains;
6210 for_each_power_domain(domain, domains)
6211 intel_display_power_put(dev_priv, domain);
6212 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006213
6214 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03006215 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03006216 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006217}
6218
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006219/*
6220 * turn all crtc's off, but do not adjust state
6221 * This has to be paired with a call to intel_modeset_setup_hw_state.
6222 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006223int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006224{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006225 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006226 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006227 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006228
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006229 state = drm_atomic_helper_suspend(dev);
6230 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006231 if (ret)
6232 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006233 else
6234 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006235 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006236}
6237
Chris Wilsonea5b2132010-08-04 13:50:23 +01006238void intel_encoder_destroy(struct drm_encoder *encoder)
6239{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006240 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006241
Chris Wilsonea5b2132010-08-04 13:50:23 +01006242 drm_encoder_cleanup(encoder);
6243 kfree(intel_encoder);
6244}
6245
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006246/* Cross check the actual hw state with our own modeset state tracking (and it's
6247 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006248static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6249 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006250{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006251 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006252
6253 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6254 connector->base.base.id,
6255 connector->base.name);
6256
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006257 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006258 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006259
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006260 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006261 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006262
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006263 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006264 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006265
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006266 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006267 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006268
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006269 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006270 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006271
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006272 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006273 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006274
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006275 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006276 "attached encoder crtc differs from connector crtc\n");
6277 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006278 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006279 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006280 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006281 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006282 }
6283}
6284
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006285int intel_connector_init(struct intel_connector *connector)
6286{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006287 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006288
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006289 /*
6290 * Allocate enough memory to hold intel_digital_connector_state,
6291 * This might be a few bytes too many, but for connectors that don't
6292 * need it we'll free the state and allocate a smaller one on the first
6293 * succesful commit anyway.
6294 */
6295 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6296 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006297 return -ENOMEM;
6298
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006299 __drm_atomic_helper_connector_reset(&connector->base,
6300 &conn_state->base);
6301
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006302 return 0;
6303}
6304
6305struct intel_connector *intel_connector_alloc(void)
6306{
6307 struct intel_connector *connector;
6308
6309 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6310 if (!connector)
6311 return NULL;
6312
6313 if (intel_connector_init(connector) < 0) {
6314 kfree(connector);
6315 return NULL;
6316 }
6317
6318 return connector;
6319}
6320
James Ausmus091a4f92017-10-13 11:01:44 -07006321/*
6322 * Free the bits allocated by intel_connector_alloc.
6323 * This should only be used after intel_connector_alloc has returned
6324 * successfully, and before drm_connector_init returns successfully.
6325 * Otherwise the destroy callbacks for the connector and the state should
6326 * take care of proper cleanup/free
6327 */
6328void intel_connector_free(struct intel_connector *connector)
6329{
6330 kfree(to_intel_digital_connector_state(connector->base.state));
6331 kfree(connector);
6332}
6333
Daniel Vetterf0947c32012-07-02 13:10:34 +02006334/* Simple connector->get_hw_state implementation for encoders that support only
6335 * one connector and no cloning and hence the encoder state determines the state
6336 * of the connector. */
6337bool intel_connector_get_hw_state(struct intel_connector *connector)
6338{
Daniel Vetter24929352012-07-02 20:28:59 +02006339 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006340 struct intel_encoder *encoder = connector->encoder;
6341
6342 return encoder->get_hw_state(encoder, &pipe);
6343}
6344
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006345static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006346{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006347 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6348 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006349
6350 return 0;
6351}
6352
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006353static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006354 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006355{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006356 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006357 struct drm_atomic_state *state = pipe_config->base.state;
6358 struct intel_crtc *other_crtc;
6359 struct intel_crtc_state *other_crtc_state;
6360
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006361 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6362 pipe_name(pipe), pipe_config->fdi_lanes);
6363 if (pipe_config->fdi_lanes > 4) {
6364 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6365 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006366 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006367 }
6368
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006369 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006370 if (pipe_config->fdi_lanes > 2) {
6371 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6372 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006373 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006374 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006375 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006376 }
6377 }
6378
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006379 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006380 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006381
6382 /* Ivybridge 3 pipe is really complicated */
6383 switch (pipe) {
6384 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006385 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006386 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006387 if (pipe_config->fdi_lanes <= 2)
6388 return 0;
6389
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006390 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006391 other_crtc_state =
6392 intel_atomic_get_crtc_state(state, other_crtc);
6393 if (IS_ERR(other_crtc_state))
6394 return PTR_ERR(other_crtc_state);
6395
6396 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006397 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6398 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006399 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006400 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006401 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006402 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006403 if (pipe_config->fdi_lanes > 2) {
6404 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6405 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006406 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006407 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006408
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006409 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006410 other_crtc_state =
6411 intel_atomic_get_crtc_state(state, other_crtc);
6412 if (IS_ERR(other_crtc_state))
6413 return PTR_ERR(other_crtc_state);
6414
6415 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006416 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006417 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006418 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006419 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006420 default:
6421 BUG();
6422 }
6423}
6424
Daniel Vettere29c22c2013-02-21 00:00:16 +01006425#define RETRY 1
6426static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006427 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006428{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006429 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006430 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006431 int lane, link_bw, fdi_dotclock, ret;
6432 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006433
Daniel Vettere29c22c2013-02-21 00:00:16 +01006434retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006435 /* FDI is a binary signal running at ~2.7GHz, encoding
6436 * each output octet as 10 bits. The actual frequency
6437 * is stored as a divider into a 100MHz clock, and the
6438 * mode pixel clock is stored in units of 1KHz.
6439 * Hence the bw of each lane in terms of the mode signal
6440 * is:
6441 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006442 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006443
Damien Lespiau241bfc32013-09-25 16:45:37 +01006444 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006445
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006446 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006447 pipe_config->pipe_bpp);
6448
6449 pipe_config->fdi_lanes = lane;
6450
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006451 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006452 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006453
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006454 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006455 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006456 pipe_config->pipe_bpp -= 2*3;
6457 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6458 pipe_config->pipe_bpp);
6459 needs_recompute = true;
6460 pipe_config->bw_constrained = true;
6461
6462 goto retry;
6463 }
6464
6465 if (needs_recompute)
6466 return RETRY;
6467
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006468 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006469}
6470
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006471bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006472{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006473 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6474 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6475
6476 /* IPS only exists on ULT machines and is tied to pipe A. */
6477 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006478 return false;
6479
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006480 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006481 return false;
6482
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006483 if (crtc_state->pipe_bpp > 24)
6484 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006485
6486 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006487 * We compare against max which means we must take
6488 * the increased cdclk requirement into account when
6489 * calculating the new cdclk.
6490 *
6491 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006492 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006493 if (IS_BROADWELL(dev_priv) &&
6494 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6495 return false;
6496
6497 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006498}
6499
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006500static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006501{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006502 struct drm_i915_private *dev_priv =
6503 to_i915(crtc_state->base.crtc->dev);
6504 struct intel_atomic_state *intel_state =
6505 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006506
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006507 if (!hsw_crtc_state_ips_capable(crtc_state))
6508 return false;
6509
6510 if (crtc_state->ips_force_disable)
6511 return false;
6512
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006513 /* IPS should be fine as long as at least one plane is enabled. */
6514 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006515 return false;
6516
6517 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6518 if (IS_BROADWELL(dev_priv) &&
6519 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6520 return false;
6521
6522 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006523}
6524
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006525static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6526{
6527 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6528
6529 /* GDG double wide on either pipe, otherwise pipe A only */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00006530 return INTEL_GEN(dev_priv) < 4 &&
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006531 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6532}
6533
Ville Syrjäläceb99322017-01-20 20:22:05 +02006534static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6535{
6536 uint32_t pixel_rate;
6537
6538 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6539
6540 /*
6541 * We only use IF-ID interlacing. If we ever use
6542 * PF-ID we'll need to adjust the pixel_rate here.
6543 */
6544
6545 if (pipe_config->pch_pfit.enabled) {
6546 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6547 uint32_t pfit_size = pipe_config->pch_pfit.size;
6548
6549 pipe_w = pipe_config->pipe_src_w;
6550 pipe_h = pipe_config->pipe_src_h;
6551
6552 pfit_w = (pfit_size >> 16) & 0xFFFF;
6553 pfit_h = pfit_size & 0xFFFF;
6554 if (pipe_w < pfit_w)
6555 pipe_w = pfit_w;
6556 if (pipe_h < pfit_h)
6557 pipe_h = pfit_h;
6558
6559 if (WARN_ON(!pfit_w || !pfit_h))
6560 return pixel_rate;
6561
6562 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6563 pfit_w * pfit_h);
6564 }
6565
6566 return pixel_rate;
6567}
6568
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006569static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6570{
6571 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6572
6573 if (HAS_GMCH_DISPLAY(dev_priv))
6574 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6575 crtc_state->pixel_rate =
6576 crtc_state->base.adjusted_mode.crtc_clock;
6577 else
6578 crtc_state->pixel_rate =
6579 ilk_pipe_pixel_rate(crtc_state);
6580}
6581
Daniel Vettera43f6e02013-06-07 23:10:32 +02006582static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006583 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006584{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006585 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006586 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006587 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006588 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006589
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006590 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006591 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006592
6593 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006594 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006595 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006596 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006597 if (intel_crtc_supports_double_wide(crtc) &&
6598 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006599 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006600 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006601 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006602 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006603
Ville Syrjäläf3261152016-05-24 21:34:18 +03006604 if (adjusted_mode->crtc_clock > clock_limit) {
6605 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6606 adjusted_mode->crtc_clock, clock_limit,
6607 yesno(pipe_config->double_wide));
6608 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006609 }
Chris Wilson89749352010-09-12 18:25:19 +01006610
Shashank Sharma25edf912017-07-21 20:55:07 +05306611 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6612 /*
6613 * There is only one pipe CSC unit per pipe, and we need that
6614 * for output conversion from RGB->YCBCR. So if CTM is already
6615 * applied we can't support YCBCR420 output.
6616 */
6617 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6618 return -EINVAL;
6619 }
6620
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006621 /*
6622 * Pipe horizontal size must be even in:
6623 * - DVO ganged mode
6624 * - LVDS dual channel mode
6625 * - Double wide pipe
6626 */
Ville Syrjälä0574bd82017-11-23 21:04:48 +02006627 if (pipe_config->pipe_src_w & 1) {
6628 if (pipe_config->double_wide) {
6629 DRM_DEBUG_KMS("Odd pipe source width not supported with double wide pipe\n");
6630 return -EINVAL;
6631 }
6632
6633 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6634 intel_is_dual_link_lvds(dev)) {
6635 DRM_DEBUG_KMS("Odd pipe source width not supported with dual link LVDS\n");
6636 return -EINVAL;
6637 }
6638 }
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006639
Damien Lespiau8693a822013-05-03 18:48:11 +01006640 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6641 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006642 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006643 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006644 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006645 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006646
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006647 intel_crtc_compute_pixel_rate(pipe_config);
6648
Daniel Vetter877d48d2013-04-19 11:24:43 +02006649 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006650 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006651
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006652 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006653}
6654
Zhenyu Wang2c072452009-06-05 15:38:42 +08006655static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006656intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006657{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006658 while (*num > DATA_LINK_M_N_MASK ||
6659 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006660 *num >>= 1;
6661 *den >>= 1;
6662 }
6663}
6664
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006665static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006666 uint32_t *ret_m, uint32_t *ret_n,
6667 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006668{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006669 /*
6670 * Reduce M/N as much as possible without loss in precision. Several DP
6671 * dongles in particular seem to be fussy about too large *link* M/N
6672 * values. The passed in values are more likely to have the least
6673 * significant bits zero than M after rounding below, so do this first.
6674 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006675 if (reduce_m_n) {
6676 while ((m & 1) == 0 && (n & 1) == 0) {
6677 m >>= 1;
6678 n >>= 1;
6679 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006680 }
6681
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006682 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6683 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6684 intel_reduce_m_n_ratio(ret_m, ret_n);
6685}
6686
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006687void
6688intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6689 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006690 struct intel_link_m_n *m_n,
6691 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006692{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006693 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006694
6695 compute_m_n(bits_per_pixel * pixel_clock,
6696 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006697 &m_n->gmch_m, &m_n->gmch_n,
6698 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006699
6700 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006701 &m_n->link_m, &m_n->link_n,
6702 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006703}
6704
Chris Wilsona7615032011-01-12 17:04:08 +00006705static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6706{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006707 if (i915_modparams.panel_use_ssc >= 0)
6708 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006709 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006710 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006711}
6712
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006713static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006714{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006715 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006716}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006717
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006718static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6719{
6720 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006721}
6722
Daniel Vetterf47709a2013-03-28 10:42:02 +01006723static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006724 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006725 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006726{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006727 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006728 u32 fp, fp2 = 0;
6729
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006730 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006731 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006732 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006733 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006734 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006735 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006736 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006737 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006738 }
6739
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006740 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006741
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006742 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006743 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006744 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006745 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006746 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006747 }
6748}
6749
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006750static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6751 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006752{
6753 u32 reg_val;
6754
6755 /*
6756 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6757 * and set it to a reasonable value instead.
6758 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006759 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006760 reg_val &= 0xffffff00;
6761 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006762 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006763
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006764 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006765 reg_val &= 0x00ffffff;
6766 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006767 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006768
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006769 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006770 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006771 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006772
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006773 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006774 reg_val &= 0x00ffffff;
6775 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006776 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006777}
6778
Daniel Vetterb5518422013-05-03 11:49:48 +02006779static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6780 struct intel_link_m_n *m_n)
6781{
6782 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006783 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006784 int pipe = crtc->pipe;
6785
Daniel Vettere3b95f12013-05-03 11:49:49 +02006786 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6787 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6788 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6789 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006790}
6791
6792static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006793 struct intel_link_m_n *m_n,
6794 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006795{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006796 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006797 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006798 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006799
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006800 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006801 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6802 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6803 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6804 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006805 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6806 * for gen < 8) and if DRRS is supported (to make sure the
6807 * registers are not unnecessarily accessed).
6808 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006809 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6810 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006811 I915_WRITE(PIPE_DATA_M2(transcoder),
6812 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6813 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6814 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6815 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6816 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006817 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006818 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6819 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6820 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6821 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006822 }
6823}
6824
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306825void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006826{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306827 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6828
6829 if (m_n == M1_N1) {
6830 dp_m_n = &crtc->config->dp_m_n;
6831 dp_m2_n2 = &crtc->config->dp_m2_n2;
6832 } else if (m_n == M2_N2) {
6833
6834 /*
6835 * M2_N2 registers are not supported. Hence m2_n2 divider value
6836 * needs to be programmed into M1_N1.
6837 */
6838 dp_m_n = &crtc->config->dp_m2_n2;
6839 } else {
6840 DRM_ERROR("Unsupported divider value\n");
6841 return;
6842 }
6843
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006844 if (crtc->config->has_pch_encoder)
6845 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006846 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306847 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006848}
6849
Daniel Vetter251ac862015-06-18 10:30:24 +02006850static void vlv_compute_dpll(struct intel_crtc *crtc,
6851 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006852{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006853 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006854 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006855 if (crtc->pipe != PIPE_A)
6856 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006857
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006858 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006859 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006860 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6861 DPLL_EXT_BUFFER_ENABLE_VLV;
6862
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006863 pipe_config->dpll_hw_state.dpll_md =
6864 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6865}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006866
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006867static void chv_compute_dpll(struct intel_crtc *crtc,
6868 struct intel_crtc_state *pipe_config)
6869{
6870 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006871 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006872 if (crtc->pipe != PIPE_A)
6873 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6874
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006875 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006876 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006877 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6878
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006879 pipe_config->dpll_hw_state.dpll_md =
6880 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006881}
6882
Ville Syrjäläd288f652014-10-28 13:20:22 +02006883static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006884 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006885{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006886 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006887 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006888 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006889 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006890 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006891 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006892
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006893 /* Enable Refclk */
6894 I915_WRITE(DPLL(pipe),
6895 pipe_config->dpll_hw_state.dpll &
6896 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6897
6898 /* No need to actually set up the DPLL with DSI */
6899 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6900 return;
6901
Ville Syrjäläa5805162015-05-26 20:42:30 +03006902 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006903
Ville Syrjäläd288f652014-10-28 13:20:22 +02006904 bestn = pipe_config->dpll.n;
6905 bestm1 = pipe_config->dpll.m1;
6906 bestm2 = pipe_config->dpll.m2;
6907 bestp1 = pipe_config->dpll.p1;
6908 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006909
Jesse Barnes89b667f2013-04-18 14:51:36 -07006910 /* See eDP HDMI DPIO driver vbios notes doc */
6911
6912 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006913 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006914 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006915
6916 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006917 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006918
6919 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006920 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006921 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006923
6924 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006925 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006926
6927 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006928 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6929 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6930 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006931 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006932
6933 /*
6934 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6935 * but we don't support that).
6936 * Note: don't use the DAC post divider as it seems unstable.
6937 */
6938 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006940
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006941 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006942 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006943
Jesse Barnes89b667f2013-04-18 14:51:36 -07006944 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006945 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006946 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6947 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006949 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006950 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006952 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006953
Ville Syrjälä37a56502016-06-22 21:57:04 +03006954 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006955 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006956 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006957 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006958 0x0df40000);
6959 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006961 0x0df70000);
6962 } else { /* HDMI or VGA */
6963 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006964 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006965 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006966 0x0df70000);
6967 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006969 0x0df40000);
6970 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006971
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006972 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006973 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006974 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006975 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006977
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006978 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006979 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006980}
6981
Ville Syrjäläd288f652014-10-28 13:20:22 +02006982static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006983 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006984{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006985 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006986 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006987 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006988 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306989 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006990 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306991 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306992 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006993
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006994 /* Enable Refclk and SSC */
6995 I915_WRITE(DPLL(pipe),
6996 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6997
6998 /* No need to actually set up the DPLL with DSI */
6999 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7000 return;
7001
Ville Syrjäläd288f652014-10-28 13:20:22 +02007002 bestn = pipe_config->dpll.n;
7003 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7004 bestm1 = pipe_config->dpll.m1;
7005 bestm2 = pipe_config->dpll.m2 >> 22;
7006 bestp1 = pipe_config->dpll.p1;
7007 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307008 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307009 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307010 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007011
Ville Syrjäläa5805162015-05-26 20:42:30 +03007012 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007013
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007014 /* p1 and p2 divider */
7015 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7016 5 << DPIO_CHV_S1_DIV_SHIFT |
7017 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7018 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7019 1 << DPIO_CHV_K_DIV_SHIFT);
7020
7021 /* Feedback post-divider - m2 */
7022 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7023
7024 /* Feedback refclk divider - n and m1 */
7025 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7026 DPIO_CHV_M1_DIV_BY_2 |
7027 1 << DPIO_CHV_N_DIV_SHIFT);
7028
7029 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007030 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007031
7032 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307033 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7034 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7035 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7036 if (bestm2_frac)
7037 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7038 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007039
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307040 /* Program digital lock detect threshold */
7041 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7042 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7043 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7044 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7045 if (!bestm2_frac)
7046 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7047 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7048
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007049 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307050 if (vco == 5400000) {
7051 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7052 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7053 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7054 tribuf_calcntr = 0x9;
7055 } else if (vco <= 6200000) {
7056 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7057 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7058 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7059 tribuf_calcntr = 0x9;
7060 } else if (vco <= 6480000) {
7061 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7062 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7063 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7064 tribuf_calcntr = 0x8;
7065 } else {
7066 /* Not supported. Apply the same limits as in the max case */
7067 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7068 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7069 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7070 tribuf_calcntr = 0;
7071 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007072 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7073
Ville Syrjälä968040b2015-03-11 22:52:08 +02007074 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307075 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7076 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7077 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7078
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007079 /* AFC Recal */
7080 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7081 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7082 DPIO_AFC_RECAL);
7083
Ville Syrjäläa5805162015-05-26 20:42:30 +03007084 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007085}
7086
Ville Syrjäläd288f652014-10-28 13:20:22 +02007087/**
7088 * vlv_force_pll_on - forcibly enable just the PLL
7089 * @dev_priv: i915 private structure
7090 * @pipe: pipe PLL to enable
7091 * @dpll: PLL configuration
7092 *
7093 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7094 * in cases where we need the PLL enabled even when @pipe is not going to
7095 * be enabled.
7096 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007097int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007098 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007099{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007100 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007101 struct intel_crtc_state *pipe_config;
7102
7103 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7104 if (!pipe_config)
7105 return -ENOMEM;
7106
7107 pipe_config->base.crtc = &crtc->base;
7108 pipe_config->pixel_multiplier = 1;
7109 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007110
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007111 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007112 chv_compute_dpll(crtc, pipe_config);
7113 chv_prepare_pll(crtc, pipe_config);
7114 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007115 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007116 vlv_compute_dpll(crtc, pipe_config);
7117 vlv_prepare_pll(crtc, pipe_config);
7118 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007119 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007120
7121 kfree(pipe_config);
7122
7123 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007124}
7125
7126/**
7127 * vlv_force_pll_off - forcibly disable just the PLL
7128 * @dev_priv: i915 private structure
7129 * @pipe: pipe PLL to disable
7130 *
7131 * Disable the PLL for @pipe. To be used in cases where we need
7132 * the PLL enabled even when @pipe is not going to be enabled.
7133 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007134void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007135{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007136 if (IS_CHERRYVIEW(dev_priv))
7137 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007138 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007139 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007140}
7141
Daniel Vetter251ac862015-06-18 10:30:24 +02007142static void i9xx_compute_dpll(struct intel_crtc *crtc,
7143 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007144 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007145{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007146 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007147 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007148 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007149
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007150 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307151
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007152 dpll = DPLL_VGA_MODE_DIS;
7153
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007154 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007155 dpll |= DPLLB_MODE_LVDS;
7156 else
7157 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007158
Jani Nikula73f67aa2016-12-07 22:48:09 +02007159 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
7160 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007161 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007162 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007163 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007164
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03007165 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7166 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007167 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007168
Ville Syrjälä37a56502016-06-22 21:57:04 +03007169 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007170 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007171
7172 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007173 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007174 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7175 else {
7176 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007177 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007178 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7179 }
7180 switch (clock->p2) {
7181 case 5:
7182 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7183 break;
7184 case 7:
7185 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7186 break;
7187 case 10:
7188 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7189 break;
7190 case 14:
7191 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7192 break;
7193 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007194 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007195 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7196
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007197 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007198 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007199 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007200 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007201 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7202 else
7203 dpll |= PLL_REF_INPUT_DREFCLK;
7204
7205 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007206 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007207
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007208 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007209 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007210 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007211 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007212 }
7213}
7214
Daniel Vetter251ac862015-06-18 10:30:24 +02007215static void i8xx_compute_dpll(struct intel_crtc *crtc,
7216 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007217 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007218{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007219 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007220 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007221 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007222 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007223
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007224 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307225
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007226 dpll = DPLL_VGA_MODE_DIS;
7227
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007228 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007229 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7230 } else {
7231 if (clock->p1 == 2)
7232 dpll |= PLL_P1_DIVIDE_BY_TWO;
7233 else
7234 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7235 if (clock->p2 == 4)
7236 dpll |= PLL_P2_DIVIDE_BY_4;
7237 }
7238
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007239 if (!IS_I830(dev_priv) &&
7240 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007241 dpll |= DPLL_DVO_2X_MODE;
7242
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007243 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007244 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007245 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7246 else
7247 dpll |= PLL_REF_INPUT_DREFCLK;
7248
7249 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007250 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007251}
7252
Daniel Vetter8a654f32013-06-01 17:16:22 +02007253static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007254{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007255 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007256 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007257 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007258 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007259 uint32_t crtc_vtotal, crtc_vblank_end;
7260 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007261
7262 /* We need to be careful not to changed the adjusted mode, for otherwise
7263 * the hw state checker will get angry at the mismatch. */
7264 crtc_vtotal = adjusted_mode->crtc_vtotal;
7265 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007266
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007267 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007268 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007269 crtc_vtotal -= 1;
7270 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007271
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007272 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007273 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7274 else
7275 vsyncshift = adjusted_mode->crtc_hsync_start -
7276 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007277 if (vsyncshift < 0)
7278 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007279 }
7280
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007281 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007282 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007283
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007284 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007285 (adjusted_mode->crtc_hdisplay - 1) |
7286 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007287 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007288 (adjusted_mode->crtc_hblank_start - 1) |
7289 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007290 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007291 (adjusted_mode->crtc_hsync_start - 1) |
7292 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7293
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007294 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007295 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007296 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007297 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007298 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007299 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007300 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007301 (adjusted_mode->crtc_vsync_start - 1) |
7302 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7303
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007304 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7305 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7306 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7307 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007308 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007309 (pipe == PIPE_B || pipe == PIPE_C))
7310 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7311
Jani Nikulabc58be62016-03-18 17:05:39 +02007312}
7313
7314static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7315{
7316 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007317 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007318 enum pipe pipe = intel_crtc->pipe;
7319
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007320 /* pipesrc controls the size that is scaled from, which should
7321 * always be the user's requested size.
7322 */
7323 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007324 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7325 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007326}
7327
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007328static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007329 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007330{
7331 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007332 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007333 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7334 uint32_t tmp;
7335
7336 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007337 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7338 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007339 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007340 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7341 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007342 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007343 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7344 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007345
7346 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007347 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7348 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007349 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007350 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7351 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007352 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007353 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7354 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007355
7356 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007357 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7358 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7359 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007360 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007361}
7362
7363static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7364 struct intel_crtc_state *pipe_config)
7365{
7366 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007367 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007368 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007369
7370 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007371 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7372 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7373
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007374 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7375 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007376}
7377
Daniel Vetterf6a83282014-02-11 15:28:57 -08007378void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007379 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007380{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007381 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7382 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7383 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7384 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007385
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007386 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7387 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7388 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7389 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007390
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007391 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007392 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007393
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007394 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007395
7396 mode->hsync = drm_mode_hsync(mode);
7397 mode->vrefresh = drm_mode_vrefresh(mode);
7398 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007399}
7400
Daniel Vetter84b046f2013-02-19 18:48:54 +01007401static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7402{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007403 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007404 uint32_t pipeconf;
7405
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007406 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007407
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007408 /* we keep both pipes enabled on 830 */
7409 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007410 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007411
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007412 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007413 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007414
Daniel Vetterff9ce462013-04-24 14:57:17 +02007415 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007416 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7417 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007418 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007419 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007420 pipeconf |= PIPECONF_DITHER_EN |
7421 PIPECONF_DITHER_TYPE_SP;
7422
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007423 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007424 case 18:
7425 pipeconf |= PIPECONF_6BPC;
7426 break;
7427 case 24:
7428 pipeconf |= PIPECONF_8BPC;
7429 break;
7430 case 30:
7431 pipeconf |= PIPECONF_10BPC;
7432 break;
7433 default:
7434 /* Case prevented by intel_choose_pipe_bpp_dither. */
7435 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007436 }
7437 }
7438
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007439 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007440 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007441 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007442 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7443 else
7444 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7445 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007446 pipeconf |= PIPECONF_PROGRESSIVE;
7447
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007448 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007449 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007450 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007451
Daniel Vetter84b046f2013-02-19 18:48:54 +01007452 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7453 POSTING_READ(PIPECONF(intel_crtc->pipe));
7454}
7455
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007456static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7457 struct intel_crtc_state *crtc_state)
7458{
7459 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007460 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007461 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007462 int refclk = 48000;
7463
7464 memset(&crtc_state->dpll_hw_state, 0,
7465 sizeof(crtc_state->dpll_hw_state));
7466
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007467 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007468 if (intel_panel_use_ssc(dev_priv)) {
7469 refclk = dev_priv->vbt.lvds_ssc_freq;
7470 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7471 }
7472
7473 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007474 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007475 limit = &intel_limits_i8xx_dvo;
7476 } else {
7477 limit = &intel_limits_i8xx_dac;
7478 }
7479
7480 if (!crtc_state->clock_set &&
7481 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7482 refclk, NULL, &crtc_state->dpll)) {
7483 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7484 return -EINVAL;
7485 }
7486
7487 i8xx_compute_dpll(crtc, crtc_state, NULL);
7488
7489 return 0;
7490}
7491
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007492static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7493 struct intel_crtc_state *crtc_state)
7494{
7495 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007496 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007497 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007498 int refclk = 96000;
7499
7500 memset(&crtc_state->dpll_hw_state, 0,
7501 sizeof(crtc_state->dpll_hw_state));
7502
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007503 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007504 if (intel_panel_use_ssc(dev_priv)) {
7505 refclk = dev_priv->vbt.lvds_ssc_freq;
7506 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7507 }
7508
7509 if (intel_is_dual_link_lvds(dev))
7510 limit = &intel_limits_g4x_dual_channel_lvds;
7511 else
7512 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007513 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7514 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007515 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007516 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007517 limit = &intel_limits_g4x_sdvo;
7518 } else {
7519 /* The option is for other outputs */
7520 limit = &intel_limits_i9xx_sdvo;
7521 }
7522
7523 if (!crtc_state->clock_set &&
7524 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7525 refclk, NULL, &crtc_state->dpll)) {
7526 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7527 return -EINVAL;
7528 }
7529
7530 i9xx_compute_dpll(crtc, crtc_state, NULL);
7531
7532 return 0;
7533}
7534
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007535static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7536 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007537{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007538 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007539 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007540 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007541 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007542
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007543 memset(&crtc_state->dpll_hw_state, 0,
7544 sizeof(crtc_state->dpll_hw_state));
7545
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007546 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007547 if (intel_panel_use_ssc(dev_priv)) {
7548 refclk = dev_priv->vbt.lvds_ssc_freq;
7549 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7550 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007551
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007552 limit = &intel_limits_pineview_lvds;
7553 } else {
7554 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007555 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007556
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007557 if (!crtc_state->clock_set &&
7558 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7559 refclk, NULL, &crtc_state->dpll)) {
7560 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7561 return -EINVAL;
7562 }
7563
7564 i9xx_compute_dpll(crtc, crtc_state, NULL);
7565
7566 return 0;
7567}
7568
7569static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7570 struct intel_crtc_state *crtc_state)
7571{
7572 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007573 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007574 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007575 int refclk = 96000;
7576
7577 memset(&crtc_state->dpll_hw_state, 0,
7578 sizeof(crtc_state->dpll_hw_state));
7579
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007580 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007581 if (intel_panel_use_ssc(dev_priv)) {
7582 refclk = dev_priv->vbt.lvds_ssc_freq;
7583 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007584 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007585
7586 limit = &intel_limits_i9xx_lvds;
7587 } else {
7588 limit = &intel_limits_i9xx_sdvo;
7589 }
7590
7591 if (!crtc_state->clock_set &&
7592 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7593 refclk, NULL, &crtc_state->dpll)) {
7594 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7595 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007596 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007597
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007598 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007599
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007600 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007601}
7602
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007603static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7604 struct intel_crtc_state *crtc_state)
7605{
7606 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007607 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007608
7609 memset(&crtc_state->dpll_hw_state, 0,
7610 sizeof(crtc_state->dpll_hw_state));
7611
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007612 if (!crtc_state->clock_set &&
7613 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7614 refclk, NULL, &crtc_state->dpll)) {
7615 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7616 return -EINVAL;
7617 }
7618
7619 chv_compute_dpll(crtc, crtc_state);
7620
7621 return 0;
7622}
7623
7624static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7625 struct intel_crtc_state *crtc_state)
7626{
7627 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007628 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007629
7630 memset(&crtc_state->dpll_hw_state, 0,
7631 sizeof(crtc_state->dpll_hw_state));
7632
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007633 if (!crtc_state->clock_set &&
7634 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7635 refclk, NULL, &crtc_state->dpll)) {
7636 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7637 return -EINVAL;
7638 }
7639
7640 vlv_compute_dpll(crtc, crtc_state);
7641
7642 return 0;
7643}
7644
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007645static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007646 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007647{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007648 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007649 uint32_t tmp;
7650
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007651 if (INTEL_GEN(dev_priv) <= 3 &&
7652 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007653 return;
7654
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007655 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007656 if (!(tmp & PFIT_ENABLE))
7657 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007658
Daniel Vetter06922822013-07-11 13:35:40 +02007659 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007660 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007661 if (crtc->pipe != PIPE_B)
7662 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007663 } else {
7664 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7665 return;
7666 }
7667
Daniel Vetter06922822013-07-11 13:35:40 +02007668 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007669 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007670}
7671
Jesse Barnesacbec812013-09-20 11:29:32 -07007672static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007673 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007674{
7675 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007676 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007677 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007678 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007679 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007680 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007681
Ville Syrjäläb5219732016-03-15 16:40:01 +02007682 /* In case of DSI, DPLL will not be used */
7683 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307684 return;
7685
Ville Syrjäläa5805162015-05-26 20:42:30 +03007686 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007687 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007688 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007689
7690 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7691 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7692 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7693 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7694 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7695
Imre Deakdccbea32015-06-22 23:35:51 +03007696 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007697}
7698
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007699static void
7700i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7701 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007702{
7703 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007704 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007705 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7706 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007707 enum pipe pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007708 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007709 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007710 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007711 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007712 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007713
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007714 if (!plane->get_hw_state(plane, &pipe))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007715 return;
7716
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007717 WARN_ON(pipe != crtc->pipe);
7718
Damien Lespiaud9806c92015-01-21 14:07:19 +00007719 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007720 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007721 DRM_DEBUG_KMS("failed to alloc fb\n");
7722 return;
7723 }
7724
Damien Lespiau1b842c82015-01-21 13:50:54 +00007725 fb = &intel_fb->base;
7726
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007727 fb->dev = dev;
7728
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007729 val = I915_READ(DSPCNTR(i9xx_plane));
7730
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007731 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007732 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007733 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007734 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007735 }
7736 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007737
7738 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007739 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007740 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007741
Ville Syrjälä81894b22017-11-17 21:19:13 +02007742 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7743 offset = I915_READ(DSPOFFSET(i9xx_plane));
7744 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7745 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007746 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007747 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007748 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007749 offset = I915_READ(DSPLINOFF(i9xx_plane));
7750 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007751 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007752 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007753 }
7754 plane_config->base = base;
7755
7756 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007757 fb->width = ((val >> 16) & 0xfff) + 1;
7758 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007759
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007760 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007761 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007762
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007763 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007764
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007765 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007766
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007767 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7768 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007769 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007770 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007771
Damien Lespiau2d140302015-02-05 17:22:18 +00007772 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007773}
7774
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007775static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007776 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007777{
7778 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007779 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007780 int pipe = pipe_config->cpu_transcoder;
7781 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007782 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007783 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007784 int refclk = 100000;
7785
Ville Syrjäläb5219732016-03-15 16:40:01 +02007786 /* In case of DSI, DPLL will not be used */
7787 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7788 return;
7789
Ville Syrjäläa5805162015-05-26 20:42:30 +03007790 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007791 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7792 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7793 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7794 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007795 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007796 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007797
7798 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007799 clock.m2 = (pll_dw0 & 0xff) << 22;
7800 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7801 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007802 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7803 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7804 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7805
Imre Deakdccbea32015-06-22 23:35:51 +03007806 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007807}
7808
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007809static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007810 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007811{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007812 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007813 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007814 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007815 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007816
Imre Deak17290502016-02-12 18:55:11 +02007817 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7818 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007819 return false;
7820
Daniel Vettere143a212013-07-04 12:01:15 +02007821 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007822 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007823
Imre Deak17290502016-02-12 18:55:11 +02007824 ret = false;
7825
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007826 tmp = I915_READ(PIPECONF(crtc->pipe));
7827 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007828 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007829
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007830 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7831 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007832 switch (tmp & PIPECONF_BPC_MASK) {
7833 case PIPECONF_6BPC:
7834 pipe_config->pipe_bpp = 18;
7835 break;
7836 case PIPECONF_8BPC:
7837 pipe_config->pipe_bpp = 24;
7838 break;
7839 case PIPECONF_10BPC:
7840 pipe_config->pipe_bpp = 30;
7841 break;
7842 default:
7843 break;
7844 }
7845 }
7846
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007847 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007848 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007849 pipe_config->limited_color_range = true;
7850
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007851 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007852 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7853
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007854 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007855 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007856
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007857 i9xx_get_pfit_config(crtc, pipe_config);
7858
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007859 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007860 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007861 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007862 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7863 else
7864 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007865 pipe_config->pixel_multiplier =
7866 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7867 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007868 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007869 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007870 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007871 tmp = I915_READ(DPLL(crtc->pipe));
7872 pipe_config->pixel_multiplier =
7873 ((tmp & SDVO_MULTIPLIER_MASK)
7874 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7875 } else {
7876 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7877 * port and will be fixed up in the encoder->get_config
7878 * function. */
7879 pipe_config->pixel_multiplier = 1;
7880 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007881 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007882 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007883 /*
7884 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7885 * on 830. Filter it out here so that we don't
7886 * report errors due to that.
7887 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007888 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007889 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7890
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007891 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7892 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007893 } else {
7894 /* Mask out read-only status bits. */
7895 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7896 DPLL_PORTC_READY_MASK |
7897 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007898 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007899
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007900 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007901 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007902 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007903 vlv_crtc_clock_get(crtc, pipe_config);
7904 else
7905 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007906
Ville Syrjälä0f646142015-08-26 19:39:18 +03007907 /*
7908 * Normally the dotclock is filled in by the encoder .get_config()
7909 * but in case the pipe is enabled w/o any ports we need a sane
7910 * default.
7911 */
7912 pipe_config->base.adjusted_mode.crtc_clock =
7913 pipe_config->port_clock / pipe_config->pixel_multiplier;
7914
Imre Deak17290502016-02-12 18:55:11 +02007915 ret = true;
7916
7917out:
7918 intel_display_power_put(dev_priv, power_domain);
7919
7920 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007921}
7922
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007923static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007924{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007925 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007926 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007927 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007928 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007929 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007930 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007931 bool has_ck505 = false;
7932 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007933 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007934
7935 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007936 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007937 switch (encoder->type) {
7938 case INTEL_OUTPUT_LVDS:
7939 has_panel = true;
7940 has_lvds = true;
7941 break;
7942 case INTEL_OUTPUT_EDP:
7943 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02007944 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007945 has_cpu_edp = true;
7946 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007947 default:
7948 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007949 }
7950 }
7951
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007952 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007953 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007954 can_ssc = has_ck505;
7955 } else {
7956 has_ck505 = false;
7957 can_ssc = true;
7958 }
7959
Lyude1c1a24d2016-06-14 11:04:09 -04007960 /* Check if any DPLLs are using the SSC source */
7961 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7962 u32 temp = I915_READ(PCH_DPLL(i));
7963
7964 if (!(temp & DPLL_VCO_ENABLE))
7965 continue;
7966
7967 if ((temp & PLL_REF_INPUT_MASK) ==
7968 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7969 using_ssc_source = true;
7970 break;
7971 }
7972 }
7973
7974 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7975 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007976
7977 /* Ironlake: try to setup display ref clock before DPLL
7978 * enabling. This is only under driver's control after
7979 * PCH B stepping, previous chipset stepping should be
7980 * ignoring this setting.
7981 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007982 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007983
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007984 /* As we must carefully and slowly disable/enable each source in turn,
7985 * compute the final state we want first and check if we need to
7986 * make any changes at all.
7987 */
7988 final = val;
7989 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007990 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007991 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007992 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007993 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7994
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007995 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007996 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007997 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007998
Keith Packard199e5d72011-09-22 12:01:57 -07007999 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008000 final |= DREF_SSC_SOURCE_ENABLE;
8001
8002 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8003 final |= DREF_SSC1_ENABLE;
8004
8005 if (has_cpu_edp) {
8006 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8007 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8008 else
8009 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8010 } else
8011 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04008012 } else if (using_ssc_source) {
8013 final |= DREF_SSC_SOURCE_ENABLE;
8014 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008015 }
8016
8017 if (final == val)
8018 return;
8019
8020 /* Always enable nonspread source */
8021 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8022
8023 if (has_ck505)
8024 val |= DREF_NONSPREAD_CK505_ENABLE;
8025 else
8026 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8027
8028 if (has_panel) {
8029 val &= ~DREF_SSC_SOURCE_MASK;
8030 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008031
Keith Packard199e5d72011-09-22 12:01:57 -07008032 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008033 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008034 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008035 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008036 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008037 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008038
8039 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008040 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008041 POSTING_READ(PCH_DREF_CONTROL);
8042 udelay(200);
8043
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008044 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008045
8046 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008047 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008048 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008049 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008050 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008051 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008052 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008053 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008054 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008055
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008056 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008057 POSTING_READ(PCH_DREF_CONTROL);
8058 udelay(200);
8059 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04008060 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008061
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008062 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008063
8064 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008065 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008066
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008067 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008068 POSTING_READ(PCH_DREF_CONTROL);
8069 udelay(200);
8070
Lyude1c1a24d2016-06-14 11:04:09 -04008071 if (!using_ssc_source) {
8072 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008073
Lyude1c1a24d2016-06-14 11:04:09 -04008074 /* Turn off the SSC source */
8075 val &= ~DREF_SSC_SOURCE_MASK;
8076 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008077
Lyude1c1a24d2016-06-14 11:04:09 -04008078 /* Turn off SSC1 */
8079 val &= ~DREF_SSC1_ENABLE;
8080
8081 I915_WRITE(PCH_DREF_CONTROL, val);
8082 POSTING_READ(PCH_DREF_CONTROL);
8083 udelay(200);
8084 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07008085 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008086
8087 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008088}
8089
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008090static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008091{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008092 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008093
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008094 tmp = I915_READ(SOUTH_CHICKEN2);
8095 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8096 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008097
Imre Deakcf3598c2016-06-28 13:37:31 +03008098 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
8099 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008100 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008101
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008102 tmp = I915_READ(SOUTH_CHICKEN2);
8103 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8104 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008105
Imre Deakcf3598c2016-06-28 13:37:31 +03008106 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
8107 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008108 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008109}
8110
8111/* WaMPhyProgramming:hsw */
8112static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8113{
8114 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008115
8116 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8117 tmp &= ~(0xFF << 24);
8118 tmp |= (0x12 << 24);
8119 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8120
Paulo Zanonidde86e22012-12-01 12:04:25 -02008121 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8122 tmp |= (1 << 11);
8123 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8124
8125 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8126 tmp |= (1 << 11);
8127 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8128
Paulo Zanonidde86e22012-12-01 12:04:25 -02008129 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8130 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8131 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8132
8133 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8134 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8135 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8136
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008137 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8138 tmp &= ~(7 << 13);
8139 tmp |= (5 << 13);
8140 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008141
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008142 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8143 tmp &= ~(7 << 13);
8144 tmp |= (5 << 13);
8145 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008146
8147 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8148 tmp &= ~0xFF;
8149 tmp |= 0x1C;
8150 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8151
8152 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8153 tmp &= ~0xFF;
8154 tmp |= 0x1C;
8155 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8156
8157 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8158 tmp &= ~(0xFF << 16);
8159 tmp |= (0x1C << 16);
8160 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8161
8162 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8163 tmp &= ~(0xFF << 16);
8164 tmp |= (0x1C << 16);
8165 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8166
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008167 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8168 tmp |= (1 << 27);
8169 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008170
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008171 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8172 tmp |= (1 << 27);
8173 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008174
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008175 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8176 tmp &= ~(0xF << 28);
8177 tmp |= (4 << 28);
8178 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008179
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008180 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8181 tmp &= ~(0xF << 28);
8182 tmp |= (4 << 28);
8183 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008184}
8185
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008186/* Implements 3 different sequences from BSpec chapter "Display iCLK
8187 * Programming" based on the parameters passed:
8188 * - Sequence to enable CLKOUT_DP
8189 * - Sequence to enable CLKOUT_DP without spread
8190 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8191 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008192static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
8193 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008194{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008195 uint32_t reg, tmp;
8196
8197 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8198 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008199 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
8200 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008201 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008202
Ville Syrjäläa5805162015-05-26 20:42:30 +03008203 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008204
8205 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8206 tmp &= ~SBI_SSCCTL_DISABLE;
8207 tmp |= SBI_SSCCTL_PATHALT;
8208 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8209
8210 udelay(24);
8211
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008212 if (with_spread) {
8213 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8214 tmp &= ~SBI_SSCCTL_PATHALT;
8215 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008216
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008217 if (with_fdi) {
8218 lpt_reset_fdi_mphy(dev_priv);
8219 lpt_program_fdi_mphy(dev_priv);
8220 }
8221 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008222
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008223 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008224 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8225 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8226 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008227
Ville Syrjäläa5805162015-05-26 20:42:30 +03008228 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008229}
8230
Paulo Zanoni47701c32013-07-23 11:19:25 -03008231/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008232static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008233{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008234 uint32_t reg, tmp;
8235
Ville Syrjäläa5805162015-05-26 20:42:30 +03008236 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008237
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008238 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008239 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8240 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8241 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8242
8243 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8244 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8245 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8246 tmp |= SBI_SSCCTL_PATHALT;
8247 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8248 udelay(32);
8249 }
8250 tmp |= SBI_SSCCTL_DISABLE;
8251 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8252 }
8253
Ville Syrjäläa5805162015-05-26 20:42:30 +03008254 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008255}
8256
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008257#define BEND_IDX(steps) ((50 + (steps)) / 5)
8258
8259static const uint16_t sscdivintphase[] = {
8260 [BEND_IDX( 50)] = 0x3B23,
8261 [BEND_IDX( 45)] = 0x3B23,
8262 [BEND_IDX( 40)] = 0x3C23,
8263 [BEND_IDX( 35)] = 0x3C23,
8264 [BEND_IDX( 30)] = 0x3D23,
8265 [BEND_IDX( 25)] = 0x3D23,
8266 [BEND_IDX( 20)] = 0x3E23,
8267 [BEND_IDX( 15)] = 0x3E23,
8268 [BEND_IDX( 10)] = 0x3F23,
8269 [BEND_IDX( 5)] = 0x3F23,
8270 [BEND_IDX( 0)] = 0x0025,
8271 [BEND_IDX( -5)] = 0x0025,
8272 [BEND_IDX(-10)] = 0x0125,
8273 [BEND_IDX(-15)] = 0x0125,
8274 [BEND_IDX(-20)] = 0x0225,
8275 [BEND_IDX(-25)] = 0x0225,
8276 [BEND_IDX(-30)] = 0x0325,
8277 [BEND_IDX(-35)] = 0x0325,
8278 [BEND_IDX(-40)] = 0x0425,
8279 [BEND_IDX(-45)] = 0x0425,
8280 [BEND_IDX(-50)] = 0x0525,
8281};
8282
8283/*
8284 * Bend CLKOUT_DP
8285 * steps -50 to 50 inclusive, in steps of 5
8286 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8287 * change in clock period = -(steps / 10) * 5.787 ps
8288 */
8289static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8290{
8291 uint32_t tmp;
8292 int idx = BEND_IDX(steps);
8293
8294 if (WARN_ON(steps % 5 != 0))
8295 return;
8296
8297 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8298 return;
8299
8300 mutex_lock(&dev_priv->sb_lock);
8301
8302 if (steps % 10 != 0)
8303 tmp = 0xAAAAAAAB;
8304 else
8305 tmp = 0x00000000;
8306 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8307
8308 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8309 tmp &= 0xffff0000;
8310 tmp |= sscdivintphase[idx];
8311 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8312
8313 mutex_unlock(&dev_priv->sb_lock);
8314}
8315
8316#undef BEND_IDX
8317
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008318static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008319{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008320 struct intel_encoder *encoder;
8321 bool has_vga = false;
8322
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008323 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008324 switch (encoder->type) {
8325 case INTEL_OUTPUT_ANALOG:
8326 has_vga = true;
8327 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008328 default:
8329 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008330 }
8331 }
8332
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008333 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008334 lpt_bend_clkout_dp(dev_priv, 0);
8335 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008336 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008337 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008338 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008339}
8340
Paulo Zanonidde86e22012-12-01 12:04:25 -02008341/*
8342 * Initialize reference clocks when the driver loads
8343 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008344void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008345{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008346 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008347 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008348 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008349 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008350}
8351
Daniel Vetter6ff93602013-04-19 11:24:36 +02008352static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008353{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008354 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8356 int pipe = intel_crtc->pipe;
8357 uint32_t val;
8358
Daniel Vetter78114072013-06-13 00:54:57 +02008359 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008360
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008361 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008362 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008363 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008364 break;
8365 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008366 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008367 break;
8368 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008369 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008370 break;
8371 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008372 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008373 break;
8374 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008375 /* Case prevented by intel_choose_pipe_bpp_dither. */
8376 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008377 }
8378
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008379 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008380 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8381
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008382 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008383 val |= PIPECONF_INTERLACED_ILK;
8384 else
8385 val |= PIPECONF_PROGRESSIVE;
8386
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008387 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008388 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008389
Paulo Zanonic8203562012-09-12 10:06:29 -03008390 I915_WRITE(PIPECONF(pipe), val);
8391 POSTING_READ(PIPECONF(pipe));
8392}
8393
Daniel Vetter6ff93602013-04-19 11:24:36 +02008394static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008395{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008396 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008398 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008399 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008400
Jani Nikula391bf042016-03-18 17:05:40 +02008401 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008402 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8403
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008404 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008405 val |= PIPECONF_INTERLACED_ILK;
8406 else
8407 val |= PIPECONF_PROGRESSIVE;
8408
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008409 I915_WRITE(PIPECONF(cpu_transcoder), val);
8410 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008411}
8412
Jani Nikula391bf042016-03-18 17:05:40 +02008413static void haswell_set_pipemisc(struct drm_crtc *crtc)
8414{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008415 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308417 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008418
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00008419 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Jani Nikula391bf042016-03-18 17:05:40 +02008420 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008421
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008422 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008423 case 18:
8424 val |= PIPEMISC_DITHER_6_BPC;
8425 break;
8426 case 24:
8427 val |= PIPEMISC_DITHER_8_BPC;
8428 break;
8429 case 30:
8430 val |= PIPEMISC_DITHER_10_BPC;
8431 break;
8432 case 36:
8433 val |= PIPEMISC_DITHER_12_BPC;
8434 break;
8435 default:
8436 /* Case prevented by pipe_config_set_bpp. */
8437 BUG();
8438 }
8439
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008440 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008441 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8442
Shashank Sharmab22ca992017-07-24 19:19:32 +05308443 if (config->ycbcr420) {
8444 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8445 PIPEMISC_YUV420_ENABLE |
8446 PIPEMISC_YUV420_MODE_FULL_BLEND;
8447 }
8448
Jani Nikula391bf042016-03-18 17:05:40 +02008449 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008450 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008451}
8452
Paulo Zanonid4b19312012-11-29 11:29:32 -02008453int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8454{
8455 /*
8456 * Account for spread spectrum to avoid
8457 * oversubscribing the link. Max center spread
8458 * is 2.5%; use 5% for safety's sake.
8459 */
8460 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008461 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008462}
8463
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008464static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008465{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008466 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008467}
8468
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008469static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8470 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008471 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008472{
8473 struct drm_crtc *crtc = &intel_crtc->base;
8474 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008475 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008476 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008477 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008478
Chris Wilsonc1858122010-12-03 21:35:48 +00008479 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008480 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008481 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008482 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008483 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008484 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008485 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008486 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008487 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008488
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008489 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008490
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008491 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8492 fp |= FP_CB_TUNE;
8493
8494 if (reduced_clock) {
8495 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8496
8497 if (reduced_clock->m < factor * reduced_clock->n)
8498 fp2 |= FP_CB_TUNE;
8499 } else {
8500 fp2 = fp;
8501 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008502
Chris Wilson5eddb702010-09-11 13:48:45 +01008503 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008504
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008505 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008506 dpll |= DPLLB_MODE_LVDS;
8507 else
8508 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008509
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008510 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008511 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008512
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008513 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8514 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008515 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008516
Ville Syrjälä37a56502016-06-22 21:57:04 +03008517 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008518 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008519
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008520 /*
8521 * The high speed IO clock is only really required for
8522 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8523 * possible to share the DPLL between CRT and HDMI. Enabling
8524 * the clock needlessly does no real harm, except use up a
8525 * bit of power potentially.
8526 *
8527 * We'll limit this to IVB with 3 pipes, since it has only two
8528 * DPLLs and so DPLL sharing is the only way to get three pipes
8529 * driving PCH ports at the same time. On SNB we could do this,
8530 * and potentially avoid enabling the second DPLL, but it's not
8531 * clear if it''s a win or loss power wise. No point in doing
8532 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8533 */
8534 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8535 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8536 dpll |= DPLL_SDVO_HIGH_SPEED;
8537
Eric Anholta07d6782011-03-30 13:01:08 -07008538 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008539 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008540 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008541 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008542
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008543 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008544 case 5:
8545 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8546 break;
8547 case 7:
8548 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8549 break;
8550 case 10:
8551 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8552 break;
8553 case 14:
8554 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8555 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008556 }
8557
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008558 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8559 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008560 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008561 else
8562 dpll |= PLL_REF_INPUT_DREFCLK;
8563
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008564 dpll |= DPLL_VCO_ENABLE;
8565
8566 crtc_state->dpll_hw_state.dpll = dpll;
8567 crtc_state->dpll_hw_state.fp0 = fp;
8568 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008569}
8570
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008571static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8572 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008573{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008574 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008575 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008576 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008577 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008578
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008579 memset(&crtc_state->dpll_hw_state, 0,
8580 sizeof(crtc_state->dpll_hw_state));
8581
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008582 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8583 if (!crtc_state->has_pch_encoder)
8584 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008585
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008586 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008587 if (intel_panel_use_ssc(dev_priv)) {
8588 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8589 dev_priv->vbt.lvds_ssc_freq);
8590 refclk = dev_priv->vbt.lvds_ssc_freq;
8591 }
8592
8593 if (intel_is_dual_link_lvds(dev)) {
8594 if (refclk == 100000)
8595 limit = &intel_limits_ironlake_dual_lvds_100m;
8596 else
8597 limit = &intel_limits_ironlake_dual_lvds;
8598 } else {
8599 if (refclk == 100000)
8600 limit = &intel_limits_ironlake_single_lvds_100m;
8601 else
8602 limit = &intel_limits_ironlake_single_lvds;
8603 }
8604 } else {
8605 limit = &intel_limits_ironlake_dac;
8606 }
8607
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008608 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008609 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8610 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008611 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8612 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008613 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008614
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008615 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008616
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008617 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008618 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8619 pipe_name(crtc->pipe));
8620 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008621 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008622
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008623 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008624}
8625
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008626static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8627 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008628{
8629 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008630 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008631 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008632
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008633 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8634 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8635 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8636 & ~TU_SIZE_MASK;
8637 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8638 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8639 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8640}
8641
8642static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8643 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008644 struct intel_link_m_n *m_n,
8645 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008646{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008647 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008648 enum pipe pipe = crtc->pipe;
8649
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008650 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008651 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8652 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8653 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8654 & ~TU_SIZE_MASK;
8655 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8656 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8657 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008658 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8659 * gen < 8) and if DRRS is supported (to make sure the
8660 * registers are not unnecessarily read).
8661 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008662 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008663 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008664 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8665 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8666 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8667 & ~TU_SIZE_MASK;
8668 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8669 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8670 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8671 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008672 } else {
8673 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8674 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8675 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8676 & ~TU_SIZE_MASK;
8677 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8678 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8679 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8680 }
8681}
8682
8683void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008684 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008685{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008686 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008687 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8688 else
8689 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008690 &pipe_config->dp_m_n,
8691 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008692}
8693
Daniel Vetter72419202013-04-04 13:28:53 +02008694static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008695 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008696{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008697 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008698 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008699}
8700
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008701static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008702 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008703{
8704 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008705 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008706 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8707 uint32_t ps_ctrl = 0;
8708 int id = -1;
8709 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008710
Chandra Kondurua1b22782015-04-07 15:28:45 -07008711 /* find scaler attached to this pipe */
8712 for (i = 0; i < crtc->num_scalers; i++) {
8713 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8714 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8715 id = i;
8716 pipe_config->pch_pfit.enabled = true;
8717 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8718 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8719 break;
8720 }
8721 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008722
Chandra Kondurua1b22782015-04-07 15:28:45 -07008723 scaler_state->scaler_id = id;
8724 if (id >= 0) {
8725 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8726 } else {
8727 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008728 }
8729}
8730
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008731static void
8732skylake_get_initial_plane_config(struct intel_crtc *crtc,
8733 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008734{
8735 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008736 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008737 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8738 enum plane_id plane_id = plane->id;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008739 enum pipe pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008740 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008741 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008742 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008743 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008744 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008745
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008746 if (!plane->get_hw_state(plane, &pipe))
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008747 return;
8748
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008749 WARN_ON(pipe != crtc->pipe);
8750
Damien Lespiaud9806c92015-01-21 14:07:19 +00008751 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008752 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008753 DRM_DEBUG_KMS("failed to alloc fb\n");
8754 return;
8755 }
8756
Damien Lespiau1b842c82015-01-21 13:50:54 +00008757 fb = &intel_fb->base;
8758
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008759 fb->dev = dev;
8760
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008761 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008762
James Ausmusb5972772018-01-30 11:49:16 -02008763 if (INTEL_GEN(dev_priv) >= 11)
8764 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
8765 else
8766 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008767
8768 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008769 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008770 alpha &= PLANE_COLOR_ALPHA_MASK;
8771 } else {
8772 alpha = val & PLANE_CTL_ALPHA_MASK;
8773 }
8774
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008775 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008776 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008777 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008778
Damien Lespiau40f46282015-02-27 11:15:21 +00008779 tiling = val & PLANE_CTL_TILED_MASK;
8780 switch (tiling) {
8781 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008782 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008783 break;
8784 case PLANE_CTL_TILED_X:
8785 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008786 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008787 break;
8788 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008789 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8790 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8791 else
8792 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008793 break;
8794 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008795 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8796 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8797 else
8798 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008799 break;
8800 default:
8801 MISSING_CASE(tiling);
8802 goto error;
8803 }
8804
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008805 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008806 plane_config->base = base;
8807
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008808 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008809
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008810 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008811 fb->height = ((val >> 16) & 0xfff) + 1;
8812 fb->width = ((val >> 0) & 0x1fff) + 1;
8813
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008814 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008815 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008816 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8817
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008818 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008819
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008820 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008821
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008822 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8823 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008824 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008825 plane_config->size);
8826
Damien Lespiau2d140302015-02-05 17:22:18 +00008827 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008828 return;
8829
8830error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008831 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008832}
8833
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008834static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008835 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008836{
8837 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008838 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008839 uint32_t tmp;
8840
8841 tmp = I915_READ(PF_CTL(crtc->pipe));
8842
8843 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008844 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008845 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8846 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008847
8848 /* We currently do not free assignements of panel fitters on
8849 * ivb/hsw (since we don't use the higher upscaling modes which
8850 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008851 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008852 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8853 PF_PIPE_SEL_IVB(crtc->pipe));
8854 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008855 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008856}
8857
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008858static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008859 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008860{
8861 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008862 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008863 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008864 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008865 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008866
Imre Deak17290502016-02-12 18:55:11 +02008867 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8868 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008869 return false;
8870
Daniel Vettere143a212013-07-04 12:01:15 +02008871 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008872 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008873
Imre Deak17290502016-02-12 18:55:11 +02008874 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008875 tmp = I915_READ(PIPECONF(crtc->pipe));
8876 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008877 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008878
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008879 switch (tmp & PIPECONF_BPC_MASK) {
8880 case PIPECONF_6BPC:
8881 pipe_config->pipe_bpp = 18;
8882 break;
8883 case PIPECONF_8BPC:
8884 pipe_config->pipe_bpp = 24;
8885 break;
8886 case PIPECONF_10BPC:
8887 pipe_config->pipe_bpp = 30;
8888 break;
8889 case PIPECONF_12BPC:
8890 pipe_config->pipe_bpp = 36;
8891 break;
8892 default:
8893 break;
8894 }
8895
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008896 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8897 pipe_config->limited_color_range = true;
8898
Daniel Vetterab9412b2013-05-03 11:49:46 +02008899 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008900 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008901 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008902
Daniel Vetter88adfff2013-03-28 10:42:01 +01008903 pipe_config->has_pch_encoder = true;
8904
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008905 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8906 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8907 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008908
8909 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008910
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008911 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008912 /*
8913 * The pipe->pch transcoder and pch transcoder->pll
8914 * mapping is fixed.
8915 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008916 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008917 } else {
8918 tmp = I915_READ(PCH_DPLL_SEL);
8919 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008920 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008921 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008922 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008923 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008924
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008925 pipe_config->shared_dpll =
8926 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8927 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008928
Lucas De Marchiee1398b2018-03-20 15:06:33 -07008929 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
8930 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008931
8932 tmp = pipe_config->dpll_hw_state.dpll;
8933 pipe_config->pixel_multiplier =
8934 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8935 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008936
8937 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008938 } else {
8939 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008940 }
8941
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008942 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008943 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008944
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008945 ironlake_get_pfit_config(crtc, pipe_config);
8946
Imre Deak17290502016-02-12 18:55:11 +02008947 ret = true;
8948
8949out:
8950 intel_display_power_put(dev_priv, power_domain);
8951
8952 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008953}
8954
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008955static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8956{
Chris Wilson91c8a322016-07-05 10:40:23 +01008957 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008958 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008959
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008960 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008961 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008962 pipe_name(crtc->pipe));
8963
Imre Deak9c3a16c2017-08-14 18:15:30 +03008964 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8965 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008966 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008967 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8968 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008969 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008970 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008971 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008972 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008973 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008974 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008975 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008976 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008977 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008978 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008979 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008980
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008981 /*
8982 * In theory we can still leave IRQs enabled, as long as only the HPD
8983 * interrupts remain enabled. We used to check for that, but since it's
8984 * gen-specific and since we only disable LCPLL after we fully disable
8985 * the interrupts, the check below should be enough.
8986 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008987 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008988}
8989
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008990static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8991{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008992 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008993 return I915_READ(D_COMP_HSW);
8994 else
8995 return I915_READ(D_COMP_BDW);
8996}
8997
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008998static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8999{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009000 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009001 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009002 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9003 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01009004 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009005 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009006 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009007 I915_WRITE(D_COMP_BDW, val);
9008 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009009 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009010}
9011
9012/*
9013 * This function implements pieces of two sequences from BSpec:
9014 * - Sequence for display software to disable LCPLL
9015 * - Sequence for display software to allow package C8+
9016 * The steps implemented here are just the steps that actually touch the LCPLL
9017 * register. Callers should take care of disabling all the display engine
9018 * functions, doing the mode unset, fixing interrupts, etc.
9019 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009020static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9021 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009022{
9023 uint32_t val;
9024
9025 assert_can_disable_lcpll(dev_priv);
9026
9027 val = I915_READ(LCPLL_CTL);
9028
9029 if (switch_to_fclk) {
9030 val |= LCPLL_CD_SOURCE_FCLK;
9031 I915_WRITE(LCPLL_CTL, val);
9032
Imre Deakf53dd632016-06-28 13:37:32 +03009033 if (wait_for_us(I915_READ(LCPLL_CTL) &
9034 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009035 DRM_ERROR("Switching to FCLK failed\n");
9036
9037 val = I915_READ(LCPLL_CTL);
9038 }
9039
9040 val |= LCPLL_PLL_DISABLE;
9041 I915_WRITE(LCPLL_CTL, val);
9042 POSTING_READ(LCPLL_CTL);
9043
Chris Wilson24d84412016-06-30 15:33:07 +01009044 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009045 DRM_ERROR("LCPLL still locked\n");
9046
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009047 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009048 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009049 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009050 ndelay(100);
9051
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009052 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9053 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009054 DRM_ERROR("D_COMP RCOMP still in progress\n");
9055
9056 if (allow_power_down) {
9057 val = I915_READ(LCPLL_CTL);
9058 val |= LCPLL_POWER_DOWN_ALLOW;
9059 I915_WRITE(LCPLL_CTL, val);
9060 POSTING_READ(LCPLL_CTL);
9061 }
9062}
9063
9064/*
9065 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9066 * source.
9067 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009068static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009069{
9070 uint32_t val;
9071
9072 val = I915_READ(LCPLL_CTL);
9073
9074 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9075 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9076 return;
9077
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009078 /*
9079 * Make sure we're not on PC8 state before disabling PC8, otherwise
9080 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009081 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009082 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009083
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009084 if (val & LCPLL_POWER_DOWN_ALLOW) {
9085 val &= ~LCPLL_POWER_DOWN_ALLOW;
9086 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009087 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009088 }
9089
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009090 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009091 val |= D_COMP_COMP_FORCE;
9092 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009093 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009094
9095 val = I915_READ(LCPLL_CTL);
9096 val &= ~LCPLL_PLL_DISABLE;
9097 I915_WRITE(LCPLL_CTL, val);
9098
Chris Wilson93220c02016-06-30 15:33:08 +01009099 if (intel_wait_for_register(dev_priv,
9100 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
9101 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009102 DRM_ERROR("LCPLL not locked yet\n");
9103
9104 if (val & LCPLL_CD_SOURCE_FCLK) {
9105 val = I915_READ(LCPLL_CTL);
9106 val &= ~LCPLL_CD_SOURCE_FCLK;
9107 I915_WRITE(LCPLL_CTL, val);
9108
Imre Deakf53dd632016-06-28 13:37:32 +03009109 if (wait_for_us((I915_READ(LCPLL_CTL) &
9110 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009111 DRM_ERROR("Switching back to LCPLL failed\n");
9112 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009113
Mika Kuoppala59bad942015-01-16 11:34:40 +02009114 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009115
Ville Syrjälä4c75b942016-10-31 22:37:12 +02009116 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009117 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009118}
9119
Paulo Zanoni765dab672014-03-07 20:08:18 -03009120/*
9121 * Package states C8 and deeper are really deep PC states that can only be
9122 * reached when all the devices on the system allow it, so even if the graphics
9123 * device allows PC8+, it doesn't mean the system will actually get to these
9124 * states. Our driver only allows PC8+ when going into runtime PM.
9125 *
9126 * The requirements for PC8+ are that all the outputs are disabled, the power
9127 * well is disabled and most interrupts are disabled, and these are also
9128 * requirements for runtime PM. When these conditions are met, we manually do
9129 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9130 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9131 * hang the machine.
9132 *
9133 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9134 * the state of some registers, so when we come back from PC8+ we need to
9135 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9136 * need to take care of the registers kept by RC6. Notice that this happens even
9137 * if we don't put the device in PCI D3 state (which is what currently happens
9138 * because of the runtime PM support).
9139 *
9140 * For more, read "Display Sequences for Package C8" on the hardware
9141 * documentation.
9142 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009143void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009144{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009145 uint32_t val;
9146
Paulo Zanonic67a4702013-08-19 13:18:09 -03009147 DRM_DEBUG_KMS("Enabling package C8+\n");
9148
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009149 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009150 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9151 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9152 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9153 }
9154
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009155 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009156 hsw_disable_lcpll(dev_priv, true, true);
9157}
9158
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009159void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009160{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009161 uint32_t val;
9162
Paulo Zanonic67a4702013-08-19 13:18:09 -03009163 DRM_DEBUG_KMS("Disabling package C8+\n");
9164
9165 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009166 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009167
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009168 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009169 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9170 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9171 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9172 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009173}
9174
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009175static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9176 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009177{
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009178 struct intel_atomic_state *state =
9179 to_intel_atomic_state(crtc_state->base.state);
9180
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009181 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009182 struct intel_encoder *encoder =
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009183 intel_get_crtc_new_encoder(state, crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009184
9185 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
9186 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9187 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009188 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009189 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009190 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009191
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009192 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009193}
9194
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009195static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9196 enum port port,
9197 struct intel_crtc_state *pipe_config)
9198{
9199 enum intel_dpll_id id;
9200 u32 temp;
9201
9202 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03009203 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009204
9205 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9206 return;
9207
9208 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9209}
9210
Paulo Zanoni970888e2018-05-21 17:25:44 -07009211static void icelake_get_ddi_pll(struct drm_i915_private *dev_priv,
9212 enum port port,
9213 struct intel_crtc_state *pipe_config)
9214{
9215 enum intel_dpll_id id;
9216 u32 temp;
9217
9218 /* TODO: TBT pll not implemented. */
9219 switch (port) {
9220 case PORT_A:
9221 case PORT_B:
9222 temp = I915_READ(DPCLKA_CFGCR0_ICL) &
9223 DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
9224 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
9225
9226 if (WARN_ON(id != DPLL_ID_ICL_DPLL0 && id != DPLL_ID_ICL_DPLL1))
9227 return;
9228 break;
9229 case PORT_C:
9230 id = DPLL_ID_ICL_MGPLL1;
9231 break;
9232 case PORT_D:
9233 id = DPLL_ID_ICL_MGPLL2;
9234 break;
9235 case PORT_E:
9236 id = DPLL_ID_ICL_MGPLL3;
9237 break;
9238 case PORT_F:
9239 id = DPLL_ID_ICL_MGPLL4;
9240 break;
9241 default:
9242 MISSING_CASE(port);
9243 return;
9244 }
9245
9246 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9247}
9248
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309249static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9250 enum port port,
9251 struct intel_crtc_state *pipe_config)
9252{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009253 enum intel_dpll_id id;
9254
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309255 switch (port) {
9256 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009257 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309258 break;
9259 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009260 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309261 break;
9262 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009263 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309264 break;
9265 default:
9266 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009267 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309268 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009269
9270 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309271}
9272
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009273static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9274 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009275 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009276{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009277 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009278 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009279
9280 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009281 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009282
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009283 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009284 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009285
9286 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009287}
9288
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009289static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9290 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009291 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009292{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009293 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009294 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009295
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009296 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009297 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009298 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009299 break;
9300 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009301 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009302 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009303 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009304 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009305 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009306 case PORT_CLK_SEL_LCPLL_810:
9307 id = DPLL_ID_LCPLL_810;
9308 break;
9309 case PORT_CLK_SEL_LCPLL_1350:
9310 id = DPLL_ID_LCPLL_1350;
9311 break;
9312 case PORT_CLK_SEL_LCPLL_2700:
9313 id = DPLL_ID_LCPLL_2700;
9314 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009315 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009316 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009317 /* fall through */
9318 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009319 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009320 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009321
9322 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009323}
9324
Jani Nikulacf304292016-03-18 17:05:41 +02009325static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9326 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009327 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009328{
9329 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009330 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009331 enum intel_display_power_domain power_domain;
9332 u32 tmp;
9333
Imre Deakd9a7bc62016-05-12 16:18:50 +03009334 /*
9335 * The pipe->transcoder mapping is fixed with the exception of the eDP
9336 * transcoder handled below.
9337 */
Jani Nikulacf304292016-03-18 17:05:41 +02009338 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9339
9340 /*
9341 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9342 * consistency and less surprising code; it's in always on power).
9343 */
9344 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9345 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9346 enum pipe trans_edp_pipe;
9347 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9348 default:
9349 WARN(1, "unknown pipe linked to edp transcoder\n");
9350 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9351 case TRANS_DDI_EDP_INPUT_A_ON:
9352 trans_edp_pipe = PIPE_A;
9353 break;
9354 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9355 trans_edp_pipe = PIPE_B;
9356 break;
9357 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9358 trans_edp_pipe = PIPE_C;
9359 break;
9360 }
9361
9362 if (trans_edp_pipe == crtc->pipe)
9363 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9364 }
9365
9366 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9367 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9368 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009369 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009370
9371 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9372
9373 return tmp & PIPECONF_ENABLE;
9374}
9375
Jani Nikula4d1de972016-03-18 17:05:42 +02009376static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9377 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009378 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009379{
9380 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009381 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009382 enum intel_display_power_domain power_domain;
9383 enum port port;
9384 enum transcoder cpu_transcoder;
9385 u32 tmp;
9386
Jani Nikula4d1de972016-03-18 17:05:42 +02009387 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9388 if (port == PORT_A)
9389 cpu_transcoder = TRANSCODER_DSI_A;
9390 else
9391 cpu_transcoder = TRANSCODER_DSI_C;
9392
9393 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9394 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9395 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009396 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009397
Imre Deakdb18b6a2016-03-24 12:41:40 +02009398 /*
9399 * The PLL needs to be enabled with a valid divider
9400 * configuration, otherwise accessing DSI registers will hang
9401 * the machine. See BSpec North Display Engine
9402 * registers/MIPI[BXT]. We can break out here early, since we
9403 * need the same DSI PLL to be enabled for both DSI ports.
9404 */
9405 if (!intel_dsi_pll_is_enabled(dev_priv))
9406 break;
9407
Jani Nikula4d1de972016-03-18 17:05:42 +02009408 /* XXX: this works for video mode only */
9409 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9410 if (!(tmp & DPI_ENABLE))
9411 continue;
9412
9413 tmp = I915_READ(MIPI_CTRL(port));
9414 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9415 continue;
9416
9417 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009418 break;
9419 }
9420
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009421 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009422}
9423
Daniel Vetter26804af2014-06-25 22:01:55 +03009424static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009425 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009426{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009427 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009428 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009429 enum port port;
9430 uint32_t tmp;
9431
9432 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9433
9434 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9435
Paulo Zanoni970888e2018-05-21 17:25:44 -07009436 if (IS_ICELAKE(dev_priv))
9437 icelake_get_ddi_pll(dev_priv, port, pipe_config);
9438 else if (IS_CANNONLAKE(dev_priv))
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009439 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9440 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009441 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009442 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309443 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009444 else
9445 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009446
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009447 pll = pipe_config->shared_dpll;
9448 if (pll) {
Lucas De Marchiee1398b2018-03-20 15:06:33 -07009449 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
9450 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009451 }
9452
Daniel Vetter26804af2014-06-25 22:01:55 +03009453 /*
9454 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9455 * DDI E. So just check whether this pipe is wired to DDI E and whether
9456 * the PCH transcoder is on.
9457 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009458 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009459 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009460 pipe_config->has_pch_encoder = true;
9461
9462 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9463 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9464 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9465
9466 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9467 }
9468}
9469
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009470static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009471 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009472{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009473 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009474 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009475 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009476 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009477
Imre Deake79dfb52017-07-20 01:50:57 +03009478 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009479
Imre Deak17290502016-02-12 18:55:11 +02009480 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9481 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009482 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009483 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009484
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009485 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009486
Jani Nikulacf304292016-03-18 17:05:41 +02009487 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009488
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009489 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009490 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9491 WARN_ON(active);
9492 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009493 }
9494
Jani Nikulacf304292016-03-18 17:05:41 +02009495 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009496 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009497
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009498 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009499 haswell_get_ddi_port_state(crtc, pipe_config);
9500 intel_get_pipe_timings(crtc, pipe_config);
9501 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009502
Jani Nikulabc58be62016-03-18 17:05:39 +02009503 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009504
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009505 pipe_config->gamma_mode =
9506 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9507
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009508 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309509 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9510 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9511
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009512 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309513 bool blend_mode_420 = tmp &
9514 PIPEMISC_YUV420_MODE_FULL_BLEND;
9515
9516 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9517 if (pipe_config->ycbcr420 != clrspace_yuv ||
9518 pipe_config->ycbcr420 != blend_mode_420)
9519 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9520 } else if (clrspace_yuv) {
9521 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9522 }
9523 }
9524
Imre Deak17290502016-02-12 18:55:11 +02009525 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9526 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009527 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009528 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009529 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009530 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009531 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009532 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009533
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009534 if (hsw_crtc_supports_ips(crtc)) {
9535 if (IS_HASWELL(dev_priv))
9536 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9537 else {
9538 /*
9539 * We cannot readout IPS state on broadwell, set to
9540 * true so we can set it to a defined state on first
9541 * commit.
9542 */
9543 pipe_config->ips_enabled = true;
9544 }
9545 }
9546
Jani Nikula4d1de972016-03-18 17:05:42 +02009547 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9548 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009549 pipe_config->pixel_multiplier =
9550 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9551 } else {
9552 pipe_config->pixel_multiplier = 1;
9553 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009554
Imre Deak17290502016-02-12 18:55:11 +02009555out:
9556 for_each_power_domain(power_domain, power_domain_mask)
9557 intel_display_power_put(dev_priv, power_domain);
9558
Jani Nikulacf304292016-03-18 17:05:41 +02009559 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009560}
9561
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009562static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009563{
9564 struct drm_i915_private *dev_priv =
9565 to_i915(plane_state->base.plane->dev);
9566 const struct drm_framebuffer *fb = plane_state->base.fb;
9567 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9568 u32 base;
9569
9570 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9571 base = obj->phys_handle->busaddr;
9572 else
9573 base = intel_plane_ggtt_offset(plane_state);
9574
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009575 base += plane_state->main.offset;
9576
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009577 /* ILK+ do this automagically */
9578 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009579 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009580 base += (plane_state->base.crtc_h *
9581 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9582
9583 return base;
9584}
9585
Ville Syrjäläed270222017-03-27 21:55:36 +03009586static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9587{
9588 int x = plane_state->base.crtc_x;
9589 int y = plane_state->base.crtc_y;
9590 u32 pos = 0;
9591
9592 if (x < 0) {
9593 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9594 x = -x;
9595 }
9596 pos |= x << CURSOR_X_SHIFT;
9597
9598 if (y < 0) {
9599 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9600 y = -y;
9601 }
9602 pos |= y << CURSOR_Y_SHIFT;
9603
9604 return pos;
9605}
9606
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009607static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9608{
9609 const struct drm_mode_config *config =
9610 &plane_state->base.plane->dev->mode_config;
9611 int width = plane_state->base.crtc_w;
9612 int height = plane_state->base.crtc_h;
9613
9614 return width > 0 && width <= config->cursor_width &&
9615 height > 0 && height <= config->cursor_height;
9616}
9617
Ville Syrjälä659056f2017-03-27 21:55:39 +03009618static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9619 struct intel_plane_state *plane_state)
9620{
9621 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009622 int src_x, src_y;
9623 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009624 int ret;
9625
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009626 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9627 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009628 DRM_PLANE_HELPER_NO_SCALING,
9629 DRM_PLANE_HELPER_NO_SCALING,
9630 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009631 if (ret)
9632 return ret;
9633
9634 if (!fb)
9635 return 0;
9636
9637 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9638 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9639 return -EINVAL;
9640 }
9641
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009642 src_x = plane_state->base.src_x >> 16;
9643 src_y = plane_state->base.src_y >> 16;
9644
9645 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9646 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9647
9648 if (src_x != 0 || src_y != 0) {
9649 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9650 return -EINVAL;
9651 }
9652
9653 plane_state->main.offset = offset;
9654
Ville Syrjälä659056f2017-03-27 21:55:39 +03009655 return 0;
9656}
9657
Ville Syrjälä292889e2017-03-17 23:18:01 +02009658static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9659 const struct intel_plane_state *plane_state)
9660{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009661 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009662
Ville Syrjälä292889e2017-03-17 23:18:01 +02009663 return CURSOR_ENABLE |
9664 CURSOR_GAMMA_ENABLE |
9665 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009666 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009667}
9668
Ville Syrjälä659056f2017-03-27 21:55:39 +03009669static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9670{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009671 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009672
9673 /*
9674 * 845g/865g are only limited by the width of their cursors,
9675 * the height is arbitrary up to the precision of the register.
9676 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009677 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009678}
9679
9680static int i845_check_cursor(struct intel_plane *plane,
9681 struct intel_crtc_state *crtc_state,
9682 struct intel_plane_state *plane_state)
9683{
9684 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009685 int ret;
9686
9687 ret = intel_check_cursor(crtc_state, plane_state);
9688 if (ret)
9689 return ret;
9690
9691 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009692 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009693 return 0;
9694
9695 /* Check for which cursor types we support */
9696 if (!i845_cursor_size_ok(plane_state)) {
9697 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9698 plane_state->base.crtc_w,
9699 plane_state->base.crtc_h);
9700 return -EINVAL;
9701 }
9702
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009703 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009704 case 256:
9705 case 512:
9706 case 1024:
9707 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009708 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009709 default:
9710 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9711 fb->pitches[0]);
9712 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009713 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009714
Ville Syrjälä659056f2017-03-27 21:55:39 +03009715 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9716
9717 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009718}
9719
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009720static void i845_update_cursor(struct intel_plane *plane,
9721 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009722 const struct intel_plane_state *plane_state)
9723{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009724 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009725 u32 cntl = 0, base = 0, pos = 0, size = 0;
9726 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009727
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009728 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009729 unsigned int width = plane_state->base.crtc_w;
9730 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009731
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009732 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009733 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009734
9735 base = intel_cursor_base(plane_state);
9736 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009737 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009738
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009739 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9740
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009741 /* On these chipsets we can only modify the base/size/stride
9742 * whilst the cursor is disabled.
9743 */
9744 if (plane->cursor.base != base ||
9745 plane->cursor.size != size ||
9746 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009747 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009748 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009749 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009750 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009751 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009752
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009753 plane->cursor.base = base;
9754 plane->cursor.size = size;
9755 plane->cursor.cntl = cntl;
9756 } else {
9757 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009758 }
9759
Ville Syrjälä75343a42017-03-27 21:55:38 +03009760 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009761
9762 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9763}
9764
9765static void i845_disable_cursor(struct intel_plane *plane,
9766 struct intel_crtc *crtc)
9767{
9768 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009769}
9770
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009771static bool i845_cursor_get_hw_state(struct intel_plane *plane,
9772 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009773{
9774 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9775 enum intel_display_power_domain power_domain;
9776 bool ret;
9777
9778 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9779 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9780 return false;
9781
9782 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9783
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009784 *pipe = PIPE_A;
9785
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009786 intel_display_power_put(dev_priv, power_domain);
9787
9788 return ret;
9789}
9790
Ville Syrjälä292889e2017-03-17 23:18:01 +02009791static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9792 const struct intel_plane_state *plane_state)
9793{
9794 struct drm_i915_private *dev_priv =
9795 to_i915(plane_state->base.plane->dev);
9796 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
José Roberto de Souzac894d632018-05-18 13:15:47 -07009797 u32 cntl = 0;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009798
Ville Syrjäläe876b782018-01-30 22:38:05 +02009799 if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
9800 cntl |= MCURSOR_TRICKLE_FEED_DISABLE;
9801
José Roberto de Souzac894d632018-05-18 13:15:47 -07009802 if (INTEL_GEN(dev_priv) <= 10) {
9803 cntl |= MCURSOR_GAMMA_ENABLE;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009804
José Roberto de Souzac894d632018-05-18 13:15:47 -07009805 if (HAS_DDI(dev_priv))
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009806 cntl |= MCURSOR_PIPE_CSC_ENABLE;
José Roberto de Souzac894d632018-05-18 13:15:47 -07009807 }
Ville Syrjälä292889e2017-03-17 23:18:01 +02009808
Ville Syrjälä32ea06b2018-01-30 22:38:01 +02009809 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
9810 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009811
9812 switch (plane_state->base.crtc_w) {
9813 case 64:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009814 cntl |= MCURSOR_MODE_64_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009815 break;
9816 case 128:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009817 cntl |= MCURSOR_MODE_128_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009818 break;
9819 case 256:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009820 cntl |= MCURSOR_MODE_256_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009821 break;
9822 default:
9823 MISSING_CASE(plane_state->base.crtc_w);
9824 return 0;
9825 }
9826
Robert Fossc2c446a2017-05-19 16:50:17 -04009827 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009828 cntl |= MCURSOR_ROTATE_180;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009829
9830 return cntl;
9831}
9832
Ville Syrjälä659056f2017-03-27 21:55:39 +03009833static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009834{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009835 struct drm_i915_private *dev_priv =
9836 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009837 int width = plane_state->base.crtc_w;
9838 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009839
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009840 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009841 return false;
9842
Ville Syrjälä024faac2017-03-27 21:55:42 +03009843 /* Cursor width is limited to a few power-of-two sizes */
9844 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009845 case 256:
9846 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009847 case 64:
9848 break;
9849 default:
9850 return false;
9851 }
9852
Ville Syrjälädc41c152014-08-13 11:57:05 +03009853 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009854 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9855 * height from 8 lines up to the cursor width, when the
9856 * cursor is not rotated. Everything else requires square
9857 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009858 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009859 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009860 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009861 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009862 return false;
9863 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009864 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009865 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009866 }
9867
9868 return true;
9869}
9870
Ville Syrjälä659056f2017-03-27 21:55:39 +03009871static int i9xx_check_cursor(struct intel_plane *plane,
9872 struct intel_crtc_state *crtc_state,
9873 struct intel_plane_state *plane_state)
9874{
9875 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9876 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009877 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009878 int ret;
9879
9880 ret = intel_check_cursor(crtc_state, plane_state);
9881 if (ret)
9882 return ret;
9883
9884 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009885 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009886 return 0;
9887
9888 /* Check for which cursor types we support */
9889 if (!i9xx_cursor_size_ok(plane_state)) {
9890 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9891 plane_state->base.crtc_w,
9892 plane_state->base.crtc_h);
9893 return -EINVAL;
9894 }
9895
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009896 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9897 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9898 fb->pitches[0], plane_state->base.crtc_w);
9899 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009900 }
9901
9902 /*
9903 * There's something wrong with the cursor on CHV pipe C.
9904 * If it straddles the left edge of the screen then
9905 * moving it away from the edge or disabling it often
9906 * results in a pipe underrun, and often that can lead to
9907 * dead pipe (constant underrun reported, and it scans
9908 * out just a solid color). To recover from that, the
9909 * display power well must be turned off and on again.
9910 * Refuse the put the cursor into that compromised position.
9911 */
9912 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9913 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9914 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9915 return -EINVAL;
9916 }
9917
9918 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9919
9920 return 0;
9921}
9922
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009923static void i9xx_update_cursor(struct intel_plane *plane,
9924 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309925 const struct intel_plane_state *plane_state)
9926{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009927 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9928 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009929 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009930 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309931
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009932 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009933 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009934
Ville Syrjälä024faac2017-03-27 21:55:42 +03009935 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9936 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9937
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009938 base = intel_cursor_base(plane_state);
9939 pos = intel_cursor_position(plane_state);
9940 }
9941
9942 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9943
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009944 /*
9945 * On some platforms writing CURCNTR first will also
9946 * cause CURPOS to be armed by the CURBASE write.
9947 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009948 * arm itself. Thus we always start the full update
9949 * with a CURCNTR write.
9950 *
9951 * On other platforms CURPOS always requires the
9952 * CURBASE write to arm the update. Additonally
9953 * a write to any of the cursor register will cancel
9954 * an already armed cursor update. Thus leaving out
9955 * the CURBASE write after CURPOS could lead to a
9956 * cursor that doesn't appear to move, or even change
9957 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009958 *
9959 * CURCNTR and CUR_FBC_CTL are always
9960 * armed by the CURBASE write only.
9961 */
9962 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009963 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009964 plane->cursor.cntl != cntl) {
9965 I915_WRITE_FW(CURCNTR(pipe), cntl);
9966 if (HAS_CUR_FBC(dev_priv))
9967 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9968 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009969 I915_WRITE_FW(CURBASE(pipe), base);
9970
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009971 plane->cursor.base = base;
9972 plane->cursor.size = fbc_ctl;
9973 plane->cursor.cntl = cntl;
9974 } else {
9975 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009976 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009977 }
9978
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309979 POSTING_READ_FW(CURBASE(pipe));
9980
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009981 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009982}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009983
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009984static void i9xx_disable_cursor(struct intel_plane *plane,
9985 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009986{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009987 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009988}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009989
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009990static bool i9xx_cursor_get_hw_state(struct intel_plane *plane,
9991 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009992{
9993 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9994 enum intel_display_power_domain power_domain;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009995 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009996 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009997
9998 /*
9999 * Not 100% correct for planes that can move between pipes,
10000 * but that's only the case for gen2-3 which don't have any
10001 * display power wells.
10002 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010003 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010004 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10005 return false;
10006
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010007 val = I915_READ(CURCNTR(plane->pipe));
10008
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010009 ret = val & MCURSOR_MODE;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010010
10011 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
10012 *pipe = plane->pipe;
10013 else
10014 *pipe = (val & MCURSOR_PIPE_SELECT_MASK) >>
10015 MCURSOR_PIPE_SELECT_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010016
10017 intel_display_power_put(dev_priv, power_domain);
10018
10019 return ret;
10020}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010021
Jesse Barnes79e53942008-11-07 14:24:08 -080010022/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010023static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010024 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10025 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10026};
10027
Daniel Vettera8bb6812014-02-10 18:00:39 +010010028struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +000010029intel_framebuffer_create(struct drm_i915_gem_object *obj,
10030 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +010010031{
10032 struct intel_framebuffer *intel_fb;
10033 int ret;
10034
10035 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010036 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010037 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010038
Chris Wilson24dbf512017-02-15 10:59:18 +000010039 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010040 if (ret)
10041 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010042
10043 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010044
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010045err:
10046 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010047 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010048}
10049
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010050static int intel_modeset_disable_planes(struct drm_atomic_state *state,
10051 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +010010052{
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010053 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010054 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010055 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010056
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010057 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010058 if (ret)
10059 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010060
10061 for_each_new_plane_in_state(state, plane, plane_state, i) {
10062 if (plane_state->crtc != crtc)
10063 continue;
10064
10065 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
10066 if (ret)
10067 return ret;
10068
10069 drm_atomic_set_fb_for_plane(plane_state, NULL);
10070 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010071
10072 return 0;
10073}
10074
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010075int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010076 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010077 struct intel_load_detect_pipe *old,
10078 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010079{
10080 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010081 struct intel_encoder *intel_encoder =
10082 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010083 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010084 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010085 struct drm_crtc *crtc = NULL;
10086 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010087 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -050010088 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010089 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010090 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010091 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010092 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010093
Chris Wilsond2dff872011-04-19 08:36:26 +010010094 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010095 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010096 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010097
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010098 old->restore_state = NULL;
10099
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010100 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010101
Jesse Barnes79e53942008-11-07 14:24:08 -080010102 /*
10103 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010104 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010105 * - if the connector already has an assigned crtc, use it (but make
10106 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010107 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010108 * - try to find the first unused crtc that can drive this connector,
10109 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010110 */
10111
10112 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010113 if (connector->state->crtc) {
10114 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010115
Rob Clark51fd3712013-11-19 12:10:12 -050010116 ret = drm_modeset_lock(&crtc->mutex, ctx);
10117 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010118 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010119
10120 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010121 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010122 }
10123
10124 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010125 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010126 i++;
10127 if (!(encoder->possible_crtcs & (1 << i)))
10128 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010129
10130 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10131 if (ret)
10132 goto fail;
10133
10134 if (possible_crtc->state->enable) {
10135 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010136 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010137 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010138
10139 crtc = possible_crtc;
10140 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010141 }
10142
10143 /*
10144 * If we didn't find an unused CRTC, don't use any.
10145 */
10146 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010147 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +030010148 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010149 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010150 }
10151
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010152found:
10153 intel_crtc = to_intel_crtc(crtc);
10154
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010155 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010156 restore_state = drm_atomic_state_alloc(dev);
10157 if (!state || !restore_state) {
10158 ret = -ENOMEM;
10159 goto fail;
10160 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010161
10162 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010163 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010164
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010165 connector_state = drm_atomic_get_connector_state(state, connector);
10166 if (IS_ERR(connector_state)) {
10167 ret = PTR_ERR(connector_state);
10168 goto fail;
10169 }
10170
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010171 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10172 if (ret)
10173 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010174
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010175 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10176 if (IS_ERR(crtc_state)) {
10177 ret = PTR_ERR(crtc_state);
10178 goto fail;
10179 }
10180
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010181 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010182
Chris Wilson64927112011-04-20 07:25:26 +010010183 if (!mode)
10184 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010185
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010186 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010187 if (ret)
10188 goto fail;
10189
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010190 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010191 if (ret)
10192 goto fail;
10193
10194 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10195 if (!ret)
10196 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Ville Syrjäläbe90cc32018-03-22 17:23:12 +020010197 if (!ret)
10198 ret = drm_atomic_add_affected_planes(restore_state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010199 if (ret) {
10200 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10201 goto fail;
10202 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010203
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010204 ret = drm_atomic_commit(state);
10205 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010206 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010207 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010208 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010209
10210 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000010211 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010010212
Jesse Barnes79e53942008-11-07 14:24:08 -080010213 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010214 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010215 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010216
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010217fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010010218 if (state) {
10219 drm_atomic_state_put(state);
10220 state = NULL;
10221 }
10222 if (restore_state) {
10223 drm_atomic_state_put(restore_state);
10224 restore_state = NULL;
10225 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010226
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010227 if (ret == -EDEADLK)
10228 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010229
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010230 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010231}
10232
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010233void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010234 struct intel_load_detect_pipe *old,
10235 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010236{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010237 struct intel_encoder *intel_encoder =
10238 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010239 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010240 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010241 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010242
Chris Wilsond2dff872011-04-19 08:36:26 +010010243 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010244 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010245 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010246
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010247 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010248 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010249
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010250 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010251 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010252 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010253 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010254}
10255
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010256static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010257 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010258{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010259 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010260 u32 dpll = pipe_config->dpll_hw_state.dpll;
10261
10262 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010263 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010264 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010265 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010266 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010267 return 96000;
10268 else
10269 return 48000;
10270}
10271
Jesse Barnes79e53942008-11-07 14:24:08 -080010272/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010273static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010274 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010275{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010276 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010277 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010278 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010279 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010280 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010281 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010282 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010283 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010284
10285 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010286 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010287 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010288 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010289
10290 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010291 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010292 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10293 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010294 } else {
10295 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10296 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10297 }
10298
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010299 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010300 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010301 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10302 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010303 else
10304 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010305 DPLL_FPA01_P1_POST_DIV_SHIFT);
10306
10307 switch (dpll & DPLL_MODE_MASK) {
10308 case DPLLB_MODE_DAC_SERIAL:
10309 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10310 5 : 10;
10311 break;
10312 case DPLLB_MODE_LVDS:
10313 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10314 7 : 14;
10315 break;
10316 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010317 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010318 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010319 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010320 }
10321
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010322 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010323 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010324 else
Imre Deakdccbea32015-06-22 23:35:51 +030010325 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010326 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010327 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010328 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010329
10330 if (is_lvds) {
10331 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10332 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010333
10334 if (lvds & LVDS_CLKB_POWER_UP)
10335 clock.p2 = 7;
10336 else
10337 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010338 } else {
10339 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10340 clock.p1 = 2;
10341 else {
10342 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10343 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10344 }
10345 if (dpll & PLL_P2_DIVIDE_BY_4)
10346 clock.p2 = 4;
10347 else
10348 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010349 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010350
Imre Deakdccbea32015-06-22 23:35:51 +030010351 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010352 }
10353
Ville Syrjälä18442d02013-09-13 16:00:08 +030010354 /*
10355 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010356 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010357 * encoder's get_config() function.
10358 */
Imre Deakdccbea32015-06-22 23:35:51 +030010359 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010360}
10361
Ville Syrjälä6878da02013-09-13 15:59:11 +030010362int intel_dotclock_calculate(int link_freq,
10363 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010364{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010365 /*
10366 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010367 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010368 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010369 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010370 *
10371 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010372 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010373 */
10374
Ville Syrjälä6878da02013-09-13 15:59:11 +030010375 if (!m_n->link_n)
10376 return 0;
10377
Chris Wilson31236982017-09-13 11:51:53 +010010378 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010379}
10380
Ville Syrjälä18442d02013-09-13 16:00:08 +030010381static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010382 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010383{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010384 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010385
10386 /* read out port_clock from the DPLL */
10387 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010388
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010389 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010390 * In case there is an active pipe without active ports,
10391 * we may need some idea for the dotclock anyway.
10392 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010393 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010394 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010395 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010396 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010397}
10398
Ville Syrjäläde330812017-10-09 19:19:50 +030010399/* Returns the currently programmed mode of the given encoder. */
10400struct drm_display_mode *
10401intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010402{
Ville Syrjäläde330812017-10-09 19:19:50 +030010403 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10404 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010405 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010406 struct intel_crtc *crtc;
10407 enum pipe pipe;
10408
10409 if (!encoder->get_hw_state(encoder, &pipe))
10410 return NULL;
10411
10412 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010413
10414 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10415 if (!mode)
10416 return NULL;
10417
Ville Syrjäläde330812017-10-09 19:19:50 +030010418 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10419 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010420 kfree(mode);
10421 return NULL;
10422 }
10423
Ville Syrjäläde330812017-10-09 19:19:50 +030010424 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010425
Ville Syrjäläde330812017-10-09 19:19:50 +030010426 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10427 kfree(crtc_state);
10428 kfree(mode);
10429 return NULL;
10430 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010431
Ville Syrjäläde330812017-10-09 19:19:50 +030010432 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010433
Ville Syrjäläde330812017-10-09 19:19:50 +030010434 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010435
Ville Syrjäläde330812017-10-09 19:19:50 +030010436 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010437
Jesse Barnes79e53942008-11-07 14:24:08 -080010438 return mode;
10439}
10440
10441static void intel_crtc_destroy(struct drm_crtc *crtc)
10442{
10443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10444
10445 drm_crtc_cleanup(crtc);
10446 kfree(intel_crtc);
10447}
10448
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010449/**
10450 * intel_wm_need_update - Check whether watermarks need updating
10451 * @plane: drm plane
10452 * @state: new plane state
10453 *
10454 * Check current plane state versus the new one to determine whether
10455 * watermarks need to be recalculated.
10456 *
10457 * Returns true or false.
10458 */
10459static bool intel_wm_need_update(struct drm_plane *plane,
10460 struct drm_plane_state *state)
10461{
Matt Roperd21fbe82015-09-24 15:53:12 -070010462 struct intel_plane_state *new = to_intel_plane_state(state);
10463 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10464
10465 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010466 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010467 return true;
10468
10469 if (!cur->base.fb || !new->base.fb)
10470 return false;
10471
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010472 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010473 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010474 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10475 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10476 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10477 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010478 return true;
10479
10480 return false;
10481}
10482
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010483static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010484{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010485 int src_w = drm_rect_width(&state->base.src) >> 16;
10486 int src_h = drm_rect_height(&state->base.src) >> 16;
10487 int dst_w = drm_rect_width(&state->base.dst);
10488 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010489
10490 return (src_w != dst_w || src_h != dst_h);
10491}
10492
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010493int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10494 struct drm_crtc_state *crtc_state,
10495 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010496 struct drm_plane_state *plane_state)
10497{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010498 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010499 struct drm_crtc *crtc = crtc_state->crtc;
10500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010501 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010502 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010503 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010504 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010505 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010506 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010507 bool turn_off, turn_on, visible, was_visible;
10508 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010509 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010510
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010511 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010512 ret = skl_update_scaler_plane(
10513 to_intel_crtc_state(crtc_state),
10514 to_intel_plane_state(plane_state));
10515 if (ret)
10516 return ret;
10517 }
10518
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010519 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010520 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010521
10522 if (!was_crtc_enabled && WARN_ON(was_visible))
10523 was_visible = false;
10524
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010525 /*
10526 * Visibility is calculated as if the crtc was on, but
10527 * after scaler setup everything depends on it being off
10528 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010529 *
10530 * FIXME this is wrong for watermarks. Watermarks should also
10531 * be computed as if the pipe would be active. Perhaps move
10532 * per-plane wm computation to the .check_plane() hook, and
10533 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010534 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010535 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010536 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010537 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10538 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010539
10540 if (!was_visible && !visible)
10541 return 0;
10542
Maarten Lankhorste8861672016-02-24 11:24:26 +010010543 if (fb != old_plane_state->base.fb)
10544 pipe_config->fb_changed = true;
10545
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010546 turn_off = was_visible && (!visible || mode_changed);
10547 turn_on = visible && (!was_visible || mode_changed);
10548
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010549 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010550 intel_crtc->base.base.id, intel_crtc->base.name,
10551 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010552 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010553
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010554 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010555 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010556 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010557 turn_off, turn_on, mode_changed);
10558
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010559 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010560 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010561 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010562
10563 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010564 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010565 pipe_config->disable_cxsr = true;
10566 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010567 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010568 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010569
Ville Syrjälä852eb002015-06-24 22:00:07 +030010570 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010571 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010572 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010573 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010574 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010575 /* FIXME bollocks */
10576 pipe_config->update_wm_pre = true;
10577 pipe_config->update_wm_post = true;
10578 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010579 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010580
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010581 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010582 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010583
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010584 /*
10585 * WaCxSRDisabledForSpriteScaling:ivb
10586 *
10587 * cstate->update_wm was already set above, so this flag will
10588 * take effect when we commit and program watermarks.
10589 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010590 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010591 needs_scaling(to_intel_plane_state(plane_state)) &&
10592 !needs_scaling(old_plane_state))
10593 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010594
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010595 return 0;
10596}
10597
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010598static bool encoders_cloneable(const struct intel_encoder *a,
10599 const struct intel_encoder *b)
10600{
10601 /* masks could be asymmetric, so check both ways */
10602 return a == b || (a->cloneable & (1 << b->type) &&
10603 b->cloneable & (1 << a->type));
10604}
10605
10606static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10607 struct intel_crtc *crtc,
10608 struct intel_encoder *encoder)
10609{
10610 struct intel_encoder *source_encoder;
10611 struct drm_connector *connector;
10612 struct drm_connector_state *connector_state;
10613 int i;
10614
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010615 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010616 if (connector_state->crtc != &crtc->base)
10617 continue;
10618
10619 source_encoder =
10620 to_intel_encoder(connector_state->best_encoder);
10621 if (!encoders_cloneable(encoder, source_encoder))
10622 return false;
10623 }
10624
10625 return true;
10626}
10627
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010628static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10629 struct drm_crtc_state *crtc_state)
10630{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010631 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010632 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010634 struct intel_crtc_state *pipe_config =
10635 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010636 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010637 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010638 bool mode_changed = needs_modeset(crtc_state);
10639
Ville Syrjälä852eb002015-06-24 22:00:07 +030010640 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010641 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010642
Maarten Lankhorstad421372015-06-15 12:33:42 +020010643 if (mode_changed && crtc_state->enable &&
10644 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010645 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010646 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10647 pipe_config);
10648 if (ret)
10649 return ret;
10650 }
10651
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010652 if (crtc_state->color_mgmt_changed) {
10653 ret = intel_color_check(crtc, crtc_state);
10654 if (ret)
10655 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010656
10657 /*
10658 * Changing color management on Intel hardware is
10659 * handled as part of planes update.
10660 */
10661 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010662 }
10663
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010664 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010665 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010666 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010667 if (ret) {
10668 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010669 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010670 }
10671 }
10672
10673 if (dev_priv->display.compute_intermediate_wm &&
10674 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10675 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10676 return 0;
10677
10678 /*
10679 * Calculate 'intermediate' watermarks that satisfy both the
10680 * old state and the new state. We can program these
10681 * immediately.
10682 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010683 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010684 intel_crtc,
10685 pipe_config);
10686 if (ret) {
10687 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10688 return ret;
10689 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010690 } else if (dev_priv->display.compute_intermediate_wm) {
10691 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10692 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010693 }
10694
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010695 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010696 if (mode_changed)
10697 ret = skl_update_scaler_crtc(pipe_config);
10698
10699 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010700 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10701 pipe_config);
10702 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010703 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010704 pipe_config);
10705 }
10706
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010707 if (HAS_IPS(dev_priv))
10708 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10709
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010710 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010711}
10712
Jani Nikula65b38e02015-04-13 11:26:56 +030010713static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010714 .atomic_begin = intel_begin_crtc_commit,
10715 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010716 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010717};
10718
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010719static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10720{
10721 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010722 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010723
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010724 drm_connector_list_iter_begin(dev, &conn_iter);
10725 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010726 if (connector->base.state->crtc)
10727 drm_connector_unreference(&connector->base);
10728
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010729 if (connector->base.encoder) {
10730 connector->base.state->best_encoder =
10731 connector->base.encoder;
10732 connector->base.state->crtc =
10733 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010734
10735 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010736 } else {
10737 connector->base.state->best_encoder = NULL;
10738 connector->base.state->crtc = NULL;
10739 }
10740 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010741 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010742}
10743
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010744static void
Robin Schroereba905b2014-05-18 02:24:50 +020010745connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010746 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010747{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010748 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010749 int bpp = pipe_config->pipe_bpp;
10750
10751 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010752 connector->base.base.id,
10753 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010754
10755 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010756 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010757 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010758 bpp, info->bpc * 3);
10759 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010760 }
10761
Mario Kleiner196f9542016-07-06 12:05:45 +020010762 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010763 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010764 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10765 bpp);
10766 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010767 }
10768}
10769
10770static int
10771compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010772 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010773{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010774 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010775 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010776 struct drm_connector *connector;
10777 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010778 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010779
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010780 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10781 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010782 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010783 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010784 bpp = 12*3;
10785 else
10786 bpp = 8*3;
10787
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010788
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010789 pipe_config->pipe_bpp = bpp;
10790
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010791 state = pipe_config->base.state;
10792
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010793 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010794 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010795 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010796 continue;
10797
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010798 connected_sink_compute_bpp(to_intel_connector(connector),
10799 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010800 }
10801
10802 return bpp;
10803}
10804
Daniel Vetter644db712013-09-19 14:53:58 +020010805static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10806{
10807 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10808 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010809 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010810 mode->crtc_hdisplay, mode->crtc_hsync_start,
10811 mode->crtc_hsync_end, mode->crtc_htotal,
10812 mode->crtc_vdisplay, mode->crtc_vsync_start,
10813 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10814}
10815
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010816static inline void
10817intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010818 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010819{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010820 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10821 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010822 m_n->gmch_m, m_n->gmch_n,
10823 m_n->link_m, m_n->link_n, m_n->tu);
10824}
10825
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010826#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10827
10828static const char * const output_type_str[] = {
10829 OUTPUT_TYPE(UNUSED),
10830 OUTPUT_TYPE(ANALOG),
10831 OUTPUT_TYPE(DVO),
10832 OUTPUT_TYPE(SDVO),
10833 OUTPUT_TYPE(LVDS),
10834 OUTPUT_TYPE(TVOUT),
10835 OUTPUT_TYPE(HDMI),
10836 OUTPUT_TYPE(DP),
10837 OUTPUT_TYPE(EDP),
10838 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010839 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010840 OUTPUT_TYPE(DP_MST),
10841};
10842
10843#undef OUTPUT_TYPE
10844
10845static void snprintf_output_types(char *buf, size_t len,
10846 unsigned int output_types)
10847{
10848 char *str = buf;
10849 int i;
10850
10851 str[0] = '\0';
10852
10853 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10854 int r;
10855
10856 if ((output_types & BIT(i)) == 0)
10857 continue;
10858
10859 r = snprintf(str, len, "%s%s",
10860 str != buf ? "," : "", output_type_str[i]);
10861 if (r >= len)
10862 break;
10863 str += r;
10864 len -= r;
10865
10866 output_types &= ~BIT(i);
10867 }
10868
10869 WARN_ON_ONCE(output_types != 0);
10870}
10871
Daniel Vetterc0b03412013-05-28 12:05:54 +020010872static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010873 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010874 const char *context)
10875{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010876 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010877 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010878 struct drm_plane *plane;
10879 struct intel_plane *intel_plane;
10880 struct intel_plane_state *state;
10881 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010882 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010883
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010884 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10885 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010886
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010887 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10888 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10889 buf, pipe_config->output_types);
10890
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010891 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10892 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010893 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010894
10895 if (pipe_config->has_pch_encoder)
10896 intel_dump_m_n_config(pipe_config, "fdi",
10897 pipe_config->fdi_lanes,
10898 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010899
Shashank Sharmab22ca992017-07-24 19:19:32 +053010900 if (pipe_config->ycbcr420)
10901 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10902
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010903 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010904 intel_dump_m_n_config(pipe_config, "dp m_n",
10905 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010906 if (pipe_config->has_drrs)
10907 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10908 pipe_config->lane_count,
10909 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010910 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010911
Daniel Vetter55072d12014-11-20 16:10:28 +010010912 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010913 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010914
Daniel Vetterc0b03412013-05-28 12:05:54 +020010915 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010916 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010917 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010918 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10919 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010920 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010921 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010922 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10923 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010924
10925 if (INTEL_GEN(dev_priv) >= 9)
10926 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10927 crtc->num_scalers,
10928 pipe_config->scaler_state.scaler_users,
10929 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010930
10931 if (HAS_GMCH_DISPLAY(dev_priv))
10932 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10933 pipe_config->gmch_pfit.control,
10934 pipe_config->gmch_pfit.pgm_ratios,
10935 pipe_config->gmch_pfit.lvds_border_bits);
10936 else
10937 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10938 pipe_config->pch_pfit.pos,
10939 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010940 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010941
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010942 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10943 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010944
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010945 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010946
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010947 DRM_DEBUG_KMS("planes on this crtc\n");
10948 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010949 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010950 intel_plane = to_intel_plane(plane);
10951 if (intel_plane->pipe != crtc->pipe)
10952 continue;
10953
10954 state = to_intel_plane_state(plane->state);
10955 fb = state->base.fb;
10956 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010957 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10958 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010959 continue;
10960 }
10961
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010962 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10963 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010964 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010965 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010966 if (INTEL_GEN(dev_priv) >= 9)
10967 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10968 state->scaler_id,
10969 state->base.src.x1 >> 16,
10970 state->base.src.y1 >> 16,
10971 drm_rect_width(&state->base.src) >> 16,
10972 drm_rect_height(&state->base.src) >> 16,
10973 state->base.dst.x1, state->base.dst.y1,
10974 drm_rect_width(&state->base.dst),
10975 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010976 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010977}
10978
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010979static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010980{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010981 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010982 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010983 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010984 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010985 unsigned int used_mst_ports = 0;
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010010986 bool ret = true;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010987
10988 /*
10989 * Walk the connector list instead of the encoder
10990 * list to detect the problem on ddi platforms
10991 * where there's just one encoder per digital port.
10992 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010993 drm_connector_list_iter_begin(dev, &conn_iter);
10994 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010995 struct drm_connector_state *connector_state;
10996 struct intel_encoder *encoder;
10997
Maarten Lankhorst8b694492018-04-09 14:46:55 +020010998 connector_state = drm_atomic_get_new_connector_state(state, connector);
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010999 if (!connector_state)
11000 connector_state = connector->state;
11001
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011002 if (!connector_state->best_encoder)
11003 continue;
11004
11005 encoder = to_intel_encoder(connector_state->best_encoder);
11006
11007 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011008
11009 switch (encoder->type) {
11010 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011011 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011012 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011013 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011014 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011015 case INTEL_OUTPUT_HDMI:
11016 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011017 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011018
11019 /* the same port mustn't appear more than once */
11020 if (used_ports & port_mask)
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011021 ret = false;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011022
11023 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011024 break;
11025 case INTEL_OUTPUT_DP_MST:
11026 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011027 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011028 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011029 default:
11030 break;
11031 }
11032 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011033 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011034
Ville Syrjälä477321e2016-07-28 17:50:40 +030011035 /* can't mix MST and SST/HDMI on the same port */
11036 if (used_ports & used_mst_ports)
11037 return false;
11038
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011039 return ret;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011040}
11041
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011042static void
11043clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11044{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011045 struct drm_i915_private *dev_priv =
11046 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011047 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011048 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011049 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011050 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011051 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011052
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011053 /* FIXME: before the switch to atomic started, a new pipe_config was
11054 * kzalloc'd. Code that depends on any field being zero should be
11055 * fixed, so that the crtc_state can be safely duplicated. For now,
11056 * only fields that are know to not cause problems are preserved. */
11057
Chandra Konduru663a3642015-04-07 15:28:41 -070011058 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011059 shared_dpll = crtc_state->shared_dpll;
11060 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011061 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011062 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011063 if (IS_G4X(dev_priv) ||
11064 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011065 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011066
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011067 /* Keep base drm_crtc_state intact, only clear our extended struct */
11068 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11069 memset(&crtc_state->base + 1, 0,
11070 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011071
Chandra Konduru663a3642015-04-07 15:28:41 -070011072 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011073 crtc_state->shared_dpll = shared_dpll;
11074 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011075 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011076 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011077 if (IS_G4X(dev_priv) ||
11078 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011079 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011080}
11081
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011082static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011083intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011084 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011085{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011086 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011087 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011088 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011089 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011090 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011091 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011092 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011093
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011094 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011095
Daniel Vettere143a212013-07-04 12:01:15 +020011096 pipe_config->cpu_transcoder =
11097 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011098
Imre Deak2960bc92013-07-30 13:36:32 +030011099 /*
11100 * Sanitize sync polarity flags based on requested ones. If neither
11101 * positive or negative polarity is requested, treat this as meaning
11102 * negative polarity.
11103 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011104 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011105 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011106 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011107
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011108 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011109 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011110 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011111
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011112 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11113 pipe_config);
11114 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011115 goto fail;
11116
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011117 /*
11118 * Determine the real pipe dimensions. Note that stereo modes can
11119 * increase the actual pipe size due to the frame doubling and
11120 * insertion of additional space for blanks between the frame. This
11121 * is stored in the crtc timings. We use the requested mode to do this
11122 * computation to clearly distinguish it from the adjusted mode, which
11123 * can be changed by the connectors in the below retry loop.
11124 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011125 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011126 &pipe_config->pipe_src_w,
11127 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011128
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011129 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011130 if (connector_state->crtc != crtc)
11131 continue;
11132
11133 encoder = to_intel_encoder(connector_state->best_encoder);
11134
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011135 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11136 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11137 goto fail;
11138 }
11139
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011140 /*
11141 * Determine output_types before calling the .compute_config()
11142 * hooks so that the hooks can use this information safely.
11143 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011144 if (encoder->compute_output_type)
11145 pipe_config->output_types |=
11146 BIT(encoder->compute_output_type(encoder, pipe_config,
11147 connector_state));
11148 else
11149 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011150 }
11151
Daniel Vettere29c22c2013-02-21 00:00:16 +010011152encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011153 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011154 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011155 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011156
Daniel Vetter135c81b2013-07-21 21:37:09 +020011157 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011158 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11159 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011160
Daniel Vetter7758a112012-07-08 19:40:39 +020011161 /* Pass our mode to the connectors and the CRTC to give them a chance to
11162 * adjust it according to limitations or connector properties, and also
11163 * a chance to reject the mode entirely.
11164 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011165 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011166 if (connector_state->crtc != crtc)
11167 continue;
11168
11169 encoder = to_intel_encoder(connector_state->best_encoder);
11170
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011171 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011172 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011173 goto fail;
11174 }
11175 }
11176
Daniel Vetterff9a6752013-06-01 17:16:21 +020011177 /* Set default port clock if not overwritten by the encoder. Needs to be
11178 * done afterwards in case the encoder adjusts the mode. */
11179 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011180 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011181 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011182
Daniel Vettera43f6e02013-06-07 23:10:32 +020011183 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011184 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011185 DRM_DEBUG_KMS("CRTC fixup failed\n");
11186 goto fail;
11187 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011188
11189 if (ret == RETRY) {
11190 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11191 ret = -EINVAL;
11192 goto fail;
11193 }
11194
11195 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11196 retry = false;
11197 goto encoder_retry;
11198 }
11199
Daniel Vettere8fa4272015-08-12 11:43:34 +020011200 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011201 * only enable it on 6bpc panels and when its not a compliance
11202 * test requesting 6bpc video pattern.
11203 */
11204 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11205 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011206 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011207 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011208
Daniel Vetter7758a112012-07-08 19:40:39 +020011209fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011210 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011211}
11212
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011213static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011214{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011215 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011216
11217 if (clock1 == clock2)
11218 return true;
11219
11220 if (!clock1 || !clock2)
11221 return false;
11222
11223 diff = abs(clock1 - clock2);
11224
11225 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11226 return true;
11227
11228 return false;
11229}
11230
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011231static bool
11232intel_compare_m_n(unsigned int m, unsigned int n,
11233 unsigned int m2, unsigned int n2,
11234 bool exact)
11235{
11236 if (m == m2 && n == n2)
11237 return true;
11238
11239 if (exact || !m || !n || !m2 || !n2)
11240 return false;
11241
11242 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11243
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011244 if (n > n2) {
11245 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011246 m2 <<= 1;
11247 n2 <<= 1;
11248 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011249 } else if (n < n2) {
11250 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011251 m <<= 1;
11252 n <<= 1;
11253 }
11254 }
11255
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011256 if (n != n2)
11257 return false;
11258
11259 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011260}
11261
11262static bool
11263intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11264 struct intel_link_m_n *m2_n2,
11265 bool adjust)
11266{
11267 if (m_n->tu == m2_n2->tu &&
11268 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11269 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11270 intel_compare_m_n(m_n->link_m, m_n->link_n,
11271 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11272 if (adjust)
11273 *m2_n2 = *m_n;
11274
11275 return true;
11276 }
11277
11278 return false;
11279}
11280
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011281static void __printf(3, 4)
11282pipe_config_err(bool adjust, const char *name, const char *format, ...)
11283{
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011284 struct va_format vaf;
11285 va_list args;
11286
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011287 va_start(args, format);
11288 vaf.fmt = format;
11289 vaf.va = &args;
11290
Joe Perches99a95482018-03-13 15:02:15 -070011291 if (adjust)
11292 drm_dbg(DRM_UT_KMS, "mismatch in %s %pV", name, &vaf);
11293 else
11294 drm_err("mismatch in %s %pV", name, &vaf);
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011295
11296 va_end(args);
11297}
11298
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011299static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011300intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011301 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011302 struct intel_crtc_state *pipe_config,
11303 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011304{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011305 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011306 bool fixup_inherited = adjust &&
11307 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11308 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011309
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011310#define PIPE_CONF_CHECK_X(name) do { \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011311 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011312 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011313 "(expected 0x%08x, found 0x%08x)\n", \
11314 current_config->name, \
11315 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011316 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011317 } \
11318} while (0)
Daniel Vetter66e985c2013-06-05 13:34:20 +020011319
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011320#define PIPE_CONF_CHECK_I(name) do { \
Daniel Vetter08a24032013-04-19 11:25:34 +020011321 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011322 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011323 "(expected %i, found %i)\n", \
11324 current_config->name, \
11325 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011326 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011327 } \
11328} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011329
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011330#define PIPE_CONF_CHECK_BOOL(name) do { \
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011331 if (current_config->name != pipe_config->name) { \
11332 pipe_config_err(adjust, __stringify(name), \
11333 "(expected %s, found %s)\n", \
11334 yesno(current_config->name), \
11335 yesno(pipe_config->name)); \
11336 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011337 } \
11338} while (0)
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011339
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011340/*
11341 * Checks state where we only read out the enabling, but not the entire
11342 * state itself (like full infoframes or ELD for audio). These states
11343 * require a full modeset on bootup to fix up.
11344 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011345#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) do { \
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011346 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11347 PIPE_CONF_CHECK_BOOL(name); \
11348 } else { \
11349 pipe_config_err(adjust, __stringify(name), \
11350 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11351 yesno(current_config->name), \
11352 yesno(pipe_config->name)); \
11353 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011354 } \
11355} while (0)
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011356
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011357#define PIPE_CONF_CHECK_P(name) do { \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011358 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011359 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011360 "(expected %p, found %p)\n", \
11361 current_config->name, \
11362 pipe_config->name); \
11363 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011364 } \
11365} while (0)
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011366
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011367#define PIPE_CONF_CHECK_M_N(name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011368 if (!intel_compare_link_m_n(&current_config->name, \
11369 &pipe_config->name,\
11370 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011371 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011372 "(expected tu %i gmch %i/%i link %i/%i, " \
11373 "found tu %i, gmch %i/%i link %i/%i)\n", \
11374 current_config->name.tu, \
11375 current_config->name.gmch_m, \
11376 current_config->name.gmch_n, \
11377 current_config->name.link_m, \
11378 current_config->name.link_n, \
11379 pipe_config->name.tu, \
11380 pipe_config->name.gmch_m, \
11381 pipe_config->name.gmch_n, \
11382 pipe_config->name.link_m, \
11383 pipe_config->name.link_n); \
11384 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011385 } \
11386} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011387
Daniel Vetter55c561a2016-03-30 11:34:36 +020011388/* This is required for BDW+ where there is only one set of registers for
11389 * switching between high and low RR.
11390 * This macro can be used whenever a comparison has to be made between one
11391 * hw state and multiple sw state variables.
11392 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011393#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011394 if (!intel_compare_link_m_n(&current_config->name, \
11395 &pipe_config->name, adjust) && \
11396 !intel_compare_link_m_n(&current_config->alt_name, \
11397 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011398 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011399 "(expected tu %i gmch %i/%i link %i/%i, " \
11400 "or tu %i gmch %i/%i link %i/%i, " \
11401 "found tu %i, gmch %i/%i link %i/%i)\n", \
11402 current_config->name.tu, \
11403 current_config->name.gmch_m, \
11404 current_config->name.gmch_n, \
11405 current_config->name.link_m, \
11406 current_config->name.link_n, \
11407 current_config->alt_name.tu, \
11408 current_config->alt_name.gmch_m, \
11409 current_config->alt_name.gmch_n, \
11410 current_config->alt_name.link_m, \
11411 current_config->alt_name.link_n, \
11412 pipe_config->name.tu, \
11413 pipe_config->name.gmch_m, \
11414 pipe_config->name.gmch_n, \
11415 pipe_config->name.link_m, \
11416 pipe_config->name.link_n); \
11417 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011418 } \
11419} while (0)
Daniel Vetter88adfff2013-03-28 10:42:01 +010011420
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011421#define PIPE_CONF_CHECK_FLAGS(name, mask) do { \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011422 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011423 pipe_config_err(adjust, __stringify(name), \
11424 "(%x) (expected %i, found %i)\n", \
11425 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011426 current_config->name & (mask), \
11427 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011428 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011429 } \
11430} while (0)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011431
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011432#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) do { \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011433 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011434 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011435 "(expected %i, found %i)\n", \
11436 current_config->name, \
11437 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011438 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011439 } \
11440} while (0)
Ville Syrjälä5e550652013-09-06 23:29:07 +030011441
Daniel Vetterbb760062013-06-06 14:55:52 +020011442#define PIPE_CONF_QUIRK(quirk) \
11443 ((current_config->quirks | pipe_config->quirks) & (quirk))
11444
Daniel Vettereccb1402013-05-22 00:50:22 +020011445 PIPE_CONF_CHECK_I(cpu_transcoder);
11446
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011447 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011448 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011449 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011450
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011451 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011452 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011453
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011454 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011455 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011456
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011457 if (current_config->has_drrs)
11458 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11459 } else
11460 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011461
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011462 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011463
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011464 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11465 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11466 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11467 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11468 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11469 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011470
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011471 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11472 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11473 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11474 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11475 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11476 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011477
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011478 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011479 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011480 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011481 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011482 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011483
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011484 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11485 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011486 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011487 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011488
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011489 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011490
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011491 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011492 DRM_MODE_FLAG_INTERLACE);
11493
Daniel Vetterbb760062013-06-06 14:55:52 +020011494 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011495 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011496 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011497 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011498 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011499 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011500 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011501 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011502 DRM_MODE_FLAG_NVSYNC);
11503 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011504
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011505 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011506 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011507 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011508 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011509 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011510
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011511 if (!adjust) {
11512 PIPE_CONF_CHECK_I(pipe_src_w);
11513 PIPE_CONF_CHECK_I(pipe_src_h);
11514
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011515 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011516 if (current_config->pch_pfit.enabled) {
11517 PIPE_CONF_CHECK_X(pch_pfit.pos);
11518 PIPE_CONF_CHECK_X(pch_pfit.size);
11519 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011520
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011521 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011522 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011523 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011524
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011525 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011526
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011527 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011528 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011529 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011530 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11531 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011532 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011533 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011534 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11535 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11536 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011537 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11538 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11539 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11540 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11541 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11542 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11543 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11544 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11545 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11546 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11547 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11548 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Paulo Zanonic27e9172018-04-27 16:14:36 -070011549 PIPE_CONF_CHECK_X(dpll_hw_state.mg_refclkin_ctl);
11550 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_coreclkctl1);
11551 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_hsclkctl);
11552 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div0);
11553 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div1);
11554 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_lf);
11555 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_frac_lock);
11556 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_ssc);
11557 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_bias);
11558 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_tdc_coldst_bias);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011559
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011560 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11561 PIPE_CONF_CHECK_X(dsi_pll.div);
11562
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011563 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011564 PIPE_CONF_CHECK_I(pipe_bpp);
11565
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011566 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011567 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011568
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011569 PIPE_CONF_CHECK_I(min_voltage_level);
11570
Daniel Vetter66e985c2013-06-05 13:34:20 +020011571#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011572#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011573#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011574#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011575#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011576#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011577#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011578#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011579
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011580 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011581}
11582
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011583static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11584 const struct intel_crtc_state *pipe_config)
11585{
11586 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011587 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011588 &pipe_config->fdi_m_n);
11589 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11590
11591 /*
11592 * FDI already provided one idea for the dotclock.
11593 * Yell if the encoder disagrees.
11594 */
11595 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11596 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11597 fdi_dotclock, dotclock);
11598 }
11599}
11600
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011601static void verify_wm_state(struct drm_crtc *crtc,
11602 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011603{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011604 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011605 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011606 struct skl_pipe_wm hw_wm, *sw_wm;
11607 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11608 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11610 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011611 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011612
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011613 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011614 return;
11615
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011616 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011617 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011618
Damien Lespiau08db6652014-11-04 17:06:52 +000011619 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11620 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11621
Mahesh Kumar74bd8002018-04-26 19:55:15 +053011622 if (INTEL_GEN(dev_priv) >= 11)
11623 if (hw_ddb.enabled_slices != sw_ddb->enabled_slices)
11624 DRM_ERROR("mismatch in DBUF Slices (expected %u, got %u)\n",
11625 sw_ddb->enabled_slices,
11626 hw_ddb.enabled_slices);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011627 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011628 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011629 hw_plane_wm = &hw_wm.planes[plane];
11630 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011631
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011632 /* Watermarks */
11633 for (level = 0; level <= max_level; level++) {
11634 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11635 &sw_plane_wm->wm[level]))
11636 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011637
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011638 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11639 pipe_name(pipe), plane + 1, level,
11640 sw_plane_wm->wm[level].plane_en,
11641 sw_plane_wm->wm[level].plane_res_b,
11642 sw_plane_wm->wm[level].plane_res_l,
11643 hw_plane_wm->wm[level].plane_en,
11644 hw_plane_wm->wm[level].plane_res_b,
11645 hw_plane_wm->wm[level].plane_res_l);
11646 }
11647
11648 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11649 &sw_plane_wm->trans_wm)) {
11650 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11651 pipe_name(pipe), plane + 1,
11652 sw_plane_wm->trans_wm.plane_en,
11653 sw_plane_wm->trans_wm.plane_res_b,
11654 sw_plane_wm->trans_wm.plane_res_l,
11655 hw_plane_wm->trans_wm.plane_en,
11656 hw_plane_wm->trans_wm.plane_res_b,
11657 hw_plane_wm->trans_wm.plane_res_l);
11658 }
11659
11660 /* DDB */
11661 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11662 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11663
11664 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011665 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011666 pipe_name(pipe), plane + 1,
11667 sw_ddb_entry->start, sw_ddb_entry->end,
11668 hw_ddb_entry->start, hw_ddb_entry->end);
11669 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011670 }
11671
Lyude27082492016-08-24 07:48:10 +020011672 /*
11673 * cursor
11674 * If the cursor plane isn't active, we may not have updated it's ddb
11675 * allocation. In that case since the ddb allocation will be updated
11676 * once the plane becomes visible, we can skip this check
11677 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011678 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011679 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11680 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011681
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011682 /* Watermarks */
11683 for (level = 0; level <= max_level; level++) {
11684 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11685 &sw_plane_wm->wm[level]))
11686 continue;
11687
11688 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11689 pipe_name(pipe), level,
11690 sw_plane_wm->wm[level].plane_en,
11691 sw_plane_wm->wm[level].plane_res_b,
11692 sw_plane_wm->wm[level].plane_res_l,
11693 hw_plane_wm->wm[level].plane_en,
11694 hw_plane_wm->wm[level].plane_res_b,
11695 hw_plane_wm->wm[level].plane_res_l);
11696 }
11697
11698 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11699 &sw_plane_wm->trans_wm)) {
11700 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11701 pipe_name(pipe),
11702 sw_plane_wm->trans_wm.plane_en,
11703 sw_plane_wm->trans_wm.plane_res_b,
11704 sw_plane_wm->trans_wm.plane_res_l,
11705 hw_plane_wm->trans_wm.plane_en,
11706 hw_plane_wm->trans_wm.plane_res_b,
11707 hw_plane_wm->trans_wm.plane_res_l);
11708 }
11709
11710 /* DDB */
11711 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11712 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11713
11714 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011715 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011716 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011717 sw_ddb_entry->start, sw_ddb_entry->end,
11718 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011719 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011720 }
11721}
11722
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011723static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011724verify_connector_state(struct drm_device *dev,
11725 struct drm_atomic_state *state,
11726 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011727{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011728 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011729 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011730 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011731
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011732 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011733 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011734 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011735
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011736 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011737 continue;
11738
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011739 if (crtc)
11740 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11741
11742 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011743
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011744 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011745 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011746 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011747}
11748
11749static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011750verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011751{
11752 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011753 struct drm_connector *connector;
11754 struct drm_connector_state *old_conn_state, *new_conn_state;
11755 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011756
Damien Lespiaub2784e12014-08-05 11:29:37 +010011757 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011758 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011759 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011760
11761 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11762 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011763 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011764
Daniel Vetter86b04262017-03-01 10:52:26 +010011765 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11766 new_conn_state, i) {
11767 if (old_conn_state->best_encoder == &encoder->base)
11768 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011769
Daniel Vetter86b04262017-03-01 10:52:26 +010011770 if (new_conn_state->best_encoder != &encoder->base)
11771 continue;
11772 found = enabled = true;
11773
11774 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011775 encoder->base.crtc,
11776 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011777 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011778
11779 if (!found)
11780 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011781
Rob Clarke2c719b2014-12-15 13:56:32 -050011782 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011783 "encoder's enabled state mismatch "
11784 "(expected %i, found %i)\n",
11785 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011786
11787 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011788 bool active;
11789
11790 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011791 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011792 "encoder detached but still enabled on pipe %c.\n",
11793 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011794 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011795 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011796}
11797
11798static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011799verify_crtc_state(struct drm_crtc *crtc,
11800 struct drm_crtc_state *old_crtc_state,
11801 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011802{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011803 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011804 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011805 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11807 struct intel_crtc_state *pipe_config, *sw_config;
11808 struct drm_atomic_state *old_state;
11809 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011810
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011811 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011812 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011813 pipe_config = to_intel_crtc_state(old_crtc_state);
11814 memset(pipe_config, 0, sizeof(*pipe_config));
11815 pipe_config->base.crtc = crtc;
11816 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011817
Ville Syrjälä78108b72016-05-27 20:59:19 +030011818 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011819
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011820 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011821
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011822 /* we keep both pipes enabled on 830 */
11823 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011824 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011825
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011826 I915_STATE_WARN(new_crtc_state->active != active,
11827 "crtc active state doesn't match with hw state "
11828 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011829
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011830 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11831 "transitional active state does not match atomic hw state "
11832 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011833
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011834 for_each_encoder_on_crtc(dev, crtc, encoder) {
11835 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011836
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011837 active = encoder->get_hw_state(encoder, &pipe);
11838 I915_STATE_WARN(active != new_crtc_state->active,
11839 "[ENCODER:%i] active %i with crtc active %i\n",
11840 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011841
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011842 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11843 "Encoder connected to wrong pipe %c\n",
11844 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011845
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011846 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011847 encoder->get_config(encoder, pipe_config);
11848 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011849
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011850 intel_crtc_compute_pixel_rate(pipe_config);
11851
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011852 if (!new_crtc_state->active)
11853 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011854
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011855 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011856
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011857 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011858 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011859 pipe_config, false)) {
11860 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11861 intel_dump_pipe_config(intel_crtc, pipe_config,
11862 "[hw state]");
11863 intel_dump_pipe_config(intel_crtc, sw_config,
11864 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011865 }
11866}
11867
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011868static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020011869intel_verify_planes(struct intel_atomic_state *state)
11870{
11871 struct intel_plane *plane;
11872 const struct intel_plane_state *plane_state;
11873 int i;
11874
11875 for_each_new_intel_plane_in_state(state, plane,
11876 plane_state, i)
11877 assert_plane(plane, plane_state->base.visible);
11878}
11879
11880static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011881verify_single_dpll_state(struct drm_i915_private *dev_priv,
11882 struct intel_shared_dpll *pll,
11883 struct drm_crtc *crtc,
11884 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011885{
11886 struct intel_dpll_hw_state dpll_hw_state;
Ville Syrjälä40560e22018-06-26 22:47:11 +030011887 unsigned int crtc_mask;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011888 bool active;
11889
11890 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11891
Lucas De Marchi72f775f2018-03-20 15:06:34 -070011892 DRM_DEBUG_KMS("%s\n", pll->info->name);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011893
Lucas De Marchiee1398b2018-03-20 15:06:33 -070011894 active = pll->info->funcs->get_hw_state(dev_priv, pll, &dpll_hw_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011895
Lucas De Marchi5cd281f2018-03-20 15:06:36 -070011896 if (!(pll->info->flags & INTEL_DPLL_ALWAYS_ON)) {
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011897 I915_STATE_WARN(!pll->on && pll->active_mask,
11898 "pll in active use but not on in sw tracking\n");
11899 I915_STATE_WARN(pll->on && !pll->active_mask,
11900 "pll is on but not used by any active crtc\n");
11901 I915_STATE_WARN(pll->on != active,
11902 "pll on state mismatch (expected %i, found %i)\n",
11903 pll->on, active);
11904 }
11905
11906 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011907 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011908 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011909 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011910
11911 return;
11912 }
11913
Ville Syrjälä40560e22018-06-26 22:47:11 +030011914 crtc_mask = drm_crtc_mask(crtc);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011915
11916 if (new_state->active)
11917 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11918 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11919 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11920 else
11921 I915_STATE_WARN(pll->active_mask & crtc_mask,
11922 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11923 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11924
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011925 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011926 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011927 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011928
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011929 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011930 &dpll_hw_state,
11931 sizeof(dpll_hw_state)),
11932 "pll hw state mismatch\n");
11933}
11934
11935static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011936verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11937 struct drm_crtc_state *old_crtc_state,
11938 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011939{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011940 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011941 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11942 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11943
11944 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011945 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011946
11947 if (old_state->shared_dpll &&
11948 old_state->shared_dpll != new_state->shared_dpll) {
Ville Syrjälä40560e22018-06-26 22:47:11 +030011949 unsigned int crtc_mask = drm_crtc_mask(crtc);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011950 struct intel_shared_dpll *pll = old_state->shared_dpll;
11951
11952 I915_STATE_WARN(pll->active_mask & crtc_mask,
11953 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11954 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011955 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011956 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11957 pipe_name(drm_crtc_index(crtc)));
11958 }
11959}
11960
11961static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011962intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011963 struct drm_atomic_state *state,
11964 struct drm_crtc_state *old_state,
11965 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011966{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011967 if (!needs_modeset(new_state) &&
11968 !to_intel_crtc_state(new_state)->update_pipe)
11969 return;
11970
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011971 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011972 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011973 verify_crtc_state(crtc, old_state, new_state);
11974 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011975}
11976
11977static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011978verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011979{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011980 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011981 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011982
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011983 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011984 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011985}
Daniel Vetter53589012013-06-05 13:34:16 +020011986
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011987static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011988intel_modeset_verify_disabled(struct drm_device *dev,
11989 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011990{
Daniel Vetter86b04262017-03-01 10:52:26 +010011991 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011992 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011993 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011994}
11995
Ville Syrjälä80715b22014-05-15 20:23:23 +030011996static void update_scanline_offset(struct intel_crtc *crtc)
11997{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011998 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011999
12000 /*
12001 * The scanline counter increments at the leading edge of hsync.
12002 *
12003 * On most platforms it starts counting from vtotal-1 on the
12004 * first active line. That means the scanline counter value is
12005 * always one less than what we would expect. Ie. just after
12006 * start of vblank, which also occurs at start of hsync (on the
12007 * last active line), the scanline counter will read vblank_start-1.
12008 *
12009 * On gen2 the scanline counter starts counting from 1 instead
12010 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12011 * to keep the value positive), instead of adding one.
12012 *
12013 * On HSW+ the behaviour of the scanline counter depends on the output
12014 * type. For DP ports it behaves like most other platforms, but on HDMI
12015 * there's an extra 1 line difference. So we need to add two instead of
12016 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020012017 *
12018 * On VLV/CHV DSI the scanline counter would appear to increment
12019 * approx. 1/3 of a scanline before start of vblank. Unfortunately
12020 * that means we can't tell whether we're in vblank or not while
12021 * we're on that particular line. We must still set scanline_offset
12022 * to 1 so that the vblank timestamps come out correct when we query
12023 * the scanline counter from within the vblank interrupt handler.
12024 * However if queried just before the start of vblank we'll get an
12025 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030012026 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012027 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012028 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012029 int vtotal;
12030
Ville Syrjälä124abe02015-09-08 13:40:45 +030012031 vtotal = adjusted_mode->crtc_vtotal;
12032 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012033 vtotal /= 2;
12034
12035 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012036 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012037 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012038 crtc->scanline_offset = 2;
12039 } else
12040 crtc->scanline_offset = 1;
12041}
12042
Maarten Lankhorstad421372015-06-15 12:33:42 +020012043static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012044{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012045 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012046 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012047 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012048 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012049 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012050
12051 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012052 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012053
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012054 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012056 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012057 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012058
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012059 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012060 continue;
12061
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012062 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012063
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012064 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012065 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012066
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012067 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012068 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012069}
12070
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012071/*
12072 * This implements the workaround described in the "notes" section of the mode
12073 * set sequence documentation. When going from no pipes or single pipe to
12074 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12075 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12076 */
12077static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12078{
12079 struct drm_crtc_state *crtc_state;
12080 struct intel_crtc *intel_crtc;
12081 struct drm_crtc *crtc;
12082 struct intel_crtc_state *first_crtc_state = NULL;
12083 struct intel_crtc_state *other_crtc_state = NULL;
12084 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12085 int i;
12086
12087 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012088 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012089 intel_crtc = to_intel_crtc(crtc);
12090
12091 if (!crtc_state->active || !needs_modeset(crtc_state))
12092 continue;
12093
12094 if (first_crtc_state) {
12095 other_crtc_state = to_intel_crtc_state(crtc_state);
12096 break;
12097 } else {
12098 first_crtc_state = to_intel_crtc_state(crtc_state);
12099 first_pipe = intel_crtc->pipe;
12100 }
12101 }
12102
12103 /* No workaround needed? */
12104 if (!first_crtc_state)
12105 return 0;
12106
12107 /* w/a possibly needed, check how many crtc's are already enabled. */
12108 for_each_intel_crtc(state->dev, intel_crtc) {
12109 struct intel_crtc_state *pipe_config;
12110
12111 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12112 if (IS_ERR(pipe_config))
12113 return PTR_ERR(pipe_config);
12114
12115 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12116
12117 if (!pipe_config->base.active ||
12118 needs_modeset(&pipe_config->base))
12119 continue;
12120
12121 /* 2 or more enabled crtcs means no need for w/a */
12122 if (enabled_pipe != INVALID_PIPE)
12123 return 0;
12124
12125 enabled_pipe = intel_crtc->pipe;
12126 }
12127
12128 if (enabled_pipe != INVALID_PIPE)
12129 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12130 else if (other_crtc_state)
12131 other_crtc_state->hsw_workaround_pipe = first_pipe;
12132
12133 return 0;
12134}
12135
Ville Syrjälä8d965612016-11-14 18:35:10 +020012136static int intel_lock_all_pipes(struct drm_atomic_state *state)
12137{
12138 struct drm_crtc *crtc;
12139
12140 /* Add all pipes to the state */
12141 for_each_crtc(state->dev, crtc) {
12142 struct drm_crtc_state *crtc_state;
12143
12144 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12145 if (IS_ERR(crtc_state))
12146 return PTR_ERR(crtc_state);
12147 }
12148
12149 return 0;
12150}
12151
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012152static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12153{
12154 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012155
Ville Syrjälä8d965612016-11-14 18:35:10 +020012156 /*
12157 * Add all pipes to the state, and force
12158 * a modeset on all the active ones.
12159 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012160 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012161 struct drm_crtc_state *crtc_state;
12162 int ret;
12163
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012164 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12165 if (IS_ERR(crtc_state))
12166 return PTR_ERR(crtc_state);
12167
12168 if (!crtc_state->active || needs_modeset(crtc_state))
12169 continue;
12170
12171 crtc_state->mode_changed = true;
12172
12173 ret = drm_atomic_add_affected_connectors(state, crtc);
12174 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012175 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012176
12177 ret = drm_atomic_add_affected_planes(state, crtc);
12178 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012179 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012180 }
12181
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012182 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012183}
12184
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012185static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012186{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012187 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012188 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012189 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012190 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012191 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012192
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012193 if (!check_digital_port_conflicts(state)) {
12194 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12195 return -EINVAL;
12196 }
12197
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012198 intel_state->modeset = true;
12199 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012200 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12201 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012202
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012203 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12204 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012205 intel_state->active_crtcs |= 1 << i;
12206 else
12207 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012208
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012209 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012210 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012211 }
12212
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012213 /*
12214 * See if the config requires any additional preparation, e.g.
12215 * to adjust global state with pipes off. We need to do this
12216 * here so we can get the modeset_pipe updated config for the new
12217 * mode set on this crtc. For other crtcs we need to use the
12218 * adjusted_mode bits in the crtc directly.
12219 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012220 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012221 ret = dev_priv->display.modeset_calc_cdclk(state);
12222 if (ret < 0)
12223 return ret;
12224
Ville Syrjälä8d965612016-11-14 18:35:10 +020012225 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012226 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012227 * holding all the crtc locks, even if we don't end up
12228 * touching the hardware
12229 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012230 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
12231 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012232 ret = intel_lock_all_pipes(state);
12233 if (ret < 0)
12234 return ret;
12235 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012236
Ville Syrjälä8d965612016-11-14 18:35:10 +020012237 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012238 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
12239 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012240 ret = intel_modeset_all_pipes(state);
12241 if (ret < 0)
12242 return ret;
12243 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012244
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012245 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12246 intel_state->cdclk.logical.cdclk,
12247 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012248 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
12249 intel_state->cdclk.logical.voltage_level,
12250 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012251 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012252 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012253 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012254
Maarten Lankhorstad421372015-06-15 12:33:42 +020012255 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012256
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012257 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012258 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012259
Maarten Lankhorstad421372015-06-15 12:33:42 +020012260 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012261}
12262
Matt Roperaa363132015-09-24 15:53:18 -070012263/*
12264 * Handle calculation of various watermark data at the end of the atomic check
12265 * phase. The code here should be run after the per-crtc and per-plane 'check'
12266 * handlers to ensure that all derived state has been updated.
12267 */
Matt Roper55994c22016-05-12 07:06:08 -070012268static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012269{
12270 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012271 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012272
12273 /* Is there platform-specific watermark information to calculate? */
12274 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012275 return dev_priv->display.compute_global_watermarks(state);
12276
12277 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012278}
12279
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012280/**
12281 * intel_atomic_check - validate state object
12282 * @dev: drm device
12283 * @state: state to validate
12284 */
12285static int intel_atomic_check(struct drm_device *dev,
12286 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012287{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012288 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012289 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012290 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012291 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012292 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012293 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012294
Maarten Lankhorst8c58f732018-02-21 10:28:08 +010012295 /* Catch I915_MODE_FLAG_INHERITED */
12296 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
12297 crtc_state, i) {
12298 if (crtc_state->mode.private_flags !=
12299 old_crtc_state->mode.private_flags)
12300 crtc_state->mode_changed = true;
12301 }
12302
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012303 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012304 if (ret)
12305 return ret;
12306
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012307 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012308 struct intel_crtc_state *pipe_config =
12309 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012310
Daniel Vetter26495482015-07-15 14:15:52 +020012311 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012312 continue;
12313
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012314 if (!crtc_state->enable) {
12315 any_ms = true;
12316 continue;
12317 }
12318
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012319 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012320 if (ret) {
12321 intel_dump_pipe_config(to_intel_crtc(crtc),
12322 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012323 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012324 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012325
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012326 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012327 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012328 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012329 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012330 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012331 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012332 }
12333
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012334 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012335 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012336
Daniel Vetter26495482015-07-15 14:15:52 +020012337 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12338 needs_modeset(crtc_state) ?
12339 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012340 }
12341
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012342 if (any_ms) {
12343 ret = intel_modeset_checks(state);
12344
12345 if (ret)
12346 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012347 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012348 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012349 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012350
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012351 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012352 if (ret)
12353 return ret;
12354
Ville Syrjälädd576022017-11-17 21:19:14 +020012355 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012356 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012357}
12358
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012359static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012360 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012361{
Chris Wilsonfd700752017-07-26 17:00:36 +010012362 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012363}
12364
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012365u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12366{
12367 struct drm_device *dev = crtc->base.dev;
12368
12369 if (!dev->max_vblank_count)
Dhinakaran Pandiyan734cbbf2018-02-02 21:12:54 -080012370 return (u32)drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012371
12372 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12373}
12374
Lyude896e5bb2016-08-24 07:48:09 +020012375static void intel_update_crtc(struct drm_crtc *crtc,
12376 struct drm_atomic_state *state,
12377 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012378 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012379{
12380 struct drm_device *dev = crtc->dev;
12381 struct drm_i915_private *dev_priv = to_i915(dev);
12382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012383 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12384 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012385 struct intel_plane_state *new_plane_state =
12386 intel_atomic_get_new_plane_state(to_intel_atomic_state(state),
12387 to_intel_plane(crtc->primary));
Lyude896e5bb2016-08-24 07:48:09 +020012388
12389 if (modeset) {
12390 update_scanline_offset(intel_crtc);
12391 dev_priv->display.crtc_enable(pipe_config, state);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012392
12393 /* vblanks work again, re-enable pipe CRC. */
12394 intel_crtc_enable_pipe_crc(intel_crtc);
Lyude896e5bb2016-08-24 07:48:09 +020012395 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012396 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12397 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012398 }
12399
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012400 if (new_plane_state)
12401 intel_fbc_enable(intel_crtc, pipe_config, new_plane_state);
Lyude896e5bb2016-08-24 07:48:09 +020012402
12403 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012404}
12405
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012406static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012407{
12408 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012409 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012410 int i;
12411
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012412 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12413 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012414 continue;
12415
12416 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012417 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012418 }
12419}
12420
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012421static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012422{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012423 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012424 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12425 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012426 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012427 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012428 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012429 unsigned int updated = 0;
12430 bool progress;
12431 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012432 int i;
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012433 u8 hw_enabled_slices = dev_priv->wm.skl_hw.ddb.enabled_slices;
12434 u8 required_slices = intel_state->wm_results.ddb.enabled_slices;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012435
12436 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12437
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012438 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012439 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012440 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012441 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012442
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012443 /* If 2nd DBuf slice required, enable it here */
12444 if (INTEL_GEN(dev_priv) >= 11 && required_slices > hw_enabled_slices)
12445 icl_dbuf_slices_update(dev_priv, required_slices);
12446
Lyude27082492016-08-24 07:48:10 +020012447 /*
12448 * Whenever the number of active pipes changes, we need to make sure we
12449 * update the pipes in the right order so that their ddb allocations
12450 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12451 * cause pipe underruns and other bad stuff.
12452 */
12453 do {
Lyude27082492016-08-24 07:48:10 +020012454 progress = false;
12455
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012456 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012457 bool vbl_wait = false;
12458 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012459
12460 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012461 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012462 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012463
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012464 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012465 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012466
Mika Kahola2b685042017-10-10 13:17:03 +030012467 if (skl_ddb_allocation_overlaps(dev_priv,
12468 entries,
12469 &cstate->wm.skl.ddb,
12470 i))
Lyude27082492016-08-24 07:48:10 +020012471 continue;
12472
12473 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012474 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012475
12476 /*
12477 * If this is an already active pipe, it's DDB changed,
12478 * and this isn't the last pipe that needs updating
12479 * then we need to wait for a vblank to pass for the
12480 * new ddb allocation to take effect.
12481 */
Lyudece0ba282016-09-15 10:46:35 -040012482 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012483 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012484 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012485 intel_state->wm_results.dirty_pipes != updated)
12486 vbl_wait = true;
12487
12488 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012489 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012490
12491 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012492 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012493
12494 progress = true;
12495 }
12496 } while (progress);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012497
12498 /* If 2nd DBuf slice is no more required disable it */
12499 if (INTEL_GEN(dev_priv) >= 11 && required_slices < hw_enabled_slices)
12500 icl_dbuf_slices_update(dev_priv, required_slices);
Lyude27082492016-08-24 07:48:10 +020012501}
12502
Chris Wilsonba318c62017-02-02 20:47:41 +000012503static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12504{
12505 struct intel_atomic_state *state, *next;
12506 struct llist_node *freed;
12507
12508 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12509 llist_for_each_entry_safe(state, next, freed, freed)
12510 drm_atomic_state_put(&state->base);
12511}
12512
12513static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12514{
12515 struct drm_i915_private *dev_priv =
12516 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12517
12518 intel_atomic_helper_free_state(dev_priv);
12519}
12520
Daniel Vetter9db529a2017-08-08 10:08:28 +020012521static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12522{
12523 struct wait_queue_entry wait_fence, wait_reset;
12524 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12525
12526 init_wait_entry(&wait_fence, 0);
12527 init_wait_entry(&wait_reset, 0);
12528 for (;;) {
12529 prepare_to_wait(&intel_state->commit_ready.wait,
12530 &wait_fence, TASK_UNINTERRUPTIBLE);
12531 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12532 &wait_reset, TASK_UNINTERRUPTIBLE);
12533
12534
12535 if (i915_sw_fence_done(&intel_state->commit_ready)
12536 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12537 break;
12538
12539 schedule();
12540 }
12541 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12542 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12543}
12544
Daniel Vetter94f05022016-06-14 18:01:00 +020012545static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012546{
Daniel Vetter94f05022016-06-14 18:01:00 +020012547 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012548 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012549 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012550 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012551 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012552 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012553 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012554 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012555
Daniel Vetter9db529a2017-08-08 10:08:28 +020012556 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012557
Daniel Vetterea0000f2016-06-13 16:13:46 +020012558 drm_atomic_helper_wait_for_dependencies(state);
12559
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012560 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012561 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012562
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012563 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12565
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012566 if (needs_modeset(new_crtc_state) ||
12567 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012568
12569 put_domains[to_intel_crtc(crtc)->pipe] =
12570 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012571 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012572 }
12573
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012574 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012575 continue;
12576
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012577 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12578 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012579
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012580 if (old_crtc_state->active) {
12581 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012582
12583 /*
12584 * We need to disable pipe CRC before disabling the pipe,
12585 * or we race against vblank off.
12586 */
12587 intel_crtc_disable_pipe_crc(intel_crtc);
12588
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012589 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012590 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012591 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012592 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012593
12594 /*
12595 * Underruns don't always raise
12596 * interrupts, so check manually.
12597 */
12598 intel_check_cpu_fifo_underruns(dev_priv);
12599 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012600
Ville Syrjälä21794812017-08-23 18:22:26 +030012601 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012602 /*
12603 * Make sure we don't call initial_watermarks
12604 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012605 *
12606 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012607 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012608 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012609 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012610 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012611 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012612 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012613 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012614
Daniel Vetter7a1530d72017-12-07 15:32:02 +010012615 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
12616 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
12617 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012618
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012619 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012620 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012621
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012622 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012623
Lyude656d1b82016-08-17 15:55:54 -040012624 /*
12625 * SKL workaround: bspec recommends we disable the SAGV when we
12626 * have more then one pipe enabled
12627 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012628 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012629 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012630
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012631 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012632 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012633
Lyude896e5bb2016-08-24 07:48:09 +020012634 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012635 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12636 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012637
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012638 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012639 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012640 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012641 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012642 spin_unlock_irq(&dev->event_lock);
12643
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012644 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012645 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012646 }
12647
Lyude896e5bb2016-08-24 07:48:09 +020012648 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012649 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012650
Daniel Vetter94f05022016-06-14 18:01:00 +020012651 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12652 * already, but still need the state for the delayed optimization. To
12653 * fix this:
12654 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12655 * - schedule that vblank worker _before_ calling hw_done
12656 * - at the start of commit_tail, cancel it _synchrously
12657 * - switch over to the vblank wait helper in the core after that since
12658 * we don't need out special handling any more.
12659 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012660 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012661
12662 /*
12663 * Now that the vblank has passed, we can go ahead and program the
12664 * optimal watermarks on platforms that need two-step watermark
12665 * programming.
12666 *
12667 * TODO: Move this (and other cleanup) to an async worker eventually.
12668 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012669 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12670 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012671
12672 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012673 dev_priv->display.optimize_watermarks(intel_state,
12674 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012675 }
12676
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012677 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012678 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12679
12680 if (put_domains[i])
12681 modeset_put_power_domains(dev_priv, put_domains[i]);
12682
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012683 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012684 }
12685
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012686 if (intel_state->modeset)
12687 intel_verify_planes(intel_state);
12688
Paulo Zanoni56feca92016-09-22 18:00:28 -030012689 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012690 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012691
Daniel Vetter94f05022016-06-14 18:01:00 +020012692 drm_atomic_helper_commit_hw_done(state);
12693
Chris Wilsond5553c02017-05-04 12:55:08 +010012694 if (intel_state->modeset) {
12695 /* As one of the primary mmio accessors, KMS has a high
12696 * likelihood of triggering bugs in unclaimed access. After we
12697 * finish modesetting, see if an error has been flagged, and if
12698 * so enable debugging for the next modeset - and hope we catch
12699 * the culprit.
12700 */
12701 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012702 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012703 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012704
Daniel Vetter5a21b662016-05-24 17:13:53 +020012705 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012706
Daniel Vetterea0000f2016-06-13 16:13:46 +020012707 drm_atomic_helper_commit_cleanup_done(state);
12708
Chris Wilson08536952016-10-14 13:18:18 +010012709 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012710
Chris Wilsonba318c62017-02-02 20:47:41 +000012711 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012712}
12713
12714static void intel_atomic_commit_work(struct work_struct *work)
12715{
Chris Wilsonc004a902016-10-28 13:58:45 +010012716 struct drm_atomic_state *state =
12717 container_of(work, struct drm_atomic_state, commit_work);
12718
Daniel Vetter94f05022016-06-14 18:01:00 +020012719 intel_atomic_commit_tail(state);
12720}
12721
Chris Wilsonc004a902016-10-28 13:58:45 +010012722static int __i915_sw_fence_call
12723intel_atomic_commit_ready(struct i915_sw_fence *fence,
12724 enum i915_sw_fence_notify notify)
12725{
12726 struct intel_atomic_state *state =
12727 container_of(fence, struct intel_atomic_state, commit_ready);
12728
12729 switch (notify) {
12730 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012731 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012732 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012733 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012734 {
12735 struct intel_atomic_helper *helper =
12736 &to_i915(state->base.dev)->atomic_helper;
12737
12738 if (llist_add(&state->freed, &helper->free_list))
12739 schedule_work(&helper->free_work);
12740 break;
12741 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012742 }
12743
12744 return NOTIFY_DONE;
12745}
12746
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012747static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12748{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012749 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012750 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012751 int i;
12752
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012753 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012754 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012755 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012756 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012757}
12758
Daniel Vetter94f05022016-06-14 18:01:00 +020012759/**
12760 * intel_atomic_commit - commit validated state object
12761 * @dev: DRM device
12762 * @state: the top-level driver state object
12763 * @nonblock: nonblocking commit
12764 *
12765 * This function commits a top-level state object that has been validated
12766 * with drm_atomic_helper_check().
12767 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012768 * RETURNS
12769 * Zero for success or -errno.
12770 */
12771static int intel_atomic_commit(struct drm_device *dev,
12772 struct drm_atomic_state *state,
12773 bool nonblock)
12774{
12775 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012776 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012777 int ret = 0;
12778
Chris Wilsonc004a902016-10-28 13:58:45 +010012779 drm_atomic_state_get(state);
12780 i915_sw_fence_init(&intel_state->commit_ready,
12781 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012782
Ville Syrjälä440df932017-03-29 17:21:23 +030012783 /*
12784 * The intel_legacy_cursor_update() fast path takes care
12785 * of avoiding the vblank waits for simple cursor
12786 * movement and flips. For cursor on/off and size changes,
12787 * we want to perform the vblank waits so that watermark
12788 * updates happen during the correct frames. Gen9+ have
12789 * double buffered watermarks and so shouldn't need this.
12790 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012791 * Unset state->legacy_cursor_update before the call to
12792 * drm_atomic_helper_setup_commit() because otherwise
12793 * drm_atomic_helper_wait_for_flip_done() is a noop and
12794 * we get FIFO underruns because we didn't wait
12795 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012796 *
12797 * FIXME doing watermarks and fb cleanup from a vblank worker
12798 * (assuming we had any) would solve these problems.
12799 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012800 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12801 struct intel_crtc_state *new_crtc_state;
12802 struct intel_crtc *crtc;
12803 int i;
12804
12805 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12806 if (new_crtc_state->wm.need_postvbl_update ||
12807 new_crtc_state->update_wm_post)
12808 state->legacy_cursor_update = false;
12809 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012810
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012811 ret = intel_atomic_prepare_commit(dev, state);
12812 if (ret) {
12813 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12814 i915_sw_fence_commit(&intel_state->commit_ready);
12815 return ret;
12816 }
12817
12818 ret = drm_atomic_helper_setup_commit(state, nonblock);
12819 if (!ret)
12820 ret = drm_atomic_helper_swap_state(state, true);
12821
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012822 if (ret) {
12823 i915_sw_fence_commit(&intel_state->commit_ready);
12824
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012825 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012826 return ret;
12827 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012828 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012829 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012830 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012831
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012832 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012833 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12834 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012835 memcpy(dev_priv->min_voltage_level,
12836 intel_state->min_voltage_level,
12837 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012838 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012839 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12840 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012841 }
12842
Chris Wilson08536952016-10-14 13:18:18 +010012843 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012844 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012845
12846 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012847 if (nonblock && intel_state->modeset) {
12848 queue_work(dev_priv->modeset_wq, &state->commit_work);
12849 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020012850 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012851 } else {
12852 if (intel_state->modeset)
12853 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020012854 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012855 }
Mika Kuoppala75714942015-12-16 09:26:48 +020012856
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012857 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012858}
12859
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012860static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012861 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012862 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012863 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012864 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012865 .atomic_duplicate_state = intel_crtc_duplicate_state,
12866 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012867 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012868};
12869
Chris Wilson74d290f2017-08-17 13:37:06 +010012870struct wait_rps_boost {
12871 struct wait_queue_entry wait;
12872
12873 struct drm_crtc *crtc;
Chris Wilsone61e0f52018-02-21 09:56:36 +000012874 struct i915_request *request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012875};
12876
12877static int do_rps_boost(struct wait_queue_entry *_wait,
12878 unsigned mode, int sync, void *key)
12879{
12880 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
Chris Wilsone61e0f52018-02-21 09:56:36 +000012881 struct i915_request *rq = wait->request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012882
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012883 /*
12884 * If we missed the vblank, but the request is already running it
12885 * is reasonable to assume that it will complete before the next
12886 * vblank without our intervention, so leave RPS alone.
12887 */
Chris Wilsone61e0f52018-02-21 09:56:36 +000012888 if (!i915_request_started(rq))
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012889 gen6_rps_boost(rq, NULL);
Chris Wilsone61e0f52018-02-21 09:56:36 +000012890 i915_request_put(rq);
Chris Wilson74d290f2017-08-17 13:37:06 +010012891
12892 drm_crtc_vblank_put(wait->crtc);
12893
12894 list_del(&wait->wait.entry);
12895 kfree(wait);
12896 return 1;
12897}
12898
12899static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12900 struct dma_fence *fence)
12901{
12902 struct wait_rps_boost *wait;
12903
12904 if (!dma_fence_is_i915(fence))
12905 return;
12906
12907 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12908 return;
12909
12910 if (drm_crtc_vblank_get(crtc))
12911 return;
12912
12913 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12914 if (!wait) {
12915 drm_crtc_vblank_put(crtc);
12916 return;
12917 }
12918
12919 wait->request = to_request(dma_fence_get(fence));
12920 wait->crtc = crtc;
12921
12922 wait->wait.func = do_rps_boost;
12923 wait->wait.flags = 0;
12924
12925 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12926}
12927
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012928static int intel_plane_pin_fb(struct intel_plane_state *plane_state)
12929{
12930 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
12931 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
12932 struct drm_framebuffer *fb = plane_state->base.fb;
12933 struct i915_vma *vma;
12934
12935 if (plane->id == PLANE_CURSOR &&
12936 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12937 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12938 const int align = intel_cursor_alignment(dev_priv);
12939
12940 return i915_gem_object_attach_phys(obj, align);
12941 }
12942
12943 vma = intel_pin_and_fence_fb_obj(fb,
12944 plane_state->base.rotation,
12945 intel_plane_uses_fence(plane_state),
12946 &plane_state->flags);
12947 if (IS_ERR(vma))
12948 return PTR_ERR(vma);
12949
12950 plane_state->vma = vma;
12951
12952 return 0;
12953}
12954
12955static void intel_plane_unpin_fb(struct intel_plane_state *old_plane_state)
12956{
12957 struct i915_vma *vma;
12958
12959 vma = fetch_and_zero(&old_plane_state->vma);
12960 if (vma)
12961 intel_unpin_fb_vma(vma, old_plane_state->flags);
12962}
12963
Chris Wilsonb7268c52018-04-18 19:40:52 +010012964static void fb_obj_bump_render_priority(struct drm_i915_gem_object *obj)
12965{
12966 struct i915_sched_attr attr = {
12967 .priority = I915_PRIORITY_DISPLAY,
12968 };
12969
12970 i915_gem_object_wait_priority(obj, 0, &attr);
12971}
12972
Matt Roper6beb8c232014-12-01 15:40:14 -080012973/**
12974 * intel_prepare_plane_fb - Prepare fb for usage on plane
12975 * @plane: drm plane to prepare for
Chris Wilsonc38c1452018-02-14 13:49:22 +000012976 * @new_state: the plane state being prepared
Matt Roper6beb8c232014-12-01 15:40:14 -080012977 *
12978 * Prepares a framebuffer for usage on a display plane. Generally this
12979 * involves pinning the underlying object and updating the frontbuffer tracking
12980 * bits. Some older platforms need special physical address handling for
12981 * cursor planes.
12982 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012983 * Must be called with struct_mutex held.
12984 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012985 * Returns 0 on success, negative error code on failure.
12986 */
12987int
12988intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012989 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012990{
Chris Wilsonc004a902016-10-28 13:58:45 +010012991 struct intel_atomic_state *intel_state =
12992 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012993 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012994 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012995 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012996 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012997 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012998
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012999 if (old_obj) {
13000 struct drm_crtc_state *crtc_state =
Maarten Lankhorst8b694492018-04-09 14:46:55 +020013001 drm_atomic_get_new_crtc_state(new_state->state,
13002 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013003
13004 /* Big Hammer, we also need to ensure that any pending
13005 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13006 * current scanout is retired before unpinning the old
13007 * framebuffer. Note that we rely on userspace rendering
13008 * into the buffer attached to the pipe they are waiting
13009 * on. If not, userspace generates a GPU hang with IPEHR
13010 * point to the MI_WAIT_FOR_EVENT.
13011 *
13012 * This should only fail upon a hung GPU, in which case we
13013 * can safely continue.
13014 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013015 if (needs_modeset(crtc_state)) {
13016 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13017 old_obj->resv, NULL,
13018 false, 0,
13019 GFP_KERNEL);
13020 if (ret < 0)
13021 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013022 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013023 }
13024
Chris Wilsonc004a902016-10-28 13:58:45 +010013025 if (new_state->fence) { /* explicit fencing */
13026 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13027 new_state->fence,
13028 I915_FENCE_TIMEOUT,
13029 GFP_KERNEL);
13030 if (ret < 0)
13031 return ret;
13032 }
13033
Chris Wilsonc37efb92016-06-17 08:28:47 +010013034 if (!obj)
13035 return 0;
13036
Chris Wilson4d3088c2017-07-26 17:00:38 +010013037 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013038 if (ret)
13039 return ret;
13040
Chris Wilson4d3088c2017-07-26 17:00:38 +010013041 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13042 if (ret) {
13043 i915_gem_object_unpin_pages(obj);
13044 return ret;
13045 }
13046
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013047 ret = intel_plane_pin_fb(to_intel_plane_state(new_state));
Chris Wilsonfd700752017-07-26 17:00:36 +010013048
Chris Wilsonb7268c52018-04-18 19:40:52 +010013049 fb_obj_bump_render_priority(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013050
13051 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010013052 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013053 if (ret)
13054 return ret;
13055
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013056 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
13057
Chris Wilsonc004a902016-10-28 13:58:45 +010013058 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010013059 struct dma_fence *fence;
13060
Chris Wilsonc004a902016-10-28 13:58:45 +010013061 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13062 obj->resv, NULL,
13063 false, I915_FENCE_TIMEOUT,
13064 GFP_KERNEL);
13065 if (ret < 0)
13066 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010013067
13068 fence = reservation_object_get_excl_rcu(obj->resv);
13069 if (fence) {
13070 add_rps_boost_after_vblank(new_state->crtc, fence);
13071 dma_fence_put(fence);
13072 }
13073 } else {
13074 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010013075 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013076
Chris Wilsond07f0e52016-10-28 13:58:44 +010013077 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013078}
13079
Matt Roper38f3ce32014-12-02 07:45:25 -080013080/**
13081 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13082 * @plane: drm plane to clean up for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013083 * @old_state: the state from the previous modeset
Matt Roper38f3ce32014-12-02 07:45:25 -080013084 *
13085 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013086 *
13087 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013088 */
13089void
13090intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013091 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013092{
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013093 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper38f3ce32014-12-02 07:45:25 -080013094
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013095 /* Should only be called after a successful intel_prepare_plane_fb()! */
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013096 mutex_lock(&dev_priv->drm.struct_mutex);
13097 intel_plane_unpin_fb(to_intel_plane_state(old_state));
13098 mutex_unlock(&dev_priv->drm.struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013099}
13100
Chandra Konduru6156a452015-04-27 13:48:39 -070013101int
Chandra Konduru77224cd2018-04-09 09:11:13 +053013102skl_max_scale(struct intel_crtc *intel_crtc,
13103 struct intel_crtc_state *crtc_state,
13104 uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -070013105{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013106 struct drm_i915_private *dev_priv;
Chandra Konduru77224cd2018-04-09 09:11:13 +053013107 int max_scale, mult;
13108 int crtc_clock, max_dotclk, tmpclk1, tmpclk2;
Chandra Konduru6156a452015-04-27 13:48:39 -070013109
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013110 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013111 return DRM_PLANE_HELPER_NO_SCALING;
13112
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013113 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013114
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013115 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13116 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13117
Rodrigo Vivi43037c82017-10-03 15:31:42 -070013118 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013119 max_dotclk *= 2;
13120
13121 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013122 return DRM_PLANE_HELPER_NO_SCALING;
13123
13124 /*
13125 * skl max scale is lower of:
13126 * close to 3 but not 3, -1 is for that purpose
13127 * or
13128 * cdclk/crtc_clock
13129 */
Chandra Konduru77224cd2018-04-09 09:11:13 +053013130 mult = pixel_format == DRM_FORMAT_NV12 ? 2 : 3;
13131 tmpclk1 = (1 << 16) * mult - 1;
13132 tmpclk2 = (1 << 8) * ((max_dotclk << 8) / crtc_clock);
13133 max_scale = min(tmpclk1, tmpclk2);
Chandra Konduru6156a452015-04-27 13:48:39 -070013134
13135 return max_scale;
13136}
13137
Matt Roper465c1202014-05-29 08:06:54 -070013138static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013139intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013140 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013141 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013142{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013143 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013144 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013145 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013146 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13147 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013148 int ret;
Chandra Konduru77224cd2018-04-09 09:11:13 +053013149 uint32_t pixel_format = 0;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013150
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013151 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013152 /* use scaler when colorkey is not required */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +020013153 if (!state->ckey.flags) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013154 min_scale = 1;
Chandra Konduru77224cd2018-04-09 09:11:13 +053013155 if (state->base.fb)
13156 pixel_format = state->base.fb->format->format;
13157 max_scale = skl_max_scale(to_intel_crtc(crtc),
13158 crtc_state, pixel_format);
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013159 }
Sonika Jindald8106362015-04-10 14:37:28 +053013160 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013161 }
Sonika Jindald8106362015-04-10 14:37:28 +053013162
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020013163 ret = drm_atomic_helper_check_plane_state(&state->base,
13164 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020013165 min_scale, max_scale,
13166 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013167 if (ret)
13168 return ret;
13169
Daniel Vettercc926382016-08-15 10:41:47 +020013170 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013171 return 0;
13172
13173 if (INTEL_GEN(dev_priv) >= 9) {
Imre Deakc322c642018-01-16 13:24:14 +020013174 ret = skl_check_plane_surface(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013175 if (ret)
13176 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013177
13178 state->ctl = skl_plane_ctl(crtc_state, state);
13179 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020013180 ret = i9xx_check_plane_surface(state);
13181 if (ret)
13182 return ret;
13183
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013184 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013185 }
13186
James Ausmus4036c782017-11-13 10:11:28 -080013187 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
13188 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
13189
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013190 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013191}
13192
Daniel Vetter5a21b662016-05-24 17:13:53 +020013193static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13194 struct drm_crtc_state *old_crtc_state)
13195{
13196 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013197 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013199 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013200 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013201 struct intel_atomic_state *old_intel_state =
13202 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013203 struct intel_crtc_state *intel_cstate =
13204 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
13205 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013206
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013207 if (!modeset &&
13208 (intel_cstate->base.color_mgmt_changed ||
13209 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030013210 intel_color_set_csc(&intel_cstate->base);
13211 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013212 }
13213
Daniel Vetter5a21b662016-05-24 17:13:53 +020013214 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013215 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013216
13217 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013218 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013219
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013220 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030013221 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013222 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013223 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013224
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013225out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013226 if (dev_priv->display.atomic_update_watermarks)
13227 dev_priv->display.atomic_update_watermarks(old_intel_state,
13228 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013229}
13230
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013231void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
13232 struct intel_crtc_state *crtc_state)
13233{
13234 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
13235
13236 if (!IS_GEN2(dev_priv))
13237 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
13238
13239 if (crtc_state->has_pch_encoder) {
13240 enum pipe pch_transcoder =
13241 intel_crtc_pch_transcoder(crtc);
13242
13243 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
13244 }
13245}
13246
Daniel Vetter5a21b662016-05-24 17:13:53 +020013247static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13248 struct drm_crtc_state *old_crtc_state)
13249{
13250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013251 struct intel_atomic_state *old_intel_state =
13252 to_intel_atomic_state(old_crtc_state->state);
13253 struct intel_crtc_state *new_crtc_state =
13254 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013255
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013256 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010013257
13258 if (new_crtc_state->update_pipe &&
13259 !needs_modeset(&new_crtc_state->base) &&
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013260 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED)
13261 intel_crtc_arm_fifo_underrun(intel_crtc, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013262}
13263
Matt Ropercf4c7c12014-12-04 10:27:42 -080013264/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013265 * intel_plane_destroy - destroy a plane
13266 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013267 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013268 * Common destruction function for all types of planes (primary, cursor,
13269 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013270 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013271void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013272{
Matt Roper465c1202014-05-29 08:06:54 -070013273 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013274 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013275}
13276
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013277static bool i8xx_plane_format_mod_supported(struct drm_plane *_plane,
13278 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013279{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013280 switch (modifier) {
13281 case DRM_FORMAT_MOD_LINEAR:
13282 case I915_FORMAT_MOD_X_TILED:
13283 break;
13284 default:
13285 return false;
13286 }
13287
Ben Widawsky714244e2017-08-01 09:58:16 -070013288 switch (format) {
13289 case DRM_FORMAT_C8:
13290 case DRM_FORMAT_RGB565:
13291 case DRM_FORMAT_XRGB1555:
13292 case DRM_FORMAT_XRGB8888:
13293 return modifier == DRM_FORMAT_MOD_LINEAR ||
13294 modifier == I915_FORMAT_MOD_X_TILED;
13295 default:
13296 return false;
13297 }
13298}
13299
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013300static bool i965_plane_format_mod_supported(struct drm_plane *_plane,
13301 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013302{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013303 switch (modifier) {
13304 case DRM_FORMAT_MOD_LINEAR:
13305 case I915_FORMAT_MOD_X_TILED:
13306 break;
13307 default:
13308 return false;
13309 }
13310
Ben Widawsky714244e2017-08-01 09:58:16 -070013311 switch (format) {
13312 case DRM_FORMAT_C8:
13313 case DRM_FORMAT_RGB565:
13314 case DRM_FORMAT_XRGB8888:
13315 case DRM_FORMAT_XBGR8888:
13316 case DRM_FORMAT_XRGB2101010:
13317 case DRM_FORMAT_XBGR2101010:
13318 return modifier == DRM_FORMAT_MOD_LINEAR ||
13319 modifier == I915_FORMAT_MOD_X_TILED;
13320 default:
13321 return false;
13322 }
13323}
13324
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013325static bool skl_plane_format_mod_supported(struct drm_plane *_plane,
13326 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013327{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013328 struct intel_plane *plane = to_intel_plane(_plane);
13329
13330 switch (modifier) {
13331 case DRM_FORMAT_MOD_LINEAR:
13332 case I915_FORMAT_MOD_X_TILED:
13333 case I915_FORMAT_MOD_Y_TILED:
13334 case I915_FORMAT_MOD_Yf_TILED:
13335 break;
13336 case I915_FORMAT_MOD_Y_TILED_CCS:
13337 case I915_FORMAT_MOD_Yf_TILED_CCS:
13338 if (!plane->has_ccs)
13339 return false;
13340 break;
13341 default:
13342 return false;
13343 }
13344
Ben Widawsky714244e2017-08-01 09:58:16 -070013345 switch (format) {
13346 case DRM_FORMAT_XRGB8888:
13347 case DRM_FORMAT_XBGR8888:
13348 case DRM_FORMAT_ARGB8888:
13349 case DRM_FORMAT_ABGR8888:
13350 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
13351 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
13352 return true;
13353 /* fall through */
13354 case DRM_FORMAT_RGB565:
13355 case DRM_FORMAT_XRGB2101010:
13356 case DRM_FORMAT_XBGR2101010:
13357 case DRM_FORMAT_YUYV:
13358 case DRM_FORMAT_YVYU:
13359 case DRM_FORMAT_UYVY:
13360 case DRM_FORMAT_VYUY:
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013361 case DRM_FORMAT_NV12:
Ben Widawsky714244e2017-08-01 09:58:16 -070013362 if (modifier == I915_FORMAT_MOD_Yf_TILED)
13363 return true;
13364 /* fall through */
13365 case DRM_FORMAT_C8:
13366 if (modifier == DRM_FORMAT_MOD_LINEAR ||
13367 modifier == I915_FORMAT_MOD_X_TILED ||
13368 modifier == I915_FORMAT_MOD_Y_TILED)
13369 return true;
13370 /* fall through */
13371 default:
13372 return false;
13373 }
13374}
13375
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013376static bool intel_cursor_format_mod_supported(struct drm_plane *_plane,
13377 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013378{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013379 return modifier == DRM_FORMAT_MOD_LINEAR &&
13380 format == DRM_FORMAT_ARGB8888;
Ben Widawsky714244e2017-08-01 09:58:16 -070013381}
13382
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013383static struct drm_plane_funcs skl_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013384 .update_plane = drm_atomic_helper_update_plane,
13385 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013386 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013387 .atomic_get_property = intel_plane_atomic_get_property,
13388 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013389 .atomic_duplicate_state = intel_plane_duplicate_state,
13390 .atomic_destroy_state = intel_plane_destroy_state,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013391 .format_mod_supported = skl_plane_format_mod_supported,
13392};
13393
13394static struct drm_plane_funcs i965_plane_funcs = {
13395 .update_plane = drm_atomic_helper_update_plane,
13396 .disable_plane = drm_atomic_helper_disable_plane,
13397 .destroy = intel_plane_destroy,
13398 .atomic_get_property = intel_plane_atomic_get_property,
13399 .atomic_set_property = intel_plane_atomic_set_property,
13400 .atomic_duplicate_state = intel_plane_duplicate_state,
13401 .atomic_destroy_state = intel_plane_destroy_state,
13402 .format_mod_supported = i965_plane_format_mod_supported,
13403};
13404
13405static struct drm_plane_funcs i8xx_plane_funcs = {
13406 .update_plane = drm_atomic_helper_update_plane,
13407 .disable_plane = drm_atomic_helper_disable_plane,
13408 .destroy = intel_plane_destroy,
13409 .atomic_get_property = intel_plane_atomic_get_property,
13410 .atomic_set_property = intel_plane_atomic_set_property,
13411 .atomic_duplicate_state = intel_plane_duplicate_state,
13412 .atomic_destroy_state = intel_plane_destroy_state,
13413 .format_mod_supported = i8xx_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013414};
13415
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013416static int
13417intel_legacy_cursor_update(struct drm_plane *plane,
13418 struct drm_crtc *crtc,
13419 struct drm_framebuffer *fb,
13420 int crtc_x, int crtc_y,
13421 unsigned int crtc_w, unsigned int crtc_h,
13422 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013423 uint32_t src_w, uint32_t src_h,
13424 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013425{
13426 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13427 int ret;
13428 struct drm_plane_state *old_plane_state, *new_plane_state;
13429 struct intel_plane *intel_plane = to_intel_plane(plane);
13430 struct drm_framebuffer *old_fb;
13431 struct drm_crtc_state *crtc_state = crtc->state;
13432
13433 /*
13434 * When crtc is inactive or there is a modeset pending,
13435 * wait for it to complete in the slowpath
13436 */
13437 if (!crtc_state->active || needs_modeset(crtc_state) ||
13438 to_intel_crtc_state(crtc_state)->update_pipe)
13439 goto slow;
13440
13441 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013442 /*
13443 * Don't do an async update if there is an outstanding commit modifying
13444 * the plane. This prevents our async update's changes from getting
13445 * overridden by a previous synchronous update's state.
13446 */
13447 if (old_plane_state->commit &&
13448 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13449 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013450
13451 /*
13452 * If any parameters change that may affect watermarks,
13453 * take the slowpath. Only changing fb or position should be
13454 * in the fastpath.
13455 */
13456 if (old_plane_state->crtc != crtc ||
13457 old_plane_state->src_w != src_w ||
13458 old_plane_state->src_h != src_h ||
13459 old_plane_state->crtc_w != crtc_w ||
13460 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013461 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013462 goto slow;
13463
13464 new_plane_state = intel_plane_duplicate_state(plane);
13465 if (!new_plane_state)
13466 return -ENOMEM;
13467
13468 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13469
13470 new_plane_state->src_x = src_x;
13471 new_plane_state->src_y = src_y;
13472 new_plane_state->src_w = src_w;
13473 new_plane_state->src_h = src_h;
13474 new_plane_state->crtc_x = crtc_x;
13475 new_plane_state->crtc_y = crtc_y;
13476 new_plane_state->crtc_w = crtc_w;
13477 new_plane_state->crtc_h = crtc_h;
13478
13479 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013480 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13481 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013482 to_intel_plane_state(new_plane_state));
13483 if (ret)
13484 goto out_free;
13485
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013486 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13487 if (ret)
13488 goto out_free;
13489
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013490 ret = intel_plane_pin_fb(to_intel_plane_state(new_plane_state));
13491 if (ret)
13492 goto out_unlock;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013493
Dhinakaran Pandiyana694e222018-03-06 19:34:19 -080013494 intel_fb_obj_flush(intel_fb_obj(fb), ORIGIN_FLIP);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013495
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013496 old_fb = old_plane_state->fb;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013497 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13498 intel_plane->frontbuffer_bit);
13499
13500 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013501 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013502
Ville Syrjälä72259532017-03-02 19:15:05 +020013503 if (plane->state->visible) {
13504 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013505 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013506 to_intel_crtc_state(crtc->state),
13507 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013508 } else {
13509 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013510 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013511 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013512
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013513 intel_plane_unpin_fb(to_intel_plane_state(old_plane_state));
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013514
13515out_unlock:
13516 mutex_unlock(&dev_priv->drm.struct_mutex);
13517out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013518 if (ret)
13519 intel_plane_destroy_state(plane, new_plane_state);
13520 else
13521 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013522 return ret;
13523
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013524slow:
13525 return drm_atomic_helper_update_plane(plane, crtc, fb,
13526 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013527 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013528}
13529
13530static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13531 .update_plane = intel_legacy_cursor_update,
13532 .disable_plane = drm_atomic_helper_disable_plane,
13533 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013534 .atomic_get_property = intel_plane_atomic_get_property,
13535 .atomic_set_property = intel_plane_atomic_set_property,
13536 .atomic_duplicate_state = intel_plane_duplicate_state,
13537 .atomic_destroy_state = intel_plane_destroy_state,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013538 .format_mod_supported = intel_cursor_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013539};
13540
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013541static bool i9xx_plane_has_fbc(struct drm_i915_private *dev_priv,
13542 enum i9xx_plane_id i9xx_plane)
13543{
13544 if (!HAS_FBC(dev_priv))
13545 return false;
13546
13547 if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
13548 return i9xx_plane == PLANE_A; /* tied to pipe A */
13549 else if (IS_IVYBRIDGE(dev_priv))
13550 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B ||
13551 i9xx_plane == PLANE_C;
13552 else if (INTEL_GEN(dev_priv) >= 4)
13553 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B;
13554 else
13555 return i9xx_plane == PLANE_A;
13556}
13557
13558static bool skl_plane_has_fbc(struct drm_i915_private *dev_priv,
13559 enum pipe pipe, enum plane_id plane_id)
13560{
13561 if (!HAS_FBC(dev_priv))
13562 return false;
13563
13564 return pipe == PIPE_A && plane_id == PLANE_PRIMARY;
13565}
13566
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013567bool skl_plane_has_planar(struct drm_i915_private *dev_priv,
13568 enum pipe pipe, enum plane_id plane_id)
13569{
13570 if (plane_id == PLANE_PRIMARY) {
13571 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
13572 return false;
13573 else if ((INTEL_GEN(dev_priv) == 9 && pipe == PIPE_C) &&
13574 !IS_GEMINILAKE(dev_priv))
13575 return false;
13576 } else if (plane_id >= PLANE_SPRITE0) {
13577 if (plane_id == PLANE_CURSOR)
13578 return false;
13579 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) == 10) {
13580 if (plane_id != PLANE_SPRITE0)
13581 return false;
13582 } else {
13583 if (plane_id != PLANE_SPRITE0 || pipe == PIPE_C ||
13584 IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
13585 return false;
13586 }
13587 }
13588 return true;
13589}
13590
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013591static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013592intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013593{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013594 struct intel_plane *primary = NULL;
13595 struct intel_plane_state *state = NULL;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013596 const struct drm_plane_funcs *plane_funcs;
Matt Roper465c1202014-05-29 08:06:54 -070013597 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013598 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013599 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013600 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013601 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013602
13603 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013604 if (!primary) {
13605 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013606 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013607 }
Matt Roper465c1202014-05-29 08:06:54 -070013608
Matt Roper8e7d6882015-01-21 16:35:41 -080013609 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013610 if (!state) {
13611 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013612 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013613 }
13614
Matt Roper8e7d6882015-01-21 16:35:41 -080013615 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013616
Matt Roper465c1202014-05-29 08:06:54 -070013617 primary->can_scale = false;
13618 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013619 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013620 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013621 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013622 }
Matt Roper465c1202014-05-29 08:06:54 -070013623 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013624 /*
13625 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13626 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13627 */
13628 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013629 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013630 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013631 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013632 primary->id = PLANE_PRIMARY;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013633 primary->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, primary->id);
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013634
13635 if (INTEL_GEN(dev_priv) >= 9)
13636 primary->has_fbc = skl_plane_has_fbc(dev_priv,
13637 primary->pipe,
13638 primary->id);
13639 else
13640 primary->has_fbc = i9xx_plane_has_fbc(dev_priv,
13641 primary->i9xx_plane);
13642
13643 if (primary->has_fbc) {
13644 struct intel_fbc *fbc = &dev_priv->fbc;
13645
13646 fbc->possible_framebuffer_bits |= primary->frontbuffer_bit;
13647 }
13648
Matt Roperc59cb172014-12-01 15:40:16 -080013649 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013650
Ville Syrjälä77064e22017-12-22 21:22:28 +020013651 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013652 primary->has_ccs = skl_plane_has_ccs(dev_priv, pipe,
13653 PLANE_PRIMARY);
13654
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013655 if (skl_plane_has_planar(dev_priv, pipe, PLANE_PRIMARY)) {
13656 intel_primary_formats = skl_pri_planar_formats;
13657 num_formats = ARRAY_SIZE(skl_pri_planar_formats);
13658 } else {
13659 intel_primary_formats = skl_primary_formats;
13660 num_formats = ARRAY_SIZE(skl_primary_formats);
13661 }
Ben Widawsky714244e2017-08-01 09:58:16 -070013662
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013663 if (primary->has_ccs)
Ben Widawsky714244e2017-08-01 09:58:16 -070013664 modifiers = skl_format_modifiers_ccs;
13665 else
13666 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013667
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013668 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013669 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013670 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013671
13672 plane_funcs = &skl_plane_funcs;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013673 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013674 intel_primary_formats = i965_primary_formats;
13675 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013676 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013677
Ville Syrjäläed150302017-11-17 21:19:10 +020013678 primary->update_plane = i9xx_update_plane;
13679 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013680 primary->get_hw_state = i9xx_plane_get_hw_state;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013681
13682 plane_funcs = &i965_plane_funcs;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013683 } else {
13684 intel_primary_formats = i8xx_primary_formats;
13685 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013686 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013687
Ville Syrjäläed150302017-11-17 21:19:10 +020013688 primary->update_plane = i9xx_update_plane;
13689 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013690 primary->get_hw_state = i9xx_plane_get_hw_state;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013691
13692 plane_funcs = &i8xx_plane_funcs;
Matt Roper465c1202014-05-29 08:06:54 -070013693 }
13694
Ville Syrjälä580503c2016-10-31 22:37:00 +020013695 if (INTEL_GEN(dev_priv) >= 9)
13696 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013697 0, plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013698 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013699 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013700 DRM_PLANE_TYPE_PRIMARY,
13701 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013702 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013703 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013704 0, plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013705 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013706 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013707 DRM_PLANE_TYPE_PRIMARY,
13708 "primary %c", pipe_name(pipe));
13709 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013710 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013711 0, plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013712 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013713 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013714 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013715 "plane %c",
13716 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013717 if (ret)
13718 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013719
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -080013720 if (INTEL_GEN(dev_priv) >= 10) {
13721 supported_rotations =
13722 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13723 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270 |
13724 DRM_MODE_REFLECT_X;
13725 } else if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013726 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013727 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13728 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013729 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13730 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013731 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13732 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013733 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013734 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013735 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013736 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013737 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013738 }
13739
Dave Airlie5481e272016-10-25 16:36:13 +100013740 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013741 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013742 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013743 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013744
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +020013745 if (INTEL_GEN(dev_priv) >= 9)
13746 drm_plane_create_color_properties(&primary->base,
13747 BIT(DRM_COLOR_YCBCR_BT601) |
13748 BIT(DRM_COLOR_YCBCR_BT709),
Ville Syrjäläc8624ed2018-02-14 21:23:27 +020013749 BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
13750 BIT(DRM_COLOR_YCBCR_FULL_RANGE),
Ville Syrjälä23b28082018-02-14 21:23:26 +020013751 DRM_COLOR_YCBCR_BT709,
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +020013752 DRM_COLOR_YCBCR_LIMITED_RANGE);
13753
Matt Roperea2c67b2014-12-23 10:41:52 -080013754 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13755
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013756 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013757
13758fail:
13759 kfree(state);
13760 kfree(primary);
13761
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013762 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013763}
13764
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013765static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013766intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13767 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013768{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013769 struct intel_plane *cursor = NULL;
13770 struct intel_plane_state *state = NULL;
13771 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013772
13773 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013774 if (!cursor) {
13775 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013776 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013777 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013778
Matt Roper8e7d6882015-01-21 16:35:41 -080013779 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013780 if (!state) {
13781 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013782 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013783 }
13784
Matt Roper8e7d6882015-01-21 16:35:41 -080013785 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013786
Matt Roper3d7d6512014-06-10 08:28:13 -070013787 cursor->can_scale = false;
13788 cursor->max_downscale = 1;
13789 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013790 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013791 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013792 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013793
13794 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13795 cursor->update_plane = i845_update_cursor;
13796 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013797 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013798 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013799 } else {
13800 cursor->update_plane = i9xx_update_cursor;
13801 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013802 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013803 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013804 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013805
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013806 cursor->cursor.base = ~0;
13807 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013808
13809 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13810 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013811
Ville Syrjälä580503c2016-10-31 22:37:00 +020013812 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013813 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013814 intel_cursor_formats,
13815 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013816 cursor_format_modifiers,
13817 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013818 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013819 if (ret)
13820 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013821
Dave Airlie5481e272016-10-25 16:36:13 +100013822 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013823 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013824 DRM_MODE_ROTATE_0,
13825 DRM_MODE_ROTATE_0 |
13826 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013827
Ville Syrjälä580503c2016-10-31 22:37:00 +020013828 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013829 state->scaler_id = -1;
13830
Matt Roperea2c67b2014-12-23 10:41:52 -080013831 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13832
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013833 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013834
13835fail:
13836 kfree(state);
13837 kfree(cursor);
13838
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013839 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013840}
13841
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013842static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13843 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013844{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013845 struct intel_crtc_scaler_state *scaler_state =
13846 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013847 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013848 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013849
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013850 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13851 if (!crtc->num_scalers)
13852 return;
13853
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013854 for (i = 0; i < crtc->num_scalers; i++) {
13855 struct intel_scaler *scaler = &scaler_state->scalers[i];
13856
13857 scaler->in_use = 0;
13858 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013859 }
13860
13861 scaler_state->scaler_id = -1;
13862}
13863
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013864static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013865{
13866 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013867 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013868 struct intel_plane *primary = NULL;
13869 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013870 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013871
Daniel Vetter955382f2013-09-19 14:05:45 +020013872 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013873 if (!intel_crtc)
13874 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013875
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013876 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013877 if (!crtc_state) {
13878 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013879 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013880 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013881 intel_crtc->config = crtc_state;
13882 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013883 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013884
Ville Syrjälä580503c2016-10-31 22:37:00 +020013885 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013886 if (IS_ERR(primary)) {
13887 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013888 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013889 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013890 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013891
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013892 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013893 struct intel_plane *plane;
13894
Ville Syrjälä580503c2016-10-31 22:37:00 +020013895 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013896 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013897 ret = PTR_ERR(plane);
13898 goto fail;
13899 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013900 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013901 }
13902
Ville Syrjälä580503c2016-10-31 22:37:00 +020013903 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013904 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013905 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013906 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013907 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013908 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013909
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013910 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013911 &primary->base, &cursor->base,
13912 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013913 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013914 if (ret)
13915 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013916
Jesse Barnes80824002009-09-10 15:28:06 -070013917 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013918
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013919 /* initialize shared scalers */
13920 intel_crtc_init_scalers(intel_crtc, crtc_state);
13921
Ville Syrjälä1947fd12018-03-05 19:41:22 +020013922 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->pipe_to_crtc_mapping) ||
13923 dev_priv->pipe_to_crtc_mapping[pipe] != NULL);
13924 dev_priv->pipe_to_crtc_mapping[pipe] = intel_crtc;
13925
13926 if (INTEL_GEN(dev_priv) < 9) {
13927 enum i9xx_plane_id i9xx_plane = primary->i9xx_plane;
13928
13929 BUG_ON(i9xx_plane >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13930 dev_priv->plane_to_crtc_mapping[i9xx_plane] != NULL);
13931 dev_priv->plane_to_crtc_mapping[i9xx_plane] = intel_crtc;
13932 }
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013933
Jesse Barnes79e53942008-11-07 14:24:08 -080013934 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013935
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013936 intel_color_init(&intel_crtc->base);
13937
Daniel Vetter87b6b102014-05-15 15:33:46 +020013938 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013939
13940 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013941
13942fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013943 /*
13944 * drm_mode_config_cleanup() will free up any
13945 * crtcs/planes already initialized.
13946 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013947 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013948 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013949
13950 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013951}
13952
Jesse Barnes752aa882013-10-31 18:55:49 +020013953enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13954{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013955 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013956
Rob Clark51fd3712013-11-19 12:10:12 -050013957 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013958
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013959 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013960 return INVALID_PIPE;
13961
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013962 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013963}
13964
Ville Syrjälä6a20fe72018-02-07 18:48:41 +020013965int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
13966 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013967{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013968 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013969 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013970 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013971
Keith Packard418da172017-03-14 23:25:07 -070013972 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013973 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013974 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013975
Rob Clark7707e652014-07-17 23:30:04 -040013976 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013977 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013978
Daniel Vetterc05422d2009-08-11 16:05:30 +020013979 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013980}
13981
Daniel Vetter66a92782012-07-12 20:08:18 +020013982static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013983{
Daniel Vetter66a92782012-07-12 20:08:18 +020013984 struct drm_device *dev = encoder->base.dev;
13985 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013986 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013987 int entry = 0;
13988
Damien Lespiaub2784e12014-08-05 11:29:37 +010013989 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013990 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013991 index_mask |= (1 << entry);
13992
Jesse Barnes79e53942008-11-07 14:24:08 -080013993 entry++;
13994 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013995
Jesse Barnes79e53942008-11-07 14:24:08 -080013996 return index_mask;
13997}
13998
Ville Syrjälä646d5772016-10-31 22:37:14 +020013999static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000014000{
Ville Syrjälä646d5772016-10-31 22:37:14 +020014001 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000014002 return false;
14003
14004 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14005 return false;
14006
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014007 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014008 return false;
14009
14010 return true;
14011}
14012
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014013static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014014{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014015 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014016 return false;
14017
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014018 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014019 return false;
14020
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014021 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014022 return false;
14023
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014024 if (HAS_PCH_LPT_H(dev_priv) &&
14025 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014026 return false;
14027
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014028 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014029 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014030 return false;
14031
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014032 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014033 return false;
14034
14035 return true;
14036}
14037
Imre Deak8090ba82016-08-10 14:07:33 +030014038void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14039{
14040 int pps_num;
14041 int pps_idx;
14042
14043 if (HAS_DDI(dev_priv))
14044 return;
14045 /*
14046 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14047 * everywhere where registers can be write protected.
14048 */
14049 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14050 pps_num = 2;
14051 else
14052 pps_num = 1;
14053
14054 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14055 u32 val = I915_READ(PP_CONTROL(pps_idx));
14056
14057 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14058 I915_WRITE(PP_CONTROL(pps_idx), val);
14059 }
14060}
14061
Imre Deak44cb7342016-08-10 14:07:29 +030014062static void intel_pps_init(struct drm_i915_private *dev_priv)
14063{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014064 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014065 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14066 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14067 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14068 else
14069 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014070
14071 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014072}
14073
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014074static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014075{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014076 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014077 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014078
Imre Deak44cb7342016-08-10 14:07:29 +030014079 intel_pps_init(dev_priv);
14080
Imre Deak97a824e12016-06-21 11:51:47 +030014081 /*
14082 * intel_edp_init_connector() depends on this completing first, to
14083 * prevent the registeration of both eDP and LVDS and the incorrect
14084 * sharing of the PPS.
14085 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014086 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014087
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014088 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014089 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014090
Paulo Zanoni00c92d92018-05-21 17:25:47 -070014091 if (IS_ICELAKE(dev_priv)) {
14092 intel_ddi_init(dev_priv, PORT_A);
14093 intel_ddi_init(dev_priv, PORT_B);
14094 intel_ddi_init(dev_priv, PORT_C);
14095 intel_ddi_init(dev_priv, PORT_D);
14096 intel_ddi_init(dev_priv, PORT_E);
14097 intel_ddi_init(dev_priv, PORT_F);
14098 } else if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014099 /*
14100 * FIXME: Broxton doesn't support port detection via the
14101 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14102 * detect the ports.
14103 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014104 intel_ddi_init(dev_priv, PORT_A);
14105 intel_ddi_init(dev_priv, PORT_B);
14106 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014107
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014108 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014109 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014110 int found;
14111
Jesse Barnesde31fac2015-03-06 15:53:32 -080014112 /*
14113 * Haswell uses DDI functions to detect digital outputs.
14114 * On SKL pre-D0 the strap isn't connected, so we assume
14115 * it's there.
14116 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014117 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014118 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014119 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014120 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014121
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014122 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014123 * register */
14124 found = I915_READ(SFUSE_STRAP);
14125
14126 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014127 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014128 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014129 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014130 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014131 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014132 if (found & SFUSE_STRAP_DDIF_DETECTED)
14133 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014134 /*
14135 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14136 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014137 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014138 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14139 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14140 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014141 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014142
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014143 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014144 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030014145 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014146
Ville Syrjälä646d5772016-10-31 22:37:14 +020014147 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014148 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014149
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014150 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014151 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014152 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014153 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014154 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014155 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014156 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014157 }
14158
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014159 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014160 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014161
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014162 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014163 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014164
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014165 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014166 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014167
Daniel Vetter270b3042012-10-27 15:52:05 +020014168 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014169 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014170 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014171 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014172
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014173 /*
14174 * The DP_DETECTED bit is the latched state of the DDC
14175 * SDA pin at boot. However since eDP doesn't require DDC
14176 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14177 * eDP ports may have been muxed to an alternate function.
14178 * Thus we can't rely on the DP_DETECTED bit alone to detect
14179 * eDP ports. Consult the VBT as well as DP_DETECTED to
14180 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014181 *
14182 * Sadly the straps seem to be missing sometimes even for HDMI
14183 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14184 * and VBT for the presence of the port. Additionally we can't
14185 * trust the port type the VBT declares as we've seen at least
14186 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014187 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030014188 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014189 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14190 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014191 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014192 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014193 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014194
Jani Nikula7b91bf72017-08-18 12:30:19 +030014195 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014196 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14197 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014198 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014199 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014200 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014201
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014202 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014203 /*
14204 * eDP not supported on port D,
14205 * so no need to worry about it
14206 */
14207 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14208 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014209 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014210 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014211 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014212 }
14213
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014214 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014215 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014216 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014217
Paulo Zanonie2debe92013-02-18 19:00:27 -030014218 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014219 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014220 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014221 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014222 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014223 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014224 }
Ma Ling27185ae2009-08-24 13:50:23 +080014225
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014226 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014227 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014228 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014229
14230 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014231
Paulo Zanonie2debe92013-02-18 19:00:27 -030014232 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014233 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014234 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014235 }
Ma Ling27185ae2009-08-24 13:50:23 +080014236
Paulo Zanonie2debe92013-02-18 19:00:27 -030014237 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014238
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014239 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014240 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014241 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014242 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014243 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014244 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014245 }
Ma Ling27185ae2009-08-24 13:50:23 +080014246
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014247 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014248 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014249 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014250 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014251
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014252 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014253 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014254
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014255 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014256
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014257 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014258 encoder->base.possible_crtcs = encoder->crtc_mask;
14259 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014260 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014261 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014262
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014263 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014264
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014265 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014266}
14267
14268static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14269{
14270 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014271 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014272
Daniel Vetteref2d6332014-02-10 18:00:38 +010014273 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014274
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014275 i915_gem_object_lock(obj);
14276 WARN_ON(!obj->framebuffer_references--);
14277 i915_gem_object_unlock(obj);
Chris Wilsondd689282017-03-01 15:41:28 +000014278
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014279 i915_gem_object_put(obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014280
Jesse Barnes79e53942008-11-07 14:24:08 -080014281 kfree(intel_fb);
14282}
14283
14284static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014285 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014286 unsigned int *handle)
14287{
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014288 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014289
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014290 if (obj->userptr.mm) {
14291 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14292 return -EINVAL;
14293 }
14294
Chris Wilson05394f32010-11-08 19:18:58 +000014295 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014296}
14297
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014298static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14299 struct drm_file *file,
14300 unsigned flags, unsigned color,
14301 struct drm_clip_rect *clips,
14302 unsigned num_clips)
14303{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014304 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014305
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014306 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014307 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014308
14309 return 0;
14310}
14311
Jesse Barnes79e53942008-11-07 14:24:08 -080014312static const struct drm_framebuffer_funcs intel_fb_funcs = {
14313 .destroy = intel_user_framebuffer_destroy,
14314 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014315 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014316};
14317
Damien Lespiaub3218032015-02-27 11:15:18 +000014318static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014319u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14320 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014321{
Chris Wilson24dbf512017-02-15 10:59:18 +000014322 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014323
14324 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014325 int cpp = drm_format_plane_cpp(pixel_format, 0);
14326
Damien Lespiaub3218032015-02-27 11:15:18 +000014327 /* "The stride in bytes must not exceed the of the size of 8K
14328 * pixels and 32K bytes."
14329 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014330 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014331 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014332 return 32*1024;
14333 } else if (gen >= 4) {
14334 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14335 return 16*1024;
14336 else
14337 return 32*1024;
14338 } else if (gen >= 3) {
14339 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14340 return 8*1024;
14341 else
14342 return 16*1024;
14343 } else {
14344 /* XXX DSPC is limited to 4k tiled */
14345 return 8*1024;
14346 }
14347}
14348
Chris Wilson24dbf512017-02-15 10:59:18 +000014349static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14350 struct drm_i915_gem_object *obj,
14351 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014352{
Chris Wilson24dbf512017-02-15 10:59:18 +000014353 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014354 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014355 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014356 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000014357 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014358 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014359 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080014360
Chris Wilsondd689282017-03-01 15:41:28 +000014361 i915_gem_object_lock(obj);
14362 obj->framebuffer_references++;
14363 tiling = i915_gem_object_get_tiling(obj);
14364 stride = i915_gem_object_get_stride(obj);
14365 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014366
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014367 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014368 /*
14369 * If there's a fence, enforce that
14370 * the fb modifier and tiling mode match.
14371 */
14372 if (tiling != I915_TILING_NONE &&
14373 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014374 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014375 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014376 }
14377 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014378 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014379 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014380 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014381 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014382 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014383 }
14384 }
14385
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014386 /* Passed in modifier sanity checking. */
14387 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014388 case I915_FORMAT_MOD_Y_TILED_CCS:
14389 case I915_FORMAT_MOD_Yf_TILED_CCS:
14390 switch (mode_cmd->pixel_format) {
14391 case DRM_FORMAT_XBGR8888:
14392 case DRM_FORMAT_ABGR8888:
14393 case DRM_FORMAT_XRGB8888:
14394 case DRM_FORMAT_ARGB8888:
14395 break;
14396 default:
14397 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
14398 goto err;
14399 }
14400 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014401 case I915_FORMAT_MOD_Y_TILED:
14402 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014403 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014404 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14405 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014406 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014407 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014408 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014409 case I915_FORMAT_MOD_X_TILED:
14410 break;
14411 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014412 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14413 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014414 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014415 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014416
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014417 /*
14418 * gen2/3 display engine uses the fence if present,
14419 * so the tiling mode must match the fb modifier exactly.
14420 */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014421 if (INTEL_GEN(dev_priv) < 4 &&
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014422 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014423 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014424 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014425 }
14426
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014427 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014428 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014429 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014430 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014431 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014432 "tiled" : "linear",
14433 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014434 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014435 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014436
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014437 /*
14438 * If there's a fence, enforce that
14439 * the fb pitch and fence stride match.
14440 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014441 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14442 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14443 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014444 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014445 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014446
Ville Syrjälä57779d02012-10-31 17:50:14 +020014447 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014448 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014449 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014450 case DRM_FORMAT_RGB565:
14451 case DRM_FORMAT_XRGB8888:
14452 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014453 break;
14454 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014455 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014456 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14457 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014458 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014459 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014460 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014461 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014462 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014463 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014464 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14465 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014466 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014467 }
14468 break;
14469 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014470 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014471 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014472 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014473 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14474 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014475 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014476 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014477 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014478 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014479 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014480 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14481 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014482 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014483 }
14484 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014485 case DRM_FORMAT_YUYV:
14486 case DRM_FORMAT_UYVY:
14487 case DRM_FORMAT_YVYU:
14488 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014489 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014490 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14491 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014492 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014493 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014494 break;
Chandra Kondurue44134f2018-05-12 03:03:15 +053014495 case DRM_FORMAT_NV12:
14496 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_Y_TILED_CCS ||
14497 mode_cmd->modifier[0] == I915_FORMAT_MOD_Yf_TILED_CCS) {
14498 DRM_DEBUG_KMS("RC not to be enabled with NV12\n");
14499 goto err;
14500 }
14501 if (INTEL_GEN(dev_priv) < 9 || IS_SKYLAKE(dev_priv) ||
14502 IS_BROXTON(dev_priv)) {
14503 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14504 drm_get_format_name(mode_cmd->pixel_format,
14505 &format_name));
14506 goto err;
14507 }
14508 break;
Chris Wilson57cd6502010-08-08 12:34:44 +010014509 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014510 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14511 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014512 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014513 }
14514
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014515 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14516 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014517 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014518
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014519 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014520
Chandra Kondurue44134f2018-05-12 03:03:15 +053014521 if (fb->format->format == DRM_FORMAT_NV12 &&
14522 (fb->width < SKL_MIN_YUV_420_SRC_W ||
14523 fb->height < SKL_MIN_YUV_420_SRC_H ||
14524 (fb->width % 4) != 0 || (fb->height % 4) != 0)) {
14525 DRM_DEBUG_KMS("src dimensions not correct for NV12\n");
14526 return -EINVAL;
14527 }
14528
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014529 for (i = 0; i < fb->format->num_planes; i++) {
14530 u32 stride_alignment;
14531
14532 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14533 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014534 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014535 }
14536
14537 stride_alignment = intel_fb_stride_alignment(fb, i);
14538
14539 /*
14540 * Display WA #0531: skl,bxt,kbl,glk
14541 *
14542 * Render decompression and plane width > 3840
14543 * combined with horizontal panning requires the
14544 * plane stride to be a multiple of 4. We'll just
14545 * require the entire fb to accommodate that to avoid
14546 * potential runtime errors at plane configuration time.
14547 */
14548 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14549 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14550 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14551 stride_alignment *= 4;
14552
14553 if (fb->pitches[i] & (stride_alignment - 1)) {
14554 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14555 i, fb->pitches[i], stride_alignment);
14556 goto err;
14557 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014558
Daniel Stonea268bcd2018-05-18 15:30:08 +010014559 fb->obj[i] = &obj->base;
14560 }
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014561
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014562 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014563 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014564 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014565
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014566 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014567 if (ret) {
14568 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014569 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014570 }
14571
Jesse Barnes79e53942008-11-07 14:24:08 -080014572 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014573
14574err:
Chris Wilsondd689282017-03-01 15:41:28 +000014575 i915_gem_object_lock(obj);
14576 obj->framebuffer_references--;
14577 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014578 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014579}
14580
Jesse Barnes79e53942008-11-07 14:24:08 -080014581static struct drm_framebuffer *
14582intel_user_framebuffer_create(struct drm_device *dev,
14583 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014584 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014585{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014586 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014587 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014588 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014589
Chris Wilson03ac0642016-07-20 13:31:51 +010014590 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14591 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014592 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014593
Chris Wilson24dbf512017-02-15 10:59:18 +000014594 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014595 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014596 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014597
14598 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014599}
14600
Chris Wilson778e23a2016-12-05 14:29:39 +000014601static void intel_atomic_state_free(struct drm_atomic_state *state)
14602{
14603 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14604
14605 drm_atomic_state_default_release(state);
14606
14607 i915_sw_fence_fini(&intel_state->commit_ready);
14608
14609 kfree(state);
14610}
14611
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014612static enum drm_mode_status
14613intel_mode_valid(struct drm_device *dev,
14614 const struct drm_display_mode *mode)
14615{
Ville Syrjäläad77c532018-06-15 20:44:05 +030014616 struct drm_i915_private *dev_priv = to_i915(dev);
14617 int hdisplay_max, htotal_max;
14618 int vdisplay_max, vtotal_max;
14619
Ville Syrjäläe4dd27a2018-05-24 15:54:03 +030014620 /*
14621 * Can't reject DBLSCAN here because Xorg ddxen can add piles
14622 * of DBLSCAN modes to the output's mode list when they detect
14623 * the scaling mode property on the connector. And they don't
14624 * ask the kernel to validate those modes in any way until
14625 * modeset time at which point the client gets a protocol error.
14626 * So in order to not upset those clients we silently ignore the
14627 * DBLSCAN flag on such connectors. For other connectors we will
14628 * reject modes with the DBLSCAN flag in encoder->compute_config().
14629 * And we always reject DBLSCAN modes in connector->mode_valid()
14630 * as we never want such modes on the connector's mode list.
14631 */
14632
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014633 if (mode->vscan > 1)
14634 return MODE_NO_VSCAN;
14635
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014636 if (mode->flags & DRM_MODE_FLAG_HSKEW)
14637 return MODE_H_ILLEGAL;
14638
14639 if (mode->flags & (DRM_MODE_FLAG_CSYNC |
14640 DRM_MODE_FLAG_NCSYNC |
14641 DRM_MODE_FLAG_PCSYNC))
14642 return MODE_HSYNC;
14643
14644 if (mode->flags & (DRM_MODE_FLAG_BCAST |
14645 DRM_MODE_FLAG_PIXMUX |
14646 DRM_MODE_FLAG_CLKDIV2))
14647 return MODE_BAD;
14648
Ville Syrjäläad77c532018-06-15 20:44:05 +030014649 if (INTEL_GEN(dev_priv) >= 9 ||
14650 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
14651 hdisplay_max = 8192; /* FDI max 4096 handled elsewhere */
14652 vdisplay_max = 4096;
14653 htotal_max = 8192;
14654 vtotal_max = 8192;
14655 } else if (INTEL_GEN(dev_priv) >= 3) {
14656 hdisplay_max = 4096;
14657 vdisplay_max = 4096;
14658 htotal_max = 8192;
14659 vtotal_max = 8192;
14660 } else {
14661 hdisplay_max = 2048;
14662 vdisplay_max = 2048;
14663 htotal_max = 4096;
14664 vtotal_max = 4096;
14665 }
14666
14667 if (mode->hdisplay > hdisplay_max ||
14668 mode->hsync_start > htotal_max ||
14669 mode->hsync_end > htotal_max ||
14670 mode->htotal > htotal_max)
14671 return MODE_H_ILLEGAL;
14672
14673 if (mode->vdisplay > vdisplay_max ||
14674 mode->vsync_start > vtotal_max ||
14675 mode->vsync_end > vtotal_max ||
14676 mode->vtotal > vtotal_max)
14677 return MODE_V_ILLEGAL;
14678
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014679 return MODE_OK;
14680}
14681
Jesse Barnes79e53942008-11-07 14:24:08 -080014682static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014683 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014684 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014685 .output_poll_changed = intel_fbdev_output_poll_changed,
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014686 .mode_valid = intel_mode_valid,
Matt Roper5ee67f12015-01-21 16:35:44 -080014687 .atomic_check = intel_atomic_check,
14688 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014689 .atomic_state_alloc = intel_atomic_state_alloc,
14690 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014691 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014692};
14693
Imre Deak88212942016-03-16 13:38:53 +020014694/**
14695 * intel_init_display_hooks - initialize the display modesetting hooks
14696 * @dev_priv: device private
14697 */
14698void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014699{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014700 intel_init_cdclk_hooks(dev_priv);
14701
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014702 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014703 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014704 dev_priv->display.get_initial_plane_config =
14705 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014706 dev_priv->display.crtc_compute_clock =
14707 haswell_crtc_compute_clock;
14708 dev_priv->display.crtc_enable = haswell_crtc_enable;
14709 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014710 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014711 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014712 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014713 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014714 dev_priv->display.crtc_compute_clock =
14715 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014716 dev_priv->display.crtc_enable = haswell_crtc_enable;
14717 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014718 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014719 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014720 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014721 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014722 dev_priv->display.crtc_compute_clock =
14723 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014724 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14725 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014726 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014727 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014728 dev_priv->display.get_initial_plane_config =
14729 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014730 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14731 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14732 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14733 } else if (IS_VALLEYVIEW(dev_priv)) {
14734 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14735 dev_priv->display.get_initial_plane_config =
14736 i9xx_get_initial_plane_config;
14737 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014738 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14739 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014740 } else if (IS_G4X(dev_priv)) {
14741 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14742 dev_priv->display.get_initial_plane_config =
14743 i9xx_get_initial_plane_config;
14744 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14745 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14746 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014747 } else if (IS_PINEVIEW(dev_priv)) {
14748 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14749 dev_priv->display.get_initial_plane_config =
14750 i9xx_get_initial_plane_config;
14751 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14752 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14753 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014754 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014755 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014756 dev_priv->display.get_initial_plane_config =
14757 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014758 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014759 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14760 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014761 } else {
14762 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14763 dev_priv->display.get_initial_plane_config =
14764 i9xx_get_initial_plane_config;
14765 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14766 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14767 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014768 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014769
Imre Deak88212942016-03-16 13:38:53 +020014770 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014771 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014772 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014773 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014774 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014775 /* FIXME: detect B0+ stepping and use auto training */
14776 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014777 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014778 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014779 }
14780
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014781 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014782 dev_priv->display.update_crtcs = skl_update_crtcs;
14783 else
14784 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014785}
14786
Jesse Barnesb690e962010-07-19 13:53:12 -070014787/*
Keith Packard435793d2011-07-12 14:56:22 -070014788 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14789 */
14790static void quirk_ssc_force_disable(struct drm_device *dev)
14791{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014792 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014793 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014794 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014795}
14796
Carsten Emde4dca20e2012-03-15 15:56:26 +010014797/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014798 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14799 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014800 */
14801static void quirk_invert_brightness(struct drm_device *dev)
14802{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014803 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014804 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014805 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014806}
14807
Scot Doyle9c72cc62014-07-03 23:27:50 +000014808/* Some VBT's incorrectly indicate no backlight is present */
14809static void quirk_backlight_present(struct drm_device *dev)
14810{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014811 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014812 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14813 DRM_INFO("applying backlight present quirk\n");
14814}
14815
Manasi Navarec99a2592017-06-30 09:33:48 -070014816/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14817 * which is 300 ms greater than eDP spec T12 min.
14818 */
14819static void quirk_increase_t12_delay(struct drm_device *dev)
14820{
14821 struct drm_i915_private *dev_priv = to_i915(dev);
14822
14823 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14824 DRM_INFO("Applying T12 delay quirk\n");
14825}
14826
Jesse Barnesb690e962010-07-19 13:53:12 -070014827struct intel_quirk {
14828 int device;
14829 int subsystem_vendor;
14830 int subsystem_device;
14831 void (*hook)(struct drm_device *dev);
14832};
14833
Egbert Eich5f85f172012-10-14 15:46:38 +020014834/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14835struct intel_dmi_quirk {
14836 void (*hook)(struct drm_device *dev);
14837 const struct dmi_system_id (*dmi_id_list)[];
14838};
14839
14840static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14841{
14842 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14843 return 1;
14844}
14845
14846static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14847 {
14848 .dmi_id_list = &(const struct dmi_system_id[]) {
14849 {
14850 .callback = intel_dmi_reverse_brightness,
14851 .ident = "NCR Corporation",
14852 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14853 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14854 },
14855 },
14856 { } /* terminating entry */
14857 },
14858 .hook = quirk_invert_brightness,
14859 },
14860};
14861
Ben Widawskyc43b5632012-04-16 14:07:40 -070014862static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014863 /* Lenovo U160 cannot use SSC on LVDS */
14864 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014865
14866 /* Sony Vaio Y cannot use SSC on LVDS */
14867 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014868
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014869 /* Acer Aspire 5734Z must invert backlight brightness */
14870 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14871
14872 /* Acer/eMachines G725 */
14873 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14874
14875 /* Acer/eMachines e725 */
14876 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14877
14878 /* Acer/Packard Bell NCL20 */
14879 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14880
14881 /* Acer Aspire 4736Z */
14882 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014883
14884 /* Acer Aspire 5336 */
14885 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014886
14887 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14888 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014889
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014890 /* Acer C720 Chromebook (Core i3 4005U) */
14891 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14892
jens steinb2a96012014-10-28 20:25:53 +010014893 /* Apple Macbook 2,1 (Core 2 T7400) */
14894 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14895
Jani Nikula1b9448b02015-11-05 11:49:59 +020014896 /* Apple Macbook 4,1 */
14897 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14898
Scot Doyled4967d82014-07-03 23:27:52 +000014899 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14900 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014901
14902 /* HP Chromebook 14 (Celeron 2955U) */
14903 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014904
14905 /* Dell Chromebook 11 */
14906 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014907
14908 /* Dell Chromebook 11 (2015 version) */
14909 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014910
14911 /* Toshiba Satellite P50-C-18C */
14912 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014913};
14914
14915static void intel_init_quirks(struct drm_device *dev)
14916{
14917 struct pci_dev *d = dev->pdev;
14918 int i;
14919
14920 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14921 struct intel_quirk *q = &intel_quirks[i];
14922
14923 if (d->device == q->device &&
14924 (d->subsystem_vendor == q->subsystem_vendor ||
14925 q->subsystem_vendor == PCI_ANY_ID) &&
14926 (d->subsystem_device == q->subsystem_device ||
14927 q->subsystem_device == PCI_ANY_ID))
14928 q->hook(dev);
14929 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014930 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14931 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14932 intel_dmi_quirks[i].hook(dev);
14933 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014934}
14935
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014936/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014937static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014938{
David Weinehall52a05c32016-08-22 13:32:44 +030014939 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014940 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014941 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014942
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014943 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014944 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014945 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014946 sr1 = inb(VGA_SR_DATA);
14947 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014948 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014949 udelay(300);
14950
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014951 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014952 POSTING_READ(vga_reg);
14953}
14954
Daniel Vetterf8175862012-04-10 15:50:11 +020014955void intel_modeset_init_hw(struct drm_device *dev)
14956{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014957 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014958
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014959 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014960 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014961 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014962}
14963
Matt Roperd93c0372015-12-03 11:37:41 -080014964/*
14965 * Calculate what we think the watermarks should be for the state we've read
14966 * out of the hardware and then immediately program those watermarks so that
14967 * we ensure the hardware settings match our internal state.
14968 *
14969 * We can calculate what we think WM's should be by creating a duplicate of the
14970 * current state (which was constructed during hardware readout) and running it
14971 * through the atomic check code to calculate new watermark values in the
14972 * state object.
14973 */
14974static void sanitize_watermarks(struct drm_device *dev)
14975{
14976 struct drm_i915_private *dev_priv = to_i915(dev);
14977 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014978 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014979 struct drm_crtc *crtc;
14980 struct drm_crtc_state *cstate;
14981 struct drm_modeset_acquire_ctx ctx;
14982 int ret;
14983 int i;
14984
14985 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014986 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014987 return;
14988
14989 /*
14990 * We need to hold connection_mutex before calling duplicate_state so
14991 * that the connector loop is protected.
14992 */
14993 drm_modeset_acquire_init(&ctx, 0);
14994retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014995 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014996 if (ret == -EDEADLK) {
14997 drm_modeset_backoff(&ctx);
14998 goto retry;
14999 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015000 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015001 }
15002
15003 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15004 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015005 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015006
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015007 intel_state = to_intel_atomic_state(state);
15008
Matt Ropered4a6a72016-02-23 17:20:13 -080015009 /*
15010 * Hardware readout is the only time we don't want to calculate
15011 * intermediate watermarks (since we don't trust the current
15012 * watermarks).
15013 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015014 if (!HAS_GMCH_DISPLAY(dev_priv))
15015 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080015016
Matt Roperd93c0372015-12-03 11:37:41 -080015017 ret = intel_atomic_check(dev, state);
15018 if (ret) {
15019 /*
15020 * If we fail here, it means that the hardware appears to be
15021 * programmed in a way that shouldn't be possible, given our
15022 * understanding of watermark requirements. This might mean a
15023 * mistake in the hardware readout code or a mistake in the
15024 * watermark calculations for a given platform. Raise a WARN
15025 * so that this is noticeable.
15026 *
15027 * If this actually happens, we'll have to just leave the
15028 * BIOS-programmed watermarks untouched and hope for the best.
15029 */
15030 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015031 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080015032 }
15033
15034 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010015035 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080015036 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15037
Matt Ropered4a6a72016-02-23 17:20:13 -080015038 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015039 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010015040
15041 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080015042 }
15043
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015044put_state:
Chris Wilson08536952016-10-14 13:18:18 +010015045 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015046fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015047 drm_modeset_drop_locks(&ctx);
15048 drm_modeset_acquire_fini(&ctx);
15049}
15050
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015051static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
15052{
15053 if (IS_GEN5(dev_priv)) {
15054 u32 fdi_pll_clk =
15055 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
15056
15057 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
15058 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
15059 dev_priv->fdi_pll_freq = 270000;
15060 } else {
15061 return;
15062 }
15063
15064 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
15065}
15066
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015067int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080015068{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015069 struct drm_i915_private *dev_priv = to_i915(dev);
15070 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015071 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015072 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015073
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015074 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
15075
Jesse Barnes79e53942008-11-07 14:24:08 -080015076 drm_mode_config_init(dev);
15077
15078 dev->mode_config.min_width = 0;
15079 dev->mode_config.min_height = 0;
15080
Dave Airlie019d96c2011-09-29 16:20:42 +010015081 dev->mode_config.preferred_depth = 24;
15082 dev->mode_config.prefer_shadow = 1;
15083
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015084 dev->mode_config.allow_fb_modifiers = true;
15085
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015086 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015087
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020015088 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015089 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000015090 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015091
Jesse Barnesb690e962010-07-19 13:53:12 -070015092 intel_init_quirks(dev);
15093
Ville Syrjälä62d75df2016-10-31 22:37:25 +020015094 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015095
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015096 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015097 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070015098
Lukas Wunner69f92f62015-07-15 13:57:35 +020015099 /*
15100 * There may be no VBT; and if the BIOS enabled SSC we can
15101 * just keep using it to avoid unnecessary flicker. Whereas if the
15102 * BIOS isn't using it, don't assume it will work even if the VBT
15103 * indicates as much.
15104 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015105 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020015106 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15107 DREF_SSC1_ENABLE);
15108
15109 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15110 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15111 bios_lvds_use_ssc ? "en" : "dis",
15112 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15113 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15114 }
15115 }
15116
Ville Syrjäläad77c532018-06-15 20:44:05 +030015117 /* maximum framebuffer dimensions */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015118 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015119 dev->mode_config.max_width = 2048;
15120 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015121 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015122 dev->mode_config.max_width = 4096;
15123 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015124 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015125 dev->mode_config.max_width = 8192;
15126 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015127 }
Damien Lespiau068be562014-03-28 14:17:49 +000015128
Jani Nikula2a307c22016-11-30 17:43:04 +020015129 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15130 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015131 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015132 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015133 dev->mode_config.cursor_width = 64;
15134 dev->mode_config.cursor_height = 64;
Damien Lespiau068be562014-03-28 14:17:49 +000015135 } else {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015136 dev->mode_config.cursor_width = 256;
15137 dev->mode_config.cursor_height = 256;
Damien Lespiau068be562014-03-28 14:17:49 +000015138 }
15139
Matthew Auld73ebd502017-12-11 15:18:20 +000015140 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080015141
Zhao Yakui28c97732009-10-09 11:39:41 +080015142 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015143 INTEL_INFO(dev_priv)->num_pipes,
15144 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015145
Damien Lespiau055e3932014-08-18 13:49:10 +010015146 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015147 int ret;
15148
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015149 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015150 if (ret) {
15151 drm_mode_config_cleanup(dev);
15152 return ret;
15153 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015154 }
15155
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015156 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015157 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015158
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015159 intel_update_czclk(dev_priv);
15160 intel_modeset_init_hw(dev);
15161
Ville Syrjäläb2045352016-05-13 23:41:27 +030015162 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015163 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015164
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015165 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015166 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015167 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015168
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015169 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015170 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015171 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015172
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015173 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015174 struct intel_initial_plane_config plane_config = {};
15175
Jesse Barnes46f297f2014-03-07 08:57:48 -080015176 if (!crtc->active)
15177 continue;
15178
Jesse Barnes46f297f2014-03-07 08:57:48 -080015179 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015180 * Note that reserving the BIOS fb up front prevents us
15181 * from stuffing other stolen allocations like the ring
15182 * on top. This prevents some ugliness at boot time, and
15183 * can even allow for smooth boot transitions if the BIOS
15184 * fb is large enough for the active pipe configuration.
15185 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015186 dev_priv->display.get_initial_plane_config(crtc,
15187 &plane_config);
15188
15189 /*
15190 * If the fb is shared between multiple heads, we'll
15191 * just get the first one.
15192 */
15193 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015194 }
Matt Roperd93c0372015-12-03 11:37:41 -080015195
15196 /*
15197 * Make sure hardware watermarks really match the state we read out.
15198 * Note that we need to do this after reconstructing the BIOS fb's
15199 * since the watermark calculation done here will use pstate->fb.
15200 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015201 if (!HAS_GMCH_DISPLAY(dev_priv))
15202 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015203
15204 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015205}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015206
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015207void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15208{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015209 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015210 /* 640x480@60Hz, ~25175 kHz */
15211 struct dpll clock = {
15212 .m1 = 18,
15213 .m2 = 7,
15214 .p1 = 13,
15215 .p2 = 4,
15216 .n = 2,
15217 };
15218 u32 dpll, fp;
15219 int i;
15220
15221 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
15222
15223 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
15224 pipe_name(pipe), clock.vco, clock.dot);
15225
15226 fp = i9xx_dpll_compute_fp(&clock);
15227 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
15228 DPLL_VGA_MODE_DIS |
15229 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
15230 PLL_P2_DIVIDE_BY_4 |
15231 PLL_REF_INPUT_DREFCLK |
15232 DPLL_VCO_ENABLE;
15233
15234 I915_WRITE(FP0(pipe), fp);
15235 I915_WRITE(FP1(pipe), fp);
15236
15237 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
15238 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
15239 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
15240 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
15241 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
15242 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
15243 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
15244
15245 /*
15246 * Apparently we need to have VGA mode enabled prior to changing
15247 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
15248 * dividers, even though the register value does change.
15249 */
15250 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
15251 I915_WRITE(DPLL(pipe), dpll);
15252
15253 /* Wait for the clocks to stabilize. */
15254 POSTING_READ(DPLL(pipe));
15255 udelay(150);
15256
15257 /* The pixel multiplier can only be updated once the
15258 * DPLL is enabled and the clocks are stable.
15259 *
15260 * So write it again.
15261 */
15262 I915_WRITE(DPLL(pipe), dpll);
15263
15264 /* We do this three times for luck */
15265 for (i = 0; i < 3 ; i++) {
15266 I915_WRITE(DPLL(pipe), dpll);
15267 POSTING_READ(DPLL(pipe));
15268 udelay(150); /* wait for warmup */
15269 }
15270
15271 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
15272 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015273
15274 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015275}
15276
15277void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15278{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015279 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15280
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015281 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
15282 pipe_name(pipe));
15283
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020015284 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
15285 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
15286 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020015287 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & MCURSOR_MODE);
15288 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & MCURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015289
15290 I915_WRITE(PIPECONF(pipe), 0);
15291 POSTING_READ(PIPECONF(pipe));
15292
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015293 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015294
15295 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
15296 POSTING_READ(DPLL(pipe));
15297}
15298
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015299static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020015300 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020015301{
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015302 enum pipe pipe;
Daniel Vetterfa555832012-10-10 23:14:00 +020015303
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015304 if (!plane->get_hw_state(plane, &pipe))
15305 return true;
15306
15307 return pipe == crtc->pipe;
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015308}
Daniel Vetterfa555832012-10-10 23:14:00 +020015309
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015310static void
15311intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
15312{
15313 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020015314
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015315 if (INTEL_GEN(dev_priv) >= 4)
15316 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020015317
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015318 for_each_intel_crtc(&dev_priv->drm, crtc) {
15319 struct intel_plane *plane =
15320 to_intel_plane(crtc->base.primary);
15321
15322 if (intel_plane_mapping_ok(crtc, plane))
15323 continue;
15324
15325 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
15326 plane->base.name);
15327 intel_plane_disable_noatomic(crtc, plane);
15328 }
Daniel Vetterfa555832012-10-10 23:14:00 +020015329}
15330
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015331static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15332{
15333 struct drm_device *dev = crtc->base.dev;
15334 struct intel_encoder *encoder;
15335
15336 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15337 return true;
15338
15339 return false;
15340}
15341
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015342static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15343{
15344 struct drm_device *dev = encoder->base.dev;
15345 struct intel_connector *connector;
15346
15347 for_each_connector_on_encoder(dev, &encoder->base, connector)
15348 return connector;
15349
15350 return NULL;
15351}
15352
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015353static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015354 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015355{
15356 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015357 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015358}
15359
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015360static void intel_sanitize_crtc(struct intel_crtc *crtc,
15361 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020015362{
15363 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015364 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015365 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015366
Daniel Vetter24929352012-07-02 20:28:59 +020015367 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020015368 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020015369 i915_reg_t reg = PIPECONF(cpu_transcoder);
15370
15371 I915_WRITE(reg,
15372 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15373 }
Daniel Vetter24929352012-07-02 20:28:59 +020015374
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015375 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015376 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015377 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015378 struct intel_plane *plane;
15379
Daniel Vetter96256042015-02-13 21:03:42 +010015380 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015381
15382 /* Disable everything but the primary plane */
15383 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015384 const struct intel_plane_state *plane_state =
15385 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015386
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015387 if (plane_state->base.visible &&
15388 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
15389 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015390 }
Daniel Vetter96256042015-02-13 21:03:42 +010015391 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015392
Daniel Vetter24929352012-07-02 20:28:59 +020015393 /* Adjust the state of the output pipe according to whether we
15394 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015395 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030015396 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020015397
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015398 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015399 /*
15400 * We start out with underrun reporting disabled to avoid races.
15401 * For correct bookkeeping mark this on active crtcs.
15402 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015403 * Also on gmch platforms we dont have any hardware bits to
15404 * disable the underrun reporting. Which means we need to start
15405 * out with underrun reporting disabled also on inactive pipes,
15406 * since otherwise we'll complain about the garbage we read when
15407 * e.g. coming up after runtime pm.
15408 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015409 * No protection against concurrent access is required - at
15410 * worst a fifo underrun happens which also sets this to false.
15411 */
15412 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015413 /*
15414 * We track the PCH trancoder underrun reporting state
15415 * within the crtc. With crtc for pipe A housing the underrun
15416 * reporting state for PCH transcoder A, crtc for pipe B housing
15417 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15418 * and marking underrun reporting as disabled for the non-existing
15419 * PCH transcoders B and C would prevent enabling the south
15420 * error interrupt (see cpt_can_enable_serr_int()).
15421 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015422 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015423 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015424 }
Daniel Vetter24929352012-07-02 20:28:59 +020015425}
15426
15427static void intel_sanitize_encoder(struct intel_encoder *encoder)
15428{
15429 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015430
15431 /* We need to check both for a crtc link (meaning that the
15432 * encoder is active and trying to read from a pipe) and the
15433 * pipe itself being active. */
15434 bool has_active_crtc = encoder->base.crtc &&
15435 to_intel_crtc(encoder->base.crtc)->active;
15436
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015437 connector = intel_encoder_find_connector(encoder);
15438 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015439 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15440 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015441 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015442
15443 /* Connector is active, but has no active pipe. This is
15444 * fallout from our resume register restoring. Disable
15445 * the encoder manually again. */
15446 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015447 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15448
Daniel Vetter24929352012-07-02 20:28:59 +020015449 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15450 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015451 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015452 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015453 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015454 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015455 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015456 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015457
15458 /* Inconsistent output/port/pipe state happens presumably due to
15459 * a bug in one of the get_hw_state functions. Or someplace else
15460 * in our code, like the register restore mess on resume. Clamp
15461 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015462
15463 connector->base.dpms = DRM_MODE_DPMS_OFF;
15464 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015465 }
Maarten Lankhorstd6cae4a2018-05-16 10:50:38 +020015466
15467 /* notify opregion of the sanitized encoder state */
15468 intel_opregion_notify_encoder(encoder, connector && has_active_crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015469}
15470
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015471void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015472{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015473 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015474
Imre Deak04098752014-02-18 00:02:16 +020015475 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15476 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015477 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015478 }
15479}
15480
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015481void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015482{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015483 /* This function can be called both from intel_modeset_setup_hw_state or
15484 * at a very early point in our resume sequence, where the power well
15485 * structures are not yet restored. Since this function is at a very
15486 * paranoid "someone might have enabled VGA while we were not looking"
15487 * level, just check if the power well is enabled instead of trying to
15488 * follow the "don't touch the power well if we don't need it" policy
15489 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015490 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015491 return;
15492
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015493 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015494
15495 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015496}
15497
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015498/* FIXME read out full plane state for all planes */
15499static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015500{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015501 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
15502 struct intel_crtc_state *crtc_state =
15503 to_intel_crtc_state(crtc->base.state);
15504 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015505
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015506 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
15507 struct intel_plane_state *plane_state =
15508 to_intel_plane_state(plane->base.state);
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015509 enum pipe pipe;
15510 bool visible;
15511
15512 visible = plane->get_hw_state(plane, &pipe);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015513
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015514 intel_set_plane_visible(crtc_state, plane_state, visible);
15515 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015516}
15517
Daniel Vetter30e984d2013-06-05 13:34:17 +020015518static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015519{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015520 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015521 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015522 struct intel_crtc *crtc;
15523 struct intel_encoder *encoder;
15524 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015525 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015526 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015527
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015528 dev_priv->active_crtcs = 0;
15529
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015530 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015531 struct intel_crtc_state *crtc_state =
15532 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015533
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015534 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015535 memset(crtc_state, 0, sizeof(*crtc_state));
15536 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015537
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015538 crtc_state->base.active = crtc_state->base.enable =
15539 dev_priv->display.get_pipe_config(crtc, crtc_state);
15540
15541 crtc->base.enabled = crtc_state->base.enable;
15542 crtc->active = crtc_state->base.active;
15543
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015544 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015545 dev_priv->active_crtcs |= 1 << crtc->pipe;
15546
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015547 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015548
Ville Syrjälä78108b72016-05-27 20:59:19 +030015549 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15550 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015551 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015552 }
15553
Daniel Vetter53589012013-06-05 13:34:16 +020015554 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15555 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15556
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015557 pll->on = pll->info->funcs->get_hw_state(dev_priv, pll,
15558 &pll->state.hw_state);
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015559 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015560 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015561 struct intel_crtc_state *crtc_state =
15562 to_intel_crtc_state(crtc->base.state);
15563
15564 if (crtc_state->base.active &&
15565 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015566 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015567 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015568 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015569
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015570 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015571 pll->info->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015572 }
15573
Damien Lespiaub2784e12014-08-05 11:29:37 +010015574 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015575 pipe = 0;
15576
15577 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015578 struct intel_crtc_state *crtc_state;
15579
Ville Syrjälä98187832016-10-31 22:37:10 +020015580 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015581 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015582
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015583 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015584 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015585 } else {
15586 encoder->base.crtc = NULL;
15587 }
15588
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015589 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015590 encoder->base.base.id, encoder->base.name,
15591 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015592 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015593 }
15594
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015595 drm_connector_list_iter_begin(dev, &conn_iter);
15596 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015597 if (connector->get_hw_state(connector)) {
15598 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015599
15600 encoder = connector->encoder;
15601 connector->base.encoder = &encoder->base;
15602
15603 if (encoder->base.crtc &&
15604 encoder->base.crtc->state->active) {
15605 /*
15606 * This has to be done during hardware readout
15607 * because anything calling .crtc_disable may
15608 * rely on the connector_mask being accurate.
15609 */
15610 encoder->base.crtc->state->connector_mask |=
Ville Syrjälä40560e22018-06-26 22:47:11 +030015611 drm_connector_mask(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015612 encoder->base.crtc->state->encoder_mask |=
Ville Syrjälä40560e22018-06-26 22:47:11 +030015613 drm_encoder_mask(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015614 }
15615
Daniel Vetter24929352012-07-02 20:28:59 +020015616 } else {
15617 connector->base.dpms = DRM_MODE_DPMS_OFF;
15618 connector->base.encoder = NULL;
15619 }
15620 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015621 connector->base.base.id, connector->base.name,
15622 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015623 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015624 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015625
15626 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015627 struct intel_crtc_state *crtc_state =
15628 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015629 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015630
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015631 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015632 if (crtc_state->base.active) {
15633 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
Ville Syrjäläbd4cd032018-04-26 19:30:15 +030015634 crtc->base.mode.hdisplay = crtc_state->pipe_src_w;
15635 crtc->base.mode.vdisplay = crtc_state->pipe_src_h;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015636 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015637 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15638
15639 /*
15640 * The initial mode needs to be set in order to keep
15641 * the atomic core happy. It wants a valid mode if the
15642 * crtc's enabled, so we do the above call.
15643 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015644 * But we don't set all the derived state fully, hence
15645 * set a flag to indicate that a full recalculation is
15646 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015647 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015648 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015649
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015650 intel_crtc_compute_pixel_rate(crtc_state);
15651
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015652 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015653 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015654 if (WARN_ON(min_cdclk < 0))
15655 min_cdclk = 0;
15656 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015657
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015658 drm_calc_timestamping_constants(&crtc->base,
15659 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015660 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015661 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015662
Ville Syrjäläd305e062017-08-30 21:57:03 +030015663 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015664 dev_priv->min_voltage_level[crtc->pipe] =
15665 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015666
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015667 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015668 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015669}
15670
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015671static void
15672get_encoder_power_domains(struct drm_i915_private *dev_priv)
15673{
15674 struct intel_encoder *encoder;
15675
15676 for_each_intel_encoder(&dev_priv->drm, encoder) {
15677 u64 get_domains;
15678 enum intel_display_power_domain domain;
15679
15680 if (!encoder->get_power_domains)
15681 continue;
15682
15683 get_domains = encoder->get_power_domains(encoder);
15684 for_each_power_domain(domain, get_domains)
15685 intel_display_power_get(dev_priv, domain);
15686 }
15687}
15688
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015689static void intel_early_display_was(struct drm_i915_private *dev_priv)
15690{
15691 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15692 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15693 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15694 DARBF_GATING_DIS);
15695
15696 if (IS_HASWELL(dev_priv)) {
15697 /*
15698 * WaRsPkgCStateDisplayPMReq:hsw
15699 * System hang if this isn't done before disabling all planes!
15700 */
15701 I915_WRITE(CHICKEN_PAR1_1,
15702 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15703 }
15704}
15705
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015706/* Scan out the current hw modeset state,
15707 * and sanitizes it to the current state
15708 */
15709static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015710intel_modeset_setup_hw_state(struct drm_device *dev,
15711 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015712{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015713 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015714 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015715 struct intel_crtc *crtc;
15716 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015717 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015718
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015719 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015720 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015721
15722 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015723 get_encoder_power_domains(dev_priv);
15724
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015725 intel_sanitize_plane_mapping(dev_priv);
15726
Damien Lespiaub2784e12014-08-05 11:29:37 +010015727 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015728 intel_sanitize_encoder(encoder);
15729 }
15730
Damien Lespiau055e3932014-08-18 13:49:10 +010015731 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015732 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015733
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015734 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015735 intel_dump_pipe_config(crtc, crtc->config,
15736 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015737 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015738
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015739 intel_modeset_update_connector_atomic_state(dev);
15740
Daniel Vetter35c95372013-07-17 06:55:04 +020015741 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15742 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15743
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015744 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015745 continue;
15746
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015747 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n",
15748 pll->info->name);
Daniel Vetter35c95372013-07-17 06:55:04 +020015749
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015750 pll->info->funcs->disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015751 pll->on = false;
15752 }
15753
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015754 if (IS_G4X(dev_priv)) {
15755 g4x_wm_get_hw_state(dev);
15756 g4x_wm_sanitize(dev_priv);
15757 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015758 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015759 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015760 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015761 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015762 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015763 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015764 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015765
15766 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015767 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015768
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015769 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015770 if (WARN_ON(put_domains))
15771 modeset_put_power_domains(dev_priv, put_domains);
15772 }
15773 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015774
Imre Deak8d8c3862017-02-17 17:39:46 +020015775 intel_power_domains_verify_state(dev_priv);
15776
Paulo Zanoni010cf732016-01-19 11:35:48 -020015777 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015778}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015779
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015780void intel_display_resume(struct drm_device *dev)
15781{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015782 struct drm_i915_private *dev_priv = to_i915(dev);
15783 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15784 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015785 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015786
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015787 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015788 if (state)
15789 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015790
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015791 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015792
Maarten Lankhorst73974892016-08-05 23:28:27 +030015793 while (1) {
15794 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15795 if (ret != -EDEADLK)
15796 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015797
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015798 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015799 }
15800
Maarten Lankhorst73974892016-08-05 23:28:27 +030015801 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015802 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015803
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015804 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015805 drm_modeset_drop_locks(&ctx);
15806 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015807
Chris Wilson08536952016-10-14 13:18:18 +010015808 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015809 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015810 if (state)
15811 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015812}
15813
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015814int intel_connector_register(struct drm_connector *connector)
15815{
15816 struct intel_connector *intel_connector = to_intel_connector(connector);
15817 int ret;
15818
15819 ret = intel_backlight_device_register(intel_connector);
15820 if (ret)
15821 goto err;
15822
15823 return 0;
15824
15825err:
15826 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015827}
15828
Chris Wilsonc191eca2016-06-17 11:40:33 +010015829void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015830{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015831 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015832
Chris Wilsone63d87c2016-06-17 11:40:34 +010015833 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015834 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015835}
15836
Manasi Navare886c6b82017-10-26 14:52:00 -070015837static void intel_hpd_poll_fini(struct drm_device *dev)
15838{
15839 struct intel_connector *connector;
15840 struct drm_connector_list_iter conn_iter;
15841
Chris Wilson448aa912017-11-28 11:01:47 +000015842 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070015843 drm_connector_list_iter_begin(dev, &conn_iter);
15844 for_each_intel_connector_iter(connector, &conn_iter) {
15845 if (connector->modeset_retry_work.func)
15846 cancel_work_sync(&connector->modeset_retry_work);
Sean Paulee5e5e72018-01-08 14:55:39 -050015847 if (connector->hdcp_shim) {
15848 cancel_delayed_work_sync(&connector->hdcp_check_work);
15849 cancel_work_sync(&connector->hdcp_prop_work);
15850 }
Manasi Navare886c6b82017-10-26 14:52:00 -070015851 }
15852 drm_connector_list_iter_end(&conn_iter);
15853}
15854
Jesse Barnes79e53942008-11-07 14:24:08 -080015855void intel_modeset_cleanup(struct drm_device *dev)
15856{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015857 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015858
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015859 flush_work(&dev_priv->atomic_helper.free_work);
15860 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15861
Chris Wilsondc979972016-05-10 14:10:04 +010015862 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015863
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015864 /*
15865 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015866 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015867 * experience fancy races otherwise.
15868 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015869 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015870
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015871 /*
15872 * Due to the hpd irq storm handling the hotplug work can re-arm the
15873 * poll handlers. Hence disable polling after hpd handling is shut down.
15874 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015875 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015876
Daniel Vetter4f256d82017-07-15 00:46:55 +020015877 /* poll work can call into fbdev, hence clean that up afterwards */
15878 intel_fbdev_fini(dev_priv);
15879
Jesse Barnes723bfd72010-10-07 16:01:13 -070015880 intel_unregister_dsm_handler();
15881
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015882 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015883
Chris Wilson1630fe72011-07-08 12:22:42 +010015884 /* flush any delayed tasks or pending work */
15885 flush_scheduled_work();
15886
Jesse Barnes79e53942008-11-07 14:24:08 -080015887 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015888
Chris Wilson1ee8da62016-05-12 12:43:23 +010015889 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015890
Chris Wilsondc979972016-05-10 14:10:04 +010015891 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015892
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015893 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015894
15895 destroy_workqueue(dev_priv->modeset_wq);
Jesse Barnes79e53942008-11-07 14:24:08 -080015896}
15897
Chris Wilsondf0e9242010-09-09 16:20:55 +010015898void intel_connector_attach_encoder(struct intel_connector *connector,
15899 struct intel_encoder *encoder)
15900{
15901 connector->encoder = encoder;
Daniel Vettercde4c442018-07-09 10:40:07 +020015902 drm_connector_attach_encoder(&connector->base, &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015903}
Dave Airlie28d52042009-09-21 14:33:58 +100015904
15905/*
15906 * set vga decode state - true == enable VGA decode
15907 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015908int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015909{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015910 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015911 u16 gmch_ctrl;
15912
Chris Wilson75fa0412014-02-07 18:37:02 -020015913 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15914 DRM_ERROR("failed to read control word\n");
15915 return -EIO;
15916 }
15917
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015918 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15919 return 0;
15920
Dave Airlie28d52042009-09-21 14:33:58 +100015921 if (state)
15922 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15923 else
15924 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015925
15926 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15927 DRM_ERROR("failed to write control word\n");
15928 return -EIO;
15929 }
15930
Dave Airlie28d52042009-09-21 14:33:58 +100015931 return 0;
15932}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015933
Chris Wilson98a2f412016-10-12 10:05:18 +010015934#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15935
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015936struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015937
15938 u32 power_well_driver;
15939
Chris Wilson63b66e52013-08-08 15:12:06 +020015940 int num_transcoders;
15941
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015942 struct intel_cursor_error_state {
15943 u32 control;
15944 u32 position;
15945 u32 base;
15946 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015947 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015948
15949 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015950 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015951 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015952 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015953 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015954
15955 struct intel_plane_error_state {
15956 u32 control;
15957 u32 stride;
15958 u32 size;
15959 u32 pos;
15960 u32 addr;
15961 u32 surface;
15962 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015963 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015964
15965 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015966 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015967 enum transcoder cpu_transcoder;
15968
15969 u32 conf;
15970
15971 u32 htotal;
15972 u32 hblank;
15973 u32 hsync;
15974 u32 vtotal;
15975 u32 vblank;
15976 u32 vsync;
15977 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015978};
15979
15980struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015981intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015982{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015983 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015984 int transcoders[] = {
15985 TRANSCODER_A,
15986 TRANSCODER_B,
15987 TRANSCODER_C,
15988 TRANSCODER_EDP,
15989 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015990 int i;
15991
Chris Wilsonc0336662016-05-06 15:40:21 +010015992 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015993 return NULL;
15994
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015995 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015996 if (error == NULL)
15997 return NULL;
15998
Chris Wilsonc0336662016-05-06 15:40:21 +010015999 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030016000 error->power_well_driver =
16001 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016002
Damien Lespiau055e3932014-08-18 13:49:10 +010016003 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016004 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016005 __intel_display_power_is_enabled(dev_priv,
16006 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016007 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016008 continue;
16009
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016010 error->cursor[i].control = I915_READ(CURCNTR(i));
16011 error->cursor[i].position = I915_READ(CURPOS(i));
16012 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016013
16014 error->plane[i].control = I915_READ(DSPCNTR(i));
16015 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016016 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016017 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016018 error->plane[i].pos = I915_READ(DSPPOS(i));
16019 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016020 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016021 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016022 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016023 error->plane[i].surface = I915_READ(DSPSURF(i));
16024 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16025 }
16026
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016027 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030016028
Chris Wilsonc0336662016-05-06 15:40:21 +010016029 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030016030 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016031 }
16032
Jani Nikula4d1de972016-03-18 17:05:42 +020016033 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016034 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016035 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016036 error->num_transcoders++; /* Account for eDP. */
16037
16038 for (i = 0; i < error->num_transcoders; i++) {
16039 enum transcoder cpu_transcoder = transcoders[i];
16040
Imre Deakddf9c532013-11-27 22:02:02 +020016041 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016042 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016043 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016044 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016045 continue;
16046
Chris Wilson63b66e52013-08-08 15:12:06 +020016047 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16048
16049 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16050 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16051 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16052 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16053 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16054 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16055 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016056 }
16057
16058 return error;
16059}
16060
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016061#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16062
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016063void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016064intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016065 struct intel_display_error_state *error)
16066{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000016067 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016068 int i;
16069
Chris Wilson63b66e52013-08-08 15:12:06 +020016070 if (!error)
16071 return;
16072
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016073 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010016074 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016075 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016076 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016077 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016078 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016079 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016080 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016081 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030016082 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016083
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016084 err_printf(m, "Plane [%d]:\n", i);
16085 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16086 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016087 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016088 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16089 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016090 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010016091 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016092 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016093 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016094 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16095 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016096 }
16097
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016098 err_printf(m, "Cursor [%d]:\n", i);
16099 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16100 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16101 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016102 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016103
16104 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016105 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016106 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016107 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016108 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016109 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16110 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16111 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16112 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16113 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16114 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16115 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16116 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016117}
Chris Wilson98a2f412016-10-12 10:05:18 +010016118
16119#endif