blob: 3cabe52a4e3b168e176d1f55abdae65f67219ef7 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Chris Wilson24dbf512017-02-15 10:59:18 +0000100static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101 struct drm_i915_gem_object *obj,
102 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100125
Ma Lingd4906092009-03-18 20:13:27 +0800126struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153{
154 u32 val;
155 int divider;
156
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200172{
173 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178}
179
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
Wayne Boyer666a4532015-12-09 12:29:35 -0800182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
Chris Wilson021357a2010-09-07 20:54:59 +0100191static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100194{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200199 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200200 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100201}
202
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300203static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200205 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200206 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300216static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200217 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200218 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200219 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300229static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200231 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200232 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
Eric Anholt273e27c2011-03-30 13:01:10 -0700241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300269static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800281 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300284static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800308 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800322 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800395};
396
Eric Anholt273e27c2011-03-30 13:01:10 -0700397/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400406 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800409};
410
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400419 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800422};
423
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300424static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200432 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300436 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200448 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300456static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530459 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200471 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472}
473
Imre Deakdccbea32015-06-22 23:35:51 +0300474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
Shaohua Li21778322009-02-23 15:19:16 +0800485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200487 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300488 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300491
492 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800493}
494
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800501{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200502 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300505 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300508
509 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510}
511
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300517 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300520
521 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300522}
523
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300524int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300529 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300544 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300545 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200562 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300580static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300581i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582 const struct intel_crtc_state *crtc_state,
583 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300585 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300594 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 } else {
598 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300599 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603}
604
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300615static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300616i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300623 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Imre Deakdccbea32015-06-22 23:35:51 +0300641 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
Ma Lingd4906092009-03-18 20:13:27 +0800673static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300674pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200675 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200678{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200681 int err = target;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 memset(best_clock, 0, sizeof(*best_clock));
684
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
Imre Deakdccbea32015-06-22 23:35:51 +0300697 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 &clock))
701 continue;
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200728 */
Ma Lingd4906092009-03-18 20:13:27 +0800729static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300730g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200731 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800734{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300735 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800737 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800741
742 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Ma Lingd4906092009-03-18 20:13:27 +0800746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Imre Deakd5dd62b2015-03-17 11:40:03 +0200778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100792 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
Imre Deak24be4e42015-03-17 11:40:04 +0200798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800823static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300824vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200825 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300830 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300832 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300835 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700836
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
841 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700847 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200849 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300850
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300858 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300859 continue;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 }
871 }
872 }
873 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300875 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200891 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
Imre Deakdccbea32015-06-22 23:35:51 +0300923 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 continue;
927
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935 }
936 }
937
938 return found;
939}
940
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300942 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200946
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200947 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948 target_clock, refclk, NULL, best_clock);
949}
950
Ville Syrjälä525b9312016-10-31 22:37:02 +0200951bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100956 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 * as Haswell has gained clock readout/fastboot support.
958 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000959 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300960 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300965 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300968}
969
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
Ville Syrjälä98187832016-10-31 22:37:10 +0200973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200975 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976}
977
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300979{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300981 u32 line1, line2;
982 u32 line_mask;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200990 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300998 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001010 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001011 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001016 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001018 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001025 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001029 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037 u32 val;
1038 bool cur_state;
1039
Ville Syrjälä649636e2015-09-22 19:50:01 +03001040 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001042 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001044 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046
Jani Nikula23538ef2013-08-27 15:12:22 +03001047/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001049{
1050 u32 val;
1051 bool cur_state;
1052
Ville Syrjäläa5805162015-05-26 20:42:30 +03001053 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001055 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001056
1057 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001058 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001059 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001060 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001061}
Jani Nikula23538ef2013-08-27 15:12:22 +03001062
Jesse Barnes040484a2011-01-03 12:14:26 -08001063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001070 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001075 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001078 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001080 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 u32 val;
1089 bool cur_state;
1090
Ville Syrjälä649636e2015-09-22 19:50:01 +03001091 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001093 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001095 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001106 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 return;
1108
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001110 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001111 return;
1112
Ville Syrjälä649636e2015-09-22 19:50:01 +03001113 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
1116
Daniel Vetter55607e82013-06-16 21:42:39 +02001117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001119{
Jesse Barnes040484a2011-01-03 12:14:26 -08001120 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001121 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Ville Syrjälä649636e2015-09-22 19:50:01 +03001123 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001127 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001128}
1129
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001131{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001135 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001138 return;
1139
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001140 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001141 u32 port_sel;
1142
Imre Deak44cb7342016-08-10 14:07:29 +03001143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001151 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001153 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001155 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 locked = false;
1164
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001167 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168}
1169
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001173 bool cur_state;
1174
Jani Nikula2a307c22016-11-30 17:43:04 +02001175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001177 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001179
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001182 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001189{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001190 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001193 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001194
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001280 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001552
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001553 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001557 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001579 I915_WRITE(reg, dpll);
1580
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001586 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001596
1597 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001598 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001610 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001626 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001642 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643}
1644
Jesse Barnesf6071162013-10-01 10:41:38 -07001645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001647 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664 u32 val;
1665
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001668
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001673
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001676
Ville Syrjäläa5805162015-05-26 20:42:30 +03001677 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
Ville Syrjäläa5805162015-05-26 20:42:30 +03001684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001685}
1686
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001690{
1691 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001693
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 switch (dport->port) {
1695 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001698 break;
1699 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001701 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001702 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 break;
1708 default:
1709 BUG();
1710 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711
Chris Wilson370004d2016-06-30 15:32:56 +01001712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717}
1718
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Ville Syrjälä98187832016-10-31 22:37:10 +02001722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001726
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001734 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001741 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001742
Daniel Vetterab9412b2013-05-03 11:49:46 +02001743 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001745 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001752 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001753 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001762 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001767 else
1768 val |= TRANS_PROGRESSIVE;
1769
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001775}
1776
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001778 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001779{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001782 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001790
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001791 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001796 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 else
1798 val |= TRANS_PROGRESSIVE;
1799
Daniel Vetterab9412b2013-05-03 11:49:46 +02001800 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001806 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001807}
1808
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001812 i915_reg_t reg;
1813 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
Jesse Barnes291906f2011-02-02 12:28:03 -08001819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
Daniel Vetterab9412b2013-05-03 11:49:46 +02001822 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001832 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 u32 val;
1844
Daniel Vetterab9412b2013-05-03 11:49:46 +02001845 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001847 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001852 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001853
1854 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Ville Syrjälä65f21302016-10-14 20:02:53 +03001860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
Jesse Barnes92f25842011-01-04 15:09:34 -08001872/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001873 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001874 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001876 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001879static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880{
Paulo Zanoni03722642014-01-17 13:51:09 -02001881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001883 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 u32 val;
1887
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001890 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001891 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001892 assert_sprites_disabled(dev_priv, pipe);
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001899 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001904 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001905 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001915 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001921 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001924 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001940 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 u32 val;
1955
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
Jesse Barnesb24e7172011-01-04 15:09:30 -08001958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001963 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001964 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001966 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001967 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
Ville Syrjälä67adc642014-08-15 01:21:57 +03001971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001975 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986}
1987
Ville Syrjälä832be822016-01-12 21:08:33 +02001988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001993static unsigned int
1994intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001995{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001996 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1997 unsigned int cpp = fb->format->cpp[plane];
1998
1999 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002000 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002001 return cpp;
2002 case I915_FORMAT_MOD_X_TILED:
2003 if (IS_GEN2(dev_priv))
2004 return 128;
2005 else
2006 return 512;
2007 case I915_FORMAT_MOD_Y_TILED:
2008 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2009 return 128;
2010 else
2011 return 512;
2012 case I915_FORMAT_MOD_Yf_TILED:
2013 switch (cpp) {
2014 case 1:
2015 return 64;
2016 case 2:
2017 case 4:
2018 return 128;
2019 case 8:
2020 case 16:
2021 return 256;
2022 default:
2023 MISSING_CASE(cpp);
2024 return cpp;
2025 }
2026 break;
2027 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002028 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002029 return cpp;
2030 }
2031}
2032
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002033static unsigned int
2034intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002035{
Ben Widawsky2f075562017-03-24 14:29:48 -07002036 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02002037 return 1;
2038 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002039 return intel_tile_size(to_i915(fb->dev)) /
2040 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002041}
2042
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002043/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002044static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002045 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2049 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002050
2051 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002053}
2054
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002055unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056intel_fb_align_height(const struct drm_framebuffer *fb,
2057 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002058{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002059 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002060
2061 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062}
2063
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002064unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065{
2066 unsigned int size = 0;
2067 int i;
2068
2069 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072 return size;
2073}
2074
Daniel Vetter75c82a52015-10-14 16:51:04 +02002075static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002076intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077 const struct drm_framebuffer *fb,
2078 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002079{
Chris Wilson7b92c042017-01-14 00:28:26 +00002080 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002081 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002082 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002083 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002084 }
2085}
2086
Ville Syrjälä603525d2016-01-12 21:08:37 +02002087static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002088{
2089 if (INTEL_INFO(dev_priv)->gen >= 9)
2090 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002091 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002092 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002093 return 128 * 1024;
2094 else if (INTEL_INFO(dev_priv)->gen >= 4)
2095 return 4 * 1024;
2096 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002097 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002098}
2099
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002100static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2101 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002102{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002103 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2104
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002105 /* AUX_DIST needs only 4K alignment */
2106 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
2107 return 4096;
2108
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002109 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002110 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002111 return intel_linear_alignment(dev_priv);
2112 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002113 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002114 return 256 * 1024;
2115 return 0;
2116 case I915_FORMAT_MOD_Y_TILED:
2117 case I915_FORMAT_MOD_Yf_TILED:
2118 return 1 * 1024 * 1024;
2119 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002120 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002121 return 0;
2122 }
2123}
2124
Chris Wilson058d88c2016-08-15 10:49:06 +01002125struct i915_vma *
2126intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002127{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002128 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002129 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002130 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002131 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002132 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002133 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002134
Matt Roperebcdd392014-07-09 16:22:11 -07002135 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2136
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002137 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002138
Ville Syrjälä3465c582016-02-15 22:54:43 +02002139 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140
Chris Wilson693db182013-03-05 14:52:39 +00002141 /* Note that the w/a also requires 64 PTE of padding following the
2142 * bo. We currently fill all unused PTE with the shadow page and so
2143 * we should always have valid PTE following the scanout preventing
2144 * the VT-d warning.
2145 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002146 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002147 alignment = 256 * 1024;
2148
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002149 /*
2150 * Global gtt pte registers are special registers which actually forward
2151 * writes to a chunk of system memory. Which means that there is no risk
2152 * that the register values disappear as soon as we call
2153 * intel_runtime_pm_put(), so it is correct to wrap only the
2154 * pin/unpin/fence and not more.
2155 */
2156 intel_runtime_pm_get(dev_priv);
2157
Chris Wilson058d88c2016-08-15 10:49:06 +01002158 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002159 if (IS_ERR(vma))
2160 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002161
Chris Wilson05a20d02016-08-18 17:16:55 +01002162 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002163 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2164 * fence, whereas 965+ only requires a fence if using
2165 * framebuffer compression. For simplicity, we always, when
2166 * possible, install a fence as the cost is not that onerous.
2167 *
2168 * If we fail to fence the tiled scanout, then either the
2169 * modeset will reject the change (which is highly unlikely as
2170 * the affected systems, all but one, do not have unmappable
2171 * space) or we will not be able to enable full powersaving
2172 * techniques (also likely not to apply due to various limits
2173 * FBC and the like impose on the size of the buffer, which
2174 * presumably we violated anyway with this unmappable buffer).
2175 * Anyway, it is presumably better to stumble onwards with
2176 * something and try to run the system in a "less than optimal"
2177 * mode that matches the user configuration.
2178 */
2179 if (i915_vma_get_fence(vma) == 0)
2180 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002181 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002183 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002184err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002185 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002186 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002187}
2188
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002189void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002190{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002191 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002192
Chris Wilson49ef5292016-08-18 17:17:00 +01002193 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002194 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002195 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002196}
2197
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002198static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2199 unsigned int rotation)
2200{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002201 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002202 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2203 else
2204 return fb->pitches[plane];
2205}
2206
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002207/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002208 * Convert the x/y offsets into a linear offset.
2209 * Only valid with 0/180 degree rotation, which is fine since linear
2210 * offset is only used with linear buffers on pre-hsw and tiled buffers
2211 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2212 */
2213u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002214 const struct intel_plane_state *state,
2215 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002216{
Ville Syrjälä29490562016-01-20 18:02:50 +02002217 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002218 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002219 unsigned int pitch = fb->pitches[plane];
2220
2221 return y * pitch + x * cpp;
2222}
2223
2224/*
2225 * Add the x/y offsets derived from fb->offsets[] to the user
2226 * specified plane src x/y offsets. The resulting x/y offsets
2227 * specify the start of scanout from the beginning of the gtt mapping.
2228 */
2229void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002230 const struct intel_plane_state *state,
2231 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002232
2233{
Ville Syrjälä29490562016-01-20 18:02:50 +02002234 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2235 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002236
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002237 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002238 *x += intel_fb->rotated[plane].x;
2239 *y += intel_fb->rotated[plane].y;
2240 } else {
2241 *x += intel_fb->normal[plane].x;
2242 *y += intel_fb->normal[plane].y;
2243 }
2244}
2245
2246/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002247 * Input tile dimensions and pitch must already be
2248 * rotated to match x and y, and in pixel units.
2249 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002250static u32 _intel_adjust_tile_offset(int *x, int *y,
2251 unsigned int tile_width,
2252 unsigned int tile_height,
2253 unsigned int tile_size,
2254 unsigned int pitch_tiles,
2255 u32 old_offset,
2256 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002257{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002258 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002259 unsigned int tiles;
2260
2261 WARN_ON(old_offset & (tile_size - 1));
2262 WARN_ON(new_offset & (tile_size - 1));
2263 WARN_ON(new_offset > old_offset);
2264
2265 tiles = (old_offset - new_offset) / tile_size;
2266
2267 *y += tiles / pitch_tiles * tile_height;
2268 *x += tiles % pitch_tiles * tile_width;
2269
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002270 /* minimize x in case it got needlessly big */
2271 *y += *x / pitch_pixels * tile_height;
2272 *x %= pitch_pixels;
2273
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002274 return new_offset;
2275}
2276
2277/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002278 * Adjust the tile offset by moving the difference into
2279 * the x/y offsets.
2280 */
2281static u32 intel_adjust_tile_offset(int *x, int *y,
2282 const struct intel_plane_state *state, int plane,
2283 u32 old_offset, u32 new_offset)
2284{
2285 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2286 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002287 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002288 unsigned int rotation = state->base.rotation;
2289 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2290
2291 WARN_ON(new_offset > old_offset);
2292
Ben Widawsky2f075562017-03-24 14:29:48 -07002293 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002294 unsigned int tile_size, tile_width, tile_height;
2295 unsigned int pitch_tiles;
2296
2297 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002298 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002299
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002300 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002301 pitch_tiles = pitch / tile_height;
2302 swap(tile_width, tile_height);
2303 } else {
2304 pitch_tiles = pitch / (tile_width * cpp);
2305 }
2306
2307 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2308 tile_size, pitch_tiles,
2309 old_offset, new_offset);
2310 } else {
2311 old_offset += *y * pitch + *x * cpp;
2312
2313 *y = (old_offset - new_offset) / pitch;
2314 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2315 }
2316
2317 return new_offset;
2318}
2319
2320/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002321 * Computes the linear offset to the base tile and adjusts
2322 * x, y. bytes per pixel is assumed to be a power-of-two.
2323 *
2324 * In the 90/270 rotated case, x and y are assumed
2325 * to be already rotated to match the rotated GTT view, and
2326 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002327 *
2328 * This function is used when computing the derived information
2329 * under intel_framebuffer, so using any of that information
2330 * here is not allowed. Anything under drm_framebuffer can be
2331 * used. This is why the user has to pass in the pitch since it
2332 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002333 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002334static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2335 int *x, int *y,
2336 const struct drm_framebuffer *fb, int plane,
2337 unsigned int pitch,
2338 unsigned int rotation,
2339 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002340{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002341 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002342 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002343 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002344
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002345 if (alignment)
2346 alignment--;
2347
Ben Widawsky2f075562017-03-24 14:29:48 -07002348 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002349 unsigned int tile_size, tile_width, tile_height;
2350 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002351
Ville Syrjäläd8433102016-01-12 21:08:35 +02002352 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002353 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002354
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002355 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002356 pitch_tiles = pitch / tile_height;
2357 swap(tile_width, tile_height);
2358 } else {
2359 pitch_tiles = pitch / (tile_width * cpp);
2360 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002361
Ville Syrjäläd8433102016-01-12 21:08:35 +02002362 tile_rows = *y / tile_height;
2363 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002364
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002365 tiles = *x / tile_width;
2366 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002367
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002368 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2369 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002370
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002371 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2372 tile_size, pitch_tiles,
2373 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002374 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002375 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002376 offset_aligned = offset & ~alignment;
2377
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002378 *y = (offset & alignment) / pitch;
2379 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002380 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002381
2382 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002383}
2384
Ville Syrjälä6687c902015-09-15 13:16:41 +03002385u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002386 const struct intel_plane_state *state,
2387 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002388{
Ville Syrjälä29490562016-01-20 18:02:50 +02002389 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2390 const struct drm_framebuffer *fb = state->base.fb;
2391 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002392 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002393 u32 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002394
2395 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2396 rotation, alignment);
2397}
2398
2399/* Convert the fb->offset[] linear offset into x/y offsets */
2400static void intel_fb_offset_to_xy(int *x, int *y,
2401 const struct drm_framebuffer *fb, int plane)
2402{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002403 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002404 unsigned int pitch = fb->pitches[plane];
2405 u32 linear_offset = fb->offsets[plane];
2406
2407 *y = linear_offset / pitch;
2408 *x = linear_offset % pitch / cpp;
2409}
2410
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002411static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2412{
2413 switch (fb_modifier) {
2414 case I915_FORMAT_MOD_X_TILED:
2415 return I915_TILING_X;
2416 case I915_FORMAT_MOD_Y_TILED:
2417 return I915_TILING_Y;
2418 default:
2419 return I915_TILING_NONE;
2420 }
2421}
2422
Ville Syrjälä6687c902015-09-15 13:16:41 +03002423static int
2424intel_fill_fb_info(struct drm_i915_private *dev_priv,
2425 struct drm_framebuffer *fb)
2426{
2427 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2428 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2429 u32 gtt_offset_rotated = 0;
2430 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002431 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002432 unsigned int tile_size = intel_tile_size(dev_priv);
2433
2434 for (i = 0; i < num_planes; i++) {
2435 unsigned int width, height;
2436 unsigned int cpp, size;
2437 u32 offset;
2438 int x, y;
2439
Ville Syrjälä353c8592016-12-14 23:30:57 +02002440 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002441 width = drm_framebuffer_plane_width(fb->width, fb, i);
2442 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002443
2444 intel_fb_offset_to_xy(&x, &y, fb, i);
2445
2446 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002447 * The fence (if used) is aligned to the start of the object
2448 * so having the framebuffer wrap around across the edge of the
2449 * fenced region doesn't really work. We have no API to configure
2450 * the fence start offset within the object (nor could we probably
2451 * on gen2/3). So it's just easier if we just require that the
2452 * fb layout agrees with the fence layout. We already check that the
2453 * fb stride matches the fence stride elsewhere.
2454 */
2455 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2456 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002457 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2458 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002459 return -EINVAL;
2460 }
2461
2462 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002463 * First pixel of the framebuffer from
2464 * the start of the normal gtt mapping.
2465 */
2466 intel_fb->normal[i].x = x;
2467 intel_fb->normal[i].y = y;
2468
2469 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002470 fb, i, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002471 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002472 offset /= tile_size;
2473
Ben Widawsky2f075562017-03-24 14:29:48 -07002474 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002475 unsigned int tile_width, tile_height;
2476 unsigned int pitch_tiles;
2477 struct drm_rect r;
2478
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002479 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002480
2481 rot_info->plane[i].offset = offset;
2482 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2483 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2484 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2485
2486 intel_fb->rotated[i].pitch =
2487 rot_info->plane[i].height * tile_height;
2488
2489 /* how many tiles does this plane need */
2490 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2491 /*
2492 * If the plane isn't horizontally tile aligned,
2493 * we need one more tile.
2494 */
2495 if (x != 0)
2496 size++;
2497
2498 /* rotate the x/y offsets to match the GTT view */
2499 r.x1 = x;
2500 r.y1 = y;
2501 r.x2 = x + width;
2502 r.y2 = y + height;
2503 drm_rect_rotate(&r,
2504 rot_info->plane[i].width * tile_width,
2505 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002506 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002507 x = r.x1;
2508 y = r.y1;
2509
2510 /* rotate the tile dimensions to match the GTT view */
2511 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2512 swap(tile_width, tile_height);
2513
2514 /*
2515 * We only keep the x/y offsets, so push all of the
2516 * gtt offset into the x/y offsets.
2517 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002518 _intel_adjust_tile_offset(&x, &y,
2519 tile_width, tile_height,
2520 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002521 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002522
2523 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2524
2525 /*
2526 * First pixel of the framebuffer from
2527 * the start of the rotated gtt mapping.
2528 */
2529 intel_fb->rotated[i].x = x;
2530 intel_fb->rotated[i].y = y;
2531 } else {
2532 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2533 x * cpp, tile_size);
2534 }
2535
2536 /* how many tiles in total needed in the bo */
2537 max_size = max(max_size, offset + size);
2538 }
2539
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002540 if (max_size * tile_size > intel_fb->obj->base.size) {
2541 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2542 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543 return -EINVAL;
2544 }
2545
2546 return 0;
2547}
2548
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002549static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550{
2551 switch (format) {
2552 case DISPPLANE_8BPP:
2553 return DRM_FORMAT_C8;
2554 case DISPPLANE_BGRX555:
2555 return DRM_FORMAT_XRGB1555;
2556 case DISPPLANE_BGRX565:
2557 return DRM_FORMAT_RGB565;
2558 default:
2559 case DISPPLANE_BGRX888:
2560 return DRM_FORMAT_XRGB8888;
2561 case DISPPLANE_RGBX888:
2562 return DRM_FORMAT_XBGR8888;
2563 case DISPPLANE_BGRX101010:
2564 return DRM_FORMAT_XRGB2101010;
2565 case DISPPLANE_RGBX101010:
2566 return DRM_FORMAT_XBGR2101010;
2567 }
2568}
2569
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002570static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2571{
2572 switch (format) {
2573 case PLANE_CTL_FORMAT_RGB_565:
2574 return DRM_FORMAT_RGB565;
2575 default:
2576 case PLANE_CTL_FORMAT_XRGB_8888:
2577 if (rgb_order) {
2578 if (alpha)
2579 return DRM_FORMAT_ABGR8888;
2580 else
2581 return DRM_FORMAT_XBGR8888;
2582 } else {
2583 if (alpha)
2584 return DRM_FORMAT_ARGB8888;
2585 else
2586 return DRM_FORMAT_XRGB8888;
2587 }
2588 case PLANE_CTL_FORMAT_XRGB_2101010:
2589 if (rgb_order)
2590 return DRM_FORMAT_XBGR2101010;
2591 else
2592 return DRM_FORMAT_XRGB2101010;
2593 }
2594}
2595
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002596static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002597intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2598 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002599{
2600 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002601 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002602 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002603 struct drm_i915_gem_object *obj = NULL;
2604 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002605 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002606 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2607 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2608 PAGE_SIZE);
2609
2610 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002611
Chris Wilsonff2652e2014-03-10 08:07:02 +00002612 if (plane_config->size == 0)
2613 return false;
2614
Paulo Zanoni3badb492015-09-23 12:52:23 -03002615 /* If the FB is too big, just don't use it since fbdev is not very
2616 * important and we should probably use that space with FBC or other
2617 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002618 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002619 return false;
2620
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002621 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002622 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002623 base_aligned,
2624 base_aligned,
2625 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002626 mutex_unlock(&dev->struct_mutex);
2627 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002629
Chris Wilson3e510a82016-08-05 10:14:23 +01002630 if (plane_config->tiling == I915_TILING_X)
2631 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002632
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002633 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002634 mode_cmd.width = fb->width;
2635 mode_cmd.height = fb->height;
2636 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002637 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002638 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639
Chris Wilson24dbf512017-02-15 10:59:18 +00002640 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002641 DRM_DEBUG_KMS("intel fb init failed\n");
2642 goto out_unref_obj;
2643 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002644
Jesse Barnes484b41d2014-03-07 08:57:55 -08002645
Daniel Vetterf6936e22015-03-26 12:17:05 +01002646 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002647 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002648
2649out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002650 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002651 return false;
2652}
2653
Daniel Vetter5a21b662016-05-24 17:13:53 +02002654/* Update plane->state->fb to match plane->fb after driver-internal updates */
2655static void
2656update_state_fb(struct drm_plane *plane)
2657{
2658 if (plane->fb == plane->state->fb)
2659 return;
2660
2661 if (plane->state->fb)
2662 drm_framebuffer_unreference(plane->state->fb);
2663 plane->state->fb = plane->fb;
2664 if (plane->state->fb)
2665 drm_framebuffer_reference(plane->state->fb);
2666}
2667
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002668static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002669intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2670 struct intel_plane_state *plane_state,
2671 bool visible)
2672{
2673 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2674
2675 plane_state->base.visible = visible;
2676
2677 /* FIXME pre-g4x don't work like this */
2678 if (visible) {
2679 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2680 crtc_state->active_planes |= BIT(plane->id);
2681 } else {
2682 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2683 crtc_state->active_planes &= ~BIT(plane->id);
2684 }
2685
2686 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2687 crtc_state->base.crtc->name,
2688 crtc_state->active_planes);
2689}
2690
2691static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002692intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2693 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002694{
2695 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002696 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002697 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002698 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002699 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002700 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002701 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2702 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002703 struct intel_plane_state *intel_state =
2704 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002705 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002706
Damien Lespiau2d140302015-02-05 17:22:18 +00002707 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002708 return;
2709
Daniel Vetterf6936e22015-03-26 12:17:05 +01002710 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002711 fb = &plane_config->fb->base;
2712 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002713 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002714
Damien Lespiau2d140302015-02-05 17:22:18 +00002715 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002716
2717 /*
2718 * Failed to alloc the obj, check to see if we should share
2719 * an fb with another CRTC instead
2720 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002721 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002722 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002723
2724 if (c == &intel_crtc->base)
2725 continue;
2726
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002727 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002728 continue;
2729
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002730 state = to_intel_plane_state(c->primary->state);
2731 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002732 continue;
2733
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002734 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2735 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002736 drm_framebuffer_reference(fb);
2737 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002738 }
2739 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002740
Matt Roper200757f2015-12-03 11:37:36 -08002741 /*
2742 * We've failed to reconstruct the BIOS FB. Current display state
2743 * indicates that the primary plane is visible, but has a NULL FB,
2744 * which will lead to problems later if we don't fix it up. The
2745 * simplest solution is to just disable the primary plane now and
2746 * pretend the BIOS never had it enabled.
2747 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002748 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2749 to_intel_plane_state(plane_state),
2750 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002751 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002752 trace_intel_disable_plane(primary, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002753 intel_plane->disable_plane(primary, &intel_crtc->base);
2754
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 return;
2756
2757valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002758 mutex_lock(&dev->struct_mutex);
2759 intel_state->vma =
2760 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2761 mutex_unlock(&dev->struct_mutex);
2762 if (IS_ERR(intel_state->vma)) {
2763 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2764 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2765
2766 intel_state->vma = NULL;
2767 drm_framebuffer_unreference(fb);
2768 return;
2769 }
2770
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002771 plane_state->src_x = 0;
2772 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002773 plane_state->src_w = fb->width << 16;
2774 plane_state->src_h = fb->height << 16;
2775
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002776 plane_state->crtc_x = 0;
2777 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002778 plane_state->crtc_w = fb->width;
2779 plane_state->crtc_h = fb->height;
2780
Rob Clark1638d302016-11-05 11:08:08 -04002781 intel_state->base.src = drm_plane_state_src(plane_state);
2782 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002783
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002785 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002786 dev_priv->preserve_bios_swizzle = true;
2787
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002788 drm_framebuffer_reference(fb);
2789 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002790 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002791
2792 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2793 to_intel_plane_state(plane_state),
2794 true);
2795
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002796 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2797 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002798}
2799
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002800static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2801 unsigned int rotation)
2802{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002803 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002804
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002805 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002806 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002807 case I915_FORMAT_MOD_X_TILED:
2808 switch (cpp) {
2809 case 8:
2810 return 4096;
2811 case 4:
2812 case 2:
2813 case 1:
2814 return 8192;
2815 default:
2816 MISSING_CASE(cpp);
2817 break;
2818 }
2819 break;
2820 case I915_FORMAT_MOD_Y_TILED:
2821 case I915_FORMAT_MOD_Yf_TILED:
2822 switch (cpp) {
2823 case 8:
2824 return 2048;
2825 case 4:
2826 return 4096;
2827 case 2:
2828 case 1:
2829 return 8192;
2830 default:
2831 MISSING_CASE(cpp);
2832 break;
2833 }
2834 break;
2835 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002836 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002837 }
2838
2839 return 2048;
2840}
2841
2842static int skl_check_main_surface(struct intel_plane_state *plane_state)
2843{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002844 const struct drm_framebuffer *fb = plane_state->base.fb;
2845 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002846 int x = plane_state->base.src.x1 >> 16;
2847 int y = plane_state->base.src.y1 >> 16;
2848 int w = drm_rect_width(&plane_state->base.src) >> 16;
2849 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002850 int max_width = skl_max_plane_width(fb, 0, rotation);
2851 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002852 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002853
2854 if (w > max_width || h > max_height) {
2855 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2856 w, h, max_width, max_height);
2857 return -EINVAL;
2858 }
2859
2860 intel_add_fb_offsets(&x, &y, plane_state, 0);
2861 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002862 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002863
2864 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002865 * AUX surface offset is specified as the distance from the
2866 * main surface offset, and it must be non-negative. Make
2867 * sure that is what we will get.
2868 */
2869 if (offset > aux_offset)
2870 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2871 offset, aux_offset & ~(alignment - 1));
2872
2873 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002874 * When using an X-tiled surface, the plane blows up
2875 * if the x offset + width exceed the stride.
2876 *
2877 * TODO: linear and Y-tiled seem fine, Yf untested,
2878 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002879 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002880 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002881
2882 while ((x + w) * cpp > fb->pitches[0]) {
2883 if (offset == 0) {
2884 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2885 return -EINVAL;
2886 }
2887
2888 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2889 offset, offset - alignment);
2890 }
2891 }
2892
2893 plane_state->main.offset = offset;
2894 plane_state->main.x = x;
2895 plane_state->main.y = y;
2896
2897 return 0;
2898}
2899
Ville Syrjälä8d970652016-01-28 16:30:28 +02002900static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2901{
2902 const struct drm_framebuffer *fb = plane_state->base.fb;
2903 unsigned int rotation = plane_state->base.rotation;
2904 int max_width = skl_max_plane_width(fb, 1, rotation);
2905 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002906 int x = plane_state->base.src.x1 >> 17;
2907 int y = plane_state->base.src.y1 >> 17;
2908 int w = drm_rect_width(&plane_state->base.src) >> 17;
2909 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002910 u32 offset;
2911
2912 intel_add_fb_offsets(&x, &y, plane_state, 1);
2913 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2914
2915 /* FIXME not quite sure how/if these apply to the chroma plane */
2916 if (w > max_width || h > max_height) {
2917 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2918 w, h, max_width, max_height);
2919 return -EINVAL;
2920 }
2921
2922 plane_state->aux.offset = offset;
2923 plane_state->aux.x = x;
2924 plane_state->aux.y = y;
2925
2926 return 0;
2927}
2928
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002929int skl_check_plane_surface(struct intel_plane_state *plane_state)
2930{
2931 const struct drm_framebuffer *fb = plane_state->base.fb;
2932 unsigned int rotation = plane_state->base.rotation;
2933 int ret;
2934
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002935 if (!plane_state->base.visible)
2936 return 0;
2937
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002938 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002939 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002940 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002941 fb->width << 16, fb->height << 16,
2942 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002943
Ville Syrjälä8d970652016-01-28 16:30:28 +02002944 /*
2945 * Handle the AUX surface first since
2946 * the main surface setup depends on it.
2947 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002948 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002949 ret = skl_check_nv12_aux_surface(plane_state);
2950 if (ret)
2951 return ret;
2952 } else {
2953 plane_state->aux.offset = ~0xfff;
2954 plane_state->aux.x = 0;
2955 plane_state->aux.y = 0;
2956 }
2957
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002958 ret = skl_check_main_surface(plane_state);
2959 if (ret)
2960 return ret;
2961
2962 return 0;
2963}
2964
Ville Syrjälä7145f602017-03-23 21:27:07 +02002965static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
2966 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002967{
Ville Syrjälä7145f602017-03-23 21:27:07 +02002968 struct drm_i915_private *dev_priv =
2969 to_i915(plane_state->base.plane->dev);
2970 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2971 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002972 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02002973 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002974
Ville Syrjälä7145f602017-03-23 21:27:07 +02002975 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002976
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002977 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
2978 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02002979 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002980
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002981 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
2982 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002983
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002984 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä7145f602017-03-23 21:27:07 +02002985 if (crtc->pipe == PIPE_B)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002986 dspcntr |= DISPPLANE_SEL_PIPE_B;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002987 }
2988
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002989 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02002990 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002991 dspcntr |= DISPPLANE_8BPP;
2992 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002993 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002994 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002995 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002996 case DRM_FORMAT_RGB565:
2997 dspcntr |= DISPPLANE_BGRX565;
2998 break;
2999 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003000 dspcntr |= DISPPLANE_BGRX888;
3001 break;
3002 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003003 dspcntr |= DISPPLANE_RGBX888;
3004 break;
3005 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003006 dspcntr |= DISPPLANE_BGRX101010;
3007 break;
3008 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003009 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003010 break;
3011 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003012 MISSING_CASE(fb->format->format);
3013 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003014 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003015
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003016 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003017 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003018 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003019
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003020 if (rotation & DRM_ROTATE_180)
3021 dspcntr |= DISPPLANE_ROTATE_180;
3022
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003023 if (rotation & DRM_REFLECT_X)
3024 dspcntr |= DISPPLANE_MIRROR;
3025
Ville Syrjälä7145f602017-03-23 21:27:07 +02003026 return dspcntr;
3027}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003028
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003029int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003030{
3031 struct drm_i915_private *dev_priv =
3032 to_i915(plane_state->base.plane->dev);
3033 int src_x = plane_state->base.src.x1 >> 16;
3034 int src_y = plane_state->base.src.y1 >> 16;
3035 u32 offset;
3036
3037 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003038
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003039 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003040 offset = intel_compute_tile_offset(&src_x, &src_y,
3041 plane_state, 0);
3042 else
3043 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003044
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003045 /* HSW/BDW do this automagically in hardware */
3046 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3047 unsigned int rotation = plane_state->base.rotation;
3048 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3049 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3050
3051 if (rotation & DRM_ROTATE_180) {
3052 src_x += src_w - 1;
3053 src_y += src_h - 1;
3054 } else if (rotation & DRM_REFLECT_X) {
3055 src_x += src_w - 1;
3056 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303057 }
3058
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003059 plane_state->main.offset = offset;
3060 plane_state->main.x = src_x;
3061 plane_state->main.y = src_y;
3062
3063 return 0;
3064}
3065
Ville Syrjälä7145f602017-03-23 21:27:07 +02003066static void i9xx_update_primary_plane(struct drm_plane *primary,
3067 const struct intel_crtc_state *crtc_state,
3068 const struct intel_plane_state *plane_state)
3069{
3070 struct drm_i915_private *dev_priv = to_i915(primary->dev);
3071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3072 struct drm_framebuffer *fb = plane_state->base.fb;
3073 int plane = intel_crtc->plane;
3074 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003075 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003076 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003077 int x = plane_state->main.x;
3078 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003079 unsigned long irqflags;
3080
Ville Syrjälä29490562016-01-20 18:02:50 +02003081 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003082
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003083 if (INTEL_GEN(dev_priv) >= 4)
3084 intel_crtc->dspaddr_offset = plane_state->main.offset;
3085 else
Ville Syrjälä6687c902015-09-15 13:16:41 +03003086 intel_crtc->dspaddr_offset = linear_offset;
3087
Paulo Zanoni2db33662015-09-14 15:20:03 -03003088 intel_crtc->adjusted_x = x;
3089 intel_crtc->adjusted_y = y;
3090
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003091 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3092
Ville Syrjälä78587de2017-03-09 17:44:32 +02003093 if (INTEL_GEN(dev_priv) < 4) {
3094 /* pipesrc and dspsize control the size that is scaled from,
3095 * which should always be the user's requested size.
3096 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003097 I915_WRITE_FW(DSPSIZE(plane),
3098 ((crtc_state->pipe_src_h - 1) << 16) |
3099 (crtc_state->pipe_src_w - 1));
3100 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003101 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003102 I915_WRITE_FW(PRIMSIZE(plane),
3103 ((crtc_state->pipe_src_h - 1) << 16) |
3104 (crtc_state->pipe_src_w - 1));
3105 I915_WRITE_FW(PRIMPOS(plane), 0);
3106 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003107 }
3108
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003109 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303110
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003111 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003112 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3113 I915_WRITE_FW(DSPSURF(plane),
3114 intel_plane_ggtt_offset(plane_state) +
3115 intel_crtc->dspaddr_offset);
3116 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3117 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003118 I915_WRITE_FW(DSPSURF(plane),
3119 intel_plane_ggtt_offset(plane_state) +
3120 intel_crtc->dspaddr_offset);
3121 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3122 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003123 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003124 I915_WRITE_FW(DSPADDR(plane),
3125 intel_plane_ggtt_offset(plane_state) +
3126 intel_crtc->dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003127 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003128 POSTING_READ_FW(reg);
3129
3130 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003131}
3132
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003133static void i9xx_disable_primary_plane(struct drm_plane *primary,
3134 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003135{
3136 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003137 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003139 int plane = intel_crtc->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003140 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003141
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003142 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3143
3144 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003145 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003146 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003147 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003148 I915_WRITE_FW(DSPADDR(plane), 0);
3149 POSTING_READ_FW(DSPCNTR(plane));
3150
3151 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003152}
3153
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003154static u32
3155intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003156{
Ben Widawsky2f075562017-03-24 14:29:48 -07003157 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003158 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003159 else
3160 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003161}
3162
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003163static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3164{
3165 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003166 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003167
3168 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3169 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3170 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003171}
3172
Chandra Kondurua1b22782015-04-07 15:28:45 -07003173/*
3174 * This function detaches (aka. unbinds) unused scalers in hardware
3175 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003176static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003177{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003178 struct intel_crtc_scaler_state *scaler_state;
3179 int i;
3180
Chandra Kondurua1b22782015-04-07 15:28:45 -07003181 scaler_state = &intel_crtc->config->scaler_state;
3182
3183 /* loop through and disable scalers that aren't in use */
3184 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003185 if (!scaler_state->scalers[i].in_use)
3186 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003187 }
3188}
3189
Ville Syrjäläd2196772016-01-28 18:33:11 +02003190u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3191 unsigned int rotation)
3192{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003193 u32 stride;
3194
3195 if (plane >= fb->format->num_planes)
3196 return 0;
3197
3198 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003199
3200 /*
3201 * The stride is either expressed as a multiple of 64 bytes chunks for
3202 * linear buffers or in number of tiles for tiled buffers.
3203 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003204 if (drm_rotation_90_or_270(rotation))
3205 stride /= intel_tile_height(fb, plane);
3206 else
3207 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003208
3209 return stride;
3210}
3211
Ville Syrjälä2e881262017-03-17 23:17:56 +02003212static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003213{
Chandra Konduru6156a452015-04-27 13:48:39 -07003214 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003215 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003216 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003217 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003218 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003219 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003220 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003221 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003222 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003223 /*
3224 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3225 * to be already pre-multiplied. We need to add a knob (or a different
3226 * DRM_FORMAT) for user-space to configure that.
3227 */
3228 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003229 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003230 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003231 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003232 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003233 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003234 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003235 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003236 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003237 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003238 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003239 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003240 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003241 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003242 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003243 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003244 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003245 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003246 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003247 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003248 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003249
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003250 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003251}
3252
Ville Syrjälä2e881262017-03-17 23:17:56 +02003253static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003254{
Chandra Konduru6156a452015-04-27 13:48:39 -07003255 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003256 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003257 break;
3258 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003259 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003260 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003261 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003262 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003263 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003264 default:
3265 MISSING_CASE(fb_modifier);
3266 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003267
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003268 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003269}
3270
Ville Syrjälä2e881262017-03-17 23:17:56 +02003271static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003272{
Chandra Konduru6156a452015-04-27 13:48:39 -07003273 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003274 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003275 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303276 /*
3277 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3278 * while i915 HW rotation is clockwise, thats why this swapping.
3279 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003280 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303281 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003282 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003283 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003284 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303285 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003286 default:
3287 MISSING_CASE(rotation);
3288 }
3289
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003290 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003291}
3292
Ville Syrjälä2e881262017-03-17 23:17:56 +02003293u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3294 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003295{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003296 struct drm_i915_private *dev_priv =
3297 to_i915(plane_state->base.plane->dev);
3298 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003299 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003300 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003301 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003302
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003303 plane_ctl = PLANE_CTL_ENABLE;
3304
Ville Syrjälä78587de2017-03-09 17:44:32 +02003305 if (!IS_GEMINILAKE(dev_priv)) {
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003306 plane_ctl |=
3307 PLANE_CTL_PIPE_GAMMA_ENABLE |
3308 PLANE_CTL_PIPE_CSC_ENABLE |
3309 PLANE_CTL_PLANE_GAMMA_DISABLE;
3310 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003311
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003312 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003313 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003314 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003315
Ville Syrjälä2e881262017-03-17 23:17:56 +02003316 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3317 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3318 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3319 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3320
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003321 return plane_ctl;
3322}
3323
Damien Lespiau70d21f02013-07-03 21:06:04 +01003324static void skylake_update_primary_plane(struct drm_plane *plane,
3325 const struct intel_crtc_state *crtc_state,
3326 const struct intel_plane_state *plane_state)
3327{
3328 struct drm_device *dev = plane->dev;
3329 struct drm_i915_private *dev_priv = to_i915(dev);
3330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3331 struct drm_framebuffer *fb = plane_state->base.fb;
3332 enum plane_id plane_id = to_intel_plane(plane)->id;
3333 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003334 u32 plane_ctl = plane_state->ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003335 unsigned int rotation = plane_state->base.rotation;
3336 u32 stride = skl_plane_stride(fb, 0, rotation);
3337 u32 surf_addr = plane_state->main.offset;
3338 int scaler_id = plane_state->scaler_id;
3339 int src_x = plane_state->main.x;
3340 int src_y = plane_state->main.y;
3341 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3342 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3343 int dst_x = plane_state->base.dst.x1;
3344 int dst_y = plane_state->base.dst.y1;
3345 int dst_w = drm_rect_width(&plane_state->base.dst);
3346 int dst_h = drm_rect_height(&plane_state->base.dst);
3347 unsigned long irqflags;
3348
Ville Syrjälä6687c902015-09-15 13:16:41 +03003349 /* Sizes are 0 based */
3350 src_w--;
3351 src_h--;
3352 dst_w--;
3353 dst_h--;
3354
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003355 intel_crtc->dspaddr_offset = surf_addr;
3356
Ville Syrjälä6687c902015-09-15 13:16:41 +03003357 intel_crtc->adjusted_x = src_x;
3358 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003359
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003360 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3361
Ville Syrjälä78587de2017-03-09 17:44:32 +02003362 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003363 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3364 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3365 PLANE_COLOR_PIPE_CSC_ENABLE |
3366 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003367 }
3368
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003369 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3370 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3371 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3372 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003373
3374 if (scaler_id >= 0) {
3375 uint32_t ps_ctrl = 0;
3376
3377 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003378 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003379 crtc_state->scaler_state.scalers[scaler_id].mode;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003380 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3381 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3382 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3383 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3384 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003385 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003386 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003387 }
3388
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003389 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3390 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003391
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003392 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3393
3394 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003395}
3396
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003397static void skylake_disable_primary_plane(struct drm_plane *primary,
3398 struct drm_crtc *crtc)
3399{
3400 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003401 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003402 enum plane_id plane_id = to_intel_plane(primary)->id;
3403 enum pipe pipe = to_intel_plane(primary)->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003404 unsigned long irqflags;
Lyude62e0fb82016-08-22 12:50:08 -04003405
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003406 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3407
3408 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3409 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3410 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3411
3412 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003413}
3414
Daniel Vetter5a21b662016-05-24 17:13:53 +02003415static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3416{
3417 struct intel_crtc *crtc;
3418
Chris Wilson91c8a322016-07-05 10:40:23 +01003419 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003420 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3421}
3422
Ville Syrjälä75147472014-11-24 18:28:11 +02003423static void intel_update_primary_planes(struct drm_device *dev)
3424{
Ville Syrjälä75147472014-11-24 18:28:11 +02003425 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003426
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003427 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003428 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003429 struct intel_plane_state *plane_state =
3430 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003431
Ville Syrjälä72259532017-03-02 19:15:05 +02003432 if (plane_state->base.visible) {
3433 trace_intel_update_plane(&plane->base,
3434 to_intel_crtc(crtc));
3435
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003436 plane->update_plane(&plane->base,
3437 to_intel_crtc_state(crtc->state),
3438 plane_state);
Ville Syrjälä72259532017-03-02 19:15:05 +02003439 }
Ville Syrjälä96a02912013-02-18 19:08:49 +02003440 }
3441}
3442
Maarten Lankhorst73974892016-08-05 23:28:27 +03003443static int
3444__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003445 struct drm_atomic_state *state,
3446 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003447{
3448 struct drm_crtc_state *crtc_state;
3449 struct drm_crtc *crtc;
3450 int i, ret;
3451
3452 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003453 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003454
3455 if (!state)
3456 return 0;
3457
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003458 /*
3459 * We've duplicated the state, pointers to the old state are invalid.
3460 *
3461 * Don't attempt to use the old state until we commit the duplicated state.
3462 */
3463 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003464 /*
3465 * Force recalculation even if we restore
3466 * current state. With fast modeset this may not result
3467 * in a modeset when the state is compatible.
3468 */
3469 crtc_state->mode_changed = true;
3470 }
3471
3472 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003473 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3474 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003475
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003476 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003477
3478 WARN_ON(ret == -EDEADLK);
3479 return ret;
3480}
3481
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003482static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3483{
Ville Syrjäläae981042016-08-05 23:28:30 +03003484 return intel_has_gpu_reset(dev_priv) &&
3485 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003486}
3487
Chris Wilsonc0336662016-05-06 15:40:21 +01003488void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003489{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003490 struct drm_device *dev = &dev_priv->drm;
3491 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3492 struct drm_atomic_state *state;
3493 int ret;
3494
Maarten Lankhorst73974892016-08-05 23:28:27 +03003495 /*
3496 * Need mode_config.mutex so that we don't
3497 * trample ongoing ->detect() and whatnot.
3498 */
3499 mutex_lock(&dev->mode_config.mutex);
3500 drm_modeset_acquire_init(ctx, 0);
3501 while (1) {
3502 ret = drm_modeset_lock_all_ctx(dev, ctx);
3503 if (ret != -EDEADLK)
3504 break;
3505
3506 drm_modeset_backoff(ctx);
3507 }
3508
3509 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003510 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003511 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003512 return;
3513
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003514 /*
3515 * Disabling the crtcs gracefully seems nicer. Also the
3516 * g33 docs say we should at least disable all the planes.
3517 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003518 state = drm_atomic_helper_duplicate_state(dev, ctx);
3519 if (IS_ERR(state)) {
3520 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003521 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003522 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003523 }
3524
3525 ret = drm_atomic_helper_disable_all(dev, ctx);
3526 if (ret) {
3527 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003528 drm_atomic_state_put(state);
3529 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003530 }
3531
3532 dev_priv->modeset_restore_state = state;
3533 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003534}
3535
Chris Wilsonc0336662016-05-06 15:40:21 +01003536void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003537{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003538 struct drm_device *dev = &dev_priv->drm;
3539 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3540 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3541 int ret;
3542
Daniel Vetter5a21b662016-05-24 17:13:53 +02003543 /*
3544 * Flips in the rings will be nuked by the reset,
3545 * so complete all pending flips so that user space
3546 * will get its events and not get stuck.
3547 */
3548 intel_complete_page_flips(dev_priv);
3549
Maarten Lankhorst73974892016-08-05 23:28:27 +03003550 dev_priv->modeset_restore_state = NULL;
3551
Ville Syrjälä75147472014-11-24 18:28:11 +02003552 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003553 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003554 if (!state) {
3555 /*
3556 * Flips in the rings have been nuked by the reset,
3557 * so update the base address of all primary
3558 * planes to the the last fb to make sure we're
3559 * showing the correct fb after a reset.
3560 *
3561 * FIXME: Atomic will make this obsolete since we won't schedule
3562 * CS-based flips (which might get lost in gpu resets) any more.
3563 */
3564 intel_update_primary_planes(dev);
3565 } else {
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003566 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003567 if (ret)
3568 DRM_ERROR("Restoring old state failed with %i\n", ret);
3569 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003570 } else {
3571 /*
3572 * The display has been reset as well,
3573 * so need a full re-initialization.
3574 */
3575 intel_runtime_pm_disable_interrupts(dev_priv);
3576 intel_runtime_pm_enable_interrupts(dev_priv);
3577
Imre Deak51f59202016-09-14 13:04:13 +03003578 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003579 intel_modeset_init_hw(dev);
3580
3581 spin_lock_irq(&dev_priv->irq_lock);
3582 if (dev_priv->display.hpd_irq_setup)
3583 dev_priv->display.hpd_irq_setup(dev_priv);
3584 spin_unlock_irq(&dev_priv->irq_lock);
3585
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003586 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003587 if (ret)
3588 DRM_ERROR("Restoring old state failed with %i\n", ret);
3589
3590 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003591 }
3592
Chris Wilson08536952016-10-14 13:18:18 +01003593 if (state)
3594 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003595 drm_modeset_drop_locks(ctx);
3596 drm_modeset_acquire_fini(ctx);
3597 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003598}
3599
Chris Wilson8af29b02016-09-09 14:11:47 +01003600static bool abort_flip_on_reset(struct intel_crtc *crtc)
3601{
3602 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3603
Chris Wilson8c185ec2017-03-16 17:13:02 +00003604 if (i915_reset_backoff(error))
Chris Wilson8af29b02016-09-09 14:11:47 +01003605 return true;
3606
3607 if (crtc->reset_count != i915_reset_count(error))
3608 return true;
3609
3610 return false;
3611}
3612
Chris Wilson7d5e3792014-03-04 13:15:08 +00003613static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3614{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003615 struct drm_device *dev = crtc->dev;
3616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003617 bool pending;
3618
Chris Wilson8af29b02016-09-09 14:11:47 +01003619 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003620 return false;
3621
3622 spin_lock_irq(&dev->event_lock);
3623 pending = to_intel_crtc(crtc)->flip_work != NULL;
3624 spin_unlock_irq(&dev->event_lock);
3625
3626 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003627}
3628
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003629static void intel_update_pipe_config(struct intel_crtc *crtc,
3630 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003631{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003632 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003633 struct intel_crtc_state *pipe_config =
3634 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003635
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003636 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3637 crtc->base.mode = crtc->base.state->mode;
3638
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003639 /*
3640 * Update pipe size and adjust fitter if needed: the reason for this is
3641 * that in compute_mode_changes we check the native mode (not the pfit
3642 * mode) to see if we can flip rather than do a full mode set. In the
3643 * fastboot case, we'll flip, but if we don't update the pipesrc and
3644 * pfit state, we'll end up with a big fb scanned out into the wrong
3645 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003646 */
3647
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003648 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003649 ((pipe_config->pipe_src_w - 1) << 16) |
3650 (pipe_config->pipe_src_h - 1));
3651
3652 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003653 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003654 skl_detach_scalers(crtc);
3655
3656 if (pipe_config->pch_pfit.enabled)
3657 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003658 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003659 if (pipe_config->pch_pfit.enabled)
3660 ironlake_pfit_enable(crtc);
3661 else if (old_crtc_state->pch_pfit.enabled)
3662 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003663 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003664}
3665
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003666static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003667{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003668 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003669 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003670 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003671 i915_reg_t reg;
3672 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003673
3674 /* enable normal train */
3675 reg = FDI_TX_CTL(pipe);
3676 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003677 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003678 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3679 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003680 } else {
3681 temp &= ~FDI_LINK_TRAIN_NONE;
3682 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003683 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003684 I915_WRITE(reg, temp);
3685
3686 reg = FDI_RX_CTL(pipe);
3687 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003688 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003689 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3690 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3691 } else {
3692 temp &= ~FDI_LINK_TRAIN_NONE;
3693 temp |= FDI_LINK_TRAIN_NONE;
3694 }
3695 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3696
3697 /* wait one idle pattern time */
3698 POSTING_READ(reg);
3699 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003700
3701 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003702 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003703 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3704 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003705}
3706
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003707/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003708static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3709 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003710{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003711 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003712 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003713 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003714 i915_reg_t reg;
3715 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003716
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003717 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003718 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003719
Adam Jacksone1a44742010-06-25 15:32:14 -04003720 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3721 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003722 reg = FDI_RX_IMR(pipe);
3723 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003724 temp &= ~FDI_RX_SYMBOL_LOCK;
3725 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003726 I915_WRITE(reg, temp);
3727 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003728 udelay(150);
3729
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003730 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003731 reg = FDI_TX_CTL(pipe);
3732 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003733 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003734 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003735 temp &= ~FDI_LINK_TRAIN_NONE;
3736 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003737 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003738
Chris Wilson5eddb702010-09-11 13:48:45 +01003739 reg = FDI_RX_CTL(pipe);
3740 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003741 temp &= ~FDI_LINK_TRAIN_NONE;
3742 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003743 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3744
3745 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003746 udelay(150);
3747
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003748 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003749 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3750 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3751 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003752
Chris Wilson5eddb702010-09-11 13:48:45 +01003753 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003754 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003756 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3757
3758 if ((temp & FDI_RX_BIT_LOCK)) {
3759 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003761 break;
3762 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003763 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003764 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003765 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003766
3767 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003768 reg = FDI_TX_CTL(pipe);
3769 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003770 temp &= ~FDI_LINK_TRAIN_NONE;
3771 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003773
Chris Wilson5eddb702010-09-11 13:48:45 +01003774 reg = FDI_RX_CTL(pipe);
3775 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003776 temp &= ~FDI_LINK_TRAIN_NONE;
3777 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 I915_WRITE(reg, temp);
3779
3780 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003781 udelay(150);
3782
Chris Wilson5eddb702010-09-11 13:48:45 +01003783 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003784 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003785 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003786 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3787
3788 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003789 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003790 DRM_DEBUG_KMS("FDI train 2 done.\n");
3791 break;
3792 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003793 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003794 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003796
3797 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003798
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003799}
3800
Akshay Joshi0206e352011-08-16 15:34:10 -04003801static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003802 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3803 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3804 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3805 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3806};
3807
3808/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003809static void gen6_fdi_link_train(struct intel_crtc *crtc,
3810 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003811{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003812 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003813 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003814 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003815 i915_reg_t reg;
3816 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003817
Adam Jacksone1a44742010-06-25 15:32:14 -04003818 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3819 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003820 reg = FDI_RX_IMR(pipe);
3821 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003822 temp &= ~FDI_RX_SYMBOL_LOCK;
3823 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003824 I915_WRITE(reg, temp);
3825
3826 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003827 udelay(150);
3828
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003829 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 reg = FDI_TX_CTL(pipe);
3831 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003832 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003833 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834 temp &= ~FDI_LINK_TRAIN_NONE;
3835 temp |= FDI_LINK_TRAIN_PATTERN_1;
3836 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3837 /* SNB-B */
3838 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003839 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003840
Daniel Vetterd74cf322012-10-26 10:58:13 +02003841 I915_WRITE(FDI_RX_MISC(pipe),
3842 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3843
Chris Wilson5eddb702010-09-11 13:48:45 +01003844 reg = FDI_RX_CTL(pipe);
3845 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003846 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003847 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3848 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3849 } else {
3850 temp &= ~FDI_LINK_TRAIN_NONE;
3851 temp |= FDI_LINK_TRAIN_PATTERN_1;
3852 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003853 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3854
3855 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003856 udelay(150);
3857
Akshay Joshi0206e352011-08-16 15:34:10 -04003858 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003859 reg = FDI_TX_CTL(pipe);
3860 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003861 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3862 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003863 I915_WRITE(reg, temp);
3864
3865 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003866 udelay(500);
3867
Sean Paulfa37d392012-03-02 12:53:39 -05003868 for (retry = 0; retry < 5; retry++) {
3869 reg = FDI_RX_IIR(pipe);
3870 temp = I915_READ(reg);
3871 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3872 if (temp & FDI_RX_BIT_LOCK) {
3873 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3874 DRM_DEBUG_KMS("FDI train 1 done.\n");
3875 break;
3876 }
3877 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003878 }
Sean Paulfa37d392012-03-02 12:53:39 -05003879 if (retry < 5)
3880 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003881 }
3882 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003883 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003884
3885 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003886 reg = FDI_TX_CTL(pipe);
3887 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003888 temp &= ~FDI_LINK_TRAIN_NONE;
3889 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003890 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003891 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3892 /* SNB-B */
3893 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3894 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003896
Chris Wilson5eddb702010-09-11 13:48:45 +01003897 reg = FDI_RX_CTL(pipe);
3898 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003899 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003900 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3901 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3902 } else {
3903 temp &= ~FDI_LINK_TRAIN_NONE;
3904 temp |= FDI_LINK_TRAIN_PATTERN_2;
3905 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003906 I915_WRITE(reg, temp);
3907
3908 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003909 udelay(150);
3910
Akshay Joshi0206e352011-08-16 15:34:10 -04003911 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003912 reg = FDI_TX_CTL(pipe);
3913 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003914 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3915 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003916 I915_WRITE(reg, temp);
3917
3918 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003919 udelay(500);
3920
Sean Paulfa37d392012-03-02 12:53:39 -05003921 for (retry = 0; retry < 5; retry++) {
3922 reg = FDI_RX_IIR(pipe);
3923 temp = I915_READ(reg);
3924 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3925 if (temp & FDI_RX_SYMBOL_LOCK) {
3926 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3927 DRM_DEBUG_KMS("FDI train 2 done.\n");
3928 break;
3929 }
3930 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003931 }
Sean Paulfa37d392012-03-02 12:53:39 -05003932 if (retry < 5)
3933 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003934 }
3935 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003936 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003937
3938 DRM_DEBUG_KMS("FDI train done.\n");
3939}
3940
Jesse Barnes357555c2011-04-28 15:09:55 -07003941/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003942static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3943 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07003944{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003945 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003946 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003947 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003948 i915_reg_t reg;
3949 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003950
3951 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3952 for train result */
3953 reg = FDI_RX_IMR(pipe);
3954 temp = I915_READ(reg);
3955 temp &= ~FDI_RX_SYMBOL_LOCK;
3956 temp &= ~FDI_RX_BIT_LOCK;
3957 I915_WRITE(reg, temp);
3958
3959 POSTING_READ(reg);
3960 udelay(150);
3961
Daniel Vetter01a415f2012-10-27 15:58:40 +02003962 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3963 I915_READ(FDI_RX_IIR(pipe)));
3964
Jesse Barnes139ccd32013-08-19 11:04:55 -07003965 /* Try each vswing and preemphasis setting twice before moving on */
3966 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3967 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003968 reg = FDI_TX_CTL(pipe);
3969 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003970 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3971 temp &= ~FDI_TX_ENABLE;
3972 I915_WRITE(reg, temp);
3973
3974 reg = FDI_RX_CTL(pipe);
3975 temp = I915_READ(reg);
3976 temp &= ~FDI_LINK_TRAIN_AUTO;
3977 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3978 temp &= ~FDI_RX_ENABLE;
3979 I915_WRITE(reg, temp);
3980
3981 /* enable CPU FDI TX and PCH FDI RX */
3982 reg = FDI_TX_CTL(pipe);
3983 temp = I915_READ(reg);
3984 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003985 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003986 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003987 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003988 temp |= snb_b_fdi_train_param[j/2];
3989 temp |= FDI_COMPOSITE_SYNC;
3990 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3991
3992 I915_WRITE(FDI_RX_MISC(pipe),
3993 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3994
3995 reg = FDI_RX_CTL(pipe);
3996 temp = I915_READ(reg);
3997 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3998 temp |= FDI_COMPOSITE_SYNC;
3999 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4000
4001 POSTING_READ(reg);
4002 udelay(1); /* should be 0.5us */
4003
4004 for (i = 0; i < 4; i++) {
4005 reg = FDI_RX_IIR(pipe);
4006 temp = I915_READ(reg);
4007 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4008
4009 if (temp & FDI_RX_BIT_LOCK ||
4010 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4011 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4012 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4013 i);
4014 break;
4015 }
4016 udelay(1); /* should be 0.5us */
4017 }
4018 if (i == 4) {
4019 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4020 continue;
4021 }
4022
4023 /* Train 2 */
4024 reg = FDI_TX_CTL(pipe);
4025 temp = I915_READ(reg);
4026 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4027 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4028 I915_WRITE(reg, temp);
4029
4030 reg = FDI_RX_CTL(pipe);
4031 temp = I915_READ(reg);
4032 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4033 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004034 I915_WRITE(reg, temp);
4035
4036 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004037 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004038
Jesse Barnes139ccd32013-08-19 11:04:55 -07004039 for (i = 0; i < 4; i++) {
4040 reg = FDI_RX_IIR(pipe);
4041 temp = I915_READ(reg);
4042 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004043
Jesse Barnes139ccd32013-08-19 11:04:55 -07004044 if (temp & FDI_RX_SYMBOL_LOCK ||
4045 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4046 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4047 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4048 i);
4049 goto train_done;
4050 }
4051 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004052 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004053 if (i == 4)
4054 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004055 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004056
Jesse Barnes139ccd32013-08-19 11:04:55 -07004057train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004058 DRM_DEBUG_KMS("FDI train done.\n");
4059}
4060
Daniel Vetter88cefb62012-08-12 19:27:14 +02004061static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004062{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004063 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004064 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004065 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004066 i915_reg_t reg;
4067 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004068
Jesse Barnes0e23b992010-09-10 11:10:00 -07004069 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004070 reg = FDI_RX_CTL(pipe);
4071 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004072 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004073 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004074 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004075 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4076
4077 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004078 udelay(200);
4079
4080 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004081 temp = I915_READ(reg);
4082 I915_WRITE(reg, temp | FDI_PCDCLK);
4083
4084 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004085 udelay(200);
4086
Paulo Zanoni20749732012-11-23 15:30:38 -02004087 /* Enable CPU FDI TX PLL, always on for Ironlake */
4088 reg = FDI_TX_CTL(pipe);
4089 temp = I915_READ(reg);
4090 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4091 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004092
Paulo Zanoni20749732012-11-23 15:30:38 -02004093 POSTING_READ(reg);
4094 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004095 }
4096}
4097
Daniel Vetter88cefb62012-08-12 19:27:14 +02004098static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4099{
4100 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004101 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004102 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004103 i915_reg_t reg;
4104 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004105
4106 /* Switch from PCDclk to Rawclk */
4107 reg = FDI_RX_CTL(pipe);
4108 temp = I915_READ(reg);
4109 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4110
4111 /* Disable CPU FDI TX PLL */
4112 reg = FDI_TX_CTL(pipe);
4113 temp = I915_READ(reg);
4114 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4115
4116 POSTING_READ(reg);
4117 udelay(100);
4118
4119 reg = FDI_RX_CTL(pipe);
4120 temp = I915_READ(reg);
4121 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4122
4123 /* Wait for the clocks to turn off. */
4124 POSTING_READ(reg);
4125 udelay(100);
4126}
4127
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004128static void ironlake_fdi_disable(struct drm_crtc *crtc)
4129{
4130 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004131 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4133 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004134 i915_reg_t reg;
4135 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004136
4137 /* disable CPU FDI tx and PCH FDI rx */
4138 reg = FDI_TX_CTL(pipe);
4139 temp = I915_READ(reg);
4140 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4141 POSTING_READ(reg);
4142
4143 reg = FDI_RX_CTL(pipe);
4144 temp = I915_READ(reg);
4145 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004146 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004147 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4148
4149 POSTING_READ(reg);
4150 udelay(100);
4151
4152 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004153 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004154 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004155
4156 /* still set train pattern 1 */
4157 reg = FDI_TX_CTL(pipe);
4158 temp = I915_READ(reg);
4159 temp &= ~FDI_LINK_TRAIN_NONE;
4160 temp |= FDI_LINK_TRAIN_PATTERN_1;
4161 I915_WRITE(reg, temp);
4162
4163 reg = FDI_RX_CTL(pipe);
4164 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004165 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004166 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4167 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4168 } else {
4169 temp &= ~FDI_LINK_TRAIN_NONE;
4170 temp |= FDI_LINK_TRAIN_PATTERN_1;
4171 }
4172 /* BPC in FDI rx is consistent with that in PIPECONF */
4173 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004174 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004175 I915_WRITE(reg, temp);
4176
4177 POSTING_READ(reg);
4178 udelay(100);
4179}
4180
Chris Wilson49d73912016-11-29 09:50:08 +00004181bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004182{
4183 struct intel_crtc *crtc;
4184
4185 /* Note that we don't need to be called with mode_config.lock here
4186 * as our list of CRTC objects is static for the lifetime of the
4187 * device and so cannot disappear as we iterate. Similarly, we can
4188 * happily treat the predicates as racy, atomic checks as userspace
4189 * cannot claim and pin a new fb without at least acquring the
4190 * struct_mutex and so serialising with us.
4191 */
Chris Wilson49d73912016-11-29 09:50:08 +00004192 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004193 if (atomic_read(&crtc->unpin_work_count) == 0)
4194 continue;
4195
Daniel Vetter5a21b662016-05-24 17:13:53 +02004196 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004197 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004198
4199 return true;
4200 }
4201
4202 return false;
4203}
4204
Daniel Vetter5a21b662016-05-24 17:13:53 +02004205static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004206{
4207 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004208 struct intel_flip_work *work = intel_crtc->flip_work;
4209
4210 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004211
4212 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004213 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004214
4215 drm_crtc_vblank_put(&intel_crtc->base);
4216
Daniel Vetter5a21b662016-05-24 17:13:53 +02004217 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004218 trace_i915_flip_complete(intel_crtc->plane,
4219 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004220
4221 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004222}
4223
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004224static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004225{
Chris Wilson0f911282012-04-17 10:05:38 +01004226 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004227 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004228 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004229
Daniel Vetter2c10d572012-12-20 21:24:07 +01004230 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004231
4232 ret = wait_event_interruptible_timeout(
4233 dev_priv->pending_flip_queue,
4234 !intel_crtc_has_pending_flip(crtc),
4235 60*HZ);
4236
4237 if (ret < 0)
4238 return ret;
4239
Daniel Vetter5a21b662016-05-24 17:13:53 +02004240 if (ret == 0) {
4241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4242 struct intel_flip_work *work;
4243
4244 spin_lock_irq(&dev->event_lock);
4245 work = intel_crtc->flip_work;
4246 if (work && !is_mmio_work(work)) {
4247 WARN_ONCE(1, "Removing stuck page flip\n");
4248 page_flip_completed(intel_crtc);
4249 }
4250 spin_unlock_irq(&dev->event_lock);
4251 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004252
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004253 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004254}
4255
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004256void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004257{
4258 u32 temp;
4259
4260 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4261
4262 mutex_lock(&dev_priv->sb_lock);
4263
4264 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4265 temp |= SBI_SSCCTL_DISABLE;
4266 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4267
4268 mutex_unlock(&dev_priv->sb_lock);
4269}
4270
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004271/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004272static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004273{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004274 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4275 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004276 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4277 u32 temp;
4278
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004279 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004280
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004281 /* The iCLK virtual clock root frequency is in MHz,
4282 * but the adjusted_mode->crtc_clock in in KHz. To get the
4283 * divisors, it is necessary to divide one by another, so we
4284 * convert the virtual clock precision to KHz here for higher
4285 * precision.
4286 */
4287 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004288 u32 iclk_virtual_root_freq = 172800 * 1000;
4289 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004290 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004291
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004292 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4293 clock << auxdiv);
4294 divsel = (desired_divisor / iclk_pi_range) - 2;
4295 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004296
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004297 /*
4298 * Near 20MHz is a corner case which is
4299 * out of range for the 7-bit divisor
4300 */
4301 if (divsel <= 0x7f)
4302 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004303 }
4304
4305 /* This should not happen with any sane values */
4306 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4307 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4308 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4309 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4310
4311 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004312 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004313 auxdiv,
4314 divsel,
4315 phasedir,
4316 phaseinc);
4317
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004318 mutex_lock(&dev_priv->sb_lock);
4319
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004320 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004321 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004322 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4323 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4324 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4325 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4326 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4327 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004328 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004329
4330 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004331 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004332 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4333 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004334 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004335
4336 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004337 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004338 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004339 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004340
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004341 mutex_unlock(&dev_priv->sb_lock);
4342
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004343 /* Wait for initialization time */
4344 udelay(24);
4345
4346 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4347}
4348
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004349int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4350{
4351 u32 divsel, phaseinc, auxdiv;
4352 u32 iclk_virtual_root_freq = 172800 * 1000;
4353 u32 iclk_pi_range = 64;
4354 u32 desired_divisor;
4355 u32 temp;
4356
4357 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4358 return 0;
4359
4360 mutex_lock(&dev_priv->sb_lock);
4361
4362 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4363 if (temp & SBI_SSCCTL_DISABLE) {
4364 mutex_unlock(&dev_priv->sb_lock);
4365 return 0;
4366 }
4367
4368 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4369 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4370 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4371 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4372 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4373
4374 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4375 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4376 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4377
4378 mutex_unlock(&dev_priv->sb_lock);
4379
4380 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4381
4382 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4383 desired_divisor << auxdiv);
4384}
4385
Daniel Vetter275f01b22013-05-03 11:49:47 +02004386static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4387 enum pipe pch_transcoder)
4388{
4389 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004390 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004391 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004392
4393 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4394 I915_READ(HTOTAL(cpu_transcoder)));
4395 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4396 I915_READ(HBLANK(cpu_transcoder)));
4397 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4398 I915_READ(HSYNC(cpu_transcoder)));
4399
4400 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4401 I915_READ(VTOTAL(cpu_transcoder)));
4402 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4403 I915_READ(VBLANK(cpu_transcoder)));
4404 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4405 I915_READ(VSYNC(cpu_transcoder)));
4406 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4407 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4408}
4409
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004410static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004411{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004412 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004413 uint32_t temp;
4414
4415 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004416 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004417 return;
4418
4419 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4420 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4421
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004422 temp &= ~FDI_BC_BIFURCATION_SELECT;
4423 if (enable)
4424 temp |= FDI_BC_BIFURCATION_SELECT;
4425
4426 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004427 I915_WRITE(SOUTH_CHICKEN1, temp);
4428 POSTING_READ(SOUTH_CHICKEN1);
4429}
4430
4431static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4432{
4433 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004434
4435 switch (intel_crtc->pipe) {
4436 case PIPE_A:
4437 break;
4438 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004439 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004440 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004441 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004442 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004443
4444 break;
4445 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004446 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004447
4448 break;
4449 default:
4450 BUG();
4451 }
4452}
4453
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004454/* Return which DP Port should be selected for Transcoder DP control */
4455static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004456intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004457{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004458 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004459 struct intel_encoder *encoder;
4460
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004461 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004462 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004463 encoder->type == INTEL_OUTPUT_EDP)
4464 return enc_to_dig_port(&encoder->base)->port;
4465 }
4466
4467 return -1;
4468}
4469
Jesse Barnesf67a5592011-01-05 10:31:48 -08004470/*
4471 * Enable PCH resources required for PCH ports:
4472 * - PCH PLLs
4473 * - FDI training & RX/TX
4474 * - update transcoder timings
4475 * - DP transcoding bits
4476 * - transcoder
4477 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004478static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004479{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004480 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004481 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004482 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004483 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004484 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004485
Daniel Vetterab9412b2013-05-03 11:49:46 +02004486 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004487
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004488 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004489 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004490
Daniel Vettercd986ab2012-10-26 10:58:12 +02004491 /* Write the TU size bits before fdi link training, so that error
4492 * detection works. */
4493 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4494 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4495
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004496 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004497 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004498
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004499 /* We need to program the right clock selection before writing the pixel
4500 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004501 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004502 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004503
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004504 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004505 temp |= TRANS_DPLL_ENABLE(pipe);
4506 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004507 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004508 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004509 temp |= sel;
4510 else
4511 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004512 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004513 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004514
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004515 /* XXX: pch pll's can be enabled any time before we enable the PCH
4516 * transcoder, and we actually should do this to not upset any PCH
4517 * transcoder that already use the clock when we share it.
4518 *
4519 * Note that enable_shared_dpll tries to do the right thing, but
4520 * get_shared_dpll unconditionally resets the pll - we need that to have
4521 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004522 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004523
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004524 /* set transcoder timing, panel must allow it */
4525 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004526 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004527
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004528 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004529
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004530 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004531 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004532 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004533 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004534 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004535 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004536 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004537 temp = I915_READ(reg);
4538 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004539 TRANS_DP_SYNC_MASK |
4540 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004541 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004542 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004543
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004544 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004545 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004546 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004547 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004548
4549 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004550 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004551 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004552 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004553 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004554 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004555 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004556 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004557 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004558 break;
4559 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004560 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004561 }
4562
Chris Wilson5eddb702010-09-11 13:48:45 +01004563 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004564 }
4565
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004566 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004567}
4568
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004569static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004570{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004571 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004572 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004573 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004574
Daniel Vetterab9412b2013-05-03 11:49:46 +02004575 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004576
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004577 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004578
Paulo Zanoni0540e482012-10-31 18:12:40 -02004579 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004580 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004581
Paulo Zanoni937bb612012-10-31 18:12:47 -02004582 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004583}
4584
Daniel Vettera1520312013-05-03 11:49:50 +02004585static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004586{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004587 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004588 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004589 u32 temp;
4590
4591 temp = I915_READ(dslreg);
4592 udelay(500);
4593 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004594 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004595 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004596 }
4597}
4598
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004599static int
4600skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4601 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4602 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004603{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004604 struct intel_crtc_scaler_state *scaler_state =
4605 &crtc_state->scaler_state;
4606 struct intel_crtc *intel_crtc =
4607 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004608 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004609
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004610 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004611 (src_h != dst_w || src_w != dst_h):
4612 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004613
4614 /*
4615 * if plane is being disabled or scaler is no more required or force detach
4616 * - free scaler binded to this plane/crtc
4617 * - in order to do this, update crtc->scaler_usage
4618 *
4619 * Here scaler state in crtc_state is set free so that
4620 * scaler can be assigned to other user. Actual register
4621 * update to free the scaler is done in plane/panel-fit programming.
4622 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4623 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004624 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004625 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004626 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004627 scaler_state->scalers[*scaler_id].in_use = 0;
4628
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004629 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4630 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4631 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004632 scaler_state->scaler_users);
4633 *scaler_id = -1;
4634 }
4635 return 0;
4636 }
4637
4638 /* range checks */
4639 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4640 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4641
4642 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4643 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004644 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004645 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004646 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004647 return -EINVAL;
4648 }
4649
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004650 /* mark this plane as a scaler user in crtc_state */
4651 scaler_state->scaler_users |= (1 << scaler_user);
4652 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4653 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4654 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4655 scaler_state->scaler_users);
4656
4657 return 0;
4658}
4659
4660/**
4661 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4662 *
4663 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004664 *
4665 * Return
4666 * 0 - scaler_usage updated successfully
4667 * error - requested scaling cannot be supported or other error condition
4668 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004669int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004670{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004671 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004672
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004673 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004674 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004675 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004676 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004677}
4678
4679/**
4680 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4681 *
4682 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004683 * @plane_state: atomic plane state to update
4684 *
4685 * Return
4686 * 0 - scaler_usage updated successfully
4687 * error - requested scaling cannot be supported or other error condition
4688 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004689static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4690 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004691{
4692
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004693 struct intel_plane *intel_plane =
4694 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004695 struct drm_framebuffer *fb = plane_state->base.fb;
4696 int ret;
4697
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004698 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004699
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004700 ret = skl_update_scaler(crtc_state, force_detach,
4701 drm_plane_index(&intel_plane->base),
4702 &plane_state->scaler_id,
4703 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004704 drm_rect_width(&plane_state->base.src) >> 16,
4705 drm_rect_height(&plane_state->base.src) >> 16,
4706 drm_rect_width(&plane_state->base.dst),
4707 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004708
4709 if (ret || plane_state->scaler_id < 0)
4710 return ret;
4711
Chandra Kondurua1b22782015-04-07 15:28:45 -07004712 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004713 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004714 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4715 intel_plane->base.base.id,
4716 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004717 return -EINVAL;
4718 }
4719
4720 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004721 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004722 case DRM_FORMAT_RGB565:
4723 case DRM_FORMAT_XBGR8888:
4724 case DRM_FORMAT_XRGB8888:
4725 case DRM_FORMAT_ABGR8888:
4726 case DRM_FORMAT_ARGB8888:
4727 case DRM_FORMAT_XRGB2101010:
4728 case DRM_FORMAT_XBGR2101010:
4729 case DRM_FORMAT_YUYV:
4730 case DRM_FORMAT_YVYU:
4731 case DRM_FORMAT_UYVY:
4732 case DRM_FORMAT_VYUY:
4733 break;
4734 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004735 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4736 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004737 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004738 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004739 }
4740
Chandra Kondurua1b22782015-04-07 15:28:45 -07004741 return 0;
4742}
4743
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004744static void skylake_scaler_disable(struct intel_crtc *crtc)
4745{
4746 int i;
4747
4748 for (i = 0; i < crtc->num_scalers; i++)
4749 skl_detach_scaler(crtc, i);
4750}
4751
4752static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004753{
4754 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004755 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004756 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004757 struct intel_crtc_scaler_state *scaler_state =
4758 &crtc->config->scaler_state;
4759
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004760 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004761 int id;
4762
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004763 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004764 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004765
4766 id = scaler_state->scaler_id;
4767 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4768 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4769 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4770 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004771 }
4772}
4773
Jesse Barnesb074cec2013-04-25 12:55:02 -07004774static void ironlake_pfit_enable(struct intel_crtc *crtc)
4775{
4776 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004777 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004778 int pipe = crtc->pipe;
4779
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004780 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004781 /* Force use of hard-coded filter coefficients
4782 * as some pre-programmed values are broken,
4783 * e.g. x201.
4784 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004785 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004786 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4787 PF_PIPE_SEL_IVB(pipe));
4788 else
4789 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004790 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4791 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004792 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004793}
4794
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004795void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004796{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004797 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004798 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004799
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004800 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004801 return;
4802
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004803 /*
4804 * We can only enable IPS after we enable a plane and wait for a vblank
4805 * This function is called from post_plane_update, which is run after
4806 * a vblank wait.
4807 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004808
Paulo Zanonid77e4532013-09-24 13:52:55 -03004809 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004810 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004811 mutex_lock(&dev_priv->rps.hw_lock);
4812 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4813 mutex_unlock(&dev_priv->rps.hw_lock);
4814 /* Quoting Art Runyan: "its not safe to expect any particular
4815 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004816 * mailbox." Moreover, the mailbox may return a bogus state,
4817 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004818 */
4819 } else {
4820 I915_WRITE(IPS_CTL, IPS_ENABLE);
4821 /* The bit only becomes 1 in the next vblank, so this wait here
4822 * is essentially intel_wait_for_vblank. If we don't have this
4823 * and don't wait for vblanks until the end of crtc_enable, then
4824 * the HW state readout code will complain that the expected
4825 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004826 if (intel_wait_for_register(dev_priv,
4827 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4828 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004829 DRM_ERROR("Timed out waiting for IPS enable\n");
4830 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004831}
4832
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004833void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004834{
4835 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004836 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004837
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004838 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004839 return;
4840
4841 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004842 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004843 mutex_lock(&dev_priv->rps.hw_lock);
4844 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4845 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004846 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004847 if (intel_wait_for_register(dev_priv,
4848 IPS_CTL, IPS_ENABLE, 0,
4849 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004850 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004851 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004852 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004853 POSTING_READ(IPS_CTL);
4854 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004855
4856 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004857 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004858}
4859
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004860static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004861{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004862 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004863 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004864 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004865
4866 mutex_lock(&dev->struct_mutex);
4867 dev_priv->mm.interruptible = false;
4868 (void) intel_overlay_switch_off(intel_crtc->overlay);
4869 dev_priv->mm.interruptible = true;
4870 mutex_unlock(&dev->struct_mutex);
4871 }
4872
4873 /* Let userspace switch the overlay on again. In most cases userspace
4874 * has to recompute where to put it anyway.
4875 */
4876}
4877
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004878/**
4879 * intel_post_enable_primary - Perform operations after enabling primary plane
4880 * @crtc: the CRTC whose primary plane was just enabled
4881 *
4882 * Performs potentially sleeping operations that must be done after the primary
4883 * plane is enabled, such as updating FBC and IPS. Note that this may be
4884 * called due to an explicit primary plane update, or due to an implicit
4885 * re-enable that is caused when a sprite plane is updated to no longer
4886 * completely hide the primary plane.
4887 */
4888static void
4889intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004890{
4891 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004892 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4894 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004895
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004896 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004897 * FIXME IPS should be fine as long as one plane is
4898 * enabled, but in practice it seems to have problems
4899 * when going from primary only to sprite only and vice
4900 * versa.
4901 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004902 hsw_enable_ips(intel_crtc);
4903
Daniel Vetterf99d7062014-06-19 16:01:59 +02004904 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004905 * Gen2 reports pipe underruns whenever all planes are disabled.
4906 * So don't enable underrun reporting before at least some planes
4907 * are enabled.
4908 * FIXME: Need to fix the logic to work when we turn off all planes
4909 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004910 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004911 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004912 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4913
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004914 /* Underruns don't always raise interrupts, so check manually. */
4915 intel_check_cpu_fifo_underruns(dev_priv);
4916 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004917}
4918
Ville Syrjälä2622a082016-03-09 19:07:26 +02004919/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004920static void
4921intel_pre_disable_primary(struct drm_crtc *crtc)
4922{
4923 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004924 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4926 int pipe = intel_crtc->pipe;
4927
4928 /*
4929 * Gen2 reports pipe underruns whenever all planes are disabled.
4930 * So diasble underrun reporting before all the planes get disabled.
4931 * FIXME: Need to fix the logic to work when we turn off all planes
4932 * but leave the pipe running.
4933 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004934 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004935 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4936
4937 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004938 * FIXME IPS should be fine as long as one plane is
4939 * enabled, but in practice it seems to have problems
4940 * when going from primary only to sprite only and vice
4941 * versa.
4942 */
4943 hsw_disable_ips(intel_crtc);
4944}
4945
4946/* FIXME get rid of this and use pre_plane_update */
4947static void
4948intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4949{
4950 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004951 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4953 int pipe = intel_crtc->pipe;
4954
4955 intel_pre_disable_primary(crtc);
4956
4957 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004958 * Vblank time updates from the shadow to live plane control register
4959 * are blocked if the memory self-refresh mode is active at that
4960 * moment. So to make sure the plane gets truly disabled, disable
4961 * first the self-refresh mode. The self-refresh enable bit in turn
4962 * will be checked/applied by the HW only at the next frame start
4963 * event which is after the vblank start event, so we need to have a
4964 * wait-for-vblank between disabling the plane and the pipe.
4965 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004966 if (HAS_GMCH_DISPLAY(dev_priv) &&
4967 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004968 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004969}
4970
Daniel Vetter5a21b662016-05-24 17:13:53 +02004971static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4972{
4973 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4974 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4975 struct intel_crtc_state *pipe_config =
4976 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004977 struct drm_plane *primary = crtc->base.primary;
4978 struct drm_plane_state *old_pri_state =
4979 drm_atomic_get_existing_plane_state(old_state, primary);
4980
Chris Wilson5748b6a2016-08-04 16:32:38 +01004981 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004982
Daniel Vetter5a21b662016-05-24 17:13:53 +02004983 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02004984 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004985
4986 if (old_pri_state) {
4987 struct intel_plane_state *primary_state =
4988 to_intel_plane_state(primary->state);
4989 struct intel_plane_state *old_primary_state =
4990 to_intel_plane_state(old_pri_state);
4991
4992 intel_fbc_post_update(crtc);
4993
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004994 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02004995 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004996 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02004997 intel_post_enable_primary(&crtc->base);
4998 }
4999}
5000
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005001static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5002 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005003{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005004 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005005 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005006 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005007 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5008 struct drm_plane *primary = crtc->base.primary;
5009 struct drm_plane_state *old_pri_state =
5010 drm_atomic_get_existing_plane_state(old_state, primary);
5011 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005012 struct intel_atomic_state *old_intel_state =
5013 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005014
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005015 if (old_pri_state) {
5016 struct intel_plane_state *primary_state =
5017 to_intel_plane_state(primary->state);
5018 struct intel_plane_state *old_primary_state =
5019 to_intel_plane_state(old_pri_state);
5020
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005021 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005022
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005023 if (old_primary_state->base.visible &&
5024 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005025 intel_pre_disable_primary(&crtc->base);
5026 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005027
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005028 /*
5029 * Vblank time updates from the shadow to live plane control register
5030 * are blocked if the memory self-refresh mode is active at that
5031 * moment. So to make sure the plane gets truly disabled, disable
5032 * first the self-refresh mode. The self-refresh enable bit in turn
5033 * will be checked/applied by the HW only at the next frame start
5034 * event which is after the vblank start event, so we need to have a
5035 * wait-for-vblank between disabling the plane and the pipe.
5036 */
5037 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5038 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5039 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005040
Matt Ropered4a6a72016-02-23 17:20:13 -08005041 /*
5042 * IVB workaround: must disable low power watermarks for at least
5043 * one frame before enabling scaling. LP watermarks can be re-enabled
5044 * when scaling is disabled.
5045 *
5046 * WaCxSRDisabledForSpriteScaling:ivb
5047 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005048 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005049 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005050
5051 /*
5052 * If we're doing a modeset, we're done. No need to do any pre-vblank
5053 * watermark programming here.
5054 */
5055 if (needs_modeset(&pipe_config->base))
5056 return;
5057
5058 /*
5059 * For platforms that support atomic watermarks, program the
5060 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5061 * will be the intermediate values that are safe for both pre- and
5062 * post- vblank; when vblank happens, the 'active' values will be set
5063 * to the final 'target' values and we'll do this again to get the
5064 * optimal watermarks. For gen9+ platforms, the values we program here
5065 * will be the final target values which will get automatically latched
5066 * at vblank time; no further programming will be necessary.
5067 *
5068 * If a platform hasn't been transitioned to atomic watermarks yet,
5069 * we'll continue to update watermarks the old way, if flags tell
5070 * us to.
5071 */
5072 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005073 dev_priv->display.initial_watermarks(old_intel_state,
5074 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005075 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005076 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005077}
5078
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005079static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005080{
5081 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005083 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005084 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005085
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005086 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005087
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005088 drm_for_each_plane_mask(p, dev, plane_mask)
5089 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005090
Daniel Vetterf99d7062014-06-19 16:01:59 +02005091 /*
5092 * FIXME: Once we grow proper nuclear flip support out of this we need
5093 * to compute the mask of flip planes precisely. For the time being
5094 * consider this a flip to a NULL plane.
5095 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005096 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005097}
5098
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005099static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005100 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005101 struct drm_atomic_state *old_state)
5102{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005103 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005104 struct drm_connector *conn;
5105 int i;
5106
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005107 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005108 struct intel_encoder *encoder =
5109 to_intel_encoder(conn_state->best_encoder);
5110
5111 if (conn_state->crtc != crtc)
5112 continue;
5113
5114 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005115 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005116 }
5117}
5118
5119static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005120 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005121 struct drm_atomic_state *old_state)
5122{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005123 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005124 struct drm_connector *conn;
5125 int i;
5126
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005127 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005128 struct intel_encoder *encoder =
5129 to_intel_encoder(conn_state->best_encoder);
5130
5131 if (conn_state->crtc != crtc)
5132 continue;
5133
5134 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005135 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005136 }
5137}
5138
5139static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005140 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005141 struct drm_atomic_state *old_state)
5142{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005143 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005144 struct drm_connector *conn;
5145 int i;
5146
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005147 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005148 struct intel_encoder *encoder =
5149 to_intel_encoder(conn_state->best_encoder);
5150
5151 if (conn_state->crtc != crtc)
5152 continue;
5153
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005154 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005155 intel_opregion_notify_encoder(encoder, true);
5156 }
5157}
5158
5159static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005160 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005161 struct drm_atomic_state *old_state)
5162{
5163 struct drm_connector_state *old_conn_state;
5164 struct drm_connector *conn;
5165 int i;
5166
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005167 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005168 struct intel_encoder *encoder =
5169 to_intel_encoder(old_conn_state->best_encoder);
5170
5171 if (old_conn_state->crtc != crtc)
5172 continue;
5173
5174 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005175 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005176 }
5177}
5178
5179static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005180 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005181 struct drm_atomic_state *old_state)
5182{
5183 struct drm_connector_state *old_conn_state;
5184 struct drm_connector *conn;
5185 int i;
5186
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005187 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005188 struct intel_encoder *encoder =
5189 to_intel_encoder(old_conn_state->best_encoder);
5190
5191 if (old_conn_state->crtc != crtc)
5192 continue;
5193
5194 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005195 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005196 }
5197}
5198
5199static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005200 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005201 struct drm_atomic_state *old_state)
5202{
5203 struct drm_connector_state *old_conn_state;
5204 struct drm_connector *conn;
5205 int i;
5206
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005207 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005208 struct intel_encoder *encoder =
5209 to_intel_encoder(old_conn_state->best_encoder);
5210
5211 if (old_conn_state->crtc != crtc)
5212 continue;
5213
5214 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005215 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005216 }
5217}
5218
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005219static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5220 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005221{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005222 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005223 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005224 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5226 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005227 struct intel_atomic_state *old_intel_state =
5228 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005229
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005230 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005231 return;
5232
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005233 /*
5234 * Sometimes spurious CPU pipe underruns happen during FDI
5235 * training, at least with VGA+HDMI cloning. Suppress them.
5236 *
5237 * On ILK we get an occasional spurious CPU pipe underruns
5238 * between eDP port A enable and vdd enable. Also PCH port
5239 * enable seems to result in the occasional CPU pipe underrun.
5240 *
5241 * Spurious PCH underruns also occur during PCH enabling.
5242 */
5243 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5244 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005245 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005246 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5247
5248 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005249 intel_prepare_shared_dpll(intel_crtc);
5250
Ville Syrjälä37a56502016-06-22 21:57:04 +03005251 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305252 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005253
5254 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005255 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005256
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005257 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005258 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005259 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005260 }
5261
5262 ironlake_set_pipeconf(crtc);
5263
Jesse Barnesf67a5592011-01-05 10:31:48 -08005264 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005265
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005266 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005267
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005268 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005269 /* Note: FDI PLL enabling _must_ be done before we enable the
5270 * cpu pipes, hence this is separate from all the other fdi/pch
5271 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005272 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005273 } else {
5274 assert_fdi_tx_disabled(dev_priv, pipe);
5275 assert_fdi_rx_disabled(dev_priv, pipe);
5276 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005277
Jesse Barnesb074cec2013-04-25 12:55:02 -07005278 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005279
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005280 /*
5281 * On ILK+ LUT must be loaded before the pipe is running but with
5282 * clocks enabled
5283 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005284 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005285
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005286 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005287 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005288 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005289
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005290 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005291 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005292
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005293 assert_vblank_disabled(crtc);
5294 drm_crtc_vblank_on(crtc);
5295
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005296 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005297
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005298 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005299 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005300
5301 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5302 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005303 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005304 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005305 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005306}
5307
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005308/* IPS only exists on ULT machines and is tied to pipe A. */
5309static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5310{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005311 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005312}
5313
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005314static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5315 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005316{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005317 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005318 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005320 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005321 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005322 struct intel_atomic_state *old_intel_state =
5323 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005324
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005325 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005326 return;
5327
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005328 if (intel_crtc->config->has_pch_encoder)
5329 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5330 false);
5331
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005332 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005333
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005334 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005335 intel_enable_shared_dpll(intel_crtc);
5336
Ville Syrjälä37a56502016-06-22 21:57:04 +03005337 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305338 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005339
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005340 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005341 intel_set_pipe_timings(intel_crtc);
5342
Jani Nikulabc58be62016-03-18 17:05:39 +02005343 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005344
Jani Nikula4d1de972016-03-18 17:05:42 +02005345 if (cpu_transcoder != TRANSCODER_EDP &&
5346 !transcoder_is_dsi(cpu_transcoder)) {
5347 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005348 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005349 }
5350
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005351 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005352 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005353 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005354 }
5355
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005356 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005357 haswell_set_pipeconf(crtc);
5358
Jani Nikula391bf042016-03-18 17:05:40 +02005359 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005360
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005361 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005362
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005363 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005364
Daniel Vetter6b698512015-11-28 11:05:39 +01005365 if (intel_crtc->config->has_pch_encoder)
5366 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5367 else
5368 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5369
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005370 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005371
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005372 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005373 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005374
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005375 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005376 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005377
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005378 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005379 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005380 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005381 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005382
5383 /*
5384 * On ILK+ LUT must be loaded before the pipe is running but with
5385 * clocks enabled
5386 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005387 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005388
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005389 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005390 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005391 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005392
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005393 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005394 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005395
5396 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005397 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005398 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005399
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005400 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005401 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005402
Ville Syrjälä00370712016-11-14 19:44:06 +02005403 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005404 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005405
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005406 assert_vblank_disabled(crtc);
5407 drm_crtc_vblank_on(crtc);
5408
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005409 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005410
Daniel Vetter6b698512015-11-28 11:05:39 +01005411 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005412 intel_wait_for_vblank(dev_priv, pipe);
5413 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005414 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005415 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5416 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005417 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005418
Paulo Zanonie4916942013-09-20 16:21:19 -03005419 /* If we change the relative order between pipe/planes enabling, we need
5420 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005421 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005422 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005423 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5424 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005425 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005426}
5427
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005428static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005429{
5430 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005431 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005432 int pipe = crtc->pipe;
5433
5434 /* To avoid upsetting the power well on haswell only disable the pfit if
5435 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005436 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005437 I915_WRITE(PF_CTL(pipe), 0);
5438 I915_WRITE(PF_WIN_POS(pipe), 0);
5439 I915_WRITE(PF_WIN_SZ(pipe), 0);
5440 }
5441}
5442
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005443static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5444 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005445{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005446 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005447 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005448 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5450 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005451
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005452 /*
5453 * Sometimes spurious CPU pipe underruns happen when the
5454 * pipe is already disabled, but FDI RX/TX is still enabled.
5455 * Happens at least with VGA+HDMI cloning. Suppress them.
5456 */
5457 if (intel_crtc->config->has_pch_encoder) {
5458 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005459 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005460 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005461
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005462 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005463
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005464 drm_crtc_vblank_off(crtc);
5465 assert_vblank_disabled(crtc);
5466
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005467 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005468
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005469 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005470
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005471 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005472 ironlake_fdi_disable(crtc);
5473
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005474 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005475
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005476 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005477 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005478
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005479 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005480 i915_reg_t reg;
5481 u32 temp;
5482
Daniel Vetterd925c592013-06-05 13:34:04 +02005483 /* disable TRANS_DP_CTL */
5484 reg = TRANS_DP_CTL(pipe);
5485 temp = I915_READ(reg);
5486 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5487 TRANS_DP_PORT_SEL_MASK);
5488 temp |= TRANS_DP_PORT_SEL_NONE;
5489 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005490
Daniel Vetterd925c592013-06-05 13:34:04 +02005491 /* disable DPLL_SEL */
5492 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005493 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005494 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005495 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005496
Daniel Vetterd925c592013-06-05 13:34:04 +02005497 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005498 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005499
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005500 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005501 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005502}
5503
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005504static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5505 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005506{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005507 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005508 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005510 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005511
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005512 if (intel_crtc->config->has_pch_encoder)
5513 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5514 false);
5515
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005516 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005517
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005518 drm_crtc_vblank_off(crtc);
5519 assert_vblank_disabled(crtc);
5520
Jani Nikula4d1de972016-03-18 17:05:42 +02005521 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005522 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005523 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005524
Ville Syrjälä00370712016-11-14 19:44:06 +02005525 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005526 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005527
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005528 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305529 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005530
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005531 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005532 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005533 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005534 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005535
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005536 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005537 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005538
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005539 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005540
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005541 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005542 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5543 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005544}
5545
Jesse Barnes2dd24552013-04-25 12:55:01 -07005546static void i9xx_pfit_enable(struct intel_crtc *crtc)
5547{
5548 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005549 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005550 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005551
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005552 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005553 return;
5554
Daniel Vetterc0b03412013-05-28 12:05:54 +02005555 /*
5556 * The panel fitter should only be adjusted whilst the pipe is disabled,
5557 * according to register description and PRM.
5558 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005559 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5560 assert_pipe_disabled(dev_priv, crtc->pipe);
5561
Jesse Barnesb074cec2013-04-25 12:55:02 -07005562 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5563 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005564
5565 /* Border color in case we don't scale up to the full screen. Black by
5566 * default, change to something else for debugging. */
5567 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005568}
5569
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005570enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005571{
5572 switch (port) {
5573 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005574 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005575 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005576 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005577 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005578 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005579 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005580 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005581 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005582 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005583 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005584 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005585 return POWER_DOMAIN_PORT_OTHER;
5586 }
5587}
5588
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005589static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5590 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005591{
5592 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005593 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005594 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5596 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005597 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005598 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005599
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005600 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005601 return 0;
5602
Imre Deak77d22dc2014-03-05 16:20:52 +02005603 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5604 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005605 if (crtc_state->pch_pfit.enabled ||
5606 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005607 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005608
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005609 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5610 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5611
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005612 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005613 }
Imre Deak319be8a2014-03-04 19:22:57 +02005614
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005615 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5616 mask |= BIT(POWER_DOMAIN_AUDIO);
5617
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005618 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005619 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005620
Imre Deak77d22dc2014-03-05 16:20:52 +02005621 return mask;
5622}
5623
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005624static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005625modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5626 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005627{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005628 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5630 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005631 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005632
5633 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005634 intel_crtc->enabled_power_domains = new_domains =
5635 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005636
Daniel Vetter5a21b662016-05-24 17:13:53 +02005637 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005638
5639 for_each_power_domain(domain, domains)
5640 intel_display_power_get(dev_priv, domain);
5641
Daniel Vetter5a21b662016-05-24 17:13:53 +02005642 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005643}
5644
5645static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005646 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005647{
5648 enum intel_display_power_domain domain;
5649
5650 for_each_power_domain(domain, domains)
5651 intel_display_power_put(dev_priv, domain);
5652}
5653
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005654static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5655 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005656{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005657 struct intel_atomic_state *old_intel_state =
5658 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005659 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005660 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005661 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005663 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005664
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005665 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005666 return;
5667
Ville Syrjälä37a56502016-06-22 21:57:04 +03005668 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305669 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005670
5671 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005672 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005673
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005674 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005675 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005676
5677 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5678 I915_WRITE(CHV_CANVAS(pipe), 0);
5679 }
5680
Daniel Vetter5b18e572014-04-24 23:55:06 +02005681 i9xx_set_pipeconf(intel_crtc);
5682
Jesse Barnes89b667f2013-04-18 14:51:36 -07005683 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005684
Daniel Vettera72e4c92014-09-30 10:56:47 +02005685 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005686
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005687 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005688
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005689 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005690 chv_prepare_pll(intel_crtc, intel_crtc->config);
5691 chv_enable_pll(intel_crtc, intel_crtc->config);
5692 } else {
5693 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5694 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005695 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005696
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005697 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005698
Jesse Barnes2dd24552013-04-25 12:55:01 -07005699 i9xx_pfit_enable(intel_crtc);
5700
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005701 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005702
Ville Syrjäläff32c542017-03-02 19:14:57 +02005703 dev_priv->display.initial_watermarks(old_intel_state,
5704 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005705 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005706
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005707 assert_vblank_disabled(crtc);
5708 drm_crtc_vblank_on(crtc);
5709
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005710 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005711}
5712
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005713static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5714{
5715 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005716 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005717
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005718 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5719 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005720}
5721
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005722static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5723 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005724{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005725 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005726 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005727 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005729 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005730
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005731 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005732 return;
5733
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005734 i9xx_set_pll_dividers(intel_crtc);
5735
Ville Syrjälä37a56502016-06-22 21:57:04 +03005736 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305737 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005738
5739 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005740 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005741
Daniel Vetter5b18e572014-04-24 23:55:06 +02005742 i9xx_set_pipeconf(intel_crtc);
5743
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005744 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005745
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005746 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005747 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005748
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005749 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005750
Daniel Vetterf6736a12013-06-05 13:34:30 +02005751 i9xx_enable_pll(intel_crtc);
5752
Jesse Barnes2dd24552013-04-25 12:55:01 -07005753 i9xx_pfit_enable(intel_crtc);
5754
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005755 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005756
Ville Syrjälä432081b2016-10-31 22:37:03 +02005757 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005758 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005759
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005760 assert_vblank_disabled(crtc);
5761 drm_crtc_vblank_on(crtc);
5762
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005763 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005764}
5765
Daniel Vetter87476d62013-04-11 16:29:06 +02005766static void i9xx_pfit_disable(struct intel_crtc *crtc)
5767{
5768 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005769 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005770
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005771 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005772 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005773
5774 assert_pipe_disabled(dev_priv, crtc->pipe);
5775
Daniel Vetter328d8e82013-05-08 10:36:31 +02005776 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5777 I915_READ(PFIT_CONTROL));
5778 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005779}
5780
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005781static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5782 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005783{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005784 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005785 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005786 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5788 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005789
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005790 /*
5791 * On gen2 planes are double buffered but the pipe isn't, so we must
5792 * wait for planes to fully turn off before disabling the pipe.
5793 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005794 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005795 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005796
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005797 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005798
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005799 drm_crtc_vblank_off(crtc);
5800 assert_vblank_disabled(crtc);
5801
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005802 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005803
Daniel Vetter87476d62013-04-11 16:29:06 +02005804 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005805
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005806 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005807
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005808 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005809 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005810 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005811 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005812 vlv_disable_pll(dev_priv, pipe);
5813 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005814 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005815 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005816
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005817 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005818
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005819 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005820 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005821
5822 if (!dev_priv->display.initial_watermarks)
5823 intel_update_watermarks(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005824}
5825
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005826static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005827{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005828 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005830 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005831 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005832 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005833 struct drm_atomic_state *state;
5834 struct intel_crtc_state *crtc_state;
5835 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005836
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005837 if (!intel_crtc->active)
5838 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005839
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005840 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005841 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005842
Ville Syrjälä2622a082016-03-09 19:07:26 +02005843 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005844
5845 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005846 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005847 }
5848
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005849 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005850 if (!state) {
5851 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5852 crtc->base.id, crtc->name);
5853 return;
5854 }
5855
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005856 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5857
5858 /* Everything's already locked, -EDEADLK can't happen. */
5859 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5860 ret = drm_atomic_add_affected_connectors(state, crtc);
5861
5862 WARN_ON(IS_ERR(crtc_state) || ret);
5863
5864 dev_priv->display.crtc_disable(crtc_state, state);
5865
Chris Wilson08536952016-10-14 13:18:18 +01005866 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005867
Ville Syrjälä78108b72016-05-27 20:59:19 +03005868 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5869 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005870
5871 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5872 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005873 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005874 crtc->enabled = false;
5875 crtc->state->connector_mask = 0;
5876 crtc->state->encoder_mask = 0;
5877
5878 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5879 encoder->base.crtc = NULL;
5880
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005881 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005882 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005883 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005884
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005885 domains = intel_crtc->enabled_power_domains;
5886 for_each_power_domain(domain, domains)
5887 intel_display_power_put(dev_priv, domain);
5888 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005889
5890 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5891 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005892}
5893
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005894/*
5895 * turn all crtc's off, but do not adjust state
5896 * This has to be paired with a call to intel_modeset_setup_hw_state.
5897 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005898int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005899{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005900 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005901 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005902 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005903
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005904 state = drm_atomic_helper_suspend(dev);
5905 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005906 if (ret)
5907 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005908 else
5909 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005910 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005911}
5912
Chris Wilsonea5b2132010-08-04 13:50:23 +01005913void intel_encoder_destroy(struct drm_encoder *encoder)
5914{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005915 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005916
Chris Wilsonea5b2132010-08-04 13:50:23 +01005917 drm_encoder_cleanup(encoder);
5918 kfree(intel_encoder);
5919}
5920
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005921/* Cross check the actual hw state with our own modeset state tracking (and it's
5922 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02005923static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005924{
Daniel Vetter5a21b662016-05-24 17:13:53 +02005925 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005926
5927 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5928 connector->base.base.id,
5929 connector->base.name);
5930
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005931 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005932 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005933 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005934
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005935 I915_STATE_WARN(!crtc,
5936 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005937
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005938 if (!crtc)
5939 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005940
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005941 I915_STATE_WARN(!crtc->state->active,
5942 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005943
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005944 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005945 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005946
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005947 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005948 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005949
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005950 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005951 "attached encoder crtc differs from connector crtc\n");
5952 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005953 I915_STATE_WARN(crtc && crtc->state->active,
5954 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02005955 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005956 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005957 }
5958}
5959
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005960int intel_connector_init(struct intel_connector *connector)
5961{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005962 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005963
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005964 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005965 return -ENOMEM;
5966
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005967 return 0;
5968}
5969
5970struct intel_connector *intel_connector_alloc(void)
5971{
5972 struct intel_connector *connector;
5973
5974 connector = kzalloc(sizeof *connector, GFP_KERNEL);
5975 if (!connector)
5976 return NULL;
5977
5978 if (intel_connector_init(connector) < 0) {
5979 kfree(connector);
5980 return NULL;
5981 }
5982
5983 return connector;
5984}
5985
Daniel Vetterf0947c32012-07-02 13:10:34 +02005986/* Simple connector->get_hw_state implementation for encoders that support only
5987 * one connector and no cloning and hence the encoder state determines the state
5988 * of the connector. */
5989bool intel_connector_get_hw_state(struct intel_connector *connector)
5990{
Daniel Vetter24929352012-07-02 20:28:59 +02005991 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005992 struct intel_encoder *encoder = connector->encoder;
5993
5994 return encoder->get_hw_state(encoder, &pipe);
5995}
5996
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005997static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005998{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005999 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6000 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006001
6002 return 0;
6003}
6004
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006005static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006006 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006007{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006008 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006009 struct drm_atomic_state *state = pipe_config->base.state;
6010 struct intel_crtc *other_crtc;
6011 struct intel_crtc_state *other_crtc_state;
6012
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006013 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6014 pipe_name(pipe), pipe_config->fdi_lanes);
6015 if (pipe_config->fdi_lanes > 4) {
6016 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6017 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006018 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006019 }
6020
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006021 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006022 if (pipe_config->fdi_lanes > 2) {
6023 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6024 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006025 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006026 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006027 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006028 }
6029 }
6030
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006031 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006032 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006033
6034 /* Ivybridge 3 pipe is really complicated */
6035 switch (pipe) {
6036 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006037 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006038 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006039 if (pipe_config->fdi_lanes <= 2)
6040 return 0;
6041
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006042 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006043 other_crtc_state =
6044 intel_atomic_get_crtc_state(state, other_crtc);
6045 if (IS_ERR(other_crtc_state))
6046 return PTR_ERR(other_crtc_state);
6047
6048 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006049 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6050 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006051 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006052 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006053 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006054 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006055 if (pipe_config->fdi_lanes > 2) {
6056 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6057 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006058 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006059 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006060
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006061 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006062 other_crtc_state =
6063 intel_atomic_get_crtc_state(state, other_crtc);
6064 if (IS_ERR(other_crtc_state))
6065 return PTR_ERR(other_crtc_state);
6066
6067 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006068 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006069 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006070 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006071 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006072 default:
6073 BUG();
6074 }
6075}
6076
Daniel Vettere29c22c2013-02-21 00:00:16 +01006077#define RETRY 1
6078static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006079 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006080{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006081 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006082 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006083 int lane, link_bw, fdi_dotclock, ret;
6084 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006085
Daniel Vettere29c22c2013-02-21 00:00:16 +01006086retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006087 /* FDI is a binary signal running at ~2.7GHz, encoding
6088 * each output octet as 10 bits. The actual frequency
6089 * is stored as a divider into a 100MHz clock, and the
6090 * mode pixel clock is stored in units of 1KHz.
6091 * Hence the bw of each lane in terms of the mode signal
6092 * is:
6093 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006094 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006095
Damien Lespiau241bfc32013-09-25 16:45:37 +01006096 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006097
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006098 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006099 pipe_config->pipe_bpp);
6100
6101 pipe_config->fdi_lanes = lane;
6102
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006103 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006104 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006105
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006106 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006107 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006108 pipe_config->pipe_bpp -= 2*3;
6109 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6110 pipe_config->pipe_bpp);
6111 needs_recompute = true;
6112 pipe_config->bw_constrained = true;
6113
6114 goto retry;
6115 }
6116
6117 if (needs_recompute)
6118 return RETRY;
6119
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006120 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006121}
6122
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006123static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6124 struct intel_crtc_state *pipe_config)
6125{
6126 if (pipe_config->pipe_bpp > 24)
6127 return false;
6128
6129 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006130 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006131 return true;
6132
6133 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006134 * We compare against max which means we must take
6135 * the increased cdclk requirement into account when
6136 * calculating the new cdclk.
6137 *
6138 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006139 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006140 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006141 dev_priv->max_cdclk_freq * 95 / 100;
6142}
6143
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006144static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006145 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006146{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006147 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006148 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006149
Jani Nikulad330a952014-01-21 11:24:25 +02006150 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006151 hsw_crtc_supports_ips(crtc) &&
6152 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006153}
6154
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006155static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6156{
6157 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6158
6159 /* GDG double wide on either pipe, otherwise pipe A only */
6160 return INTEL_INFO(dev_priv)->gen < 4 &&
6161 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6162}
6163
Ville Syrjäläceb99322017-01-20 20:22:05 +02006164static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6165{
6166 uint32_t pixel_rate;
6167
6168 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6169
6170 /*
6171 * We only use IF-ID interlacing. If we ever use
6172 * PF-ID we'll need to adjust the pixel_rate here.
6173 */
6174
6175 if (pipe_config->pch_pfit.enabled) {
6176 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6177 uint32_t pfit_size = pipe_config->pch_pfit.size;
6178
6179 pipe_w = pipe_config->pipe_src_w;
6180 pipe_h = pipe_config->pipe_src_h;
6181
6182 pfit_w = (pfit_size >> 16) & 0xFFFF;
6183 pfit_h = pfit_size & 0xFFFF;
6184 if (pipe_w < pfit_w)
6185 pipe_w = pfit_w;
6186 if (pipe_h < pfit_h)
6187 pipe_h = pfit_h;
6188
6189 if (WARN_ON(!pfit_w || !pfit_h))
6190 return pixel_rate;
6191
6192 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6193 pfit_w * pfit_h);
6194 }
6195
6196 return pixel_rate;
6197}
6198
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006199static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6200{
6201 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6202
6203 if (HAS_GMCH_DISPLAY(dev_priv))
6204 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6205 crtc_state->pixel_rate =
6206 crtc_state->base.adjusted_mode.crtc_clock;
6207 else
6208 crtc_state->pixel_rate =
6209 ilk_pipe_pixel_rate(crtc_state);
6210}
6211
Daniel Vettera43f6e02013-06-07 23:10:32 +02006212static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006213 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006214{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006215 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006216 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006217 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006218 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006219
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006220 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006221 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006222
6223 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006224 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006225 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006226 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006227 if (intel_crtc_supports_double_wide(crtc) &&
6228 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006229 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006230 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006231 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006232 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006233
Ville Syrjäläf3261152016-05-24 21:34:18 +03006234 if (adjusted_mode->crtc_clock > clock_limit) {
6235 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6236 adjusted_mode->crtc_clock, clock_limit,
6237 yesno(pipe_config->double_wide));
6238 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006239 }
Chris Wilson89749352010-09-12 18:25:19 +01006240
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006241 /*
6242 * Pipe horizontal size must be even in:
6243 * - DVO ganged mode
6244 * - LVDS dual channel mode
6245 * - Double wide pipe
6246 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006247 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006248 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6249 pipe_config->pipe_src_w &= ~1;
6250
Damien Lespiau8693a822013-05-03 18:48:11 +01006251 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6252 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006253 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006254 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006255 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006256 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006257
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006258 intel_crtc_compute_pixel_rate(pipe_config);
6259
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006260 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006261 hsw_compute_ips_config(crtc, pipe_config);
6262
Daniel Vetter877d48d2013-04-19 11:24:43 +02006263 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006264 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006265
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006266 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006267}
6268
Zhenyu Wang2c072452009-06-05 15:38:42 +08006269static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006270intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006271{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006272 while (*num > DATA_LINK_M_N_MASK ||
6273 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006274 *num >>= 1;
6275 *den >>= 1;
6276 }
6277}
6278
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006279static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006280 uint32_t *ret_m, uint32_t *ret_n,
6281 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006282{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006283 /*
6284 * Reduce M/N as much as possible without loss in precision. Several DP
6285 * dongles in particular seem to be fussy about too large *link* M/N
6286 * values. The passed in values are more likely to have the least
6287 * significant bits zero than M after rounding below, so do this first.
6288 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006289 if (reduce_m_n) {
6290 while ((m & 1) == 0 && (n & 1) == 0) {
6291 m >>= 1;
6292 n >>= 1;
6293 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006294 }
6295
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006296 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6297 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6298 intel_reduce_m_n_ratio(ret_m, ret_n);
6299}
6300
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006301void
6302intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6303 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006304 struct intel_link_m_n *m_n,
6305 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006306{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006307 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006308
6309 compute_m_n(bits_per_pixel * pixel_clock,
6310 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006311 &m_n->gmch_m, &m_n->gmch_n,
6312 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006313
6314 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006315 &m_n->link_m, &m_n->link_n,
6316 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006317}
6318
Chris Wilsona7615032011-01-12 17:04:08 +00006319static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6320{
Jani Nikulad330a952014-01-21 11:24:25 +02006321 if (i915.panel_use_ssc >= 0)
6322 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006323 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006324 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006325}
6326
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006327static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006328{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006329 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006330}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006331
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006332static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6333{
6334 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006335}
6336
Daniel Vetterf47709a2013-03-28 10:42:02 +01006337static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006338 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006339 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006340{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006341 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006342 u32 fp, fp2 = 0;
6343
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006344 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006345 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006346 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006347 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006348 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006349 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006350 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006351 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006352 }
6353
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006354 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006355
Daniel Vetterf47709a2013-03-28 10:42:02 +01006356 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006357 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006358 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006359 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006360 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006361 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006362 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006363 }
6364}
6365
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006366static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6367 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006368{
6369 u32 reg_val;
6370
6371 /*
6372 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6373 * and set it to a reasonable value instead.
6374 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006375 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006376 reg_val &= 0xffffff00;
6377 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006378 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006379
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006380 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006381 reg_val &= 0x8cffffff;
6382 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006383 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006384
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006385 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006386 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006387 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006388
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006389 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006390 reg_val &= 0x00ffffff;
6391 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006392 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006393}
6394
Daniel Vetterb5518422013-05-03 11:49:48 +02006395static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6396 struct intel_link_m_n *m_n)
6397{
6398 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006399 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006400 int pipe = crtc->pipe;
6401
Daniel Vettere3b95f12013-05-03 11:49:49 +02006402 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6403 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6404 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6405 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006406}
6407
6408static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006409 struct intel_link_m_n *m_n,
6410 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006411{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006412 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006413 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006414 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006415
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006416 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006417 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6418 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6419 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6420 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006421 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6422 * for gen < 8) and if DRRS is supported (to make sure the
6423 * registers are not unnecessarily accessed).
6424 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006425 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6426 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006427 I915_WRITE(PIPE_DATA_M2(transcoder),
6428 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6429 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6430 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6431 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6432 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006433 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006434 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6435 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6436 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6437 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006438 }
6439}
6440
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306441void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006442{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306443 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6444
6445 if (m_n == M1_N1) {
6446 dp_m_n = &crtc->config->dp_m_n;
6447 dp_m2_n2 = &crtc->config->dp_m2_n2;
6448 } else if (m_n == M2_N2) {
6449
6450 /*
6451 * M2_N2 registers are not supported. Hence m2_n2 divider value
6452 * needs to be programmed into M1_N1.
6453 */
6454 dp_m_n = &crtc->config->dp_m2_n2;
6455 } else {
6456 DRM_ERROR("Unsupported divider value\n");
6457 return;
6458 }
6459
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006460 if (crtc->config->has_pch_encoder)
6461 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006462 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306463 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006464}
6465
Daniel Vetter251ac862015-06-18 10:30:24 +02006466static void vlv_compute_dpll(struct intel_crtc *crtc,
6467 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006468{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006469 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006470 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006471 if (crtc->pipe != PIPE_A)
6472 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006473
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006474 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006475 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006476 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6477 DPLL_EXT_BUFFER_ENABLE_VLV;
6478
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006479 pipe_config->dpll_hw_state.dpll_md =
6480 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6481}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006482
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006483static void chv_compute_dpll(struct intel_crtc *crtc,
6484 struct intel_crtc_state *pipe_config)
6485{
6486 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006487 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006488 if (crtc->pipe != PIPE_A)
6489 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6490
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006491 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006492 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006493 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6494
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006495 pipe_config->dpll_hw_state.dpll_md =
6496 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006497}
6498
Ville Syrjäläd288f652014-10-28 13:20:22 +02006499static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006500 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006501{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006502 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006503 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006504 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006505 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006506 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006507 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006508
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006509 /* Enable Refclk */
6510 I915_WRITE(DPLL(pipe),
6511 pipe_config->dpll_hw_state.dpll &
6512 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6513
6514 /* No need to actually set up the DPLL with DSI */
6515 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6516 return;
6517
Ville Syrjäläa5805162015-05-26 20:42:30 +03006518 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006519
Ville Syrjäläd288f652014-10-28 13:20:22 +02006520 bestn = pipe_config->dpll.n;
6521 bestm1 = pipe_config->dpll.m1;
6522 bestm2 = pipe_config->dpll.m2;
6523 bestp1 = pipe_config->dpll.p1;
6524 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006525
Jesse Barnes89b667f2013-04-18 14:51:36 -07006526 /* See eDP HDMI DPIO driver vbios notes doc */
6527
6528 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006529 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006530 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006531
6532 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006533 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006534
6535 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006536 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006537 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006538 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006539
6540 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006541 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006542
6543 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006544 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6545 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6546 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006547 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006548
6549 /*
6550 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6551 * but we don't support that).
6552 * Note: don't use the DAC post divider as it seems unstable.
6553 */
6554 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006555 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006556
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006557 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006558 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006559
Jesse Barnes89b667f2013-04-18 14:51:36 -07006560 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006561 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006562 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6563 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006564 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006565 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006566 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006567 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006568 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006569
Ville Syrjälä37a56502016-06-22 21:57:04 +03006570 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006571 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006572 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006573 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006574 0x0df40000);
6575 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006576 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006577 0x0df70000);
6578 } else { /* HDMI or VGA */
6579 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006580 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006581 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006582 0x0df70000);
6583 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006584 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006585 0x0df40000);
6586 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006587
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006588 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006589 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006590 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006591 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006592 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006593
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006594 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006595 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006596}
6597
Ville Syrjäläd288f652014-10-28 13:20:22 +02006598static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006599 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006600{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006601 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006602 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006603 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006604 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306605 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006606 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306607 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306608 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006609
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006610 /* Enable Refclk and SSC */
6611 I915_WRITE(DPLL(pipe),
6612 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6613
6614 /* No need to actually set up the DPLL with DSI */
6615 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6616 return;
6617
Ville Syrjäläd288f652014-10-28 13:20:22 +02006618 bestn = pipe_config->dpll.n;
6619 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6620 bestm1 = pipe_config->dpll.m1;
6621 bestm2 = pipe_config->dpll.m2 >> 22;
6622 bestp1 = pipe_config->dpll.p1;
6623 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306624 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306625 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306626 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006627
Ville Syrjäläa5805162015-05-26 20:42:30 +03006628 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006629
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006630 /* p1 and p2 divider */
6631 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6632 5 << DPIO_CHV_S1_DIV_SHIFT |
6633 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6634 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6635 1 << DPIO_CHV_K_DIV_SHIFT);
6636
6637 /* Feedback post-divider - m2 */
6638 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6639
6640 /* Feedback refclk divider - n and m1 */
6641 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6642 DPIO_CHV_M1_DIV_BY_2 |
6643 1 << DPIO_CHV_N_DIV_SHIFT);
6644
6645 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006646 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006647
6648 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306649 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6650 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6651 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6652 if (bestm2_frac)
6653 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6654 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006655
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306656 /* Program digital lock detect threshold */
6657 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6658 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6659 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6660 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6661 if (!bestm2_frac)
6662 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6663 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6664
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006665 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306666 if (vco == 5400000) {
6667 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6668 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6669 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6670 tribuf_calcntr = 0x9;
6671 } else if (vco <= 6200000) {
6672 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6673 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6674 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6675 tribuf_calcntr = 0x9;
6676 } else if (vco <= 6480000) {
6677 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6678 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6679 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6680 tribuf_calcntr = 0x8;
6681 } else {
6682 /* Not supported. Apply the same limits as in the max case */
6683 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6684 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6685 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6686 tribuf_calcntr = 0;
6687 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006688 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6689
Ville Syrjälä968040b2015-03-11 22:52:08 +02006690 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306691 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6692 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6693 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6694
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006695 /* AFC Recal */
6696 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6697 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6698 DPIO_AFC_RECAL);
6699
Ville Syrjäläa5805162015-05-26 20:42:30 +03006700 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006701}
6702
Ville Syrjäläd288f652014-10-28 13:20:22 +02006703/**
6704 * vlv_force_pll_on - forcibly enable just the PLL
6705 * @dev_priv: i915 private structure
6706 * @pipe: pipe PLL to enable
6707 * @dpll: PLL configuration
6708 *
6709 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6710 * in cases where we need the PLL enabled even when @pipe is not going to
6711 * be enabled.
6712 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006713int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006714 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006715{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006716 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006717 struct intel_crtc_state *pipe_config;
6718
6719 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6720 if (!pipe_config)
6721 return -ENOMEM;
6722
6723 pipe_config->base.crtc = &crtc->base;
6724 pipe_config->pixel_multiplier = 1;
6725 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006726
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006727 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006728 chv_compute_dpll(crtc, pipe_config);
6729 chv_prepare_pll(crtc, pipe_config);
6730 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006731 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006732 vlv_compute_dpll(crtc, pipe_config);
6733 vlv_prepare_pll(crtc, pipe_config);
6734 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006735 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006736
6737 kfree(pipe_config);
6738
6739 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006740}
6741
6742/**
6743 * vlv_force_pll_off - forcibly disable just the PLL
6744 * @dev_priv: i915 private structure
6745 * @pipe: pipe PLL to disable
6746 *
6747 * Disable the PLL for @pipe. To be used in cases where we need
6748 * the PLL enabled even when @pipe is not going to be enabled.
6749 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006750void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006751{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006752 if (IS_CHERRYVIEW(dev_priv))
6753 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006754 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006755 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006756}
6757
Daniel Vetter251ac862015-06-18 10:30:24 +02006758static void i9xx_compute_dpll(struct intel_crtc *crtc,
6759 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006760 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006761{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006762 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006763 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006764 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006765
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006766 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306767
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006768 dpll = DPLL_VGA_MODE_DIS;
6769
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006770 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006771 dpll |= DPLLB_MODE_LVDS;
6772 else
6773 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006774
Jani Nikula73f67aa2016-12-07 22:48:09 +02006775 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6776 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006777 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006778 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006779 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006780
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006781 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6782 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006783 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006784
Ville Syrjälä37a56502016-06-22 21:57:04 +03006785 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006786 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006787
6788 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006789 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006790 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6791 else {
6792 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006793 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006794 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6795 }
6796 switch (clock->p2) {
6797 case 5:
6798 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6799 break;
6800 case 7:
6801 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6802 break;
6803 case 10:
6804 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6805 break;
6806 case 14:
6807 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6808 break;
6809 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006810 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006811 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6812
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006813 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006814 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006815 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006816 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006817 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6818 else
6819 dpll |= PLL_REF_INPUT_DREFCLK;
6820
6821 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006822 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006823
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006824 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006825 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006826 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006827 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006828 }
6829}
6830
Daniel Vetter251ac862015-06-18 10:30:24 +02006831static void i8xx_compute_dpll(struct intel_crtc *crtc,
6832 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006833 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006834{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006835 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006836 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006837 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006838 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006839
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006840 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306841
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006842 dpll = DPLL_VGA_MODE_DIS;
6843
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006844 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006845 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6846 } else {
6847 if (clock->p1 == 2)
6848 dpll |= PLL_P1_DIVIDE_BY_TWO;
6849 else
6850 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6851 if (clock->p2 == 4)
6852 dpll |= PLL_P2_DIVIDE_BY_4;
6853 }
6854
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006855 if (!IS_I830(dev_priv) &&
6856 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006857 dpll |= DPLL_DVO_2X_MODE;
6858
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006859 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006860 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006861 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6862 else
6863 dpll |= PLL_REF_INPUT_DREFCLK;
6864
6865 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006866 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006867}
6868
Daniel Vetter8a654f32013-06-01 17:16:22 +02006869static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006870{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006871 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006872 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006873 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006874 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006875 uint32_t crtc_vtotal, crtc_vblank_end;
6876 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006877
6878 /* We need to be careful not to changed the adjusted mode, for otherwise
6879 * the hw state checker will get angry at the mismatch. */
6880 crtc_vtotal = adjusted_mode->crtc_vtotal;
6881 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006882
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006883 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006884 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006885 crtc_vtotal -= 1;
6886 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006887
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006888 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006889 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6890 else
6891 vsyncshift = adjusted_mode->crtc_hsync_start -
6892 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006893 if (vsyncshift < 0)
6894 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006895 }
6896
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006897 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006898 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006899
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006900 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006901 (adjusted_mode->crtc_hdisplay - 1) |
6902 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006903 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006904 (adjusted_mode->crtc_hblank_start - 1) |
6905 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006906 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006907 (adjusted_mode->crtc_hsync_start - 1) |
6908 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6909
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006910 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006911 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006912 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006913 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006914 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006915 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006916 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006917 (adjusted_mode->crtc_vsync_start - 1) |
6918 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6919
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006920 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6921 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6922 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6923 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006924 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006925 (pipe == PIPE_B || pipe == PIPE_C))
6926 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6927
Jani Nikulabc58be62016-03-18 17:05:39 +02006928}
6929
6930static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6931{
6932 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006933 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006934 enum pipe pipe = intel_crtc->pipe;
6935
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006936 /* pipesrc controls the size that is scaled from, which should
6937 * always be the user's requested size.
6938 */
6939 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006940 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6941 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006942}
6943
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006944static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006945 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006946{
6947 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006948 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006949 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6950 uint32_t tmp;
6951
6952 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006953 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6954 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006955 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006956 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6957 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006958 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006959 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6960 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006961
6962 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006963 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6964 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006965 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006966 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6967 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006968 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006969 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6970 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006971
6972 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006973 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6974 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6975 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006976 }
Jani Nikulabc58be62016-03-18 17:05:39 +02006977}
6978
6979static void intel_get_pipe_src_size(struct intel_crtc *crtc,
6980 struct intel_crtc_state *pipe_config)
6981{
6982 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006983 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006984 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006985
6986 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006987 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6988 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6989
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006990 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6991 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006992}
6993
Daniel Vetterf6a83282014-02-11 15:28:57 -08006994void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006995 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006996{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006997 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6998 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6999 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7000 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007001
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007002 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7003 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7004 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7005 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007006
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007007 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007008 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007009
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007010 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007011
7012 mode->hsync = drm_mode_hsync(mode);
7013 mode->vrefresh = drm_mode_vrefresh(mode);
7014 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007015}
7016
Daniel Vetter84b046f2013-02-19 18:48:54 +01007017static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7018{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007019 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007020 uint32_t pipeconf;
7021
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007022 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007023
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007024 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7025 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7026 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007027
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007028 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007029 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007030
Daniel Vetterff9ce462013-04-24 14:57:17 +02007031 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007032 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7033 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007034 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007035 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007036 pipeconf |= PIPECONF_DITHER_EN |
7037 PIPECONF_DITHER_TYPE_SP;
7038
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007039 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007040 case 18:
7041 pipeconf |= PIPECONF_6BPC;
7042 break;
7043 case 24:
7044 pipeconf |= PIPECONF_8BPC;
7045 break;
7046 case 30:
7047 pipeconf |= PIPECONF_10BPC;
7048 break;
7049 default:
7050 /* Case prevented by intel_choose_pipe_bpp_dither. */
7051 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007052 }
7053 }
7054
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007055 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007056 if (intel_crtc->lowfreq_avail) {
7057 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7058 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7059 } else {
7060 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007061 }
7062 }
7063
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007064 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007065 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007066 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007067 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7068 else
7069 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7070 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007071 pipeconf |= PIPECONF_PROGRESSIVE;
7072
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007073 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007074 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007075 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007076
Daniel Vetter84b046f2013-02-19 18:48:54 +01007077 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7078 POSTING_READ(PIPECONF(intel_crtc->pipe));
7079}
7080
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007081static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7082 struct intel_crtc_state *crtc_state)
7083{
7084 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007085 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007086 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007087 int refclk = 48000;
7088
7089 memset(&crtc_state->dpll_hw_state, 0,
7090 sizeof(crtc_state->dpll_hw_state));
7091
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007092 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007093 if (intel_panel_use_ssc(dev_priv)) {
7094 refclk = dev_priv->vbt.lvds_ssc_freq;
7095 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7096 }
7097
7098 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007099 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007100 limit = &intel_limits_i8xx_dvo;
7101 } else {
7102 limit = &intel_limits_i8xx_dac;
7103 }
7104
7105 if (!crtc_state->clock_set &&
7106 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7107 refclk, NULL, &crtc_state->dpll)) {
7108 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7109 return -EINVAL;
7110 }
7111
7112 i8xx_compute_dpll(crtc, crtc_state, NULL);
7113
7114 return 0;
7115}
7116
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007117static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7118 struct intel_crtc_state *crtc_state)
7119{
7120 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007121 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007122 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007123 int refclk = 96000;
7124
7125 memset(&crtc_state->dpll_hw_state, 0,
7126 sizeof(crtc_state->dpll_hw_state));
7127
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007128 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007129 if (intel_panel_use_ssc(dev_priv)) {
7130 refclk = dev_priv->vbt.lvds_ssc_freq;
7131 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7132 }
7133
7134 if (intel_is_dual_link_lvds(dev))
7135 limit = &intel_limits_g4x_dual_channel_lvds;
7136 else
7137 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007138 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7139 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007140 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007141 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007142 limit = &intel_limits_g4x_sdvo;
7143 } else {
7144 /* The option is for other outputs */
7145 limit = &intel_limits_i9xx_sdvo;
7146 }
7147
7148 if (!crtc_state->clock_set &&
7149 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7150 refclk, NULL, &crtc_state->dpll)) {
7151 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7152 return -EINVAL;
7153 }
7154
7155 i9xx_compute_dpll(crtc, crtc_state, NULL);
7156
7157 return 0;
7158}
7159
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007160static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7161 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007162{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007163 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007164 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007165 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007166 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007167
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007168 memset(&crtc_state->dpll_hw_state, 0,
7169 sizeof(crtc_state->dpll_hw_state));
7170
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007171 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007172 if (intel_panel_use_ssc(dev_priv)) {
7173 refclk = dev_priv->vbt.lvds_ssc_freq;
7174 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7175 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007176
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007177 limit = &intel_limits_pineview_lvds;
7178 } else {
7179 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007180 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007181
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007182 if (!crtc_state->clock_set &&
7183 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7184 refclk, NULL, &crtc_state->dpll)) {
7185 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7186 return -EINVAL;
7187 }
7188
7189 i9xx_compute_dpll(crtc, crtc_state, NULL);
7190
7191 return 0;
7192}
7193
7194static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7195 struct intel_crtc_state *crtc_state)
7196{
7197 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007198 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007199 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007200 int refclk = 96000;
7201
7202 memset(&crtc_state->dpll_hw_state, 0,
7203 sizeof(crtc_state->dpll_hw_state));
7204
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007205 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007206 if (intel_panel_use_ssc(dev_priv)) {
7207 refclk = dev_priv->vbt.lvds_ssc_freq;
7208 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007209 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007210
7211 limit = &intel_limits_i9xx_lvds;
7212 } else {
7213 limit = &intel_limits_i9xx_sdvo;
7214 }
7215
7216 if (!crtc_state->clock_set &&
7217 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7218 refclk, NULL, &crtc_state->dpll)) {
7219 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7220 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007221 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007222
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007223 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007224
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007225 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007226}
7227
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007228static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7229 struct intel_crtc_state *crtc_state)
7230{
7231 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007232 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007233
7234 memset(&crtc_state->dpll_hw_state, 0,
7235 sizeof(crtc_state->dpll_hw_state));
7236
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007237 if (!crtc_state->clock_set &&
7238 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7239 refclk, NULL, &crtc_state->dpll)) {
7240 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7241 return -EINVAL;
7242 }
7243
7244 chv_compute_dpll(crtc, crtc_state);
7245
7246 return 0;
7247}
7248
7249static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7250 struct intel_crtc_state *crtc_state)
7251{
7252 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007253 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007254
7255 memset(&crtc_state->dpll_hw_state, 0,
7256 sizeof(crtc_state->dpll_hw_state));
7257
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007258 if (!crtc_state->clock_set &&
7259 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7260 refclk, NULL, &crtc_state->dpll)) {
7261 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7262 return -EINVAL;
7263 }
7264
7265 vlv_compute_dpll(crtc, crtc_state);
7266
7267 return 0;
7268}
7269
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007270static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007271 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007272{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007273 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007274 uint32_t tmp;
7275
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007276 if (INTEL_GEN(dev_priv) <= 3 &&
7277 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007278 return;
7279
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007280 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007281 if (!(tmp & PFIT_ENABLE))
7282 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007283
Daniel Vetter06922822013-07-11 13:35:40 +02007284 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007285 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007286 if (crtc->pipe != PIPE_B)
7287 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007288 } else {
7289 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7290 return;
7291 }
7292
Daniel Vetter06922822013-07-11 13:35:40 +02007293 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007294 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007295}
7296
Jesse Barnesacbec812013-09-20 11:29:32 -07007297static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007298 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007299{
7300 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007301 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007302 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007303 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007304 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007305 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007306
Ville Syrjäläb5219732016-03-15 16:40:01 +02007307 /* In case of DSI, DPLL will not be used */
7308 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307309 return;
7310
Ville Syrjäläa5805162015-05-26 20:42:30 +03007311 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007312 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007313 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007314
7315 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7316 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7317 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7318 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7319 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7320
Imre Deakdccbea32015-06-22 23:35:51 +03007321 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007322}
7323
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007324static void
7325i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7326 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007327{
7328 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007329 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007330 u32 val, base, offset;
7331 int pipe = crtc->pipe, plane = crtc->plane;
7332 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007333 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007334 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007335 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007336
Damien Lespiau42a7b082015-02-05 19:35:13 +00007337 val = I915_READ(DSPCNTR(plane));
7338 if (!(val & DISPLAY_PLANE_ENABLE))
7339 return;
7340
Damien Lespiaud9806c92015-01-21 14:07:19 +00007341 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007342 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007343 DRM_DEBUG_KMS("failed to alloc fb\n");
7344 return;
7345 }
7346
Damien Lespiau1b842c82015-01-21 13:50:54 +00007347 fb = &intel_fb->base;
7348
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007349 fb->dev = dev;
7350
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007351 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007352 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007353 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007354 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007355 }
7356 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007357
7358 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007359 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007360 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007361
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007362 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007363 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007364 offset = I915_READ(DSPTILEOFF(plane));
7365 else
7366 offset = I915_READ(DSPLINOFF(plane));
7367 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7368 } else {
7369 base = I915_READ(DSPADDR(plane));
7370 }
7371 plane_config->base = base;
7372
7373 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007374 fb->width = ((val >> 16) & 0xfff) + 1;
7375 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007376
7377 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007378 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007379
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007380 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007381
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007382 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007383
Damien Lespiau2844a922015-01-20 12:51:48 +00007384 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7385 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007386 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007387 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007388
Damien Lespiau2d140302015-02-05 17:22:18 +00007389 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007390}
7391
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007392static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007393 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007394{
7395 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007396 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007397 int pipe = pipe_config->cpu_transcoder;
7398 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007399 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007400 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007401 int refclk = 100000;
7402
Ville Syrjäläb5219732016-03-15 16:40:01 +02007403 /* In case of DSI, DPLL will not be used */
7404 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7405 return;
7406
Ville Syrjäläa5805162015-05-26 20:42:30 +03007407 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007408 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7409 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7410 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7411 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007412 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007413 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007414
7415 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007416 clock.m2 = (pll_dw0 & 0xff) << 22;
7417 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7418 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007419 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7420 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7421 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7422
Imre Deakdccbea32015-06-22 23:35:51 +03007423 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007424}
7425
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007426static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007427 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007428{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007429 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007430 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007431 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007432 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007433
Imre Deak17290502016-02-12 18:55:11 +02007434 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7435 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007436 return false;
7437
Daniel Vettere143a212013-07-04 12:01:15 +02007438 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007439 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007440
Imre Deak17290502016-02-12 18:55:11 +02007441 ret = false;
7442
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007443 tmp = I915_READ(PIPECONF(crtc->pipe));
7444 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007445 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007446
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007447 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7448 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007449 switch (tmp & PIPECONF_BPC_MASK) {
7450 case PIPECONF_6BPC:
7451 pipe_config->pipe_bpp = 18;
7452 break;
7453 case PIPECONF_8BPC:
7454 pipe_config->pipe_bpp = 24;
7455 break;
7456 case PIPECONF_10BPC:
7457 pipe_config->pipe_bpp = 30;
7458 break;
7459 default:
7460 break;
7461 }
7462 }
7463
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007464 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007465 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007466 pipe_config->limited_color_range = true;
7467
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007468 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007469 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7470
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007471 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007472 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007473
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007474 i9xx_get_pfit_config(crtc, pipe_config);
7475
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007476 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007477 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007478 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007479 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7480 else
7481 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007482 pipe_config->pixel_multiplier =
7483 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7484 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007485 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007486 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007487 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007488 tmp = I915_READ(DPLL(crtc->pipe));
7489 pipe_config->pixel_multiplier =
7490 ((tmp & SDVO_MULTIPLIER_MASK)
7491 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7492 } else {
7493 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7494 * port and will be fixed up in the encoder->get_config
7495 * function. */
7496 pipe_config->pixel_multiplier = 1;
7497 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007498 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007499 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007500 /*
7501 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7502 * on 830. Filter it out here so that we don't
7503 * report errors due to that.
7504 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007505 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007506 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7507
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007508 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7509 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007510 } else {
7511 /* Mask out read-only status bits. */
7512 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7513 DPLL_PORTC_READY_MASK |
7514 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007515 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007516
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007517 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007518 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007519 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007520 vlv_crtc_clock_get(crtc, pipe_config);
7521 else
7522 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007523
Ville Syrjälä0f646142015-08-26 19:39:18 +03007524 /*
7525 * Normally the dotclock is filled in by the encoder .get_config()
7526 * but in case the pipe is enabled w/o any ports we need a sane
7527 * default.
7528 */
7529 pipe_config->base.adjusted_mode.crtc_clock =
7530 pipe_config->port_clock / pipe_config->pixel_multiplier;
7531
Imre Deak17290502016-02-12 18:55:11 +02007532 ret = true;
7533
7534out:
7535 intel_display_power_put(dev_priv, power_domain);
7536
7537 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007538}
7539
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007540static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007541{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007542 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007543 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007544 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007545 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007546 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007547 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007548 bool has_ck505 = false;
7549 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007550 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007551
7552 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007553 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007554 switch (encoder->type) {
7555 case INTEL_OUTPUT_LVDS:
7556 has_panel = true;
7557 has_lvds = true;
7558 break;
7559 case INTEL_OUTPUT_EDP:
7560 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007561 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007562 has_cpu_edp = true;
7563 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007564 default:
7565 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007566 }
7567 }
7568
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007569 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007570 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007571 can_ssc = has_ck505;
7572 } else {
7573 has_ck505 = false;
7574 can_ssc = true;
7575 }
7576
Lyude1c1a24d2016-06-14 11:04:09 -04007577 /* Check if any DPLLs are using the SSC source */
7578 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7579 u32 temp = I915_READ(PCH_DPLL(i));
7580
7581 if (!(temp & DPLL_VCO_ENABLE))
7582 continue;
7583
7584 if ((temp & PLL_REF_INPUT_MASK) ==
7585 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7586 using_ssc_source = true;
7587 break;
7588 }
7589 }
7590
7591 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7592 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007593
7594 /* Ironlake: try to setup display ref clock before DPLL
7595 * enabling. This is only under driver's control after
7596 * PCH B stepping, previous chipset stepping should be
7597 * ignoring this setting.
7598 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007599 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007600
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007601 /* As we must carefully and slowly disable/enable each source in turn,
7602 * compute the final state we want first and check if we need to
7603 * make any changes at all.
7604 */
7605 final = val;
7606 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007607 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007608 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007609 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007610 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7611
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007612 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007613 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007614 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007615
Keith Packard199e5d72011-09-22 12:01:57 -07007616 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007617 final |= DREF_SSC_SOURCE_ENABLE;
7618
7619 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7620 final |= DREF_SSC1_ENABLE;
7621
7622 if (has_cpu_edp) {
7623 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7624 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7625 else
7626 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7627 } else
7628 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007629 } else if (using_ssc_source) {
7630 final |= DREF_SSC_SOURCE_ENABLE;
7631 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007632 }
7633
7634 if (final == val)
7635 return;
7636
7637 /* Always enable nonspread source */
7638 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7639
7640 if (has_ck505)
7641 val |= DREF_NONSPREAD_CK505_ENABLE;
7642 else
7643 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7644
7645 if (has_panel) {
7646 val &= ~DREF_SSC_SOURCE_MASK;
7647 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007648
Keith Packard199e5d72011-09-22 12:01:57 -07007649 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007650 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007651 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007652 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007653 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007654 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007655
7656 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007657 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007658 POSTING_READ(PCH_DREF_CONTROL);
7659 udelay(200);
7660
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007661 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007662
7663 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007664 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007665 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007666 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007667 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007668 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007669 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007670 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007671 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007672
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007673 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007674 POSTING_READ(PCH_DREF_CONTROL);
7675 udelay(200);
7676 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007677 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007678
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007679 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007680
7681 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007682 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007683
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007684 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007685 POSTING_READ(PCH_DREF_CONTROL);
7686 udelay(200);
7687
Lyude1c1a24d2016-06-14 11:04:09 -04007688 if (!using_ssc_source) {
7689 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007690
Lyude1c1a24d2016-06-14 11:04:09 -04007691 /* Turn off the SSC source */
7692 val &= ~DREF_SSC_SOURCE_MASK;
7693 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007694
Lyude1c1a24d2016-06-14 11:04:09 -04007695 /* Turn off SSC1 */
7696 val &= ~DREF_SSC1_ENABLE;
7697
7698 I915_WRITE(PCH_DREF_CONTROL, val);
7699 POSTING_READ(PCH_DREF_CONTROL);
7700 udelay(200);
7701 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007702 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007703
7704 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007705}
7706
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007707static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007708{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007709 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007710
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007711 tmp = I915_READ(SOUTH_CHICKEN2);
7712 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7713 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007714
Imre Deakcf3598c2016-06-28 13:37:31 +03007715 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7716 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007717 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007718
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007719 tmp = I915_READ(SOUTH_CHICKEN2);
7720 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7721 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007722
Imre Deakcf3598c2016-06-28 13:37:31 +03007723 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7724 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007725 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007726}
7727
7728/* WaMPhyProgramming:hsw */
7729static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7730{
7731 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007732
7733 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7734 tmp &= ~(0xFF << 24);
7735 tmp |= (0x12 << 24);
7736 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7737
Paulo Zanonidde86e22012-12-01 12:04:25 -02007738 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7739 tmp |= (1 << 11);
7740 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7741
7742 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7743 tmp |= (1 << 11);
7744 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7745
Paulo Zanonidde86e22012-12-01 12:04:25 -02007746 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7747 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7748 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7749
7750 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7751 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7752 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7753
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007754 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7755 tmp &= ~(7 << 13);
7756 tmp |= (5 << 13);
7757 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007758
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007759 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7760 tmp &= ~(7 << 13);
7761 tmp |= (5 << 13);
7762 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007763
7764 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7765 tmp &= ~0xFF;
7766 tmp |= 0x1C;
7767 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7768
7769 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7770 tmp &= ~0xFF;
7771 tmp |= 0x1C;
7772 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7773
7774 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7775 tmp &= ~(0xFF << 16);
7776 tmp |= (0x1C << 16);
7777 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7778
7779 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7780 tmp &= ~(0xFF << 16);
7781 tmp |= (0x1C << 16);
7782 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7783
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007784 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7785 tmp |= (1 << 27);
7786 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007787
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007788 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7789 tmp |= (1 << 27);
7790 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007791
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007792 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7793 tmp &= ~(0xF << 28);
7794 tmp |= (4 << 28);
7795 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007796
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007797 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7798 tmp &= ~(0xF << 28);
7799 tmp |= (4 << 28);
7800 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007801}
7802
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007803/* Implements 3 different sequences from BSpec chapter "Display iCLK
7804 * Programming" based on the parameters passed:
7805 * - Sequence to enable CLKOUT_DP
7806 * - Sequence to enable CLKOUT_DP without spread
7807 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7808 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007809static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7810 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007811{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007812 uint32_t reg, tmp;
7813
7814 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7815 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007816 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7817 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007818 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007819
Ville Syrjäläa5805162015-05-26 20:42:30 +03007820 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007821
7822 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7823 tmp &= ~SBI_SSCCTL_DISABLE;
7824 tmp |= SBI_SSCCTL_PATHALT;
7825 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7826
7827 udelay(24);
7828
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007829 if (with_spread) {
7830 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7831 tmp &= ~SBI_SSCCTL_PATHALT;
7832 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007833
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007834 if (with_fdi) {
7835 lpt_reset_fdi_mphy(dev_priv);
7836 lpt_program_fdi_mphy(dev_priv);
7837 }
7838 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007839
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007840 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007841 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7842 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7843 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007844
Ville Syrjäläa5805162015-05-26 20:42:30 +03007845 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007846}
7847
Paulo Zanoni47701c32013-07-23 11:19:25 -03007848/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007849static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007850{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007851 uint32_t reg, tmp;
7852
Ville Syrjäläa5805162015-05-26 20:42:30 +03007853 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007854
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007855 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007856 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7857 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7858 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7859
7860 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7861 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7862 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7863 tmp |= SBI_SSCCTL_PATHALT;
7864 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7865 udelay(32);
7866 }
7867 tmp |= SBI_SSCCTL_DISABLE;
7868 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7869 }
7870
Ville Syrjäläa5805162015-05-26 20:42:30 +03007871 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007872}
7873
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007874#define BEND_IDX(steps) ((50 + (steps)) / 5)
7875
7876static const uint16_t sscdivintphase[] = {
7877 [BEND_IDX( 50)] = 0x3B23,
7878 [BEND_IDX( 45)] = 0x3B23,
7879 [BEND_IDX( 40)] = 0x3C23,
7880 [BEND_IDX( 35)] = 0x3C23,
7881 [BEND_IDX( 30)] = 0x3D23,
7882 [BEND_IDX( 25)] = 0x3D23,
7883 [BEND_IDX( 20)] = 0x3E23,
7884 [BEND_IDX( 15)] = 0x3E23,
7885 [BEND_IDX( 10)] = 0x3F23,
7886 [BEND_IDX( 5)] = 0x3F23,
7887 [BEND_IDX( 0)] = 0x0025,
7888 [BEND_IDX( -5)] = 0x0025,
7889 [BEND_IDX(-10)] = 0x0125,
7890 [BEND_IDX(-15)] = 0x0125,
7891 [BEND_IDX(-20)] = 0x0225,
7892 [BEND_IDX(-25)] = 0x0225,
7893 [BEND_IDX(-30)] = 0x0325,
7894 [BEND_IDX(-35)] = 0x0325,
7895 [BEND_IDX(-40)] = 0x0425,
7896 [BEND_IDX(-45)] = 0x0425,
7897 [BEND_IDX(-50)] = 0x0525,
7898};
7899
7900/*
7901 * Bend CLKOUT_DP
7902 * steps -50 to 50 inclusive, in steps of 5
7903 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7904 * change in clock period = -(steps / 10) * 5.787 ps
7905 */
7906static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7907{
7908 uint32_t tmp;
7909 int idx = BEND_IDX(steps);
7910
7911 if (WARN_ON(steps % 5 != 0))
7912 return;
7913
7914 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7915 return;
7916
7917 mutex_lock(&dev_priv->sb_lock);
7918
7919 if (steps % 10 != 0)
7920 tmp = 0xAAAAAAAB;
7921 else
7922 tmp = 0x00000000;
7923 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7924
7925 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7926 tmp &= 0xffff0000;
7927 tmp |= sscdivintphase[idx];
7928 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7929
7930 mutex_unlock(&dev_priv->sb_lock);
7931}
7932
7933#undef BEND_IDX
7934
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007935static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007936{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007937 struct intel_encoder *encoder;
7938 bool has_vga = false;
7939
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007940 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007941 switch (encoder->type) {
7942 case INTEL_OUTPUT_ANALOG:
7943 has_vga = true;
7944 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007945 default:
7946 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007947 }
7948 }
7949
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007950 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007951 lpt_bend_clkout_dp(dev_priv, 0);
7952 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007953 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007954 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007955 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007956}
7957
Paulo Zanonidde86e22012-12-01 12:04:25 -02007958/*
7959 * Initialize reference clocks when the driver loads
7960 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007961void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007962{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007963 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007964 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007965 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007966 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007967}
7968
Daniel Vetter6ff93602013-04-19 11:24:36 +02007969static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007970{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007971 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03007972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7973 int pipe = intel_crtc->pipe;
7974 uint32_t val;
7975
Daniel Vetter78114072013-06-13 00:54:57 +02007976 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007977
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007978 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007979 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007980 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007981 break;
7982 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007983 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007984 break;
7985 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007986 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007987 break;
7988 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007989 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007990 break;
7991 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007992 /* Case prevented by intel_choose_pipe_bpp_dither. */
7993 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007994 }
7995
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007996 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007997 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7998
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007999 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008000 val |= PIPECONF_INTERLACED_ILK;
8001 else
8002 val |= PIPECONF_PROGRESSIVE;
8003
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008004 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008005 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008006
Paulo Zanonic8203562012-09-12 10:06:29 -03008007 I915_WRITE(PIPECONF(pipe), val);
8008 POSTING_READ(PIPECONF(pipe));
8009}
8010
Daniel Vetter6ff93602013-04-19 11:24:36 +02008011static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008012{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008013 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008015 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008016 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008017
Jani Nikula391bf042016-03-18 17:05:40 +02008018 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008019 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8020
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008021 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008022 val |= PIPECONF_INTERLACED_ILK;
8023 else
8024 val |= PIPECONF_PROGRESSIVE;
8025
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008026 I915_WRITE(PIPECONF(cpu_transcoder), val);
8027 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008028}
8029
Jani Nikula391bf042016-03-18 17:05:40 +02008030static void haswell_set_pipemisc(struct drm_crtc *crtc)
8031{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008032 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8034
8035 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8036 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008037
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008038 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008039 case 18:
8040 val |= PIPEMISC_DITHER_6_BPC;
8041 break;
8042 case 24:
8043 val |= PIPEMISC_DITHER_8_BPC;
8044 break;
8045 case 30:
8046 val |= PIPEMISC_DITHER_10_BPC;
8047 break;
8048 case 36:
8049 val |= PIPEMISC_DITHER_12_BPC;
8050 break;
8051 default:
8052 /* Case prevented by pipe_config_set_bpp. */
8053 BUG();
8054 }
8055
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008056 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008057 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8058
Jani Nikula391bf042016-03-18 17:05:40 +02008059 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008060 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008061}
8062
Paulo Zanonid4b19312012-11-29 11:29:32 -02008063int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8064{
8065 /*
8066 * Account for spread spectrum to avoid
8067 * oversubscribing the link. Max center spread
8068 * is 2.5%; use 5% for safety's sake.
8069 */
8070 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008071 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008072}
8073
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008074static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008075{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008076 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008077}
8078
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008079static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8080 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008081 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008082{
8083 struct drm_crtc *crtc = &intel_crtc->base;
8084 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008085 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008086 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008087 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008088
Chris Wilsonc1858122010-12-03 21:35:48 +00008089 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008090 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008091 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008092 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008093 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008094 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008095 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008096 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008097 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008098
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008099 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008100
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008101 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8102 fp |= FP_CB_TUNE;
8103
8104 if (reduced_clock) {
8105 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8106
8107 if (reduced_clock->m < factor * reduced_clock->n)
8108 fp2 |= FP_CB_TUNE;
8109 } else {
8110 fp2 = fp;
8111 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008112
Chris Wilson5eddb702010-09-11 13:48:45 +01008113 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008114
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008115 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008116 dpll |= DPLLB_MODE_LVDS;
8117 else
8118 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008119
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008120 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008121 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008122
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008123 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8124 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008125 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008126
Ville Syrjälä37a56502016-06-22 21:57:04 +03008127 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008128 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008129
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008130 /*
8131 * The high speed IO clock is only really required for
8132 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8133 * possible to share the DPLL between CRT and HDMI. Enabling
8134 * the clock needlessly does no real harm, except use up a
8135 * bit of power potentially.
8136 *
8137 * We'll limit this to IVB with 3 pipes, since it has only two
8138 * DPLLs and so DPLL sharing is the only way to get three pipes
8139 * driving PCH ports at the same time. On SNB we could do this,
8140 * and potentially avoid enabling the second DPLL, but it's not
8141 * clear if it''s a win or loss power wise. No point in doing
8142 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8143 */
8144 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8145 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8146 dpll |= DPLL_SDVO_HIGH_SPEED;
8147
Eric Anholta07d6782011-03-30 13:01:08 -07008148 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008149 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008150 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008151 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008152
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008153 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008154 case 5:
8155 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8156 break;
8157 case 7:
8158 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8159 break;
8160 case 10:
8161 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8162 break;
8163 case 14:
8164 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8165 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008166 }
8167
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008168 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8169 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008170 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008171 else
8172 dpll |= PLL_REF_INPUT_DREFCLK;
8173
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008174 dpll |= DPLL_VCO_ENABLE;
8175
8176 crtc_state->dpll_hw_state.dpll = dpll;
8177 crtc_state->dpll_hw_state.fp0 = fp;
8178 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008179}
8180
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008181static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8182 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008183{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008184 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008185 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008186 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008187 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008188 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008189 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008190 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008191
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008192 memset(&crtc_state->dpll_hw_state, 0,
8193 sizeof(crtc_state->dpll_hw_state));
8194
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008195 crtc->lowfreq_avail = false;
8196
8197 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8198 if (!crtc_state->has_pch_encoder)
8199 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008200
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008201 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008202 if (intel_panel_use_ssc(dev_priv)) {
8203 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8204 dev_priv->vbt.lvds_ssc_freq);
8205 refclk = dev_priv->vbt.lvds_ssc_freq;
8206 }
8207
8208 if (intel_is_dual_link_lvds(dev)) {
8209 if (refclk == 100000)
8210 limit = &intel_limits_ironlake_dual_lvds_100m;
8211 else
8212 limit = &intel_limits_ironlake_dual_lvds;
8213 } else {
8214 if (refclk == 100000)
8215 limit = &intel_limits_ironlake_single_lvds_100m;
8216 else
8217 limit = &intel_limits_ironlake_single_lvds;
8218 }
8219 } else {
8220 limit = &intel_limits_ironlake_dac;
8221 }
8222
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008223 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008224 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8225 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008226 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8227 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008228 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008229
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008230 ironlake_compute_dpll(crtc, crtc_state,
8231 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008232
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008233 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8234 if (pll == NULL) {
8235 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8236 pipe_name(crtc->pipe));
8237 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008238 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008239
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008240 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008241 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008242 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008243
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008244 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008245}
8246
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008247static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8248 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008249{
8250 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008251 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008252 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008253
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008254 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8255 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8256 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8257 & ~TU_SIZE_MASK;
8258 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8259 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8260 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8261}
8262
8263static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8264 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008265 struct intel_link_m_n *m_n,
8266 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008267{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008268 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008269 enum pipe pipe = crtc->pipe;
8270
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008271 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008272 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8273 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8274 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8275 & ~TU_SIZE_MASK;
8276 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8277 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8278 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008279 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8280 * gen < 8) and if DRRS is supported (to make sure the
8281 * registers are not unnecessarily read).
8282 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008283 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008284 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008285 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8286 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8287 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8288 & ~TU_SIZE_MASK;
8289 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8290 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8291 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8292 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008293 } else {
8294 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8295 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8296 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8297 & ~TU_SIZE_MASK;
8298 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8299 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8300 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8301 }
8302}
8303
8304void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008305 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008306{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008307 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008308 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8309 else
8310 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008311 &pipe_config->dp_m_n,
8312 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008313}
8314
Daniel Vetter72419202013-04-04 13:28:53 +02008315static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008316 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008317{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008318 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008319 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008320}
8321
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008322static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008323 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008324{
8325 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008326 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008327 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8328 uint32_t ps_ctrl = 0;
8329 int id = -1;
8330 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008331
Chandra Kondurua1b22782015-04-07 15:28:45 -07008332 /* find scaler attached to this pipe */
8333 for (i = 0; i < crtc->num_scalers; i++) {
8334 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8335 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8336 id = i;
8337 pipe_config->pch_pfit.enabled = true;
8338 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8339 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8340 break;
8341 }
8342 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008343
Chandra Kondurua1b22782015-04-07 15:28:45 -07008344 scaler_state->scaler_id = id;
8345 if (id >= 0) {
8346 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8347 } else {
8348 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008349 }
8350}
8351
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008352static void
8353skylake_get_initial_plane_config(struct intel_crtc *crtc,
8354 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008355{
8356 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008357 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008358 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008359 int pipe = crtc->pipe;
8360 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008361 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008362 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008363 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008364
Damien Lespiaud9806c92015-01-21 14:07:19 +00008365 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008366 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008367 DRM_DEBUG_KMS("failed to alloc fb\n");
8368 return;
8369 }
8370
Damien Lespiau1b842c82015-01-21 13:50:54 +00008371 fb = &intel_fb->base;
8372
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008373 fb->dev = dev;
8374
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008375 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008376 if (!(val & PLANE_CTL_ENABLE))
8377 goto error;
8378
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008379 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8380 fourcc = skl_format_to_fourcc(pixel_format,
8381 val & PLANE_CTL_ORDER_RGBX,
8382 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008383 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008384
Damien Lespiau40f46282015-02-27 11:15:21 +00008385 tiling = val & PLANE_CTL_TILED_MASK;
8386 switch (tiling) {
8387 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008388 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008389 break;
8390 case PLANE_CTL_TILED_X:
8391 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008392 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008393 break;
8394 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008395 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008396 break;
8397 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008398 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008399 break;
8400 default:
8401 MISSING_CASE(tiling);
8402 goto error;
8403 }
8404
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008405 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8406 plane_config->base = base;
8407
8408 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8409
8410 val = I915_READ(PLANE_SIZE(pipe, 0));
8411 fb->height = ((val >> 16) & 0xfff) + 1;
8412 fb->width = ((val >> 0) & 0x1fff) + 1;
8413
8414 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008415 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008416 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8417
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008418 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008419
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008420 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008421
8422 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8423 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008424 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008425 plane_config->size);
8426
Damien Lespiau2d140302015-02-05 17:22:18 +00008427 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008428 return;
8429
8430error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008431 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008432}
8433
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008434static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008435 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008436{
8437 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008438 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008439 uint32_t tmp;
8440
8441 tmp = I915_READ(PF_CTL(crtc->pipe));
8442
8443 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008444 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008445 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8446 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008447
8448 /* We currently do not free assignements of panel fitters on
8449 * ivb/hsw (since we don't use the higher upscaling modes which
8450 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008451 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008452 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8453 PF_PIPE_SEL_IVB(crtc->pipe));
8454 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008455 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008456}
8457
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008458static void
8459ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8460 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008461{
8462 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008463 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008464 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008465 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008466 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008467 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008468 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008469 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008470
Damien Lespiau42a7b082015-02-05 19:35:13 +00008471 val = I915_READ(DSPCNTR(pipe));
8472 if (!(val & DISPLAY_PLANE_ENABLE))
8473 return;
8474
Damien Lespiaud9806c92015-01-21 14:07:19 +00008475 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008476 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008477 DRM_DEBUG_KMS("failed to alloc fb\n");
8478 return;
8479 }
8480
Damien Lespiau1b842c82015-01-21 13:50:54 +00008481 fb = &intel_fb->base;
8482
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008483 fb->dev = dev;
8484
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008485 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008486 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008487 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008488 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008489 }
8490 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008491
8492 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008493 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008494 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008495
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008496 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008497 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008498 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008499 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008500 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008501 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008502 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008503 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008504 }
8505 plane_config->base = base;
8506
8507 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008508 fb->width = ((val >> 16) & 0xfff) + 1;
8509 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008510
8511 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008512 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008513
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008514 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008515
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008516 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008517
Damien Lespiau2844a922015-01-20 12:51:48 +00008518 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8519 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008520 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008521 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008522
Damien Lespiau2d140302015-02-05 17:22:18 +00008523 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008524}
8525
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008526static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008527 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008528{
8529 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008530 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008531 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008532 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008533 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008534
Imre Deak17290502016-02-12 18:55:11 +02008535 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8536 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008537 return false;
8538
Daniel Vettere143a212013-07-04 12:01:15 +02008539 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008540 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008541
Imre Deak17290502016-02-12 18:55:11 +02008542 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008543 tmp = I915_READ(PIPECONF(crtc->pipe));
8544 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008545 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008546
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008547 switch (tmp & PIPECONF_BPC_MASK) {
8548 case PIPECONF_6BPC:
8549 pipe_config->pipe_bpp = 18;
8550 break;
8551 case PIPECONF_8BPC:
8552 pipe_config->pipe_bpp = 24;
8553 break;
8554 case PIPECONF_10BPC:
8555 pipe_config->pipe_bpp = 30;
8556 break;
8557 case PIPECONF_12BPC:
8558 pipe_config->pipe_bpp = 36;
8559 break;
8560 default:
8561 break;
8562 }
8563
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008564 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8565 pipe_config->limited_color_range = true;
8566
Daniel Vetterab9412b2013-05-03 11:49:46 +02008567 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008568 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008569 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008570
Daniel Vetter88adfff2013-03-28 10:42:01 +01008571 pipe_config->has_pch_encoder = true;
8572
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008573 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8574 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8575 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008576
8577 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008578
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008579 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008580 /*
8581 * The pipe->pch transcoder and pch transcoder->pll
8582 * mapping is fixed.
8583 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008584 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008585 } else {
8586 tmp = I915_READ(PCH_DPLL_SEL);
8587 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008588 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008589 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008590 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008591 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008592
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008593 pipe_config->shared_dpll =
8594 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8595 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008596
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008597 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8598 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008599
8600 tmp = pipe_config->dpll_hw_state.dpll;
8601 pipe_config->pixel_multiplier =
8602 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8603 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008604
8605 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008606 } else {
8607 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008608 }
8609
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008610 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008611 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008612
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008613 ironlake_get_pfit_config(crtc, pipe_config);
8614
Imre Deak17290502016-02-12 18:55:11 +02008615 ret = true;
8616
8617out:
8618 intel_display_power_put(dev_priv, power_domain);
8619
8620 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008621}
8622
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008623static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8624{
Chris Wilson91c8a322016-07-05 10:40:23 +01008625 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008626 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008627
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008628 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008629 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008630 pipe_name(crtc->pipe));
8631
Rob Clarke2c719b2014-12-15 13:56:32 -05008632 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8633 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008634 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8635 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008636 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008637 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008638 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008639 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008640 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008641 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008642 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008643 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008644 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008645 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008646 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008647
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008648 /*
8649 * In theory we can still leave IRQs enabled, as long as only the HPD
8650 * interrupts remain enabled. We used to check for that, but since it's
8651 * gen-specific and since we only disable LCPLL after we fully disable
8652 * the interrupts, the check below should be enough.
8653 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008654 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008655}
8656
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008657static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8658{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008659 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008660 return I915_READ(D_COMP_HSW);
8661 else
8662 return I915_READ(D_COMP_BDW);
8663}
8664
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008665static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8666{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008667 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008668 mutex_lock(&dev_priv->rps.hw_lock);
8669 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8670 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008671 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008672 mutex_unlock(&dev_priv->rps.hw_lock);
8673 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008674 I915_WRITE(D_COMP_BDW, val);
8675 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008676 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008677}
8678
8679/*
8680 * This function implements pieces of two sequences from BSpec:
8681 * - Sequence for display software to disable LCPLL
8682 * - Sequence for display software to allow package C8+
8683 * The steps implemented here are just the steps that actually touch the LCPLL
8684 * register. Callers should take care of disabling all the display engine
8685 * functions, doing the mode unset, fixing interrupts, etc.
8686 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008687static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8688 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008689{
8690 uint32_t val;
8691
8692 assert_can_disable_lcpll(dev_priv);
8693
8694 val = I915_READ(LCPLL_CTL);
8695
8696 if (switch_to_fclk) {
8697 val |= LCPLL_CD_SOURCE_FCLK;
8698 I915_WRITE(LCPLL_CTL, val);
8699
Imre Deakf53dd632016-06-28 13:37:32 +03008700 if (wait_for_us(I915_READ(LCPLL_CTL) &
8701 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008702 DRM_ERROR("Switching to FCLK failed\n");
8703
8704 val = I915_READ(LCPLL_CTL);
8705 }
8706
8707 val |= LCPLL_PLL_DISABLE;
8708 I915_WRITE(LCPLL_CTL, val);
8709 POSTING_READ(LCPLL_CTL);
8710
Chris Wilson24d84412016-06-30 15:33:07 +01008711 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008712 DRM_ERROR("LCPLL still locked\n");
8713
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008714 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008715 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008716 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008717 ndelay(100);
8718
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008719 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8720 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008721 DRM_ERROR("D_COMP RCOMP still in progress\n");
8722
8723 if (allow_power_down) {
8724 val = I915_READ(LCPLL_CTL);
8725 val |= LCPLL_POWER_DOWN_ALLOW;
8726 I915_WRITE(LCPLL_CTL, val);
8727 POSTING_READ(LCPLL_CTL);
8728 }
8729}
8730
8731/*
8732 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8733 * source.
8734 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008735static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008736{
8737 uint32_t val;
8738
8739 val = I915_READ(LCPLL_CTL);
8740
8741 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8742 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8743 return;
8744
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008745 /*
8746 * Make sure we're not on PC8 state before disabling PC8, otherwise
8747 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008748 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008749 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008750
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008751 if (val & LCPLL_POWER_DOWN_ALLOW) {
8752 val &= ~LCPLL_POWER_DOWN_ALLOW;
8753 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008754 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008755 }
8756
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008757 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008758 val |= D_COMP_COMP_FORCE;
8759 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008760 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008761
8762 val = I915_READ(LCPLL_CTL);
8763 val &= ~LCPLL_PLL_DISABLE;
8764 I915_WRITE(LCPLL_CTL, val);
8765
Chris Wilson93220c02016-06-30 15:33:08 +01008766 if (intel_wait_for_register(dev_priv,
8767 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8768 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008769 DRM_ERROR("LCPLL not locked yet\n");
8770
8771 if (val & LCPLL_CD_SOURCE_FCLK) {
8772 val = I915_READ(LCPLL_CTL);
8773 val &= ~LCPLL_CD_SOURCE_FCLK;
8774 I915_WRITE(LCPLL_CTL, val);
8775
Imre Deakf53dd632016-06-28 13:37:32 +03008776 if (wait_for_us((I915_READ(LCPLL_CTL) &
8777 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008778 DRM_ERROR("Switching back to LCPLL failed\n");
8779 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008780
Mika Kuoppala59bad942015-01-16 11:34:40 +02008781 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008782 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008783}
8784
Paulo Zanoni765dab672014-03-07 20:08:18 -03008785/*
8786 * Package states C8 and deeper are really deep PC states that can only be
8787 * reached when all the devices on the system allow it, so even if the graphics
8788 * device allows PC8+, it doesn't mean the system will actually get to these
8789 * states. Our driver only allows PC8+ when going into runtime PM.
8790 *
8791 * The requirements for PC8+ are that all the outputs are disabled, the power
8792 * well is disabled and most interrupts are disabled, and these are also
8793 * requirements for runtime PM. When these conditions are met, we manually do
8794 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8795 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8796 * hang the machine.
8797 *
8798 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8799 * the state of some registers, so when we come back from PC8+ we need to
8800 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8801 * need to take care of the registers kept by RC6. Notice that this happens even
8802 * if we don't put the device in PCI D3 state (which is what currently happens
8803 * because of the runtime PM support).
8804 *
8805 * For more, read "Display Sequences for Package C8" on the hardware
8806 * documentation.
8807 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008808void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008809{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008810 uint32_t val;
8811
Paulo Zanonic67a4702013-08-19 13:18:09 -03008812 DRM_DEBUG_KMS("Enabling package C8+\n");
8813
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008814 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008815 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8816 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8817 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8818 }
8819
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008820 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008821 hsw_disable_lcpll(dev_priv, true, true);
8822}
8823
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008824void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008825{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008826 uint32_t val;
8827
Paulo Zanonic67a4702013-08-19 13:18:09 -03008828 DRM_DEBUG_KMS("Disabling package C8+\n");
8829
8830 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008831 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008832
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008833 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008834 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8835 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8836 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8837 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008838}
8839
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008840static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8841 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008842{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008843 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008844 struct intel_encoder *encoder =
8845 intel_ddi_get_crtc_new_encoder(crtc_state);
8846
8847 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8848 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8849 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008850 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008851 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008852 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008853
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008854 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008855
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008856 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008857}
8858
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308859static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8860 enum port port,
8861 struct intel_crtc_state *pipe_config)
8862{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008863 enum intel_dpll_id id;
8864
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308865 switch (port) {
8866 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008867 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308868 break;
8869 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008870 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308871 break;
8872 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008873 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308874 break;
8875 default:
8876 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008877 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308878 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008879
8880 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308881}
8882
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008883static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8884 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008885 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008886{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008887 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008888 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008889
8890 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008891 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008892
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008893 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008894 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008895
8896 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008897}
8898
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008899static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8900 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008901 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008902{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008903 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008904 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008905
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008906 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008907 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008908 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008909 break;
8910 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008911 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008912 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008913 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008914 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008915 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008916 case PORT_CLK_SEL_LCPLL_810:
8917 id = DPLL_ID_LCPLL_810;
8918 break;
8919 case PORT_CLK_SEL_LCPLL_1350:
8920 id = DPLL_ID_LCPLL_1350;
8921 break;
8922 case PORT_CLK_SEL_LCPLL_2700:
8923 id = DPLL_ID_LCPLL_2700;
8924 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008925 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008926 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008927 /* fall through */
8928 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008929 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008930 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008931
8932 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008933}
8934
Jani Nikulacf304292016-03-18 17:05:41 +02008935static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8936 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008937 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008938{
8939 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008940 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008941 enum intel_display_power_domain power_domain;
8942 u32 tmp;
8943
Imre Deakd9a7bc62016-05-12 16:18:50 +03008944 /*
8945 * The pipe->transcoder mapping is fixed with the exception of the eDP
8946 * transcoder handled below.
8947 */
Jani Nikulacf304292016-03-18 17:05:41 +02008948 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8949
8950 /*
8951 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8952 * consistency and less surprising code; it's in always on power).
8953 */
8954 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8955 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8956 enum pipe trans_edp_pipe;
8957 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8958 default:
8959 WARN(1, "unknown pipe linked to edp transcoder\n");
8960 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8961 case TRANS_DDI_EDP_INPUT_A_ON:
8962 trans_edp_pipe = PIPE_A;
8963 break;
8964 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8965 trans_edp_pipe = PIPE_B;
8966 break;
8967 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8968 trans_edp_pipe = PIPE_C;
8969 break;
8970 }
8971
8972 if (trans_edp_pipe == crtc->pipe)
8973 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8974 }
8975
8976 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
8977 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8978 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008979 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02008980
8981 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
8982
8983 return tmp & PIPECONF_ENABLE;
8984}
8985
Jani Nikula4d1de972016-03-18 17:05:42 +02008986static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
8987 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008988 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02008989{
8990 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008991 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02008992 enum intel_display_power_domain power_domain;
8993 enum port port;
8994 enum transcoder cpu_transcoder;
8995 u32 tmp;
8996
Jani Nikula4d1de972016-03-18 17:05:42 +02008997 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
8998 if (port == PORT_A)
8999 cpu_transcoder = TRANSCODER_DSI_A;
9000 else
9001 cpu_transcoder = TRANSCODER_DSI_C;
9002
9003 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9004 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9005 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009006 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009007
Imre Deakdb18b6a2016-03-24 12:41:40 +02009008 /*
9009 * The PLL needs to be enabled with a valid divider
9010 * configuration, otherwise accessing DSI registers will hang
9011 * the machine. See BSpec North Display Engine
9012 * registers/MIPI[BXT]. We can break out here early, since we
9013 * need the same DSI PLL to be enabled for both DSI ports.
9014 */
9015 if (!intel_dsi_pll_is_enabled(dev_priv))
9016 break;
9017
Jani Nikula4d1de972016-03-18 17:05:42 +02009018 /* XXX: this works for video mode only */
9019 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9020 if (!(tmp & DPI_ENABLE))
9021 continue;
9022
9023 tmp = I915_READ(MIPI_CTRL(port));
9024 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9025 continue;
9026
9027 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009028 break;
9029 }
9030
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009031 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009032}
9033
Daniel Vetter26804af2014-06-25 22:01:55 +03009034static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009035 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009036{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009037 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009038 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009039 enum port port;
9040 uint32_t tmp;
9041
9042 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9043
9044 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9045
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009046 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009047 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009048 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309049 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009050 else
9051 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009052
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009053 pll = pipe_config->shared_dpll;
9054 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009055 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9056 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009057 }
9058
Daniel Vetter26804af2014-06-25 22:01:55 +03009059 /*
9060 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9061 * DDI E. So just check whether this pipe is wired to DDI E and whether
9062 * the PCH transcoder is on.
9063 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009064 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009065 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009066 pipe_config->has_pch_encoder = true;
9067
9068 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9069 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9070 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9071
9072 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9073 }
9074}
9075
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009076static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009077 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009078{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009079 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009080 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009081 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009082 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009083
Imre Deak17290502016-02-12 18:55:11 +02009084 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9085 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009086 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009087 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009088
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009089 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009090
Jani Nikulacf304292016-03-18 17:05:41 +02009091 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009092
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009093 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009094 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9095 WARN_ON(active);
9096 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009097 }
9098
Jani Nikulacf304292016-03-18 17:05:41 +02009099 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009100 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009101
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009102 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009103 haswell_get_ddi_port_state(crtc, pipe_config);
9104 intel_get_pipe_timings(crtc, pipe_config);
9105 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009106
Jani Nikulabc58be62016-03-18 17:05:39 +02009107 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009108
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009109 pipe_config->gamma_mode =
9110 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9111
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009112 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309113 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009114
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009115 pipe_config->scaler_state.scaler_id = -1;
9116 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9117 }
9118
Imre Deak17290502016-02-12 18:55:11 +02009119 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9120 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009121 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009122 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009123 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009124 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009125 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009126 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009127
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009128 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009129 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9130 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009131
Jani Nikula4d1de972016-03-18 17:05:42 +02009132 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9133 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009134 pipe_config->pixel_multiplier =
9135 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9136 } else {
9137 pipe_config->pixel_multiplier = 1;
9138 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009139
Imre Deak17290502016-02-12 18:55:11 +02009140out:
9141 for_each_power_domain(power_domain, power_domain_mask)
9142 intel_display_power_put(dev_priv, power_domain);
9143
Jani Nikulacf304292016-03-18 17:05:41 +02009144 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009145}
9146
Ville Syrjälä292889e2017-03-17 23:18:01 +02009147static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9148 const struct intel_plane_state *plane_state)
9149{
9150 unsigned int width = plane_state->base.crtc_w;
9151 unsigned int stride = roundup_pow_of_two(width) * 4;
9152
9153 switch (stride) {
9154 default:
9155 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9156 width, stride);
9157 stride = 256;
9158 /* fallthrough */
9159 case 256:
9160 case 512:
9161 case 1024:
9162 case 2048:
9163 break;
9164 }
9165
9166 return CURSOR_ENABLE |
9167 CURSOR_GAMMA_ENABLE |
9168 CURSOR_FORMAT_ARGB |
9169 CURSOR_STRIDE(stride);
9170}
9171
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009172static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9173 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009174{
9175 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009176 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009178 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009179
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009180 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009181 unsigned int width = plane_state->base.crtc_w;
9182 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009183
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009184 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009185 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009186 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009187
Ville Syrjälädc41c152014-08-13 11:57:05 +03009188 if (intel_crtc->cursor_cntl != 0 &&
9189 (intel_crtc->cursor_base != base ||
9190 intel_crtc->cursor_size != size ||
9191 intel_crtc->cursor_cntl != cntl)) {
9192 /* On these chipsets we can only modify the base/size/stride
9193 * whilst the cursor is disabled.
9194 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009195 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
9196 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009197 intel_crtc->cursor_cntl = 0;
9198 }
9199
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009200 if (intel_crtc->cursor_base != base) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009201 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009202 intel_crtc->cursor_base = base;
9203 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009204
9205 if (intel_crtc->cursor_size != size) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009206 I915_WRITE_FW(CURSIZE, size);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009207 intel_crtc->cursor_size = size;
9208 }
9209
Chris Wilson4b0e3332014-05-30 16:35:26 +03009210 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009211 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
9212 POSTING_READ_FW(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009213 intel_crtc->cursor_cntl = cntl;
9214 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009215}
9216
Ville Syrjälä292889e2017-03-17 23:18:01 +02009217static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9218 const struct intel_plane_state *plane_state)
9219{
9220 struct drm_i915_private *dev_priv =
9221 to_i915(plane_state->base.plane->dev);
9222 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
9223 enum pipe pipe = crtc->pipe;
9224 u32 cntl;
9225
9226 cntl = MCURSOR_GAMMA_ENABLE;
9227
9228 if (HAS_DDI(dev_priv))
9229 cntl |= CURSOR_PIPE_CSC_ENABLE;
9230
9231 cntl |= pipe << 28; /* Connect to correct pipe */
9232
9233 switch (plane_state->base.crtc_w) {
9234 case 64:
9235 cntl |= CURSOR_MODE_64_ARGB_AX;
9236 break;
9237 case 128:
9238 cntl |= CURSOR_MODE_128_ARGB_AX;
9239 break;
9240 case 256:
9241 cntl |= CURSOR_MODE_256_ARGB_AX;
9242 break;
9243 default:
9244 MISSING_CASE(plane_state->base.crtc_w);
9245 return 0;
9246 }
9247
9248 if (plane_state->base.rotation & DRM_ROTATE_180)
9249 cntl |= CURSOR_ROTATE_180;
9250
9251 return cntl;
9252}
9253
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009254static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
9255 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009256{
9257 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009258 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9260 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +02009261 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009262
Ville Syrjälä292889e2017-03-17 23:18:01 +02009263 if (plane_state && plane_state->base.visible)
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009264 cntl = plane_state->ctl;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009265
Chris Wilson4b0e3332014-05-30 16:35:26 +03009266 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009267 I915_WRITE_FW(CURCNTR(pipe), cntl);
9268 POSTING_READ_FW(CURCNTR(pipe));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009269 intel_crtc->cursor_cntl = cntl;
9270 }
9271
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009272 /* and commit changes on next vblank */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009273 I915_WRITE_FW(CURBASE(pipe), base);
9274 POSTING_READ_FW(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009275
9276 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009277}
9278
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009279/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009280static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009281 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009282{
9283 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009284 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9286 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009287 u32 base = intel_crtc->cursor_addr;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009288 unsigned long irqflags;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009289 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009290
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009291 if (plane_state) {
9292 int x = plane_state->base.crtc_x;
9293 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009294
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009295 if (x < 0) {
9296 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9297 x = -x;
9298 }
9299 pos |= x << CURSOR_X_SHIFT;
9300
9301 if (y < 0) {
9302 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9303 y = -y;
9304 }
9305 pos |= y << CURSOR_Y_SHIFT;
9306
9307 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01009308 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009309 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009310 base += (plane_state->base.crtc_h *
9311 plane_state->base.crtc_w - 1) * 4;
9312 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009313 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009314
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009315 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9316
9317 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009318
Jani Nikula2a307c22016-11-30 17:43:04 +02009319 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009320 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009321 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009322 i9xx_update_cursor(crtc, base, plane_state);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009323
9324 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009325}
9326
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009327static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +03009328 uint32_t width, uint32_t height)
9329{
9330 if (width == 0 || height == 0)
9331 return false;
9332
9333 /*
9334 * 845g/865g are special in that they are only limited by
9335 * the width of their cursors, the height is arbitrary up to
9336 * the precision of the register. Everything else requires
9337 * square cursors, limited to a few power-of-two sizes.
9338 */
Jani Nikula2a307c22016-11-30 17:43:04 +02009339 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009340 if ((width & 63) != 0)
9341 return false;
9342
Jani Nikula2a307c22016-11-30 17:43:04 +02009343 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009344 return false;
9345
9346 if (height > 1023)
9347 return false;
9348 } else {
9349 switch (width | height) {
9350 case 256:
9351 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009352 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009353 return false;
9354 case 64:
9355 break;
9356 default:
9357 return false;
9358 }
9359 }
9360
9361 return true;
9362}
9363
Jesse Barnes79e53942008-11-07 14:24:08 -08009364/* VESA 640x480x72Hz mode to set on the pipe */
9365static struct drm_display_mode load_detect_mode = {
9366 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9367 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9368};
9369
Daniel Vettera8bb6812014-02-10 18:00:39 +01009370struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009371intel_framebuffer_create(struct drm_i915_gem_object *obj,
9372 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009373{
9374 struct intel_framebuffer *intel_fb;
9375 int ret;
9376
9377 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009378 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009379 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009380
Chris Wilson24dbf512017-02-15 10:59:18 +00009381 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009382 if (ret)
9383 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009384
9385 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009386
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009387err:
9388 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009389 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009390}
9391
9392static u32
9393intel_framebuffer_pitch_for_width(int width, int bpp)
9394{
9395 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9396 return ALIGN(pitch, 64);
9397}
9398
9399static u32
9400intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9401{
9402 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009403 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009404}
9405
9406static struct drm_framebuffer *
9407intel_framebuffer_create_for_mode(struct drm_device *dev,
9408 struct drm_display_mode *mode,
9409 int depth, int bpp)
9410{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009411 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009412 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009413 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009414
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009415 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009416 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009417 if (IS_ERR(obj))
9418 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009419
9420 mode_cmd.width = mode->hdisplay;
9421 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009422 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9423 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009424 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009425
Chris Wilson24dbf512017-02-15 10:59:18 +00009426 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009427 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009428 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009429
9430 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009431}
9432
9433static struct drm_framebuffer *
9434mode_fits_in_fbdev(struct drm_device *dev,
9435 struct drm_display_mode *mode)
9436{
Daniel Vetter06957262015-08-10 13:34:08 +02009437#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009438 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009439 struct drm_i915_gem_object *obj;
9440 struct drm_framebuffer *fb;
9441
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009442 if (!dev_priv->fbdev)
9443 return NULL;
9444
9445 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009446 return NULL;
9447
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009448 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009449 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009450
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009451 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009452 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009453 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009454 return NULL;
9455
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009456 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009457 return NULL;
9458
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009459 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009460 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009461#else
9462 return NULL;
9463#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009464}
9465
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009466static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9467 struct drm_crtc *crtc,
9468 struct drm_display_mode *mode,
9469 struct drm_framebuffer *fb,
9470 int x, int y)
9471{
9472 struct drm_plane_state *plane_state;
9473 int hdisplay, vdisplay;
9474 int ret;
9475
9476 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9477 if (IS_ERR(plane_state))
9478 return PTR_ERR(plane_state);
9479
9480 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009481 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009482 else
9483 hdisplay = vdisplay = 0;
9484
9485 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9486 if (ret)
9487 return ret;
9488 drm_atomic_set_fb_for_plane(plane_state, fb);
9489 plane_state->crtc_x = 0;
9490 plane_state->crtc_y = 0;
9491 plane_state->crtc_w = hdisplay;
9492 plane_state->crtc_h = vdisplay;
9493 plane_state->src_x = x << 16;
9494 plane_state->src_y = y << 16;
9495 plane_state->src_w = hdisplay << 16;
9496 plane_state->src_h = vdisplay << 16;
9497
9498 return 0;
9499}
9500
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009501int intel_get_load_detect_pipe(struct drm_connector *connector,
9502 struct drm_display_mode *mode,
9503 struct intel_load_detect_pipe *old,
9504 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009505{
9506 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009507 struct intel_encoder *intel_encoder =
9508 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009509 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009510 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009511 struct drm_crtc *crtc = NULL;
9512 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009513 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009514 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009515 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009516 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009517 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009518 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009519 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009520
Chris Wilsond2dff872011-04-19 08:36:26 +01009521 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009522 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009523 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009524
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009525 old->restore_state = NULL;
9526
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009527 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009528
Jesse Barnes79e53942008-11-07 14:24:08 -08009529 /*
9530 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009531 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009532 * - if the connector already has an assigned crtc, use it (but make
9533 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009534 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009535 * - try to find the first unused crtc that can drive this connector,
9536 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009537 */
9538
9539 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009540 if (connector->state->crtc) {
9541 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009542
Rob Clark51fd3712013-11-19 12:10:12 -05009543 ret = drm_modeset_lock(&crtc->mutex, ctx);
9544 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009545 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009546
9547 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009548 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009549 }
9550
9551 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009552 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009553 i++;
9554 if (!(encoder->possible_crtcs & (1 << i)))
9555 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009556
9557 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9558 if (ret)
9559 goto fail;
9560
9561 if (possible_crtc->state->enable) {
9562 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009563 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009564 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009565
9566 crtc = possible_crtc;
9567 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009568 }
9569
9570 /*
9571 * If we didn't find an unused CRTC, don't use any.
9572 */
9573 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009574 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009575 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009576 }
9577
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009578found:
9579 intel_crtc = to_intel_crtc(crtc);
9580
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009581 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9582 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009583 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009584
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009585 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009586 restore_state = drm_atomic_state_alloc(dev);
9587 if (!state || !restore_state) {
9588 ret = -ENOMEM;
9589 goto fail;
9590 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009591
9592 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009593 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009594
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009595 connector_state = drm_atomic_get_connector_state(state, connector);
9596 if (IS_ERR(connector_state)) {
9597 ret = PTR_ERR(connector_state);
9598 goto fail;
9599 }
9600
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009601 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9602 if (ret)
9603 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009604
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009605 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9606 if (IS_ERR(crtc_state)) {
9607 ret = PTR_ERR(crtc_state);
9608 goto fail;
9609 }
9610
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009611 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009612
Chris Wilson64927112011-04-20 07:25:26 +01009613 if (!mode)
9614 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009615
Chris Wilsond2dff872011-04-19 08:36:26 +01009616 /* We need a framebuffer large enough to accommodate all accesses
9617 * that the plane may generate whilst we perform load detection.
9618 * We can not rely on the fbcon either being present (we get called
9619 * during its initialisation to detect all boot displays, or it may
9620 * not even exist) or that it is large enough to satisfy the
9621 * requested mode.
9622 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009623 fb = mode_fits_in_fbdev(dev, mode);
9624 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009625 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009626 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009627 } else
9628 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009629 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009630 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009631 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009632 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009633
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009634 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9635 if (ret)
9636 goto fail;
9637
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009638 drm_framebuffer_unreference(fb);
9639
9640 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9641 if (ret)
9642 goto fail;
9643
9644 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9645 if (!ret)
9646 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9647 if (!ret)
9648 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9649 if (ret) {
9650 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9651 goto fail;
9652 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009653
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009654 ret = drm_atomic_commit(state);
9655 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009656 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009657 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009658 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009659
9660 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009661 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009662
Jesse Barnes79e53942008-11-07 14:24:08 -08009663 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009664 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009665 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009666
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009667fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009668 if (state) {
9669 drm_atomic_state_put(state);
9670 state = NULL;
9671 }
9672 if (restore_state) {
9673 drm_atomic_state_put(restore_state);
9674 restore_state = NULL;
9675 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009676
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009677 if (ret == -EDEADLK)
9678 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009679
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009680 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009681}
9682
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009683void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009684 struct intel_load_detect_pipe *old,
9685 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009686{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009687 struct intel_encoder *intel_encoder =
9688 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009689 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009690 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009691 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009692
Chris Wilsond2dff872011-04-19 08:36:26 +01009693 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009694 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009695 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009696
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009697 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009698 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009699
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009700 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009701 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009702 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009703 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009704}
9705
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009706static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009707 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009708{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009709 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009710 u32 dpll = pipe_config->dpll_hw_state.dpll;
9711
9712 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009713 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009714 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009715 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009716 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009717 return 96000;
9718 else
9719 return 48000;
9720}
9721
Jesse Barnes79e53942008-11-07 14:24:08 -08009722/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009723static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009724 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009725{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009726 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009727 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009728 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009729 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009730 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009731 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009732 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009733 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009734
9735 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009736 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009737 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009738 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009739
9740 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009741 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009742 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9743 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009744 } else {
9745 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9746 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9747 }
9748
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009749 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009750 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009751 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9752 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009753 else
9754 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009755 DPLL_FPA01_P1_POST_DIV_SHIFT);
9756
9757 switch (dpll & DPLL_MODE_MASK) {
9758 case DPLLB_MODE_DAC_SERIAL:
9759 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9760 5 : 10;
9761 break;
9762 case DPLLB_MODE_LVDS:
9763 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9764 7 : 14;
9765 break;
9766 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009767 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009768 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009769 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009770 }
9771
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009772 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009773 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009774 else
Imre Deakdccbea32015-06-22 23:35:51 +03009775 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009776 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009777 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009778 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009779
9780 if (is_lvds) {
9781 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9782 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009783
9784 if (lvds & LVDS_CLKB_POWER_UP)
9785 clock.p2 = 7;
9786 else
9787 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009788 } else {
9789 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9790 clock.p1 = 2;
9791 else {
9792 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9793 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9794 }
9795 if (dpll & PLL_P2_DIVIDE_BY_4)
9796 clock.p2 = 4;
9797 else
9798 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009799 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009800
Imre Deakdccbea32015-06-22 23:35:51 +03009801 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009802 }
9803
Ville Syrjälä18442d02013-09-13 16:00:08 +03009804 /*
9805 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009806 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009807 * encoder's get_config() function.
9808 */
Imre Deakdccbea32015-06-22 23:35:51 +03009809 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009810}
9811
Ville Syrjälä6878da02013-09-13 15:59:11 +03009812int intel_dotclock_calculate(int link_freq,
9813 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009814{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009815 /*
9816 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009817 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009818 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009819 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009820 *
9821 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009822 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009823 */
9824
Ville Syrjälä6878da02013-09-13 15:59:11 +03009825 if (!m_n->link_n)
9826 return 0;
9827
9828 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9829}
9830
Ville Syrjälä18442d02013-09-13 16:00:08 +03009831static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009832 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009833{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009834 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009835
9836 /* read out port_clock from the DPLL */
9837 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009838
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009839 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009840 * In case there is an active pipe without active ports,
9841 * we may need some idea for the dotclock anyway.
9842 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009843 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009844 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +02009845 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009846 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009847}
9848
9849/** Returns the currently programmed mode of the given pipe. */
9850struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9851 struct drm_crtc *crtc)
9852{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009853 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009855 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009856 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009857 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009858 int htot = I915_READ(HTOTAL(cpu_transcoder));
9859 int hsync = I915_READ(HSYNC(cpu_transcoder));
9860 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9861 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009862 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009863
9864 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9865 if (!mode)
9866 return NULL;
9867
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009868 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9869 if (!pipe_config) {
9870 kfree(mode);
9871 return NULL;
9872 }
9873
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009874 /*
9875 * Construct a pipe_config sufficient for getting the clock info
9876 * back out of crtc_clock_get.
9877 *
9878 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9879 * to use a real value here instead.
9880 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009881 pipe_config->cpu_transcoder = (enum transcoder) pipe;
9882 pipe_config->pixel_multiplier = 1;
9883 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9884 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9885 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
9886 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009887
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009888 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009889 mode->hdisplay = (htot & 0xffff) + 1;
9890 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9891 mode->hsync_start = (hsync & 0xffff) + 1;
9892 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9893 mode->vdisplay = (vtot & 0xffff) + 1;
9894 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9895 mode->vsync_start = (vsync & 0xffff) + 1;
9896 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9897
9898 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009899
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009900 kfree(pipe_config);
9901
Jesse Barnes79e53942008-11-07 14:24:08 -08009902 return mode;
9903}
9904
9905static void intel_crtc_destroy(struct drm_crtc *crtc)
9906{
9907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009908 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009909 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009910
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009911 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009912 work = intel_crtc->flip_work;
9913 intel_crtc->flip_work = NULL;
9914 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009915
Daniel Vetter5a21b662016-05-24 17:13:53 +02009916 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009917 cancel_work_sync(&work->mmio_work);
9918 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009919 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009920 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009921
9922 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009923
Jesse Barnes79e53942008-11-07 14:24:08 -08009924 kfree(intel_crtc);
9925}
9926
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009927static void intel_unpin_work_fn(struct work_struct *__work)
9928{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009929 struct intel_flip_work *work =
9930 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009931 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
9932 struct drm_device *dev = crtc->base.dev;
9933 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009934
Daniel Vetter5a21b662016-05-24 17:13:53 +02009935 if (is_mmio_work(work))
9936 flush_work(&work->mmio_work);
9937
9938 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00009939 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01009940 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009941 mutex_unlock(&dev->struct_mutex);
9942
Chris Wilsone8a261e2016-07-20 13:31:49 +01009943 i915_gem_request_put(work->flip_queued_req);
9944
Chris Wilson5748b6a2016-08-04 16:32:38 +01009945 intel_frontbuffer_flip_complete(to_i915(dev),
9946 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009947 intel_fbc_post_update(crtc);
9948 drm_framebuffer_unreference(work->old_fb);
9949
9950 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
9951 atomic_dec(&crtc->unpin_work_count);
9952
9953 kfree(work);
9954}
9955
9956/* Is 'a' after or equal to 'b'? */
9957static bool g4x_flip_count_after_eq(u32 a, u32 b)
9958{
9959 return !((a - b) & 0x80000000);
9960}
9961
9962static bool __pageflip_finished_cs(struct intel_crtc *crtc,
9963 struct intel_flip_work *work)
9964{
9965 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009966 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009967
Chris Wilson8af29b02016-09-09 14:11:47 +01009968 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009969 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009970
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009971 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +02009972 * The relevant registers doen't exist on pre-ctg.
9973 * As the flip done interrupt doesn't trigger for mmio
9974 * flips on gmch platforms, a flip count check isn't
9975 * really needed there. But since ctg has the registers,
9976 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009977 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01009978 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009979 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02009980
Daniel Vetter5a21b662016-05-24 17:13:53 +02009981 /*
9982 * BDW signals flip done immediately if the plane
9983 * is disabled, even if the plane enable is already
9984 * armed to occur at the next vblank :(
9985 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02009986
Daniel Vetter5a21b662016-05-24 17:13:53 +02009987 /*
9988 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9989 * used the same base address. In that case the mmio flip might
9990 * have completed, but the CS hasn't even executed the flip yet.
9991 *
9992 * A flip count check isn't enough as the CS might have updated
9993 * the base address just after start of vblank, but before we
9994 * managed to process the interrupt. This means we'd complete the
9995 * CS flip too soon.
9996 *
9997 * Combining both checks should get us a good enough result. It may
9998 * still happen that the CS flip has been executed, but has not
9999 * yet actually completed. But in case the base address is the same
10000 * anyway, we don't really care.
10001 */
10002 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10003 crtc->flip_work->gtt_offset &&
10004 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
10005 crtc->flip_work->flip_count);
10006}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010007
Daniel Vetter5a21b662016-05-24 17:13:53 +020010008static bool
10009__pageflip_finished_mmio(struct intel_crtc *crtc,
10010 struct intel_flip_work *work)
10011{
10012 /*
10013 * MMIO work completes when vblank is different from
10014 * flip_queued_vblank.
10015 *
10016 * Reset counter value doesn't matter, this is handled by
10017 * i915_wait_request finishing early, so no need to handle
10018 * reset here.
10019 */
10020 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010021}
10022
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010023
10024static bool pageflip_finished(struct intel_crtc *crtc,
10025 struct intel_flip_work *work)
10026{
10027 if (!atomic_read(&work->pending))
10028 return false;
10029
10030 smp_rmb();
10031
Daniel Vetter5a21b662016-05-24 17:13:53 +020010032 if (is_mmio_work(work))
10033 return __pageflip_finished_mmio(crtc, work);
10034 else
10035 return __pageflip_finished_cs(crtc, work);
10036}
10037
10038void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10039{
Chris Wilson91c8a322016-07-05 10:40:23 +010010040 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010041 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010042 struct intel_flip_work *work;
10043 unsigned long flags;
10044
10045 /* Ignore early vblank irqs */
10046 if (!crtc)
10047 return;
10048
Daniel Vetterf3260382014-09-15 14:55:23 +020010049 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010050 * This is called both by irq handlers and the reset code (to complete
10051 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010052 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010053 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010054 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010055
10056 if (work != NULL &&
10057 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010058 pageflip_finished(crtc, work))
10059 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010060
10061 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010062}
10063
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010064void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010065{
Chris Wilson91c8a322016-07-05 10:40:23 +010010066 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010067 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010068 struct intel_flip_work *work;
10069 unsigned long flags;
10070
10071 /* Ignore early vblank irqs */
10072 if (!crtc)
10073 return;
10074
10075 /*
10076 * This is called both by irq handlers and the reset code (to complete
10077 * lost pageflips) so needs the full irqsave spinlocks.
10078 */
10079 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010080 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010081
Daniel Vetter5a21b662016-05-24 17:13:53 +020010082 if (work != NULL &&
10083 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010084 pageflip_finished(crtc, work))
10085 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010086
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010087 spin_unlock_irqrestore(&dev->event_lock, flags);
10088}
10089
Daniel Vetter5a21b662016-05-24 17:13:53 +020010090static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10091 struct intel_flip_work *work)
10092{
10093 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10094
10095 /* Ensure that the work item is consistent when activating it ... */
10096 smp_mb__before_atomic();
10097 atomic_set(&work->pending, 1);
10098}
10099
10100static int intel_gen2_queue_flip(struct drm_device *dev,
10101 struct drm_crtc *crtc,
10102 struct drm_framebuffer *fb,
10103 struct drm_i915_gem_object *obj,
10104 struct drm_i915_gem_request *req,
10105 uint32_t flags)
10106{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010108 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010109
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010110 cs = intel_ring_begin(req, 6);
10111 if (IS_ERR(cs))
10112 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010113
10114 /* Can't queue multiple flips, so wait for the previous
10115 * one to finish before executing the next.
10116 */
10117 if (intel_crtc->plane)
10118 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10119 else
10120 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010121 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10122 *cs++ = MI_NOOP;
10123 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10124 *cs++ = fb->pitches[0];
10125 *cs++ = intel_crtc->flip_work->gtt_offset;
10126 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010127
10128 return 0;
10129}
10130
10131static int intel_gen3_queue_flip(struct drm_device *dev,
10132 struct drm_crtc *crtc,
10133 struct drm_framebuffer *fb,
10134 struct drm_i915_gem_object *obj,
10135 struct drm_i915_gem_request *req,
10136 uint32_t flags)
10137{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010139 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010140
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010141 cs = intel_ring_begin(req, 6);
10142 if (IS_ERR(cs))
10143 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010144
10145 if (intel_crtc->plane)
10146 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10147 else
10148 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010149 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10150 *cs++ = MI_NOOP;
10151 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10152 *cs++ = fb->pitches[0];
10153 *cs++ = intel_crtc->flip_work->gtt_offset;
10154 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010155
10156 return 0;
10157}
10158
10159static int intel_gen4_queue_flip(struct drm_device *dev,
10160 struct drm_crtc *crtc,
10161 struct drm_framebuffer *fb,
10162 struct drm_i915_gem_object *obj,
10163 struct drm_i915_gem_request *req,
10164 uint32_t flags)
10165{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010166 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010168 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010169
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010170 cs = intel_ring_begin(req, 4);
10171 if (IS_ERR(cs))
10172 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010173
10174 /* i965+ uses the linear or tiled offsets from the
10175 * Display Registers (which do not change across a page-flip)
10176 * so we need only reprogram the base address.
10177 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010178 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10179 *cs++ = fb->pitches[0];
10180 *cs++ = intel_crtc->flip_work->gtt_offset |
10181 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010182
10183 /* XXX Enabling the panel-fitter across page-flip is so far
10184 * untested on non-native modes, so ignore it for now.
10185 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10186 */
10187 pf = 0;
10188 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010189 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010190
10191 return 0;
10192}
10193
10194static int intel_gen6_queue_flip(struct drm_device *dev,
10195 struct drm_crtc *crtc,
10196 struct drm_framebuffer *fb,
10197 struct drm_i915_gem_object *obj,
10198 struct drm_i915_gem_request *req,
10199 uint32_t flags)
10200{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010201 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010203 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010204
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010205 cs = intel_ring_begin(req, 4);
10206 if (IS_ERR(cs))
10207 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010208
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010209 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10210 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10211 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010212
10213 /* Contrary to the suggestions in the documentation,
10214 * "Enable Panel Fitter" does not seem to be required when page
10215 * flipping with a non-native mode, and worse causes a normal
10216 * modeset to fail.
10217 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10218 */
10219 pf = 0;
10220 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010221 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010222
10223 return 0;
10224}
10225
10226static int intel_gen7_queue_flip(struct drm_device *dev,
10227 struct drm_crtc *crtc,
10228 struct drm_framebuffer *fb,
10229 struct drm_i915_gem_object *obj,
10230 struct drm_i915_gem_request *req,
10231 uint32_t flags)
10232{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010233 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010235 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010236 int len, ret;
10237
10238 switch (intel_crtc->plane) {
10239 case PLANE_A:
10240 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10241 break;
10242 case PLANE_B:
10243 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10244 break;
10245 case PLANE_C:
10246 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10247 break;
10248 default:
10249 WARN_ONCE(1, "unknown plane in flip command\n");
10250 return -ENODEV;
10251 }
10252
10253 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010254 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010255 len += 6;
10256 /*
10257 * On Gen 8, SRM is now taking an extra dword to accommodate
10258 * 48bits addresses, and we need a NOOP for the batch size to
10259 * stay even.
10260 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010261 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010262 len += 2;
10263 }
10264
10265 /*
10266 * BSpec MI_DISPLAY_FLIP for IVB:
10267 * "The full packet must be contained within the same cache line."
10268 *
10269 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10270 * cacheline, if we ever start emitting more commands before
10271 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10272 * then do the cacheline alignment, and finally emit the
10273 * MI_DISPLAY_FLIP.
10274 */
10275 ret = intel_ring_cacheline_align(req);
10276 if (ret)
10277 return ret;
10278
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010279 cs = intel_ring_begin(req, len);
10280 if (IS_ERR(cs))
10281 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010282
10283 /* Unmask the flip-done completion message. Note that the bspec says that
10284 * we should do this for both the BCS and RCS, and that we must not unmask
10285 * more than one flip event at any time (or ensure that one flip message
10286 * can be sent by waiting for flip-done prior to queueing new flips).
10287 * Experimentation says that BCS works despite DERRMR masking all
10288 * flip-done completion events and that unmasking all planes at once
10289 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10290 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10291 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010292 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010293 *cs++ = MI_LOAD_REGISTER_IMM(1);
10294 *cs++ = i915_mmio_reg_offset(DERRMR);
10295 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10296 DERRMR_PIPEB_PRI_FLIP_DONE |
10297 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010298 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010299 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10300 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010301 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010302 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10303 *cs++ = i915_mmio_reg_offset(DERRMR);
10304 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010305 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010306 *cs++ = 0;
10307 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010308 }
10309 }
10310
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010311 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10312 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10313 *cs++ = intel_crtc->flip_work->gtt_offset;
10314 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010315
10316 return 0;
10317}
10318
10319static bool use_mmio_flip(struct intel_engine_cs *engine,
10320 struct drm_i915_gem_object *obj)
10321{
10322 /*
10323 * This is not being used for older platforms, because
10324 * non-availability of flip done interrupt forces us to use
10325 * CS flips. Older platforms derive flip done using some clever
10326 * tricks involving the flip_pending status bits and vblank irqs.
10327 * So using MMIO flips there would disrupt this mechanism.
10328 */
10329
10330 if (engine == NULL)
10331 return true;
10332
10333 if (INTEL_GEN(engine->i915) < 5)
10334 return false;
10335
10336 if (i915.use_mmio_flip < 0)
10337 return false;
10338 else if (i915.use_mmio_flip > 0)
10339 return true;
10340 else if (i915.enable_execlists)
10341 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010342
Chris Wilsond07f0e52016-10-28 13:58:44 +010010343 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010344}
10345
10346static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10347 unsigned int rotation,
10348 struct intel_flip_work *work)
10349{
10350 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010351 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010352 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10353 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010354 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010355
10356 ctl = I915_READ(PLANE_CTL(pipe, 0));
10357 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010358 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -070010359 case DRM_FORMAT_MOD_LINEAR:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010360 break;
10361 case I915_FORMAT_MOD_X_TILED:
10362 ctl |= PLANE_CTL_TILED_X;
10363 break;
10364 case I915_FORMAT_MOD_Y_TILED:
10365 ctl |= PLANE_CTL_TILED_Y;
10366 break;
10367 case I915_FORMAT_MOD_Yf_TILED:
10368 ctl |= PLANE_CTL_TILED_YF;
10369 break;
10370 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010371 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010372 }
10373
10374 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010375 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10376 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10377 */
10378 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10379 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10380
10381 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10382 POSTING_READ(PLANE_SURF(pipe, 0));
10383}
10384
10385static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10386 struct intel_flip_work *work)
10387{
10388 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010389 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010390 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010391 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10392 u32 dspcntr;
10393
10394 dspcntr = I915_READ(reg);
10395
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010396 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010397 dspcntr |= DISPPLANE_TILED;
10398 else
10399 dspcntr &= ~DISPPLANE_TILED;
10400
10401 I915_WRITE(reg, dspcntr);
10402
10403 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10404 POSTING_READ(DSPSURF(intel_crtc->plane));
10405}
10406
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010407static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010408{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010409 struct intel_flip_work *work =
10410 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010411 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10412 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10413 struct intel_framebuffer *intel_fb =
10414 to_intel_framebuffer(crtc->base.primary->fb);
10415 struct drm_i915_gem_object *obj = intel_fb->obj;
10416
Chris Wilsond07f0e52016-10-28 13:58:44 +010010417 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010418
10419 intel_pipe_update_start(crtc);
10420
10421 if (INTEL_GEN(dev_priv) >= 9)
10422 skl_do_mmio_flip(crtc, work->rotation, work);
10423 else
10424 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10425 ilk_do_mmio_flip(crtc, work);
10426
10427 intel_pipe_update_end(crtc, work);
10428}
10429
10430static int intel_default_queue_flip(struct drm_device *dev,
10431 struct drm_crtc *crtc,
10432 struct drm_framebuffer *fb,
10433 struct drm_i915_gem_object *obj,
10434 struct drm_i915_gem_request *req,
10435 uint32_t flags)
10436{
10437 return -ENODEV;
10438}
10439
10440static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10441 struct intel_crtc *intel_crtc,
10442 struct intel_flip_work *work)
10443{
10444 u32 addr, vblank;
10445
10446 if (!atomic_read(&work->pending))
10447 return false;
10448
10449 smp_rmb();
10450
10451 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10452 if (work->flip_ready_vblank == 0) {
10453 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010454 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010455 return false;
10456
10457 work->flip_ready_vblank = vblank;
10458 }
10459
10460 if (vblank - work->flip_ready_vblank < 3)
10461 return false;
10462
10463 /* Potential stall - if we see that the flip has happened,
10464 * assume a missed interrupt. */
10465 if (INTEL_GEN(dev_priv) >= 4)
10466 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10467 else
10468 addr = I915_READ(DSPADDR(intel_crtc->plane));
10469
10470 /* There is a potential issue here with a false positive after a flip
10471 * to the same address. We could address this by checking for a
10472 * non-incrementing frame counter.
10473 */
10474 return addr == work->gtt_offset;
10475}
10476
10477void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10478{
Chris Wilson91c8a322016-07-05 10:40:23 +010010479 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010480 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010481 struct intel_flip_work *work;
10482
10483 WARN_ON(!in_interrupt());
10484
10485 if (crtc == NULL)
10486 return;
10487
10488 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010489 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010490
10491 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010492 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010493 WARN_ONCE(1,
10494 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010495 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10496 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010497 work = NULL;
10498 }
10499
10500 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010501 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010502 intel_queue_rps_boost_for_request(work->flip_queued_req);
10503 spin_unlock(&dev->event_lock);
10504}
10505
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010506__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010507static int intel_crtc_page_flip(struct drm_crtc *crtc,
10508 struct drm_framebuffer *fb,
10509 struct drm_pending_vblank_event *event,
10510 uint32_t page_flip_flags)
10511{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010512 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010513 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010514 struct drm_framebuffer *old_fb = crtc->primary->fb;
10515 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10517 struct drm_plane *primary = crtc->primary;
10518 enum pipe pipe = intel_crtc->pipe;
10519 struct intel_flip_work *work;
10520 struct intel_engine_cs *engine;
10521 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010522 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010523 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010524 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010525
Daniel Vetter5a21b662016-05-24 17:13:53 +020010526 /*
10527 * drm_mode_page_flip_ioctl() should already catch this, but double
10528 * check to be safe. In the future we may enable pageflipping from
10529 * a disabled primary plane.
10530 */
10531 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10532 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010533
Daniel Vetter5a21b662016-05-24 17:13:53 +020010534 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010535 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010536 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010537
Daniel Vetter5a21b662016-05-24 17:13:53 +020010538 /*
10539 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10540 * Note that pitch changes could also affect these register.
10541 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010542 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010543 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10544 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10545 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010546
Daniel Vetter5a21b662016-05-24 17:13:53 +020010547 if (i915_terminally_wedged(&dev_priv->gpu_error))
10548 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010549
Daniel Vetter5a21b662016-05-24 17:13:53 +020010550 work = kzalloc(sizeof(*work), GFP_KERNEL);
10551 if (work == NULL)
10552 return -ENOMEM;
10553
10554 work->event = event;
10555 work->crtc = crtc;
10556 work->old_fb = old_fb;
10557 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010558
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010559 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010560 if (ret)
10561 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010562
Daniel Vetter5a21b662016-05-24 17:13:53 +020010563 /* We borrow the event spin lock for protecting flip_work */
10564 spin_lock_irq(&dev->event_lock);
10565 if (intel_crtc->flip_work) {
10566 /* Before declaring the flip queue wedged, check if
10567 * the hardware completed the operation behind our backs.
10568 */
10569 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10570 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10571 page_flip_completed(intel_crtc);
10572 } else {
10573 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10574 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010575
Daniel Vetter5a21b662016-05-24 17:13:53 +020010576 drm_crtc_vblank_put(crtc);
10577 kfree(work);
10578 return -EBUSY;
10579 }
10580 }
10581 intel_crtc->flip_work = work;
10582 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010583
Daniel Vetter5a21b662016-05-24 17:13:53 +020010584 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10585 flush_workqueue(dev_priv->wq);
10586
10587 /* Reference the objects for the scheduled work. */
10588 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010589
10590 crtc->primary->fb = fb;
10591 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010592
Chris Wilson25dc5562016-07-20 13:31:52 +010010593 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010594
10595 ret = i915_mutex_lock_interruptible(dev);
10596 if (ret)
10597 goto cleanup;
10598
Chris Wilson8af29b02016-09-09 14:11:47 +010010599 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
Chris Wilson8c185ec2017-03-16 17:13:02 +000010600 if (i915_reset_backoff_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010601 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010602 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010603 }
10604
10605 atomic_inc(&intel_crtc->unpin_work_count);
10606
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010607 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010608 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10609
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010610 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010611 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010612 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010613 /* vlv: DISPLAY_FLIP fails to change tiling */
10614 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010615 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010616 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010617 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010618 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010619 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010620 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010621 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010622 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010623 }
10624
10625 mmio_flip = use_mmio_flip(engine, obj);
10626
Chris Wilson058d88c2016-08-15 10:49:06 +010010627 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10628 if (IS_ERR(vma)) {
10629 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010630 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010631 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010632
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010633 work->old_vma = to_intel_plane_state(primary->state)->vma;
10634 to_intel_plane_state(primary->state)->vma = vma;
10635
10636 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010637 work->rotation = crtc->primary->state->rotation;
10638
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010639 /*
10640 * There's the potential that the next frame will not be compatible with
10641 * FBC, so we want to call pre_update() before the actual page flip.
10642 * The problem is that pre_update() caches some information about the fb
10643 * object, so we want to do this only after the object is pinned. Let's
10644 * be on the safe side and do this immediately before scheduling the
10645 * flip.
10646 */
10647 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10648 to_intel_plane_state(primary->state));
10649
Daniel Vetter5a21b662016-05-24 17:13:53 +020010650 if (mmio_flip) {
10651 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010652 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010653 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010654 request = i915_gem_request_alloc(engine,
10655 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010656 if (IS_ERR(request)) {
10657 ret = PTR_ERR(request);
10658 goto cleanup_unpin;
10659 }
10660
Chris Wilsona2bc4692016-09-09 14:11:56 +010010661 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010662 if (ret)
10663 goto cleanup_request;
10664
Daniel Vetter5a21b662016-05-24 17:13:53 +020010665 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10666 page_flip_flags);
10667 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010668 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010669
10670 intel_mark_page_flip_active(intel_crtc, work);
10671
Chris Wilson8e637172016-08-02 22:50:26 +010010672 work->flip_queued_req = i915_gem_request_get(request);
Chris Wilsone642c852017-03-17 11:47:09 +000010673 i915_add_request(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010674 }
10675
Chris Wilson92117f02016-11-28 14:36:48 +000010676 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010677 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10678 to_intel_plane(primary)->frontbuffer_bit);
10679 mutex_unlock(&dev->struct_mutex);
10680
Chris Wilson5748b6a2016-08-04 16:32:38 +010010681 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010682 to_intel_plane(primary)->frontbuffer_bit);
10683
10684 trace_i915_flip_request(intel_crtc->plane, obj);
10685
10686 return 0;
10687
Chris Wilson8e637172016-08-02 22:50:26 +010010688cleanup_request:
Chris Wilsone642c852017-03-17 11:47:09 +000010689 i915_add_request(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010690cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010691 to_intel_plane_state(primary->state)->vma = work->old_vma;
10692 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010693cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010694 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010695unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010696 mutex_unlock(&dev->struct_mutex);
10697cleanup:
10698 crtc->primary->fb = old_fb;
10699 update_state_fb(crtc->primary);
10700
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010701 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010702 drm_framebuffer_unreference(work->old_fb);
10703
10704 spin_lock_irq(&dev->event_lock);
10705 intel_crtc->flip_work = NULL;
10706 spin_unlock_irq(&dev->event_lock);
10707
10708 drm_crtc_vblank_put(crtc);
10709free_work:
10710 kfree(work);
10711
10712 if (ret == -EIO) {
10713 struct drm_atomic_state *state;
10714 struct drm_plane_state *plane_state;
10715
10716out_hang:
10717 state = drm_atomic_state_alloc(dev);
10718 if (!state)
10719 return -ENOMEM;
Daniel Vetterb260ac32017-04-03 10:32:52 +020010720 state->acquire_ctx = dev->mode_config.acquire_ctx;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010721
10722retry:
10723 plane_state = drm_atomic_get_plane_state(state, primary);
10724 ret = PTR_ERR_OR_ZERO(plane_state);
10725 if (!ret) {
10726 drm_atomic_set_fb_for_plane(plane_state, fb);
10727
10728 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10729 if (!ret)
10730 ret = drm_atomic_commit(state);
10731 }
10732
10733 if (ret == -EDEADLK) {
10734 drm_modeset_backoff(state->acquire_ctx);
10735 drm_atomic_state_clear(state);
10736 goto retry;
10737 }
10738
Chris Wilson08536952016-10-14 13:18:18 +010010739 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010740
10741 if (ret == 0 && event) {
10742 spin_lock_irq(&dev->event_lock);
10743 drm_crtc_send_vblank_event(crtc, event);
10744 spin_unlock_irq(&dev->event_lock);
10745 }
10746 }
10747 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010748}
10749
Daniel Vetter5a21b662016-05-24 17:13:53 +020010750
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010751/**
10752 * intel_wm_need_update - Check whether watermarks need updating
10753 * @plane: drm plane
10754 * @state: new plane state
10755 *
10756 * Check current plane state versus the new one to determine whether
10757 * watermarks need to be recalculated.
10758 *
10759 * Returns true or false.
10760 */
10761static bool intel_wm_need_update(struct drm_plane *plane,
10762 struct drm_plane_state *state)
10763{
Matt Roperd21fbe82015-09-24 15:53:12 -070010764 struct intel_plane_state *new = to_intel_plane_state(state);
10765 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10766
10767 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010768 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010769 return true;
10770
10771 if (!cur->base.fb || !new->base.fb)
10772 return false;
10773
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010774 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010775 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010776 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10777 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10778 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10779 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010780 return true;
10781
10782 return false;
10783}
10784
Matt Roperd21fbe82015-09-24 15:53:12 -070010785static bool needs_scaling(struct intel_plane_state *state)
10786{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010787 int src_w = drm_rect_width(&state->base.src) >> 16;
10788 int src_h = drm_rect_height(&state->base.src) >> 16;
10789 int dst_w = drm_rect_width(&state->base.dst);
10790 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010791
10792 return (src_w != dst_w || src_h != dst_h);
10793}
10794
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010795int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10796 struct drm_plane_state *plane_state)
10797{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010798 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010799 struct drm_crtc *crtc = crtc_state->crtc;
10800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010801 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010802 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010803 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010804 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010805 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010806 bool mode_changed = needs_modeset(crtc_state);
10807 bool was_crtc_enabled = crtc->state->active;
10808 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010809 bool turn_off, turn_on, visible, was_visible;
10810 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010811 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010812
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010813 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010814 ret = skl_update_scaler_plane(
10815 to_intel_crtc_state(crtc_state),
10816 to_intel_plane_state(plane_state));
10817 if (ret)
10818 return ret;
10819 }
10820
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010821 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010822 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010823
10824 if (!was_crtc_enabled && WARN_ON(was_visible))
10825 was_visible = false;
10826
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010827 /*
10828 * Visibility is calculated as if the crtc was on, but
10829 * after scaler setup everything depends on it being off
10830 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010831 *
10832 * FIXME this is wrong for watermarks. Watermarks should also
10833 * be computed as if the pipe would be active. Perhaps move
10834 * per-plane wm computation to the .check_plane() hook, and
10835 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010836 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010837 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010838 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010839 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10840 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010841
10842 if (!was_visible && !visible)
10843 return 0;
10844
Maarten Lankhorste8861672016-02-24 11:24:26 +010010845 if (fb != old_plane_state->base.fb)
10846 pipe_config->fb_changed = true;
10847
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010848 turn_off = was_visible && (!visible || mode_changed);
10849 turn_on = visible && (!was_visible || mode_changed);
10850
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010851 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010852 intel_crtc->base.base.id, intel_crtc->base.name,
10853 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010854 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010855
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010856 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010857 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010858 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010859 turn_off, turn_on, mode_changed);
10860
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010861 if (turn_on) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010862 if (INTEL_GEN(dev_priv) < 5)
10863 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010864
10865 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010866 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010867 pipe_config->disable_cxsr = true;
10868 } else if (turn_off) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010869 if (INTEL_GEN(dev_priv) < 5)
10870 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010871
Ville Syrjälä852eb002015-06-24 22:00:07 +030010872 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010873 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010874 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010875 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010876 if (INTEL_GEN(dev_priv) < 5) {
10877 /* FIXME bollocks */
10878 pipe_config->update_wm_pre = true;
10879 pipe_config->update_wm_post = true;
10880 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010881 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010882
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010883 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010884 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010885
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010886 /*
10887 * WaCxSRDisabledForSpriteScaling:ivb
10888 *
10889 * cstate->update_wm was already set above, so this flag will
10890 * take effect when we commit and program watermarks.
10891 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010892 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010893 needs_scaling(to_intel_plane_state(plane_state)) &&
10894 !needs_scaling(old_plane_state))
10895 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010896
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010897 return 0;
10898}
10899
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010900static bool encoders_cloneable(const struct intel_encoder *a,
10901 const struct intel_encoder *b)
10902{
10903 /* masks could be asymmetric, so check both ways */
10904 return a == b || (a->cloneable & (1 << b->type) &&
10905 b->cloneable & (1 << a->type));
10906}
10907
10908static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10909 struct intel_crtc *crtc,
10910 struct intel_encoder *encoder)
10911{
10912 struct intel_encoder *source_encoder;
10913 struct drm_connector *connector;
10914 struct drm_connector_state *connector_state;
10915 int i;
10916
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010917 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010918 if (connector_state->crtc != &crtc->base)
10919 continue;
10920
10921 source_encoder =
10922 to_intel_encoder(connector_state->best_encoder);
10923 if (!encoders_cloneable(encoder, source_encoder))
10924 return false;
10925 }
10926
10927 return true;
10928}
10929
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010930static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10931 struct drm_crtc_state *crtc_state)
10932{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010933 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010934 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010936 struct intel_crtc_state *pipe_config =
10937 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010938 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010939 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010940 bool mode_changed = needs_modeset(crtc_state);
10941
Ville Syrjälä852eb002015-06-24 22:00:07 +030010942 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010943 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010944
Maarten Lankhorstad421372015-06-15 12:33:42 +020010945 if (mode_changed && crtc_state->enable &&
10946 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010947 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010948 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10949 pipe_config);
10950 if (ret)
10951 return ret;
10952 }
10953
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010954 if (crtc_state->color_mgmt_changed) {
10955 ret = intel_color_check(crtc, crtc_state);
10956 if (ret)
10957 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010958
10959 /*
10960 * Changing color management on Intel hardware is
10961 * handled as part of planes update.
10962 */
10963 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010964 }
10965
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010966 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010967 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010968 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010969 if (ret) {
10970 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010971 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010972 }
10973 }
10974
10975 if (dev_priv->display.compute_intermediate_wm &&
10976 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10977 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10978 return 0;
10979
10980 /*
10981 * Calculate 'intermediate' watermarks that satisfy both the
10982 * old state and the new state. We can program these
10983 * immediately.
10984 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010985 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010986 intel_crtc,
10987 pipe_config);
10988 if (ret) {
10989 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10990 return ret;
10991 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010992 } else if (dev_priv->display.compute_intermediate_wm) {
10993 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10994 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010995 }
10996
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010997 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010998 if (mode_changed)
10999 ret = skl_update_scaler_crtc(pipe_config);
11000
11001 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020011002 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011003 pipe_config);
11004 }
11005
11006 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011007}
11008
Jani Nikula65b38e02015-04-13 11:26:56 +030011009static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011010 .atomic_begin = intel_begin_crtc_commit,
11011 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011012 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011013};
11014
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011015static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11016{
11017 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011018 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011019
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011020 drm_connector_list_iter_begin(dev, &conn_iter);
11021 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011022 if (connector->base.state->crtc)
11023 drm_connector_unreference(&connector->base);
11024
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011025 if (connector->base.encoder) {
11026 connector->base.state->best_encoder =
11027 connector->base.encoder;
11028 connector->base.state->crtc =
11029 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011030
11031 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011032 } else {
11033 connector->base.state->best_encoder = NULL;
11034 connector->base.state->crtc = NULL;
11035 }
11036 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011037 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011038}
11039
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011040static void
Robin Schroereba905b2014-05-18 02:24:50 +020011041connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011042 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011043{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011044 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011045 int bpp = pipe_config->pipe_bpp;
11046
11047 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011048 connector->base.base.id,
11049 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011050
11051 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011052 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011053 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011054 bpp, info->bpc * 3);
11055 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011056 }
11057
Mario Kleiner196f9542016-07-06 12:05:45 +020011058 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011059 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011060 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11061 bpp);
11062 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011063 }
11064}
11065
11066static int
11067compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011068 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011069{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011070 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011071 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011072 struct drm_connector *connector;
11073 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011074 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011075
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011076 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11077 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011078 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011079 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011080 bpp = 12*3;
11081 else
11082 bpp = 8*3;
11083
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011084
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011085 pipe_config->pipe_bpp = bpp;
11086
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011087 state = pipe_config->base.state;
11088
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011089 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011090 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011091 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011092 continue;
11093
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011094 connected_sink_compute_bpp(to_intel_connector(connector),
11095 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011096 }
11097
11098 return bpp;
11099}
11100
Daniel Vetter644db712013-09-19 14:53:58 +020011101static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11102{
11103 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11104 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011105 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011106 mode->crtc_hdisplay, mode->crtc_hsync_start,
11107 mode->crtc_hsync_end, mode->crtc_htotal,
11108 mode->crtc_vdisplay, mode->crtc_vsync_start,
11109 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11110}
11111
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011112static inline void
11113intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011114 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011115{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011116 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11117 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011118 m_n->gmch_m, m_n->gmch_n,
11119 m_n->link_m, m_n->link_n, m_n->tu);
11120}
11121
Daniel Vetterc0b03412013-05-28 12:05:54 +020011122static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011123 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011124 const char *context)
11125{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011126 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011127 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011128 struct drm_plane *plane;
11129 struct intel_plane *intel_plane;
11130 struct intel_plane_state *state;
11131 struct drm_framebuffer *fb;
11132
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011133 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11134 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011135
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011136 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11137 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011138 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011139
11140 if (pipe_config->has_pch_encoder)
11141 intel_dump_m_n_config(pipe_config, "fdi",
11142 pipe_config->fdi_lanes,
11143 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011144
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011145 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011146 intel_dump_m_n_config(pipe_config, "dp m_n",
11147 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011148 if (pipe_config->has_drrs)
11149 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11150 pipe_config->lane_count,
11151 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011152 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011153
Daniel Vetter55072d12014-11-20 16:10:28 +010011154 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011155 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011156
Daniel Vetterc0b03412013-05-28 12:05:54 +020011157 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011158 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011159 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011160 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11161 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011162 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011163 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011164 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11165 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011166
11167 if (INTEL_GEN(dev_priv) >= 9)
11168 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11169 crtc->num_scalers,
11170 pipe_config->scaler_state.scaler_users,
11171 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011172
11173 if (HAS_GMCH_DISPLAY(dev_priv))
11174 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11175 pipe_config->gmch_pfit.control,
11176 pipe_config->gmch_pfit.pgm_ratios,
11177 pipe_config->gmch_pfit.lvds_border_bits);
11178 else
11179 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11180 pipe_config->pch_pfit.pos,
11181 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011182 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011183
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011184 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11185 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011186
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011187 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011188
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011189 DRM_DEBUG_KMS("planes on this crtc\n");
11190 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011191 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011192 intel_plane = to_intel_plane(plane);
11193 if (intel_plane->pipe != crtc->pipe)
11194 continue;
11195
11196 state = to_intel_plane_state(plane->state);
11197 fb = state->base.fb;
11198 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011199 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11200 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011201 continue;
11202 }
11203
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011204 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11205 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011206 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011207 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011208 if (INTEL_GEN(dev_priv) >= 9)
11209 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11210 state->scaler_id,
11211 state->base.src.x1 >> 16,
11212 state->base.src.y1 >> 16,
11213 drm_rect_width(&state->base.src) >> 16,
11214 drm_rect_height(&state->base.src) >> 16,
11215 state->base.dst.x1, state->base.dst.y1,
11216 drm_rect_width(&state->base.dst),
11217 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011218 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011219}
11220
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011221static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011222{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011223 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011224 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011225 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011226 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011227
11228 /*
11229 * Walk the connector list instead of the encoder
11230 * list to detect the problem on ddi platforms
11231 * where there's just one encoder per digital port.
11232 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011233 drm_for_each_connector(connector, dev) {
11234 struct drm_connector_state *connector_state;
11235 struct intel_encoder *encoder;
11236
11237 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11238 if (!connector_state)
11239 connector_state = connector->state;
11240
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011241 if (!connector_state->best_encoder)
11242 continue;
11243
11244 encoder = to_intel_encoder(connector_state->best_encoder);
11245
11246 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011247
11248 switch (encoder->type) {
11249 unsigned int port_mask;
11250 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011251 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011252 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011253 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011254 case INTEL_OUTPUT_HDMI:
11255 case INTEL_OUTPUT_EDP:
11256 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11257
11258 /* the same port mustn't appear more than once */
11259 if (used_ports & port_mask)
11260 return false;
11261
11262 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011263 break;
11264 case INTEL_OUTPUT_DP_MST:
11265 used_mst_ports |=
11266 1 << enc_to_mst(&encoder->base)->primary->port;
11267 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011268 default:
11269 break;
11270 }
11271 }
11272
Ville Syrjälä477321e2016-07-28 17:50:40 +030011273 /* can't mix MST and SST/HDMI on the same port */
11274 if (used_ports & used_mst_ports)
11275 return false;
11276
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011277 return true;
11278}
11279
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011280static void
11281clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11282{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011283 struct drm_i915_private *dev_priv =
11284 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011285 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011286 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011287 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011288 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011289 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011290
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011291 /* FIXME: before the switch to atomic started, a new pipe_config was
11292 * kzalloc'd. Code that depends on any field being zero should be
11293 * fixed, so that the crtc_state can be safely duplicated. For now,
11294 * only fields that are know to not cause problems are preserved. */
11295
Chandra Konduru663a3642015-04-07 15:28:41 -070011296 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011297 shared_dpll = crtc_state->shared_dpll;
11298 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011299 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011300 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11301 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011302
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011303 /* Keep base drm_crtc_state intact, only clear our extended struct */
11304 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11305 memset(&crtc_state->base + 1, 0,
11306 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011307
Chandra Konduru663a3642015-04-07 15:28:41 -070011308 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011309 crtc_state->shared_dpll = shared_dpll;
11310 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011311 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011312 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11313 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011314}
11315
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011316static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011317intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011318 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011319{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011320 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011321 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011322 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011323 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011324 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011325 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011326 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011327
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011328 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011329
Daniel Vettere143a212013-07-04 12:01:15 +020011330 pipe_config->cpu_transcoder =
11331 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011332
Imre Deak2960bc92013-07-30 13:36:32 +030011333 /*
11334 * Sanitize sync polarity flags based on requested ones. If neither
11335 * positive or negative polarity is requested, treat this as meaning
11336 * negative polarity.
11337 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011338 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011339 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011340 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011341
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011342 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011343 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011344 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011345
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011346 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11347 pipe_config);
11348 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011349 goto fail;
11350
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011351 /*
11352 * Determine the real pipe dimensions. Note that stereo modes can
11353 * increase the actual pipe size due to the frame doubling and
11354 * insertion of additional space for blanks between the frame. This
11355 * is stored in the crtc timings. We use the requested mode to do this
11356 * computation to clearly distinguish it from the adjusted mode, which
11357 * can be changed by the connectors in the below retry loop.
11358 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011359 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011360 &pipe_config->pipe_src_w,
11361 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011362
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011363 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011364 if (connector_state->crtc != crtc)
11365 continue;
11366
11367 encoder = to_intel_encoder(connector_state->best_encoder);
11368
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011369 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11370 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11371 goto fail;
11372 }
11373
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011374 /*
11375 * Determine output_types before calling the .compute_config()
11376 * hooks so that the hooks can use this information safely.
11377 */
11378 pipe_config->output_types |= 1 << encoder->type;
11379 }
11380
Daniel Vettere29c22c2013-02-21 00:00:16 +010011381encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011382 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011383 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011384 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011385
Daniel Vetter135c81b2013-07-21 21:37:09 +020011386 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011387 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11388 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011389
Daniel Vetter7758a112012-07-08 19:40:39 +020011390 /* Pass our mode to the connectors and the CRTC to give them a chance to
11391 * adjust it according to limitations or connector properties, and also
11392 * a chance to reject the mode entirely.
11393 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011394 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011395 if (connector_state->crtc != crtc)
11396 continue;
11397
11398 encoder = to_intel_encoder(connector_state->best_encoder);
11399
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011400 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011401 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011402 goto fail;
11403 }
11404 }
11405
Daniel Vetterff9a6752013-06-01 17:16:21 +020011406 /* Set default port clock if not overwritten by the encoder. Needs to be
11407 * done afterwards in case the encoder adjusts the mode. */
11408 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011409 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011410 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011411
Daniel Vettera43f6e02013-06-07 23:10:32 +020011412 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011413 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011414 DRM_DEBUG_KMS("CRTC fixup failed\n");
11415 goto fail;
11416 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011417
11418 if (ret == RETRY) {
11419 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11420 ret = -EINVAL;
11421 goto fail;
11422 }
11423
11424 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11425 retry = false;
11426 goto encoder_retry;
11427 }
11428
Daniel Vettere8fa4272015-08-12 11:43:34 +020011429 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011430 * only enable it on 6bpc panels and when its not a compliance
11431 * test requesting 6bpc video pattern.
11432 */
11433 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11434 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011435 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011436 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011437
Daniel Vetter7758a112012-07-08 19:40:39 +020011438fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011439 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011440}
11441
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011442static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011443intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011444{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011445 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011446 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011447 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011448
Ville Syrjälä76688512014-01-10 11:28:06 +020011449 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011450 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11451 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011452
11453 /* Update hwmode for vblank functions */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011454 if (new_crtc_state->active)
11455 crtc->hwmode = new_crtc_state->adjusted_mode;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011456 else
11457 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011458
11459 /*
11460 * Update legacy state to satisfy fbc code. This can
11461 * be removed when fbc uses the atomic state.
11462 */
11463 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11464 struct drm_plane_state *plane_state = crtc->primary->state;
11465
11466 crtc->primary->fb = plane_state->fb;
11467 crtc->x = plane_state->src_x >> 16;
11468 crtc->y = plane_state->src_y >> 16;
11469 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011470 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011471}
11472
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011473static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011474{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011475 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011476
11477 if (clock1 == clock2)
11478 return true;
11479
11480 if (!clock1 || !clock2)
11481 return false;
11482
11483 diff = abs(clock1 - clock2);
11484
11485 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11486 return true;
11487
11488 return false;
11489}
11490
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011491static bool
11492intel_compare_m_n(unsigned int m, unsigned int n,
11493 unsigned int m2, unsigned int n2,
11494 bool exact)
11495{
11496 if (m == m2 && n == n2)
11497 return true;
11498
11499 if (exact || !m || !n || !m2 || !n2)
11500 return false;
11501
11502 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11503
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011504 if (n > n2) {
11505 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011506 m2 <<= 1;
11507 n2 <<= 1;
11508 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011509 } else if (n < n2) {
11510 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011511 m <<= 1;
11512 n <<= 1;
11513 }
11514 }
11515
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011516 if (n != n2)
11517 return false;
11518
11519 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011520}
11521
11522static bool
11523intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11524 struct intel_link_m_n *m2_n2,
11525 bool adjust)
11526{
11527 if (m_n->tu == m2_n2->tu &&
11528 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11529 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11530 intel_compare_m_n(m_n->link_m, m_n->link_n,
11531 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11532 if (adjust)
11533 *m2_n2 = *m_n;
11534
11535 return true;
11536 }
11537
11538 return false;
11539}
11540
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011541static void __printf(3, 4)
11542pipe_config_err(bool adjust, const char *name, const char *format, ...)
11543{
11544 char *level;
11545 unsigned int category;
11546 struct va_format vaf;
11547 va_list args;
11548
11549 if (adjust) {
11550 level = KERN_DEBUG;
11551 category = DRM_UT_KMS;
11552 } else {
11553 level = KERN_ERR;
11554 category = DRM_UT_NONE;
11555 }
11556
11557 va_start(args, format);
11558 vaf.fmt = format;
11559 vaf.va = &args;
11560
11561 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11562
11563 va_end(args);
11564}
11565
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011566static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011567intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011568 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011569 struct intel_crtc_state *pipe_config,
11570 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011571{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011572 bool ret = true;
11573
Daniel Vetter66e985c2013-06-05 13:34:20 +020011574#define PIPE_CONF_CHECK_X(name) \
11575 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011576 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011577 "(expected 0x%08x, found 0x%08x)\n", \
11578 current_config->name, \
11579 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011580 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011581 }
11582
Daniel Vetter08a24032013-04-19 11:25:34 +020011583#define PIPE_CONF_CHECK_I(name) \
11584 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011585 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011586 "(expected %i, found %i)\n", \
11587 current_config->name, \
11588 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011589 ret = false; \
11590 }
11591
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011592#define PIPE_CONF_CHECK_P(name) \
11593 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011594 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011595 "(expected %p, found %p)\n", \
11596 current_config->name, \
11597 pipe_config->name); \
11598 ret = false; \
11599 }
11600
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011601#define PIPE_CONF_CHECK_M_N(name) \
11602 if (!intel_compare_link_m_n(&current_config->name, \
11603 &pipe_config->name,\
11604 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011605 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011606 "(expected tu %i gmch %i/%i link %i/%i, " \
11607 "found tu %i, gmch %i/%i link %i/%i)\n", \
11608 current_config->name.tu, \
11609 current_config->name.gmch_m, \
11610 current_config->name.gmch_n, \
11611 current_config->name.link_m, \
11612 current_config->name.link_n, \
11613 pipe_config->name.tu, \
11614 pipe_config->name.gmch_m, \
11615 pipe_config->name.gmch_n, \
11616 pipe_config->name.link_m, \
11617 pipe_config->name.link_n); \
11618 ret = false; \
11619 }
11620
Daniel Vetter55c561a2016-03-30 11:34:36 +020011621/* This is required for BDW+ where there is only one set of registers for
11622 * switching between high and low RR.
11623 * This macro can be used whenever a comparison has to be made between one
11624 * hw state and multiple sw state variables.
11625 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011626#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11627 if (!intel_compare_link_m_n(&current_config->name, \
11628 &pipe_config->name, adjust) && \
11629 !intel_compare_link_m_n(&current_config->alt_name, \
11630 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011631 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011632 "(expected tu %i gmch %i/%i link %i/%i, " \
11633 "or tu %i gmch %i/%i link %i/%i, " \
11634 "found tu %i, gmch %i/%i link %i/%i)\n", \
11635 current_config->name.tu, \
11636 current_config->name.gmch_m, \
11637 current_config->name.gmch_n, \
11638 current_config->name.link_m, \
11639 current_config->name.link_n, \
11640 current_config->alt_name.tu, \
11641 current_config->alt_name.gmch_m, \
11642 current_config->alt_name.gmch_n, \
11643 current_config->alt_name.link_m, \
11644 current_config->alt_name.link_n, \
11645 pipe_config->name.tu, \
11646 pipe_config->name.gmch_m, \
11647 pipe_config->name.gmch_n, \
11648 pipe_config->name.link_m, \
11649 pipe_config->name.link_n); \
11650 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011651 }
11652
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011653#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11654 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011655 pipe_config_err(adjust, __stringify(name), \
11656 "(%x) (expected %i, found %i)\n", \
11657 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011658 current_config->name & (mask), \
11659 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011660 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011661 }
11662
Ville Syrjälä5e550652013-09-06 23:29:07 +030011663#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11664 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011665 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011666 "(expected %i, found %i)\n", \
11667 current_config->name, \
11668 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011669 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011670 }
11671
Daniel Vetterbb760062013-06-06 14:55:52 +020011672#define PIPE_CONF_QUIRK(quirk) \
11673 ((current_config->quirks | pipe_config->quirks) & (quirk))
11674
Daniel Vettereccb1402013-05-22 00:50:22 +020011675 PIPE_CONF_CHECK_I(cpu_transcoder);
11676
Daniel Vetter08a24032013-04-19 11:25:34 +020011677 PIPE_CONF_CHECK_I(has_pch_encoder);
11678 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011679 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011680
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011681 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011682 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011683
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011684 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011685 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011686
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011687 if (current_config->has_drrs)
11688 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11689 } else
11690 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011691
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011692 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011693
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011694 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11695 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11697 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11698 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11699 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011700
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011701 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11702 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11703 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11704 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11705 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11706 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011707
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011708 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011709 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011710 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011711 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011712 PIPE_CONF_CHECK_I(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011713
11714 PIPE_CONF_CHECK_I(hdmi_scrambling);
11715 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
Jesse Barnese43823e2014-11-05 14:26:08 -080011716 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011717
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011718 PIPE_CONF_CHECK_I(has_audio);
11719
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011720 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011721 DRM_MODE_FLAG_INTERLACE);
11722
Daniel Vetterbb760062013-06-06 14:55:52 +020011723 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011724 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011725 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011726 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011727 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011728 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011729 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011730 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011731 DRM_MODE_FLAG_NVSYNC);
11732 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011733
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011734 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011735 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011736 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011737 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011738 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011739
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011740 if (!adjust) {
11741 PIPE_CONF_CHECK_I(pipe_src_w);
11742 PIPE_CONF_CHECK_I(pipe_src_h);
11743
11744 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11745 if (current_config->pch_pfit.enabled) {
11746 PIPE_CONF_CHECK_X(pch_pfit.pos);
11747 PIPE_CONF_CHECK_X(pch_pfit.size);
11748 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011749
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011750 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011751 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011752 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011753
Jesse Barnese59150d2014-01-07 13:30:45 -080011754 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011755 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011756 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011757
Ville Syrjälä282740f2013-09-04 18:30:03 +030011758 PIPE_CONF_CHECK_I(double_wide);
11759
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011760 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011761 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011762 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011763 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11764 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011765 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011766 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011767 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11768 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11769 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011770
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011771 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11772 PIPE_CONF_CHECK_X(dsi_pll.div);
11773
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011774 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011775 PIPE_CONF_CHECK_I(pipe_bpp);
11776
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011777 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011778 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011779
Daniel Vetter66e985c2013-06-05 13:34:20 +020011780#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011781#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011782#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011783#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011784#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011785#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011786
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011787 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011788}
11789
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011790static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11791 const struct intel_crtc_state *pipe_config)
11792{
11793 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011794 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011795 &pipe_config->fdi_m_n);
11796 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11797
11798 /*
11799 * FDI already provided one idea for the dotclock.
11800 * Yell if the encoder disagrees.
11801 */
11802 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11803 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11804 fdi_dotclock, dotclock);
11805 }
11806}
11807
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011808static void verify_wm_state(struct drm_crtc *crtc,
11809 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011810{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011811 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011812 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011813 struct skl_pipe_wm hw_wm, *sw_wm;
11814 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11815 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11817 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011818 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011819
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011820 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011821 return;
11822
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011823 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011824 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011825
Damien Lespiau08db6652014-11-04 17:06:52 +000011826 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11827 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11828
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011829 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011830 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011831 hw_plane_wm = &hw_wm.planes[plane];
11832 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011833
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011834 /* Watermarks */
11835 for (level = 0; level <= max_level; level++) {
11836 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11837 &sw_plane_wm->wm[level]))
11838 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011839
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011840 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11841 pipe_name(pipe), plane + 1, level,
11842 sw_plane_wm->wm[level].plane_en,
11843 sw_plane_wm->wm[level].plane_res_b,
11844 sw_plane_wm->wm[level].plane_res_l,
11845 hw_plane_wm->wm[level].plane_en,
11846 hw_plane_wm->wm[level].plane_res_b,
11847 hw_plane_wm->wm[level].plane_res_l);
11848 }
11849
11850 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11851 &sw_plane_wm->trans_wm)) {
11852 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11853 pipe_name(pipe), plane + 1,
11854 sw_plane_wm->trans_wm.plane_en,
11855 sw_plane_wm->trans_wm.plane_res_b,
11856 sw_plane_wm->trans_wm.plane_res_l,
11857 hw_plane_wm->trans_wm.plane_en,
11858 hw_plane_wm->trans_wm.plane_res_b,
11859 hw_plane_wm->trans_wm.plane_res_l);
11860 }
11861
11862 /* DDB */
11863 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11864 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11865
11866 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011867 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011868 pipe_name(pipe), plane + 1,
11869 sw_ddb_entry->start, sw_ddb_entry->end,
11870 hw_ddb_entry->start, hw_ddb_entry->end);
11871 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011872 }
11873
Lyude27082492016-08-24 07:48:10 +020011874 /*
11875 * cursor
11876 * If the cursor plane isn't active, we may not have updated it's ddb
11877 * allocation. In that case since the ddb allocation will be updated
11878 * once the plane becomes visible, we can skip this check
11879 */
11880 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011881 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11882 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011883
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011884 /* Watermarks */
11885 for (level = 0; level <= max_level; level++) {
11886 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11887 &sw_plane_wm->wm[level]))
11888 continue;
11889
11890 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11891 pipe_name(pipe), level,
11892 sw_plane_wm->wm[level].plane_en,
11893 sw_plane_wm->wm[level].plane_res_b,
11894 sw_plane_wm->wm[level].plane_res_l,
11895 hw_plane_wm->wm[level].plane_en,
11896 hw_plane_wm->wm[level].plane_res_b,
11897 hw_plane_wm->wm[level].plane_res_l);
11898 }
11899
11900 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11901 &sw_plane_wm->trans_wm)) {
11902 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11903 pipe_name(pipe),
11904 sw_plane_wm->trans_wm.plane_en,
11905 sw_plane_wm->trans_wm.plane_res_b,
11906 sw_plane_wm->trans_wm.plane_res_l,
11907 hw_plane_wm->trans_wm.plane_en,
11908 hw_plane_wm->trans_wm.plane_res_b,
11909 hw_plane_wm->trans_wm.plane_res_l);
11910 }
11911
11912 /* DDB */
11913 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11914 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11915
11916 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011917 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011918 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011919 sw_ddb_entry->start, sw_ddb_entry->end,
11920 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011921 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011922 }
11923}
11924
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011925static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011926verify_connector_state(struct drm_device *dev,
11927 struct drm_atomic_state *state,
11928 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011929{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011930 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011931 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011932 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011933
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011934 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011935 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011936
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011937 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011938 continue;
11939
Daniel Vetter5a21b662016-05-24 17:13:53 +020011940 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011941
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011942 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011943 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011944 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011945}
11946
11947static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011948verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011949{
11950 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011951 struct drm_connector *connector;
11952 struct drm_connector_state *old_conn_state, *new_conn_state;
11953 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011954
Damien Lespiaub2784e12014-08-05 11:29:37 +010011955 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011956 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011957 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011958
11959 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11960 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011961 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011962
Daniel Vetter86b04262017-03-01 10:52:26 +010011963 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11964 new_conn_state, i) {
11965 if (old_conn_state->best_encoder == &encoder->base)
11966 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011967
Daniel Vetter86b04262017-03-01 10:52:26 +010011968 if (new_conn_state->best_encoder != &encoder->base)
11969 continue;
11970 found = enabled = true;
11971
11972 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011973 encoder->base.crtc,
11974 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011975 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011976
11977 if (!found)
11978 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011979
Rob Clarke2c719b2014-12-15 13:56:32 -050011980 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011981 "encoder's enabled state mismatch "
11982 "(expected %i, found %i)\n",
11983 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011984
11985 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011986 bool active;
11987
11988 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011989 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011990 "encoder detached but still enabled on pipe %c.\n",
11991 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011992 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011993 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011994}
11995
11996static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011997verify_crtc_state(struct drm_crtc *crtc,
11998 struct drm_crtc_state *old_crtc_state,
11999 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012000{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012001 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012002 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012003 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12005 struct intel_crtc_state *pipe_config, *sw_config;
12006 struct drm_atomic_state *old_state;
12007 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012008
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012009 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012010 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012011 pipe_config = to_intel_crtc_state(old_crtc_state);
12012 memset(pipe_config, 0, sizeof(*pipe_config));
12013 pipe_config->base.crtc = crtc;
12014 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012015
Ville Syrjälä78108b72016-05-27 20:59:19 +030012016 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012017
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012018 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012019
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012020 /* hw state is inconsistent with the pipe quirk */
12021 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12022 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12023 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012024
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012025 I915_STATE_WARN(new_crtc_state->active != active,
12026 "crtc active state doesn't match with hw state "
12027 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012028
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012029 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12030 "transitional active state does not match atomic hw state "
12031 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012032
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012033 for_each_encoder_on_crtc(dev, crtc, encoder) {
12034 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012035
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012036 active = encoder->get_hw_state(encoder, &pipe);
12037 I915_STATE_WARN(active != new_crtc_state->active,
12038 "[ENCODER:%i] active %i with crtc active %i\n",
12039 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012040
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012041 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12042 "Encoder connected to wrong pipe %c\n",
12043 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012044
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012045 if (active) {
12046 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012047 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012048 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012049 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012050
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012051 intel_crtc_compute_pixel_rate(pipe_config);
12052
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012053 if (!new_crtc_state->active)
12054 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012055
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012056 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012057
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012058 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012059 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012060 pipe_config, false)) {
12061 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12062 intel_dump_pipe_config(intel_crtc, pipe_config,
12063 "[hw state]");
12064 intel_dump_pipe_config(intel_crtc, sw_config,
12065 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012066 }
12067}
12068
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012069static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012070verify_single_dpll_state(struct drm_i915_private *dev_priv,
12071 struct intel_shared_dpll *pll,
12072 struct drm_crtc *crtc,
12073 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012074{
12075 struct intel_dpll_hw_state dpll_hw_state;
12076 unsigned crtc_mask;
12077 bool active;
12078
12079 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12080
12081 DRM_DEBUG_KMS("%s\n", pll->name);
12082
12083 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12084
12085 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12086 I915_STATE_WARN(!pll->on && pll->active_mask,
12087 "pll in active use but not on in sw tracking\n");
12088 I915_STATE_WARN(pll->on && !pll->active_mask,
12089 "pll is on but not used by any active crtc\n");
12090 I915_STATE_WARN(pll->on != active,
12091 "pll on state mismatch (expected %i, found %i)\n",
12092 pll->on, active);
12093 }
12094
12095 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012096 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012097 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012098 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012099
12100 return;
12101 }
12102
12103 crtc_mask = 1 << drm_crtc_index(crtc);
12104
12105 if (new_state->active)
12106 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12107 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12108 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12109 else
12110 I915_STATE_WARN(pll->active_mask & crtc_mask,
12111 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12112 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12113
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012114 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012115 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012116 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012117
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012118 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012119 &dpll_hw_state,
12120 sizeof(dpll_hw_state)),
12121 "pll hw state mismatch\n");
12122}
12123
12124static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012125verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12126 struct drm_crtc_state *old_crtc_state,
12127 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012128{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012129 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012130 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12131 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12132
12133 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012134 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012135
12136 if (old_state->shared_dpll &&
12137 old_state->shared_dpll != new_state->shared_dpll) {
12138 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12139 struct intel_shared_dpll *pll = old_state->shared_dpll;
12140
12141 I915_STATE_WARN(pll->active_mask & crtc_mask,
12142 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12143 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012144 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012145 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12146 pipe_name(drm_crtc_index(crtc)));
12147 }
12148}
12149
12150static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012151intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012152 struct drm_atomic_state *state,
12153 struct drm_crtc_state *old_state,
12154 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012155{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012156 if (!needs_modeset(new_state) &&
12157 !to_intel_crtc_state(new_state)->update_pipe)
12158 return;
12159
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012160 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012161 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012162 verify_crtc_state(crtc, old_state, new_state);
12163 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012164}
12165
12166static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012167verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012168{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012169 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012170 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012171
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012172 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012173 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012174}
Daniel Vetter53589012013-06-05 13:34:16 +020012175
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012176static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012177intel_modeset_verify_disabled(struct drm_device *dev,
12178 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012179{
Daniel Vetter86b04262017-03-01 10:52:26 +010012180 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012181 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012182 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012183}
12184
Ville Syrjälä80715b22014-05-15 20:23:23 +030012185static void update_scanline_offset(struct intel_crtc *crtc)
12186{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012187 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012188
12189 /*
12190 * The scanline counter increments at the leading edge of hsync.
12191 *
12192 * On most platforms it starts counting from vtotal-1 on the
12193 * first active line. That means the scanline counter value is
12194 * always one less than what we would expect. Ie. just after
12195 * start of vblank, which also occurs at start of hsync (on the
12196 * last active line), the scanline counter will read vblank_start-1.
12197 *
12198 * On gen2 the scanline counter starts counting from 1 instead
12199 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12200 * to keep the value positive), instead of adding one.
12201 *
12202 * On HSW+ the behaviour of the scanline counter depends on the output
12203 * type. For DP ports it behaves like most other platforms, but on HDMI
12204 * there's an extra 1 line difference. So we need to add two instead of
12205 * one to the value.
12206 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012207 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012208 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012209 int vtotal;
12210
Ville Syrjälä124abe02015-09-08 13:40:45 +030012211 vtotal = adjusted_mode->crtc_vtotal;
12212 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012213 vtotal /= 2;
12214
12215 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012216 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012217 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012218 crtc->scanline_offset = 2;
12219 } else
12220 crtc->scanline_offset = 1;
12221}
12222
Maarten Lankhorstad421372015-06-15 12:33:42 +020012223static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012224{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012225 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012226 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012227 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012228 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012229 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012230
12231 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012232 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012233
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012234 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012236 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012237 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012238
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012239 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012240 continue;
12241
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012242 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012243
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012244 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012245 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012246
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012247 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012248 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012249}
12250
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012251/*
12252 * This implements the workaround described in the "notes" section of the mode
12253 * set sequence documentation. When going from no pipes or single pipe to
12254 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12255 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12256 */
12257static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12258{
12259 struct drm_crtc_state *crtc_state;
12260 struct intel_crtc *intel_crtc;
12261 struct drm_crtc *crtc;
12262 struct intel_crtc_state *first_crtc_state = NULL;
12263 struct intel_crtc_state *other_crtc_state = NULL;
12264 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12265 int i;
12266
12267 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012268 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012269 intel_crtc = to_intel_crtc(crtc);
12270
12271 if (!crtc_state->active || !needs_modeset(crtc_state))
12272 continue;
12273
12274 if (first_crtc_state) {
12275 other_crtc_state = to_intel_crtc_state(crtc_state);
12276 break;
12277 } else {
12278 first_crtc_state = to_intel_crtc_state(crtc_state);
12279 first_pipe = intel_crtc->pipe;
12280 }
12281 }
12282
12283 /* No workaround needed? */
12284 if (!first_crtc_state)
12285 return 0;
12286
12287 /* w/a possibly needed, check how many crtc's are already enabled. */
12288 for_each_intel_crtc(state->dev, intel_crtc) {
12289 struct intel_crtc_state *pipe_config;
12290
12291 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12292 if (IS_ERR(pipe_config))
12293 return PTR_ERR(pipe_config);
12294
12295 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12296
12297 if (!pipe_config->base.active ||
12298 needs_modeset(&pipe_config->base))
12299 continue;
12300
12301 /* 2 or more enabled crtcs means no need for w/a */
12302 if (enabled_pipe != INVALID_PIPE)
12303 return 0;
12304
12305 enabled_pipe = intel_crtc->pipe;
12306 }
12307
12308 if (enabled_pipe != INVALID_PIPE)
12309 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12310 else if (other_crtc_state)
12311 other_crtc_state->hsw_workaround_pipe = first_pipe;
12312
12313 return 0;
12314}
12315
Ville Syrjälä8d965612016-11-14 18:35:10 +020012316static int intel_lock_all_pipes(struct drm_atomic_state *state)
12317{
12318 struct drm_crtc *crtc;
12319
12320 /* Add all pipes to the state */
12321 for_each_crtc(state->dev, crtc) {
12322 struct drm_crtc_state *crtc_state;
12323
12324 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12325 if (IS_ERR(crtc_state))
12326 return PTR_ERR(crtc_state);
12327 }
12328
12329 return 0;
12330}
12331
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012332static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12333{
12334 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012335
Ville Syrjälä8d965612016-11-14 18:35:10 +020012336 /*
12337 * Add all pipes to the state, and force
12338 * a modeset on all the active ones.
12339 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012340 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012341 struct drm_crtc_state *crtc_state;
12342 int ret;
12343
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012344 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12345 if (IS_ERR(crtc_state))
12346 return PTR_ERR(crtc_state);
12347
12348 if (!crtc_state->active || needs_modeset(crtc_state))
12349 continue;
12350
12351 crtc_state->mode_changed = true;
12352
12353 ret = drm_atomic_add_affected_connectors(state, crtc);
12354 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012355 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012356
12357 ret = drm_atomic_add_affected_planes(state, crtc);
12358 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012359 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012360 }
12361
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012362 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012363}
12364
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012365static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012366{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012367 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012368 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012369 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012370 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012371 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012372
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012373 if (!check_digital_port_conflicts(state)) {
12374 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12375 return -EINVAL;
12376 }
12377
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012378 intel_state->modeset = true;
12379 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012380 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12381 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012382
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012383 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12384 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012385 intel_state->active_crtcs |= 1 << i;
12386 else
12387 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012388
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012389 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012390 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012391 }
12392
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012393 /*
12394 * See if the config requires any additional preparation, e.g.
12395 * to adjust global state with pipes off. We need to do this
12396 * here so we can get the modeset_pipe updated config for the new
12397 * mode set on this crtc. For other crtcs we need to use the
12398 * adjusted_mode bits in the crtc directly.
12399 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012400 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012401 ret = dev_priv->display.modeset_calc_cdclk(state);
12402 if (ret < 0)
12403 return ret;
12404
Ville Syrjälä8d965612016-11-14 18:35:10 +020012405 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012406 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012407 * holding all the crtc locks, even if we don't end up
12408 * touching the hardware
12409 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012410 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12411 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012412 ret = intel_lock_all_pipes(state);
12413 if (ret < 0)
12414 return ret;
12415 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012416
Ville Syrjälä8d965612016-11-14 18:35:10 +020012417 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012418 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12419 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012420 ret = intel_modeset_all_pipes(state);
12421 if (ret < 0)
12422 return ret;
12423 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012424
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012425 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12426 intel_state->cdclk.logical.cdclk,
12427 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012428 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012429 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012430 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012431
Maarten Lankhorstad421372015-06-15 12:33:42 +020012432 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012433
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012434 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012435 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012436
Maarten Lankhorstad421372015-06-15 12:33:42 +020012437 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012438}
12439
Matt Roperaa363132015-09-24 15:53:18 -070012440/*
12441 * Handle calculation of various watermark data at the end of the atomic check
12442 * phase. The code here should be run after the per-crtc and per-plane 'check'
12443 * handlers to ensure that all derived state has been updated.
12444 */
Matt Roper55994c22016-05-12 07:06:08 -070012445static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012446{
12447 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012448 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012449
12450 /* Is there platform-specific watermark information to calculate? */
12451 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012452 return dev_priv->display.compute_global_watermarks(state);
12453
12454 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012455}
12456
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012457/**
12458 * intel_atomic_check - validate state object
12459 * @dev: drm device
12460 * @state: state to validate
12461 */
12462static int intel_atomic_check(struct drm_device *dev,
12463 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012464{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012465 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012466 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012467 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012468 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012469 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012470 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012471
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012472 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012473 if (ret)
12474 return ret;
12475
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012476 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012477 struct intel_crtc_state *pipe_config =
12478 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012479
12480 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012481 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012482 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012483
Daniel Vetter26495482015-07-15 14:15:52 +020012484 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012485 continue;
12486
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012487 if (!crtc_state->enable) {
12488 any_ms = true;
12489 continue;
12490 }
12491
Daniel Vetter26495482015-07-15 14:15:52 +020012492 /* FIXME: For only active_changed we shouldn't need to do any
12493 * state recomputation at all. */
12494
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012495 ret = drm_atomic_add_affected_connectors(state, crtc);
12496 if (ret)
12497 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012498
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012499 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012500 if (ret) {
12501 intel_dump_pipe_config(to_intel_crtc(crtc),
12502 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012503 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012504 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012505
Jani Nikula73831232015-11-19 10:26:30 +020012506 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012507 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012508 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012509 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012510 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012511 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012512 }
12513
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012514 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012515 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012516
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012517 ret = drm_atomic_add_affected_planes(state, crtc);
12518 if (ret)
12519 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012520
Daniel Vetter26495482015-07-15 14:15:52 +020012521 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12522 needs_modeset(crtc_state) ?
12523 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012524 }
12525
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012526 if (any_ms) {
12527 ret = intel_modeset_checks(state);
12528
12529 if (ret)
12530 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012531 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012532 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012533 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012534
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012535 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012536 if (ret)
12537 return ret;
12538
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012539 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012540 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012541}
12542
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012543static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012544 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012545{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012546 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012547 struct drm_crtc_state *crtc_state;
12548 struct drm_crtc *crtc;
12549 int i, ret;
12550
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012551 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012552 if (state->legacy_cursor_update)
12553 continue;
12554
12555 ret = intel_crtc_wait_for_pending_flips(crtc);
12556 if (ret)
12557 return ret;
12558
12559 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12560 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012561 }
12562
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012563 ret = mutex_lock_interruptible(&dev->struct_mutex);
12564 if (ret)
12565 return ret;
12566
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012567 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012568 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012569
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012570 return ret;
12571}
12572
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012573u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12574{
12575 struct drm_device *dev = crtc->base.dev;
12576
12577 if (!dev->max_vblank_count)
12578 return drm_accurate_vblank_count(&crtc->base);
12579
12580 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12581}
12582
Daniel Vetter5a21b662016-05-24 17:13:53 +020012583static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12584 struct drm_i915_private *dev_priv,
12585 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012586{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012587 unsigned last_vblank_count[I915_MAX_PIPES];
12588 enum pipe pipe;
12589 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012590
Daniel Vetter5a21b662016-05-24 17:13:53 +020012591 if (!crtc_mask)
12592 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012593
Daniel Vetter5a21b662016-05-24 17:13:53 +020012594 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012595 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12596 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012597
Daniel Vetter5a21b662016-05-24 17:13:53 +020012598 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012599 continue;
12600
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012601 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012602 if (WARN_ON(ret != 0)) {
12603 crtc_mask &= ~(1 << pipe);
12604 continue;
12605 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012606
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012607 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012608 }
12609
12610 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012611 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12612 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012613 long lret;
12614
12615 if (!((1 << pipe) & crtc_mask))
12616 continue;
12617
12618 lret = wait_event_timeout(dev->vblank[pipe].queue,
12619 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012620 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012621 msecs_to_jiffies(50));
12622
12623 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12624
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012625 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012626 }
12627}
12628
Daniel Vetter5a21b662016-05-24 17:13:53 +020012629static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012630{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012631 /* fb updated, need to unpin old fb */
12632 if (crtc_state->fb_changed)
12633 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012634
Daniel Vetter5a21b662016-05-24 17:13:53 +020012635 /* wm changes, need vblank before final wm's */
12636 if (crtc_state->update_wm_post)
12637 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012638
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012639 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012640 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012641
Daniel Vetter5a21b662016-05-24 17:13:53 +020012642 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012643}
12644
Lyude896e5bb2016-08-24 07:48:09 +020012645static void intel_update_crtc(struct drm_crtc *crtc,
12646 struct drm_atomic_state *state,
12647 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012648 struct drm_crtc_state *new_crtc_state,
Lyude896e5bb2016-08-24 07:48:09 +020012649 unsigned int *crtc_vblank_mask)
12650{
12651 struct drm_device *dev = crtc->dev;
12652 struct drm_i915_private *dev_priv = to_i915(dev);
12653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012654 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12655 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012656
12657 if (modeset) {
12658 update_scanline_offset(intel_crtc);
12659 dev_priv->display.crtc_enable(pipe_config, state);
12660 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012661 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12662 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012663 }
12664
12665 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12666 intel_fbc_enable(
12667 intel_crtc, pipe_config,
12668 to_intel_plane_state(crtc->primary->state));
12669 }
12670
12671 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12672
12673 if (needs_vblank_wait(pipe_config))
12674 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12675}
12676
12677static void intel_update_crtcs(struct drm_atomic_state *state,
12678 unsigned int *crtc_vblank_mask)
12679{
12680 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012681 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012682 int i;
12683
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012684 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12685 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012686 continue;
12687
12688 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012689 new_crtc_state, crtc_vblank_mask);
Lyude896e5bb2016-08-24 07:48:09 +020012690 }
12691}
12692
Lyude27082492016-08-24 07:48:10 +020012693static void skl_update_crtcs(struct drm_atomic_state *state,
12694 unsigned int *crtc_vblank_mask)
12695{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012696 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012697 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12698 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012699 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012700 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012701 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012702 unsigned int updated = 0;
12703 bool progress;
12704 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012705 int i;
12706
12707 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12708
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012709 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012710 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012711 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012712 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012713
12714 /*
12715 * Whenever the number of active pipes changes, we need to make sure we
12716 * update the pipes in the right order so that their ddb allocations
12717 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12718 * cause pipe underruns and other bad stuff.
12719 */
12720 do {
Lyude27082492016-08-24 07:48:10 +020012721 progress = false;
12722
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012723 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012724 bool vbl_wait = false;
12725 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012726
12727 intel_crtc = to_intel_crtc(crtc);
12728 cstate = to_intel_crtc_state(crtc->state);
12729 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012730
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012731 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012732 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012733
12734 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012735 continue;
12736
12737 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012738 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012739
12740 /*
12741 * If this is an already active pipe, it's DDB changed,
12742 * and this isn't the last pipe that needs updating
12743 * then we need to wait for a vblank to pass for the
12744 * new ddb allocation to take effect.
12745 */
Lyudece0ba282016-09-15 10:46:35 -040012746 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012747 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012748 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012749 intel_state->wm_results.dirty_pipes != updated)
12750 vbl_wait = true;
12751
12752 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012753 new_crtc_state, crtc_vblank_mask);
Lyude27082492016-08-24 07:48:10 +020012754
12755 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012756 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012757
12758 progress = true;
12759 }
12760 } while (progress);
12761}
12762
Chris Wilsonba318c62017-02-02 20:47:41 +000012763static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12764{
12765 struct intel_atomic_state *state, *next;
12766 struct llist_node *freed;
12767
12768 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12769 llist_for_each_entry_safe(state, next, freed, freed)
12770 drm_atomic_state_put(&state->base);
12771}
12772
12773static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12774{
12775 struct drm_i915_private *dev_priv =
12776 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12777
12778 intel_atomic_helper_free_state(dev_priv);
12779}
12780
Daniel Vetter94f05022016-06-14 18:01:00 +020012781static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012782{
Daniel Vetter94f05022016-06-14 18:01:00 +020012783 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012784 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012785 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012786 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012787 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012788 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012789 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012790 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012791 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012792 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012793
Daniel Vetterea0000f2016-06-13 16:13:46 +020012794 drm_atomic_helper_wait_for_dependencies(state);
12795
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012796 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012797 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012798
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012799 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12801
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012802 if (needs_modeset(new_crtc_state) ||
12803 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012804 hw_check = true;
12805
12806 put_domains[to_intel_crtc(crtc)->pipe] =
12807 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012808 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012809 }
12810
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012811 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012812 continue;
12813
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012814 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12815 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012816
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012817 if (old_crtc_state->active) {
12818 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012819 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012820 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012821 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012822 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012823
12824 /*
12825 * Underruns don't always raise
12826 * interrupts, so check manually.
12827 */
12828 intel_check_cpu_fifo_underruns(dev_priv);
12829 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012830
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012831 if (!crtc->state->active) {
12832 /*
12833 * Make sure we don't call initial_watermarks
12834 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012835 *
12836 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012837 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012838 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012839 dev_priv->display.initial_watermarks(intel_state,
12840 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012841 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012842 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012843 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012844
Daniel Vetterea9d7582012-07-10 10:42:52 +020012845 /* Only after disabling all output pipelines that will be changed can we
12846 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012847 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012848
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012849 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012850 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012851
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012852 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012853
Lyude656d1b82016-08-17 15:55:54 -040012854 /*
12855 * SKL workaround: bspec recommends we disable the SAGV when we
12856 * have more then one pipe enabled
12857 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012858 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012859 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012860
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012861 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012862 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012863
Lyude896e5bb2016-08-24 07:48:09 +020012864 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012865 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12866 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012867
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012868 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012869 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012870 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012871 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012872 spin_unlock_irq(&dev->event_lock);
12873
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012874 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012875 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012876 }
12877
Lyude896e5bb2016-08-24 07:48:09 +020012878 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12879 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12880
Daniel Vetter94f05022016-06-14 18:01:00 +020012881 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12882 * already, but still need the state for the delayed optimization. To
12883 * fix this:
12884 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12885 * - schedule that vblank worker _before_ calling hw_done
12886 * - at the start of commit_tail, cancel it _synchrously
12887 * - switch over to the vblank wait helper in the core after that since
12888 * we don't need out special handling any more.
12889 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020012890 if (!state->legacy_cursor_update)
12891 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12892
12893 /*
12894 * Now that the vblank has passed, we can go ahead and program the
12895 * optimal watermarks on platforms that need two-step watermark
12896 * programming.
12897 *
12898 * TODO: Move this (and other cleanup) to an async worker eventually.
12899 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012900 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12901 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012902
12903 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012904 dev_priv->display.optimize_watermarks(intel_state,
12905 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012906 }
12907
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012908 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012909 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12910
12911 if (put_domains[i])
12912 modeset_put_power_domains(dev_priv, put_domains[i]);
12913
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012914 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012915 }
12916
Paulo Zanoni56feca92016-09-22 18:00:28 -030012917 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012918 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012919
Daniel Vetter94f05022016-06-14 18:01:00 +020012920 drm_atomic_helper_commit_hw_done(state);
12921
Daniel Vetter5a21b662016-05-24 17:13:53 +020012922 if (intel_state->modeset)
12923 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
12924
12925 mutex_lock(&dev->struct_mutex);
12926 drm_atomic_helper_cleanup_planes(dev, state);
12927 mutex_unlock(&dev->struct_mutex);
12928
Daniel Vetterea0000f2016-06-13 16:13:46 +020012929 drm_atomic_helper_commit_cleanup_done(state);
12930
Chris Wilson08536952016-10-14 13:18:18 +010012931 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012932
Mika Kuoppala75714942015-12-16 09:26:48 +020012933 /* As one of the primary mmio accessors, KMS has a high likelihood
12934 * of triggering bugs in unclaimed access. After we finish
12935 * modesetting, see if an error has been flagged, and if so
12936 * enable debugging for the next modeset - and hope we catch
12937 * the culprit.
12938 *
12939 * XXX note that we assume display power is on at this point.
12940 * This might hold true now but we need to add pm helper to check
12941 * unclaimed only when the hardware is on, as atomic commits
12942 * can happen also when the device is completely off.
12943 */
12944 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000012945
12946 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012947}
12948
12949static void intel_atomic_commit_work(struct work_struct *work)
12950{
Chris Wilsonc004a902016-10-28 13:58:45 +010012951 struct drm_atomic_state *state =
12952 container_of(work, struct drm_atomic_state, commit_work);
12953
Daniel Vetter94f05022016-06-14 18:01:00 +020012954 intel_atomic_commit_tail(state);
12955}
12956
Chris Wilsonc004a902016-10-28 13:58:45 +010012957static int __i915_sw_fence_call
12958intel_atomic_commit_ready(struct i915_sw_fence *fence,
12959 enum i915_sw_fence_notify notify)
12960{
12961 struct intel_atomic_state *state =
12962 container_of(fence, struct intel_atomic_state, commit_ready);
12963
12964 switch (notify) {
12965 case FENCE_COMPLETE:
12966 if (state->base.commit_work.func)
12967 queue_work(system_unbound_wq, &state->base.commit_work);
12968 break;
12969
12970 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012971 {
12972 struct intel_atomic_helper *helper =
12973 &to_i915(state->base.dev)->atomic_helper;
12974
12975 if (llist_add(&state->freed, &helper->free_list))
12976 schedule_work(&helper->free_work);
12977 break;
12978 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012979 }
12980
12981 return NOTIFY_DONE;
12982}
12983
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012984static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12985{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012986 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012987 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012988 int i;
12989
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012990 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012991 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012992 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012993 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012994}
12995
Daniel Vetter94f05022016-06-14 18:01:00 +020012996/**
12997 * intel_atomic_commit - commit validated state object
12998 * @dev: DRM device
12999 * @state: the top-level driver state object
13000 * @nonblock: nonblocking commit
13001 *
13002 * This function commits a top-level state object that has been validated
13003 * with drm_atomic_helper_check().
13004 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013005 * RETURNS
13006 * Zero for success or -errno.
13007 */
13008static int intel_atomic_commit(struct drm_device *dev,
13009 struct drm_atomic_state *state,
13010 bool nonblock)
13011{
13012 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013013 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013014 int ret = 0;
13015
Daniel Vetter94f05022016-06-14 18:01:00 +020013016 ret = drm_atomic_helper_setup_commit(state, nonblock);
13017 if (ret)
13018 return ret;
13019
Chris Wilsonc004a902016-10-28 13:58:45 +010013020 drm_atomic_state_get(state);
13021 i915_sw_fence_init(&intel_state->commit_ready,
13022 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013023
Chris Wilsond07f0e52016-10-28 13:58:44 +010013024 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013025 if (ret) {
13026 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013027 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013028 return ret;
13029 }
13030
Ville Syrjälä440df932017-03-29 17:21:23 +030013031 /*
13032 * The intel_legacy_cursor_update() fast path takes care
13033 * of avoiding the vblank waits for simple cursor
13034 * movement and flips. For cursor on/off and size changes,
13035 * we want to perform the vblank waits so that watermark
13036 * updates happen during the correct frames. Gen9+ have
13037 * double buffered watermarks and so shouldn't need this.
13038 *
13039 * Do this after drm_atomic_helper_setup_commit() and
13040 * intel_atomic_prepare_commit() because we still want
13041 * to skip the flip and fb cleanup waits. Although that
13042 * does risk yanking the mapping from under the display
13043 * engine.
13044 *
13045 * FIXME doing watermarks and fb cleanup from a vblank worker
13046 * (assuming we had any) would solve these problems.
13047 */
13048 if (INTEL_GEN(dev_priv) < 9)
13049 state->legacy_cursor_update = false;
13050
Daniel Vetter94f05022016-06-14 18:01:00 +020013051 drm_atomic_helper_swap_state(state, true);
13052 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013053 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013054 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013055
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013056 if (intel_state->modeset) {
13057 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13058 sizeof(intel_state->min_pixclk));
13059 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013060 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13061 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013062 }
13063
Chris Wilson08536952016-10-14 13:18:18 +010013064 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013065 INIT_WORK(&state->commit_work,
13066 nonblock ? intel_atomic_commit_work : NULL);
13067
13068 i915_sw_fence_commit(&intel_state->commit_ready);
13069 if (!nonblock) {
13070 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013071 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013072 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013073
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013074 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013075}
13076
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013077void intel_crtc_restore_mode(struct drm_crtc *crtc)
13078{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013079 struct drm_device *dev = crtc->dev;
13080 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013081 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013082 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013083
13084 state = drm_atomic_state_alloc(dev);
13085 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013086 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13087 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013088 return;
13089 }
13090
Daniel Vetterb260ac32017-04-03 10:32:52 +020013091 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013092
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013093retry:
13094 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13095 ret = PTR_ERR_OR_ZERO(crtc_state);
13096 if (!ret) {
13097 if (!crtc_state->active)
13098 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013099
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013100 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013101 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013102 }
13103
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013104 if (ret == -EDEADLK) {
13105 drm_atomic_state_clear(state);
13106 drm_modeset_backoff(state->acquire_ctx);
13107 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013108 }
13109
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013110out:
Chris Wilson08536952016-10-14 13:18:18 +010013111 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013112}
13113
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013114static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020013115 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013116 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013117 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013118 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013119 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013120 .atomic_duplicate_state = intel_crtc_duplicate_state,
13121 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013122 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013123};
13124
Matt Roper6beb8c232014-12-01 15:40:14 -080013125/**
13126 * intel_prepare_plane_fb - Prepare fb for usage on plane
13127 * @plane: drm plane to prepare for
13128 * @fb: framebuffer to prepare for presentation
13129 *
13130 * Prepares a framebuffer for usage on a display plane. Generally this
13131 * involves pinning the underlying object and updating the frontbuffer tracking
13132 * bits. Some older platforms need special physical address handling for
13133 * cursor planes.
13134 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013135 * Must be called with struct_mutex held.
13136 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013137 * Returns 0 on success, negative error code on failure.
13138 */
13139int
13140intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013141 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013142{
Chris Wilsonc004a902016-10-28 13:58:45 +010013143 struct intel_atomic_state *intel_state =
13144 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013145 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013146 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013147 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013148 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013149 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013150
Chris Wilson57822dc2017-02-22 11:40:48 +000013151 if (obj) {
13152 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13153 INTEL_INFO(dev_priv)->cursor_needs_physical) {
13154 const int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13155
13156 ret = i915_gem_object_attach_phys(obj, align);
13157 if (ret) {
13158 DRM_DEBUG_KMS("failed to attach phys object\n");
13159 return ret;
13160 }
13161 } else {
13162 struct i915_vma *vma;
13163
13164 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13165 if (IS_ERR(vma)) {
13166 DRM_DEBUG_KMS("failed to pin object\n");
13167 return PTR_ERR(vma);
13168 }
13169
13170 to_intel_plane_state(new_state)->vma = vma;
13171 }
13172 }
13173
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013174 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013175 return 0;
13176
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013177 if (old_obj) {
13178 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013179 drm_atomic_get_existing_crtc_state(new_state->state,
13180 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013181
13182 /* Big Hammer, we also need to ensure that any pending
13183 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13184 * current scanout is retired before unpinning the old
13185 * framebuffer. Note that we rely on userspace rendering
13186 * into the buffer attached to the pipe they are waiting
13187 * on. If not, userspace generates a GPU hang with IPEHR
13188 * point to the MI_WAIT_FOR_EVENT.
13189 *
13190 * This should only fail upon a hung GPU, in which case we
13191 * can safely continue.
13192 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013193 if (needs_modeset(crtc_state)) {
13194 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13195 old_obj->resv, NULL,
13196 false, 0,
13197 GFP_KERNEL);
13198 if (ret < 0)
13199 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013200 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013201 }
13202
Chris Wilsonc004a902016-10-28 13:58:45 +010013203 if (new_state->fence) { /* explicit fencing */
13204 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13205 new_state->fence,
13206 I915_FENCE_TIMEOUT,
13207 GFP_KERNEL);
13208 if (ret < 0)
13209 return ret;
13210 }
13211
Chris Wilsonc37efb92016-06-17 08:28:47 +010013212 if (!obj)
13213 return 0;
13214
Chris Wilsonc004a902016-10-28 13:58:45 +010013215 if (!new_state->fence) { /* implicit fencing */
13216 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13217 obj->resv, NULL,
13218 false, I915_FENCE_TIMEOUT,
13219 GFP_KERNEL);
13220 if (ret < 0)
13221 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013222
13223 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013224 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013225
Chris Wilsond07f0e52016-10-28 13:58:44 +010013226 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013227}
13228
Matt Roper38f3ce32014-12-02 07:45:25 -080013229/**
13230 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13231 * @plane: drm plane to clean up for
13232 * @fb: old framebuffer that was on plane
13233 *
13234 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013235 *
13236 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013237 */
13238void
13239intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013240 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013241{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013242 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013243
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013244 /* Should only be called after a successful intel_prepare_plane_fb()! */
13245 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13246 if (vma)
13247 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013248}
13249
Chandra Konduru6156a452015-04-27 13:48:39 -070013250int
13251skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13252{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013253 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070013254 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013255 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013256
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013257 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013258 return DRM_PLANE_HELPER_NO_SCALING;
13259
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013260 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013261
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013262 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13263 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13264
13265 if (IS_GEMINILAKE(dev_priv))
13266 max_dotclk *= 2;
13267
13268 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013269 return DRM_PLANE_HELPER_NO_SCALING;
13270
13271 /*
13272 * skl max scale is lower of:
13273 * close to 3 but not 3, -1 is for that purpose
13274 * or
13275 * cdclk/crtc_clock
13276 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013277 max_scale = min((1 << 16) * 3 - 1,
13278 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070013279
13280 return max_scale;
13281}
13282
Matt Roper465c1202014-05-29 08:06:54 -070013283static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013284intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013285 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013286 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013287{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013288 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013289 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013290 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013291 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13292 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013293 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013294
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013295 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013296 /* use scaler when colorkey is not required */
13297 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13298 min_scale = 1;
13299 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13300 }
Sonika Jindald8106362015-04-10 14:37:28 +053013301 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013302 }
Sonika Jindald8106362015-04-10 14:37:28 +053013303
Daniel Vettercc926382016-08-15 10:41:47 +020013304 ret = drm_plane_helper_check_state(&state->base,
13305 &state->clip,
13306 min_scale, max_scale,
13307 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013308 if (ret)
13309 return ret;
13310
Daniel Vettercc926382016-08-15 10:41:47 +020013311 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013312 return 0;
13313
13314 if (INTEL_GEN(dev_priv) >= 9) {
13315 ret = skl_check_plane_surface(state);
13316 if (ret)
13317 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013318
13319 state->ctl = skl_plane_ctl(crtc_state, state);
13320 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020013321 ret = i9xx_check_plane_surface(state);
13322 if (ret)
13323 return ret;
13324
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013325 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013326 }
13327
13328 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013329}
13330
Daniel Vetter5a21b662016-05-24 17:13:53 +020013331static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13332 struct drm_crtc_state *old_crtc_state)
13333{
13334 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013335 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013337 struct intel_crtc_state *intel_cstate =
13338 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013339 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013340 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013341 struct intel_atomic_state *old_intel_state =
13342 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013343 bool modeset = needs_modeset(crtc->state);
13344
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013345 if (!modeset &&
13346 (intel_cstate->base.color_mgmt_changed ||
13347 intel_cstate->update_pipe)) {
13348 intel_color_set_csc(crtc->state);
13349 intel_color_load_luts(crtc->state);
13350 }
13351
Daniel Vetter5a21b662016-05-24 17:13:53 +020013352 /* Perform vblank evasion around commit operation */
13353 intel_pipe_update_start(intel_crtc);
13354
13355 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013356 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013357
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013358 if (intel_cstate->update_pipe)
13359 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13360 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013361 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013362
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013363out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013364 if (dev_priv->display.atomic_update_watermarks)
13365 dev_priv->display.atomic_update_watermarks(old_intel_state,
13366 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013367}
13368
13369static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13370 struct drm_crtc_state *old_crtc_state)
13371{
13372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13373
13374 intel_pipe_update_end(intel_crtc, NULL);
13375}
13376
Matt Ropercf4c7c12014-12-04 10:27:42 -080013377/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013378 * intel_plane_destroy - destroy a plane
13379 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013380 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013381 * Common destruction function for all types of planes (primary, cursor,
13382 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013383 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013384void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013385{
Matt Roper465c1202014-05-29 08:06:54 -070013386 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013387 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013388}
13389
Matt Roper65a3fea2015-01-21 16:35:42 -080013390const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013391 .update_plane = drm_atomic_helper_update_plane,
13392 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013393 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013394 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013395 .atomic_get_property = intel_plane_atomic_get_property,
13396 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013397 .atomic_duplicate_state = intel_plane_duplicate_state,
13398 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013399};
13400
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013401static int
13402intel_legacy_cursor_update(struct drm_plane *plane,
13403 struct drm_crtc *crtc,
13404 struct drm_framebuffer *fb,
13405 int crtc_x, int crtc_y,
13406 unsigned int crtc_w, unsigned int crtc_h,
13407 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013408 uint32_t src_w, uint32_t src_h,
13409 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013410{
13411 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13412 int ret;
13413 struct drm_plane_state *old_plane_state, *new_plane_state;
13414 struct intel_plane *intel_plane = to_intel_plane(plane);
13415 struct drm_framebuffer *old_fb;
13416 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013417 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013418
13419 /*
13420 * When crtc is inactive or there is a modeset pending,
13421 * wait for it to complete in the slowpath
13422 */
13423 if (!crtc_state->active || needs_modeset(crtc_state) ||
13424 to_intel_crtc_state(crtc_state)->update_pipe)
13425 goto slow;
13426
13427 old_plane_state = plane->state;
13428
13429 /*
13430 * If any parameters change that may affect watermarks,
13431 * take the slowpath. Only changing fb or position should be
13432 * in the fastpath.
13433 */
13434 if (old_plane_state->crtc != crtc ||
13435 old_plane_state->src_w != src_w ||
13436 old_plane_state->src_h != src_h ||
13437 old_plane_state->crtc_w != crtc_w ||
13438 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013439 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013440 goto slow;
13441
13442 new_plane_state = intel_plane_duplicate_state(plane);
13443 if (!new_plane_state)
13444 return -ENOMEM;
13445
13446 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13447
13448 new_plane_state->src_x = src_x;
13449 new_plane_state->src_y = src_y;
13450 new_plane_state->src_w = src_w;
13451 new_plane_state->src_h = src_h;
13452 new_plane_state->crtc_x = crtc_x;
13453 new_plane_state->crtc_y = crtc_y;
13454 new_plane_state->crtc_w = crtc_w;
13455 new_plane_state->crtc_h = crtc_h;
13456
13457 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13458 to_intel_plane_state(new_plane_state));
13459 if (ret)
13460 goto out_free;
13461
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013462 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13463 if (ret)
13464 goto out_free;
13465
13466 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13467 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13468
13469 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13470 if (ret) {
13471 DRM_DEBUG_KMS("failed to attach phys object\n");
13472 goto out_unlock;
13473 }
13474 } else {
13475 struct i915_vma *vma;
13476
13477 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13478 if (IS_ERR(vma)) {
13479 DRM_DEBUG_KMS("failed to pin object\n");
13480
13481 ret = PTR_ERR(vma);
13482 goto out_unlock;
13483 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013484
13485 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013486 }
13487
13488 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013489 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013490
13491 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13492 intel_plane->frontbuffer_bit);
13493
13494 /* Swap plane state */
13495 new_plane_state->fence = old_plane_state->fence;
13496 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13497 new_plane_state->fence = NULL;
13498 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013499 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013500
Ville Syrjälä72259532017-03-02 19:15:05 +020013501 if (plane->state->visible) {
13502 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013503 intel_plane->update_plane(plane,
13504 to_intel_crtc_state(crtc->state),
13505 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013506 } else {
13507 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013508 intel_plane->disable_plane(plane, crtc);
Ville Syrjälä72259532017-03-02 19:15:05 +020013509 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013510
13511 intel_cleanup_plane_fb(plane, new_plane_state);
13512
13513out_unlock:
13514 mutex_unlock(&dev_priv->drm.struct_mutex);
13515out_free:
13516 intel_plane_destroy_state(plane, new_plane_state);
13517 return ret;
13518
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013519slow:
13520 return drm_atomic_helper_update_plane(plane, crtc, fb,
13521 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013522 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013523}
13524
13525static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13526 .update_plane = intel_legacy_cursor_update,
13527 .disable_plane = drm_atomic_helper_disable_plane,
13528 .destroy = intel_plane_destroy,
13529 .set_property = drm_atomic_helper_plane_set_property,
13530 .atomic_get_property = intel_plane_atomic_get_property,
13531 .atomic_set_property = intel_plane_atomic_set_property,
13532 .atomic_duplicate_state = intel_plane_duplicate_state,
13533 .atomic_destroy_state = intel_plane_destroy_state,
13534};
13535
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013536static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013537intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013538{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013539 struct intel_plane *primary = NULL;
13540 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013541 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013542 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013543 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013544 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013545
13546 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013547 if (!primary) {
13548 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013549 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013550 }
Matt Roper465c1202014-05-29 08:06:54 -070013551
Matt Roper8e7d6882015-01-21 16:35:41 -080013552 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013553 if (!state) {
13554 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013555 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013556 }
13557
Matt Roper8e7d6882015-01-21 16:35:41 -080013558 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013559
Matt Roper465c1202014-05-29 08:06:54 -070013560 primary->can_scale = false;
13561 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013562 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013563 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013564 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013565 }
Matt Roper465c1202014-05-29 08:06:54 -070013566 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013567 /*
13568 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13569 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13570 */
13571 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13572 primary->plane = (enum plane) !pipe;
13573 else
13574 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013575 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013576 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013577 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013578
Ville Syrjälä580503c2016-10-31 22:37:00 +020013579 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013580 intel_primary_formats = skl_primary_formats;
13581 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013582
13583 primary->update_plane = skylake_update_primary_plane;
13584 primary->disable_plane = skylake_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013585 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013586 intel_primary_formats = i965_primary_formats;
13587 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013588
13589 primary->update_plane = i9xx_update_primary_plane;
13590 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013591 } else {
13592 intel_primary_formats = i8xx_primary_formats;
13593 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013594
13595 primary->update_plane = i9xx_update_primary_plane;
13596 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013597 }
13598
Ville Syrjälä580503c2016-10-31 22:37:00 +020013599 if (INTEL_GEN(dev_priv) >= 9)
13600 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13601 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013602 intel_primary_formats, num_formats,
13603 DRM_PLANE_TYPE_PRIMARY,
13604 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013605 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013606 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13607 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013608 intel_primary_formats, num_formats,
13609 DRM_PLANE_TYPE_PRIMARY,
13610 "primary %c", pipe_name(pipe));
13611 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013612 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13613 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013614 intel_primary_formats, num_formats,
13615 DRM_PLANE_TYPE_PRIMARY,
13616 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013617 if (ret)
13618 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013619
Dave Airlie5481e272016-10-25 16:36:13 +100013620 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013621 supported_rotations =
13622 DRM_ROTATE_0 | DRM_ROTATE_90 |
13623 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013624 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13625 supported_rotations =
13626 DRM_ROTATE_0 | DRM_ROTATE_180 |
13627 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013628 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013629 supported_rotations =
13630 DRM_ROTATE_0 | DRM_ROTATE_180;
13631 } else {
13632 supported_rotations = DRM_ROTATE_0;
13633 }
13634
Dave Airlie5481e272016-10-25 16:36:13 +100013635 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013636 drm_plane_create_rotation_property(&primary->base,
13637 DRM_ROTATE_0,
13638 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013639
Matt Roperea2c67b2014-12-23 10:41:52 -080013640 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13641
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013642 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013643
13644fail:
13645 kfree(state);
13646 kfree(primary);
13647
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013648 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013649}
13650
Matt Roper3d7d6512014-06-10 08:28:13 -070013651static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013652intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013653 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013654 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013655{
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013656 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013657 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013658 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013659 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013660 unsigned stride;
13661 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013662
Ville Syrjäläf8856a42016-07-26 19:07:00 +030013663 ret = drm_plane_helper_check_state(&state->base,
13664 &state->clip,
13665 DRM_PLANE_HELPER_NO_SCALING,
13666 DRM_PLANE_HELPER_NO_SCALING,
13667 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013668 if (ret)
13669 return ret;
13670
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013671 /* if we want to turn off the cursor ignore width and height */
13672 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013673 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013674
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013675 /* Check for which cursor types we support */
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013676 if (!cursor_size_ok(dev_priv, state->base.crtc_w,
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013677 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013678 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13679 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013680 return -EINVAL;
13681 }
13682
Matt Roperea2c67b2014-12-23 10:41:52 -080013683 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13684 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013685 DRM_DEBUG_KMS("buffer is too small\n");
13686 return -ENOMEM;
13687 }
13688
Ben Widawsky2f075562017-03-24 14:29:48 -070013689 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013690 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013691 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013692 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013693
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013694 /*
13695 * There's something wrong with the cursor on CHV pipe C.
13696 * If it straddles the left edge of the screen then
13697 * moving it away from the edge or disabling it often
13698 * results in a pipe underrun, and often that can lead to
13699 * dead pipe (constant underrun reported, and it scans
13700 * out just a solid color). To recover from that, the
13701 * display power well must be turned off and on again.
13702 * Refuse the put the cursor into that compromised position.
13703 */
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013704 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030013705 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013706 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13707 return -EINVAL;
13708 }
13709
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013710 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
13711 state->ctl = i845_cursor_ctl(crtc_state, state);
13712 else
13713 state->ctl = i9xx_cursor_ctl(crtc_state, state);
13714
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013715 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013716}
13717
Matt Roperf4a2cf22014-12-01 15:40:12 -080013718static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013719intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013720 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013721{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13723
13724 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013725 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013726}
13727
13728static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013729intel_update_cursor_plane(struct drm_plane *plane,
13730 const struct intel_crtc_state *crtc_state,
13731 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013732{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013733 struct drm_crtc *crtc = crtc_state->base.crtc;
13734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013735 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013736 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013737 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013738
Matt Roperf4a2cf22014-12-01 15:40:12 -080013739 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013740 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013741 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013742 addr = intel_plane_ggtt_offset(state);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013743 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013744 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013745
Gustavo Padovana912f122014-12-01 15:40:10 -080013746 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013747 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013748}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013749
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013750static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013751intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013752{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013753 struct intel_plane *cursor = NULL;
13754 struct intel_plane_state *state = NULL;
13755 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013756
13757 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013758 if (!cursor) {
13759 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013760 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013761 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013762
Matt Roper8e7d6882015-01-21 16:35:41 -080013763 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013764 if (!state) {
13765 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013766 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013767 }
13768
Matt Roper8e7d6882015-01-21 16:35:41 -080013769 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013770
Matt Roper3d7d6512014-06-10 08:28:13 -070013771 cursor->can_scale = false;
13772 cursor->max_downscale = 1;
13773 cursor->pipe = pipe;
13774 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013775 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013776 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013777 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013778 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013779 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013780
Ville Syrjälä580503c2016-10-31 22:37:00 +020013781 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013782 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013783 intel_cursor_formats,
13784 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013785 DRM_PLANE_TYPE_CURSOR,
13786 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013787 if (ret)
13788 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013789
Dave Airlie5481e272016-10-25 16:36:13 +100013790 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013791 drm_plane_create_rotation_property(&cursor->base,
13792 DRM_ROTATE_0,
13793 DRM_ROTATE_0 |
13794 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013795
Ville Syrjälä580503c2016-10-31 22:37:00 +020013796 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013797 state->scaler_id = -1;
13798
Matt Roperea2c67b2014-12-23 10:41:52 -080013799 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13800
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013801 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013802
13803fail:
13804 kfree(state);
13805 kfree(cursor);
13806
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013807 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013808}
13809
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013810static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13811 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013812{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013813 struct intel_crtc_scaler_state *scaler_state =
13814 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013815 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013816 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013817
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013818 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13819 if (!crtc->num_scalers)
13820 return;
13821
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013822 for (i = 0; i < crtc->num_scalers; i++) {
13823 struct intel_scaler *scaler = &scaler_state->scalers[i];
13824
13825 scaler->in_use = 0;
13826 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013827 }
13828
13829 scaler_state->scaler_id = -1;
13830}
13831
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013832static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013833{
13834 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013835 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013836 struct intel_plane *primary = NULL;
13837 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013838 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013839
Daniel Vetter955382f2013-09-19 14:05:45 +020013840 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013841 if (!intel_crtc)
13842 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013843
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013844 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013845 if (!crtc_state) {
13846 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013847 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013848 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013849 intel_crtc->config = crtc_state;
13850 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013851 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013852
Ville Syrjälä580503c2016-10-31 22:37:00 +020013853 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013854 if (IS_ERR(primary)) {
13855 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013856 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013857 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013858 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013859
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013860 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013861 struct intel_plane *plane;
13862
Ville Syrjälä580503c2016-10-31 22:37:00 +020013863 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013864 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013865 ret = PTR_ERR(plane);
13866 goto fail;
13867 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013868 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013869 }
13870
Ville Syrjälä580503c2016-10-31 22:37:00 +020013871 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013872 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013873 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013874 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013875 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013876 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013877
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013878 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013879 &primary->base, &cursor->base,
13880 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013881 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013882 if (ret)
13883 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013884
Jesse Barnes80824002009-09-10 15:28:06 -070013885 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013886 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013887
Chris Wilson4b0e3332014-05-30 16:35:26 +030013888 intel_crtc->cursor_base = ~0;
13889 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013890 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013891
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013892 /* initialize shared scalers */
13893 intel_crtc_init_scalers(intel_crtc, crtc_state);
13894
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013895 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13896 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013897 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13898 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013899
Jesse Barnes79e53942008-11-07 14:24:08 -080013900 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013901
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013902 intel_color_init(&intel_crtc->base);
13903
Daniel Vetter87b6b102014-05-15 15:33:46 +020013904 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013905
13906 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013907
13908fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013909 /*
13910 * drm_mode_config_cleanup() will free up any
13911 * crtcs/planes already initialized.
13912 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013913 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013914 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013915
13916 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013917}
13918
Jesse Barnes752aa882013-10-31 18:55:49 +020013919enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13920{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013921 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013922
Rob Clark51fd3712013-11-19 12:10:12 -050013923 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013924
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013925 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013926 return INVALID_PIPE;
13927
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013928 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013929}
13930
Carl Worth08d7b3d2009-04-29 14:43:54 -070013931int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013932 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013933{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013934 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013935 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013936 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013937
Rob Clark7707e652014-07-17 23:30:04 -040013938 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013939 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013940 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013941
Rob Clark7707e652014-07-17 23:30:04 -040013942 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013943 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013944
Daniel Vetterc05422d2009-08-11 16:05:30 +020013945 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013946}
13947
Daniel Vetter66a92782012-07-12 20:08:18 +020013948static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013949{
Daniel Vetter66a92782012-07-12 20:08:18 +020013950 struct drm_device *dev = encoder->base.dev;
13951 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013952 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013953 int entry = 0;
13954
Damien Lespiaub2784e12014-08-05 11:29:37 +010013955 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013956 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013957 index_mask |= (1 << entry);
13958
Jesse Barnes79e53942008-11-07 14:24:08 -080013959 entry++;
13960 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013961
Jesse Barnes79e53942008-11-07 14:24:08 -080013962 return index_mask;
13963}
13964
Ville Syrjälä646d5772016-10-31 22:37:14 +020013965static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013966{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013967 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013968 return false;
13969
13970 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13971 return false;
13972
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013973 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013974 return false;
13975
13976 return true;
13977}
13978
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013979static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013980{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013981 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013982 return false;
13983
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013984 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013985 return false;
13986
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013987 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013988 return false;
13989
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013990 if (HAS_PCH_LPT_H(dev_priv) &&
13991 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013992 return false;
13993
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013994 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013995 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013996 return false;
13997
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013998 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013999 return false;
14000
14001 return true;
14002}
14003
Imre Deak8090ba82016-08-10 14:07:33 +030014004void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14005{
14006 int pps_num;
14007 int pps_idx;
14008
14009 if (HAS_DDI(dev_priv))
14010 return;
14011 /*
14012 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14013 * everywhere where registers can be write protected.
14014 */
14015 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14016 pps_num = 2;
14017 else
14018 pps_num = 1;
14019
14020 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14021 u32 val = I915_READ(PP_CONTROL(pps_idx));
14022
14023 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14024 I915_WRITE(PP_CONTROL(pps_idx), val);
14025 }
14026}
14027
Imre Deak44cb7342016-08-10 14:07:29 +030014028static void intel_pps_init(struct drm_i915_private *dev_priv)
14029{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014030 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014031 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14032 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14033 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14034 else
14035 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014036
14037 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014038}
14039
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014040static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014041{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014042 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014043 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014044
Imre Deak44cb7342016-08-10 14:07:29 +030014045 intel_pps_init(dev_priv);
14046
Imre Deak97a824e12016-06-21 11:51:47 +030014047 /*
14048 * intel_edp_init_connector() depends on this completing first, to
14049 * prevent the registeration of both eDP and LVDS and the incorrect
14050 * sharing of the PPS.
14051 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014052 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014053
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014054 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014055 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014056
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014057 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014058 /*
14059 * FIXME: Broxton doesn't support port detection via the
14060 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14061 * detect the ports.
14062 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014063 intel_ddi_init(dev_priv, PORT_A);
14064 intel_ddi_init(dev_priv, PORT_B);
14065 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014066
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014067 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014068 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014069 int found;
14070
Jesse Barnesde31fac2015-03-06 15:53:32 -080014071 /*
14072 * Haswell uses DDI functions to detect digital outputs.
14073 * On SKL pre-D0 the strap isn't connected, so we assume
14074 * it's there.
14075 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014076 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014077 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014078 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014079 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014080
14081 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14082 * register */
14083 found = I915_READ(SFUSE_STRAP);
14084
14085 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014086 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014087 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014088 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014089 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014090 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014091 /*
14092 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14093 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014094 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014095 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14096 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14097 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014098 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014099
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014100 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014101 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014102 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014103
Ville Syrjälä646d5772016-10-31 22:37:14 +020014104 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014105 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014106
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014107 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014108 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014109 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014110 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014111 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014112 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014113 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014114 }
14115
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014116 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014117 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014118
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014119 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014120 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014121
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014122 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014123 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014124
Daniel Vetter270b3042012-10-27 15:52:05 +020014125 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014126 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014127 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014128 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014129
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014130 /*
14131 * The DP_DETECTED bit is the latched state of the DDC
14132 * SDA pin at boot. However since eDP doesn't require DDC
14133 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14134 * eDP ports may have been muxed to an alternate function.
14135 * Thus we can't rely on the DP_DETECTED bit alone to detect
14136 * eDP ports. Consult the VBT as well as DP_DETECTED to
14137 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014138 *
14139 * Sadly the straps seem to be missing sometimes even for HDMI
14140 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14141 * and VBT for the presence of the port. Additionally we can't
14142 * trust the port type the VBT declares as we've seen at least
14143 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014144 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014145 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014146 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14147 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014148 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014149 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014150 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014151
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014152 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014153 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14154 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014155 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014156 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014157 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014158
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014159 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014160 /*
14161 * eDP not supported on port D,
14162 * so no need to worry about it
14163 */
14164 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14165 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014166 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014167 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014168 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014169 }
14170
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014171 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014172 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014173 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014174
Paulo Zanonie2debe92013-02-18 19:00:27 -030014175 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014176 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014177 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014178 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014179 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014180 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014181 }
Ma Ling27185ae2009-08-24 13:50:23 +080014182
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014183 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014184 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014185 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014186
14187 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014188
Paulo Zanonie2debe92013-02-18 19:00:27 -030014189 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014190 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014191 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014192 }
Ma Ling27185ae2009-08-24 13:50:23 +080014193
Paulo Zanonie2debe92013-02-18 19:00:27 -030014194 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014195
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014196 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014197 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014198 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014199 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014200 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014201 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014202 }
Ma Ling27185ae2009-08-24 13:50:23 +080014203
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014204 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014205 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014206 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014207 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014208
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014209 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014210 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014211
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014212 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014213
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014214 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014215 encoder->base.possible_crtcs = encoder->crtc_mask;
14216 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014217 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014218 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014219
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014220 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014221
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014222 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014223}
14224
14225static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14226{
14227 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014228
Daniel Vetteref2d6332014-02-10 18:00:38 +010014229 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014230
Chris Wilsondd689282017-03-01 15:41:28 +000014231 i915_gem_object_lock(intel_fb->obj);
14232 WARN_ON(!intel_fb->obj->framebuffer_references--);
14233 i915_gem_object_unlock(intel_fb->obj);
14234
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014235 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014236
Jesse Barnes79e53942008-11-07 14:24:08 -080014237 kfree(intel_fb);
14238}
14239
14240static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014241 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014242 unsigned int *handle)
14243{
14244 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014245 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014246
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014247 if (obj->userptr.mm) {
14248 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14249 return -EINVAL;
14250 }
14251
Chris Wilson05394f32010-11-08 19:18:58 +000014252 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014253}
14254
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014255static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14256 struct drm_file *file,
14257 unsigned flags, unsigned color,
14258 struct drm_clip_rect *clips,
14259 unsigned num_clips)
14260{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014261 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014262
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014263 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014264 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014265
14266 return 0;
14267}
14268
Jesse Barnes79e53942008-11-07 14:24:08 -080014269static const struct drm_framebuffer_funcs intel_fb_funcs = {
14270 .destroy = intel_user_framebuffer_destroy,
14271 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014272 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014273};
14274
Damien Lespiaub3218032015-02-27 11:15:18 +000014275static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014276u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14277 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014278{
Chris Wilson24dbf512017-02-15 10:59:18 +000014279 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014280
14281 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014282 int cpp = drm_format_plane_cpp(pixel_format, 0);
14283
Damien Lespiaub3218032015-02-27 11:15:18 +000014284 /* "The stride in bytes must not exceed the of the size of 8K
14285 * pixels and 32K bytes."
14286 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014287 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014288 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014289 return 32*1024;
14290 } else if (gen >= 4) {
14291 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14292 return 16*1024;
14293 else
14294 return 32*1024;
14295 } else if (gen >= 3) {
14296 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14297 return 8*1024;
14298 else
14299 return 16*1024;
14300 } else {
14301 /* XXX DSPC is limited to 4k tiled */
14302 return 8*1024;
14303 }
14304}
14305
Chris Wilson24dbf512017-02-15 10:59:18 +000014306static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14307 struct drm_i915_gem_object *obj,
14308 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014309{
Chris Wilson24dbf512017-02-15 10:59:18 +000014310 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014311 struct drm_format_name_buf format_name;
Chris Wilsondd689282017-03-01 15:41:28 +000014312 u32 pitch_limit, stride_alignment;
14313 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014314 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014315
Chris Wilsondd689282017-03-01 15:41:28 +000014316 i915_gem_object_lock(obj);
14317 obj->framebuffer_references++;
14318 tiling = i915_gem_object_get_tiling(obj);
14319 stride = i915_gem_object_get_stride(obj);
14320 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014321
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014322 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014323 /*
14324 * If there's a fence, enforce that
14325 * the fb modifier and tiling mode match.
14326 */
14327 if (tiling != I915_TILING_NONE &&
14328 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014329 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014330 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014331 }
14332 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014333 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014334 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014335 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014336 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014337 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014338 }
14339 }
14340
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014341 /* Passed in modifier sanity checking. */
14342 switch (mode_cmd->modifier[0]) {
14343 case I915_FORMAT_MOD_Y_TILED:
14344 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014345 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014346 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14347 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014348 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014349 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014350 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014351 case I915_FORMAT_MOD_X_TILED:
14352 break;
14353 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014354 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14355 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014356 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014357 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014358
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014359 /*
14360 * gen2/3 display engine uses the fence if present,
14361 * so the tiling mode must match the fb modifier exactly.
14362 */
14363 if (INTEL_INFO(dev_priv)->gen < 4 &&
14364 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014365 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014366 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014367 }
14368
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014369 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014370 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014371 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014372 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014373 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014374 "tiled" : "linear",
14375 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014376 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014377 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014378
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014379 /*
14380 * If there's a fence, enforce that
14381 * the fb pitch and fence stride match.
14382 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014383 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14384 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14385 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014386 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014387 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014388
Ville Syrjälä57779d02012-10-31 17:50:14 +020014389 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014390 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014391 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014392 case DRM_FORMAT_RGB565:
14393 case DRM_FORMAT_XRGB8888:
14394 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014395 break;
14396 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014397 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014398 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14399 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014400 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014401 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014402 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014403 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014404 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014405 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014406 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14407 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014408 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014409 }
14410 break;
14411 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014412 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014413 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014414 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014415 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14416 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014417 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014418 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014419 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014420 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014421 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014422 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14423 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014424 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014425 }
14426 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014427 case DRM_FORMAT_YUYV:
14428 case DRM_FORMAT_UYVY:
14429 case DRM_FORMAT_YVYU:
14430 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014431 if (INTEL_GEN(dev_priv) < 5) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014432 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14433 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014434 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014435 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014436 break;
14437 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014438 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14439 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014440 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014441 }
14442
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014443 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14444 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014445 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014446
Chris Wilson24dbf512017-02-15 10:59:18 +000014447 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14448 &intel_fb->base, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014449
14450 stride_alignment = intel_fb_stride_alignment(&intel_fb->base, 0);
14451 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014452 DRM_DEBUG_KMS("pitch (%d) must be at least %u byte aligned\n",
14453 mode_cmd->pitches[0], stride_alignment);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014454 goto err;
14455 }
14456
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014457 intel_fb->obj = obj;
14458
Ville Syrjälä6687c902015-09-15 13:16:41 +030014459 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14460 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014461 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014462
Chris Wilson24dbf512017-02-15 10:59:18 +000014463 ret = drm_framebuffer_init(obj->base.dev,
14464 &intel_fb->base,
14465 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014466 if (ret) {
14467 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014468 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014469 }
14470
Jesse Barnes79e53942008-11-07 14:24:08 -080014471 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014472
14473err:
Chris Wilsondd689282017-03-01 15:41:28 +000014474 i915_gem_object_lock(obj);
14475 obj->framebuffer_references--;
14476 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014477 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014478}
14479
Jesse Barnes79e53942008-11-07 14:24:08 -080014480static struct drm_framebuffer *
14481intel_user_framebuffer_create(struct drm_device *dev,
14482 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014483 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014484{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014485 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014486 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014487 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014488
Chris Wilson03ac0642016-07-20 13:31:51 +010014489 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14490 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014491 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014492
Chris Wilson24dbf512017-02-15 10:59:18 +000014493 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014494 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014495 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014496
14497 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014498}
14499
Chris Wilson778e23a2016-12-05 14:29:39 +000014500static void intel_atomic_state_free(struct drm_atomic_state *state)
14501{
14502 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14503
14504 drm_atomic_state_default_release(state);
14505
14506 i915_sw_fence_fini(&intel_state->commit_ready);
14507
14508 kfree(state);
14509}
14510
Jesse Barnes79e53942008-11-07 14:24:08 -080014511static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014512 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014513 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014514 .atomic_check = intel_atomic_check,
14515 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014516 .atomic_state_alloc = intel_atomic_state_alloc,
14517 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014518 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014519};
14520
Imre Deak88212942016-03-16 13:38:53 +020014521/**
14522 * intel_init_display_hooks - initialize the display modesetting hooks
14523 * @dev_priv: device private
14524 */
14525void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014526{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014527 intel_init_cdclk_hooks(dev_priv);
14528
Imre Deak88212942016-03-16 13:38:53 +020014529 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014530 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014531 dev_priv->display.get_initial_plane_config =
14532 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014533 dev_priv->display.crtc_compute_clock =
14534 haswell_crtc_compute_clock;
14535 dev_priv->display.crtc_enable = haswell_crtc_enable;
14536 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014537 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014538 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014539 dev_priv->display.get_initial_plane_config =
14540 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014541 dev_priv->display.crtc_compute_clock =
14542 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014543 dev_priv->display.crtc_enable = haswell_crtc_enable;
14544 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014545 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014546 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014547 dev_priv->display.get_initial_plane_config =
14548 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014549 dev_priv->display.crtc_compute_clock =
14550 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014551 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14552 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014553 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014554 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014555 dev_priv->display.get_initial_plane_config =
14556 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014557 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14558 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14559 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14560 } else if (IS_VALLEYVIEW(dev_priv)) {
14561 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14562 dev_priv->display.get_initial_plane_config =
14563 i9xx_get_initial_plane_config;
14564 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014565 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14566 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014567 } else if (IS_G4X(dev_priv)) {
14568 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14569 dev_priv->display.get_initial_plane_config =
14570 i9xx_get_initial_plane_config;
14571 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14572 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14573 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014574 } else if (IS_PINEVIEW(dev_priv)) {
14575 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14576 dev_priv->display.get_initial_plane_config =
14577 i9xx_get_initial_plane_config;
14578 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14579 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14580 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014581 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014582 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014583 dev_priv->display.get_initial_plane_config =
14584 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014585 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014586 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14587 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014588 } else {
14589 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14590 dev_priv->display.get_initial_plane_config =
14591 i9xx_get_initial_plane_config;
14592 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14593 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14594 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014595 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014596
Imre Deak88212942016-03-16 13:38:53 +020014597 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014598 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014599 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014600 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014601 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014602 /* FIXME: detect B0+ stepping and use auto training */
14603 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014604 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014605 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014606 }
14607
Lyude27082492016-08-24 07:48:10 +020014608 if (dev_priv->info.gen >= 9)
14609 dev_priv->display.update_crtcs = skl_update_crtcs;
14610 else
14611 dev_priv->display.update_crtcs = intel_update_crtcs;
14612
Daniel Vetter5a21b662016-05-24 17:13:53 +020014613 switch (INTEL_INFO(dev_priv)->gen) {
14614 case 2:
14615 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14616 break;
14617
14618 case 3:
14619 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14620 break;
14621
14622 case 4:
14623 case 5:
14624 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14625 break;
14626
14627 case 6:
14628 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14629 break;
14630 case 7:
14631 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14632 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14633 break;
14634 case 9:
14635 /* Drop through - unsupported since execlist only. */
14636 default:
14637 /* Default just returns -ENODEV to indicate unsupported */
14638 dev_priv->display.queue_flip = intel_default_queue_flip;
14639 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014640}
14641
Jesse Barnesb690e962010-07-19 13:53:12 -070014642/*
14643 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14644 * resume, or other times. This quirk makes sure that's the case for
14645 * affected systems.
14646 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014647static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014648{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014649 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014650
14651 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014652 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014653}
14654
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014655static void quirk_pipeb_force(struct drm_device *dev)
14656{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014657 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014658
14659 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14660 DRM_INFO("applying pipe b force quirk\n");
14661}
14662
Keith Packard435793d2011-07-12 14:56:22 -070014663/*
14664 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14665 */
14666static void quirk_ssc_force_disable(struct drm_device *dev)
14667{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014668 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014669 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014670 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014671}
14672
Carsten Emde4dca20e2012-03-15 15:56:26 +010014673/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014674 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14675 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014676 */
14677static void quirk_invert_brightness(struct drm_device *dev)
14678{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014679 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014680 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014681 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014682}
14683
Scot Doyle9c72cc62014-07-03 23:27:50 +000014684/* Some VBT's incorrectly indicate no backlight is present */
14685static void quirk_backlight_present(struct drm_device *dev)
14686{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014687 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014688 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14689 DRM_INFO("applying backlight present quirk\n");
14690}
14691
Jesse Barnesb690e962010-07-19 13:53:12 -070014692struct intel_quirk {
14693 int device;
14694 int subsystem_vendor;
14695 int subsystem_device;
14696 void (*hook)(struct drm_device *dev);
14697};
14698
Egbert Eich5f85f172012-10-14 15:46:38 +020014699/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14700struct intel_dmi_quirk {
14701 void (*hook)(struct drm_device *dev);
14702 const struct dmi_system_id (*dmi_id_list)[];
14703};
14704
14705static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14706{
14707 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14708 return 1;
14709}
14710
14711static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14712 {
14713 .dmi_id_list = &(const struct dmi_system_id[]) {
14714 {
14715 .callback = intel_dmi_reverse_brightness,
14716 .ident = "NCR Corporation",
14717 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14718 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14719 },
14720 },
14721 { } /* terminating entry */
14722 },
14723 .hook = quirk_invert_brightness,
14724 },
14725};
14726
Ben Widawskyc43b5632012-04-16 14:07:40 -070014727static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014728 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14729 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14730
Jesse Barnesb690e962010-07-19 13:53:12 -070014731 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14732 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14733
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014734 /* 830 needs to leave pipe A & dpll A up */
14735 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14736
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014737 /* 830 needs to leave pipe B & dpll B up */
14738 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14739
Keith Packard435793d2011-07-12 14:56:22 -070014740 /* Lenovo U160 cannot use SSC on LVDS */
14741 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014742
14743 /* Sony Vaio Y cannot use SSC on LVDS */
14744 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014745
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014746 /* Acer Aspire 5734Z must invert backlight brightness */
14747 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14748
14749 /* Acer/eMachines G725 */
14750 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14751
14752 /* Acer/eMachines e725 */
14753 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14754
14755 /* Acer/Packard Bell NCL20 */
14756 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14757
14758 /* Acer Aspire 4736Z */
14759 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014760
14761 /* Acer Aspire 5336 */
14762 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014763
14764 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14765 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014766
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014767 /* Acer C720 Chromebook (Core i3 4005U) */
14768 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14769
jens steinb2a96012014-10-28 20:25:53 +010014770 /* Apple Macbook 2,1 (Core 2 T7400) */
14771 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14772
Jani Nikula1b9448b02015-11-05 11:49:59 +020014773 /* Apple Macbook 4,1 */
14774 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14775
Scot Doyled4967d82014-07-03 23:27:52 +000014776 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14777 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014778
14779 /* HP Chromebook 14 (Celeron 2955U) */
14780 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014781
14782 /* Dell Chromebook 11 */
14783 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014784
14785 /* Dell Chromebook 11 (2015 version) */
14786 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014787};
14788
14789static void intel_init_quirks(struct drm_device *dev)
14790{
14791 struct pci_dev *d = dev->pdev;
14792 int i;
14793
14794 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14795 struct intel_quirk *q = &intel_quirks[i];
14796
14797 if (d->device == q->device &&
14798 (d->subsystem_vendor == q->subsystem_vendor ||
14799 q->subsystem_vendor == PCI_ANY_ID) &&
14800 (d->subsystem_device == q->subsystem_device ||
14801 q->subsystem_device == PCI_ANY_ID))
14802 q->hook(dev);
14803 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014804 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14805 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14806 intel_dmi_quirks[i].hook(dev);
14807 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014808}
14809
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014810/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014811static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014812{
David Weinehall52a05c32016-08-22 13:32:44 +030014813 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014814 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014815 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014816
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014817 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014818 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014819 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014820 sr1 = inb(VGA_SR_DATA);
14821 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014822 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014823 udelay(300);
14824
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014825 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014826 POSTING_READ(vga_reg);
14827}
14828
Daniel Vetterf8175862012-04-10 15:50:11 +020014829void intel_modeset_init_hw(struct drm_device *dev)
14830{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014831 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014832
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014833 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014834 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014835
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014836 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014837}
14838
Matt Roperd93c0372015-12-03 11:37:41 -080014839/*
14840 * Calculate what we think the watermarks should be for the state we've read
14841 * out of the hardware and then immediately program those watermarks so that
14842 * we ensure the hardware settings match our internal state.
14843 *
14844 * We can calculate what we think WM's should be by creating a duplicate of the
14845 * current state (which was constructed during hardware readout) and running it
14846 * through the atomic check code to calculate new watermark values in the
14847 * state object.
14848 */
14849static void sanitize_watermarks(struct drm_device *dev)
14850{
14851 struct drm_i915_private *dev_priv = to_i915(dev);
14852 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014853 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014854 struct drm_crtc *crtc;
14855 struct drm_crtc_state *cstate;
14856 struct drm_modeset_acquire_ctx ctx;
14857 int ret;
14858 int i;
14859
14860 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014861 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014862 return;
14863
14864 /*
14865 * We need to hold connection_mutex before calling duplicate_state so
14866 * that the connector loop is protected.
14867 */
14868 drm_modeset_acquire_init(&ctx, 0);
14869retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014870 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014871 if (ret == -EDEADLK) {
14872 drm_modeset_backoff(&ctx);
14873 goto retry;
14874 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014875 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014876 }
14877
14878 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14879 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014880 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014881
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014882 intel_state = to_intel_atomic_state(state);
14883
Matt Ropered4a6a72016-02-23 17:20:13 -080014884 /*
14885 * Hardware readout is the only time we don't want to calculate
14886 * intermediate watermarks (since we don't trust the current
14887 * watermarks).
14888 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014889 if (!HAS_GMCH_DISPLAY(dev_priv))
14890 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014891
Matt Roperd93c0372015-12-03 11:37:41 -080014892 ret = intel_atomic_check(dev, state);
14893 if (ret) {
14894 /*
14895 * If we fail here, it means that the hardware appears to be
14896 * programmed in a way that shouldn't be possible, given our
14897 * understanding of watermark requirements. This might mean a
14898 * mistake in the hardware readout code or a mistake in the
14899 * watermark calculations for a given platform. Raise a WARN
14900 * so that this is noticeable.
14901 *
14902 * If this actually happens, we'll have to just leave the
14903 * BIOS-programmed watermarks untouched and hope for the best.
14904 */
14905 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014906 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014907 }
14908
14909 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014910 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014911 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14912
Matt Ropered4a6a72016-02-23 17:20:13 -080014913 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014914 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014915 }
14916
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014917put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014918 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014919fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014920 drm_modeset_drop_locks(&ctx);
14921 drm_modeset_acquire_fini(&ctx);
14922}
14923
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014924int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014925{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014926 struct drm_i915_private *dev_priv = to_i915(dev);
14927 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014928 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014929 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014930
14931 drm_mode_config_init(dev);
14932
14933 dev->mode_config.min_width = 0;
14934 dev->mode_config.min_height = 0;
14935
Dave Airlie019d96c2011-09-29 16:20:42 +010014936 dev->mode_config.preferred_depth = 24;
14937 dev->mode_config.prefer_shadow = 1;
14938
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014939 dev->mode_config.allow_fb_modifiers = true;
14940
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014941 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014942
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014943 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014944 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014945
Jesse Barnesb690e962010-07-19 13:53:12 -070014946 intel_init_quirks(dev);
14947
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014948 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014949
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014950 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014951 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014952
Lukas Wunner69f92f62015-07-15 13:57:35 +020014953 /*
14954 * There may be no VBT; and if the BIOS enabled SSC we can
14955 * just keep using it to avoid unnecessary flicker. Whereas if the
14956 * BIOS isn't using it, don't assume it will work even if the VBT
14957 * indicates as much.
14958 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014959 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014960 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14961 DREF_SSC1_ENABLE);
14962
14963 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14964 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14965 bios_lvds_use_ssc ? "en" : "dis",
14966 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14967 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14968 }
14969 }
14970
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014971 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014972 dev->mode_config.max_width = 2048;
14973 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014974 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014975 dev->mode_config.max_width = 4096;
14976 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014977 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014978 dev->mode_config.max_width = 8192;
14979 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014980 }
Damien Lespiau068be562014-03-28 14:17:49 +000014981
Jani Nikula2a307c22016-11-30 17:43:04 +020014982 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14983 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014984 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014985 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014986 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14987 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14988 } else {
14989 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14990 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14991 }
14992
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014993 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014994
Zhao Yakui28c97732009-10-09 11:39:41 +080014995 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014996 INTEL_INFO(dev_priv)->num_pipes,
14997 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014998
Damien Lespiau055e3932014-08-18 13:49:10 +010014999 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015000 int ret;
15001
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015002 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015003 if (ret) {
15004 drm_mode_config_cleanup(dev);
15005 return ret;
15006 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015007 }
15008
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015009 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015010
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015011 intel_update_czclk(dev_priv);
15012 intel_modeset_init_hw(dev);
15013
Ville Syrjäläb2045352016-05-13 23:41:27 +030015014 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015015 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015016
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015017 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015018 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015019 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015020
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015021 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015022 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015023 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015024
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015025 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015026 struct intel_initial_plane_config plane_config = {};
15027
Jesse Barnes46f297f2014-03-07 08:57:48 -080015028 if (!crtc->active)
15029 continue;
15030
Jesse Barnes46f297f2014-03-07 08:57:48 -080015031 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015032 * Note that reserving the BIOS fb up front prevents us
15033 * from stuffing other stolen allocations like the ring
15034 * on top. This prevents some ugliness at boot time, and
15035 * can even allow for smooth boot transitions if the BIOS
15036 * fb is large enough for the active pipe configuration.
15037 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015038 dev_priv->display.get_initial_plane_config(crtc,
15039 &plane_config);
15040
15041 /*
15042 * If the fb is shared between multiple heads, we'll
15043 * just get the first one.
15044 */
15045 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015046 }
Matt Roperd93c0372015-12-03 11:37:41 -080015047
15048 /*
15049 * Make sure hardware watermarks really match the state we read out.
15050 * Note that we need to do this after reconstructing the BIOS fb's
15051 * since the watermark calculation done here will use pstate->fb.
15052 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015053 if (!HAS_GMCH_DISPLAY(dev_priv))
15054 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015055
15056 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015057}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015058
Daniel Vetter7fad7982012-07-04 17:51:47 +020015059static void intel_enable_pipe_a(struct drm_device *dev)
15060{
15061 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015062 struct drm_connector_list_iter conn_iter;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015063 struct drm_connector *crt = NULL;
15064 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015065 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015066 int ret;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015067
15068 /* We can't just switch on the pipe A, we need to set things up with a
15069 * proper mode and output configuration. As a gross hack, enable pipe A
15070 * by enabling the load detect pipe once. */
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015071 drm_connector_list_iter_begin(dev, &conn_iter);
15072 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015073 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15074 crt = &connector->base;
15075 break;
15076 }
15077 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015078 drm_connector_list_iter_end(&conn_iter);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015079
15080 if (!crt)
15081 return;
15082
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015083 ret = intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx);
15084 WARN(ret < 0, "All modeset mutexes are locked, but intel_get_load_detect_pipe failed\n");
15085
15086 if (ret > 0)
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015087 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015088}
15089
Daniel Vetterfa555832012-10-10 23:14:00 +020015090static bool
15091intel_check_plane_mapping(struct intel_crtc *crtc)
15092{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015093 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015094 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015095
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015096 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015097 return true;
15098
Ville Syrjälä649636e2015-09-22 19:50:01 +030015099 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015100
15101 if ((val & DISPLAY_PLANE_ENABLE) &&
15102 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15103 return false;
15104
15105 return true;
15106}
15107
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015108static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15109{
15110 struct drm_device *dev = crtc->base.dev;
15111 struct intel_encoder *encoder;
15112
15113 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15114 return true;
15115
15116 return false;
15117}
15118
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015119static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15120{
15121 struct drm_device *dev = encoder->base.dev;
15122 struct intel_connector *connector;
15123
15124 for_each_connector_on_encoder(dev, &encoder->base, connector)
15125 return connector;
15126
15127 return NULL;
15128}
15129
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015130static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15131 enum transcoder pch_transcoder)
15132{
15133 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15134 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15135}
15136
Daniel Vetter24929352012-07-02 20:28:59 +020015137static void intel_sanitize_crtc(struct intel_crtc *crtc)
15138{
15139 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015140 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015141 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015142
Daniel Vetter24929352012-07-02 20:28:59 +020015143 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015144 if (!transcoder_is_dsi(cpu_transcoder)) {
15145 i915_reg_t reg = PIPECONF(cpu_transcoder);
15146
15147 I915_WRITE(reg,
15148 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15149 }
Daniel Vetter24929352012-07-02 20:28:59 +020015150
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015151 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015152 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015153 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015154 struct intel_plane *plane;
15155
Daniel Vetter96256042015-02-13 21:03:42 +010015156 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015157
15158 /* Disable everything but the primary plane */
15159 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15160 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15161 continue;
15162
Ville Syrjälä72259532017-03-02 19:15:05 +020015163 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015164 plane->disable_plane(&plane->base, &crtc->base);
15165 }
Daniel Vetter96256042015-02-13 21:03:42 +010015166 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015167
Daniel Vetter24929352012-07-02 20:28:59 +020015168 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015169 * disable the crtc (and hence change the state) if it is wrong. Note
15170 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015171 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015172 bool plane;
15173
Ville Syrjälä78108b72016-05-27 20:59:19 +030015174 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15175 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015176
15177 /* Pipe has the wrong plane attached and the plane is active.
15178 * Temporarily change the plane mapping and disable everything
15179 * ... */
15180 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015181 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015182 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015183 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015184 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015185 }
Daniel Vetter24929352012-07-02 20:28:59 +020015186
Daniel Vetter7fad7982012-07-04 17:51:47 +020015187 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15188 crtc->pipe == PIPE_A && !crtc->active) {
15189 /* BIOS forgot to enable pipe A, this mostly happens after
15190 * resume. Force-enable the pipe to fix this, the update_dpms
15191 * call below we restore the pipe to the right state, but leave
15192 * the required bits on. */
15193 intel_enable_pipe_a(dev);
15194 }
15195
Daniel Vetter24929352012-07-02 20:28:59 +020015196 /* Adjust the state of the output pipe according to whether we
15197 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015198 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015199 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015200
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015201 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015202 /*
15203 * We start out with underrun reporting disabled to avoid races.
15204 * For correct bookkeeping mark this on active crtcs.
15205 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015206 * Also on gmch platforms we dont have any hardware bits to
15207 * disable the underrun reporting. Which means we need to start
15208 * out with underrun reporting disabled also on inactive pipes,
15209 * since otherwise we'll complain about the garbage we read when
15210 * e.g. coming up after runtime pm.
15211 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015212 * No protection against concurrent access is required - at
15213 * worst a fifo underrun happens which also sets this to false.
15214 */
15215 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015216 /*
15217 * We track the PCH trancoder underrun reporting state
15218 * within the crtc. With crtc for pipe A housing the underrun
15219 * reporting state for PCH transcoder A, crtc for pipe B housing
15220 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15221 * and marking underrun reporting as disabled for the non-existing
15222 * PCH transcoders B and C would prevent enabling the south
15223 * error interrupt (see cpt_can_enable_serr_int()).
15224 */
15225 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15226 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015227 }
Daniel Vetter24929352012-07-02 20:28:59 +020015228}
15229
15230static void intel_sanitize_encoder(struct intel_encoder *encoder)
15231{
15232 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015233
15234 /* We need to check both for a crtc link (meaning that the
15235 * encoder is active and trying to read from a pipe) and the
15236 * pipe itself being active. */
15237 bool has_active_crtc = encoder->base.crtc &&
15238 to_intel_crtc(encoder->base.crtc)->active;
15239
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015240 connector = intel_encoder_find_connector(encoder);
15241 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015242 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15243 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015244 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015245
15246 /* Connector is active, but has no active pipe. This is
15247 * fallout from our resume register restoring. Disable
15248 * the encoder manually again. */
15249 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015250 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15251
Daniel Vetter24929352012-07-02 20:28:59 +020015252 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15253 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015254 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015255 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015256 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015257 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015258 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015259 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015260
15261 /* Inconsistent output/port/pipe state happens presumably due to
15262 * a bug in one of the get_hw_state functions. Or someplace else
15263 * in our code, like the register restore mess on resume. Clamp
15264 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015265
15266 connector->base.dpms = DRM_MODE_DPMS_OFF;
15267 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015268 }
15269 /* Enabled encoders without active connectors will be fixed in
15270 * the crtc fixup. */
15271}
15272
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015273void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015274{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015275 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015276
Imre Deak04098752014-02-18 00:02:16 +020015277 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15278 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015279 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015280 }
15281}
15282
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015283void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015284{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015285 /* This function can be called both from intel_modeset_setup_hw_state or
15286 * at a very early point in our resume sequence, where the power well
15287 * structures are not yet restored. Since this function is at a very
15288 * paranoid "someone might have enabled VGA while we were not looking"
15289 * level, just check if the power well is enabled instead of trying to
15290 * follow the "don't touch the power well if we don't need it" policy
15291 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015292 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015293 return;
15294
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015295 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015296
15297 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015298}
15299
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015300static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015301{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015302 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015303
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015304 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015305}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015306
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015307/* FIXME read out full plane state for all planes */
15308static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015309{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015310 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15311 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015312
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015313 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015314
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015315 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15316 to_intel_plane_state(primary->base.state),
15317 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015318}
15319
Daniel Vetter30e984d2013-06-05 13:34:17 +020015320static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015321{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015322 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015323 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015324 struct intel_crtc *crtc;
15325 struct intel_encoder *encoder;
15326 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015327 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015328 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015329
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015330 dev_priv->active_crtcs = 0;
15331
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015332 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015333 struct intel_crtc_state *crtc_state =
15334 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015335
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015336 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015337 memset(crtc_state, 0, sizeof(*crtc_state));
15338 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015339
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015340 crtc_state->base.active = crtc_state->base.enable =
15341 dev_priv->display.get_pipe_config(crtc, crtc_state);
15342
15343 crtc->base.enabled = crtc_state->base.enable;
15344 crtc->active = crtc_state->base.active;
15345
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015346 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015347 dev_priv->active_crtcs |= 1 << crtc->pipe;
15348
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015349 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015350
Ville Syrjälä78108b72016-05-27 20:59:19 +030015351 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15352 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015353 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015354 }
15355
Daniel Vetter53589012013-06-05 13:34:16 +020015356 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15357 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15358
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015359 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015360 &pll->state.hw_state);
15361 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015362 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015363 struct intel_crtc_state *crtc_state =
15364 to_intel_crtc_state(crtc->base.state);
15365
15366 if (crtc_state->base.active &&
15367 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015368 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015369 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015370 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015371
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015372 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015373 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015374 }
15375
Damien Lespiaub2784e12014-08-05 11:29:37 +010015376 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015377 pipe = 0;
15378
15379 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015380 struct intel_crtc_state *crtc_state;
15381
Ville Syrjälä98187832016-10-31 22:37:10 +020015382 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015383 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015384
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015385 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015386 crtc_state->output_types |= 1 << encoder->type;
15387 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015388 } else {
15389 encoder->base.crtc = NULL;
15390 }
15391
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015392 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015393 encoder->base.base.id, encoder->base.name,
15394 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015395 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015396 }
15397
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015398 drm_connector_list_iter_begin(dev, &conn_iter);
15399 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015400 if (connector->get_hw_state(connector)) {
15401 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015402
15403 encoder = connector->encoder;
15404 connector->base.encoder = &encoder->base;
15405
15406 if (encoder->base.crtc &&
15407 encoder->base.crtc->state->active) {
15408 /*
15409 * This has to be done during hardware readout
15410 * because anything calling .crtc_disable may
15411 * rely on the connector_mask being accurate.
15412 */
15413 encoder->base.crtc->state->connector_mask |=
15414 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015415 encoder->base.crtc->state->encoder_mask |=
15416 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015417 }
15418
Daniel Vetter24929352012-07-02 20:28:59 +020015419 } else {
15420 connector->base.dpms = DRM_MODE_DPMS_OFF;
15421 connector->base.encoder = NULL;
15422 }
15423 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015424 connector->base.base.id, connector->base.name,
15425 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015426 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015427 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015428
15429 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015430 struct intel_crtc_state *crtc_state =
15431 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015432 int pixclk = 0;
15433
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015434 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015435
15436 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015437 if (crtc_state->base.active) {
15438 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15439 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015440 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15441
15442 /*
15443 * The initial mode needs to be set in order to keep
15444 * the atomic core happy. It wants a valid mode if the
15445 * crtc's enabled, so we do the above call.
15446 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015447 * But we don't set all the derived state fully, hence
15448 * set a flag to indicate that a full recalculation is
15449 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015450 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015451 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015452
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015453 intel_crtc_compute_pixel_rate(crtc_state);
15454
15455 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15456 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15457 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015458 else
15459 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15460
15461 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015462 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015463 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15464
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015465 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15466 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015467 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015468
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015469 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15470
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015471 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015472 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015473}
15474
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015475static void
15476get_encoder_power_domains(struct drm_i915_private *dev_priv)
15477{
15478 struct intel_encoder *encoder;
15479
15480 for_each_intel_encoder(&dev_priv->drm, encoder) {
15481 u64 get_domains;
15482 enum intel_display_power_domain domain;
15483
15484 if (!encoder->get_power_domains)
15485 continue;
15486
15487 get_domains = encoder->get_power_domains(encoder);
15488 for_each_power_domain(domain, get_domains)
15489 intel_display_power_get(dev_priv, domain);
15490 }
15491}
15492
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015493/* Scan out the current hw modeset state,
15494 * and sanitizes it to the current state
15495 */
15496static void
15497intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015498{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015499 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015500 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015501 struct intel_crtc *crtc;
15502 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015503 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015504
15505 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015506
15507 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015508 get_encoder_power_domains(dev_priv);
15509
Damien Lespiaub2784e12014-08-05 11:29:37 +010015510 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015511 intel_sanitize_encoder(encoder);
15512 }
15513
Damien Lespiau055e3932014-08-18 13:49:10 +010015514 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015515 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015516
Daniel Vetter24929352012-07-02 20:28:59 +020015517 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015518 intel_dump_pipe_config(crtc, crtc->config,
15519 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015520 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015521
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015522 intel_modeset_update_connector_atomic_state(dev);
15523
Daniel Vetter35c95372013-07-17 06:55:04 +020015524 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15525 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15526
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015527 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015528 continue;
15529
15530 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15531
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015532 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015533 pll->on = false;
15534 }
15535
Ville Syrjälä602ae832017-03-02 19:15:02 +020015536 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015537 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015538 vlv_wm_sanitize(dev_priv);
15539 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015540 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015541 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015542 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015543 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015544
15545 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015546 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015547
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015548 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015549 if (WARN_ON(put_domains))
15550 modeset_put_power_domains(dev_priv, put_domains);
15551 }
15552 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015553
Imre Deak8d8c3862017-02-17 17:39:46 +020015554 intel_power_domains_verify_state(dev_priv);
15555
Paulo Zanoni010cf732016-01-19 11:35:48 -020015556 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015557}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015558
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015559void intel_display_resume(struct drm_device *dev)
15560{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015561 struct drm_i915_private *dev_priv = to_i915(dev);
15562 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15563 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015564 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015565
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015566 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015567 if (state)
15568 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015569
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015570 /*
15571 * This is a cludge because with real atomic modeset mode_config.mutex
15572 * won't be taken. Unfortunately some probed state like
15573 * audio_codec_enable is still protected by mode_config.mutex, so lock
15574 * it here for now.
15575 */
15576 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015577 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015578
Maarten Lankhorst73974892016-08-05 23:28:27 +030015579 while (1) {
15580 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15581 if (ret != -EDEADLK)
15582 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015583
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015584 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015585 }
15586
Maarten Lankhorst73974892016-08-05 23:28:27 +030015587 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015588 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015589
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015590 drm_modeset_drop_locks(&ctx);
15591 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015592 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015593
Chris Wilson08536952016-10-14 13:18:18 +010015594 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015595 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015596 if (state)
15597 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015598}
15599
15600void intel_modeset_gem_init(struct drm_device *dev)
15601{
Chris Wilsondc979972016-05-10 14:10:04 +010015602 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015603
Chris Wilsondc979972016-05-10 14:10:04 +010015604 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015605
Chris Wilson1ee8da62016-05-12 12:43:23 +010015606 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015607}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015608
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015609int intel_connector_register(struct drm_connector *connector)
15610{
15611 struct intel_connector *intel_connector = to_intel_connector(connector);
15612 int ret;
15613
15614 ret = intel_backlight_device_register(intel_connector);
15615 if (ret)
15616 goto err;
15617
15618 return 0;
15619
15620err:
15621 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015622}
15623
Chris Wilsonc191eca2016-06-17 11:40:33 +010015624void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015625{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015626 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015627
Chris Wilsone63d87c2016-06-17 11:40:34 +010015628 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015629 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015630}
15631
Jesse Barnes79e53942008-11-07 14:24:08 -080015632void intel_modeset_cleanup(struct drm_device *dev)
15633{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015634 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015635
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015636 flush_work(&dev_priv->atomic_helper.free_work);
15637 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15638
Chris Wilsondc979972016-05-10 14:10:04 +010015639 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015640
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015641 /*
15642 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015643 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015644 * experience fancy races otherwise.
15645 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015646 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015647
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015648 /*
15649 * Due to the hpd irq storm handling the hotplug work can re-arm the
15650 * poll handlers. Hence disable polling after hpd handling is shut down.
15651 */
Keith Packardf87ea762010-10-03 19:36:26 -070015652 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015653
Jesse Barnes723bfd72010-10-07 16:01:13 -070015654 intel_unregister_dsm_handler();
15655
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015656 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015657
Chris Wilson1630fe72011-07-08 12:22:42 +010015658 /* flush any delayed tasks or pending work */
15659 flush_scheduled_work();
15660
Jesse Barnes79e53942008-11-07 14:24:08 -080015661 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015662
Chris Wilson1ee8da62016-05-12 12:43:23 +010015663 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015664
Chris Wilsondc979972016-05-10 14:10:04 +010015665 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015666
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015667 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015668}
15669
Chris Wilsondf0e9242010-09-09 16:20:55 +010015670void intel_connector_attach_encoder(struct intel_connector *connector,
15671 struct intel_encoder *encoder)
15672{
15673 connector->encoder = encoder;
15674 drm_mode_connector_attach_encoder(&connector->base,
15675 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015676}
Dave Airlie28d52042009-09-21 14:33:58 +100015677
15678/*
15679 * set vga decode state - true == enable VGA decode
15680 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015681int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015682{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015683 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015684 u16 gmch_ctrl;
15685
Chris Wilson75fa0412014-02-07 18:37:02 -020015686 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15687 DRM_ERROR("failed to read control word\n");
15688 return -EIO;
15689 }
15690
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015691 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15692 return 0;
15693
Dave Airlie28d52042009-09-21 14:33:58 +100015694 if (state)
15695 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15696 else
15697 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015698
15699 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15700 DRM_ERROR("failed to write control word\n");
15701 return -EIO;
15702 }
15703
Dave Airlie28d52042009-09-21 14:33:58 +100015704 return 0;
15705}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015706
Chris Wilson98a2f412016-10-12 10:05:18 +010015707#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15708
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015709struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015710
15711 u32 power_well_driver;
15712
Chris Wilson63b66e52013-08-08 15:12:06 +020015713 int num_transcoders;
15714
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015715 struct intel_cursor_error_state {
15716 u32 control;
15717 u32 position;
15718 u32 base;
15719 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015720 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015721
15722 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015723 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015724 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015725 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015726 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015727
15728 struct intel_plane_error_state {
15729 u32 control;
15730 u32 stride;
15731 u32 size;
15732 u32 pos;
15733 u32 addr;
15734 u32 surface;
15735 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015736 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015737
15738 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015739 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015740 enum transcoder cpu_transcoder;
15741
15742 u32 conf;
15743
15744 u32 htotal;
15745 u32 hblank;
15746 u32 hsync;
15747 u32 vtotal;
15748 u32 vblank;
15749 u32 vsync;
15750 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015751};
15752
15753struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015754intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015755{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015756 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015757 int transcoders[] = {
15758 TRANSCODER_A,
15759 TRANSCODER_B,
15760 TRANSCODER_C,
15761 TRANSCODER_EDP,
15762 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015763 int i;
15764
Chris Wilsonc0336662016-05-06 15:40:21 +010015765 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015766 return NULL;
15767
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015768 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015769 if (error == NULL)
15770 return NULL;
15771
Chris Wilsonc0336662016-05-06 15:40:21 +010015772 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015773 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15774
Damien Lespiau055e3932014-08-18 13:49:10 +010015775 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015776 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015777 __intel_display_power_is_enabled(dev_priv,
15778 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015779 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015780 continue;
15781
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015782 error->cursor[i].control = I915_READ(CURCNTR(i));
15783 error->cursor[i].position = I915_READ(CURPOS(i));
15784 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015785
15786 error->plane[i].control = I915_READ(DSPCNTR(i));
15787 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015788 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015789 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015790 error->plane[i].pos = I915_READ(DSPPOS(i));
15791 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015792 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015793 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015794 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015795 error->plane[i].surface = I915_READ(DSPSURF(i));
15796 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15797 }
15798
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015799 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015800
Chris Wilsonc0336662016-05-06 15:40:21 +010015801 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015802 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015803 }
15804
Jani Nikula4d1de972016-03-18 17:05:42 +020015805 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015806 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015807 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015808 error->num_transcoders++; /* Account for eDP. */
15809
15810 for (i = 0; i < error->num_transcoders; i++) {
15811 enum transcoder cpu_transcoder = transcoders[i];
15812
Imre Deakddf9c532013-11-27 22:02:02 +020015813 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015814 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015815 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015816 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015817 continue;
15818
Chris Wilson63b66e52013-08-08 15:12:06 +020015819 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15820
15821 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15822 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15823 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15824 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15825 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15826 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15827 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015828 }
15829
15830 return error;
15831}
15832
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015833#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15834
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015835void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015836intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015837 struct intel_display_error_state *error)
15838{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015839 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015840 int i;
15841
Chris Wilson63b66e52013-08-08 15:12:06 +020015842 if (!error)
15843 return;
15844
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015845 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015846 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015847 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015848 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015849 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015850 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015851 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015852 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015853 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015854 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015855
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015856 err_printf(m, "Plane [%d]:\n", i);
15857 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15858 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015859 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015860 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15861 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015862 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015863 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015864 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015865 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015866 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15867 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015868 }
15869
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015870 err_printf(m, "Cursor [%d]:\n", i);
15871 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15872 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15873 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015874 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015875
15876 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015877 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015878 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015879 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015880 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015881 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15882 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15883 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15884 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15885 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15886 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15887 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15888 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015889}
Chris Wilson98a2f412016-10-12 10:05:18 +010015890
15891#endif