blob: a5ccce07386b2bf7e8c96d278b96a59bc306c728 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
529 continue;
530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
895static void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
909#define assert_pll_enabled(d, p) assert_pll(d, p, true)
910#define assert_pll_disabled(d, p) assert_pll(d, p, false)
911
Daniel Vettere2b78262013-06-07 23:10:03 +0200912static struct intel_shared_dpll *
913intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
914{
915 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
916
Daniel Vettera43f6e02013-06-07 23:10:32 +0200917 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200918 return NULL;
919
Daniel Vettera43f6e02013-06-07 23:10:32 +0200920 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200921}
922
Jesse Barnes040484a2011-01-03 12:14:26 -0800923/* For ILK+ */
Daniel Vettere72f9fb2013-06-05 13:34:06 +0200924static void assert_shared_dpll(struct drm_i915_private *dev_priv,
925 struct intel_shared_dpll *pll,
926 struct intel_crtc *crtc,
927 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800928{
Jesse Barnes040484a2011-01-03 12:14:26 -0800929 u32 val;
930 bool cur_state;
931
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300932 if (HAS_PCH_LPT(dev_priv->dev)) {
933 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
934 return;
935 }
936
Chris Wilson92b27b02012-05-20 18:10:50 +0100937 if (WARN (!pll,
938 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100939 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100940
Chris Wilson92b27b02012-05-20 18:10:50 +0100941 val = I915_READ(pll->pll_reg);
942 cur_state = !!(val & DPLL_VCO_ENABLE);
943 WARN(cur_state != state,
944 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
945 pll->pll_reg, state_string(state), state_string(cur_state), val);
946
947 /* Make sure the selected PLL is correctly attached to the transcoder */
948 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700949 u32 pch_dpll;
950
951 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100952 cur_state = pll->pll_reg == _PCH_DPLL_B;
953 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300954 "PLL[%d] not attached to this transcoder %c: %08x\n",
955 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100956 cur_state = !!(val >> (4*crtc->pipe + 3));
957 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300958 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100959 pll->pll_reg == _PCH_DPLL_B,
960 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300961 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100962 val);
963 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700964 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800965}
Daniel Vettere72f9fb2013-06-05 13:34:06 +0200966#define assert_shared_dpll_enabled(d, p, c) assert_shared_dpll(d, p, c, true)
967#define assert_shared_dpll_disabled(d, p, c) assert_shared_dpll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800968
969static void assert_fdi_tx(struct drm_i915_private *dev_priv,
970 enum pipe pipe, bool state)
971{
972 int reg;
973 u32 val;
974 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200975 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
976 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800977
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200978 if (HAS_DDI(dev_priv->dev)) {
979 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200980 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300981 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200982 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300983 } else {
984 reg = FDI_TX_CTL(pipe);
985 val = I915_READ(reg);
986 cur_state = !!(val & FDI_TX_ENABLE);
987 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800988 WARN(cur_state != state,
989 "FDI TX state assertion failure (expected %s, current %s)\n",
990 state_string(state), state_string(cur_state));
991}
992#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
993#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
994
995static void assert_fdi_rx(struct drm_i915_private *dev_priv,
996 enum pipe pipe, bool state)
997{
998 int reg;
999 u32 val;
1000 bool cur_state;
1001
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001002 reg = FDI_RX_CTL(pipe);
1003 val = I915_READ(reg);
1004 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI RX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1010#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1011
1012static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1013 enum pipe pipe)
1014{
1015 int reg;
1016 u32 val;
1017
1018 /* ILK FDI PLL is always enabled */
1019 if (dev_priv->info->gen == 5)
1020 return;
1021
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001022 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001023 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001024 return;
1025
Jesse Barnes040484a2011-01-03 12:14:26 -08001026 reg = FDI_TX_CTL(pipe);
1027 val = I915_READ(reg);
1028 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1029}
1030
1031static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1032 enum pipe pipe)
1033{
1034 int reg;
1035 u32 val;
1036
1037 reg = FDI_RX_CTL(pipe);
1038 val = I915_READ(reg);
1039 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1040}
1041
Jesse Barnesea0760c2011-01-04 15:09:32 -08001042static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1043 enum pipe pipe)
1044{
1045 int pp_reg, lvds_reg;
1046 u32 val;
1047 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001048 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001049
1050 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1051 pp_reg = PCH_PP_CONTROL;
1052 lvds_reg = PCH_LVDS;
1053 } else {
1054 pp_reg = PP_CONTROL;
1055 lvds_reg = LVDS;
1056 }
1057
1058 val = I915_READ(pp_reg);
1059 if (!(val & PANEL_POWER_ON) ||
1060 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1061 locked = false;
1062
1063 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1064 panel_pipe = PIPE_B;
1065
1066 WARN(panel_pipe == pipe && locked,
1067 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001068 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001069}
1070
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001071void assert_pipe(struct drm_i915_private *dev_priv,
1072 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001073{
1074 int reg;
1075 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001076 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001077 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1078 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001079
Daniel Vetter8e636782012-01-22 01:36:48 +01001080 /* if we need the pipe A quirk it must be always on */
1081 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1082 state = true;
1083
Paulo Zanonib97186f2013-05-03 12:15:36 -03001084 if (!intel_display_power_enabled(dev_priv->dev,
1085 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001086 cur_state = false;
1087 } else {
1088 reg = PIPECONF(cpu_transcoder);
1089 val = I915_READ(reg);
1090 cur_state = !!(val & PIPECONF_ENABLE);
1091 }
1092
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001093 WARN(cur_state != state,
1094 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001095 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096}
1097
Chris Wilson931872f2012-01-16 23:01:13 +00001098static void assert_plane(struct drm_i915_private *dev_priv,
1099 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100{
1101 int reg;
1102 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001103 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104
1105 reg = DSPCNTR(plane);
1106 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001107 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1108 WARN(cur_state != state,
1109 "plane %c assertion failure (expected %s, current %s)\n",
1110 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111}
1112
Chris Wilson931872f2012-01-16 23:01:13 +00001113#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1114#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1115
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1117 enum pipe pipe)
1118{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001119 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120 int reg, i;
1121 u32 val;
1122 int cur_pipe;
1123
Ville Syrjälä653e1022013-06-04 13:49:05 +03001124 /* Primary planes are fixed to pipes on gen4+ */
1125 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001126 reg = DSPCNTR(pipe);
1127 val = I915_READ(reg);
1128 WARN((val & DISPLAY_PLANE_ENABLE),
1129 "plane %c assertion failure, should be disabled but not\n",
1130 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001131 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001132 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001133
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134 /* Need to check both planes against the pipe */
Ville Syrjälä653e1022013-06-04 13:49:05 +03001135 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136 reg = DSPCNTR(i);
1137 val = I915_READ(reg);
1138 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1139 DISPPLANE_SEL_PIPE_SHIFT;
1140 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001141 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1142 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001143 }
1144}
1145
Jesse Barnes19332d72013-03-28 09:55:38 -07001146static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1147 enum pipe pipe)
1148{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001149 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001150 int reg, i;
1151 u32 val;
1152
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001153 if (IS_VALLEYVIEW(dev)) {
1154 for (i = 0; i < dev_priv->num_plane; i++) {
1155 reg = SPCNTR(pipe, i);
1156 val = I915_READ(reg);
1157 WARN((val & SP_ENABLE),
1158 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1159 sprite_name(pipe, i), pipe_name(pipe));
1160 }
1161 } else if (INTEL_INFO(dev)->gen >= 7) {
1162 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001163 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001164 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001165 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001166 plane_name(pipe), pipe_name(pipe));
1167 } else if (INTEL_INFO(dev)->gen >= 5) {
1168 reg = DVSCNTR(pipe);
1169 val = I915_READ(reg);
1170 WARN((val & DVS_ENABLE),
1171 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1172 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001173 }
1174}
1175
Jesse Barnes92f25842011-01-04 15:09:34 -08001176static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1177{
1178 u32 val;
1179 bool enabled;
1180
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001181 if (HAS_PCH_LPT(dev_priv->dev)) {
1182 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1183 return;
1184 }
1185
Jesse Barnes92f25842011-01-04 15:09:34 -08001186 val = I915_READ(PCH_DREF_CONTROL);
1187 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1188 DREF_SUPERSPREAD_SOURCE_MASK));
1189 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1190}
1191
Daniel Vetterab9412b2013-05-03 11:49:46 +02001192static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1193 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001194{
1195 int reg;
1196 u32 val;
1197 bool enabled;
1198
Daniel Vetterab9412b2013-05-03 11:49:46 +02001199 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001200 val = I915_READ(reg);
1201 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001202 WARN(enabled,
1203 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1204 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001205}
1206
Keith Packard4e634382011-08-06 10:39:45 -07001207static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1208 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001209{
1210 if ((val & DP_PORT_EN) == 0)
1211 return false;
1212
1213 if (HAS_PCH_CPT(dev_priv->dev)) {
1214 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1215 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1216 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1217 return false;
1218 } else {
1219 if ((val & DP_PIPE_MASK) != (pipe << 30))
1220 return false;
1221 }
1222 return true;
1223}
1224
Keith Packard1519b992011-08-06 10:35:34 -07001225static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1226 enum pipe pipe, u32 val)
1227{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001228 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001229 return false;
1230
1231 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001232 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001233 return false;
1234 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001235 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001236 return false;
1237 }
1238 return true;
1239}
1240
1241static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, u32 val)
1243{
1244 if ((val & LVDS_PORT_EN) == 0)
1245 return false;
1246
1247 if (HAS_PCH_CPT(dev_priv->dev)) {
1248 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1249 return false;
1250 } else {
1251 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1252 return false;
1253 }
1254 return true;
1255}
1256
1257static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1258 enum pipe pipe, u32 val)
1259{
1260 if ((val & ADPA_DAC_ENABLE) == 0)
1261 return false;
1262 if (HAS_PCH_CPT(dev_priv->dev)) {
1263 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1264 return false;
1265 } else {
1266 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1267 return false;
1268 }
1269 return true;
1270}
1271
Jesse Barnes291906f2011-02-02 12:28:03 -08001272static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001273 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001274{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001275 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001276 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001277 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001278 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001279
Daniel Vetter75c5da22012-09-10 21:58:29 +02001280 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1281 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001282 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001283}
1284
1285static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe, int reg)
1287{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001288 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001289 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001290 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001291 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001292
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001293 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001294 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001295 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001296}
1297
1298static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1299 enum pipe pipe)
1300{
1301 int reg;
1302 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001303
Keith Packardf0575e92011-07-25 22:12:43 -07001304 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1305 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1306 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001307
1308 reg = PCH_ADPA;
1309 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001310 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001311 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001312 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001313
1314 reg = PCH_LVDS;
1315 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001316 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001317 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001318 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001319
Paulo Zanonie2debe92013-02-18 19:00:27 -03001320 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1321 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1322 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001323}
1324
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326 * intel_enable_pll - enable a PLL
1327 * @dev_priv: i915 private structure
1328 * @pipe: pipe PLL to enable
1329 *
1330 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1331 * make sure the PLL reg is writable first though, since the panel write
1332 * protect mechanism may be enabled.
1333 *
1334 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001335 *
1336 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001337 */
1338static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1339{
1340 int reg;
1341 u32 val;
1342
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001343 assert_pipe_disabled(dev_priv, pipe);
1344
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001345 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001346 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347
1348 /* PLL is protected by panel, make sure we can write it */
1349 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1350 assert_panel_unlocked(dev_priv, pipe);
1351
1352 reg = DPLL(pipe);
1353 val = I915_READ(reg);
1354 val |= DPLL_VCO_ENABLE;
1355
1356 /* We do this three times for luck */
1357 I915_WRITE(reg, val);
1358 POSTING_READ(reg);
1359 udelay(150); /* wait for warmup */
1360 I915_WRITE(reg, val);
1361 POSTING_READ(reg);
1362 udelay(150); /* wait for warmup */
1363 I915_WRITE(reg, val);
1364 POSTING_READ(reg);
1365 udelay(150); /* wait for warmup */
1366}
1367
1368/**
1369 * intel_disable_pll - disable a PLL
1370 * @dev_priv: i915 private structure
1371 * @pipe: pipe PLL to disable
1372 *
1373 * Disable the PLL for @pipe, making sure the pipe is off first.
1374 *
1375 * Note! This is for pre-ILK only.
1376 */
1377static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1378{
1379 int reg;
1380 u32 val;
1381
1382 /* Don't disable pipe A or pipe A PLLs if needed */
1383 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1384 return;
1385
1386 /* Make sure the pipe isn't still relying on us */
1387 assert_pipe_disabled(dev_priv, pipe);
1388
1389 reg = DPLL(pipe);
1390 val = I915_READ(reg);
1391 val &= ~DPLL_VCO_ENABLE;
1392 I915_WRITE(reg, val);
1393 POSTING_READ(reg);
1394}
1395
Jesse Barnes89b667f2013-04-18 14:51:36 -07001396void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1397{
1398 u32 port_mask;
1399
1400 if (!port)
1401 port_mask = DPLL_PORTB_READY_MASK;
1402 else
1403 port_mask = DPLL_PORTC_READY_MASK;
1404
1405 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1406 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1407 'B' + port, I915_READ(DPLL(0)));
1408}
1409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001411 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001412 * @dev_priv: i915 private structure
1413 * @pipe: pipe PLL to enable
1414 *
1415 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1416 * drives the transcoder clock.
1417 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001418static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001419{
Daniel Vettere2b78262013-06-07 23:10:03 +02001420 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1421 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001422 int reg;
1423 u32 val;
1424
Chris Wilson48da64a2012-05-13 20:16:12 +01001425 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001426 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001427 if (pll == NULL)
1428 return;
1429
1430 if (WARN_ON(pll->refcount == 0))
1431 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001432
1433 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1434 pll->pll_reg, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001435 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001436
1437 /* PCH refclock must be enabled first */
1438 assert_pch_refclk_enabled(dev_priv);
1439
Daniel Vettercdbd2312013-06-05 13:34:03 +02001440 if (pll->active++) {
1441 WARN_ON(!pll->on);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001442 assert_shared_dpll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001443 return;
1444 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001445 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001446
1447 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1448
1449 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001450 val = I915_READ(reg);
1451 val |= DPLL_VCO_ENABLE;
1452 I915_WRITE(reg, val);
1453 POSTING_READ(reg);
1454 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001455
1456 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001457}
1458
Daniel Vettere2b78262013-06-07 23:10:03 +02001459static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001460{
Daniel Vettere2b78262013-06-07 23:10:03 +02001461 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1462 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001463 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001464 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001465
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 /* PCH only available on ILK+ */
1467 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001468 if (pll == NULL)
1469 return;
1470
Chris Wilson48da64a2012-05-13 20:16:12 +01001471 if (WARN_ON(pll->refcount == 0))
1472 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001473
1474 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1475 pll->pll_reg, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001476 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001477
Chris Wilson48da64a2012-05-13 20:16:12 +01001478 if (WARN_ON(pll->active == 0)) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001479 assert_shared_dpll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001480 return;
1481 }
1482
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001483 assert_shared_dpll_enabled(dev_priv, pll, NULL);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001484 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001485 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001486 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001487
1488 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001489
1490 /* Make sure transcoder isn't still depending on us */
Daniel Vettere2b78262013-06-07 23:10:03 +02001491 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001492
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001493 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001494 val = I915_READ(reg);
1495 val &= ~DPLL_VCO_ENABLE;
1496 I915_WRITE(reg, val);
1497 POSTING_READ(reg);
1498 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001499
1500 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001501}
1502
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001503static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1504 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001505{
Daniel Vetter23670b322012-11-01 09:15:30 +01001506 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001507 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001509 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001510
1511 /* PCH only available on ILK+ */
1512 BUG_ON(dev_priv->info->gen < 5);
1513
1514 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001515 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere2b78262013-06-07 23:10:03 +02001516 intel_crtc_to_shared_dpll(intel_crtc),
1517 intel_crtc);
Jesse Barnes040484a2011-01-03 12:14:26 -08001518
1519 /* FDI must be feeding us bits for PCH ports */
1520 assert_fdi_tx_enabled(dev_priv, pipe);
1521 assert_fdi_rx_enabled(dev_priv, pipe);
1522
Daniel Vetter23670b322012-11-01 09:15:30 +01001523 if (HAS_PCH_CPT(dev)) {
1524 /* Workaround: Set the timing override bit before enabling the
1525 * pch transcoder. */
1526 reg = TRANS_CHICKEN2(pipe);
1527 val = I915_READ(reg);
1528 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1529 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001530 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001531
Daniel Vetterab9412b2013-05-03 11:49:46 +02001532 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001533 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001534 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001535
1536 if (HAS_PCH_IBX(dev_priv->dev)) {
1537 /*
1538 * make the BPC in transcoder be consistent with
1539 * that in pipeconf reg.
1540 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001541 val &= ~PIPECONF_BPC_MASK;
1542 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001543 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001544
1545 val &= ~TRANS_INTERLACE_MASK;
1546 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001547 if (HAS_PCH_IBX(dev_priv->dev) &&
1548 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1549 val |= TRANS_LEGACY_INTERLACED_ILK;
1550 else
1551 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001552 else
1553 val |= TRANS_PROGRESSIVE;
1554
Jesse Barnes040484a2011-01-03 12:14:26 -08001555 I915_WRITE(reg, val | TRANS_ENABLE);
1556 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001557 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001558}
1559
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001560static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001561 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001562{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001563 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001564
1565 /* PCH only available on ILK+ */
1566 BUG_ON(dev_priv->info->gen < 5);
1567
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001568 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001569 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001570 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001571
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001572 /* Workaround: set timing override bit. */
1573 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001574 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001575 I915_WRITE(_TRANSA_CHICKEN2, val);
1576
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001577 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001578 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001579
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001580 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1581 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001582 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001583 else
1584 val |= TRANS_PROGRESSIVE;
1585
Daniel Vetterab9412b2013-05-03 11:49:46 +02001586 I915_WRITE(LPT_TRANSCONF, val);
1587 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001588 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001589}
1590
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001591static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1592 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001593{
Daniel Vetter23670b322012-11-01 09:15:30 +01001594 struct drm_device *dev = dev_priv->dev;
1595 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001596
1597 /* FDI relies on the transcoder */
1598 assert_fdi_tx_disabled(dev_priv, pipe);
1599 assert_fdi_rx_disabled(dev_priv, pipe);
1600
Jesse Barnes291906f2011-02-02 12:28:03 -08001601 /* Ports must be off as well */
1602 assert_pch_ports_disabled(dev_priv, pipe);
1603
Daniel Vetterab9412b2013-05-03 11:49:46 +02001604 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001605 val = I915_READ(reg);
1606 val &= ~TRANS_ENABLE;
1607 I915_WRITE(reg, val);
1608 /* wait for PCH transcoder off, transcoder state */
1609 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001610 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001611
1612 if (!HAS_PCH_IBX(dev)) {
1613 /* Workaround: Clear the timing override chicken bit again. */
1614 reg = TRANS_CHICKEN2(pipe);
1615 val = I915_READ(reg);
1616 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1617 I915_WRITE(reg, val);
1618 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001619}
1620
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001621static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001622{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001623 u32 val;
1624
Daniel Vetterab9412b2013-05-03 11:49:46 +02001625 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001626 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001627 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001628 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001629 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001630 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001631
1632 /* Workaround: clear timing override bit. */
1633 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001634 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001635 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001636}
1637
1638/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001639 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001640 * @dev_priv: i915 private structure
1641 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001642 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001643 *
1644 * Enable @pipe, making sure that various hardware specific requirements
1645 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1646 *
1647 * @pipe should be %PIPE_A or %PIPE_B.
1648 *
1649 * Will wait until the pipe is actually running (i.e. first vblank) before
1650 * returning.
1651 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001652static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1653 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001654{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001655 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1656 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001657 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001658 int reg;
1659 u32 val;
1660
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001661 assert_planes_disabled(dev_priv, pipe);
1662 assert_sprites_disabled(dev_priv, pipe);
1663
Paulo Zanoni681e5812012-12-06 11:12:38 -02001664 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001665 pch_transcoder = TRANSCODER_A;
1666 else
1667 pch_transcoder = pipe;
1668
Jesse Barnesb24e7172011-01-04 15:09:30 -08001669 /*
1670 * A pipe without a PLL won't actually be able to drive bits from
1671 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1672 * need the check.
1673 */
1674 if (!HAS_PCH_SPLIT(dev_priv->dev))
1675 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001676 else {
1677 if (pch_port) {
1678 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001679 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001680 assert_fdi_tx_pll_enabled(dev_priv,
1681 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001682 }
1683 /* FIXME: assert CPU port conditions for SNB+ */
1684 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001685
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001686 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001687 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001688 if (val & PIPECONF_ENABLE)
1689 return;
1690
1691 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001692 intel_wait_for_vblank(dev_priv->dev, pipe);
1693}
1694
1695/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001696 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001697 * @dev_priv: i915 private structure
1698 * @pipe: pipe to disable
1699 *
1700 * Disable @pipe, making sure that various hardware specific requirements
1701 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1702 *
1703 * @pipe should be %PIPE_A or %PIPE_B.
1704 *
1705 * Will wait until the pipe has shut down before returning.
1706 */
1707static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1708 enum pipe pipe)
1709{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001710 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1711 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001712 int reg;
1713 u32 val;
1714
1715 /*
1716 * Make sure planes won't keep trying to pump pixels to us,
1717 * or we might hang the display.
1718 */
1719 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001720 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001721
1722 /* Don't disable pipe A or pipe A PLLs if needed */
1723 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1724 return;
1725
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001726 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001727 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001728 if ((val & PIPECONF_ENABLE) == 0)
1729 return;
1730
1731 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001732 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1733}
1734
Keith Packardd74362c2011-07-28 14:47:14 -07001735/*
1736 * Plane regs are double buffered, going from enabled->disabled needs a
1737 * trigger in order to latch. The display address reg provides this.
1738 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001739void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001740 enum plane plane)
1741{
Damien Lespiau14f86142012-10-29 15:24:49 +00001742 if (dev_priv->info->gen >= 4)
1743 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1744 else
1745 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001746}
1747
Jesse Barnesb24e7172011-01-04 15:09:30 -08001748/**
1749 * intel_enable_plane - enable a display plane on a given pipe
1750 * @dev_priv: i915 private structure
1751 * @plane: plane to enable
1752 * @pipe: pipe being fed
1753 *
1754 * Enable @plane on @pipe, making sure that @pipe is running first.
1755 */
1756static void intel_enable_plane(struct drm_i915_private *dev_priv,
1757 enum plane plane, enum pipe pipe)
1758{
1759 int reg;
1760 u32 val;
1761
1762 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1763 assert_pipe_enabled(dev_priv, pipe);
1764
1765 reg = DSPCNTR(plane);
1766 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001767 if (val & DISPLAY_PLANE_ENABLE)
1768 return;
1769
1770 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001771 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001772 intel_wait_for_vblank(dev_priv->dev, pipe);
1773}
1774
Jesse Barnesb24e7172011-01-04 15:09:30 -08001775/**
1776 * intel_disable_plane - disable a display plane
1777 * @dev_priv: i915 private structure
1778 * @plane: plane to disable
1779 * @pipe: pipe consuming the data
1780 *
1781 * Disable @plane; should be an independent operation.
1782 */
1783static void intel_disable_plane(struct drm_i915_private *dev_priv,
1784 enum plane plane, enum pipe pipe)
1785{
1786 int reg;
1787 u32 val;
1788
1789 reg = DSPCNTR(plane);
1790 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001791 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1792 return;
1793
1794 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001795 intel_flush_display_plane(dev_priv, plane);
1796 intel_wait_for_vblank(dev_priv->dev, pipe);
1797}
1798
Chris Wilson693db182013-03-05 14:52:39 +00001799static bool need_vtd_wa(struct drm_device *dev)
1800{
1801#ifdef CONFIG_INTEL_IOMMU
1802 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1803 return true;
1804#endif
1805 return false;
1806}
1807
Chris Wilson127bd2a2010-07-23 23:32:05 +01001808int
Chris Wilson48b956c2010-09-14 12:50:34 +01001809intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001810 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001811 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001812{
Chris Wilsonce453d82011-02-21 14:43:56 +00001813 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001814 u32 alignment;
1815 int ret;
1816
Chris Wilson05394f32010-11-08 19:18:58 +00001817 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001818 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001819 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1820 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001821 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001822 alignment = 4 * 1024;
1823 else
1824 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001825 break;
1826 case I915_TILING_X:
1827 /* pin() will align the object as required by fence */
1828 alignment = 0;
1829 break;
1830 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001831 /* Despite that we check this in framebuffer_init userspace can
1832 * screw us over and change the tiling after the fact. Only
1833 * pinned buffers can't change their tiling. */
1834 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001835 return -EINVAL;
1836 default:
1837 BUG();
1838 }
1839
Chris Wilson693db182013-03-05 14:52:39 +00001840 /* Note that the w/a also requires 64 PTE of padding following the
1841 * bo. We currently fill all unused PTE with the shadow page and so
1842 * we should always have valid PTE following the scanout preventing
1843 * the VT-d warning.
1844 */
1845 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1846 alignment = 256 * 1024;
1847
Chris Wilsonce453d82011-02-21 14:43:56 +00001848 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001849 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001850 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001851 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001852
1853 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1854 * fence, whereas 965+ only requires a fence if using
1855 * framebuffer compression. For simplicity, we always install
1856 * a fence as the cost is not that onerous.
1857 */
Chris Wilson06d98132012-04-17 15:31:24 +01001858 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001859 if (ret)
1860 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001861
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001862 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001863
Chris Wilsonce453d82011-02-21 14:43:56 +00001864 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001865 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001866
1867err_unpin:
1868 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001869err_interruptible:
1870 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001871 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001872}
1873
Chris Wilson1690e1e2011-12-14 13:57:08 +01001874void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1875{
1876 i915_gem_object_unpin_fence(obj);
1877 i915_gem_object_unpin(obj);
1878}
1879
Daniel Vetterc2c75132012-07-05 12:17:30 +02001880/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1881 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001882unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1883 unsigned int tiling_mode,
1884 unsigned int cpp,
1885 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001886{
Chris Wilsonbc752862013-02-21 20:04:31 +00001887 if (tiling_mode != I915_TILING_NONE) {
1888 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001889
Chris Wilsonbc752862013-02-21 20:04:31 +00001890 tile_rows = *y / 8;
1891 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001892
Chris Wilsonbc752862013-02-21 20:04:31 +00001893 tiles = *x / (512/cpp);
1894 *x %= 512/cpp;
1895
1896 return tile_rows * pitch * 8 + tiles * 4096;
1897 } else {
1898 unsigned int offset;
1899
1900 offset = *y * pitch + *x * cpp;
1901 *y = 0;
1902 *x = (offset & 4095) / cpp;
1903 return offset & -4096;
1904 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001905}
1906
Jesse Barnes17638cd2011-06-24 12:19:23 -07001907static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1908 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001909{
1910 struct drm_device *dev = crtc->dev;
1911 struct drm_i915_private *dev_priv = dev->dev_private;
1912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1913 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001914 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001915 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001916 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001917 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001918 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001919
1920 switch (plane) {
1921 case 0:
1922 case 1:
1923 break;
1924 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001925 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001926 return -EINVAL;
1927 }
1928
1929 intel_fb = to_intel_framebuffer(fb);
1930 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001931
Chris Wilson5eddb702010-09-11 13:48:45 +01001932 reg = DSPCNTR(plane);
1933 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001934 /* Mask out pixel format bits in case we change it */
1935 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001936 switch (fb->pixel_format) {
1937 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001938 dspcntr |= DISPPLANE_8BPP;
1939 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001940 case DRM_FORMAT_XRGB1555:
1941 case DRM_FORMAT_ARGB1555:
1942 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001943 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001944 case DRM_FORMAT_RGB565:
1945 dspcntr |= DISPPLANE_BGRX565;
1946 break;
1947 case DRM_FORMAT_XRGB8888:
1948 case DRM_FORMAT_ARGB8888:
1949 dspcntr |= DISPPLANE_BGRX888;
1950 break;
1951 case DRM_FORMAT_XBGR8888:
1952 case DRM_FORMAT_ABGR8888:
1953 dspcntr |= DISPPLANE_RGBX888;
1954 break;
1955 case DRM_FORMAT_XRGB2101010:
1956 case DRM_FORMAT_ARGB2101010:
1957 dspcntr |= DISPPLANE_BGRX101010;
1958 break;
1959 case DRM_FORMAT_XBGR2101010:
1960 case DRM_FORMAT_ABGR2101010:
1961 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001962 break;
1963 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001964 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001965 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001966
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001968 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001969 dspcntr |= DISPPLANE_TILED;
1970 else
1971 dspcntr &= ~DISPPLANE_TILED;
1972 }
1973
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001974 if (IS_G4X(dev))
1975 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1976
Chris Wilson5eddb702010-09-11 13:48:45 +01001977 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001978
Daniel Vettere506a0c2012-07-05 12:17:29 +02001979 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001980
Daniel Vetterc2c75132012-07-05 12:17:30 +02001981 if (INTEL_INFO(dev)->gen >= 4) {
1982 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001983 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1984 fb->bits_per_pixel / 8,
1985 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001986 linear_offset -= intel_crtc->dspaddr_offset;
1987 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001988 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001989 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001990
1991 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1992 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001993 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001994 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001995 I915_MODIFY_DISPBASE(DSPSURF(plane),
1996 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001997 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001998 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001999 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002000 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002001 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002002
Jesse Barnes17638cd2011-06-24 12:19:23 -07002003 return 0;
2004}
2005
2006static int ironlake_update_plane(struct drm_crtc *crtc,
2007 struct drm_framebuffer *fb, int x, int y)
2008{
2009 struct drm_device *dev = crtc->dev;
2010 struct drm_i915_private *dev_priv = dev->dev_private;
2011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2012 struct intel_framebuffer *intel_fb;
2013 struct drm_i915_gem_object *obj;
2014 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002015 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002016 u32 dspcntr;
2017 u32 reg;
2018
2019 switch (plane) {
2020 case 0:
2021 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002022 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002023 break;
2024 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002025 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002026 return -EINVAL;
2027 }
2028
2029 intel_fb = to_intel_framebuffer(fb);
2030 obj = intel_fb->obj;
2031
2032 reg = DSPCNTR(plane);
2033 dspcntr = I915_READ(reg);
2034 /* Mask out pixel format bits in case we change it */
2035 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002036 switch (fb->pixel_format) {
2037 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002038 dspcntr |= DISPPLANE_8BPP;
2039 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002040 case DRM_FORMAT_RGB565:
2041 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002042 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002043 case DRM_FORMAT_XRGB8888:
2044 case DRM_FORMAT_ARGB8888:
2045 dspcntr |= DISPPLANE_BGRX888;
2046 break;
2047 case DRM_FORMAT_XBGR8888:
2048 case DRM_FORMAT_ABGR8888:
2049 dspcntr |= DISPPLANE_RGBX888;
2050 break;
2051 case DRM_FORMAT_XRGB2101010:
2052 case DRM_FORMAT_ARGB2101010:
2053 dspcntr |= DISPPLANE_BGRX101010;
2054 break;
2055 case DRM_FORMAT_XBGR2101010:
2056 case DRM_FORMAT_ABGR2101010:
2057 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002058 break;
2059 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002060 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002061 }
2062
2063 if (obj->tiling_mode != I915_TILING_NONE)
2064 dspcntr |= DISPPLANE_TILED;
2065 else
2066 dspcntr &= ~DISPPLANE_TILED;
2067
2068 /* must disable */
2069 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2070
2071 I915_WRITE(reg, dspcntr);
2072
Daniel Vettere506a0c2012-07-05 12:17:29 +02002073 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002074 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002075 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2076 fb->bits_per_pixel / 8,
2077 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002078 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002079
Daniel Vettere506a0c2012-07-05 12:17:29 +02002080 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2081 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002082 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002083 I915_MODIFY_DISPBASE(DSPSURF(plane),
2084 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002085 if (IS_HASWELL(dev)) {
2086 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2087 } else {
2088 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2089 I915_WRITE(DSPLINOFF(plane), linear_offset);
2090 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002091 POSTING_READ(reg);
2092
2093 return 0;
2094}
2095
2096/* Assume fb object is pinned & idle & fenced and just update base pointers */
2097static int
2098intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2099 int x, int y, enum mode_set_atomic state)
2100{
2101 struct drm_device *dev = crtc->dev;
2102 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002103
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002104 if (dev_priv->display.disable_fbc)
2105 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002106 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002107
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002108 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002109}
2110
Ville Syrjälä96a02912013-02-18 19:08:49 +02002111void intel_display_handle_reset(struct drm_device *dev)
2112{
2113 struct drm_i915_private *dev_priv = dev->dev_private;
2114 struct drm_crtc *crtc;
2115
2116 /*
2117 * Flips in the rings have been nuked by the reset,
2118 * so complete all pending flips so that user space
2119 * will get its events and not get stuck.
2120 *
2121 * Also update the base address of all primary
2122 * planes to the the last fb to make sure we're
2123 * showing the correct fb after a reset.
2124 *
2125 * Need to make two loops over the crtcs so that we
2126 * don't try to grab a crtc mutex before the
2127 * pending_flip_queue really got woken up.
2128 */
2129
2130 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2132 enum plane plane = intel_crtc->plane;
2133
2134 intel_prepare_page_flip(dev, plane);
2135 intel_finish_page_flip_plane(dev, plane);
2136 }
2137
2138 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2140
2141 mutex_lock(&crtc->mutex);
2142 if (intel_crtc->active)
2143 dev_priv->display.update_plane(crtc, crtc->fb,
2144 crtc->x, crtc->y);
2145 mutex_unlock(&crtc->mutex);
2146 }
2147}
2148
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002149static int
Chris Wilson14667a42012-04-03 17:58:35 +01002150intel_finish_fb(struct drm_framebuffer *old_fb)
2151{
2152 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2153 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2154 bool was_interruptible = dev_priv->mm.interruptible;
2155 int ret;
2156
Chris Wilson14667a42012-04-03 17:58:35 +01002157 /* Big Hammer, we also need to ensure that any pending
2158 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2159 * current scanout is retired before unpinning the old
2160 * framebuffer.
2161 *
2162 * This should only fail upon a hung GPU, in which case we
2163 * can safely continue.
2164 */
2165 dev_priv->mm.interruptible = false;
2166 ret = i915_gem_object_finish_gpu(obj);
2167 dev_priv->mm.interruptible = was_interruptible;
2168
2169 return ret;
2170}
2171
Ville Syrjälä198598d2012-10-31 17:50:24 +02002172static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2173{
2174 struct drm_device *dev = crtc->dev;
2175 struct drm_i915_master_private *master_priv;
2176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2177
2178 if (!dev->primary->master)
2179 return;
2180
2181 master_priv = dev->primary->master->driver_priv;
2182 if (!master_priv->sarea_priv)
2183 return;
2184
2185 switch (intel_crtc->pipe) {
2186 case 0:
2187 master_priv->sarea_priv->pipeA_x = x;
2188 master_priv->sarea_priv->pipeA_y = y;
2189 break;
2190 case 1:
2191 master_priv->sarea_priv->pipeB_x = x;
2192 master_priv->sarea_priv->pipeB_y = y;
2193 break;
2194 default:
2195 break;
2196 }
2197}
2198
Chris Wilson14667a42012-04-03 17:58:35 +01002199static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002200intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002201 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002202{
2203 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002204 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002206 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002207 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002208
2209 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002210 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002211 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002212 return 0;
2213 }
2214
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002215 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002216 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2217 plane_name(intel_crtc->plane),
2218 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002219 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002220 }
2221
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002222 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002223 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002224 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002225 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002226 if (ret != 0) {
2227 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002228 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002229 return ret;
2230 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002231
Daniel Vetter94352cf2012-07-05 22:51:56 +02002232 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002233 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002234 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002235 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002236 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002237 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002238 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002239
Daniel Vetter94352cf2012-07-05 22:51:56 +02002240 old_fb = crtc->fb;
2241 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002242 crtc->x = x;
2243 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002244
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002245 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002246 if (intel_crtc->active && old_fb != fb)
2247 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002248 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002249 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002250
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002251 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002252 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002253
Ville Syrjälä198598d2012-10-31 17:50:24 +02002254 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002255
2256 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002257}
2258
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002259static void intel_fdi_normal_train(struct drm_crtc *crtc)
2260{
2261 struct drm_device *dev = crtc->dev;
2262 struct drm_i915_private *dev_priv = dev->dev_private;
2263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2264 int pipe = intel_crtc->pipe;
2265 u32 reg, temp;
2266
2267 /* enable normal train */
2268 reg = FDI_TX_CTL(pipe);
2269 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002270 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002271 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2272 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002273 } else {
2274 temp &= ~FDI_LINK_TRAIN_NONE;
2275 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002276 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002277 I915_WRITE(reg, temp);
2278
2279 reg = FDI_RX_CTL(pipe);
2280 temp = I915_READ(reg);
2281 if (HAS_PCH_CPT(dev)) {
2282 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2283 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2284 } else {
2285 temp &= ~FDI_LINK_TRAIN_NONE;
2286 temp |= FDI_LINK_TRAIN_NONE;
2287 }
2288 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2289
2290 /* wait one idle pattern time */
2291 POSTING_READ(reg);
2292 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002293
2294 /* IVB wants error correction enabled */
2295 if (IS_IVYBRIDGE(dev))
2296 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2297 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002298}
2299
Daniel Vetter1e833f42013-02-19 22:31:57 +01002300static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2301{
2302 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2303}
2304
Daniel Vetter01a415f2012-10-27 15:58:40 +02002305static void ivb_modeset_global_resources(struct drm_device *dev)
2306{
2307 struct drm_i915_private *dev_priv = dev->dev_private;
2308 struct intel_crtc *pipe_B_crtc =
2309 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2310 struct intel_crtc *pipe_C_crtc =
2311 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2312 uint32_t temp;
2313
Daniel Vetter1e833f42013-02-19 22:31:57 +01002314 /*
2315 * When everything is off disable fdi C so that we could enable fdi B
2316 * with all lanes. Note that we don't care about enabled pipes without
2317 * an enabled pch encoder.
2318 */
2319 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2320 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002321 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2322 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2323
2324 temp = I915_READ(SOUTH_CHICKEN1);
2325 temp &= ~FDI_BC_BIFURCATION_SELECT;
2326 DRM_DEBUG_KMS("disabling fdi C rx\n");
2327 I915_WRITE(SOUTH_CHICKEN1, temp);
2328 }
2329}
2330
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002331/* The FDI link training functions for ILK/Ibexpeak. */
2332static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2333{
2334 struct drm_device *dev = crtc->dev;
2335 struct drm_i915_private *dev_priv = dev->dev_private;
2336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2337 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002338 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002340
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002341 /* FDI needs bits from pipe & plane first */
2342 assert_pipe_enabled(dev_priv, pipe);
2343 assert_plane_enabled(dev_priv, plane);
2344
Adam Jacksone1a44742010-06-25 15:32:14 -04002345 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2346 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002347 reg = FDI_RX_IMR(pipe);
2348 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002349 temp &= ~FDI_RX_SYMBOL_LOCK;
2350 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 I915_WRITE(reg, temp);
2352 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002353 udelay(150);
2354
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002355 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002356 reg = FDI_TX_CTL(pipe);
2357 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002358 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2359 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002360 temp &= ~FDI_LINK_TRAIN_NONE;
2361 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002363
Chris Wilson5eddb702010-09-11 13:48:45 +01002364 reg = FDI_RX_CTL(pipe);
2365 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002366 temp &= ~FDI_LINK_TRAIN_NONE;
2367 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2369
2370 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002371 udelay(150);
2372
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002373 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002374 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2375 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2376 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002377
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002379 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002381 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2382
2383 if ((temp & FDI_RX_BIT_LOCK)) {
2384 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002385 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 break;
2387 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002388 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002389 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002390 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002391
2392 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 reg = FDI_TX_CTL(pipe);
2394 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 temp &= ~FDI_LINK_TRAIN_NONE;
2396 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002398
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 reg = FDI_RX_CTL(pipe);
2400 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002401 temp &= ~FDI_LINK_TRAIN_NONE;
2402 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002403 I915_WRITE(reg, temp);
2404
2405 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406 udelay(150);
2407
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002409 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002411 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2412
2413 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415 DRM_DEBUG_KMS("FDI train 2 done.\n");
2416 break;
2417 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002418 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002419 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421
2422 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002423
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424}
2425
Akshay Joshi0206e352011-08-16 15:34:10 -04002426static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2428 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2429 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2430 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2431};
2432
2433/* The FDI link training functions for SNB/Cougarpoint. */
2434static void gen6_fdi_link_train(struct drm_crtc *crtc)
2435{
2436 struct drm_device *dev = crtc->dev;
2437 struct drm_i915_private *dev_priv = dev->dev_private;
2438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2439 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002440 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441
Adam Jacksone1a44742010-06-25 15:32:14 -04002442 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2443 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 reg = FDI_RX_IMR(pipe);
2445 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002446 temp &= ~FDI_RX_SYMBOL_LOCK;
2447 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002448 I915_WRITE(reg, temp);
2449
2450 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 udelay(150);
2452
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 reg = FDI_TX_CTL(pipe);
2455 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002456 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2457 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 temp &= ~FDI_LINK_TRAIN_NONE;
2459 temp |= FDI_LINK_TRAIN_PATTERN_1;
2460 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2461 /* SNB-B */
2462 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002464
Daniel Vetterd74cf322012-10-26 10:58:13 +02002465 I915_WRITE(FDI_RX_MISC(pipe),
2466 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2467
Chris Wilson5eddb702010-09-11 13:48:45 +01002468 reg = FDI_RX_CTL(pipe);
2469 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 if (HAS_PCH_CPT(dev)) {
2471 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2472 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2473 } else {
2474 temp &= ~FDI_LINK_TRAIN_NONE;
2475 temp |= FDI_LINK_TRAIN_PATTERN_1;
2476 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002477 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2478
2479 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480 udelay(150);
2481
Akshay Joshi0206e352011-08-16 15:34:10 -04002482 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 reg = FDI_TX_CTL(pipe);
2484 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2486 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 I915_WRITE(reg, temp);
2488
2489 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 udelay(500);
2491
Sean Paulfa37d392012-03-02 12:53:39 -05002492 for (retry = 0; retry < 5; retry++) {
2493 reg = FDI_RX_IIR(pipe);
2494 temp = I915_READ(reg);
2495 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2496 if (temp & FDI_RX_BIT_LOCK) {
2497 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2498 DRM_DEBUG_KMS("FDI train 1 done.\n");
2499 break;
2500 }
2501 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002502 }
Sean Paulfa37d392012-03-02 12:53:39 -05002503 if (retry < 5)
2504 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505 }
2506 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508
2509 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 reg = FDI_TX_CTL(pipe);
2511 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512 temp &= ~FDI_LINK_TRAIN_NONE;
2513 temp |= FDI_LINK_TRAIN_PATTERN_2;
2514 if (IS_GEN6(dev)) {
2515 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2516 /* SNB-B */
2517 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2518 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 reg = FDI_RX_CTL(pipe);
2522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 if (HAS_PCH_CPT(dev)) {
2524 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2525 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2526 } else {
2527 temp &= ~FDI_LINK_TRAIN_NONE;
2528 temp |= FDI_LINK_TRAIN_PATTERN_2;
2529 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 I915_WRITE(reg, temp);
2531
2532 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533 udelay(150);
2534
Akshay Joshi0206e352011-08-16 15:34:10 -04002535 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 reg = FDI_TX_CTL(pipe);
2537 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2539 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 I915_WRITE(reg, temp);
2541
2542 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 udelay(500);
2544
Sean Paulfa37d392012-03-02 12:53:39 -05002545 for (retry = 0; retry < 5; retry++) {
2546 reg = FDI_RX_IIR(pipe);
2547 temp = I915_READ(reg);
2548 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2549 if (temp & FDI_RX_SYMBOL_LOCK) {
2550 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2551 DRM_DEBUG_KMS("FDI train 2 done.\n");
2552 break;
2553 }
2554 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002555 }
Sean Paulfa37d392012-03-02 12:53:39 -05002556 if (retry < 5)
2557 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 }
2559 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561
2562 DRM_DEBUG_KMS("FDI train done.\n");
2563}
2564
Jesse Barnes357555c2011-04-28 15:09:55 -07002565/* Manual link training for Ivy Bridge A0 parts */
2566static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2567{
2568 struct drm_device *dev = crtc->dev;
2569 struct drm_i915_private *dev_priv = dev->dev_private;
2570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2571 int pipe = intel_crtc->pipe;
2572 u32 reg, temp, i;
2573
2574 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2575 for train result */
2576 reg = FDI_RX_IMR(pipe);
2577 temp = I915_READ(reg);
2578 temp &= ~FDI_RX_SYMBOL_LOCK;
2579 temp &= ~FDI_RX_BIT_LOCK;
2580 I915_WRITE(reg, temp);
2581
2582 POSTING_READ(reg);
2583 udelay(150);
2584
Daniel Vetter01a415f2012-10-27 15:58:40 +02002585 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2586 I915_READ(FDI_RX_IIR(pipe)));
2587
Jesse Barnes357555c2011-04-28 15:09:55 -07002588 /* enable CPU FDI TX and PCH FDI RX */
2589 reg = FDI_TX_CTL(pipe);
2590 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002591 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2592 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002593 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2594 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2595 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2596 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002597 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002598 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2599
Daniel Vetterd74cf322012-10-26 10:58:13 +02002600 I915_WRITE(FDI_RX_MISC(pipe),
2601 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2602
Jesse Barnes357555c2011-04-28 15:09:55 -07002603 reg = FDI_RX_CTL(pipe);
2604 temp = I915_READ(reg);
2605 temp &= ~FDI_LINK_TRAIN_AUTO;
2606 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2607 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002608 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002609 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2610
2611 POSTING_READ(reg);
2612 udelay(150);
2613
Akshay Joshi0206e352011-08-16 15:34:10 -04002614 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002615 reg = FDI_TX_CTL(pipe);
2616 temp = I915_READ(reg);
2617 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2618 temp |= snb_b_fdi_train_param[i];
2619 I915_WRITE(reg, temp);
2620
2621 POSTING_READ(reg);
2622 udelay(500);
2623
2624 reg = FDI_RX_IIR(pipe);
2625 temp = I915_READ(reg);
2626 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2627
2628 if (temp & FDI_RX_BIT_LOCK ||
2629 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2630 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002631 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002632 break;
2633 }
2634 }
2635 if (i == 4)
2636 DRM_ERROR("FDI train 1 fail!\n");
2637
2638 /* Train 2 */
2639 reg = FDI_TX_CTL(pipe);
2640 temp = I915_READ(reg);
2641 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2642 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2643 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2644 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2645 I915_WRITE(reg, temp);
2646
2647 reg = FDI_RX_CTL(pipe);
2648 temp = I915_READ(reg);
2649 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2650 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2651 I915_WRITE(reg, temp);
2652
2653 POSTING_READ(reg);
2654 udelay(150);
2655
Akshay Joshi0206e352011-08-16 15:34:10 -04002656 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002657 reg = FDI_TX_CTL(pipe);
2658 temp = I915_READ(reg);
2659 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2660 temp |= snb_b_fdi_train_param[i];
2661 I915_WRITE(reg, temp);
2662
2663 POSTING_READ(reg);
2664 udelay(500);
2665
2666 reg = FDI_RX_IIR(pipe);
2667 temp = I915_READ(reg);
2668 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2669
2670 if (temp & FDI_RX_SYMBOL_LOCK) {
2671 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002672 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002673 break;
2674 }
2675 }
2676 if (i == 4)
2677 DRM_ERROR("FDI train 2 fail!\n");
2678
2679 DRM_DEBUG_KMS("FDI train done.\n");
2680}
2681
Daniel Vetter88cefb62012-08-12 19:27:14 +02002682static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002683{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002684 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002685 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002686 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002687 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002688
Jesse Barnesc64e3112010-09-10 11:27:03 -07002689
Jesse Barnes0e23b992010-09-10 11:10:00 -07002690 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002691 reg = FDI_RX_CTL(pipe);
2692 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002693 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2694 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002695 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2697
2698 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002699 udelay(200);
2700
2701 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002702 temp = I915_READ(reg);
2703 I915_WRITE(reg, temp | FDI_PCDCLK);
2704
2705 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002706 udelay(200);
2707
Paulo Zanoni20749732012-11-23 15:30:38 -02002708 /* Enable CPU FDI TX PLL, always on for Ironlake */
2709 reg = FDI_TX_CTL(pipe);
2710 temp = I915_READ(reg);
2711 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2712 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002713
Paulo Zanoni20749732012-11-23 15:30:38 -02002714 POSTING_READ(reg);
2715 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002716 }
2717}
2718
Daniel Vetter88cefb62012-08-12 19:27:14 +02002719static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2720{
2721 struct drm_device *dev = intel_crtc->base.dev;
2722 struct drm_i915_private *dev_priv = dev->dev_private;
2723 int pipe = intel_crtc->pipe;
2724 u32 reg, temp;
2725
2726 /* Switch from PCDclk to Rawclk */
2727 reg = FDI_RX_CTL(pipe);
2728 temp = I915_READ(reg);
2729 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2730
2731 /* Disable CPU FDI TX PLL */
2732 reg = FDI_TX_CTL(pipe);
2733 temp = I915_READ(reg);
2734 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2735
2736 POSTING_READ(reg);
2737 udelay(100);
2738
2739 reg = FDI_RX_CTL(pipe);
2740 temp = I915_READ(reg);
2741 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2742
2743 /* Wait for the clocks to turn off. */
2744 POSTING_READ(reg);
2745 udelay(100);
2746}
2747
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002748static void ironlake_fdi_disable(struct drm_crtc *crtc)
2749{
2750 struct drm_device *dev = crtc->dev;
2751 struct drm_i915_private *dev_priv = dev->dev_private;
2752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2753 int pipe = intel_crtc->pipe;
2754 u32 reg, temp;
2755
2756 /* disable CPU FDI tx and PCH FDI rx */
2757 reg = FDI_TX_CTL(pipe);
2758 temp = I915_READ(reg);
2759 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2760 POSTING_READ(reg);
2761
2762 reg = FDI_RX_CTL(pipe);
2763 temp = I915_READ(reg);
2764 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002765 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002766 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2767
2768 POSTING_READ(reg);
2769 udelay(100);
2770
2771 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002772 if (HAS_PCH_IBX(dev)) {
2773 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002774 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002775
2776 /* still set train pattern 1 */
2777 reg = FDI_TX_CTL(pipe);
2778 temp = I915_READ(reg);
2779 temp &= ~FDI_LINK_TRAIN_NONE;
2780 temp |= FDI_LINK_TRAIN_PATTERN_1;
2781 I915_WRITE(reg, temp);
2782
2783 reg = FDI_RX_CTL(pipe);
2784 temp = I915_READ(reg);
2785 if (HAS_PCH_CPT(dev)) {
2786 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2787 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2788 } else {
2789 temp &= ~FDI_LINK_TRAIN_NONE;
2790 temp |= FDI_LINK_TRAIN_PATTERN_1;
2791 }
2792 /* BPC in FDI rx is consistent with that in PIPECONF */
2793 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002794 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002795 I915_WRITE(reg, temp);
2796
2797 POSTING_READ(reg);
2798 udelay(100);
2799}
2800
Chris Wilson5bb61642012-09-27 21:25:58 +01002801static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2802{
2803 struct drm_device *dev = crtc->dev;
2804 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002806 unsigned long flags;
2807 bool pending;
2808
Ville Syrjälä10d83732013-01-29 18:13:34 +02002809 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2810 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002811 return false;
2812
2813 spin_lock_irqsave(&dev->event_lock, flags);
2814 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2815 spin_unlock_irqrestore(&dev->event_lock, flags);
2816
2817 return pending;
2818}
2819
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002820static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2821{
Chris Wilson0f911282012-04-17 10:05:38 +01002822 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002823 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002824
2825 if (crtc->fb == NULL)
2826 return;
2827
Daniel Vetter2c10d572012-12-20 21:24:07 +01002828 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2829
Chris Wilson5bb61642012-09-27 21:25:58 +01002830 wait_event(dev_priv->pending_flip_queue,
2831 !intel_crtc_has_pending_flip(crtc));
2832
Chris Wilson0f911282012-04-17 10:05:38 +01002833 mutex_lock(&dev->struct_mutex);
2834 intel_finish_fb(crtc->fb);
2835 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002836}
2837
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002838/* Program iCLKIP clock to the desired frequency */
2839static void lpt_program_iclkip(struct drm_crtc *crtc)
2840{
2841 struct drm_device *dev = crtc->dev;
2842 struct drm_i915_private *dev_priv = dev->dev_private;
2843 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2844 u32 temp;
2845
Daniel Vetter09153002012-12-12 14:06:44 +01002846 mutex_lock(&dev_priv->dpio_lock);
2847
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002848 /* It is necessary to ungate the pixclk gate prior to programming
2849 * the divisors, and gate it back when it is done.
2850 */
2851 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2852
2853 /* Disable SSCCTL */
2854 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002855 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2856 SBI_SSCCTL_DISABLE,
2857 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002858
2859 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2860 if (crtc->mode.clock == 20000) {
2861 auxdiv = 1;
2862 divsel = 0x41;
2863 phaseinc = 0x20;
2864 } else {
2865 /* The iCLK virtual clock root frequency is in MHz,
2866 * but the crtc->mode.clock in in KHz. To get the divisors,
2867 * it is necessary to divide one by another, so we
2868 * convert the virtual clock precision to KHz here for higher
2869 * precision.
2870 */
2871 u32 iclk_virtual_root_freq = 172800 * 1000;
2872 u32 iclk_pi_range = 64;
2873 u32 desired_divisor, msb_divisor_value, pi_value;
2874
2875 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2876 msb_divisor_value = desired_divisor / iclk_pi_range;
2877 pi_value = desired_divisor % iclk_pi_range;
2878
2879 auxdiv = 0;
2880 divsel = msb_divisor_value - 2;
2881 phaseinc = pi_value;
2882 }
2883
2884 /* This should not happen with any sane values */
2885 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2886 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2887 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2888 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2889
2890 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2891 crtc->mode.clock,
2892 auxdiv,
2893 divsel,
2894 phasedir,
2895 phaseinc);
2896
2897 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002898 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002899 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2900 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2901 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2902 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2903 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2904 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002905 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002906
2907 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002908 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002909 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2910 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002911 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002912
2913 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002914 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002915 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002916 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002917
2918 /* Wait for initialization time */
2919 udelay(24);
2920
2921 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002922
2923 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002924}
2925
Daniel Vetter275f01b22013-05-03 11:49:47 +02002926static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2927 enum pipe pch_transcoder)
2928{
2929 struct drm_device *dev = crtc->base.dev;
2930 struct drm_i915_private *dev_priv = dev->dev_private;
2931 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2932
2933 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2934 I915_READ(HTOTAL(cpu_transcoder)));
2935 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2936 I915_READ(HBLANK(cpu_transcoder)));
2937 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2938 I915_READ(HSYNC(cpu_transcoder)));
2939
2940 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2941 I915_READ(VTOTAL(cpu_transcoder)));
2942 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2943 I915_READ(VBLANK(cpu_transcoder)));
2944 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2945 I915_READ(VSYNC(cpu_transcoder)));
2946 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2947 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2948}
2949
Jesse Barnesf67a5592011-01-05 10:31:48 -08002950/*
2951 * Enable PCH resources required for PCH ports:
2952 * - PCH PLLs
2953 * - FDI training & RX/TX
2954 * - update transcoder timings
2955 * - DP transcoding bits
2956 * - transcoder
2957 */
2958static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002959{
2960 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002961 struct drm_i915_private *dev_priv = dev->dev_private;
2962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2963 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002964 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002965
Daniel Vetterab9412b2013-05-03 11:49:46 +02002966 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002967
Daniel Vettercd986ab2012-10-26 10:58:12 +02002968 /* Write the TU size bits before fdi link training, so that error
2969 * detection works. */
2970 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2971 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2972
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002973 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002974 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002975
Daniel Vetter572deb32012-10-27 18:46:14 +02002976 /* XXX: pch pll's can be enabled any time before we enable the PCH
2977 * transcoder, and we actually should do this to not upset any PCH
2978 * transcoder that already use the clock when we share it.
2979 *
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002980 * Note that enable_shared_dpll tries to do the right thing, but
2981 * get_shared_dpll unconditionally resets the pll - we need that to have
2982 * the right LVDS enable sequence. */
2983 ironlake_enable_shared_dpll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002984
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002985 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002986 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002987
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002988 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002989 switch (pipe) {
2990 default:
2991 case 0:
2992 temp |= TRANSA_DPLL_ENABLE;
2993 sel = TRANSA_DPLLB_SEL;
2994 break;
2995 case 1:
2996 temp |= TRANSB_DPLL_ENABLE;
2997 sel = TRANSB_DPLLB_SEL;
2998 break;
2999 case 2:
3000 temp |= TRANSC_DPLL_ENABLE;
3001 sel = TRANSC_DPLLB_SEL;
3002 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003003 }
Daniel Vettera43f6e02013-06-07 23:10:32 +02003004 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003005 temp |= sel;
3006 else
3007 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003008 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003009 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003010
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003011 /* set transcoder timing, panel must allow it */
3012 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003013 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003014
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003015 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003016
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003017 /* For PCH DP, enable TRANS_DP_CTL */
3018 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003019 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3020 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003021 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003022 reg = TRANS_DP_CTL(pipe);
3023 temp = I915_READ(reg);
3024 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003025 TRANS_DP_SYNC_MASK |
3026 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003027 temp |= (TRANS_DP_OUTPUT_ENABLE |
3028 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003029 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003030
3031 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003032 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003033 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003034 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003035
3036 switch (intel_trans_dp_port_sel(crtc)) {
3037 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003038 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003039 break;
3040 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003041 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003042 break;
3043 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003044 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003045 break;
3046 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003047 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003048 }
3049
Chris Wilson5eddb702010-09-11 13:48:45 +01003050 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003051 }
3052
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003053 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003054}
3055
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003056static void lpt_pch_enable(struct drm_crtc *crtc)
3057{
3058 struct drm_device *dev = crtc->dev;
3059 struct drm_i915_private *dev_priv = dev->dev_private;
3060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003061 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003062
Daniel Vetterab9412b2013-05-03 11:49:46 +02003063 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003064
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003065 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003066
Paulo Zanoni0540e482012-10-31 18:12:40 -02003067 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003068 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003069
Paulo Zanoni937bb612012-10-31 18:12:47 -02003070 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003071}
3072
Daniel Vettere2b78262013-06-07 23:10:03 +02003073static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003074{
Daniel Vettere2b78262013-06-07 23:10:03 +02003075 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003076
3077 if (pll == NULL)
3078 return;
3079
3080 if (pll->refcount == 0) {
3081 WARN(1, "bad PCH PLL refcount\n");
3082 return;
3083 }
3084
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003085 if (--pll->refcount == 0) {
3086 WARN_ON(pll->on);
3087 WARN_ON(pll->active);
3088 }
3089
Daniel Vettera43f6e02013-06-07 23:10:32 +02003090 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003091}
3092
Daniel Vettere2b78262013-06-07 23:10:03 +02003093static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc, u32 dpll, u32 fp)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003094{
Daniel Vettere2b78262013-06-07 23:10:03 +02003095 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3096 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3097 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003098
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003099 if (pll) {
Daniel Vettercdbd2312013-06-05 13:34:03 +02003100 DRM_DEBUG_KMS("CRTC:%d dropping existing PCH PLL %x\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003101 crtc->base.base.id, pll->pll_reg);
3102 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003103 }
3104
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003105 if (HAS_PCH_IBX(dev_priv->dev)) {
3106 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vettere2b78262013-06-07 23:10:03 +02003107 i = crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003108 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003109
3110 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003111 crtc->base.base.id, pll->pll_reg);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003112
3113 goto found;
3114 }
3115
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003116 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3117 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003118
3119 /* Only want to check enabled timings first */
3120 if (pll->refcount == 0)
3121 continue;
3122
3123 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3124 fp == I915_READ(pll->fp0_reg)) {
3125 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003126 crtc->base.base.id,
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003127 pll->pll_reg, pll->refcount, pll->active);
3128
3129 goto found;
3130 }
3131 }
3132
3133 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003134 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3135 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003136 if (pll->refcount == 0) {
3137 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003138 crtc->base.base.id, pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003139 goto found;
3140 }
3141 }
3142
3143 return NULL;
3144
3145found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003146 crtc->config.shared_dpll = i;
Daniel Vettere2b78262013-06-07 23:10:03 +02003147 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(crtc->pipe));
Daniel Vettercdbd2312013-06-05 13:34:03 +02003148 if (pll->active == 0) {
3149 DRM_DEBUG_DRIVER("setting up pll %d\n", i);
3150 WARN_ON(pll->on);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003151 assert_shared_dpll_disabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003152
Daniel Vettercdbd2312013-06-05 13:34:03 +02003153 /* Wait for the clocks to stabilize before rewriting the regs */
3154 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3155 POSTING_READ(pll->pll_reg);
3156 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003157
Daniel Vettercdbd2312013-06-05 13:34:03 +02003158 I915_WRITE(pll->fp0_reg, fp);
3159 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3160 }
3161 pll->refcount++;
3162
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003163 return pll;
3164}
3165
Daniel Vettera1520312013-05-03 11:49:50 +02003166static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003167{
3168 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003169 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003170 u32 temp;
3171
3172 temp = I915_READ(dslreg);
3173 udelay(500);
3174 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003175 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003176 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003177 }
3178}
3179
Jesse Barnesb074cec2013-04-25 12:55:02 -07003180static void ironlake_pfit_enable(struct intel_crtc *crtc)
3181{
3182 struct drm_device *dev = crtc->base.dev;
3183 struct drm_i915_private *dev_priv = dev->dev_private;
3184 int pipe = crtc->pipe;
3185
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003186 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003187 /* Force use of hard-coded filter coefficients
3188 * as some pre-programmed values are broken,
3189 * e.g. x201.
3190 */
3191 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3192 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3193 PF_PIPE_SEL_IVB(pipe));
3194 else
3195 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3196 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3197 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3198 }
3199}
3200
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003201static void intel_enable_planes(struct drm_crtc *crtc)
3202{
3203 struct drm_device *dev = crtc->dev;
3204 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3205 struct intel_plane *intel_plane;
3206
3207 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3208 if (intel_plane->pipe == pipe)
3209 intel_plane_restore(&intel_plane->base);
3210}
3211
3212static void intel_disable_planes(struct drm_crtc *crtc)
3213{
3214 struct drm_device *dev = crtc->dev;
3215 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3216 struct intel_plane *intel_plane;
3217
3218 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3219 if (intel_plane->pipe == pipe)
3220 intel_plane_disable(&intel_plane->base);
3221}
3222
Jesse Barnesf67a5592011-01-05 10:31:48 -08003223static void ironlake_crtc_enable(struct drm_crtc *crtc)
3224{
3225 struct drm_device *dev = crtc->dev;
3226 struct drm_i915_private *dev_priv = dev->dev_private;
3227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003228 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003229 int pipe = intel_crtc->pipe;
3230 int plane = intel_crtc->plane;
3231 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003232
Daniel Vetter08a48462012-07-02 11:43:47 +02003233 WARN_ON(!crtc->enabled);
3234
Jesse Barnesf67a5592011-01-05 10:31:48 -08003235 if (intel_crtc->active)
3236 return;
3237
3238 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003239
3240 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3241 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3242
Jesse Barnesf67a5592011-01-05 10:31:48 -08003243 intel_update_watermarks(dev);
3244
3245 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3246 temp = I915_READ(PCH_LVDS);
3247 if ((temp & LVDS_PORT_EN) == 0)
3248 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3249 }
3250
Jesse Barnesf67a5592011-01-05 10:31:48 -08003251
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003252 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003253 /* Note: FDI PLL enabling _must_ be done before we enable the
3254 * cpu pipes, hence this is separate from all the other fdi/pch
3255 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003256 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003257 } else {
3258 assert_fdi_tx_disabled(dev_priv, pipe);
3259 assert_fdi_rx_disabled(dev_priv, pipe);
3260 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003261
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003262 for_each_encoder_on_crtc(dev, crtc, encoder)
3263 if (encoder->pre_enable)
3264 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003265
3266 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003267 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003268
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003269 /*
3270 * On ILK+ LUT must be loaded before the pipe is running but with
3271 * clocks enabled
3272 */
3273 intel_crtc_load_lut(crtc);
3274
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003275 intel_enable_pipe(dev_priv, pipe,
3276 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003277 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003278 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003279 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003280
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003281 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003282 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003283
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003284 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003285 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003286 mutex_unlock(&dev->struct_mutex);
3287
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003288 for_each_encoder_on_crtc(dev, crtc, encoder)
3289 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003290
3291 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003292 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003293
3294 /*
3295 * There seems to be a race in PCH platform hw (at least on some
3296 * outputs) where an enabled pipe still completes any pageflip right
3297 * away (as if the pipe is off) instead of waiting for vblank. As soon
3298 * as the first vblank happend, everything works as expected. Hence just
3299 * wait for one vblank before returning to avoid strange things
3300 * happening.
3301 */
3302 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003303}
3304
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003305/* IPS only exists on ULT machines and is tied to pipe A. */
3306static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3307{
3308 return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
3309}
3310
3311static void hsw_enable_ips(struct intel_crtc *crtc)
3312{
3313 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3314
3315 if (!crtc->config.ips_enabled)
3316 return;
3317
3318 /* We can only enable IPS after we enable a plane and wait for a vblank.
3319 * We guarantee that the plane is enabled by calling intel_enable_ips
3320 * only after intel_enable_plane. And intel_enable_plane already waits
3321 * for a vblank, so all we need to do here is to enable the IPS bit. */
3322 assert_plane_enabled(dev_priv, crtc->plane);
3323 I915_WRITE(IPS_CTL, IPS_ENABLE);
3324}
3325
3326static void hsw_disable_ips(struct intel_crtc *crtc)
3327{
3328 struct drm_device *dev = crtc->base.dev;
3329 struct drm_i915_private *dev_priv = dev->dev_private;
3330
3331 if (!crtc->config.ips_enabled)
3332 return;
3333
3334 assert_plane_enabled(dev_priv, crtc->plane);
3335 I915_WRITE(IPS_CTL, 0);
3336
3337 /* We need to wait for a vblank before we can disable the plane. */
3338 intel_wait_for_vblank(dev, crtc->pipe);
3339}
3340
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003341static void haswell_crtc_enable(struct drm_crtc *crtc)
3342{
3343 struct drm_device *dev = crtc->dev;
3344 struct drm_i915_private *dev_priv = dev->dev_private;
3345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3346 struct intel_encoder *encoder;
3347 int pipe = intel_crtc->pipe;
3348 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003349
3350 WARN_ON(!crtc->enabled);
3351
3352 if (intel_crtc->active)
3353 return;
3354
3355 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003356
3357 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3358 if (intel_crtc->config.has_pch_encoder)
3359 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3360
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003361 intel_update_watermarks(dev);
3362
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003363 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003364 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003365
3366 for_each_encoder_on_crtc(dev, crtc, encoder)
3367 if (encoder->pre_enable)
3368 encoder->pre_enable(encoder);
3369
Paulo Zanoni1f544382012-10-24 11:32:00 -02003370 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003371
Paulo Zanoni1f544382012-10-24 11:32:00 -02003372 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003373 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003374
3375 /*
3376 * On ILK+ LUT must be loaded before the pipe is running but with
3377 * clocks enabled
3378 */
3379 intel_crtc_load_lut(crtc);
3380
Paulo Zanoni1f544382012-10-24 11:32:00 -02003381 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003382 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003383
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003384 intel_enable_pipe(dev_priv, pipe,
3385 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003386 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003387 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003388 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003389
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003390 hsw_enable_ips(intel_crtc);
3391
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003392 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003393 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003394
3395 mutex_lock(&dev->struct_mutex);
3396 intel_update_fbc(dev);
3397 mutex_unlock(&dev->struct_mutex);
3398
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003399 for_each_encoder_on_crtc(dev, crtc, encoder)
3400 encoder->enable(encoder);
3401
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003402 /*
3403 * There seems to be a race in PCH platform hw (at least on some
3404 * outputs) where an enabled pipe still completes any pageflip right
3405 * away (as if the pipe is off) instead of waiting for vblank. As soon
3406 * as the first vblank happend, everything works as expected. Hence just
3407 * wait for one vblank before returning to avoid strange things
3408 * happening.
3409 */
3410 intel_wait_for_vblank(dev, intel_crtc->pipe);
3411}
3412
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003413static void ironlake_pfit_disable(struct intel_crtc *crtc)
3414{
3415 struct drm_device *dev = crtc->base.dev;
3416 struct drm_i915_private *dev_priv = dev->dev_private;
3417 int pipe = crtc->pipe;
3418
3419 /* To avoid upsetting the power well on haswell only disable the pfit if
3420 * it's in use. The hw state code will make sure we get this right. */
3421 if (crtc->config.pch_pfit.size) {
3422 I915_WRITE(PF_CTL(pipe), 0);
3423 I915_WRITE(PF_WIN_POS(pipe), 0);
3424 I915_WRITE(PF_WIN_SZ(pipe), 0);
3425 }
3426}
3427
Jesse Barnes6be4a602010-09-10 10:26:01 -07003428static void ironlake_crtc_disable(struct drm_crtc *crtc)
3429{
3430 struct drm_device *dev = crtc->dev;
3431 struct drm_i915_private *dev_priv = dev->dev_private;
3432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003433 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003434 int pipe = intel_crtc->pipe;
3435 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003437
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003438
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003439 if (!intel_crtc->active)
3440 return;
3441
Daniel Vetterea9d7582012-07-10 10:42:52 +02003442 for_each_encoder_on_crtc(dev, crtc, encoder)
3443 encoder->disable(encoder);
3444
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003445 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003446 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003447
Chris Wilson973d04f2011-07-08 12:22:37 +01003448 if (dev_priv->cfb_plane == plane)
3449 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003450
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003451 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003452 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003453 intel_disable_plane(dev_priv, plane, pipe);
3454
Daniel Vetterd925c592013-06-05 13:34:04 +02003455 if (intel_crtc->config.has_pch_encoder)
3456 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3457
Jesse Barnesb24e7172011-01-04 15:09:30 -08003458 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003459
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003460 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003461
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003462 for_each_encoder_on_crtc(dev, crtc, encoder)
3463 if (encoder->post_disable)
3464 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465
Daniel Vetterd925c592013-06-05 13:34:04 +02003466 if (intel_crtc->config.has_pch_encoder) {
3467 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003468
Daniel Vetterd925c592013-06-05 13:34:04 +02003469 ironlake_disable_pch_transcoder(dev_priv, pipe);
3470 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003471
Daniel Vetterd925c592013-06-05 13:34:04 +02003472 if (HAS_PCH_CPT(dev)) {
3473 /* disable TRANS_DP_CTL */
3474 reg = TRANS_DP_CTL(pipe);
3475 temp = I915_READ(reg);
3476 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3477 TRANS_DP_PORT_SEL_MASK);
3478 temp |= TRANS_DP_PORT_SEL_NONE;
3479 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003480
Daniel Vetterd925c592013-06-05 13:34:04 +02003481 /* disable DPLL_SEL */
3482 temp = I915_READ(PCH_DPLL_SEL);
3483 switch (pipe) {
3484 case 0:
3485 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
3486 break;
3487 case 1:
3488 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3489 break;
3490 case 2:
3491 /* C shares PLL A or B */
3492 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
3493 break;
3494 default:
3495 BUG(); /* wtf */
3496 }
3497 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003498 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003499
3500 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003501 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003502
3503 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003504 }
3505
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003506 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003507 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003508
3509 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003510 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003511 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003512}
3513
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003514static void haswell_crtc_disable(struct drm_crtc *crtc)
3515{
3516 struct drm_device *dev = crtc->dev;
3517 struct drm_i915_private *dev_priv = dev->dev_private;
3518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3519 struct intel_encoder *encoder;
3520 int pipe = intel_crtc->pipe;
3521 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003522 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003523
3524 if (!intel_crtc->active)
3525 return;
3526
3527 for_each_encoder_on_crtc(dev, crtc, encoder)
3528 encoder->disable(encoder);
3529
3530 intel_crtc_wait_for_pending_flips(crtc);
3531 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003532
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003533 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003534 if (dev_priv->cfb_plane == plane)
3535 intel_disable_fbc(dev);
3536
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003537 hsw_disable_ips(intel_crtc);
3538
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003539 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003540 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003541 intel_disable_plane(dev_priv, plane, pipe);
3542
Paulo Zanoni86642812013-04-12 17:57:57 -03003543 if (intel_crtc->config.has_pch_encoder)
3544 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003545 intel_disable_pipe(dev_priv, pipe);
3546
Paulo Zanoniad80a812012-10-24 16:06:19 -02003547 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003548
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003549 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003550
Paulo Zanoni1f544382012-10-24 11:32:00 -02003551 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003552
3553 for_each_encoder_on_crtc(dev, crtc, encoder)
3554 if (encoder->post_disable)
3555 encoder->post_disable(encoder);
3556
Daniel Vetter88adfff2013-03-28 10:42:01 +01003557 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003558 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003559 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003560 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003561 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003562
3563 intel_crtc->active = false;
3564 intel_update_watermarks(dev);
3565
3566 mutex_lock(&dev->struct_mutex);
3567 intel_update_fbc(dev);
3568 mutex_unlock(&dev->struct_mutex);
3569}
3570
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003571static void ironlake_crtc_off(struct drm_crtc *crtc)
3572{
3573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003574 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003575}
3576
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003577static void haswell_crtc_off(struct drm_crtc *crtc)
3578{
3579 intel_ddi_put_crtc_pll(crtc);
3580}
3581
Daniel Vetter02e792f2009-09-15 22:57:34 +02003582static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3583{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003584 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003585 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003587
Chris Wilson23f09ce2010-08-12 13:53:37 +01003588 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003589 dev_priv->mm.interruptible = false;
3590 (void) intel_overlay_switch_off(intel_crtc->overlay);
3591 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003592 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003593 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003594
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003595 /* Let userspace switch the overlay on again. In most cases userspace
3596 * has to recompute where to put it anyway.
3597 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003598}
3599
Egbert Eich61bc95c2013-03-04 09:24:38 -05003600/**
3601 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3602 * cursor plane briefly if not already running after enabling the display
3603 * plane.
3604 * This workaround avoids occasional blank screens when self refresh is
3605 * enabled.
3606 */
3607static void
3608g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3609{
3610 u32 cntl = I915_READ(CURCNTR(pipe));
3611
3612 if ((cntl & CURSOR_MODE) == 0) {
3613 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3614
3615 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3616 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3617 intel_wait_for_vblank(dev_priv->dev, pipe);
3618 I915_WRITE(CURCNTR(pipe), cntl);
3619 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3620 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3621 }
3622}
3623
Jesse Barnes2dd24552013-04-25 12:55:01 -07003624static void i9xx_pfit_enable(struct intel_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->base.dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 struct intel_crtc_config *pipe_config = &crtc->config;
3629
Daniel Vetter328d8e82013-05-08 10:36:31 +02003630 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003631 return;
3632
Daniel Vetterc0b03412013-05-28 12:05:54 +02003633 /*
3634 * The panel fitter should only be adjusted whilst the pipe is disabled,
3635 * according to register description and PRM.
3636 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003637 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3638 assert_pipe_disabled(dev_priv, crtc->pipe);
3639
Jesse Barnesb074cec2013-04-25 12:55:02 -07003640 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3641 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003642
3643 /* Border color in case we don't scale up to the full screen. Black by
3644 * default, change to something else for debugging. */
3645 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003646}
3647
Jesse Barnes89b667f2013-04-18 14:51:36 -07003648static void valleyview_crtc_enable(struct drm_crtc *crtc)
3649{
3650 struct drm_device *dev = crtc->dev;
3651 struct drm_i915_private *dev_priv = dev->dev_private;
3652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3653 struct intel_encoder *encoder;
3654 int pipe = intel_crtc->pipe;
3655 int plane = intel_crtc->plane;
3656
3657 WARN_ON(!crtc->enabled);
3658
3659 if (intel_crtc->active)
3660 return;
3661
3662 intel_crtc->active = true;
3663 intel_update_watermarks(dev);
3664
3665 mutex_lock(&dev_priv->dpio_lock);
3666
3667 for_each_encoder_on_crtc(dev, crtc, encoder)
3668 if (encoder->pre_pll_enable)
3669 encoder->pre_pll_enable(encoder);
3670
3671 intel_enable_pll(dev_priv, pipe);
3672
3673 for_each_encoder_on_crtc(dev, crtc, encoder)
3674 if (encoder->pre_enable)
3675 encoder->pre_enable(encoder);
3676
3677 /* VLV wants encoder enabling _before_ the pipe is up. */
3678 for_each_encoder_on_crtc(dev, crtc, encoder)
3679 encoder->enable(encoder);
3680
Jesse Barnes2dd24552013-04-25 12:55:01 -07003681 /* Enable panel fitting for eDP */
3682 i9xx_pfit_enable(intel_crtc);
3683
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003684 intel_crtc_load_lut(crtc);
3685
Jesse Barnes89b667f2013-04-18 14:51:36 -07003686 intel_enable_pipe(dev_priv, pipe, false);
3687 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003688 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003689 intel_crtc_update_cursor(crtc, true);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003690
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003691 intel_update_fbc(dev);
3692
Jesse Barnes89b667f2013-04-18 14:51:36 -07003693 mutex_unlock(&dev_priv->dpio_lock);
3694}
3695
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003696static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003697{
3698 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003699 struct drm_i915_private *dev_priv = dev->dev_private;
3700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003701 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003702 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003703 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003704
Daniel Vetter08a48462012-07-02 11:43:47 +02003705 WARN_ON(!crtc->enabled);
3706
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003707 if (intel_crtc->active)
3708 return;
3709
3710 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003711 intel_update_watermarks(dev);
3712
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003713 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003714
3715 for_each_encoder_on_crtc(dev, crtc, encoder)
3716 if (encoder->pre_enable)
3717 encoder->pre_enable(encoder);
3718
Jesse Barnes2dd24552013-04-25 12:55:01 -07003719 /* Enable panel fitting for LVDS */
3720 i9xx_pfit_enable(intel_crtc);
3721
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003722 intel_crtc_load_lut(crtc);
3723
Jesse Barnes040484a2011-01-03 12:14:26 -08003724 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003725 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003726 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003727 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003728 if (IS_G4X(dev))
3729 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003730 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003731
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003732 /* Give the overlay scaler a chance to enable if it's on this pipe */
3733 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003734
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003735 intel_update_fbc(dev);
3736
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003737 for_each_encoder_on_crtc(dev, crtc, encoder)
3738 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003739}
3740
Daniel Vetter87476d62013-04-11 16:29:06 +02003741static void i9xx_pfit_disable(struct intel_crtc *crtc)
3742{
3743 struct drm_device *dev = crtc->base.dev;
3744 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003745
3746 if (!crtc->config.gmch_pfit.control)
3747 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003748
3749 assert_pipe_disabled(dev_priv, crtc->pipe);
3750
Daniel Vetter328d8e82013-05-08 10:36:31 +02003751 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3752 I915_READ(PFIT_CONTROL));
3753 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003754}
3755
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003756static void i9xx_crtc_disable(struct drm_crtc *crtc)
3757{
3758 struct drm_device *dev = crtc->dev;
3759 struct drm_i915_private *dev_priv = dev->dev_private;
3760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003761 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003762 int pipe = intel_crtc->pipe;
3763 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003764
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003765 if (!intel_crtc->active)
3766 return;
3767
Daniel Vetterea9d7582012-07-10 10:42:52 +02003768 for_each_encoder_on_crtc(dev, crtc, encoder)
3769 encoder->disable(encoder);
3770
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003771 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003772 intel_crtc_wait_for_pending_flips(crtc);
3773 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003774
Chris Wilson973d04f2011-07-08 12:22:37 +01003775 if (dev_priv->cfb_plane == plane)
3776 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003777
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003778 intel_crtc_dpms_overlay(intel_crtc, false);
3779 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003780 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003781 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003782
Jesse Barnesb24e7172011-01-04 15:09:30 -08003783 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003784
Daniel Vetter87476d62013-04-11 16:29:06 +02003785 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003786
Jesse Barnes89b667f2013-04-18 14:51:36 -07003787 for_each_encoder_on_crtc(dev, crtc, encoder)
3788 if (encoder->post_disable)
3789 encoder->post_disable(encoder);
3790
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003791 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003792
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003793 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003794 intel_update_fbc(dev);
3795 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003796}
3797
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003798static void i9xx_crtc_off(struct drm_crtc *crtc)
3799{
3800}
3801
Daniel Vetter976f8a22012-07-08 22:34:21 +02003802static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3803 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003804{
3805 struct drm_device *dev = crtc->dev;
3806 struct drm_i915_master_private *master_priv;
3807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3808 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003809
3810 if (!dev->primary->master)
3811 return;
3812
3813 master_priv = dev->primary->master->driver_priv;
3814 if (!master_priv->sarea_priv)
3815 return;
3816
Jesse Barnes79e53942008-11-07 14:24:08 -08003817 switch (pipe) {
3818 case 0:
3819 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3820 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3821 break;
3822 case 1:
3823 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3824 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3825 break;
3826 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003827 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003828 break;
3829 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003830}
3831
Daniel Vetter976f8a22012-07-08 22:34:21 +02003832/**
3833 * Sets the power management mode of the pipe and plane.
3834 */
3835void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003836{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003837 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003838 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003839 struct intel_encoder *intel_encoder;
3840 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003841
Daniel Vetter976f8a22012-07-08 22:34:21 +02003842 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3843 enable |= intel_encoder->connectors_active;
3844
3845 if (enable)
3846 dev_priv->display.crtc_enable(crtc);
3847 else
3848 dev_priv->display.crtc_disable(crtc);
3849
3850 intel_crtc_update_sarea(crtc, enable);
3851}
3852
Daniel Vetter976f8a22012-07-08 22:34:21 +02003853static void intel_crtc_disable(struct drm_crtc *crtc)
3854{
3855 struct drm_device *dev = crtc->dev;
3856 struct drm_connector *connector;
3857 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003859
3860 /* crtc should still be enabled when we disable it. */
3861 WARN_ON(!crtc->enabled);
3862
3863 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003864 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003865 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003866 dev_priv->display.off(crtc);
3867
Chris Wilson931872f2012-01-16 23:01:13 +00003868 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3869 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003870
3871 if (crtc->fb) {
3872 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003873 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003874 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003875 crtc->fb = NULL;
3876 }
3877
3878 /* Update computed state. */
3879 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3880 if (!connector->encoder || !connector->encoder->crtc)
3881 continue;
3882
3883 if (connector->encoder->crtc != crtc)
3884 continue;
3885
3886 connector->dpms = DRM_MODE_DPMS_OFF;
3887 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003888 }
3889}
3890
Daniel Vettera261b242012-07-26 19:21:47 +02003891void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003892{
Daniel Vettera261b242012-07-26 19:21:47 +02003893 struct drm_crtc *crtc;
3894
3895 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3896 if (crtc->enabled)
3897 intel_crtc_disable(crtc);
3898 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003899}
3900
Chris Wilsonea5b2132010-08-04 13:50:23 +01003901void intel_encoder_destroy(struct drm_encoder *encoder)
3902{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003903 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003904
Chris Wilsonea5b2132010-08-04 13:50:23 +01003905 drm_encoder_cleanup(encoder);
3906 kfree(intel_encoder);
3907}
3908
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003909/* Simple dpms helper for encodres with just one connector, no cloning and only
3910 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3911 * state of the entire output pipe. */
3912void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3913{
3914 if (mode == DRM_MODE_DPMS_ON) {
3915 encoder->connectors_active = true;
3916
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003917 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003918 } else {
3919 encoder->connectors_active = false;
3920
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003921 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003922 }
3923}
3924
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003925/* Cross check the actual hw state with our own modeset state tracking (and it's
3926 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003927static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003928{
3929 if (connector->get_hw_state(connector)) {
3930 struct intel_encoder *encoder = connector->encoder;
3931 struct drm_crtc *crtc;
3932 bool encoder_enabled;
3933 enum pipe pipe;
3934
3935 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3936 connector->base.base.id,
3937 drm_get_connector_name(&connector->base));
3938
3939 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3940 "wrong connector dpms state\n");
3941 WARN(connector->base.encoder != &encoder->base,
3942 "active connector not linked to encoder\n");
3943 WARN(!encoder->connectors_active,
3944 "encoder->connectors_active not set\n");
3945
3946 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3947 WARN(!encoder_enabled, "encoder not enabled\n");
3948 if (WARN_ON(!encoder->base.crtc))
3949 return;
3950
3951 crtc = encoder->base.crtc;
3952
3953 WARN(!crtc->enabled, "crtc not enabled\n");
3954 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3955 WARN(pipe != to_intel_crtc(crtc)->pipe,
3956 "encoder active on the wrong pipe\n");
3957 }
3958}
3959
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003960/* Even simpler default implementation, if there's really no special case to
3961 * consider. */
3962void intel_connector_dpms(struct drm_connector *connector, int mode)
3963{
3964 struct intel_encoder *encoder = intel_attached_encoder(connector);
3965
3966 /* All the simple cases only support two dpms states. */
3967 if (mode != DRM_MODE_DPMS_ON)
3968 mode = DRM_MODE_DPMS_OFF;
3969
3970 if (mode == connector->dpms)
3971 return;
3972
3973 connector->dpms = mode;
3974
3975 /* Only need to change hw state when actually enabled */
3976 if (encoder->base.crtc)
3977 intel_encoder_dpms(encoder, mode);
3978 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003979 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003980
Daniel Vetterb9805142012-08-31 17:37:33 +02003981 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003982}
3983
Daniel Vetterf0947c32012-07-02 13:10:34 +02003984/* Simple connector->get_hw_state implementation for encoders that support only
3985 * one connector and no cloning and hence the encoder state determines the state
3986 * of the connector. */
3987bool intel_connector_get_hw_state(struct intel_connector *connector)
3988{
Daniel Vetter24929352012-07-02 20:28:59 +02003989 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003990 struct intel_encoder *encoder = connector->encoder;
3991
3992 return encoder->get_hw_state(encoder, &pipe);
3993}
3994
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003995static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3996 struct intel_crtc_config *pipe_config)
3997{
3998 struct drm_i915_private *dev_priv = dev->dev_private;
3999 struct intel_crtc *pipe_B_crtc =
4000 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4001
4002 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4003 pipe_name(pipe), pipe_config->fdi_lanes);
4004 if (pipe_config->fdi_lanes > 4) {
4005 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4006 pipe_name(pipe), pipe_config->fdi_lanes);
4007 return false;
4008 }
4009
4010 if (IS_HASWELL(dev)) {
4011 if (pipe_config->fdi_lanes > 2) {
4012 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4013 pipe_config->fdi_lanes);
4014 return false;
4015 } else {
4016 return true;
4017 }
4018 }
4019
4020 if (INTEL_INFO(dev)->num_pipes == 2)
4021 return true;
4022
4023 /* Ivybridge 3 pipe is really complicated */
4024 switch (pipe) {
4025 case PIPE_A:
4026 return true;
4027 case PIPE_B:
4028 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4029 pipe_config->fdi_lanes > 2) {
4030 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4031 pipe_name(pipe), pipe_config->fdi_lanes);
4032 return false;
4033 }
4034 return true;
4035 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004036 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004037 pipe_B_crtc->config.fdi_lanes <= 2) {
4038 if (pipe_config->fdi_lanes > 2) {
4039 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4040 pipe_name(pipe), pipe_config->fdi_lanes);
4041 return false;
4042 }
4043 } else {
4044 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4045 return false;
4046 }
4047 return true;
4048 default:
4049 BUG();
4050 }
4051}
4052
Daniel Vettere29c22c2013-02-21 00:00:16 +01004053#define RETRY 1
4054static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4055 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004056{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004057 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004058 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004059 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004060 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004061
Daniel Vettere29c22c2013-02-21 00:00:16 +01004062retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004063 /* FDI is a binary signal running at ~2.7GHz, encoding
4064 * each output octet as 10 bits. The actual frequency
4065 * is stored as a divider into a 100MHz clock, and the
4066 * mode pixel clock is stored in units of 1KHz.
4067 * Hence the bw of each lane in terms of the mode signal
4068 * is:
4069 */
4070 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4071
Daniel Vetterff9a6752013-06-01 17:16:21 +02004072 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004073 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004074
4075 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004076 pipe_config->pipe_bpp);
4077
4078 pipe_config->fdi_lanes = lane;
4079
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004080 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004081 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004082
Daniel Vettere29c22c2013-02-21 00:00:16 +01004083 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4084 intel_crtc->pipe, pipe_config);
4085 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4086 pipe_config->pipe_bpp -= 2*3;
4087 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4088 pipe_config->pipe_bpp);
4089 needs_recompute = true;
4090 pipe_config->bw_constrained = true;
4091
4092 goto retry;
4093 }
4094
4095 if (needs_recompute)
4096 return RETRY;
4097
4098 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004099}
4100
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004101static void hsw_compute_ips_config(struct intel_crtc *crtc,
4102 struct intel_crtc_config *pipe_config)
4103{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004104 pipe_config->ips_enabled = i915_enable_ips &&
4105 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004106 pipe_config->pipe_bpp == 24;
4107}
4108
Daniel Vettera43f6e02013-06-07 23:10:32 +02004109static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004110 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004111{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004112 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004113 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004114
Eric Anholtbad720f2009-10-22 16:11:14 -07004115 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004116 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004117 if (pipe_config->requested_mode.clock * 3
4118 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004119 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004120 }
Chris Wilson89749352010-09-12 18:25:19 +01004121
Daniel Vetterf9bef082012-04-15 19:53:19 +02004122 /* All interlaced capable intel hw wants timings in frames. Note though
4123 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4124 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004125 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004126 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004127
Damien Lespiau8693a822013-05-03 18:48:11 +01004128 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4129 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004130 */
4131 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4132 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004133 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004134
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004135 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004136 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004137 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004138 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4139 * for lvds. */
4140 pipe_config->pipe_bpp = 8*3;
4141 }
4142
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004143 if (IS_HASWELL(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004144 hsw_compute_ips_config(crtc, pipe_config);
4145
4146 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4147 * clock survives for now. */
4148 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4149 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004150
Daniel Vetter877d48d2013-04-19 11:24:43 +02004151 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004152 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004153
Daniel Vettere29c22c2013-02-21 00:00:16 +01004154 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004155}
4156
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004157static int valleyview_get_display_clock_speed(struct drm_device *dev)
4158{
4159 return 400000; /* FIXME */
4160}
4161
Jesse Barnese70236a2009-09-21 10:42:27 -07004162static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004163{
Jesse Barnese70236a2009-09-21 10:42:27 -07004164 return 400000;
4165}
Jesse Barnes79e53942008-11-07 14:24:08 -08004166
Jesse Barnese70236a2009-09-21 10:42:27 -07004167static int i915_get_display_clock_speed(struct drm_device *dev)
4168{
4169 return 333000;
4170}
Jesse Barnes79e53942008-11-07 14:24:08 -08004171
Jesse Barnese70236a2009-09-21 10:42:27 -07004172static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4173{
4174 return 200000;
4175}
Jesse Barnes79e53942008-11-07 14:24:08 -08004176
Jesse Barnese70236a2009-09-21 10:42:27 -07004177static int i915gm_get_display_clock_speed(struct drm_device *dev)
4178{
4179 u16 gcfgc = 0;
4180
4181 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4182
4183 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004184 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004185 else {
4186 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4187 case GC_DISPLAY_CLOCK_333_MHZ:
4188 return 333000;
4189 default:
4190 case GC_DISPLAY_CLOCK_190_200_MHZ:
4191 return 190000;
4192 }
4193 }
4194}
Jesse Barnes79e53942008-11-07 14:24:08 -08004195
Jesse Barnese70236a2009-09-21 10:42:27 -07004196static int i865_get_display_clock_speed(struct drm_device *dev)
4197{
4198 return 266000;
4199}
4200
4201static int i855_get_display_clock_speed(struct drm_device *dev)
4202{
4203 u16 hpllcc = 0;
4204 /* Assume that the hardware is in the high speed state. This
4205 * should be the default.
4206 */
4207 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4208 case GC_CLOCK_133_200:
4209 case GC_CLOCK_100_200:
4210 return 200000;
4211 case GC_CLOCK_166_250:
4212 return 250000;
4213 case GC_CLOCK_100_133:
4214 return 133000;
4215 }
4216
4217 /* Shouldn't happen */
4218 return 0;
4219}
4220
4221static int i830_get_display_clock_speed(struct drm_device *dev)
4222{
4223 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004224}
4225
Zhenyu Wang2c072452009-06-05 15:38:42 +08004226static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004227intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004228{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004229 while (*num > DATA_LINK_M_N_MASK ||
4230 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004231 *num >>= 1;
4232 *den >>= 1;
4233 }
4234}
4235
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004236static void compute_m_n(unsigned int m, unsigned int n,
4237 uint32_t *ret_m, uint32_t *ret_n)
4238{
4239 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4240 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4241 intel_reduce_m_n_ratio(ret_m, ret_n);
4242}
4243
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004244void
4245intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4246 int pixel_clock, int link_clock,
4247 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004248{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004249 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004250
4251 compute_m_n(bits_per_pixel * pixel_clock,
4252 link_clock * nlanes * 8,
4253 &m_n->gmch_m, &m_n->gmch_n);
4254
4255 compute_m_n(pixel_clock, link_clock,
4256 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004257}
4258
Chris Wilsona7615032011-01-12 17:04:08 +00004259static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4260{
Keith Packard72bbe582011-09-26 16:09:45 -07004261 if (i915_panel_use_ssc >= 0)
4262 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004263 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004264 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004265}
4266
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004267static int vlv_get_refclk(struct drm_crtc *crtc)
4268{
4269 struct drm_device *dev = crtc->dev;
4270 struct drm_i915_private *dev_priv = dev->dev_private;
4271 int refclk = 27000; /* for DP & HDMI */
4272
4273 return 100000; /* only one validated so far */
4274
4275 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4276 refclk = 96000;
4277 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4278 if (intel_panel_use_ssc(dev_priv))
4279 refclk = 100000;
4280 else
4281 refclk = 96000;
4282 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4283 refclk = 100000;
4284 }
4285
4286 return refclk;
4287}
4288
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004289static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4290{
4291 struct drm_device *dev = crtc->dev;
4292 struct drm_i915_private *dev_priv = dev->dev_private;
4293 int refclk;
4294
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004295 if (IS_VALLEYVIEW(dev)) {
4296 refclk = vlv_get_refclk(crtc);
4297 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004298 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004299 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004300 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4301 refclk / 1000);
4302 } else if (!IS_GEN2(dev)) {
4303 refclk = 96000;
4304 } else {
4305 refclk = 48000;
4306 }
4307
4308 return refclk;
4309}
4310
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004311static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4312{
4313 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4314}
4315
4316static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4317{
4318 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4319}
4320
Daniel Vetterf47709a2013-03-28 10:42:02 +01004321static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004322 intel_clock_t *reduced_clock)
4323{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004324 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004325 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004326 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004327 u32 fp, fp2 = 0;
4328
4329 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004330 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004331 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004332 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004333 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004334 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004335 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004336 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004337 }
4338
4339 I915_WRITE(FP0(pipe), fp);
4340
Daniel Vetterf47709a2013-03-28 10:42:02 +01004341 crtc->lowfreq_avail = false;
4342 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004343 reduced_clock && i915_powersave) {
4344 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004345 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004346 } else {
4347 I915_WRITE(FP1(pipe), fp);
4348 }
4349}
4350
Jesse Barnes89b667f2013-04-18 14:51:36 -07004351static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4352{
4353 u32 reg_val;
4354
4355 /*
4356 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4357 * and set it to a reasonable value instead.
4358 */
Jani Nikulaae992582013-05-22 15:36:19 +03004359 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004360 reg_val &= 0xffffff00;
4361 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004362 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004363
Jani Nikulaae992582013-05-22 15:36:19 +03004364 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004365 reg_val &= 0x8cffffff;
4366 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004367 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004368
Jani Nikulaae992582013-05-22 15:36:19 +03004369 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004370 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004371 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004372
Jani Nikulaae992582013-05-22 15:36:19 +03004373 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004374 reg_val &= 0x00ffffff;
4375 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004376 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004377}
4378
Daniel Vetterb5518422013-05-03 11:49:48 +02004379static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4380 struct intel_link_m_n *m_n)
4381{
4382 struct drm_device *dev = crtc->base.dev;
4383 struct drm_i915_private *dev_priv = dev->dev_private;
4384 int pipe = crtc->pipe;
4385
Daniel Vettere3b95f12013-05-03 11:49:49 +02004386 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4387 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4388 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4389 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004390}
4391
4392static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4393 struct intel_link_m_n *m_n)
4394{
4395 struct drm_device *dev = crtc->base.dev;
4396 struct drm_i915_private *dev_priv = dev->dev_private;
4397 int pipe = crtc->pipe;
4398 enum transcoder transcoder = crtc->config.cpu_transcoder;
4399
4400 if (INTEL_INFO(dev)->gen >= 5) {
4401 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4402 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4403 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4404 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4405 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004406 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4407 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4408 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4409 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004410 }
4411}
4412
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004413static void intel_dp_set_m_n(struct intel_crtc *crtc)
4414{
4415 if (crtc->config.has_pch_encoder)
4416 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4417 else
4418 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4419}
4420
Daniel Vetterf47709a2013-03-28 10:42:02 +01004421static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004422{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004423 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004424 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004425 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004426 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004427 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004428 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004429 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004430 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004431
Daniel Vetter09153002012-12-12 14:06:44 +01004432 mutex_lock(&dev_priv->dpio_lock);
4433
Jesse Barnes89b667f2013-04-18 14:51:36 -07004434 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004435
Daniel Vetterf47709a2013-03-28 10:42:02 +01004436 bestn = crtc->config.dpll.n;
4437 bestm1 = crtc->config.dpll.m1;
4438 bestm2 = crtc->config.dpll.m2;
4439 bestp1 = crtc->config.dpll.p1;
4440 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004441
Jesse Barnes89b667f2013-04-18 14:51:36 -07004442 /* See eDP HDMI DPIO driver vbios notes doc */
4443
4444 /* PLL B needs special handling */
4445 if (pipe)
4446 vlv_pllb_recal_opamp(dev_priv);
4447
4448 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004449 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004450
4451 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004452 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004453 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004454 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004455
4456 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004457 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004458
4459 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004460 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4461 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4462 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004463 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004464
4465 /*
4466 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4467 * but we don't support that).
4468 * Note: don't use the DAC post divider as it seems unstable.
4469 */
4470 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004471 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004472
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004473 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004474 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004475
Jesse Barnes89b667f2013-04-18 14:51:36 -07004476 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004477 if (crtc->config.port_clock == 162000 ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004478 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Jani Nikulaae992582013-05-22 15:36:19 +03004479 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004480 0x005f0021);
4481 else
Jani Nikulaae992582013-05-22 15:36:19 +03004482 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004483 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004484
Jesse Barnes89b667f2013-04-18 14:51:36 -07004485 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4486 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4487 /* Use SSC source */
4488 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004489 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004490 0x0df40000);
4491 else
Jani Nikulaae992582013-05-22 15:36:19 +03004492 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004493 0x0df70000);
4494 } else { /* HDMI or VGA */
4495 /* Use bend source */
4496 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004497 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004498 0x0df70000);
4499 else
Jani Nikulaae992582013-05-22 15:36:19 +03004500 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004501 0x0df40000);
4502 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004503
Jani Nikulaae992582013-05-22 15:36:19 +03004504 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004505 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4506 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4507 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4508 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004509 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004510
Jani Nikulaae992582013-05-22 15:36:19 +03004511 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004512
4513 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4514 if (encoder->pre_pll_enable)
4515 encoder->pre_pll_enable(encoder);
4516
4517 /* Enable DPIO clock input */
4518 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4519 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4520 if (pipe)
4521 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004522
4523 dpll |= DPLL_VCO_ENABLE;
4524 I915_WRITE(DPLL(pipe), dpll);
4525 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004526 udelay(150);
4527
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004528 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4529 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4530
Daniel Vetteref1b4602013-06-01 17:17:04 +02004531 dpll_md = (crtc->config.pixel_multiplier - 1)
4532 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004533 I915_WRITE(DPLL_MD(pipe), dpll_md);
4534 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004535
Jesse Barnes89b667f2013-04-18 14:51:36 -07004536 if (crtc->config.has_dp_encoder)
4537 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004538
4539 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004540}
4541
Daniel Vetterf47709a2013-03-28 10:42:02 +01004542static void i9xx_update_pll(struct intel_crtc *crtc,
4543 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004544 int num_connectors)
4545{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004546 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004547 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004548 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004549 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004550 u32 dpll;
4551 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004552 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004553
Daniel Vetterf47709a2013-03-28 10:42:02 +01004554 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304555
Daniel Vetterf47709a2013-03-28 10:42:02 +01004556 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4557 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004558
4559 dpll = DPLL_VGA_MODE_DIS;
4560
Daniel Vetterf47709a2013-03-28 10:42:02 +01004561 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004562 dpll |= DPLLB_MODE_LVDS;
4563 else
4564 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004565
Daniel Vetteref1b4602013-06-01 17:17:04 +02004566 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004567 dpll |= (crtc->config.pixel_multiplier - 1)
4568 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004569 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004570
4571 if (is_sdvo)
4572 dpll |= DPLL_DVO_HIGH_SPEED;
4573
Daniel Vetterf47709a2013-03-28 10:42:02 +01004574 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004575 dpll |= DPLL_DVO_HIGH_SPEED;
4576
4577 /* compute bitmask from p1 value */
4578 if (IS_PINEVIEW(dev))
4579 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4580 else {
4581 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4582 if (IS_G4X(dev) && reduced_clock)
4583 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4584 }
4585 switch (clock->p2) {
4586 case 5:
4587 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4588 break;
4589 case 7:
4590 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4591 break;
4592 case 10:
4593 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4594 break;
4595 case 14:
4596 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4597 break;
4598 }
4599 if (INTEL_INFO(dev)->gen >= 4)
4600 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4601
Daniel Vetter09ede542013-04-30 14:01:45 +02004602 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004603 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004604 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004605 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4606 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4607 else
4608 dpll |= PLL_REF_INPUT_DREFCLK;
4609
4610 dpll |= DPLL_VCO_ENABLE;
4611 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4612 POSTING_READ(DPLL(pipe));
4613 udelay(150);
4614
Daniel Vetterf47709a2013-03-28 10:42:02 +01004615 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004616 if (encoder->pre_pll_enable)
4617 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004618
Daniel Vetterf47709a2013-03-28 10:42:02 +01004619 if (crtc->config.has_dp_encoder)
4620 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004621
4622 I915_WRITE(DPLL(pipe), dpll);
4623
4624 /* Wait for the clocks to stabilize. */
4625 POSTING_READ(DPLL(pipe));
4626 udelay(150);
4627
4628 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004629 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4630 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004631 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004632 } else {
4633 /* The pixel multiplier can only be updated once the
4634 * DPLL is enabled and the clocks are stable.
4635 *
4636 * So write it again.
4637 */
4638 I915_WRITE(DPLL(pipe), dpll);
4639 }
4640}
4641
Daniel Vetterf47709a2013-03-28 10:42:02 +01004642static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004643 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004644 int num_connectors)
4645{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004646 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004647 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004648 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004649 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004650 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004651 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004652
Daniel Vetterf47709a2013-03-28 10:42:02 +01004653 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304654
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004655 dpll = DPLL_VGA_MODE_DIS;
4656
Daniel Vetterf47709a2013-03-28 10:42:02 +01004657 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004658 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4659 } else {
4660 if (clock->p1 == 2)
4661 dpll |= PLL_P1_DIVIDE_BY_TWO;
4662 else
4663 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4664 if (clock->p2 == 4)
4665 dpll |= PLL_P2_DIVIDE_BY_4;
4666 }
4667
Daniel Vetterf47709a2013-03-28 10:42:02 +01004668 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004669 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4670 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4671 else
4672 dpll |= PLL_REF_INPUT_DREFCLK;
4673
4674 dpll |= DPLL_VCO_ENABLE;
4675 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4676 POSTING_READ(DPLL(pipe));
4677 udelay(150);
4678
Daniel Vetterf47709a2013-03-28 10:42:02 +01004679 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004680 if (encoder->pre_pll_enable)
4681 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004682
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004683 I915_WRITE(DPLL(pipe), dpll);
4684
4685 /* Wait for the clocks to stabilize. */
4686 POSTING_READ(DPLL(pipe));
4687 udelay(150);
4688
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004689 /* The pixel multiplier can only be updated once the
4690 * DPLL is enabled and the clocks are stable.
4691 *
4692 * So write it again.
4693 */
4694 I915_WRITE(DPLL(pipe), dpll);
4695}
4696
Daniel Vetter8a654f32013-06-01 17:16:22 +02004697static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004698{
4699 struct drm_device *dev = intel_crtc->base.dev;
4700 struct drm_i915_private *dev_priv = dev->dev_private;
4701 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004702 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004703 struct drm_display_mode *adjusted_mode =
4704 &intel_crtc->config.adjusted_mode;
4705 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004706 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4707
4708 /* We need to be careful not to changed the adjusted mode, for otherwise
4709 * the hw state checker will get angry at the mismatch. */
4710 crtc_vtotal = adjusted_mode->crtc_vtotal;
4711 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004712
4713 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4714 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004715 crtc_vtotal -= 1;
4716 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004717 vsyncshift = adjusted_mode->crtc_hsync_start
4718 - adjusted_mode->crtc_htotal / 2;
4719 } else {
4720 vsyncshift = 0;
4721 }
4722
4723 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004724 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004725
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004726 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004727 (adjusted_mode->crtc_hdisplay - 1) |
4728 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004729 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004730 (adjusted_mode->crtc_hblank_start - 1) |
4731 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004732 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004733 (adjusted_mode->crtc_hsync_start - 1) |
4734 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4735
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004736 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004737 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004738 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004739 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004740 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004741 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004742 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004743 (adjusted_mode->crtc_vsync_start - 1) |
4744 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4745
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004746 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4747 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4748 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4749 * bits. */
4750 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4751 (pipe == PIPE_B || pipe == PIPE_C))
4752 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4753
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004754 /* pipesrc controls the size that is scaled from, which should
4755 * always be the user's requested size.
4756 */
4757 I915_WRITE(PIPESRC(pipe),
4758 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4759}
4760
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004761static void intel_get_pipe_timings(struct intel_crtc *crtc,
4762 struct intel_crtc_config *pipe_config)
4763{
4764 struct drm_device *dev = crtc->base.dev;
4765 struct drm_i915_private *dev_priv = dev->dev_private;
4766 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4767 uint32_t tmp;
4768
4769 tmp = I915_READ(HTOTAL(cpu_transcoder));
4770 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4771 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4772 tmp = I915_READ(HBLANK(cpu_transcoder));
4773 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4774 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4775 tmp = I915_READ(HSYNC(cpu_transcoder));
4776 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4777 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4778
4779 tmp = I915_READ(VTOTAL(cpu_transcoder));
4780 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4781 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4782 tmp = I915_READ(VBLANK(cpu_transcoder));
4783 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4784 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4785 tmp = I915_READ(VSYNC(cpu_transcoder));
4786 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4787 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4788
4789 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4790 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4791 pipe_config->adjusted_mode.crtc_vtotal += 1;
4792 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4793 }
4794
4795 tmp = I915_READ(PIPESRC(crtc->pipe));
4796 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4797 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4798}
4799
Daniel Vetter84b046f2013-02-19 18:48:54 +01004800static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4801{
4802 struct drm_device *dev = intel_crtc->base.dev;
4803 struct drm_i915_private *dev_priv = dev->dev_private;
4804 uint32_t pipeconf;
4805
4806 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4807
4808 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4809 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4810 * core speed.
4811 *
4812 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4813 * pipe == 0 check?
4814 */
4815 if (intel_crtc->config.requested_mode.clock >
4816 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4817 pipeconf |= PIPECONF_DOUBLE_WIDE;
4818 else
4819 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4820 }
4821
Daniel Vetterff9ce462013-04-24 14:57:17 +02004822 /* only g4x and later have fancy bpc/dither controls */
4823 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4824 pipeconf &= ~(PIPECONF_BPC_MASK |
4825 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004826
Daniel Vetterff9ce462013-04-24 14:57:17 +02004827 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4828 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4829 pipeconf |= PIPECONF_DITHER_EN |
4830 PIPECONF_DITHER_TYPE_SP;
4831
4832 switch (intel_crtc->config.pipe_bpp) {
4833 case 18:
4834 pipeconf |= PIPECONF_6BPC;
4835 break;
4836 case 24:
4837 pipeconf |= PIPECONF_8BPC;
4838 break;
4839 case 30:
4840 pipeconf |= PIPECONF_10BPC;
4841 break;
4842 default:
4843 /* Case prevented by intel_choose_pipe_bpp_dither. */
4844 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004845 }
4846 }
4847
4848 if (HAS_PIPE_CXSR(dev)) {
4849 if (intel_crtc->lowfreq_avail) {
4850 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4851 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4852 } else {
4853 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4854 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4855 }
4856 }
4857
4858 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4859 if (!IS_GEN2(dev) &&
4860 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4861 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4862 else
4863 pipeconf |= PIPECONF_PROGRESSIVE;
4864
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004865 if (IS_VALLEYVIEW(dev)) {
4866 if (intel_crtc->config.limited_color_range)
4867 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4868 else
4869 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4870 }
4871
Daniel Vetter84b046f2013-02-19 18:48:54 +01004872 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4873 POSTING_READ(PIPECONF(intel_crtc->pipe));
4874}
4875
Eric Anholtf564048e2011-03-30 13:01:02 -07004876static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004877 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004878 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004879{
4880 struct drm_device *dev = crtc->dev;
4881 struct drm_i915_private *dev_priv = dev->dev_private;
4882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004883 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004884 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004885 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004886 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004887 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004888 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004889 bool ok, has_reduced_clock = false;
4890 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004891 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004892 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004893 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004894
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004895 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004896 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004897 case INTEL_OUTPUT_LVDS:
4898 is_lvds = true;
4899 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004900 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004901
Eric Anholtc751ce42010-03-25 11:48:48 -07004902 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004903 }
4904
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004905 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004906
Ma Lingd4906092009-03-18 20:13:27 +08004907 /*
4908 * Returns a set of divisors for the desired target clock with the given
4909 * refclk, or FALSE. The returned values represent the clock equation:
4910 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4911 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004912 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004913 ok = dev_priv->display.find_dpll(limit, crtc,
4914 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004915 refclk, NULL, &clock);
4916 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004917 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004918 return -EINVAL;
4919 }
4920
4921 /* Ensure that the cursor is valid for the new mode before changing... */
4922 intel_crtc_update_cursor(crtc, true);
4923
4924 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004925 /*
4926 * Ensure we match the reduced clock's P to the target clock.
4927 * If the clocks don't match, we can't switch the display clock
4928 * by using the FP0/FP1. In such case we will disable the LVDS
4929 * downclock feature.
4930 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004931 has_reduced_clock =
4932 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004933 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004934 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004935 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004936 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004937 /* Compat-code for transition, will disappear. */
4938 if (!intel_crtc->config.clock_set) {
4939 intel_crtc->config.dpll.n = clock.n;
4940 intel_crtc->config.dpll.m1 = clock.m1;
4941 intel_crtc->config.dpll.m2 = clock.m2;
4942 intel_crtc->config.dpll.p1 = clock.p1;
4943 intel_crtc->config.dpll.p2 = clock.p2;
4944 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004945
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004946 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004947 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304948 has_reduced_clock ? &reduced_clock : NULL,
4949 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004950 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004951 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004952 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004953 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004954 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004955 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004956
Eric Anholtf564048e2011-03-30 13:01:02 -07004957 /* Set up the display plane register */
4958 dspcntr = DISPPLANE_GAMMA_ENABLE;
4959
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004960 if (!IS_VALLEYVIEW(dev)) {
4961 if (pipe == 0)
4962 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4963 else
4964 dspcntr |= DISPPLANE_SEL_PIPE_B;
4965 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004966
Daniel Vetter8a654f32013-06-01 17:16:22 +02004967 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004968
4969 /* pipesrc and dspsize control the size that is scaled from,
4970 * which should always be the user's requested size.
4971 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004972 I915_WRITE(DSPSIZE(plane),
4973 ((mode->vdisplay - 1) << 16) |
4974 (mode->hdisplay - 1));
4975 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004976
Daniel Vetter84b046f2013-02-19 18:48:54 +01004977 i9xx_set_pipeconf(intel_crtc);
4978
Eric Anholtf564048e2011-03-30 13:01:02 -07004979 I915_WRITE(DSPCNTR(plane), dspcntr);
4980 POSTING_READ(DSPCNTR(plane));
4981
Daniel Vetter94352cf2012-07-05 22:51:56 +02004982 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004983
4984 intel_update_watermarks(dev);
4985
Eric Anholtf564048e2011-03-30 13:01:02 -07004986 return ret;
4987}
4988
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004989static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4990 struct intel_crtc_config *pipe_config)
4991{
4992 struct drm_device *dev = crtc->base.dev;
4993 struct drm_i915_private *dev_priv = dev->dev_private;
4994 uint32_t tmp;
4995
4996 tmp = I915_READ(PFIT_CONTROL);
4997
4998 if (INTEL_INFO(dev)->gen < 4) {
4999 if (crtc->pipe != PIPE_B)
5000 return;
5001
5002 /* gen2/3 store dither state in pfit control, needs to match */
5003 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
5004 } else {
5005 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5006 return;
5007 }
5008
5009 if (!(tmp & PFIT_ENABLE))
5010 return;
5011
5012 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
5013 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5014 if (INTEL_INFO(dev)->gen < 5)
5015 pipe_config->gmch_pfit.lvds_border_bits =
5016 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5017}
5018
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005019static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5020 struct intel_crtc_config *pipe_config)
5021{
5022 struct drm_device *dev = crtc->base.dev;
5023 struct drm_i915_private *dev_priv = dev->dev_private;
5024 uint32_t tmp;
5025
Daniel Vettereccb1402013-05-22 00:50:22 +02005026 pipe_config->cpu_transcoder = crtc->pipe;
5027
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005028 tmp = I915_READ(PIPECONF(crtc->pipe));
5029 if (!(tmp & PIPECONF_ENABLE))
5030 return false;
5031
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005032 intel_get_pipe_timings(crtc, pipe_config);
5033
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005034 i9xx_get_pfit_config(crtc, pipe_config);
5035
Daniel Vetter6c49f242013-06-06 12:45:25 +02005036 if (INTEL_INFO(dev)->gen >= 4) {
5037 tmp = I915_READ(DPLL_MD(crtc->pipe));
5038 pipe_config->pixel_multiplier =
5039 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5040 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
5041 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5042 tmp = I915_READ(DPLL(crtc->pipe));
5043 pipe_config->pixel_multiplier =
5044 ((tmp & SDVO_MULTIPLIER_MASK)
5045 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5046 } else {
5047 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5048 * port and will be fixed up in the encoder->get_config
5049 * function. */
5050 pipe_config->pixel_multiplier = 1;
5051 }
5052
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005053 return true;
5054}
5055
Paulo Zanonidde86e22012-12-01 12:04:25 -02005056static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005057{
5058 struct drm_i915_private *dev_priv = dev->dev_private;
5059 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005060 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005061 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005062 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005063 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005064 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005065 bool has_ck505 = false;
5066 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005067
5068 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005069 list_for_each_entry(encoder, &mode_config->encoder_list,
5070 base.head) {
5071 switch (encoder->type) {
5072 case INTEL_OUTPUT_LVDS:
5073 has_panel = true;
5074 has_lvds = true;
5075 break;
5076 case INTEL_OUTPUT_EDP:
5077 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005078 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005079 has_cpu_edp = true;
5080 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005081 }
5082 }
5083
Keith Packard99eb6a02011-09-26 14:29:12 -07005084 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005085 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005086 can_ssc = has_ck505;
5087 } else {
5088 has_ck505 = false;
5089 can_ssc = true;
5090 }
5091
Imre Deak2de69052013-05-08 13:14:04 +03005092 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5093 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005094
5095 /* Ironlake: try to setup display ref clock before DPLL
5096 * enabling. This is only under driver's control after
5097 * PCH B stepping, previous chipset stepping should be
5098 * ignoring this setting.
5099 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005100 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005101
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005102 /* As we must carefully and slowly disable/enable each source in turn,
5103 * compute the final state we want first and check if we need to
5104 * make any changes at all.
5105 */
5106 final = val;
5107 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005108 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005109 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005110 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005111 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5112
5113 final &= ~DREF_SSC_SOURCE_MASK;
5114 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5115 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005116
Keith Packard199e5d72011-09-22 12:01:57 -07005117 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005118 final |= DREF_SSC_SOURCE_ENABLE;
5119
5120 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5121 final |= DREF_SSC1_ENABLE;
5122
5123 if (has_cpu_edp) {
5124 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5125 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5126 else
5127 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5128 } else
5129 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5130 } else {
5131 final |= DREF_SSC_SOURCE_DISABLE;
5132 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5133 }
5134
5135 if (final == val)
5136 return;
5137
5138 /* Always enable nonspread source */
5139 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5140
5141 if (has_ck505)
5142 val |= DREF_NONSPREAD_CK505_ENABLE;
5143 else
5144 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5145
5146 if (has_panel) {
5147 val &= ~DREF_SSC_SOURCE_MASK;
5148 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005149
Keith Packard199e5d72011-09-22 12:01:57 -07005150 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005151 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005152 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005153 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005154 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005155 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005156
5157 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005158 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005159 POSTING_READ(PCH_DREF_CONTROL);
5160 udelay(200);
5161
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005162 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005163
5164 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005165 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005166 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005167 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005168 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005169 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005170 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005171 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005172 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005173 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005174
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005175 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005176 POSTING_READ(PCH_DREF_CONTROL);
5177 udelay(200);
5178 } else {
5179 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5180
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005181 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005182
5183 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005184 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005185
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005186 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005187 POSTING_READ(PCH_DREF_CONTROL);
5188 udelay(200);
5189
5190 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005191 val &= ~DREF_SSC_SOURCE_MASK;
5192 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005193
5194 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005195 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005196
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005197 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005198 POSTING_READ(PCH_DREF_CONTROL);
5199 udelay(200);
5200 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005201
5202 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005203}
5204
Paulo Zanonidde86e22012-12-01 12:04:25 -02005205/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5206static void lpt_init_pch_refclk(struct drm_device *dev)
5207{
5208 struct drm_i915_private *dev_priv = dev->dev_private;
5209 struct drm_mode_config *mode_config = &dev->mode_config;
5210 struct intel_encoder *encoder;
5211 bool has_vga = false;
5212 bool is_sdv = false;
5213 u32 tmp;
5214
5215 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5216 switch (encoder->type) {
5217 case INTEL_OUTPUT_ANALOG:
5218 has_vga = true;
5219 break;
5220 }
5221 }
5222
5223 if (!has_vga)
5224 return;
5225
Daniel Vetterc00db242013-01-22 15:33:27 +01005226 mutex_lock(&dev_priv->dpio_lock);
5227
Paulo Zanonidde86e22012-12-01 12:04:25 -02005228 /* XXX: Rip out SDV support once Haswell ships for real. */
5229 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5230 is_sdv = true;
5231
5232 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5233 tmp &= ~SBI_SSCCTL_DISABLE;
5234 tmp |= SBI_SSCCTL_PATHALT;
5235 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5236
5237 udelay(24);
5238
5239 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5240 tmp &= ~SBI_SSCCTL_PATHALT;
5241 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5242
5243 if (!is_sdv) {
5244 tmp = I915_READ(SOUTH_CHICKEN2);
5245 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5246 I915_WRITE(SOUTH_CHICKEN2, tmp);
5247
5248 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5249 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5250 DRM_ERROR("FDI mPHY reset assert timeout\n");
5251
5252 tmp = I915_READ(SOUTH_CHICKEN2);
5253 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5254 I915_WRITE(SOUTH_CHICKEN2, tmp);
5255
5256 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5257 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5258 100))
5259 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5260 }
5261
5262 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5263 tmp &= ~(0xFF << 24);
5264 tmp |= (0x12 << 24);
5265 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5266
Paulo Zanonidde86e22012-12-01 12:04:25 -02005267 if (is_sdv) {
5268 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5269 tmp |= 0x7FFF;
5270 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5271 }
5272
5273 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5274 tmp |= (1 << 11);
5275 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5276
5277 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5278 tmp |= (1 << 11);
5279 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5280
5281 if (is_sdv) {
5282 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5283 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5284 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5285
5286 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5287 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5288 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5289
5290 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5291 tmp |= (0x3F << 8);
5292 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5293
5294 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5295 tmp |= (0x3F << 8);
5296 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5297 }
5298
5299 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5300 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5301 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5302
5303 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5304 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5305 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5306
5307 if (!is_sdv) {
5308 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5309 tmp &= ~(7 << 13);
5310 tmp |= (5 << 13);
5311 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5312
5313 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5314 tmp &= ~(7 << 13);
5315 tmp |= (5 << 13);
5316 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5317 }
5318
5319 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5320 tmp &= ~0xFF;
5321 tmp |= 0x1C;
5322 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5323
5324 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5325 tmp &= ~0xFF;
5326 tmp |= 0x1C;
5327 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5328
5329 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5330 tmp &= ~(0xFF << 16);
5331 tmp |= (0x1C << 16);
5332 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5333
5334 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5335 tmp &= ~(0xFF << 16);
5336 tmp |= (0x1C << 16);
5337 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5338
5339 if (!is_sdv) {
5340 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5341 tmp |= (1 << 27);
5342 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5343
5344 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5345 tmp |= (1 << 27);
5346 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5347
5348 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5349 tmp &= ~(0xF << 28);
5350 tmp |= (4 << 28);
5351 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5352
5353 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5354 tmp &= ~(0xF << 28);
5355 tmp |= (4 << 28);
5356 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5357 }
5358
5359 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5360 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5361 tmp |= SBI_DBUFF0_ENABLE;
5362 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005363
5364 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005365}
5366
5367/*
5368 * Initialize reference clocks when the driver loads
5369 */
5370void intel_init_pch_refclk(struct drm_device *dev)
5371{
5372 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5373 ironlake_init_pch_refclk(dev);
5374 else if (HAS_PCH_LPT(dev))
5375 lpt_init_pch_refclk(dev);
5376}
5377
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005378static int ironlake_get_refclk(struct drm_crtc *crtc)
5379{
5380 struct drm_device *dev = crtc->dev;
5381 struct drm_i915_private *dev_priv = dev->dev_private;
5382 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005383 int num_connectors = 0;
5384 bool is_lvds = false;
5385
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005386 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005387 switch (encoder->type) {
5388 case INTEL_OUTPUT_LVDS:
5389 is_lvds = true;
5390 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005391 }
5392 num_connectors++;
5393 }
5394
5395 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5396 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005397 dev_priv->vbt.lvds_ssc_freq);
5398 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005399 }
5400
5401 return 120000;
5402}
5403
Daniel Vetter6ff93602013-04-19 11:24:36 +02005404static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005405{
5406 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5408 int pipe = intel_crtc->pipe;
5409 uint32_t val;
5410
5411 val = I915_READ(PIPECONF(pipe));
5412
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005413 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005414 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005415 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005416 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005417 break;
5418 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005419 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005420 break;
5421 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005422 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005423 break;
5424 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005425 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005426 break;
5427 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005428 /* Case prevented by intel_choose_pipe_bpp_dither. */
5429 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005430 }
5431
5432 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005433 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005434 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5435
5436 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005437 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005438 val |= PIPECONF_INTERLACED_ILK;
5439 else
5440 val |= PIPECONF_PROGRESSIVE;
5441
Daniel Vetter50f3b012013-03-27 00:44:56 +01005442 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005443 val |= PIPECONF_COLOR_RANGE_SELECT;
5444 else
5445 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5446
Paulo Zanonic8203562012-09-12 10:06:29 -03005447 I915_WRITE(PIPECONF(pipe), val);
5448 POSTING_READ(PIPECONF(pipe));
5449}
5450
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005451/*
5452 * Set up the pipe CSC unit.
5453 *
5454 * Currently only full range RGB to limited range RGB conversion
5455 * is supported, but eventually this should handle various
5456 * RGB<->YCbCr scenarios as well.
5457 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005458static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005459{
5460 struct drm_device *dev = crtc->dev;
5461 struct drm_i915_private *dev_priv = dev->dev_private;
5462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5463 int pipe = intel_crtc->pipe;
5464 uint16_t coeff = 0x7800; /* 1.0 */
5465
5466 /*
5467 * TODO: Check what kind of values actually come out of the pipe
5468 * with these coeff/postoff values and adjust to get the best
5469 * accuracy. Perhaps we even need to take the bpc value into
5470 * consideration.
5471 */
5472
Daniel Vetter50f3b012013-03-27 00:44:56 +01005473 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005474 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5475
5476 /*
5477 * GY/GU and RY/RU should be the other way around according
5478 * to BSpec, but reality doesn't agree. Just set them up in
5479 * a way that results in the correct picture.
5480 */
5481 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5482 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5483
5484 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5485 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5486
5487 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5488 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5489
5490 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5491 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5492 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5493
5494 if (INTEL_INFO(dev)->gen > 6) {
5495 uint16_t postoff = 0;
5496
Daniel Vetter50f3b012013-03-27 00:44:56 +01005497 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005498 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5499
5500 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5501 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5502 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5503
5504 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5505 } else {
5506 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5507
Daniel Vetter50f3b012013-03-27 00:44:56 +01005508 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005509 mode |= CSC_BLACK_SCREEN_OFFSET;
5510
5511 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5512 }
5513}
5514
Daniel Vetter6ff93602013-04-19 11:24:36 +02005515static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005516{
5517 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005519 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005520 uint32_t val;
5521
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005522 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005523
5524 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005525 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005526 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5527
5528 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005529 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005530 val |= PIPECONF_INTERLACED_ILK;
5531 else
5532 val |= PIPECONF_PROGRESSIVE;
5533
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005534 I915_WRITE(PIPECONF(cpu_transcoder), val);
5535 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005536}
5537
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005538static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005539 intel_clock_t *clock,
5540 bool *has_reduced_clock,
5541 intel_clock_t *reduced_clock)
5542{
5543 struct drm_device *dev = crtc->dev;
5544 struct drm_i915_private *dev_priv = dev->dev_private;
5545 struct intel_encoder *intel_encoder;
5546 int refclk;
5547 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005548 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005549
5550 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5551 switch (intel_encoder->type) {
5552 case INTEL_OUTPUT_LVDS:
5553 is_lvds = true;
5554 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005555 }
5556 }
5557
5558 refclk = ironlake_get_refclk(crtc);
5559
5560 /*
5561 * Returns a set of divisors for the desired target clock with the given
5562 * refclk, or FALSE. The returned values represent the clock equation:
5563 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5564 */
5565 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005566 ret = dev_priv->display.find_dpll(limit, crtc,
5567 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005568 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005569 if (!ret)
5570 return false;
5571
5572 if (is_lvds && dev_priv->lvds_downclock_avail) {
5573 /*
5574 * Ensure we match the reduced clock's P to the target clock.
5575 * If the clocks don't match, we can't switch the display clock
5576 * by using the FP0/FP1. In such case we will disable the LVDS
5577 * downclock feature.
5578 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005579 *has_reduced_clock =
5580 dev_priv->display.find_dpll(limit, crtc,
5581 dev_priv->lvds_downclock,
5582 refclk, clock,
5583 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005584 }
5585
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005586 return true;
5587}
5588
Daniel Vetter01a415f2012-10-27 15:58:40 +02005589static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5590{
5591 struct drm_i915_private *dev_priv = dev->dev_private;
5592 uint32_t temp;
5593
5594 temp = I915_READ(SOUTH_CHICKEN1);
5595 if (temp & FDI_BC_BIFURCATION_SELECT)
5596 return;
5597
5598 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5599 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5600
5601 temp |= FDI_BC_BIFURCATION_SELECT;
5602 DRM_DEBUG_KMS("enabling fdi C rx\n");
5603 I915_WRITE(SOUTH_CHICKEN1, temp);
5604 POSTING_READ(SOUTH_CHICKEN1);
5605}
5606
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005607static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5608{
5609 struct drm_device *dev = intel_crtc->base.dev;
5610 struct drm_i915_private *dev_priv = dev->dev_private;
5611
5612 switch (intel_crtc->pipe) {
5613 case PIPE_A:
5614 break;
5615 case PIPE_B:
5616 if (intel_crtc->config.fdi_lanes > 2)
5617 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5618 else
5619 cpt_enable_fdi_bc_bifurcation(dev);
5620
5621 break;
5622 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005623 cpt_enable_fdi_bc_bifurcation(dev);
5624
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005625 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005626 default:
5627 BUG();
5628 }
5629}
5630
Paulo Zanonid4b19312012-11-29 11:29:32 -02005631int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5632{
5633 /*
5634 * Account for spread spectrum to avoid
5635 * oversubscribing the link. Max center spread
5636 * is 2.5%; use 5% for safety's sake.
5637 */
5638 u32 bps = target_clock * bpp * 21 / 20;
5639 return bps / (link_bw * 8) + 1;
5640}
5641
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005642static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5643{
5644 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5645}
5646
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005647static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005648 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005649 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005650{
5651 struct drm_crtc *crtc = &intel_crtc->base;
5652 struct drm_device *dev = crtc->dev;
5653 struct drm_i915_private *dev_priv = dev->dev_private;
5654 struct intel_encoder *intel_encoder;
5655 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005656 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005657 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005658
5659 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5660 switch (intel_encoder->type) {
5661 case INTEL_OUTPUT_LVDS:
5662 is_lvds = true;
5663 break;
5664 case INTEL_OUTPUT_SDVO:
5665 case INTEL_OUTPUT_HDMI:
5666 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005667 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005668 }
5669
5670 num_connectors++;
5671 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005672
Chris Wilsonc1858122010-12-03 21:35:48 +00005673 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005674 factor = 21;
5675 if (is_lvds) {
5676 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005677 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005678 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005679 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005680 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005681 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005682
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005683 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005684 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005685
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005686 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5687 *fp2 |= FP_CB_TUNE;
5688
Chris Wilson5eddb702010-09-11 13:48:45 +01005689 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005690
Eric Anholta07d6782011-03-30 13:01:08 -07005691 if (is_lvds)
5692 dpll |= DPLLB_MODE_LVDS;
5693 else
5694 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005695
Daniel Vetteref1b4602013-06-01 17:17:04 +02005696 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5697 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005698
5699 if (is_sdvo)
5700 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005701 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005702 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005703
Eric Anholta07d6782011-03-30 13:01:08 -07005704 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005705 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005706 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005707 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005708
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005709 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005710 case 5:
5711 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5712 break;
5713 case 7:
5714 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5715 break;
5716 case 10:
5717 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5718 break;
5719 case 14:
5720 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5721 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005722 }
5723
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005724 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005725 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005726 else
5727 dpll |= PLL_REF_INPUT_DREFCLK;
5728
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005729 return dpll;
5730}
5731
Jesse Barnes79e53942008-11-07 14:24:08 -08005732static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005733 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005734 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005735{
5736 struct drm_device *dev = crtc->dev;
5737 struct drm_i915_private *dev_priv = dev->dev_private;
5738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5739 int pipe = intel_crtc->pipe;
5740 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005741 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005742 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005743 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005744 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005745 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005746 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005747 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005748 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005749
5750 for_each_encoder_on_crtc(dev, crtc, encoder) {
5751 switch (encoder->type) {
5752 case INTEL_OUTPUT_LVDS:
5753 is_lvds = true;
5754 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005755 }
5756
5757 num_connectors++;
5758 }
5759
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005760 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5761 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5762
Daniel Vetterff9a6752013-06-01 17:16:21 +02005763 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005764 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005765 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005766 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5767 return -EINVAL;
5768 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005769 /* Compat-code for transition, will disappear. */
5770 if (!intel_crtc->config.clock_set) {
5771 intel_crtc->config.dpll.n = clock.n;
5772 intel_crtc->config.dpll.m1 = clock.m1;
5773 intel_crtc->config.dpll.m2 = clock.m2;
5774 intel_crtc->config.dpll.p1 = clock.p1;
5775 intel_crtc->config.dpll.p2 = clock.p2;
5776 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005777
5778 /* Ensure that the cursor is valid for the new mode before changing... */
5779 intel_crtc_update_cursor(crtc, true);
5780
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005781 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005782 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005783 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005784 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005785 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005786
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005787 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005788 &fp, &reduced_clock,
5789 has_reduced_clock ? &fp2 : NULL);
5790
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005791 pll = intel_get_shared_dpll(intel_crtc, dpll, fp);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005792 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005793 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5794 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005795 return -EINVAL;
5796 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005797 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005798 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005799
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005800 if (intel_crtc->config.has_dp_encoder)
5801 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005802
Daniel Vetterdafd2262012-11-26 17:22:07 +01005803 for_each_encoder_on_crtc(dev, crtc, encoder)
5804 if (encoder->pre_pll_enable)
5805 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005806
Daniel Vettere2b78262013-06-07 23:10:03 +02005807 intel_crtc->lowfreq_avail = false;
5808
5809 if (intel_crtc->config.has_pch_encoder) {
5810 pll = intel_crtc_to_shared_dpll(intel_crtc);
5811
5812 I915_WRITE(pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005813
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005814 /* Wait for the clocks to stabilize. */
Daniel Vettere2b78262013-06-07 23:10:03 +02005815 POSTING_READ(pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005816 udelay(150);
5817
Eric Anholt8febb292011-03-30 13:01:07 -07005818 /* The pixel multiplier can only be updated once the
5819 * DPLL is enabled and the clocks are stable.
5820 *
5821 * So write it again.
5822 */
Daniel Vettere2b78262013-06-07 23:10:03 +02005823 I915_WRITE(pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005824
Jesse Barnes4b645f12011-10-12 09:51:31 -07005825 if (is_lvds && has_reduced_clock && i915_powersave) {
Daniel Vettere2b78262013-06-07 23:10:03 +02005826 I915_WRITE(pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005827 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005828 } else {
Daniel Vettere2b78262013-06-07 23:10:03 +02005829 I915_WRITE(pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005830 }
5831 }
5832
Daniel Vetter8a654f32013-06-01 17:16:22 +02005833 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005834
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005835 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005836 intel_cpu_transcoder_set_m_n(intel_crtc,
5837 &intel_crtc->config.fdi_m_n);
5838 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005839
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005840 if (IS_IVYBRIDGE(dev))
5841 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005842
Daniel Vetter6ff93602013-04-19 11:24:36 +02005843 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005844
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005845 /* Set up the display plane register */
5846 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005847 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005848
Daniel Vetter94352cf2012-07-05 22:51:56 +02005849 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005850
5851 intel_update_watermarks(dev);
5852
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005853 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005854}
5855
Daniel Vetter72419202013-04-04 13:28:53 +02005856static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5857 struct intel_crtc_config *pipe_config)
5858{
5859 struct drm_device *dev = crtc->base.dev;
5860 struct drm_i915_private *dev_priv = dev->dev_private;
5861 enum transcoder transcoder = pipe_config->cpu_transcoder;
5862
5863 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5864 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5865 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5866 & ~TU_SIZE_MASK;
5867 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5868 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5869 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5870}
5871
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005872static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5873 struct intel_crtc_config *pipe_config)
5874{
5875 struct drm_device *dev = crtc->base.dev;
5876 struct drm_i915_private *dev_priv = dev->dev_private;
5877 uint32_t tmp;
5878
5879 tmp = I915_READ(PF_CTL(crtc->pipe));
5880
5881 if (tmp & PF_ENABLE) {
5882 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5883 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005884
5885 /* We currently do not free assignements of panel fitters on
5886 * ivb/hsw (since we don't use the higher upscaling modes which
5887 * differentiates them) so just WARN about this case for now. */
5888 if (IS_GEN7(dev)) {
5889 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5890 PF_PIPE_SEL_IVB(crtc->pipe));
5891 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005892 }
5893}
5894
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005895static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5896 struct intel_crtc_config *pipe_config)
5897{
5898 struct drm_device *dev = crtc->base.dev;
5899 struct drm_i915_private *dev_priv = dev->dev_private;
5900 uint32_t tmp;
5901
Daniel Vettereccb1402013-05-22 00:50:22 +02005902 pipe_config->cpu_transcoder = crtc->pipe;
5903
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005904 tmp = I915_READ(PIPECONF(crtc->pipe));
5905 if (!(tmp & PIPECONF_ENABLE))
5906 return false;
5907
Daniel Vetterab9412b2013-05-03 11:49:46 +02005908 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005909 pipe_config->has_pch_encoder = true;
5910
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005911 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5912 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5913 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005914
5915 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005916
5917 /* XXX: Can't properly read out the pch dpll pixel multiplier
5918 * since we don't have state tracking for pch clocks yet. */
5919 pipe_config->pixel_multiplier = 1;
5920 } else {
5921 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005922 }
5923
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005924 intel_get_pipe_timings(crtc, pipe_config);
5925
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005926 ironlake_get_pfit_config(crtc, pipe_config);
5927
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005928 return true;
5929}
5930
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005931static void haswell_modeset_global_resources(struct drm_device *dev)
5932{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005933 bool enable = false;
5934 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005935
5936 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005937 if (!crtc->base.enabled)
5938 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005939
Daniel Vettere7a639c2013-05-31 17:49:17 +02005940 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5941 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005942 enable = true;
5943 }
5944
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005945 intel_set_power_well(dev, enable);
5946}
5947
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005948static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005949 int x, int y,
5950 struct drm_framebuffer *fb)
5951{
5952 struct drm_device *dev = crtc->dev;
5953 struct drm_i915_private *dev_priv = dev->dev_private;
5954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005955 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005956 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005957
Daniel Vetterff9a6752013-06-01 17:16:21 +02005958 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005959 return -EINVAL;
5960
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005961 /* Ensure that the cursor is valid for the new mode before changing... */
5962 intel_crtc_update_cursor(crtc, true);
5963
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005964 if (intel_crtc->config.has_dp_encoder)
5965 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005966
5967 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005968
Daniel Vetter8a654f32013-06-01 17:16:22 +02005969 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005970
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005971 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005972 intel_cpu_transcoder_set_m_n(intel_crtc,
5973 &intel_crtc->config.fdi_m_n);
5974 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005975
Daniel Vetter6ff93602013-04-19 11:24:36 +02005976 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005977
Daniel Vetter50f3b012013-03-27 00:44:56 +01005978 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005979
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005980 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005981 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005982 POSTING_READ(DSPCNTR(plane));
5983
5984 ret = intel_pipe_set_base(crtc, x, y, fb);
5985
5986 intel_update_watermarks(dev);
5987
Jesse Barnes79e53942008-11-07 14:24:08 -08005988 return ret;
5989}
5990
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005991static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5992 struct intel_crtc_config *pipe_config)
5993{
5994 struct drm_device *dev = crtc->base.dev;
5995 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005996 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005997 uint32_t tmp;
5998
Daniel Vettereccb1402013-05-22 00:50:22 +02005999 pipe_config->cpu_transcoder = crtc->pipe;
6000 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6001 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6002 enum pipe trans_edp_pipe;
6003 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6004 default:
6005 WARN(1, "unknown pipe linked to edp transcoder\n");
6006 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6007 case TRANS_DDI_EDP_INPUT_A_ON:
6008 trans_edp_pipe = PIPE_A;
6009 break;
6010 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6011 trans_edp_pipe = PIPE_B;
6012 break;
6013 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6014 trans_edp_pipe = PIPE_C;
6015 break;
6016 }
6017
6018 if (trans_edp_pipe == crtc->pipe)
6019 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6020 }
6021
Paulo Zanonib97186f2013-05-03 12:15:36 -03006022 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02006023 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03006024 return false;
6025
Daniel Vettereccb1402013-05-22 00:50:22 +02006026 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006027 if (!(tmp & PIPECONF_ENABLE))
6028 return false;
6029
Daniel Vetter88adfff2013-03-28 10:42:01 +01006030 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006031 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01006032 * DDI E. So just check whether this pipe is wired to DDI E and whether
6033 * the PCH transcoder is on.
6034 */
Daniel Vettereccb1402013-05-22 00:50:22 +02006035 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01006036 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02006037 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01006038 pipe_config->has_pch_encoder = true;
6039
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006040 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6041 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6042 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006043
6044 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006045 }
6046
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006047 intel_get_pipe_timings(crtc, pipe_config);
6048
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006049 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6050 if (intel_display_power_enabled(dev, pfit_domain))
6051 ironlake_get_pfit_config(crtc, pipe_config);
6052
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006053 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6054 (I915_READ(IPS_CTL) & IPS_ENABLE);
6055
Daniel Vetter6c49f242013-06-06 12:45:25 +02006056 pipe_config->pixel_multiplier = 1;
6057
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006058 return true;
6059}
6060
Eric Anholtf564048e2011-03-30 13:01:02 -07006061static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006062 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006063 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006064{
6065 struct drm_device *dev = crtc->dev;
6066 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006067 struct drm_encoder_helper_funcs *encoder_funcs;
6068 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006070 struct drm_display_mode *adjusted_mode =
6071 &intel_crtc->config.adjusted_mode;
6072 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006073 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006074 int ret;
6075
Eric Anholt0b701d22011-03-30 13:01:03 -07006076 drm_vblank_pre_modeset(dev, pipe);
6077
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006078 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6079
Jesse Barnes79e53942008-11-07 14:24:08 -08006080 drm_vblank_post_modeset(dev, pipe);
6081
Daniel Vetter9256aa12012-10-31 19:26:13 +01006082 if (ret != 0)
6083 return ret;
6084
6085 for_each_encoder_on_crtc(dev, crtc, encoder) {
6086 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6087 encoder->base.base.id,
6088 drm_get_encoder_name(&encoder->base),
6089 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006090 if (encoder->mode_set) {
6091 encoder->mode_set(encoder);
6092 } else {
6093 encoder_funcs = encoder->base.helper_private;
6094 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6095 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006096 }
6097
6098 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006099}
6100
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006101static bool intel_eld_uptodate(struct drm_connector *connector,
6102 int reg_eldv, uint32_t bits_eldv,
6103 int reg_elda, uint32_t bits_elda,
6104 int reg_edid)
6105{
6106 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6107 uint8_t *eld = connector->eld;
6108 uint32_t i;
6109
6110 i = I915_READ(reg_eldv);
6111 i &= bits_eldv;
6112
6113 if (!eld[0])
6114 return !i;
6115
6116 if (!i)
6117 return false;
6118
6119 i = I915_READ(reg_elda);
6120 i &= ~bits_elda;
6121 I915_WRITE(reg_elda, i);
6122
6123 for (i = 0; i < eld[2]; i++)
6124 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6125 return false;
6126
6127 return true;
6128}
6129
Wu Fengguange0dac652011-09-05 14:25:34 +08006130static void g4x_write_eld(struct drm_connector *connector,
6131 struct drm_crtc *crtc)
6132{
6133 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6134 uint8_t *eld = connector->eld;
6135 uint32_t eldv;
6136 uint32_t len;
6137 uint32_t i;
6138
6139 i = I915_READ(G4X_AUD_VID_DID);
6140
6141 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6142 eldv = G4X_ELDV_DEVCL_DEVBLC;
6143 else
6144 eldv = G4X_ELDV_DEVCTG;
6145
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006146 if (intel_eld_uptodate(connector,
6147 G4X_AUD_CNTL_ST, eldv,
6148 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6149 G4X_HDMIW_HDMIEDID))
6150 return;
6151
Wu Fengguange0dac652011-09-05 14:25:34 +08006152 i = I915_READ(G4X_AUD_CNTL_ST);
6153 i &= ~(eldv | G4X_ELD_ADDR);
6154 len = (i >> 9) & 0x1f; /* ELD buffer size */
6155 I915_WRITE(G4X_AUD_CNTL_ST, i);
6156
6157 if (!eld[0])
6158 return;
6159
6160 len = min_t(uint8_t, eld[2], len);
6161 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6162 for (i = 0; i < len; i++)
6163 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6164
6165 i = I915_READ(G4X_AUD_CNTL_ST);
6166 i |= eldv;
6167 I915_WRITE(G4X_AUD_CNTL_ST, i);
6168}
6169
Wang Xingchao83358c852012-08-16 22:43:37 +08006170static void haswell_write_eld(struct drm_connector *connector,
6171 struct drm_crtc *crtc)
6172{
6173 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6174 uint8_t *eld = connector->eld;
6175 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006177 uint32_t eldv;
6178 uint32_t i;
6179 int len;
6180 int pipe = to_intel_crtc(crtc)->pipe;
6181 int tmp;
6182
6183 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6184 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6185 int aud_config = HSW_AUD_CFG(pipe);
6186 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6187
6188
6189 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6190
6191 /* Audio output enable */
6192 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6193 tmp = I915_READ(aud_cntrl_st2);
6194 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6195 I915_WRITE(aud_cntrl_st2, tmp);
6196
6197 /* Wait for 1 vertical blank */
6198 intel_wait_for_vblank(dev, pipe);
6199
6200 /* Set ELD valid state */
6201 tmp = I915_READ(aud_cntrl_st2);
6202 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6203 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6204 I915_WRITE(aud_cntrl_st2, tmp);
6205 tmp = I915_READ(aud_cntrl_st2);
6206 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6207
6208 /* Enable HDMI mode */
6209 tmp = I915_READ(aud_config);
6210 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6211 /* clear N_programing_enable and N_value_index */
6212 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6213 I915_WRITE(aud_config, tmp);
6214
6215 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6216
6217 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006218 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006219
6220 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6221 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6222 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6223 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6224 } else
6225 I915_WRITE(aud_config, 0);
6226
6227 if (intel_eld_uptodate(connector,
6228 aud_cntrl_st2, eldv,
6229 aud_cntl_st, IBX_ELD_ADDRESS,
6230 hdmiw_hdmiedid))
6231 return;
6232
6233 i = I915_READ(aud_cntrl_st2);
6234 i &= ~eldv;
6235 I915_WRITE(aud_cntrl_st2, i);
6236
6237 if (!eld[0])
6238 return;
6239
6240 i = I915_READ(aud_cntl_st);
6241 i &= ~IBX_ELD_ADDRESS;
6242 I915_WRITE(aud_cntl_st, i);
6243 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6244 DRM_DEBUG_DRIVER("port num:%d\n", i);
6245
6246 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6247 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6248 for (i = 0; i < len; i++)
6249 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6250
6251 i = I915_READ(aud_cntrl_st2);
6252 i |= eldv;
6253 I915_WRITE(aud_cntrl_st2, i);
6254
6255}
6256
Wu Fengguange0dac652011-09-05 14:25:34 +08006257static void ironlake_write_eld(struct drm_connector *connector,
6258 struct drm_crtc *crtc)
6259{
6260 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6261 uint8_t *eld = connector->eld;
6262 uint32_t eldv;
6263 uint32_t i;
6264 int len;
6265 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006266 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006267 int aud_cntl_st;
6268 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006269 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006270
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006271 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006272 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6273 aud_config = IBX_AUD_CFG(pipe);
6274 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006275 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006276 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006277 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6278 aud_config = CPT_AUD_CFG(pipe);
6279 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006280 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006281 }
6282
Wang Xingchao9b138a82012-08-09 16:52:18 +08006283 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006284
6285 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006286 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006287 if (!i) {
6288 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6289 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006290 eldv = IBX_ELD_VALIDB;
6291 eldv |= IBX_ELD_VALIDB << 4;
6292 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006293 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006294 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006295 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006296 }
6297
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006298 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6299 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6300 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006301 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6302 } else
6303 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006304
6305 if (intel_eld_uptodate(connector,
6306 aud_cntrl_st2, eldv,
6307 aud_cntl_st, IBX_ELD_ADDRESS,
6308 hdmiw_hdmiedid))
6309 return;
6310
Wu Fengguange0dac652011-09-05 14:25:34 +08006311 i = I915_READ(aud_cntrl_st2);
6312 i &= ~eldv;
6313 I915_WRITE(aud_cntrl_st2, i);
6314
6315 if (!eld[0])
6316 return;
6317
Wu Fengguange0dac652011-09-05 14:25:34 +08006318 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006319 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006320 I915_WRITE(aud_cntl_st, i);
6321
6322 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6323 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6324 for (i = 0; i < len; i++)
6325 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6326
6327 i = I915_READ(aud_cntrl_st2);
6328 i |= eldv;
6329 I915_WRITE(aud_cntrl_st2, i);
6330}
6331
6332void intel_write_eld(struct drm_encoder *encoder,
6333 struct drm_display_mode *mode)
6334{
6335 struct drm_crtc *crtc = encoder->crtc;
6336 struct drm_connector *connector;
6337 struct drm_device *dev = encoder->dev;
6338 struct drm_i915_private *dev_priv = dev->dev_private;
6339
6340 connector = drm_select_eld(encoder, mode);
6341 if (!connector)
6342 return;
6343
6344 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6345 connector->base.id,
6346 drm_get_connector_name(connector),
6347 connector->encoder->base.id,
6348 drm_get_encoder_name(connector->encoder));
6349
6350 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6351
6352 if (dev_priv->display.write_eld)
6353 dev_priv->display.write_eld(connector, crtc);
6354}
6355
Jesse Barnes79e53942008-11-07 14:24:08 -08006356/** Loads the palette/gamma unit for the CRTC with the prepared values */
6357void intel_crtc_load_lut(struct drm_crtc *crtc)
6358{
6359 struct drm_device *dev = crtc->dev;
6360 struct drm_i915_private *dev_priv = dev->dev_private;
6361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006362 enum pipe pipe = intel_crtc->pipe;
6363 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006364 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006365 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006366
6367 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006368 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006369 return;
6370
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006371 if (!HAS_PCH_SPLIT(dev_priv->dev))
6372 assert_pll_enabled(dev_priv, pipe);
6373
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006374 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006375 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006376 palreg = LGC_PALETTE(pipe);
6377
6378 /* Workaround : Do not read or write the pipe palette/gamma data while
6379 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6380 */
6381 if (intel_crtc->config.ips_enabled &&
6382 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6383 GAMMA_MODE_MODE_SPLIT)) {
6384 hsw_disable_ips(intel_crtc);
6385 reenable_ips = true;
6386 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006387
Jesse Barnes79e53942008-11-07 14:24:08 -08006388 for (i = 0; i < 256; i++) {
6389 I915_WRITE(palreg + 4 * i,
6390 (intel_crtc->lut_r[i] << 16) |
6391 (intel_crtc->lut_g[i] << 8) |
6392 intel_crtc->lut_b[i]);
6393 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006394
6395 if (reenable_ips)
6396 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006397}
6398
Chris Wilson560b85b2010-08-07 11:01:38 +01006399static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6400{
6401 struct drm_device *dev = crtc->dev;
6402 struct drm_i915_private *dev_priv = dev->dev_private;
6403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6404 bool visible = base != 0;
6405 u32 cntl;
6406
6407 if (intel_crtc->cursor_visible == visible)
6408 return;
6409
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006410 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006411 if (visible) {
6412 /* On these chipsets we can only modify the base whilst
6413 * the cursor is disabled.
6414 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006415 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006416
6417 cntl &= ~(CURSOR_FORMAT_MASK);
6418 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6419 cntl |= CURSOR_ENABLE |
6420 CURSOR_GAMMA_ENABLE |
6421 CURSOR_FORMAT_ARGB;
6422 } else
6423 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006424 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006425
6426 intel_crtc->cursor_visible = visible;
6427}
6428
6429static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6430{
6431 struct drm_device *dev = crtc->dev;
6432 struct drm_i915_private *dev_priv = dev->dev_private;
6433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6434 int pipe = intel_crtc->pipe;
6435 bool visible = base != 0;
6436
6437 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006438 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006439 if (base) {
6440 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6441 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6442 cntl |= pipe << 28; /* Connect to correct pipe */
6443 } else {
6444 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6445 cntl |= CURSOR_MODE_DISABLE;
6446 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006447 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006448
6449 intel_crtc->cursor_visible = visible;
6450 }
6451 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006452 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006453}
6454
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006455static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6456{
6457 struct drm_device *dev = crtc->dev;
6458 struct drm_i915_private *dev_priv = dev->dev_private;
6459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6460 int pipe = intel_crtc->pipe;
6461 bool visible = base != 0;
6462
6463 if (intel_crtc->cursor_visible != visible) {
6464 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6465 if (base) {
6466 cntl &= ~CURSOR_MODE;
6467 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6468 } else {
6469 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6470 cntl |= CURSOR_MODE_DISABLE;
6471 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006472 if (IS_HASWELL(dev))
6473 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006474 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6475
6476 intel_crtc->cursor_visible = visible;
6477 }
6478 /* and commit changes on next vblank */
6479 I915_WRITE(CURBASE_IVB(pipe), base);
6480}
6481
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006482/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006483static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6484 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006485{
6486 struct drm_device *dev = crtc->dev;
6487 struct drm_i915_private *dev_priv = dev->dev_private;
6488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6489 int pipe = intel_crtc->pipe;
6490 int x = intel_crtc->cursor_x;
6491 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006492 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006493 bool visible;
6494
6495 pos = 0;
6496
Chris Wilson6b383a72010-09-13 13:54:26 +01006497 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006498 base = intel_crtc->cursor_addr;
6499 if (x > (int) crtc->fb->width)
6500 base = 0;
6501
6502 if (y > (int) crtc->fb->height)
6503 base = 0;
6504 } else
6505 base = 0;
6506
6507 if (x < 0) {
6508 if (x + intel_crtc->cursor_width < 0)
6509 base = 0;
6510
6511 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6512 x = -x;
6513 }
6514 pos |= x << CURSOR_X_SHIFT;
6515
6516 if (y < 0) {
6517 if (y + intel_crtc->cursor_height < 0)
6518 base = 0;
6519
6520 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6521 y = -y;
6522 }
6523 pos |= y << CURSOR_Y_SHIFT;
6524
6525 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006526 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006527 return;
6528
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006529 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006530 I915_WRITE(CURPOS_IVB(pipe), pos);
6531 ivb_update_cursor(crtc, base);
6532 } else {
6533 I915_WRITE(CURPOS(pipe), pos);
6534 if (IS_845G(dev) || IS_I865G(dev))
6535 i845_update_cursor(crtc, base);
6536 else
6537 i9xx_update_cursor(crtc, base);
6538 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006539}
6540
Jesse Barnes79e53942008-11-07 14:24:08 -08006541static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006542 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006543 uint32_t handle,
6544 uint32_t width, uint32_t height)
6545{
6546 struct drm_device *dev = crtc->dev;
6547 struct drm_i915_private *dev_priv = dev->dev_private;
6548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006549 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006550 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006551 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006552
Jesse Barnes79e53942008-11-07 14:24:08 -08006553 /* if we want to turn off the cursor ignore width and height */
6554 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006555 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006556 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006557 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006558 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006559 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006560 }
6561
6562 /* Currently we only support 64x64 cursors */
6563 if (width != 64 || height != 64) {
6564 DRM_ERROR("we currently only support 64x64 cursors\n");
6565 return -EINVAL;
6566 }
6567
Chris Wilson05394f32010-11-08 19:18:58 +00006568 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006569 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006570 return -ENOENT;
6571
Chris Wilson05394f32010-11-08 19:18:58 +00006572 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006573 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006574 ret = -ENOMEM;
6575 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006576 }
6577
Dave Airlie71acb5e2008-12-30 20:31:46 +10006578 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006579 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006580 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006581 unsigned alignment;
6582
Chris Wilsond9e86c02010-11-10 16:40:20 +00006583 if (obj->tiling_mode) {
6584 DRM_ERROR("cursor cannot be tiled\n");
6585 ret = -EINVAL;
6586 goto fail_locked;
6587 }
6588
Chris Wilson693db182013-03-05 14:52:39 +00006589 /* Note that the w/a also requires 2 PTE of padding following
6590 * the bo. We currently fill all unused PTE with the shadow
6591 * page and so we should always have valid PTE following the
6592 * cursor preventing the VT-d warning.
6593 */
6594 alignment = 0;
6595 if (need_vtd_wa(dev))
6596 alignment = 64*1024;
6597
6598 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006599 if (ret) {
6600 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006601 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006602 }
6603
Chris Wilsond9e86c02010-11-10 16:40:20 +00006604 ret = i915_gem_object_put_fence(obj);
6605 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006606 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006607 goto fail_unpin;
6608 }
6609
Chris Wilson05394f32010-11-08 19:18:58 +00006610 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006611 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006612 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006613 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006614 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6615 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006616 if (ret) {
6617 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006618 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006619 }
Chris Wilson05394f32010-11-08 19:18:58 +00006620 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006621 }
6622
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006623 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006624 I915_WRITE(CURSIZE, (height << 12) | width);
6625
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006626 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006627 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006628 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006629 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006630 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6631 } else
6632 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006633 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006634 }
Jesse Barnes80824002009-09-10 15:28:06 -07006635
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006636 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006637
6638 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006639 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006640 intel_crtc->cursor_width = width;
6641 intel_crtc->cursor_height = height;
6642
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006643 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006644
Jesse Barnes79e53942008-11-07 14:24:08 -08006645 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006646fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006647 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006648fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006649 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006650fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006651 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006652 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006653}
6654
6655static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6656{
Jesse Barnes79e53942008-11-07 14:24:08 -08006657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006658
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006659 intel_crtc->cursor_x = x;
6660 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006661
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006662 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006663
6664 return 0;
6665}
6666
6667/** Sets the color ramps on behalf of RandR */
6668void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6669 u16 blue, int regno)
6670{
6671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6672
6673 intel_crtc->lut_r[regno] = red >> 8;
6674 intel_crtc->lut_g[regno] = green >> 8;
6675 intel_crtc->lut_b[regno] = blue >> 8;
6676}
6677
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006678void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6679 u16 *blue, int regno)
6680{
6681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6682
6683 *red = intel_crtc->lut_r[regno] << 8;
6684 *green = intel_crtc->lut_g[regno] << 8;
6685 *blue = intel_crtc->lut_b[regno] << 8;
6686}
6687
Jesse Barnes79e53942008-11-07 14:24:08 -08006688static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006689 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006690{
James Simmons72034252010-08-03 01:33:19 +01006691 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006693
James Simmons72034252010-08-03 01:33:19 +01006694 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006695 intel_crtc->lut_r[i] = red[i] >> 8;
6696 intel_crtc->lut_g[i] = green[i] >> 8;
6697 intel_crtc->lut_b[i] = blue[i] >> 8;
6698 }
6699
6700 intel_crtc_load_lut(crtc);
6701}
6702
Jesse Barnes79e53942008-11-07 14:24:08 -08006703/* VESA 640x480x72Hz mode to set on the pipe */
6704static struct drm_display_mode load_detect_mode = {
6705 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6706 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6707};
6708
Chris Wilsond2dff872011-04-19 08:36:26 +01006709static struct drm_framebuffer *
6710intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006711 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006712 struct drm_i915_gem_object *obj)
6713{
6714 struct intel_framebuffer *intel_fb;
6715 int ret;
6716
6717 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6718 if (!intel_fb) {
6719 drm_gem_object_unreference_unlocked(&obj->base);
6720 return ERR_PTR(-ENOMEM);
6721 }
6722
6723 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6724 if (ret) {
6725 drm_gem_object_unreference_unlocked(&obj->base);
6726 kfree(intel_fb);
6727 return ERR_PTR(ret);
6728 }
6729
6730 return &intel_fb->base;
6731}
6732
6733static u32
6734intel_framebuffer_pitch_for_width(int width, int bpp)
6735{
6736 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6737 return ALIGN(pitch, 64);
6738}
6739
6740static u32
6741intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6742{
6743 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6744 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6745}
6746
6747static struct drm_framebuffer *
6748intel_framebuffer_create_for_mode(struct drm_device *dev,
6749 struct drm_display_mode *mode,
6750 int depth, int bpp)
6751{
6752 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006753 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006754
6755 obj = i915_gem_alloc_object(dev,
6756 intel_framebuffer_size_for_mode(mode, bpp));
6757 if (obj == NULL)
6758 return ERR_PTR(-ENOMEM);
6759
6760 mode_cmd.width = mode->hdisplay;
6761 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006762 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6763 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006764 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006765
6766 return intel_framebuffer_create(dev, &mode_cmd, obj);
6767}
6768
6769static struct drm_framebuffer *
6770mode_fits_in_fbdev(struct drm_device *dev,
6771 struct drm_display_mode *mode)
6772{
6773 struct drm_i915_private *dev_priv = dev->dev_private;
6774 struct drm_i915_gem_object *obj;
6775 struct drm_framebuffer *fb;
6776
6777 if (dev_priv->fbdev == NULL)
6778 return NULL;
6779
6780 obj = dev_priv->fbdev->ifb.obj;
6781 if (obj == NULL)
6782 return NULL;
6783
6784 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006785 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6786 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006787 return NULL;
6788
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006789 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006790 return NULL;
6791
6792 return fb;
6793}
6794
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006795bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006796 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006797 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006798{
6799 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006800 struct intel_encoder *intel_encoder =
6801 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006802 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006803 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006804 struct drm_crtc *crtc = NULL;
6805 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006806 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006807 int i = -1;
6808
Chris Wilsond2dff872011-04-19 08:36:26 +01006809 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6810 connector->base.id, drm_get_connector_name(connector),
6811 encoder->base.id, drm_get_encoder_name(encoder));
6812
Jesse Barnes79e53942008-11-07 14:24:08 -08006813 /*
6814 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006815 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006816 * - if the connector already has an assigned crtc, use it (but make
6817 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006818 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006819 * - try to find the first unused crtc that can drive this connector,
6820 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006821 */
6822
6823 /* See if we already have a CRTC for this connector */
6824 if (encoder->crtc) {
6825 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006826
Daniel Vetter7b240562012-12-12 00:35:33 +01006827 mutex_lock(&crtc->mutex);
6828
Daniel Vetter24218aa2012-08-12 19:27:11 +02006829 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006830 old->load_detect_temp = false;
6831
6832 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006833 if (connector->dpms != DRM_MODE_DPMS_ON)
6834 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006835
Chris Wilson71731882011-04-19 23:10:58 +01006836 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006837 }
6838
6839 /* Find an unused one (if possible) */
6840 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6841 i++;
6842 if (!(encoder->possible_crtcs & (1 << i)))
6843 continue;
6844 if (!possible_crtc->enabled) {
6845 crtc = possible_crtc;
6846 break;
6847 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006848 }
6849
6850 /*
6851 * If we didn't find an unused CRTC, don't use any.
6852 */
6853 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006854 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6855 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006856 }
6857
Daniel Vetter7b240562012-12-12 00:35:33 +01006858 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006859 intel_encoder->new_crtc = to_intel_crtc(crtc);
6860 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006861
6862 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006863 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006864 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006865 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006866
Chris Wilson64927112011-04-20 07:25:26 +01006867 if (!mode)
6868 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006869
Chris Wilsond2dff872011-04-19 08:36:26 +01006870 /* We need a framebuffer large enough to accommodate all accesses
6871 * that the plane may generate whilst we perform load detection.
6872 * We can not rely on the fbcon either being present (we get called
6873 * during its initialisation to detect all boot displays, or it may
6874 * not even exist) or that it is large enough to satisfy the
6875 * requested mode.
6876 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006877 fb = mode_fits_in_fbdev(dev, mode);
6878 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006879 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006880 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6881 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006882 } else
6883 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006884 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006885 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006886 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006887 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006888 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006889
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006890 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006891 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006892 if (old->release_fb)
6893 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006894 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006895 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006896 }
Chris Wilson71731882011-04-19 23:10:58 +01006897
Jesse Barnes79e53942008-11-07 14:24:08 -08006898 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006899 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006900 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006901}
6902
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006903void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006904 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006905{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006906 struct intel_encoder *intel_encoder =
6907 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006908 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006909 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006910
Chris Wilsond2dff872011-04-19 08:36:26 +01006911 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6912 connector->base.id, drm_get_connector_name(connector),
6913 encoder->base.id, drm_get_encoder_name(encoder));
6914
Chris Wilson8261b192011-04-19 23:18:09 +01006915 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006916 to_intel_connector(connector)->new_encoder = NULL;
6917 intel_encoder->new_crtc = NULL;
6918 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006919
Daniel Vetter36206362012-12-10 20:42:17 +01006920 if (old->release_fb) {
6921 drm_framebuffer_unregister_private(old->release_fb);
6922 drm_framebuffer_unreference(old->release_fb);
6923 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006924
Daniel Vetter67c96402013-01-23 16:25:09 +00006925 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006926 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006927 }
6928
Eric Anholtc751ce42010-03-25 11:48:48 -07006929 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006930 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6931 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006932
6933 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006934}
6935
6936/* Returns the clock of the currently programmed mode of the given pipe. */
6937static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6938{
6939 struct drm_i915_private *dev_priv = dev->dev_private;
6940 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6941 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006942 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006943 u32 fp;
6944 intel_clock_t clock;
6945
6946 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006947 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006948 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006949 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006950
6951 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006952 if (IS_PINEVIEW(dev)) {
6953 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6954 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006955 } else {
6956 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6957 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6958 }
6959
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006960 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006961 if (IS_PINEVIEW(dev))
6962 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6963 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006964 else
6965 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006966 DPLL_FPA01_P1_POST_DIV_SHIFT);
6967
6968 switch (dpll & DPLL_MODE_MASK) {
6969 case DPLLB_MODE_DAC_SERIAL:
6970 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6971 5 : 10;
6972 break;
6973 case DPLLB_MODE_LVDS:
6974 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6975 7 : 14;
6976 break;
6977 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006978 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006979 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6980 return 0;
6981 }
6982
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006983 if (IS_PINEVIEW(dev))
6984 pineview_clock(96000, &clock);
6985 else
6986 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006987 } else {
6988 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6989
6990 if (is_lvds) {
6991 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6992 DPLL_FPA01_P1_POST_DIV_SHIFT);
6993 clock.p2 = 14;
6994
6995 if ((dpll & PLL_REF_INPUT_MASK) ==
6996 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6997 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006998 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006999 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007000 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007001 } else {
7002 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7003 clock.p1 = 2;
7004 else {
7005 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7006 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7007 }
7008 if (dpll & PLL_P2_DIVIDE_BY_4)
7009 clock.p2 = 4;
7010 else
7011 clock.p2 = 2;
7012
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007013 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007014 }
7015 }
7016
7017 /* XXX: It would be nice to validate the clocks, but we can't reuse
7018 * i830PllIsValid() because it relies on the xf86_config connector
7019 * configuration being accurate, which it isn't necessarily.
7020 */
7021
7022 return clock.dot;
7023}
7024
7025/** Returns the currently programmed mode of the given pipe. */
7026struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7027 struct drm_crtc *crtc)
7028{
Jesse Barnes548f2452011-02-17 10:40:53 -08007029 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007031 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007032 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007033 int htot = I915_READ(HTOTAL(cpu_transcoder));
7034 int hsync = I915_READ(HSYNC(cpu_transcoder));
7035 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7036 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007037
7038 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7039 if (!mode)
7040 return NULL;
7041
7042 mode->clock = intel_crtc_clock_get(dev, crtc);
7043 mode->hdisplay = (htot & 0xffff) + 1;
7044 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7045 mode->hsync_start = (hsync & 0xffff) + 1;
7046 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7047 mode->vdisplay = (vtot & 0xffff) + 1;
7048 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7049 mode->vsync_start = (vsync & 0xffff) + 1;
7050 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7051
7052 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007053
7054 return mode;
7055}
7056
Daniel Vetter3dec0092010-08-20 21:40:52 +02007057static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007058{
7059 struct drm_device *dev = crtc->dev;
7060 drm_i915_private_t *dev_priv = dev->dev_private;
7061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7062 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007063 int dpll_reg = DPLL(pipe);
7064 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007065
Eric Anholtbad720f2009-10-22 16:11:14 -07007066 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007067 return;
7068
7069 if (!dev_priv->lvds_downclock_avail)
7070 return;
7071
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007072 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007073 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007074 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007075
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007076 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007077
7078 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7079 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007080 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007081
Jesse Barnes652c3932009-08-17 13:31:43 -07007082 dpll = I915_READ(dpll_reg);
7083 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007084 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007085 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007086}
7087
7088static void intel_decrease_pllclock(struct drm_crtc *crtc)
7089{
7090 struct drm_device *dev = crtc->dev;
7091 drm_i915_private_t *dev_priv = dev->dev_private;
7092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007093
Eric Anholtbad720f2009-10-22 16:11:14 -07007094 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007095 return;
7096
7097 if (!dev_priv->lvds_downclock_avail)
7098 return;
7099
7100 /*
7101 * Since this is called by a timer, we should never get here in
7102 * the manual case.
7103 */
7104 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007105 int pipe = intel_crtc->pipe;
7106 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007107 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007108
Zhao Yakui44d98a62009-10-09 11:39:40 +08007109 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007110
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007111 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007112
Chris Wilson074b5e12012-05-02 12:07:06 +01007113 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007114 dpll |= DISPLAY_RATE_SELECT_FPA1;
7115 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007116 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007117 dpll = I915_READ(dpll_reg);
7118 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007119 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007120 }
7121
7122}
7123
Chris Wilsonf047e392012-07-21 12:31:41 +01007124void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007125{
Chris Wilsonf047e392012-07-21 12:31:41 +01007126 i915_update_gfx_val(dev->dev_private);
7127}
7128
7129void intel_mark_idle(struct drm_device *dev)
7130{
Chris Wilson725a5b52013-01-08 11:02:57 +00007131 struct drm_crtc *crtc;
7132
7133 if (!i915_powersave)
7134 return;
7135
7136 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7137 if (!crtc->fb)
7138 continue;
7139
7140 intel_decrease_pllclock(crtc);
7141 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007142}
7143
Chris Wilsonc65355b2013-06-06 16:53:41 -03007144void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7145 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007146{
7147 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007148 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007149
7150 if (!i915_powersave)
7151 return;
7152
Jesse Barnes652c3932009-08-17 13:31:43 -07007153 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007154 if (!crtc->fb)
7155 continue;
7156
Chris Wilsonc65355b2013-06-06 16:53:41 -03007157 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7158 continue;
7159
7160 intel_increase_pllclock(crtc);
7161 if (ring && intel_fbc_enabled(dev))
7162 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007163 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007164}
7165
Jesse Barnes79e53942008-11-07 14:24:08 -08007166static void intel_crtc_destroy(struct drm_crtc *crtc)
7167{
7168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007169 struct drm_device *dev = crtc->dev;
7170 struct intel_unpin_work *work;
7171 unsigned long flags;
7172
7173 spin_lock_irqsave(&dev->event_lock, flags);
7174 work = intel_crtc->unpin_work;
7175 intel_crtc->unpin_work = NULL;
7176 spin_unlock_irqrestore(&dev->event_lock, flags);
7177
7178 if (work) {
7179 cancel_work_sync(&work->work);
7180 kfree(work);
7181 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007182
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007183 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7184
Jesse Barnes79e53942008-11-07 14:24:08 -08007185 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007186
Jesse Barnes79e53942008-11-07 14:24:08 -08007187 kfree(intel_crtc);
7188}
7189
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007190static void intel_unpin_work_fn(struct work_struct *__work)
7191{
7192 struct intel_unpin_work *work =
7193 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007194 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007195
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007196 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007197 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007198 drm_gem_object_unreference(&work->pending_flip_obj->base);
7199 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007200
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007201 intel_update_fbc(dev);
7202 mutex_unlock(&dev->struct_mutex);
7203
7204 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7205 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7206
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007207 kfree(work);
7208}
7209
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007210static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007211 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007212{
7213 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7215 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007216 unsigned long flags;
7217
7218 /* Ignore early vblank irqs */
7219 if (intel_crtc == NULL)
7220 return;
7221
7222 spin_lock_irqsave(&dev->event_lock, flags);
7223 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007224
7225 /* Ensure we don't miss a work->pending update ... */
7226 smp_rmb();
7227
7228 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007229 spin_unlock_irqrestore(&dev->event_lock, flags);
7230 return;
7231 }
7232
Chris Wilsone7d841c2012-12-03 11:36:30 +00007233 /* and that the unpin work is consistent wrt ->pending. */
7234 smp_rmb();
7235
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007236 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007237
Rob Clark45a066e2012-10-08 14:50:40 -05007238 if (work->event)
7239 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007240
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007241 drm_vblank_put(dev, intel_crtc->pipe);
7242
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007243 spin_unlock_irqrestore(&dev->event_lock, flags);
7244
Daniel Vetter2c10d572012-12-20 21:24:07 +01007245 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007246
7247 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007248
7249 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007250}
7251
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007252void intel_finish_page_flip(struct drm_device *dev, int pipe)
7253{
7254 drm_i915_private_t *dev_priv = dev->dev_private;
7255 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7256
Mario Kleiner49b14a52010-12-09 07:00:07 +01007257 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007258}
7259
7260void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7261{
7262 drm_i915_private_t *dev_priv = dev->dev_private;
7263 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7264
Mario Kleiner49b14a52010-12-09 07:00:07 +01007265 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007266}
7267
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007268void intel_prepare_page_flip(struct drm_device *dev, int plane)
7269{
7270 drm_i915_private_t *dev_priv = dev->dev_private;
7271 struct intel_crtc *intel_crtc =
7272 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7273 unsigned long flags;
7274
Chris Wilsone7d841c2012-12-03 11:36:30 +00007275 /* NB: An MMIO update of the plane base pointer will also
7276 * generate a page-flip completion irq, i.e. every modeset
7277 * is also accompanied by a spurious intel_prepare_page_flip().
7278 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007279 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007280 if (intel_crtc->unpin_work)
7281 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007282 spin_unlock_irqrestore(&dev->event_lock, flags);
7283}
7284
Chris Wilsone7d841c2012-12-03 11:36:30 +00007285inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7286{
7287 /* Ensure that the work item is consistent when activating it ... */
7288 smp_wmb();
7289 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7290 /* and that it is marked active as soon as the irq could fire. */
7291 smp_wmb();
7292}
7293
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007294static int intel_gen2_queue_flip(struct drm_device *dev,
7295 struct drm_crtc *crtc,
7296 struct drm_framebuffer *fb,
7297 struct drm_i915_gem_object *obj)
7298{
7299 struct drm_i915_private *dev_priv = dev->dev_private;
7300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007301 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007302 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007303 int ret;
7304
Daniel Vetter6d90c952012-04-26 23:28:05 +02007305 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007306 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007307 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007308
Daniel Vetter6d90c952012-04-26 23:28:05 +02007309 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007310 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007311 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007312
7313 /* Can't queue multiple flips, so wait for the previous
7314 * one to finish before executing the next.
7315 */
7316 if (intel_crtc->plane)
7317 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7318 else
7319 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007320 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7321 intel_ring_emit(ring, MI_NOOP);
7322 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7323 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7324 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007325 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007326 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007327
7328 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007329 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007330 return 0;
7331
7332err_unpin:
7333 intel_unpin_fb_obj(obj);
7334err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007335 return ret;
7336}
7337
7338static int intel_gen3_queue_flip(struct drm_device *dev,
7339 struct drm_crtc *crtc,
7340 struct drm_framebuffer *fb,
7341 struct drm_i915_gem_object *obj)
7342{
7343 struct drm_i915_private *dev_priv = dev->dev_private;
7344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007345 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007346 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007347 int ret;
7348
Daniel Vetter6d90c952012-04-26 23:28:05 +02007349 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007350 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007351 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007352
Daniel Vetter6d90c952012-04-26 23:28:05 +02007353 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007354 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007355 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007356
7357 if (intel_crtc->plane)
7358 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7359 else
7360 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007361 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7362 intel_ring_emit(ring, MI_NOOP);
7363 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7364 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7365 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007366 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007367 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007368
Chris Wilsone7d841c2012-12-03 11:36:30 +00007369 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007370 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007371 return 0;
7372
7373err_unpin:
7374 intel_unpin_fb_obj(obj);
7375err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007376 return ret;
7377}
7378
7379static int intel_gen4_queue_flip(struct drm_device *dev,
7380 struct drm_crtc *crtc,
7381 struct drm_framebuffer *fb,
7382 struct drm_i915_gem_object *obj)
7383{
7384 struct drm_i915_private *dev_priv = dev->dev_private;
7385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7386 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007387 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007388 int ret;
7389
Daniel Vetter6d90c952012-04-26 23:28:05 +02007390 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007391 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007392 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007393
Daniel Vetter6d90c952012-04-26 23:28:05 +02007394 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007395 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007396 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007397
7398 /* i965+ uses the linear or tiled offsets from the
7399 * Display Registers (which do not change across a page-flip)
7400 * so we need only reprogram the base address.
7401 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007402 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7403 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7404 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007405 intel_ring_emit(ring,
7406 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7407 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007408
7409 /* XXX Enabling the panel-fitter across page-flip is so far
7410 * untested on non-native modes, so ignore it for now.
7411 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7412 */
7413 pf = 0;
7414 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007415 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007416
7417 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007418 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007419 return 0;
7420
7421err_unpin:
7422 intel_unpin_fb_obj(obj);
7423err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007424 return ret;
7425}
7426
7427static int intel_gen6_queue_flip(struct drm_device *dev,
7428 struct drm_crtc *crtc,
7429 struct drm_framebuffer *fb,
7430 struct drm_i915_gem_object *obj)
7431{
7432 struct drm_i915_private *dev_priv = dev->dev_private;
7433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007434 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007435 uint32_t pf, pipesrc;
7436 int ret;
7437
Daniel Vetter6d90c952012-04-26 23:28:05 +02007438 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007439 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007440 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007441
Daniel Vetter6d90c952012-04-26 23:28:05 +02007442 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007443 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007444 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007445
Daniel Vetter6d90c952012-04-26 23:28:05 +02007446 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7447 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7448 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007449 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007450
Chris Wilson99d9acd2012-04-17 20:37:00 +01007451 /* Contrary to the suggestions in the documentation,
7452 * "Enable Panel Fitter" does not seem to be required when page
7453 * flipping with a non-native mode, and worse causes a normal
7454 * modeset to fail.
7455 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7456 */
7457 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007458 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007459 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007460
7461 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007462 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007463 return 0;
7464
7465err_unpin:
7466 intel_unpin_fb_obj(obj);
7467err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007468 return ret;
7469}
7470
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007471/*
7472 * On gen7 we currently use the blit ring because (in early silicon at least)
7473 * the render ring doesn't give us interrpts for page flip completion, which
7474 * means clients will hang after the first flip is queued. Fortunately the
7475 * blit ring generates interrupts properly, so use it instead.
7476 */
7477static int intel_gen7_queue_flip(struct drm_device *dev,
7478 struct drm_crtc *crtc,
7479 struct drm_framebuffer *fb,
7480 struct drm_i915_gem_object *obj)
7481{
7482 struct drm_i915_private *dev_priv = dev->dev_private;
7483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7484 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007485 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007486 int ret;
7487
7488 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7489 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007490 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007491
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007492 switch(intel_crtc->plane) {
7493 case PLANE_A:
7494 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7495 break;
7496 case PLANE_B:
7497 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7498 break;
7499 case PLANE_C:
7500 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7501 break;
7502 default:
7503 WARN_ONCE(1, "unknown plane in flip command\n");
7504 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007505 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007506 }
7507
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007508 ret = intel_ring_begin(ring, 4);
7509 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007510 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007511
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007512 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007513 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007514 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007515 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007516
7517 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007518 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007519 return 0;
7520
7521err_unpin:
7522 intel_unpin_fb_obj(obj);
7523err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007524 return ret;
7525}
7526
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007527static int intel_default_queue_flip(struct drm_device *dev,
7528 struct drm_crtc *crtc,
7529 struct drm_framebuffer *fb,
7530 struct drm_i915_gem_object *obj)
7531{
7532 return -ENODEV;
7533}
7534
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007535static int intel_crtc_page_flip(struct drm_crtc *crtc,
7536 struct drm_framebuffer *fb,
7537 struct drm_pending_vblank_event *event)
7538{
7539 struct drm_device *dev = crtc->dev;
7540 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007541 struct drm_framebuffer *old_fb = crtc->fb;
7542 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7544 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007545 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007546 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007547
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007548 /* Can't change pixel format via MI display flips. */
7549 if (fb->pixel_format != crtc->fb->pixel_format)
7550 return -EINVAL;
7551
7552 /*
7553 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7554 * Note that pitch changes could also affect these register.
7555 */
7556 if (INTEL_INFO(dev)->gen > 3 &&
7557 (fb->offsets[0] != crtc->fb->offsets[0] ||
7558 fb->pitches[0] != crtc->fb->pitches[0]))
7559 return -EINVAL;
7560
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007561 work = kzalloc(sizeof *work, GFP_KERNEL);
7562 if (work == NULL)
7563 return -ENOMEM;
7564
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007565 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007566 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007567 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007568 INIT_WORK(&work->work, intel_unpin_work_fn);
7569
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007570 ret = drm_vblank_get(dev, intel_crtc->pipe);
7571 if (ret)
7572 goto free_work;
7573
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007574 /* We borrow the event spin lock for protecting unpin_work */
7575 spin_lock_irqsave(&dev->event_lock, flags);
7576 if (intel_crtc->unpin_work) {
7577 spin_unlock_irqrestore(&dev->event_lock, flags);
7578 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007579 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007580
7581 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007582 return -EBUSY;
7583 }
7584 intel_crtc->unpin_work = work;
7585 spin_unlock_irqrestore(&dev->event_lock, flags);
7586
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007587 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7588 flush_workqueue(dev_priv->wq);
7589
Chris Wilson79158102012-05-23 11:13:58 +01007590 ret = i915_mutex_lock_interruptible(dev);
7591 if (ret)
7592 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007593
Jesse Barnes75dfca82010-02-10 15:09:44 -08007594 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007595 drm_gem_object_reference(&work->old_fb_obj->base);
7596 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007597
7598 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007599
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007600 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007601
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007602 work->enable_stall_check = true;
7603
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007604 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007605 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007606
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007607 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7608 if (ret)
7609 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007610
Chris Wilson7782de32011-07-08 12:22:41 +01007611 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03007612 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007613 mutex_unlock(&dev->struct_mutex);
7614
Jesse Barnese5510fa2010-07-01 16:48:37 -07007615 trace_i915_flip_request(intel_crtc->plane, obj);
7616
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007617 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007618
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007619cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007620 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007621 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007622 drm_gem_object_unreference(&work->old_fb_obj->base);
7623 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007624 mutex_unlock(&dev->struct_mutex);
7625
Chris Wilson79158102012-05-23 11:13:58 +01007626cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007627 spin_lock_irqsave(&dev->event_lock, flags);
7628 intel_crtc->unpin_work = NULL;
7629 spin_unlock_irqrestore(&dev->event_lock, flags);
7630
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007631 drm_vblank_put(dev, intel_crtc->pipe);
7632free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007633 kfree(work);
7634
7635 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007636}
7637
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007638static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007639 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7640 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007641};
7642
Daniel Vetter50f56112012-07-02 09:35:43 +02007643static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7644 struct drm_crtc *crtc)
7645{
7646 struct drm_device *dev;
7647 struct drm_crtc *tmp;
7648 int crtc_mask = 1;
7649
7650 WARN(!crtc, "checking null crtc?\n");
7651
7652 dev = crtc->dev;
7653
7654 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7655 if (tmp == crtc)
7656 break;
7657 crtc_mask <<= 1;
7658 }
7659
7660 if (encoder->possible_crtcs & crtc_mask)
7661 return true;
7662 return false;
7663}
7664
Daniel Vetter9a935852012-07-05 22:34:27 +02007665/**
7666 * intel_modeset_update_staged_output_state
7667 *
7668 * Updates the staged output configuration state, e.g. after we've read out the
7669 * current hw state.
7670 */
7671static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7672{
7673 struct intel_encoder *encoder;
7674 struct intel_connector *connector;
7675
7676 list_for_each_entry(connector, &dev->mode_config.connector_list,
7677 base.head) {
7678 connector->new_encoder =
7679 to_intel_encoder(connector->base.encoder);
7680 }
7681
7682 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7683 base.head) {
7684 encoder->new_crtc =
7685 to_intel_crtc(encoder->base.crtc);
7686 }
7687}
7688
7689/**
7690 * intel_modeset_commit_output_state
7691 *
7692 * This function copies the stage display pipe configuration to the real one.
7693 */
7694static void intel_modeset_commit_output_state(struct drm_device *dev)
7695{
7696 struct intel_encoder *encoder;
7697 struct intel_connector *connector;
7698
7699 list_for_each_entry(connector, &dev->mode_config.connector_list,
7700 base.head) {
7701 connector->base.encoder = &connector->new_encoder->base;
7702 }
7703
7704 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7705 base.head) {
7706 encoder->base.crtc = &encoder->new_crtc->base;
7707 }
7708}
7709
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007710static void
7711connected_sink_compute_bpp(struct intel_connector * connector,
7712 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007713{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007714 int bpp = pipe_config->pipe_bpp;
7715
7716 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7717 connector->base.base.id,
7718 drm_get_connector_name(&connector->base));
7719
7720 /* Don't use an invalid EDID bpc value */
7721 if (connector->base.display_info.bpc &&
7722 connector->base.display_info.bpc * 3 < bpp) {
7723 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7724 bpp, connector->base.display_info.bpc*3);
7725 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7726 }
7727
7728 /* Clamp bpp to 8 on screens without EDID 1.4 */
7729 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7730 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7731 bpp);
7732 pipe_config->pipe_bpp = 24;
7733 }
7734}
7735
7736static int
7737compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7738 struct drm_framebuffer *fb,
7739 struct intel_crtc_config *pipe_config)
7740{
7741 struct drm_device *dev = crtc->base.dev;
7742 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007743 int bpp;
7744
Daniel Vetterd42264b2013-03-28 16:38:08 +01007745 switch (fb->pixel_format) {
7746 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007747 bpp = 8*3; /* since we go through a colormap */
7748 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007749 case DRM_FORMAT_XRGB1555:
7750 case DRM_FORMAT_ARGB1555:
7751 /* checked in intel_framebuffer_init already */
7752 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7753 return -EINVAL;
7754 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007755 bpp = 6*3; /* min is 18bpp */
7756 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007757 case DRM_FORMAT_XBGR8888:
7758 case DRM_FORMAT_ABGR8888:
7759 /* checked in intel_framebuffer_init already */
7760 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7761 return -EINVAL;
7762 case DRM_FORMAT_XRGB8888:
7763 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007764 bpp = 8*3;
7765 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007766 case DRM_FORMAT_XRGB2101010:
7767 case DRM_FORMAT_ARGB2101010:
7768 case DRM_FORMAT_XBGR2101010:
7769 case DRM_FORMAT_ABGR2101010:
7770 /* checked in intel_framebuffer_init already */
7771 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007772 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007773 bpp = 10*3;
7774 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007775 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007776 default:
7777 DRM_DEBUG_KMS("unsupported depth\n");
7778 return -EINVAL;
7779 }
7780
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007781 pipe_config->pipe_bpp = bpp;
7782
7783 /* Clamp display bpp to EDID value */
7784 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007785 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007786 if (!connector->new_encoder ||
7787 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007788 continue;
7789
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007790 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007791 }
7792
7793 return bpp;
7794}
7795
Daniel Vetterc0b03412013-05-28 12:05:54 +02007796static void intel_dump_pipe_config(struct intel_crtc *crtc,
7797 struct intel_crtc_config *pipe_config,
7798 const char *context)
7799{
7800 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7801 context, pipe_name(crtc->pipe));
7802
7803 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7804 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7805 pipe_config->pipe_bpp, pipe_config->dither);
7806 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7807 pipe_config->has_pch_encoder,
7808 pipe_config->fdi_lanes,
7809 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7810 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7811 pipe_config->fdi_m_n.tu);
7812 DRM_DEBUG_KMS("requested mode:\n");
7813 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7814 DRM_DEBUG_KMS("adjusted mode:\n");
7815 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7816 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7817 pipe_config->gmch_pfit.control,
7818 pipe_config->gmch_pfit.pgm_ratios,
7819 pipe_config->gmch_pfit.lvds_border_bits);
7820 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7821 pipe_config->pch_pfit.pos,
7822 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007823 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007824}
7825
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007826static bool check_encoder_cloning(struct drm_crtc *crtc)
7827{
7828 int num_encoders = 0;
7829 bool uncloneable_encoders = false;
7830 struct intel_encoder *encoder;
7831
7832 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7833 base.head) {
7834 if (&encoder->new_crtc->base != crtc)
7835 continue;
7836
7837 num_encoders++;
7838 if (!encoder->cloneable)
7839 uncloneable_encoders = true;
7840 }
7841
7842 return !(num_encoders > 1 && uncloneable_encoders);
7843}
7844
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007845static struct intel_crtc_config *
7846intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007847 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007848 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007849{
7850 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007851 struct drm_encoder_helper_funcs *encoder_funcs;
7852 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007853 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007854 int plane_bpp, ret = -EINVAL;
7855 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007856
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007857 if (!check_encoder_cloning(crtc)) {
7858 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7859 return ERR_PTR(-EINVAL);
7860 }
7861
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007862 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7863 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007864 return ERR_PTR(-ENOMEM);
7865
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007866 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7867 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007868 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007869
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007870 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7871 * plane pixel format and any sink constraints into account. Returns the
7872 * source plane bpp so that dithering can be selected on mismatches
7873 * after encoders and crtc also have had their say. */
7874 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7875 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007876 if (plane_bpp < 0)
7877 goto fail;
7878
Daniel Vettere29c22c2013-02-21 00:00:16 +01007879encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007880 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007881 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007882 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007883
Daniel Vetter7758a112012-07-08 19:40:39 +02007884 /* Pass our mode to the connectors and the CRTC to give them a chance to
7885 * adjust it according to limitations or connector properties, and also
7886 * a chance to reject the mode entirely.
7887 */
7888 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7889 base.head) {
7890
7891 if (&encoder->new_crtc->base != crtc)
7892 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007893
7894 if (encoder->compute_config) {
7895 if (!(encoder->compute_config(encoder, pipe_config))) {
7896 DRM_DEBUG_KMS("Encoder config failure\n");
7897 goto fail;
7898 }
7899
7900 continue;
7901 }
7902
Daniel Vetter7758a112012-07-08 19:40:39 +02007903 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007904 if (!(encoder_funcs->mode_fixup(&encoder->base,
7905 &pipe_config->requested_mode,
7906 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007907 DRM_DEBUG_KMS("Encoder fixup failed\n");
7908 goto fail;
7909 }
7910 }
7911
Daniel Vetterff9a6752013-06-01 17:16:21 +02007912 /* Set default port clock if not overwritten by the encoder. Needs to be
7913 * done afterwards in case the encoder adjusts the mode. */
7914 if (!pipe_config->port_clock)
7915 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7916
Daniel Vettera43f6e02013-06-07 23:10:32 +02007917 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007918 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007919 DRM_DEBUG_KMS("CRTC fixup failed\n");
7920 goto fail;
7921 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007922
7923 if (ret == RETRY) {
7924 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7925 ret = -EINVAL;
7926 goto fail;
7927 }
7928
7929 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7930 retry = false;
7931 goto encoder_retry;
7932 }
7933
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007934 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7935 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7936 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7937
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007938 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007939fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007940 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007941 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007942}
7943
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007944/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7945 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7946static void
7947intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7948 unsigned *prepare_pipes, unsigned *disable_pipes)
7949{
7950 struct intel_crtc *intel_crtc;
7951 struct drm_device *dev = crtc->dev;
7952 struct intel_encoder *encoder;
7953 struct intel_connector *connector;
7954 struct drm_crtc *tmp_crtc;
7955
7956 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7957
7958 /* Check which crtcs have changed outputs connected to them, these need
7959 * to be part of the prepare_pipes mask. We don't (yet) support global
7960 * modeset across multiple crtcs, so modeset_pipes will only have one
7961 * bit set at most. */
7962 list_for_each_entry(connector, &dev->mode_config.connector_list,
7963 base.head) {
7964 if (connector->base.encoder == &connector->new_encoder->base)
7965 continue;
7966
7967 if (connector->base.encoder) {
7968 tmp_crtc = connector->base.encoder->crtc;
7969
7970 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7971 }
7972
7973 if (connector->new_encoder)
7974 *prepare_pipes |=
7975 1 << connector->new_encoder->new_crtc->pipe;
7976 }
7977
7978 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7979 base.head) {
7980 if (encoder->base.crtc == &encoder->new_crtc->base)
7981 continue;
7982
7983 if (encoder->base.crtc) {
7984 tmp_crtc = encoder->base.crtc;
7985
7986 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7987 }
7988
7989 if (encoder->new_crtc)
7990 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7991 }
7992
7993 /* Check for any pipes that will be fully disabled ... */
7994 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7995 base.head) {
7996 bool used = false;
7997
7998 /* Don't try to disable disabled crtcs. */
7999 if (!intel_crtc->base.enabled)
8000 continue;
8001
8002 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8003 base.head) {
8004 if (encoder->new_crtc == intel_crtc)
8005 used = true;
8006 }
8007
8008 if (!used)
8009 *disable_pipes |= 1 << intel_crtc->pipe;
8010 }
8011
8012
8013 /* set_mode is also used to update properties on life display pipes. */
8014 intel_crtc = to_intel_crtc(crtc);
8015 if (crtc->enabled)
8016 *prepare_pipes |= 1 << intel_crtc->pipe;
8017
Daniel Vetterb6c51642013-04-12 18:48:43 +02008018 /*
8019 * For simplicity do a full modeset on any pipe where the output routing
8020 * changed. We could be more clever, but that would require us to be
8021 * more careful with calling the relevant encoder->mode_set functions.
8022 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008023 if (*prepare_pipes)
8024 *modeset_pipes = *prepare_pipes;
8025
8026 /* ... and mask these out. */
8027 *modeset_pipes &= ~(*disable_pipes);
8028 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008029
8030 /*
8031 * HACK: We don't (yet) fully support global modesets. intel_set_config
8032 * obies this rule, but the modeset restore mode of
8033 * intel_modeset_setup_hw_state does not.
8034 */
8035 *modeset_pipes &= 1 << intel_crtc->pipe;
8036 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008037
8038 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8039 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008040}
8041
Daniel Vetterea9d7582012-07-10 10:42:52 +02008042static bool intel_crtc_in_use(struct drm_crtc *crtc)
8043{
8044 struct drm_encoder *encoder;
8045 struct drm_device *dev = crtc->dev;
8046
8047 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8048 if (encoder->crtc == crtc)
8049 return true;
8050
8051 return false;
8052}
8053
8054static void
8055intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8056{
8057 struct intel_encoder *intel_encoder;
8058 struct intel_crtc *intel_crtc;
8059 struct drm_connector *connector;
8060
8061 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8062 base.head) {
8063 if (!intel_encoder->base.crtc)
8064 continue;
8065
8066 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8067
8068 if (prepare_pipes & (1 << intel_crtc->pipe))
8069 intel_encoder->connectors_active = false;
8070 }
8071
8072 intel_modeset_commit_output_state(dev);
8073
8074 /* Update computed state. */
8075 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8076 base.head) {
8077 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8078 }
8079
8080 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8081 if (!connector->encoder || !connector->encoder->crtc)
8082 continue;
8083
8084 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8085
8086 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008087 struct drm_property *dpms_property =
8088 dev->mode_config.dpms_property;
8089
Daniel Vetterea9d7582012-07-10 10:42:52 +02008090 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008091 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008092 dpms_property,
8093 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008094
8095 intel_encoder = to_intel_encoder(connector->encoder);
8096 intel_encoder->connectors_active = true;
8097 }
8098 }
8099
8100}
8101
Daniel Vetter25c5b262012-07-08 22:08:04 +02008102#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8103 list_for_each_entry((intel_crtc), \
8104 &(dev)->mode_config.crtc_list, \
8105 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008106 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008107
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008108static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008109intel_pipe_config_compare(struct drm_device *dev,
8110 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008111 struct intel_crtc_config *pipe_config)
8112{
Daniel Vetter08a24032013-04-19 11:25:34 +02008113#define PIPE_CONF_CHECK_I(name) \
8114 if (current_config->name != pipe_config->name) { \
8115 DRM_ERROR("mismatch in " #name " " \
8116 "(expected %i, found %i)\n", \
8117 current_config->name, \
8118 pipe_config->name); \
8119 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008120 }
8121
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008122#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8123 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8124 DRM_ERROR("mismatch in " #name " " \
8125 "(expected %i, found %i)\n", \
8126 current_config->name & (mask), \
8127 pipe_config->name & (mask)); \
8128 return false; \
8129 }
8130
Daniel Vetterbb760062013-06-06 14:55:52 +02008131#define PIPE_CONF_QUIRK(quirk) \
8132 ((current_config->quirks | pipe_config->quirks) & (quirk))
8133
Daniel Vettereccb1402013-05-22 00:50:22 +02008134 PIPE_CONF_CHECK_I(cpu_transcoder);
8135
Daniel Vetter08a24032013-04-19 11:25:34 +02008136 PIPE_CONF_CHECK_I(has_pch_encoder);
8137 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008138 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8139 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8140 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8141 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8142 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008143
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008144 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8145 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8146 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8147 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8148 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8149 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8150
8151 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8152 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8153 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8154 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8155 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8156 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8157
Daniel Vetter6c49f242013-06-06 12:45:25 +02008158 if (!HAS_PCH_SPLIT(dev))
8159 PIPE_CONF_CHECK_I(pixel_multiplier);
8160
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008161 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8162 DRM_MODE_FLAG_INTERLACE);
8163
Daniel Vetterbb760062013-06-06 14:55:52 +02008164 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8165 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8166 DRM_MODE_FLAG_PHSYNC);
8167 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8168 DRM_MODE_FLAG_NHSYNC);
8169 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8170 DRM_MODE_FLAG_PVSYNC);
8171 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8172 DRM_MODE_FLAG_NVSYNC);
8173 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008174
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008175 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8176 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8177
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008178 PIPE_CONF_CHECK_I(gmch_pfit.control);
8179 /* pfit ratios are autocomputed by the hw on gen4+ */
8180 if (INTEL_INFO(dev)->gen < 4)
8181 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8182 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8183 PIPE_CONF_CHECK_I(pch_pfit.pos);
8184 PIPE_CONF_CHECK_I(pch_pfit.size);
8185
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008186 PIPE_CONF_CHECK_I(ips_enabled);
8187
Daniel Vetter08a24032013-04-19 11:25:34 +02008188#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008189#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008190#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008191
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008192 return true;
8193}
8194
Daniel Vetterb9805142012-08-31 17:37:33 +02008195void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008196intel_modeset_check_state(struct drm_device *dev)
8197{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008198 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008199 struct intel_crtc *crtc;
8200 struct intel_encoder *encoder;
8201 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008202 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008203
8204 list_for_each_entry(connector, &dev->mode_config.connector_list,
8205 base.head) {
8206 /* This also checks the encoder/connector hw state with the
8207 * ->get_hw_state callbacks. */
8208 intel_connector_check_state(connector);
8209
8210 WARN(&connector->new_encoder->base != connector->base.encoder,
8211 "connector's staged encoder doesn't match current encoder\n");
8212 }
8213
8214 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8215 base.head) {
8216 bool enabled = false;
8217 bool active = false;
8218 enum pipe pipe, tracked_pipe;
8219
8220 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8221 encoder->base.base.id,
8222 drm_get_encoder_name(&encoder->base));
8223
8224 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8225 "encoder's stage crtc doesn't match current crtc\n");
8226 WARN(encoder->connectors_active && !encoder->base.crtc,
8227 "encoder's active_connectors set, but no crtc\n");
8228
8229 list_for_each_entry(connector, &dev->mode_config.connector_list,
8230 base.head) {
8231 if (connector->base.encoder != &encoder->base)
8232 continue;
8233 enabled = true;
8234 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8235 active = true;
8236 }
8237 WARN(!!encoder->base.crtc != enabled,
8238 "encoder's enabled state mismatch "
8239 "(expected %i, found %i)\n",
8240 !!encoder->base.crtc, enabled);
8241 WARN(active && !encoder->base.crtc,
8242 "active encoder with no crtc\n");
8243
8244 WARN(encoder->connectors_active != active,
8245 "encoder's computed active state doesn't match tracked active state "
8246 "(expected %i, found %i)\n", active, encoder->connectors_active);
8247
8248 active = encoder->get_hw_state(encoder, &pipe);
8249 WARN(active != encoder->connectors_active,
8250 "encoder's hw state doesn't match sw tracking "
8251 "(expected %i, found %i)\n",
8252 encoder->connectors_active, active);
8253
8254 if (!encoder->base.crtc)
8255 continue;
8256
8257 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8258 WARN(active && pipe != tracked_pipe,
8259 "active encoder's pipe doesn't match"
8260 "(expected %i, found %i)\n",
8261 tracked_pipe, pipe);
8262
8263 }
8264
8265 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8266 base.head) {
8267 bool enabled = false;
8268 bool active = false;
8269
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008270 memset(&pipe_config, 0, sizeof(pipe_config));
8271
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008272 DRM_DEBUG_KMS("[CRTC:%d]\n",
8273 crtc->base.base.id);
8274
8275 WARN(crtc->active && !crtc->base.enabled,
8276 "active crtc, but not enabled in sw tracking\n");
8277
8278 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8279 base.head) {
8280 if (encoder->base.crtc != &crtc->base)
8281 continue;
8282 enabled = true;
8283 if (encoder->connectors_active)
8284 active = true;
8285 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008286
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008287 WARN(active != crtc->active,
8288 "crtc's computed active state doesn't match tracked active state "
8289 "(expected %i, found %i)\n", active, crtc->active);
8290 WARN(enabled != crtc->base.enabled,
8291 "crtc's computed enabled state doesn't match tracked enabled state "
8292 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8293
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008294 active = dev_priv->display.get_pipe_config(crtc,
8295 &pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008296 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8297 base.head) {
8298 if (encoder->base.crtc != &crtc->base)
8299 continue;
8300 if (encoder->get_config)
8301 encoder->get_config(encoder, &pipe_config);
8302 }
8303
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008304 WARN(crtc->active != active,
8305 "crtc active state doesn't match with hw state "
8306 "(expected %i, found %i)\n", crtc->active, active);
8307
Daniel Vetterc0b03412013-05-28 12:05:54 +02008308 if (active &&
8309 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8310 WARN(1, "pipe state doesn't match!\n");
8311 intel_dump_pipe_config(crtc, &pipe_config,
8312 "[hw state]");
8313 intel_dump_pipe_config(crtc, &crtc->config,
8314 "[sw state]");
8315 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008316 }
8317}
8318
Daniel Vetterf30da182013-04-11 20:22:50 +02008319static int __intel_set_mode(struct drm_crtc *crtc,
8320 struct drm_display_mode *mode,
8321 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008322{
8323 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008324 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008325 struct drm_display_mode *saved_mode, *saved_hwmode;
8326 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008327 struct intel_crtc *intel_crtc;
8328 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008329 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008330
Tim Gardner3ac18232012-12-07 07:54:26 -07008331 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008332 if (!saved_mode)
8333 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008334 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008335
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008336 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008337 &prepare_pipes, &disable_pipes);
8338
Tim Gardner3ac18232012-12-07 07:54:26 -07008339 *saved_hwmode = crtc->hwmode;
8340 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008341
Daniel Vetter25c5b262012-07-08 22:08:04 +02008342 /* Hack: Because we don't (yet) support global modeset on multiple
8343 * crtcs, we don't keep track of the new mode for more than one crtc.
8344 * Hence simply check whether any bit is set in modeset_pipes in all the
8345 * pieces of code that are not yet converted to deal with mutliple crtcs
8346 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008347 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008348 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008349 if (IS_ERR(pipe_config)) {
8350 ret = PTR_ERR(pipe_config);
8351 pipe_config = NULL;
8352
Tim Gardner3ac18232012-12-07 07:54:26 -07008353 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008354 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008355 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8356 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008357 }
8358
Daniel Vetter460da9162013-03-27 00:44:51 +01008359 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8360 intel_crtc_disable(&intel_crtc->base);
8361
Daniel Vetterea9d7582012-07-10 10:42:52 +02008362 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8363 if (intel_crtc->base.enabled)
8364 dev_priv->display.crtc_disable(&intel_crtc->base);
8365 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008366
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008367 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8368 * to set it here already despite that we pass it down the callchain.
8369 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008370 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008371 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008372 /* mode_set/enable/disable functions rely on a correct pipe
8373 * config. */
8374 to_intel_crtc(crtc)->config = *pipe_config;
8375 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008376
Daniel Vetterea9d7582012-07-10 10:42:52 +02008377 /* Only after disabling all output pipelines that will be changed can we
8378 * update the the output configuration. */
8379 intel_modeset_update_state(dev, prepare_pipes);
8380
Daniel Vetter47fab732012-10-26 10:58:18 +02008381 if (dev_priv->display.modeset_global_resources)
8382 dev_priv->display.modeset_global_resources(dev);
8383
Daniel Vettera6778b32012-07-02 09:56:42 +02008384 /* Set up the DPLL and any encoders state that needs to adjust or depend
8385 * on the DPLL.
8386 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008387 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008388 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008389 x, y, fb);
8390 if (ret)
8391 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008392 }
8393
8394 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008395 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8396 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008397
Daniel Vetter25c5b262012-07-08 22:08:04 +02008398 if (modeset_pipes) {
8399 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008400 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008401
Daniel Vetter25c5b262012-07-08 22:08:04 +02008402 /* Calculate and store various constants which
8403 * are later needed by vblank and swap-completion
8404 * timestamping. They are derived from true hwmode.
8405 */
8406 drm_calc_timestamping_constants(crtc);
8407 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008408
8409 /* FIXME: add subpixel order */
8410done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008411 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008412 crtc->hwmode = *saved_hwmode;
8413 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008414 }
8415
Tim Gardner3ac18232012-12-07 07:54:26 -07008416out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008417 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008418 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008419 return ret;
8420}
8421
Daniel Vetterf30da182013-04-11 20:22:50 +02008422int intel_set_mode(struct drm_crtc *crtc,
8423 struct drm_display_mode *mode,
8424 int x, int y, struct drm_framebuffer *fb)
8425{
8426 int ret;
8427
8428 ret = __intel_set_mode(crtc, mode, x, y, fb);
8429
8430 if (ret == 0)
8431 intel_modeset_check_state(crtc->dev);
8432
8433 return ret;
8434}
8435
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008436void intel_crtc_restore_mode(struct drm_crtc *crtc)
8437{
8438 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8439}
8440
Daniel Vetter25c5b262012-07-08 22:08:04 +02008441#undef for_each_intel_crtc_masked
8442
Daniel Vetterd9e55602012-07-04 22:16:09 +02008443static void intel_set_config_free(struct intel_set_config *config)
8444{
8445 if (!config)
8446 return;
8447
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008448 kfree(config->save_connector_encoders);
8449 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008450 kfree(config);
8451}
8452
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008453static int intel_set_config_save_state(struct drm_device *dev,
8454 struct intel_set_config *config)
8455{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008456 struct drm_encoder *encoder;
8457 struct drm_connector *connector;
8458 int count;
8459
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008460 config->save_encoder_crtcs =
8461 kcalloc(dev->mode_config.num_encoder,
8462 sizeof(struct drm_crtc *), GFP_KERNEL);
8463 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008464 return -ENOMEM;
8465
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008466 config->save_connector_encoders =
8467 kcalloc(dev->mode_config.num_connector,
8468 sizeof(struct drm_encoder *), GFP_KERNEL);
8469 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008470 return -ENOMEM;
8471
8472 /* Copy data. Note that driver private data is not affected.
8473 * Should anything bad happen only the expected state is
8474 * restored, not the drivers personal bookkeeping.
8475 */
8476 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008477 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008478 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008479 }
8480
8481 count = 0;
8482 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008483 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008484 }
8485
8486 return 0;
8487}
8488
8489static void intel_set_config_restore_state(struct drm_device *dev,
8490 struct intel_set_config *config)
8491{
Daniel Vetter9a935852012-07-05 22:34:27 +02008492 struct intel_encoder *encoder;
8493 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008494 int count;
8495
8496 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008497 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8498 encoder->new_crtc =
8499 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008500 }
8501
8502 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008503 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8504 connector->new_encoder =
8505 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008506 }
8507}
8508
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008509static void
8510intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8511 struct intel_set_config *config)
8512{
8513
8514 /* We should be able to check here if the fb has the same properties
8515 * and then just flip_or_move it */
8516 if (set->crtc->fb != set->fb) {
8517 /* If we have no fb then treat it as a full mode set */
8518 if (set->crtc->fb == NULL) {
8519 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8520 config->mode_changed = true;
8521 } else if (set->fb == NULL) {
8522 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008523 } else if (set->fb->pixel_format !=
8524 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008525 config->mode_changed = true;
8526 } else
8527 config->fb_changed = true;
8528 }
8529
Daniel Vetter835c5872012-07-10 18:11:08 +02008530 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008531 config->fb_changed = true;
8532
8533 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8534 DRM_DEBUG_KMS("modes are different, full mode set\n");
8535 drm_mode_debug_printmodeline(&set->crtc->mode);
8536 drm_mode_debug_printmodeline(set->mode);
8537 config->mode_changed = true;
8538 }
8539}
8540
Daniel Vetter2e431052012-07-04 22:42:15 +02008541static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008542intel_modeset_stage_output_state(struct drm_device *dev,
8543 struct drm_mode_set *set,
8544 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008545{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008546 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008547 struct intel_connector *connector;
8548 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008549 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008550
Damien Lespiau9abdda72013-02-13 13:29:23 +00008551 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008552 * of connectors. For paranoia, double-check this. */
8553 WARN_ON(!set->fb && (set->num_connectors != 0));
8554 WARN_ON(set->fb && (set->num_connectors == 0));
8555
Daniel Vetter50f56112012-07-02 09:35:43 +02008556 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008557 list_for_each_entry(connector, &dev->mode_config.connector_list,
8558 base.head) {
8559 /* Otherwise traverse passed in connector list and get encoders
8560 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008561 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008562 if (set->connectors[ro] == &connector->base) {
8563 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008564 break;
8565 }
8566 }
8567
Daniel Vetter9a935852012-07-05 22:34:27 +02008568 /* If we disable the crtc, disable all its connectors. Also, if
8569 * the connector is on the changing crtc but not on the new
8570 * connector list, disable it. */
8571 if ((!set->fb || ro == set->num_connectors) &&
8572 connector->base.encoder &&
8573 connector->base.encoder->crtc == set->crtc) {
8574 connector->new_encoder = NULL;
8575
8576 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8577 connector->base.base.id,
8578 drm_get_connector_name(&connector->base));
8579 }
8580
8581
8582 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008583 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008584 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008585 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008586 }
8587 /* connector->new_encoder is now updated for all connectors. */
8588
8589 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008590 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008591 list_for_each_entry(connector, &dev->mode_config.connector_list,
8592 base.head) {
8593 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008594 continue;
8595
Daniel Vetter9a935852012-07-05 22:34:27 +02008596 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008597
8598 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008599 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008600 new_crtc = set->crtc;
8601 }
8602
8603 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008604 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8605 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008606 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008607 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008608 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8609
8610 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8611 connector->base.base.id,
8612 drm_get_connector_name(&connector->base),
8613 new_crtc->base.id);
8614 }
8615
8616 /* Check for any encoders that needs to be disabled. */
8617 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8618 base.head) {
8619 list_for_each_entry(connector,
8620 &dev->mode_config.connector_list,
8621 base.head) {
8622 if (connector->new_encoder == encoder) {
8623 WARN_ON(!connector->new_encoder->new_crtc);
8624
8625 goto next_encoder;
8626 }
8627 }
8628 encoder->new_crtc = NULL;
8629next_encoder:
8630 /* Only now check for crtc changes so we don't miss encoders
8631 * that will be disabled. */
8632 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008633 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008634 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008635 }
8636 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008637 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008638
Daniel Vetter2e431052012-07-04 22:42:15 +02008639 return 0;
8640}
8641
8642static int intel_crtc_set_config(struct drm_mode_set *set)
8643{
8644 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008645 struct drm_mode_set save_set;
8646 struct intel_set_config *config;
8647 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008648
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008649 BUG_ON(!set);
8650 BUG_ON(!set->crtc);
8651 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008652
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008653 /* Enforce sane interface api - has been abused by the fb helper. */
8654 BUG_ON(!set->mode && set->fb);
8655 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008656
Daniel Vetter2e431052012-07-04 22:42:15 +02008657 if (set->fb) {
8658 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8659 set->crtc->base.id, set->fb->base.id,
8660 (int)set->num_connectors, set->x, set->y);
8661 } else {
8662 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008663 }
8664
8665 dev = set->crtc->dev;
8666
8667 ret = -ENOMEM;
8668 config = kzalloc(sizeof(*config), GFP_KERNEL);
8669 if (!config)
8670 goto out_config;
8671
8672 ret = intel_set_config_save_state(dev, config);
8673 if (ret)
8674 goto out_config;
8675
8676 save_set.crtc = set->crtc;
8677 save_set.mode = &set->crtc->mode;
8678 save_set.x = set->crtc->x;
8679 save_set.y = set->crtc->y;
8680 save_set.fb = set->crtc->fb;
8681
8682 /* Compute whether we need a full modeset, only an fb base update or no
8683 * change at all. In the future we might also check whether only the
8684 * mode changed, e.g. for LVDS where we only change the panel fitter in
8685 * such cases. */
8686 intel_set_config_compute_mode_changes(set, config);
8687
Daniel Vetter9a935852012-07-05 22:34:27 +02008688 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008689 if (ret)
8690 goto fail;
8691
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008692 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008693 ret = intel_set_mode(set->crtc, set->mode,
8694 set->x, set->y, set->fb);
8695 if (ret) {
8696 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8697 set->crtc->base.id, ret);
Daniel Vetter87f1faa62012-07-05 23:36:17 +02008698 goto fail;
8699 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008700 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008701 intel_crtc_wait_for_pending_flips(set->crtc);
8702
Daniel Vetter4f660f42012-07-02 09:47:37 +02008703 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008704 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008705 }
8706
Daniel Vetterd9e55602012-07-04 22:16:09 +02008707 intel_set_config_free(config);
8708
Daniel Vetter50f56112012-07-02 09:35:43 +02008709 return 0;
8710
8711fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008712 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008713
8714 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008715 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008716 intel_set_mode(save_set.crtc, save_set.mode,
8717 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008718 DRM_ERROR("failed to restore config after modeset failure\n");
8719
Daniel Vetterd9e55602012-07-04 22:16:09 +02008720out_config:
8721 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008722 return ret;
8723}
8724
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008725static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008726 .cursor_set = intel_crtc_cursor_set,
8727 .cursor_move = intel_crtc_cursor_move,
8728 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008729 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008730 .destroy = intel_crtc_destroy,
8731 .page_flip = intel_crtc_page_flip,
8732};
8733
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008734static void intel_cpu_pll_init(struct drm_device *dev)
8735{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008736 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008737 intel_ddi_pll_init(dev);
8738}
8739
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008740static void intel_shared_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008741{
8742 drm_i915_private_t *dev_priv = dev->dev_private;
8743 int i;
8744
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008745 if (dev_priv->num_shared_dpll == 0) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008746 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8747 return;
8748 }
8749
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008750 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8751 dev_priv->shared_dplls[i].pll_reg = _PCH_DPLL(i);
8752 dev_priv->shared_dplls[i].fp0_reg = _PCH_FP0(i);
8753 dev_priv->shared_dplls[i].fp1_reg = _PCH_FP1(i);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008754 }
8755}
8756
Hannes Ederb358d0a2008-12-18 21:18:47 +01008757static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008758{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008759 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008760 struct intel_crtc *intel_crtc;
8761 int i;
8762
8763 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8764 if (intel_crtc == NULL)
8765 return;
8766
8767 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8768
8769 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008770 for (i = 0; i < 256; i++) {
8771 intel_crtc->lut_r[i] = i;
8772 intel_crtc->lut_g[i] = i;
8773 intel_crtc->lut_b[i] = i;
8774 }
8775
Jesse Barnes80824002009-09-10 15:28:06 -07008776 /* Swap pipes & planes for FBC on pre-965 */
8777 intel_crtc->pipe = pipe;
8778 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008779 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008780 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008781 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008782 }
8783
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008784 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8785 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8786 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8787 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8788
Jesse Barnes79e53942008-11-07 14:24:08 -08008789 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008790}
8791
Carl Worth08d7b3d2009-04-29 14:43:54 -07008792int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008793 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008794{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008795 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008796 struct drm_mode_object *drmmode_obj;
8797 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008798
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008799 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8800 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008801
Daniel Vetterc05422d2009-08-11 16:05:30 +02008802 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8803 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008804
Daniel Vetterc05422d2009-08-11 16:05:30 +02008805 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008806 DRM_ERROR("no such CRTC id\n");
8807 return -EINVAL;
8808 }
8809
Daniel Vetterc05422d2009-08-11 16:05:30 +02008810 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8811 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008812
Daniel Vetterc05422d2009-08-11 16:05:30 +02008813 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008814}
8815
Daniel Vetter66a92782012-07-12 20:08:18 +02008816static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008817{
Daniel Vetter66a92782012-07-12 20:08:18 +02008818 struct drm_device *dev = encoder->base.dev;
8819 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008820 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008821 int entry = 0;
8822
Daniel Vetter66a92782012-07-12 20:08:18 +02008823 list_for_each_entry(source_encoder,
8824 &dev->mode_config.encoder_list, base.head) {
8825
8826 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008827 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008828
8829 /* Intel hw has only one MUX where enocoders could be cloned. */
8830 if (encoder->cloneable && source_encoder->cloneable)
8831 index_mask |= (1 << entry);
8832
Jesse Barnes79e53942008-11-07 14:24:08 -08008833 entry++;
8834 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008835
Jesse Barnes79e53942008-11-07 14:24:08 -08008836 return index_mask;
8837}
8838
Chris Wilson4d302442010-12-14 19:21:29 +00008839static bool has_edp_a(struct drm_device *dev)
8840{
8841 struct drm_i915_private *dev_priv = dev->dev_private;
8842
8843 if (!IS_MOBILE(dev))
8844 return false;
8845
8846 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8847 return false;
8848
8849 if (IS_GEN5(dev) &&
8850 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8851 return false;
8852
8853 return true;
8854}
8855
Jesse Barnes79e53942008-11-07 14:24:08 -08008856static void intel_setup_outputs(struct drm_device *dev)
8857{
Eric Anholt725e30a2009-01-22 13:01:02 -08008858 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008859 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008860 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008861 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008862
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008863 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008864 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8865 /* disable the panel fitter on everything but LVDS */
8866 I915_WRITE(PFIT_CONTROL, 0);
8867 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008868
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008869 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008870 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008871
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008872 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008873 int found;
8874
8875 /* Haswell uses DDI functions to detect digital outputs */
8876 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8877 /* DDI A only supports eDP */
8878 if (found)
8879 intel_ddi_init(dev, PORT_A);
8880
8881 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8882 * register */
8883 found = I915_READ(SFUSE_STRAP);
8884
8885 if (found & SFUSE_STRAP_DDIB_DETECTED)
8886 intel_ddi_init(dev, PORT_B);
8887 if (found & SFUSE_STRAP_DDIC_DETECTED)
8888 intel_ddi_init(dev, PORT_C);
8889 if (found & SFUSE_STRAP_DDID_DETECTED)
8890 intel_ddi_init(dev, PORT_D);
8891 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008892 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008893 dpd_is_edp = intel_dpd_is_edp(dev);
8894
8895 if (has_edp_a(dev))
8896 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008897
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008898 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008899 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008900 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008901 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008902 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008903 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008904 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008905 }
8906
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008907 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008908 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008909
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008910 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008911 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008912
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008913 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008914 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008915
Daniel Vetter270b3042012-10-27 15:52:05 +02008916 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008917 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008918 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308919 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008920 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8921 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308922
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008923 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008924 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8925 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008926 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8927 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008928 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008929 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008930 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008931
Paulo Zanonie2debe92013-02-18 19:00:27 -03008932 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008933 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008934 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008935 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8936 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008937 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008938 }
Ma Ling27185ae2009-08-24 13:50:23 +08008939
Imre Deake7281ea2013-05-08 13:14:08 +03008940 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008941 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008942 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008943
8944 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008945
Paulo Zanonie2debe92013-02-18 19:00:27 -03008946 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008947 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008948 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008949 }
Ma Ling27185ae2009-08-24 13:50:23 +08008950
Paulo Zanonie2debe92013-02-18 19:00:27 -03008951 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008952
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008953 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8954 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008955 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008956 }
Imre Deake7281ea2013-05-08 13:14:08 +03008957 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008958 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008959 }
Ma Ling27185ae2009-08-24 13:50:23 +08008960
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008961 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008962 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008963 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008964 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008965 intel_dvo_init(dev);
8966
Zhenyu Wang103a1962009-11-27 11:44:36 +08008967 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008968 intel_tv_init(dev);
8969
Chris Wilson4ef69c72010-09-09 15:14:28 +01008970 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8971 encoder->base.possible_crtcs = encoder->crtc_mask;
8972 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008973 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008974 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008975
Paulo Zanonidde86e22012-12-01 12:04:25 -02008976 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008977
8978 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008979}
8980
8981static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8982{
8983 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008984
8985 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008986 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008987
8988 kfree(intel_fb);
8989}
8990
8991static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008992 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008993 unsigned int *handle)
8994{
8995 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008996 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008997
Chris Wilson05394f32010-11-08 19:18:58 +00008998 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008999}
9000
9001static const struct drm_framebuffer_funcs intel_fb_funcs = {
9002 .destroy = intel_user_framebuffer_destroy,
9003 .create_handle = intel_user_framebuffer_create_handle,
9004};
9005
Dave Airlie38651672010-03-30 05:34:13 +00009006int intel_framebuffer_init(struct drm_device *dev,
9007 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009008 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009009 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009010{
Jesse Barnes79e53942008-11-07 14:24:08 -08009011 int ret;
9012
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009013 if (obj->tiling_mode == I915_TILING_Y) {
9014 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009015 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009016 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009017
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009018 if (mode_cmd->pitches[0] & 63) {
9019 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9020 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009021 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009022 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009023
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009024 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009025 if (mode_cmd->pitches[0] > 32768) {
9026 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
9027 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009028 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009029 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009030
9031 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009032 mode_cmd->pitches[0] != obj->stride) {
9033 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9034 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009035 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009036 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009037
Ville Syrjälä57779d02012-10-31 17:50:14 +02009038 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009039 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009040 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009041 case DRM_FORMAT_RGB565:
9042 case DRM_FORMAT_XRGB8888:
9043 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009044 break;
9045 case DRM_FORMAT_XRGB1555:
9046 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009047 if (INTEL_INFO(dev)->gen > 3) {
9048 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009049 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009050 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009051 break;
9052 case DRM_FORMAT_XBGR8888:
9053 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009054 case DRM_FORMAT_XRGB2101010:
9055 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009056 case DRM_FORMAT_XBGR2101010:
9057 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009058 if (INTEL_INFO(dev)->gen < 4) {
9059 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009060 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009061 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009062 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009063 case DRM_FORMAT_YUYV:
9064 case DRM_FORMAT_UYVY:
9065 case DRM_FORMAT_YVYU:
9066 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009067 if (INTEL_INFO(dev)->gen < 5) {
9068 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009069 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009070 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009071 break;
9072 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009073 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01009074 return -EINVAL;
9075 }
9076
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009077 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9078 if (mode_cmd->offsets[0] != 0)
9079 return -EINVAL;
9080
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009081 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9082 intel_fb->obj = obj;
9083
Jesse Barnes79e53942008-11-07 14:24:08 -08009084 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9085 if (ret) {
9086 DRM_ERROR("framebuffer init failed %d\n", ret);
9087 return ret;
9088 }
9089
Jesse Barnes79e53942008-11-07 14:24:08 -08009090 return 0;
9091}
9092
Jesse Barnes79e53942008-11-07 14:24:08 -08009093static struct drm_framebuffer *
9094intel_user_framebuffer_create(struct drm_device *dev,
9095 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009096 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009097{
Chris Wilson05394f32010-11-08 19:18:58 +00009098 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009099
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009100 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9101 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009102 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009103 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009104
Chris Wilsond2dff872011-04-19 08:36:26 +01009105 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009106}
9107
Jesse Barnes79e53942008-11-07 14:24:08 -08009108static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009109 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009110 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009111};
9112
Jesse Barnese70236a2009-09-21 10:42:27 -07009113/* Set up chip specific display functions */
9114static void intel_init_display(struct drm_device *dev)
9115{
9116 struct drm_i915_private *dev_priv = dev->dev_private;
9117
Daniel Vetteree9300b2013-06-03 22:40:22 +02009118 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9119 dev_priv->display.find_dpll = g4x_find_best_dpll;
9120 else if (IS_VALLEYVIEW(dev))
9121 dev_priv->display.find_dpll = vlv_find_best_dpll;
9122 else if (IS_PINEVIEW(dev))
9123 dev_priv->display.find_dpll = pnv_find_best_dpll;
9124 else
9125 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9126
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009127 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009128 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009129 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009130 dev_priv->display.crtc_enable = haswell_crtc_enable;
9131 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009132 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009133 dev_priv->display.update_plane = ironlake_update_plane;
9134 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009135 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009136 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009137 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9138 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009139 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009140 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009141 } else if (IS_VALLEYVIEW(dev)) {
9142 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9143 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9144 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9145 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9146 dev_priv->display.off = i9xx_crtc_off;
9147 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009148 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009149 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009150 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009151 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9152 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009153 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009154 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009155 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009156
Jesse Barnese70236a2009-09-21 10:42:27 -07009157 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009158 if (IS_VALLEYVIEW(dev))
9159 dev_priv->display.get_display_clock_speed =
9160 valleyview_get_display_clock_speed;
9161 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009162 dev_priv->display.get_display_clock_speed =
9163 i945_get_display_clock_speed;
9164 else if (IS_I915G(dev))
9165 dev_priv->display.get_display_clock_speed =
9166 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009167 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009168 dev_priv->display.get_display_clock_speed =
9169 i9xx_misc_get_display_clock_speed;
9170 else if (IS_I915GM(dev))
9171 dev_priv->display.get_display_clock_speed =
9172 i915gm_get_display_clock_speed;
9173 else if (IS_I865G(dev))
9174 dev_priv->display.get_display_clock_speed =
9175 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009176 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009177 dev_priv->display.get_display_clock_speed =
9178 i855_get_display_clock_speed;
9179 else /* 852, 830 */
9180 dev_priv->display.get_display_clock_speed =
9181 i830_get_display_clock_speed;
9182
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009183 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009184 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009185 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009186 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009187 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009188 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009189 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009190 } else if (IS_IVYBRIDGE(dev)) {
9191 /* FIXME: detect B0+ stepping and use auto training */
9192 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009193 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009194 dev_priv->display.modeset_global_resources =
9195 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009196 } else if (IS_HASWELL(dev)) {
9197 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009198 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009199 dev_priv->display.modeset_global_resources =
9200 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009201 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009202 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009203 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009204 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009205
9206 /* Default just returns -ENODEV to indicate unsupported */
9207 dev_priv->display.queue_flip = intel_default_queue_flip;
9208
9209 switch (INTEL_INFO(dev)->gen) {
9210 case 2:
9211 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9212 break;
9213
9214 case 3:
9215 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9216 break;
9217
9218 case 4:
9219 case 5:
9220 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9221 break;
9222
9223 case 6:
9224 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9225 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009226 case 7:
9227 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9228 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009229 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009230}
9231
Jesse Barnesb690e962010-07-19 13:53:12 -07009232/*
9233 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9234 * resume, or other times. This quirk makes sure that's the case for
9235 * affected systems.
9236 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009237static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009238{
9239 struct drm_i915_private *dev_priv = dev->dev_private;
9240
9241 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009242 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009243}
9244
Keith Packard435793d2011-07-12 14:56:22 -07009245/*
9246 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9247 */
9248static void quirk_ssc_force_disable(struct drm_device *dev)
9249{
9250 struct drm_i915_private *dev_priv = dev->dev_private;
9251 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009252 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009253}
9254
Carsten Emde4dca20e2012-03-15 15:56:26 +01009255/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009256 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9257 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009258 */
9259static void quirk_invert_brightness(struct drm_device *dev)
9260{
9261 struct drm_i915_private *dev_priv = dev->dev_private;
9262 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009263 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009264}
9265
9266struct intel_quirk {
9267 int device;
9268 int subsystem_vendor;
9269 int subsystem_device;
9270 void (*hook)(struct drm_device *dev);
9271};
9272
Egbert Eich5f85f172012-10-14 15:46:38 +02009273/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9274struct intel_dmi_quirk {
9275 void (*hook)(struct drm_device *dev);
9276 const struct dmi_system_id (*dmi_id_list)[];
9277};
9278
9279static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9280{
9281 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9282 return 1;
9283}
9284
9285static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9286 {
9287 .dmi_id_list = &(const struct dmi_system_id[]) {
9288 {
9289 .callback = intel_dmi_reverse_brightness,
9290 .ident = "NCR Corporation",
9291 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9292 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9293 },
9294 },
9295 { } /* terminating entry */
9296 },
9297 .hook = quirk_invert_brightness,
9298 },
9299};
9300
Ben Widawskyc43b5632012-04-16 14:07:40 -07009301static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009302 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009303 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009304
Jesse Barnesb690e962010-07-19 13:53:12 -07009305 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9306 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9307
Jesse Barnesb690e962010-07-19 13:53:12 -07009308 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9309 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9310
Daniel Vetterccd0d362012-10-10 23:13:59 +02009311 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009312 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009313 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009314
9315 /* Lenovo U160 cannot use SSC on LVDS */
9316 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009317
9318 /* Sony Vaio Y cannot use SSC on LVDS */
9319 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009320
9321 /* Acer Aspire 5734Z must invert backlight brightness */
9322 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009323
9324 /* Acer/eMachines G725 */
9325 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009326
9327 /* Acer/eMachines e725 */
9328 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009329
9330 /* Acer/Packard Bell NCL20 */
9331 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009332
9333 /* Acer Aspire 4736Z */
9334 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009335};
9336
9337static void intel_init_quirks(struct drm_device *dev)
9338{
9339 struct pci_dev *d = dev->pdev;
9340 int i;
9341
9342 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9343 struct intel_quirk *q = &intel_quirks[i];
9344
9345 if (d->device == q->device &&
9346 (d->subsystem_vendor == q->subsystem_vendor ||
9347 q->subsystem_vendor == PCI_ANY_ID) &&
9348 (d->subsystem_device == q->subsystem_device ||
9349 q->subsystem_device == PCI_ANY_ID))
9350 q->hook(dev);
9351 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009352 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9353 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9354 intel_dmi_quirks[i].hook(dev);
9355 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009356}
9357
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009358/* Disable the VGA plane that we never use */
9359static void i915_disable_vga(struct drm_device *dev)
9360{
9361 struct drm_i915_private *dev_priv = dev->dev_private;
9362 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009363 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009364
9365 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009366 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009367 sr1 = inb(VGA_SR_DATA);
9368 outb(sr1 | 1<<5, VGA_SR_DATA);
9369 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9370 udelay(300);
9371
9372 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9373 POSTING_READ(vga_reg);
9374}
9375
Daniel Vetterf8175862012-04-10 15:50:11 +02009376void intel_modeset_init_hw(struct drm_device *dev)
9377{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009378 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009379
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009380 intel_prepare_ddi(dev);
9381
Daniel Vetterf8175862012-04-10 15:50:11 +02009382 intel_init_clock_gating(dev);
9383
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009384 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009385 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009386 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009387}
9388
Imre Deak7d708ee2013-04-17 14:04:50 +03009389void intel_modeset_suspend_hw(struct drm_device *dev)
9390{
9391 intel_suspend_hw(dev);
9392}
9393
Jesse Barnes79e53942008-11-07 14:24:08 -08009394void intel_modeset_init(struct drm_device *dev)
9395{
Jesse Barnes652c3932009-08-17 13:31:43 -07009396 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009397 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009398
9399 drm_mode_config_init(dev);
9400
9401 dev->mode_config.min_width = 0;
9402 dev->mode_config.min_height = 0;
9403
Dave Airlie019d96c2011-09-29 16:20:42 +01009404 dev->mode_config.preferred_depth = 24;
9405 dev->mode_config.prefer_shadow = 1;
9406
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009407 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009408
Jesse Barnesb690e962010-07-19 13:53:12 -07009409 intel_init_quirks(dev);
9410
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009411 intel_init_pm(dev);
9412
Ben Widawskye3c74752013-04-05 13:12:39 -07009413 if (INTEL_INFO(dev)->num_pipes == 0)
9414 return;
9415
Jesse Barnese70236a2009-09-21 10:42:27 -07009416 intel_init_display(dev);
9417
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009418 if (IS_GEN2(dev)) {
9419 dev->mode_config.max_width = 2048;
9420 dev->mode_config.max_height = 2048;
9421 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009422 dev->mode_config.max_width = 4096;
9423 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009424 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009425 dev->mode_config.max_width = 8192;
9426 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009427 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009428 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009429
Zhao Yakui28c97732009-10-09 11:39:41 +08009430 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009431 INTEL_INFO(dev)->num_pipes,
9432 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009433
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009434 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009435 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009436 for (j = 0; j < dev_priv->num_plane; j++) {
9437 ret = intel_plane_init(dev, i, j);
9438 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009439 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9440 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009441 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009442 }
9443
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009444 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009445 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009446
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009447 /* Just disable it once at startup */
9448 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009449 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009450
9451 /* Just in case the BIOS is doing something questionable. */
9452 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009453}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009454
Daniel Vetter24929352012-07-02 20:28:59 +02009455static void
9456intel_connector_break_all_links(struct intel_connector *connector)
9457{
9458 connector->base.dpms = DRM_MODE_DPMS_OFF;
9459 connector->base.encoder = NULL;
9460 connector->encoder->connectors_active = false;
9461 connector->encoder->base.crtc = NULL;
9462}
9463
Daniel Vetter7fad7982012-07-04 17:51:47 +02009464static void intel_enable_pipe_a(struct drm_device *dev)
9465{
9466 struct intel_connector *connector;
9467 struct drm_connector *crt = NULL;
9468 struct intel_load_detect_pipe load_detect_temp;
9469
9470 /* We can't just switch on the pipe A, we need to set things up with a
9471 * proper mode and output configuration. As a gross hack, enable pipe A
9472 * by enabling the load detect pipe once. */
9473 list_for_each_entry(connector,
9474 &dev->mode_config.connector_list,
9475 base.head) {
9476 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9477 crt = &connector->base;
9478 break;
9479 }
9480 }
9481
9482 if (!crt)
9483 return;
9484
9485 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9486 intel_release_load_detect_pipe(crt, &load_detect_temp);
9487
9488
9489}
9490
Daniel Vetterfa555832012-10-10 23:14:00 +02009491static bool
9492intel_check_plane_mapping(struct intel_crtc *crtc)
9493{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009494 struct drm_device *dev = crtc->base.dev;
9495 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009496 u32 reg, val;
9497
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009498 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009499 return true;
9500
9501 reg = DSPCNTR(!crtc->plane);
9502 val = I915_READ(reg);
9503
9504 if ((val & DISPLAY_PLANE_ENABLE) &&
9505 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9506 return false;
9507
9508 return true;
9509}
9510
Daniel Vetter24929352012-07-02 20:28:59 +02009511static void intel_sanitize_crtc(struct intel_crtc *crtc)
9512{
9513 struct drm_device *dev = crtc->base.dev;
9514 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009515 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009516
Daniel Vetter24929352012-07-02 20:28:59 +02009517 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009518 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009519 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9520
9521 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009522 * disable the crtc (and hence change the state) if it is wrong. Note
9523 * that gen4+ has a fixed plane -> pipe mapping. */
9524 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009525 struct intel_connector *connector;
9526 bool plane;
9527
Daniel Vetter24929352012-07-02 20:28:59 +02009528 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9529 crtc->base.base.id);
9530
9531 /* Pipe has the wrong plane attached and the plane is active.
9532 * Temporarily change the plane mapping and disable everything
9533 * ... */
9534 plane = crtc->plane;
9535 crtc->plane = !plane;
9536 dev_priv->display.crtc_disable(&crtc->base);
9537 crtc->plane = plane;
9538
9539 /* ... and break all links. */
9540 list_for_each_entry(connector, &dev->mode_config.connector_list,
9541 base.head) {
9542 if (connector->encoder->base.crtc != &crtc->base)
9543 continue;
9544
9545 intel_connector_break_all_links(connector);
9546 }
9547
9548 WARN_ON(crtc->active);
9549 crtc->base.enabled = false;
9550 }
Daniel Vetter24929352012-07-02 20:28:59 +02009551
Daniel Vetter7fad7982012-07-04 17:51:47 +02009552 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9553 crtc->pipe == PIPE_A && !crtc->active) {
9554 /* BIOS forgot to enable pipe A, this mostly happens after
9555 * resume. Force-enable the pipe to fix this, the update_dpms
9556 * call below we restore the pipe to the right state, but leave
9557 * the required bits on. */
9558 intel_enable_pipe_a(dev);
9559 }
9560
Daniel Vetter24929352012-07-02 20:28:59 +02009561 /* Adjust the state of the output pipe according to whether we
9562 * have active connectors/encoders. */
9563 intel_crtc_update_dpms(&crtc->base);
9564
9565 if (crtc->active != crtc->base.enabled) {
9566 struct intel_encoder *encoder;
9567
9568 /* This can happen either due to bugs in the get_hw_state
9569 * functions or because the pipe is force-enabled due to the
9570 * pipe A quirk. */
9571 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9572 crtc->base.base.id,
9573 crtc->base.enabled ? "enabled" : "disabled",
9574 crtc->active ? "enabled" : "disabled");
9575
9576 crtc->base.enabled = crtc->active;
9577
9578 /* Because we only establish the connector -> encoder ->
9579 * crtc links if something is active, this means the
9580 * crtc is now deactivated. Break the links. connector
9581 * -> encoder links are only establish when things are
9582 * actually up, hence no need to break them. */
9583 WARN_ON(crtc->active);
9584
9585 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9586 WARN_ON(encoder->connectors_active);
9587 encoder->base.crtc = NULL;
9588 }
9589 }
9590}
9591
9592static void intel_sanitize_encoder(struct intel_encoder *encoder)
9593{
9594 struct intel_connector *connector;
9595 struct drm_device *dev = encoder->base.dev;
9596
9597 /* We need to check both for a crtc link (meaning that the
9598 * encoder is active and trying to read from a pipe) and the
9599 * pipe itself being active. */
9600 bool has_active_crtc = encoder->base.crtc &&
9601 to_intel_crtc(encoder->base.crtc)->active;
9602
9603 if (encoder->connectors_active && !has_active_crtc) {
9604 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9605 encoder->base.base.id,
9606 drm_get_encoder_name(&encoder->base));
9607
9608 /* Connector is active, but has no active pipe. This is
9609 * fallout from our resume register restoring. Disable
9610 * the encoder manually again. */
9611 if (encoder->base.crtc) {
9612 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9613 encoder->base.base.id,
9614 drm_get_encoder_name(&encoder->base));
9615 encoder->disable(encoder);
9616 }
9617
9618 /* Inconsistent output/port/pipe state happens presumably due to
9619 * a bug in one of the get_hw_state functions. Or someplace else
9620 * in our code, like the register restore mess on resume. Clamp
9621 * things to off as a safer default. */
9622 list_for_each_entry(connector,
9623 &dev->mode_config.connector_list,
9624 base.head) {
9625 if (connector->encoder != encoder)
9626 continue;
9627
9628 intel_connector_break_all_links(connector);
9629 }
9630 }
9631 /* Enabled encoders without active connectors will be fixed in
9632 * the crtc fixup. */
9633}
9634
Daniel Vetter44cec742013-01-25 17:53:21 +01009635void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009636{
9637 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009638 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009639
9640 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9641 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009642 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009643 }
9644}
9645
Daniel Vetter24929352012-07-02 20:28:59 +02009646/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9647 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009648void intel_modeset_setup_hw_state(struct drm_device *dev,
9649 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009650{
9651 struct drm_i915_private *dev_priv = dev->dev_private;
9652 enum pipe pipe;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009653 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009654 struct intel_crtc *crtc;
9655 struct intel_encoder *encoder;
9656 struct intel_connector *connector;
9657
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009658 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9659 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009660 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009661
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009662 crtc->active = dev_priv->display.get_pipe_config(crtc,
9663 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009664
9665 crtc->base.enabled = crtc->active;
9666
9667 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9668 crtc->base.base.id,
9669 crtc->active ? "enabled" : "disabled");
9670 }
9671
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009672 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009673 intel_ddi_setup_hw_pll_state(dev);
9674
Daniel Vetter24929352012-07-02 20:28:59 +02009675 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9676 base.head) {
9677 pipe = 0;
9678
9679 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009680 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9681 encoder->base.crtc = &crtc->base;
9682 if (encoder->get_config)
9683 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009684 } else {
9685 encoder->base.crtc = NULL;
9686 }
9687
9688 encoder->connectors_active = false;
9689 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9690 encoder->base.base.id,
9691 drm_get_encoder_name(&encoder->base),
9692 encoder->base.crtc ? "enabled" : "disabled",
9693 pipe);
9694 }
9695
9696 list_for_each_entry(connector, &dev->mode_config.connector_list,
9697 base.head) {
9698 if (connector->get_hw_state(connector)) {
9699 connector->base.dpms = DRM_MODE_DPMS_ON;
9700 connector->encoder->connectors_active = true;
9701 connector->base.encoder = &connector->encoder->base;
9702 } else {
9703 connector->base.dpms = DRM_MODE_DPMS_OFF;
9704 connector->base.encoder = NULL;
9705 }
9706 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9707 connector->base.base.id,
9708 drm_get_connector_name(&connector->base),
9709 connector->base.encoder ? "enabled" : "disabled");
9710 }
9711
9712 /* HW state is read out, now we need to sanitize this mess. */
9713 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9714 base.head) {
9715 intel_sanitize_encoder(encoder);
9716 }
9717
9718 for_each_pipe(pipe) {
9719 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9720 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009721 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009722 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009723
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009724 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009725 /*
9726 * We need to use raw interfaces for restoring state to avoid
9727 * checking (bogus) intermediate states.
9728 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009729 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009730 struct drm_crtc *crtc =
9731 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009732
9733 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9734 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009735 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009736 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9737 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009738
9739 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009740 } else {
9741 intel_modeset_update_staged_output_state(dev);
9742 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009743
9744 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009745
9746 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009747}
9748
9749void intel_modeset_gem_init(struct drm_device *dev)
9750{
Chris Wilson1833b132012-05-09 11:56:28 +01009751 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009752
9753 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009754
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009755 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009756}
9757
9758void intel_modeset_cleanup(struct drm_device *dev)
9759{
Jesse Barnes652c3932009-08-17 13:31:43 -07009760 struct drm_i915_private *dev_priv = dev->dev_private;
9761 struct drm_crtc *crtc;
9762 struct intel_crtc *intel_crtc;
9763
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009764 /*
9765 * Interrupts and polling as the first thing to avoid creating havoc.
9766 * Too much stuff here (turning of rps, connectors, ...) would
9767 * experience fancy races otherwise.
9768 */
9769 drm_irq_uninstall(dev);
9770 cancel_work_sync(&dev_priv->hotplug_work);
9771 /*
9772 * Due to the hpd irq storm handling the hotplug work can re-arm the
9773 * poll handlers. Hence disable polling after hpd handling is shut down.
9774 */
Keith Packardf87ea762010-10-03 19:36:26 -07009775 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009776
Jesse Barnes652c3932009-08-17 13:31:43 -07009777 mutex_lock(&dev->struct_mutex);
9778
Jesse Barnes723bfd72010-10-07 16:01:13 -07009779 intel_unregister_dsm_handler();
9780
Jesse Barnes652c3932009-08-17 13:31:43 -07009781 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9782 /* Skip inactive CRTCs */
9783 if (!crtc->fb)
9784 continue;
9785
9786 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009787 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009788 }
9789
Chris Wilson973d04f2011-07-08 12:22:37 +01009790 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009791
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009792 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009793
Daniel Vetter930ebb42012-06-29 23:32:16 +02009794 ironlake_teardown_rc6(dev);
9795
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009796 mutex_unlock(&dev->struct_mutex);
9797
Chris Wilson1630fe72011-07-08 12:22:42 +01009798 /* flush any delayed tasks or pending work */
9799 flush_scheduled_work();
9800
Jani Nikuladc652f92013-04-12 15:18:38 +03009801 /* destroy backlight, if any, before the connectors */
9802 intel_panel_destroy_backlight(dev);
9803
Jesse Barnes79e53942008-11-07 14:24:08 -08009804 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009805
9806 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009807}
9808
Dave Airlie28d52042009-09-21 14:33:58 +10009809/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009810 * Return which encoder is currently attached for connector.
9811 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009812struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009813{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009814 return &intel_attached_encoder(connector)->base;
9815}
Jesse Barnes79e53942008-11-07 14:24:08 -08009816
Chris Wilsondf0e9242010-09-09 16:20:55 +01009817void intel_connector_attach_encoder(struct intel_connector *connector,
9818 struct intel_encoder *encoder)
9819{
9820 connector->encoder = encoder;
9821 drm_mode_connector_attach_encoder(&connector->base,
9822 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009823}
Dave Airlie28d52042009-09-21 14:33:58 +10009824
9825/*
9826 * set vga decode state - true == enable VGA decode
9827 */
9828int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9829{
9830 struct drm_i915_private *dev_priv = dev->dev_private;
9831 u16 gmch_ctrl;
9832
9833 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9834 if (state)
9835 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9836 else
9837 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9838 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9839 return 0;
9840}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009841
9842#ifdef CONFIG_DEBUG_FS
9843#include <linux/seq_file.h>
9844
9845struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009846
9847 u32 power_well_driver;
9848
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009849 struct intel_cursor_error_state {
9850 u32 control;
9851 u32 position;
9852 u32 base;
9853 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009854 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009855
9856 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009857 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009858 u32 conf;
9859 u32 source;
9860
9861 u32 htotal;
9862 u32 hblank;
9863 u32 hsync;
9864 u32 vtotal;
9865 u32 vblank;
9866 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009867 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009868
9869 struct intel_plane_error_state {
9870 u32 control;
9871 u32 stride;
9872 u32 size;
9873 u32 pos;
9874 u32 addr;
9875 u32 surface;
9876 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009877 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009878};
9879
9880struct intel_display_error_state *
9881intel_display_capture_error_state(struct drm_device *dev)
9882{
Akshay Joshi0206e352011-08-16 15:34:10 -04009883 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009884 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009885 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009886 int i;
9887
9888 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9889 if (error == NULL)
9890 return NULL;
9891
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009892 if (HAS_POWER_WELL(dev))
9893 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9894
Damien Lespiau52331302012-08-15 19:23:25 +01009895 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009896 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009897 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009898
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009899 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9900 error->cursor[i].control = I915_READ(CURCNTR(i));
9901 error->cursor[i].position = I915_READ(CURPOS(i));
9902 error->cursor[i].base = I915_READ(CURBASE(i));
9903 } else {
9904 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9905 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9906 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9907 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009908
9909 error->plane[i].control = I915_READ(DSPCNTR(i));
9910 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009911 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009912 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009913 error->plane[i].pos = I915_READ(DSPPOS(i));
9914 }
Paulo Zanonica291362013-03-06 20:03:14 -03009915 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9916 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009917 if (INTEL_INFO(dev)->gen >= 4) {
9918 error->plane[i].surface = I915_READ(DSPSURF(i));
9919 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9920 }
9921
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009922 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009923 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009924 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9925 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9926 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9927 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9928 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9929 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009930 }
9931
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009932 /* In the code above we read the registers without checking if the power
9933 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9934 * prevent the next I915_WRITE from detecting it and printing an error
9935 * message. */
9936 if (HAS_POWER_WELL(dev))
9937 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9938
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009939 return error;
9940}
9941
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009942#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
9943
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009944void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009945intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009946 struct drm_device *dev,
9947 struct intel_display_error_state *error)
9948{
9949 int i;
9950
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009951 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009952 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009953 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009954 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009955 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009956 err_printf(m, "Pipe [%d]:\n", i);
9957 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009958 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009959 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9960 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
9961 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9962 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9963 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9964 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9965 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9966 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009967
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009968 err_printf(m, "Plane [%d]:\n", i);
9969 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
9970 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009971 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009972 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
9973 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009974 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009975 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009976 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009977 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009978 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
9979 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009980 }
9981
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009982 err_printf(m, "Cursor [%d]:\n", i);
9983 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9984 err_printf(m, " POS: %08x\n", error->cursor[i].position);
9985 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009986 }
9987}
9988#endif