blob: bac71520b2991b2fbf56e1950e3809543fb219ac [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Jesse Barnesf1f644d2013-06-27 00:39:25 +030048static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
49 struct intel_crtc_config *pipe_config);
50static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
52
Damien Lespiaue7457a92013-08-08 22:28:59 +010053static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
54 int x, int y, struct drm_framebuffer *old_fb);
55
56
Jesse Barnes79e53942008-11-07 14:24:08 -080057typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040058 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080059} intel_range_t;
60
61typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040062 int dot_limit;
63 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_p2_t;
65
Ma Lingd4906092009-03-18 20:13:27 +080066typedef struct intel_limit intel_limit_t;
67struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 intel_range_t dot, vco, n, m, m1, m2, p, p1;
69 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080070};
Jesse Barnes79e53942008-11-07 14:24:08 -080071
Daniel Vetterd2acd212012-10-20 20:57:43 +020072int
73intel_pch_rawclk(struct drm_device *dev)
74{
75 struct drm_i915_private *dev_priv = dev->dev_private;
76
77 WARN_ON(!HAS_PCH_SPLIT(dev));
78
79 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
80}
81
Chris Wilson021357a2010-09-07 20:54:59 +010082static inline u32 /* units of 100MHz */
83intel_fdi_link_freq(struct drm_device *dev)
84{
Chris Wilson8b99e682010-10-13 09:59:17 +010085 if (IS_GEN5(dev)) {
86 struct drm_i915_private *dev_priv = dev->dev_private;
87 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
88 } else
89 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010090}
91
Daniel Vetter5d536e22013-07-06 12:52:06 +020092static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040093 .dot = { .min = 25000, .max = 350000 },
94 .vco = { .min = 930000, .max = 1400000 },
95 .n = { .min = 3, .max = 16 },
96 .m = { .min = 96, .max = 140 },
97 .m1 = { .min = 18, .max = 26 },
98 .m2 = { .min = 6, .max = 16 },
99 .p = { .min = 4, .max = 128 },
100 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700101 .p2 = { .dot_limit = 165000,
102 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700103};
104
Daniel Vetter5d536e22013-07-06 12:52:06 +0200105static const intel_limit_t intel_limits_i8xx_dvo = {
106 .dot = { .min = 25000, .max = 350000 },
107 .vco = { .min = 930000, .max = 1400000 },
108 .n = { .min = 3, .max = 16 },
109 .m = { .min = 96, .max = 140 },
110 .m1 = { .min = 18, .max = 26 },
111 .m2 = { .min = 6, .max = 16 },
112 .p = { .min = 4, .max = 128 },
113 .p1 = { .min = 2, .max = 33 },
114 .p2 = { .dot_limit = 165000,
115 .p2_slow = 4, .p2_fast = 4 },
116};
117
Keith Packarde4b36692009-06-05 19:22:17 -0700118static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 .dot = { .min = 25000, .max = 350000 },
120 .vco = { .min = 930000, .max = 1400000 },
121 .n = { .min = 3, .max = 16 },
122 .m = { .min = 96, .max = 140 },
123 .m1 = { .min = 18, .max = 26 },
124 .m2 = { .min = 6, .max = 16 },
125 .p = { .min = 4, .max = 128 },
126 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700127 .p2 = { .dot_limit = 165000,
128 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700129};
Eric Anholt273e27c2011-03-30 13:01:10 -0700130
Keith Packarde4b36692009-06-05 19:22:17 -0700131static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 .dot = { .min = 20000, .max = 400000 },
133 .vco = { .min = 1400000, .max = 2800000 },
134 .n = { .min = 1, .max = 6 },
135 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100136 .m1 = { .min = 8, .max = 18 },
137 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400138 .p = { .min = 5, .max = 80 },
139 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700140 .p2 = { .dot_limit = 200000,
141 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
143
144static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100149 .m1 = { .min = 8, .max = 18 },
150 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .p = { .min = 7, .max = 98 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 112000,
154 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700155};
156
Eric Anholt273e27c2011-03-30 13:01:10 -0700157
Keith Packarde4b36692009-06-05 19:22:17 -0700158static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700159 .dot = { .min = 25000, .max = 270000 },
160 .vco = { .min = 1750000, .max = 3500000},
161 .n = { .min = 1, .max = 4 },
162 .m = { .min = 104, .max = 138 },
163 .m1 = { .min = 17, .max = 23 },
164 .m2 = { .min = 5, .max = 11 },
165 .p = { .min = 10, .max = 30 },
166 .p1 = { .min = 1, .max = 3},
167 .p2 = { .dot_limit = 270000,
168 .p2_slow = 10,
169 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800170 },
Keith Packarde4b36692009-06-05 19:22:17 -0700171};
172
173static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 22000, .max = 400000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 16, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 5, .max = 80 },
181 .p1 = { .min = 1, .max = 8},
182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
185
186static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .dot = { .min = 20000, .max = 115000 },
188 .vco = { .min = 1750000, .max = 3500000 },
189 .n = { .min = 1, .max = 3 },
190 .m = { .min = 104, .max = 138 },
191 .m1 = { .min = 17, .max = 23 },
192 .m2 = { .min = 5, .max = 11 },
193 .p = { .min = 28, .max = 112 },
194 .p1 = { .min = 2, .max = 8 },
195 .p2 = { .dot_limit = 0,
196 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800197 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700201 .dot = { .min = 80000, .max = 224000 },
202 .vco = { .min = 1750000, .max = 3500000 },
203 .n = { .min = 1, .max = 3 },
204 .m = { .min = 104, .max = 138 },
205 .m1 = { .min = 17, .max = 23 },
206 .m2 = { .min = 5, .max = 11 },
207 .p = { .min = 14, .max = 42 },
208 .p1 = { .min = 2, .max = 6 },
209 .p2 = { .dot_limit = 0,
210 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800211 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500214static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .dot = { .min = 20000, .max = 400000},
216 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .n = { .min = 3, .max = 6 },
219 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400221 .m1 = { .min = 0, .max = 0 },
222 .m2 = { .min = 0, .max = 254 },
223 .p = { .min = 5, .max = 80 },
224 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .p2 = { .dot_limit = 200000,
226 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500229static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 20000, .max = 400000 },
231 .vco = { .min = 1700000, .max = 3500000 },
232 .n = { .min = 3, .max = 6 },
233 .m = { .min = 2, .max = 256 },
234 .m1 = { .min = 0, .max = 0 },
235 .m2 = { .min = 0, .max = 254 },
236 .p = { .min = 7, .max = 112 },
237 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 112000,
239 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Eric Anholt273e27c2011-03-30 13:01:10 -0700242/* Ironlake / Sandybridge
243 *
244 * We calculate clock using (register_value + 2) for N/M1/M2, so here
245 * the range value for them is (actual_value - 2).
246 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800247static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 25000, .max = 350000 },
249 .vco = { .min = 1760000, .max = 3510000 },
250 .n = { .min = 1, .max = 5 },
251 .m = { .min = 79, .max = 127 },
252 .m1 = { .min = 12, .max = 22 },
253 .m2 = { .min = 5, .max = 9 },
254 .p = { .min = 5, .max = 80 },
255 .p1 = { .min = 1, .max = 8 },
256 .p2 = { .dot_limit = 225000,
257 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700258};
259
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800260static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .dot = { .min = 25000, .max = 350000 },
262 .vco = { .min = 1760000, .max = 3510000 },
263 .n = { .min = 1, .max = 3 },
264 .m = { .min = 79, .max = 118 },
265 .m1 = { .min = 12, .max = 22 },
266 .m2 = { .min = 5, .max = 9 },
267 .p = { .min = 28, .max = 112 },
268 .p1 = { .min = 2, .max = 8 },
269 .p2 = { .dot_limit = 225000,
270 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271};
272
273static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .dot = { .min = 25000, .max = 350000 },
275 .vco = { .min = 1760000, .max = 3510000 },
276 .n = { .min = 1, .max = 3 },
277 .m = { .min = 79, .max = 127 },
278 .m1 = { .min = 12, .max = 22 },
279 .m2 = { .min = 5, .max = 9 },
280 .p = { .min = 14, .max = 56 },
281 .p1 = { .min = 2, .max = 8 },
282 .p2 = { .dot_limit = 225000,
283 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800284};
285
Eric Anholt273e27c2011-03-30 13:01:10 -0700286/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800287static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 2 },
291 .m = { .min = 79, .max = 126 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298};
299
300static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 3 },
304 .m = { .min = 79, .max = 126 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400308 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800311};
312
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700313static const intel_limit_t intel_limits_vlv_dac = {
314 .dot = { .min = 25000, .max = 270000 },
315 .vco = { .min = 4000000, .max = 6000000 },
316 .n = { .min = 1, .max = 7 },
317 .m = { .min = 22, .max = 450 }, /* guess */
318 .m1 = { .min = 2, .max = 3 },
319 .m2 = { .min = 11, .max = 156 },
320 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200321 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700322 .p2 = { .dot_limit = 270000,
323 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324};
325
326static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200327 .dot = { .min = 25000, .max = 270000 },
328 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329 .n = { .min = 1, .max = 7 },
330 .m = { .min = 60, .max = 300 }, /* guess */
331 .m1 = { .min = 2, .max = 3 },
332 .m2 = { .min = 11, .max = 156 },
333 .p = { .min = 10, .max = 30 },
334 .p1 = { .min = 2, .max = 3 },
335 .p2 = { .dot_limit = 270000,
336 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700337};
338
Chris Wilson1b894b52010-12-14 20:04:54 +0000339static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
340 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800341{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800343 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344
345 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100346 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_dual_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_dual_lvds;
351 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000352 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_single_lvds_100m;
354 else
355 limit = &intel_limits_ironlake_single_lvds;
356 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200357 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800359
360 return limit;
361}
362
Ma Ling044c7c42009-03-18 20:13:23 +0800363static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
364{
365 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 const intel_limit_t *limit;
367
368 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100369 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 else
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
374 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700375 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800376 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700377 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800378 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700379 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800380
381 return limit;
382}
383
Chris Wilson1b894b52010-12-14 20:04:54 +0000384static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800385{
386 struct drm_device *dev = crtc->dev;
387 const intel_limit_t *limit;
388
Eric Anholtbad720f2009-10-22 16:11:14 -0700389 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000390 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800391 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800392 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500393 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500395 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800396 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500397 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700398 } else if (IS_VALLEYVIEW(dev)) {
399 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
400 limit = &intel_limits_vlv_dac;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700401 else
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800402 limit = &intel_limits_vlv_hdmi;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100403 } else if (!IS_GEN2(dev)) {
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
405 limit = &intel_limits_i9xx_lvds;
406 else
407 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 } else {
409 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700410 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200411 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700412 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200413 else
414 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800415 }
416 return limit;
417}
418
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500419/* m1 is reserved as 0 in Pineview, n is a ring counter */
420static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
Shaohua Li21778322009-02-23 15:19:16 +0800422 clock->m = clock->m2 + 2;
423 clock->p = clock->p1 * clock->p2;
424 clock->vco = refclk * clock->m / clock->n;
425 clock->dot = clock->vco / clock->p;
426}
427
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200428static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
429{
430 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
431}
432
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200433static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800434{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200435 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800436 clock->p = clock->p1 * clock->p2;
437 clock->vco = refclk * clock->m / (clock->n + 2);
438 clock->dot = clock->vco / clock->p;
439}
440
Jesse Barnes79e53942008-11-07 14:24:08 -0800441/**
442 * Returns whether any output on the specified pipe is of the specified type
443 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100444bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800445{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100447 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800448
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200449 for_each_encoder_on_crtc(dev, crtc, encoder)
450 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100451 return true;
452
453 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Jesse Barnes79e53942008-11-07 14:24:08 -0800466 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500474 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400475 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800476 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400477 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800478 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
483 * connector, etc., rather than just a single range.
484 */
485 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400486 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800487
488 return true;
489}
490
Ma Lingd4906092009-03-18 20:13:27 +0800491static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200492i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800493 int target, int refclk, intel_clock_t *match_clock,
494 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
496 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 int err = target;
499
Daniel Vettera210b022012-11-26 17:22:08 +0100500 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100502 * For LVDS just rely on its current settings for dual-channel.
503 * We haven't figured out how to reliably set up different
504 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100506 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock.p2 = limit->p2.p2_fast;
508 else
509 clock.p2 = limit->p2.p2_slow;
510 } else {
511 if (target < limit->p2.dot_limit)
512 clock.p2 = limit->p2.p2_slow;
513 else
514 clock.p2 = limit->p2.p2_fast;
515 }
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800518
Zhao Yakui42158662009-11-20 11:24:18 +0800519 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
520 clock.m1++) {
521 for (clock.m2 = limit->m2.min;
522 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200523 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800524 break;
525 for (clock.n = limit->n.min;
526 clock.n <= limit->n.max; clock.n++) {
527 for (clock.p1 = limit->p1.min;
528 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int this_err;
530
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200531 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000532 if (!intel_PLL_is_valid(dev, limit,
533 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800535 if (match_clock &&
536 clock.p != match_clock->p)
537 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538
539 this_err = abs(clock.dot - target);
540 if (this_err < err) {
541 *best_clock = clock;
542 err = this_err;
543 }
544 }
545 }
546 }
547 }
548
549 return (err != target);
550}
551
Ma Lingd4906092009-03-18 20:13:27 +0800552static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200553pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
554 int target, int refclk, intel_clock_t *match_clock,
555 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200556{
557 struct drm_device *dev = crtc->dev;
558 intel_clock_t clock;
559 int err = target;
560
561 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
562 /*
563 * For LVDS just rely on its current settings for dual-channel.
564 * We haven't figured out how to reliably set up different
565 * single/dual channel state, if we even can.
566 */
567 if (intel_is_dual_link_lvds(dev))
568 clock.p2 = limit->p2.p2_fast;
569 else
570 clock.p2 = limit->p2.p2_slow;
571 } else {
572 if (target < limit->p2.dot_limit)
573 clock.p2 = limit->p2.p2_slow;
574 else
575 clock.p2 = limit->p2.p2_fast;
576 }
577
578 memset(best_clock, 0, sizeof(*best_clock));
579
580 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
581 clock.m1++) {
582 for (clock.m2 = limit->m2.min;
583 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584 for (clock.n = limit->n.min;
585 clock.n <= limit->n.max; clock.n++) {
586 for (clock.p1 = limit->p1.min;
587 clock.p1 <= limit->p1.max; clock.p1++) {
588 int this_err;
589
590 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (!intel_PLL_is_valid(dev, limit,
592 &clock))
593 continue;
594 if (match_clock &&
595 clock.p != match_clock->p)
596 continue;
597
598 this_err = abs(clock.dot - target);
599 if (this_err < err) {
600 *best_clock = clock;
601 err = this_err;
602 }
603 }
604 }
605 }
606 }
607
608 return (err != target);
609}
610
Ma Lingd4906092009-03-18 20:13:27 +0800611static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
613 int target, int refclk, intel_clock_t *match_clock,
614 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800615{
616 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800617 intel_clock_t clock;
618 int max_n;
619 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400620 /* approximately equals target * 0.00585 */
621 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800622 found = false;
623
624 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100625 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800626 clock.p2 = limit->p2.p2_fast;
627 else
628 clock.p2 = limit->p2.p2_slow;
629 } else {
630 if (target < limit->p2.dot_limit)
631 clock.p2 = limit->p2.p2_slow;
632 else
633 clock.p2 = limit->p2.p2_fast;
634 }
635
636 memset(best_clock, 0, sizeof(*best_clock));
637 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200638 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800639 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200640 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800641 for (clock.m1 = limit->m1.max;
642 clock.m1 >= limit->m1.min; clock.m1--) {
643 for (clock.m2 = limit->m2.max;
644 clock.m2 >= limit->m2.min; clock.m2--) {
645 for (clock.p1 = limit->p1.max;
646 clock.p1 >= limit->p1.min; clock.p1--) {
647 int this_err;
648
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000650 if (!intel_PLL_is_valid(dev, limit,
651 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800652 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000653
654 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800655 if (this_err < err_most) {
656 *best_clock = clock;
657 err_most = this_err;
658 max_n = clock.n;
659 found = true;
660 }
661 }
662 }
663 }
664 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800665 return found;
666}
Ma Lingd4906092009-03-18 20:13:27 +0800667
Zhenyu Wang2c072452009-06-05 15:38:42 +0800668static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200669vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *match_clock,
671 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700672{
673 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
674 u32 m, n, fastclk;
Paulo Zanonif3f08572013-08-12 14:56:53 -0300675 u32 updrate, minupdate, p;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700676 unsigned long bestppm, ppm, absppm;
677 int dotclk, flag;
678
Alan Coxaf447bd2012-07-25 13:49:18 +0100679 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700680 dotclk = target * 1000;
681 bestppm = 1000000;
682 ppm = absppm = 0;
683 fastclk = dotclk / (2*100);
684 updrate = 0;
685 minupdate = 19200;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700686 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
687 bestm1 = bestm2 = bestp1 = bestp2 = 0;
688
689 /* based on hardware requirement, prefer smaller n to precision */
690 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
691 updrate = refclk / n;
692 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
693 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
694 if (p2 > 10)
695 p2 = p2 - 1;
696 p = p1 * p2;
697 /* based on hardware requirement, prefer bigger m1,m2 values */
698 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
699 m2 = (((2*(fastclk * p * n / m1 )) +
700 refclk) / (2*refclk));
701 m = m1 * m2;
702 vco = updrate * m;
703 if (vco >= limit->vco.min && vco < limit->vco.max) {
704 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
705 absppm = (ppm > 0) ? ppm : (-ppm);
706 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
707 bestppm = 0;
708 flag = 1;
709 }
710 if (absppm < bestppm - 10) {
711 bestppm = absppm;
712 flag = 1;
713 }
714 if (flag) {
715 bestn = n;
716 bestm1 = m1;
717 bestm2 = m2;
718 bestp1 = p1;
719 bestp2 = p2;
720 flag = 0;
721 }
722 }
723 }
724 }
725 }
726 }
727 best_clock->n = bestn;
728 best_clock->m1 = bestm1;
729 best_clock->m2 = bestm2;
730 best_clock->p1 = bestp1;
731 best_clock->p2 = bestp2;
732
733 return true;
734}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200736enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
737 enum pipe pipe)
738{
739 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
741
Daniel Vetter3b117c82013-04-17 20:15:07 +0200742 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200743}
744
Paulo Zanonia928d532012-05-04 17:18:15 -0300745static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
746{
747 struct drm_i915_private *dev_priv = dev->dev_private;
748 u32 frame, frame_reg = PIPEFRAME(pipe);
749
750 frame = I915_READ(frame_reg);
751
752 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
753 DRM_DEBUG_KMS("vblank wait timed out\n");
754}
755
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700756/**
757 * intel_wait_for_vblank - wait for vblank on a given pipe
758 * @dev: drm device
759 * @pipe: pipe to wait for
760 *
761 * Wait for vblank to occur on a given pipe. Needed for various bits of
762 * mode setting code.
763 */
764void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800765{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700766 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800767 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768
Paulo Zanonia928d532012-05-04 17:18:15 -0300769 if (INTEL_INFO(dev)->gen >= 5) {
770 ironlake_wait_for_vblank(dev, pipe);
771 return;
772 }
773
Chris Wilson300387c2010-09-05 20:25:43 +0100774 /* Clear existing vblank status. Note this will clear any other
775 * sticky status fields as well.
776 *
777 * This races with i915_driver_irq_handler() with the result
778 * that either function could miss a vblank event. Here it is not
779 * fatal, as we will either wait upon the next vblank interrupt or
780 * timeout. Generally speaking intel_wait_for_vblank() is only
781 * called during modeset at which time the GPU should be idle and
782 * should *not* be performing page flips and thus not waiting on
783 * vblanks...
784 * Currently, the result of us stealing a vblank from the irq
785 * handler is that a single frame will be skipped during swapbuffers.
786 */
787 I915_WRITE(pipestat_reg,
788 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
789
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100791 if (wait_for(I915_READ(pipestat_reg) &
792 PIPE_VBLANK_INTERRUPT_STATUS,
793 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700794 DRM_DEBUG_KMS("vblank wait timed out\n");
795}
796
Keith Packardab7ad7f2010-10-03 00:33:06 -0700797/*
798 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700799 * @dev: drm device
800 * @pipe: pipe to wait for
801 *
802 * After disabling a pipe, we can't wait for vblank in the usual way,
803 * spinning on the vblank interrupt status bit, since we won't actually
804 * see an interrupt when the pipe is disabled.
805 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700806 * On Gen4 and above:
807 * wait for the pipe register state bit to turn off
808 *
809 * Otherwise:
810 * wait for the display line value to settle (it usually
811 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100812 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700813 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100814void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815{
816 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
818 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700819
Keith Packardab7ad7f2010-10-03 00:33:06 -0700820 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200821 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700822
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100824 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
825 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200826 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700827 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100829 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700830 unsigned long timeout = jiffies + msecs_to_jiffies(100);
831
Paulo Zanoni837ba002012-05-04 17:18:14 -0300832 if (IS_GEN2(dev))
833 line_mask = DSL_LINEMASK_GEN2;
834 else
835 line_mask = DSL_LINEMASK_GEN3;
836
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 /* Wait for the display line to settle */
838 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300839 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300841 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700842 time_after(timeout, jiffies));
843 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200844 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700845 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800846}
847
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000848/*
849 * ibx_digital_port_connected - is the specified port connected?
850 * @dev_priv: i915 private structure
851 * @port: the port to test
852 *
853 * Returns true if @port is connected, false otherwise.
854 */
855bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
856 struct intel_digital_port *port)
857{
858 u32 bit;
859
Damien Lespiauc36346e2012-12-13 16:09:03 +0000860 if (HAS_PCH_IBX(dev_priv->dev)) {
861 switch(port->port) {
862 case PORT_B:
863 bit = SDE_PORTB_HOTPLUG;
864 break;
865 case PORT_C:
866 bit = SDE_PORTC_HOTPLUG;
867 break;
868 case PORT_D:
869 bit = SDE_PORTD_HOTPLUG;
870 break;
871 default:
872 return true;
873 }
874 } else {
875 switch(port->port) {
876 case PORT_B:
877 bit = SDE_PORTB_HOTPLUG_CPT;
878 break;
879 case PORT_C:
880 bit = SDE_PORTC_HOTPLUG_CPT;
881 break;
882 case PORT_D:
883 bit = SDE_PORTD_HOTPLUG_CPT;
884 break;
885 default:
886 return true;
887 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000888 }
889
890 return I915_READ(SDEISR) & bit;
891}
892
Jesse Barnesb24e7172011-01-04 15:09:30 -0800893static const char *state_string(bool enabled)
894{
895 return enabled ? "on" : "off";
896}
897
898/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200899void assert_pll(struct drm_i915_private *dev_priv,
900 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800901{
902 int reg;
903 u32 val;
904 bool cur_state;
905
906 reg = DPLL(pipe);
907 val = I915_READ(reg);
908 cur_state = !!(val & DPLL_VCO_ENABLE);
909 WARN(cur_state != state,
910 "PLL state assertion failure (expected %s, current %s)\n",
911 state_string(state), state_string(cur_state));
912}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913
Jani Nikula23538ef2013-08-27 15:12:22 +0300914/* XXX: the dsi pll is shared between MIPI DSI ports */
915static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
916{
917 u32 val;
918 bool cur_state;
919
920 mutex_lock(&dev_priv->dpio_lock);
921 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
922 mutex_unlock(&dev_priv->dpio_lock);
923
924 cur_state = val & DSI_PLL_VCO_EN;
925 WARN(cur_state != state,
926 "DSI PLL state assertion failure (expected %s, current %s)\n",
927 state_string(state), state_string(cur_state));
928}
929#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
930#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
931
Daniel Vetter55607e82013-06-16 21:42:39 +0200932struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200933intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800934{
Daniel Vettere2b78262013-06-07 23:10:03 +0200935 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
936
Daniel Vettera43f6e02013-06-07 23:10:32 +0200937 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200938 return NULL;
939
Daniel Vettera43f6e02013-06-07 23:10:32 +0200940 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200941}
942
Jesse Barnesb24e7172011-01-04 15:09:30 -0800943/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200944void assert_shared_dpll(struct drm_i915_private *dev_priv,
945 struct intel_shared_dpll *pll,
946 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800947{
Jesse Barnes040484a2011-01-03 12:14:26 -0800948 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200949 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800950
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300951 if (HAS_PCH_LPT(dev_priv->dev)) {
952 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
953 return;
954 }
955
Chris Wilson92b27b02012-05-20 18:10:50 +0100956 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200957 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100958 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100959
Daniel Vetter53589012013-06-05 13:34:16 +0200960 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100961 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200962 "%s assertion failure (expected %s, current %s)\n",
963 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800964}
Jesse Barnes040484a2011-01-03 12:14:26 -0800965
966static void assert_fdi_tx(struct drm_i915_private *dev_priv,
967 enum pipe pipe, bool state)
968{
969 int reg;
970 u32 val;
971 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200972 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
973 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800974
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200975 if (HAS_DDI(dev_priv->dev)) {
976 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200977 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300978 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200979 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300980 } else {
981 reg = FDI_TX_CTL(pipe);
982 val = I915_READ(reg);
983 cur_state = !!(val & FDI_TX_ENABLE);
984 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800985 WARN(cur_state != state,
986 "FDI TX state assertion failure (expected %s, current %s)\n",
987 state_string(state), state_string(cur_state));
988}
989#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
990#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
991
992static void assert_fdi_rx(struct drm_i915_private *dev_priv,
993 enum pipe pipe, bool state)
994{
995 int reg;
996 u32 val;
997 bool cur_state;
998
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200999 reg = FDI_RX_CTL(pipe);
1000 val = I915_READ(reg);
1001 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI RX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1007#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1008
1009static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1010 enum pipe pipe)
1011{
1012 int reg;
1013 u32 val;
1014
1015 /* ILK FDI PLL is always enabled */
1016 if (dev_priv->info->gen == 5)
1017 return;
1018
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001019 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001020 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001021 return;
1022
Jesse Barnes040484a2011-01-03 12:14:26 -08001023 reg = FDI_TX_CTL(pipe);
1024 val = I915_READ(reg);
1025 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1026}
1027
Daniel Vetter55607e82013-06-16 21:42:39 +02001028void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1029 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001030{
1031 int reg;
1032 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001033 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001034
1035 reg = FDI_RX_CTL(pipe);
1036 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001037 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1038 WARN(cur_state != state,
1039 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1040 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001041}
1042
Jesse Barnesea0760c2011-01-04 15:09:32 -08001043static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1044 enum pipe pipe)
1045{
1046 int pp_reg, lvds_reg;
1047 u32 val;
1048 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001049 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001050
1051 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1052 pp_reg = PCH_PP_CONTROL;
1053 lvds_reg = PCH_LVDS;
1054 } else {
1055 pp_reg = PP_CONTROL;
1056 lvds_reg = LVDS;
1057 }
1058
1059 val = I915_READ(pp_reg);
1060 if (!(val & PANEL_POWER_ON) ||
1061 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1062 locked = false;
1063
1064 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1065 panel_pipe = PIPE_B;
1066
1067 WARN(panel_pipe == pipe && locked,
1068 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001069 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070}
1071
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001072void assert_pipe(struct drm_i915_private *dev_priv,
1073 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001074{
1075 int reg;
1076 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001077 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001078 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1079 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001080
Daniel Vetter8e636782012-01-22 01:36:48 +01001081 /* if we need the pipe A quirk it must be always on */
1082 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1083 state = true;
1084
Paulo Zanonib97186f2013-05-03 12:15:36 -03001085 if (!intel_display_power_enabled(dev_priv->dev,
1086 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001087 cur_state = false;
1088 } else {
1089 reg = PIPECONF(cpu_transcoder);
1090 val = I915_READ(reg);
1091 cur_state = !!(val & PIPECONF_ENABLE);
1092 }
1093
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001094 WARN(cur_state != state,
1095 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001096 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097}
1098
Chris Wilson931872f2012-01-16 23:01:13 +00001099static void assert_plane(struct drm_i915_private *dev_priv,
1100 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101{
1102 int reg;
1103 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001104 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105
1106 reg = DSPCNTR(plane);
1107 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001108 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1109 WARN(cur_state != state,
1110 "plane %c assertion failure (expected %s, current %s)\n",
1111 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112}
1113
Chris Wilson931872f2012-01-16 23:01:13 +00001114#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1115#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1116
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1118 enum pipe pipe)
1119{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001120 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121 int reg, i;
1122 u32 val;
1123 int cur_pipe;
1124
Ville Syrjälä653e1022013-06-04 13:49:05 +03001125 /* Primary planes are fixed to pipes on gen4+ */
1126 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001127 reg = DSPCNTR(pipe);
1128 val = I915_READ(reg);
1129 WARN((val & DISPLAY_PLANE_ENABLE),
1130 "plane %c assertion failure, should be disabled but not\n",
1131 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001132 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001133 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001134
Jesse Barnesb24e7172011-01-04 15:09:30 -08001135 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001136 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137 reg = DSPCNTR(i);
1138 val = I915_READ(reg);
1139 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1140 DISPPLANE_SEL_PIPE_SHIFT;
1141 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001142 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1143 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001144 }
1145}
1146
Jesse Barnes19332d72013-03-28 09:55:38 -07001147static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1148 enum pipe pipe)
1149{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001150 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001151 int reg, i;
1152 u32 val;
1153
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001154 if (IS_VALLEYVIEW(dev)) {
1155 for (i = 0; i < dev_priv->num_plane; i++) {
1156 reg = SPCNTR(pipe, i);
1157 val = I915_READ(reg);
1158 WARN((val & SP_ENABLE),
1159 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1160 sprite_name(pipe, i), pipe_name(pipe));
1161 }
1162 } else if (INTEL_INFO(dev)->gen >= 7) {
1163 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001164 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001165 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001166 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001167 plane_name(pipe), pipe_name(pipe));
1168 } else if (INTEL_INFO(dev)->gen >= 5) {
1169 reg = DVSCNTR(pipe);
1170 val = I915_READ(reg);
1171 WARN((val & DVS_ENABLE),
1172 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1173 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001174 }
1175}
1176
Jesse Barnes92f25842011-01-04 15:09:34 -08001177static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1178{
1179 u32 val;
1180 bool enabled;
1181
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001182 if (HAS_PCH_LPT(dev_priv->dev)) {
1183 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1184 return;
1185 }
1186
Jesse Barnes92f25842011-01-04 15:09:34 -08001187 val = I915_READ(PCH_DREF_CONTROL);
1188 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1189 DREF_SUPERSPREAD_SOURCE_MASK));
1190 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1191}
1192
Daniel Vetterab9412b2013-05-03 11:49:46 +02001193static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1194 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001195{
1196 int reg;
1197 u32 val;
1198 bool enabled;
1199
Daniel Vetterab9412b2013-05-03 11:49:46 +02001200 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001201 val = I915_READ(reg);
1202 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001203 WARN(enabled,
1204 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1205 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001206}
1207
Keith Packard4e634382011-08-06 10:39:45 -07001208static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1209 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001210{
1211 if ((val & DP_PORT_EN) == 0)
1212 return false;
1213
1214 if (HAS_PCH_CPT(dev_priv->dev)) {
1215 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1216 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1217 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1218 return false;
1219 } else {
1220 if ((val & DP_PIPE_MASK) != (pipe << 30))
1221 return false;
1222 }
1223 return true;
1224}
1225
Keith Packard1519b992011-08-06 10:35:34 -07001226static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1227 enum pipe pipe, u32 val)
1228{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001229 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001230 return false;
1231
1232 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001233 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001234 return false;
1235 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001236 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001237 return false;
1238 }
1239 return true;
1240}
1241
1242static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 val)
1244{
1245 if ((val & LVDS_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1250 return false;
1251 } else {
1252 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1253 return false;
1254 }
1255 return true;
1256}
1257
1258static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, u32 val)
1260{
1261 if ((val & ADPA_DAC_ENABLE) == 0)
1262 return false;
1263 if (HAS_PCH_CPT(dev_priv->dev)) {
1264 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1265 return false;
1266 } else {
1267 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1268 return false;
1269 }
1270 return true;
1271}
1272
Jesse Barnes291906f2011-02-02 12:28:03 -08001273static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001274 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001275{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001276 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001277 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001278 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001279 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001280
Daniel Vetter75c5da22012-09-10 21:58:29 +02001281 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1282 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001283 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001284}
1285
1286static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1287 enum pipe pipe, int reg)
1288{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001289 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001290 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001291 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001292 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001293
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001294 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001295 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001296 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001297}
1298
1299static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1300 enum pipe pipe)
1301{
1302 int reg;
1303 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001304
Keith Packardf0575e92011-07-25 22:12:43 -07001305 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1306 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1307 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001308
1309 reg = PCH_ADPA;
1310 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001311 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001312 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001313 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001314
1315 reg = PCH_LVDS;
1316 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001317 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001318 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001320
Paulo Zanonie2debe92013-02-18 19:00:27 -03001321 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1322 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1323 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001324}
1325
Daniel Vetter426115c2013-07-11 22:13:42 +02001326static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001327{
Daniel Vetter426115c2013-07-11 22:13:42 +02001328 struct drm_device *dev = crtc->base.dev;
1329 struct drm_i915_private *dev_priv = dev->dev_private;
1330 int reg = DPLL(crtc->pipe);
1331 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001332
Daniel Vetter426115c2013-07-11 22:13:42 +02001333 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001334
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001335 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001336 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1337
1338 /* PLL is protected by panel, make sure we can write it */
1339 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001340 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001341
Daniel Vetter426115c2013-07-11 22:13:42 +02001342 I915_WRITE(reg, dpll);
1343 POSTING_READ(reg);
1344 udelay(150);
1345
1346 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1347 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1348
1349 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1350 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001351
1352 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001353 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001354 POSTING_READ(reg);
1355 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001356 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001357 POSTING_READ(reg);
1358 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001359 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001360 POSTING_READ(reg);
1361 udelay(150); /* wait for warmup */
1362}
1363
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001364static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001365{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001366 struct drm_device *dev = crtc->base.dev;
1367 struct drm_i915_private *dev_priv = dev->dev_private;
1368 int reg = DPLL(crtc->pipe);
1369 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001370
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001371 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001372
1373 /* No really, not for ILK+ */
1374 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001375
1376 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001377 if (IS_MOBILE(dev) && !IS_I830(dev))
1378 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001379
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001380 I915_WRITE(reg, dpll);
1381
1382 /* Wait for the clocks to stabilize. */
1383 POSTING_READ(reg);
1384 udelay(150);
1385
1386 if (INTEL_INFO(dev)->gen >= 4) {
1387 I915_WRITE(DPLL_MD(crtc->pipe),
1388 crtc->config.dpll_hw_state.dpll_md);
1389 } else {
1390 /* The pixel multiplier can only be updated once the
1391 * DPLL is enabled and the clocks are stable.
1392 *
1393 * So write it again.
1394 */
1395 I915_WRITE(reg, dpll);
1396 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001397
1398 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001399 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001400 POSTING_READ(reg);
1401 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001402 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001403 POSTING_READ(reg);
1404 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001405 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406 POSTING_READ(reg);
1407 udelay(150); /* wait for warmup */
1408}
1409
1410/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001411 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001412 * @dev_priv: i915 private structure
1413 * @pipe: pipe PLL to disable
1414 *
1415 * Disable the PLL for @pipe, making sure the pipe is off first.
1416 *
1417 * Note! This is for pre-ILK only.
1418 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001419static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001420{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001421 /* Don't disable pipe A or pipe A PLLs if needed */
1422 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1423 return;
1424
1425 /* Make sure the pipe isn't still relying on us */
1426 assert_pipe_disabled(dev_priv, pipe);
1427
Daniel Vetter50b44a42013-06-05 13:34:33 +02001428 I915_WRITE(DPLL(pipe), 0);
1429 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001430}
1431
Jesse Barnes89b667f2013-04-18 14:51:36 -07001432void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1433{
1434 u32 port_mask;
1435
1436 if (!port)
1437 port_mask = DPLL_PORTB_READY_MASK;
1438 else
1439 port_mask = DPLL_PORTC_READY_MASK;
1440
1441 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1442 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1443 'B' + port, I915_READ(DPLL(0)));
1444}
1445
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001446/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001447 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001448 * @dev_priv: i915 private structure
1449 * @pipe: pipe PLL to enable
1450 *
1451 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1452 * drives the transcoder clock.
1453 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001454static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001455{
Daniel Vettere2b78262013-06-07 23:10:03 +02001456 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1457 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001458
Chris Wilson48da64a2012-05-13 20:16:12 +01001459 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001460 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001461 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001462 return;
1463
1464 if (WARN_ON(pll->refcount == 0))
1465 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001466
Daniel Vetter46edb022013-06-05 13:34:12 +02001467 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1468 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001469 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001470
Daniel Vettercdbd2312013-06-05 13:34:03 +02001471 if (pll->active++) {
1472 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001473 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001474 return;
1475 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001476 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001477
Daniel Vetter46edb022013-06-05 13:34:12 +02001478 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001479 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001480 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001481}
1482
Daniel Vettere2b78262013-06-07 23:10:03 +02001483static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001484{
Daniel Vettere2b78262013-06-07 23:10:03 +02001485 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1486 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001487
Jesse Barnes92f25842011-01-04 15:09:34 -08001488 /* PCH only available on ILK+ */
1489 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001490 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001491 return;
1492
Chris Wilson48da64a2012-05-13 20:16:12 +01001493 if (WARN_ON(pll->refcount == 0))
1494 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001495
Daniel Vetter46edb022013-06-05 13:34:12 +02001496 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1497 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001498 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001499
Chris Wilson48da64a2012-05-13 20:16:12 +01001500 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001501 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001502 return;
1503 }
1504
Daniel Vettere9d69442013-06-05 13:34:15 +02001505 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001506 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001507 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001508 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001509
Daniel Vetter46edb022013-06-05 13:34:12 +02001510 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001511 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001512 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001513}
1514
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001515static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1516 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001517{
Daniel Vetter23670b322012-11-01 09:15:30 +01001518 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001519 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001521 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001522
1523 /* PCH only available on ILK+ */
1524 BUG_ON(dev_priv->info->gen < 5);
1525
1526 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001527 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001528 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001529
1530 /* FDI must be feeding us bits for PCH ports */
1531 assert_fdi_tx_enabled(dev_priv, pipe);
1532 assert_fdi_rx_enabled(dev_priv, pipe);
1533
Daniel Vetter23670b322012-11-01 09:15:30 +01001534 if (HAS_PCH_CPT(dev)) {
1535 /* Workaround: Set the timing override bit before enabling the
1536 * pch transcoder. */
1537 reg = TRANS_CHICKEN2(pipe);
1538 val = I915_READ(reg);
1539 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1540 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001541 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001542
Daniel Vetterab9412b2013-05-03 11:49:46 +02001543 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001544 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001545 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001546
1547 if (HAS_PCH_IBX(dev_priv->dev)) {
1548 /*
1549 * make the BPC in transcoder be consistent with
1550 * that in pipeconf reg.
1551 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001552 val &= ~PIPECONF_BPC_MASK;
1553 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001554 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001555
1556 val &= ~TRANS_INTERLACE_MASK;
1557 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001558 if (HAS_PCH_IBX(dev_priv->dev) &&
1559 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1560 val |= TRANS_LEGACY_INTERLACED_ILK;
1561 else
1562 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001563 else
1564 val |= TRANS_PROGRESSIVE;
1565
Jesse Barnes040484a2011-01-03 12:14:26 -08001566 I915_WRITE(reg, val | TRANS_ENABLE);
1567 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001568 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001569}
1570
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001571static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001572 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001573{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001574 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001575
1576 /* PCH only available on ILK+ */
1577 BUG_ON(dev_priv->info->gen < 5);
1578
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001579 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001580 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001581 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001582
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001583 /* Workaround: set timing override bit. */
1584 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001585 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001586 I915_WRITE(_TRANSA_CHICKEN2, val);
1587
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001588 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001589 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001590
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001591 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1592 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001593 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001594 else
1595 val |= TRANS_PROGRESSIVE;
1596
Daniel Vetterab9412b2013-05-03 11:49:46 +02001597 I915_WRITE(LPT_TRANSCONF, val);
1598 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001599 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001600}
1601
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001602static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1603 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001604{
Daniel Vetter23670b322012-11-01 09:15:30 +01001605 struct drm_device *dev = dev_priv->dev;
1606 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001607
1608 /* FDI relies on the transcoder */
1609 assert_fdi_tx_disabled(dev_priv, pipe);
1610 assert_fdi_rx_disabled(dev_priv, pipe);
1611
Jesse Barnes291906f2011-02-02 12:28:03 -08001612 /* Ports must be off as well */
1613 assert_pch_ports_disabled(dev_priv, pipe);
1614
Daniel Vetterab9412b2013-05-03 11:49:46 +02001615 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001616 val = I915_READ(reg);
1617 val &= ~TRANS_ENABLE;
1618 I915_WRITE(reg, val);
1619 /* wait for PCH transcoder off, transcoder state */
1620 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001621 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001622
1623 if (!HAS_PCH_IBX(dev)) {
1624 /* Workaround: Clear the timing override chicken bit again. */
1625 reg = TRANS_CHICKEN2(pipe);
1626 val = I915_READ(reg);
1627 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1628 I915_WRITE(reg, val);
1629 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001630}
1631
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001632static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001633{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001634 u32 val;
1635
Daniel Vetterab9412b2013-05-03 11:49:46 +02001636 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001637 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001638 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001640 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001641 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001642
1643 /* Workaround: clear timing override bit. */
1644 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001645 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001646 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001647}
1648
1649/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001650 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001651 * @dev_priv: i915 private structure
1652 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001653 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001654 *
1655 * Enable @pipe, making sure that various hardware specific requirements
1656 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1657 *
1658 * @pipe should be %PIPE_A or %PIPE_B.
1659 *
1660 * Will wait until the pipe is actually running (i.e. first vblank) before
1661 * returning.
1662 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001663static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001664 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001665{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001666 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1667 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001668 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001669 int reg;
1670 u32 val;
1671
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001672 assert_planes_disabled(dev_priv, pipe);
1673 assert_sprites_disabled(dev_priv, pipe);
1674
Paulo Zanoni681e5812012-12-06 11:12:38 -02001675 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001676 pch_transcoder = TRANSCODER_A;
1677 else
1678 pch_transcoder = pipe;
1679
Jesse Barnesb24e7172011-01-04 15:09:30 -08001680 /*
1681 * A pipe without a PLL won't actually be able to drive bits from
1682 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1683 * need the check.
1684 */
1685 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001686 if (dsi)
1687 assert_dsi_pll_enabled(dev_priv);
1688 else
1689 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001690 else {
1691 if (pch_port) {
1692 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001693 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001694 assert_fdi_tx_pll_enabled(dev_priv,
1695 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001696 }
1697 /* FIXME: assert CPU port conditions for SNB+ */
1698 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001699
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001700 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001701 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001702 if (val & PIPECONF_ENABLE)
1703 return;
1704
1705 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001706 intel_wait_for_vblank(dev_priv->dev, pipe);
1707}
1708
1709/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001710 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001711 * @dev_priv: i915 private structure
1712 * @pipe: pipe to disable
1713 *
1714 * Disable @pipe, making sure that various hardware specific requirements
1715 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1716 *
1717 * @pipe should be %PIPE_A or %PIPE_B.
1718 *
1719 * Will wait until the pipe has shut down before returning.
1720 */
1721static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1722 enum pipe pipe)
1723{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001724 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1725 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001726 int reg;
1727 u32 val;
1728
1729 /*
1730 * Make sure planes won't keep trying to pump pixels to us,
1731 * or we might hang the display.
1732 */
1733 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001734 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001735
1736 /* Don't disable pipe A or pipe A PLLs if needed */
1737 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1738 return;
1739
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001740 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001741 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001742 if ((val & PIPECONF_ENABLE) == 0)
1743 return;
1744
1745 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001746 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1747}
1748
Keith Packardd74362c2011-07-28 14:47:14 -07001749/*
1750 * Plane regs are double buffered, going from enabled->disabled needs a
1751 * trigger in order to latch. The display address reg provides this.
1752 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001753void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001754 enum plane plane)
1755{
Damien Lespiau14f86142012-10-29 15:24:49 +00001756 if (dev_priv->info->gen >= 4)
1757 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1758 else
1759 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001760}
1761
Jesse Barnesb24e7172011-01-04 15:09:30 -08001762/**
1763 * intel_enable_plane - enable a display plane on a given pipe
1764 * @dev_priv: i915 private structure
1765 * @plane: plane to enable
1766 * @pipe: pipe being fed
1767 *
1768 * Enable @plane on @pipe, making sure that @pipe is running first.
1769 */
1770static void intel_enable_plane(struct drm_i915_private *dev_priv,
1771 enum plane plane, enum pipe pipe)
1772{
1773 int reg;
1774 u32 val;
1775
1776 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1777 assert_pipe_enabled(dev_priv, pipe);
1778
1779 reg = DSPCNTR(plane);
1780 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001781 if (val & DISPLAY_PLANE_ENABLE)
1782 return;
1783
1784 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001785 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001786 intel_wait_for_vblank(dev_priv->dev, pipe);
1787}
1788
Jesse Barnesb24e7172011-01-04 15:09:30 -08001789/**
1790 * intel_disable_plane - disable a display plane
1791 * @dev_priv: i915 private structure
1792 * @plane: plane to disable
1793 * @pipe: pipe consuming the data
1794 *
1795 * Disable @plane; should be an independent operation.
1796 */
1797static void intel_disable_plane(struct drm_i915_private *dev_priv,
1798 enum plane plane, enum pipe pipe)
1799{
1800 int reg;
1801 u32 val;
1802
1803 reg = DSPCNTR(plane);
1804 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001805 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1806 return;
1807
1808 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001809 intel_flush_display_plane(dev_priv, plane);
1810 intel_wait_for_vblank(dev_priv->dev, pipe);
1811}
1812
Chris Wilson693db182013-03-05 14:52:39 +00001813static bool need_vtd_wa(struct drm_device *dev)
1814{
1815#ifdef CONFIG_INTEL_IOMMU
1816 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1817 return true;
1818#endif
1819 return false;
1820}
1821
Chris Wilson127bd2a2010-07-23 23:32:05 +01001822int
Chris Wilson48b956c2010-09-14 12:50:34 +01001823intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001824 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001825 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001826{
Chris Wilsonce453d82011-02-21 14:43:56 +00001827 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001828 u32 alignment;
1829 int ret;
1830
Chris Wilson05394f32010-11-08 19:18:58 +00001831 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001832 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001833 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1834 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001835 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001836 alignment = 4 * 1024;
1837 else
1838 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001839 break;
1840 case I915_TILING_X:
1841 /* pin() will align the object as required by fence */
1842 alignment = 0;
1843 break;
1844 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001845 /* Despite that we check this in framebuffer_init userspace can
1846 * screw us over and change the tiling after the fact. Only
1847 * pinned buffers can't change their tiling. */
1848 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001849 return -EINVAL;
1850 default:
1851 BUG();
1852 }
1853
Chris Wilson693db182013-03-05 14:52:39 +00001854 /* Note that the w/a also requires 64 PTE of padding following the
1855 * bo. We currently fill all unused PTE with the shadow page and so
1856 * we should always have valid PTE following the scanout preventing
1857 * the VT-d warning.
1858 */
1859 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1860 alignment = 256 * 1024;
1861
Chris Wilsonce453d82011-02-21 14:43:56 +00001862 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001863 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001864 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001865 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001866
1867 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1868 * fence, whereas 965+ only requires a fence if using
1869 * framebuffer compression. For simplicity, we always install
1870 * a fence as the cost is not that onerous.
1871 */
Chris Wilson06d98132012-04-17 15:31:24 +01001872 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001873 if (ret)
1874 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001875
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001876 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001877
Chris Wilsonce453d82011-02-21 14:43:56 +00001878 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001879 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001880
1881err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001882 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001883err_interruptible:
1884 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001885 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001886}
1887
Chris Wilson1690e1e2011-12-14 13:57:08 +01001888void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1889{
1890 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001891 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001892}
1893
Daniel Vetterc2c75132012-07-05 12:17:30 +02001894/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1895 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001896unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1897 unsigned int tiling_mode,
1898 unsigned int cpp,
1899 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001900{
Chris Wilsonbc752862013-02-21 20:04:31 +00001901 if (tiling_mode != I915_TILING_NONE) {
1902 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001903
Chris Wilsonbc752862013-02-21 20:04:31 +00001904 tile_rows = *y / 8;
1905 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001906
Chris Wilsonbc752862013-02-21 20:04:31 +00001907 tiles = *x / (512/cpp);
1908 *x %= 512/cpp;
1909
1910 return tile_rows * pitch * 8 + tiles * 4096;
1911 } else {
1912 unsigned int offset;
1913
1914 offset = *y * pitch + *x * cpp;
1915 *y = 0;
1916 *x = (offset & 4095) / cpp;
1917 return offset & -4096;
1918 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001919}
1920
Jesse Barnes17638cd2011-06-24 12:19:23 -07001921static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1922 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001923{
1924 struct drm_device *dev = crtc->dev;
1925 struct drm_i915_private *dev_priv = dev->dev_private;
1926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1927 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001928 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001929 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001930 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001931 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001932 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001933
1934 switch (plane) {
1935 case 0:
1936 case 1:
1937 break;
1938 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001939 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001940 return -EINVAL;
1941 }
1942
1943 intel_fb = to_intel_framebuffer(fb);
1944 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001945
Chris Wilson5eddb702010-09-11 13:48:45 +01001946 reg = DSPCNTR(plane);
1947 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001948 /* Mask out pixel format bits in case we change it */
1949 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001950 switch (fb->pixel_format) {
1951 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001952 dspcntr |= DISPPLANE_8BPP;
1953 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001954 case DRM_FORMAT_XRGB1555:
1955 case DRM_FORMAT_ARGB1555:
1956 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001957 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001958 case DRM_FORMAT_RGB565:
1959 dspcntr |= DISPPLANE_BGRX565;
1960 break;
1961 case DRM_FORMAT_XRGB8888:
1962 case DRM_FORMAT_ARGB8888:
1963 dspcntr |= DISPPLANE_BGRX888;
1964 break;
1965 case DRM_FORMAT_XBGR8888:
1966 case DRM_FORMAT_ABGR8888:
1967 dspcntr |= DISPPLANE_RGBX888;
1968 break;
1969 case DRM_FORMAT_XRGB2101010:
1970 case DRM_FORMAT_ARGB2101010:
1971 dspcntr |= DISPPLANE_BGRX101010;
1972 break;
1973 case DRM_FORMAT_XBGR2101010:
1974 case DRM_FORMAT_ABGR2101010:
1975 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001976 break;
1977 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001978 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001979 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001980
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001981 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001982 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001983 dspcntr |= DISPPLANE_TILED;
1984 else
1985 dspcntr &= ~DISPPLANE_TILED;
1986 }
1987
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001988 if (IS_G4X(dev))
1989 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1990
Chris Wilson5eddb702010-09-11 13:48:45 +01001991 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001992
Daniel Vettere506a0c2012-07-05 12:17:29 +02001993 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001994
Daniel Vetterc2c75132012-07-05 12:17:30 +02001995 if (INTEL_INFO(dev)->gen >= 4) {
1996 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001997 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1998 fb->bits_per_pixel / 8,
1999 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002000 linear_offset -= intel_crtc->dspaddr_offset;
2001 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002002 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002003 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002004
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002005 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2006 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2007 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002008 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002009 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002010 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002011 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002012 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002013 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002014 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002015 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002016 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002017
Jesse Barnes17638cd2011-06-24 12:19:23 -07002018 return 0;
2019}
2020
2021static int ironlake_update_plane(struct drm_crtc *crtc,
2022 struct drm_framebuffer *fb, int x, int y)
2023{
2024 struct drm_device *dev = crtc->dev;
2025 struct drm_i915_private *dev_priv = dev->dev_private;
2026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2027 struct intel_framebuffer *intel_fb;
2028 struct drm_i915_gem_object *obj;
2029 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002030 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002031 u32 dspcntr;
2032 u32 reg;
2033
2034 switch (plane) {
2035 case 0:
2036 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002037 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002038 break;
2039 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002040 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002041 return -EINVAL;
2042 }
2043
2044 intel_fb = to_intel_framebuffer(fb);
2045 obj = intel_fb->obj;
2046
2047 reg = DSPCNTR(plane);
2048 dspcntr = I915_READ(reg);
2049 /* Mask out pixel format bits in case we change it */
2050 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002051 switch (fb->pixel_format) {
2052 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002053 dspcntr |= DISPPLANE_8BPP;
2054 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002055 case DRM_FORMAT_RGB565:
2056 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002057 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002058 case DRM_FORMAT_XRGB8888:
2059 case DRM_FORMAT_ARGB8888:
2060 dspcntr |= DISPPLANE_BGRX888;
2061 break;
2062 case DRM_FORMAT_XBGR8888:
2063 case DRM_FORMAT_ABGR8888:
2064 dspcntr |= DISPPLANE_RGBX888;
2065 break;
2066 case DRM_FORMAT_XRGB2101010:
2067 case DRM_FORMAT_ARGB2101010:
2068 dspcntr |= DISPPLANE_BGRX101010;
2069 break;
2070 case DRM_FORMAT_XBGR2101010:
2071 case DRM_FORMAT_ABGR2101010:
2072 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002073 break;
2074 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002075 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002076 }
2077
2078 if (obj->tiling_mode != I915_TILING_NONE)
2079 dspcntr |= DISPPLANE_TILED;
2080 else
2081 dspcntr &= ~DISPPLANE_TILED;
2082
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002083 if (IS_HASWELL(dev))
2084 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2085 else
2086 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002087
2088 I915_WRITE(reg, dspcntr);
2089
Daniel Vettere506a0c2012-07-05 12:17:29 +02002090 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002091 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002092 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2093 fb->bits_per_pixel / 8,
2094 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002095 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002097 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2098 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2099 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002100 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002101 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002102 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002103 if (IS_HASWELL(dev)) {
2104 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2105 } else {
2106 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2107 I915_WRITE(DSPLINOFF(plane), linear_offset);
2108 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002109 POSTING_READ(reg);
2110
2111 return 0;
2112}
2113
2114/* Assume fb object is pinned & idle & fenced and just update base pointers */
2115static int
2116intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2117 int x, int y, enum mode_set_atomic state)
2118{
2119 struct drm_device *dev = crtc->dev;
2120 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002121
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002122 if (dev_priv->display.disable_fbc)
2123 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002124 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002125
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002126 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002127}
2128
Ville Syrjälä96a02912013-02-18 19:08:49 +02002129void intel_display_handle_reset(struct drm_device *dev)
2130{
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct drm_crtc *crtc;
2133
2134 /*
2135 * Flips in the rings have been nuked by the reset,
2136 * so complete all pending flips so that user space
2137 * will get its events and not get stuck.
2138 *
2139 * Also update the base address of all primary
2140 * planes to the the last fb to make sure we're
2141 * showing the correct fb after a reset.
2142 *
2143 * Need to make two loops over the crtcs so that we
2144 * don't try to grab a crtc mutex before the
2145 * pending_flip_queue really got woken up.
2146 */
2147
2148 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2150 enum plane plane = intel_crtc->plane;
2151
2152 intel_prepare_page_flip(dev, plane);
2153 intel_finish_page_flip_plane(dev, plane);
2154 }
2155
2156 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2158
2159 mutex_lock(&crtc->mutex);
2160 if (intel_crtc->active)
2161 dev_priv->display.update_plane(crtc, crtc->fb,
2162 crtc->x, crtc->y);
2163 mutex_unlock(&crtc->mutex);
2164 }
2165}
2166
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002167static int
Chris Wilson14667a42012-04-03 17:58:35 +01002168intel_finish_fb(struct drm_framebuffer *old_fb)
2169{
2170 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2171 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2172 bool was_interruptible = dev_priv->mm.interruptible;
2173 int ret;
2174
Chris Wilson14667a42012-04-03 17:58:35 +01002175 /* Big Hammer, we also need to ensure that any pending
2176 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2177 * current scanout is retired before unpinning the old
2178 * framebuffer.
2179 *
2180 * This should only fail upon a hung GPU, in which case we
2181 * can safely continue.
2182 */
2183 dev_priv->mm.interruptible = false;
2184 ret = i915_gem_object_finish_gpu(obj);
2185 dev_priv->mm.interruptible = was_interruptible;
2186
2187 return ret;
2188}
2189
Ville Syrjälä198598d2012-10-31 17:50:24 +02002190static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2191{
2192 struct drm_device *dev = crtc->dev;
2193 struct drm_i915_master_private *master_priv;
2194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2195
2196 if (!dev->primary->master)
2197 return;
2198
2199 master_priv = dev->primary->master->driver_priv;
2200 if (!master_priv->sarea_priv)
2201 return;
2202
2203 switch (intel_crtc->pipe) {
2204 case 0:
2205 master_priv->sarea_priv->pipeA_x = x;
2206 master_priv->sarea_priv->pipeA_y = y;
2207 break;
2208 case 1:
2209 master_priv->sarea_priv->pipeB_x = x;
2210 master_priv->sarea_priv->pipeB_y = y;
2211 break;
2212 default:
2213 break;
2214 }
2215}
2216
Chris Wilson14667a42012-04-03 17:58:35 +01002217static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002218intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002219 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002220{
2221 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002222 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002224 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002225 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002226
2227 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002228 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002229 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002230 return 0;
2231 }
2232
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002233 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002234 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2235 plane_name(intel_crtc->plane),
2236 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002237 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002238 }
2239
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002240 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002241 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002242 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002243 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002244 if (ret != 0) {
2245 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002246 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002247 return ret;
2248 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002249
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002250 /* Update pipe size and adjust fitter if needed */
2251 if (i915_fastboot) {
2252 I915_WRITE(PIPESRC(intel_crtc->pipe),
2253 ((crtc->mode.hdisplay - 1) << 16) |
2254 (crtc->mode.vdisplay - 1));
2255 if (!intel_crtc->config.pch_pfit.size &&
2256 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2257 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2258 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2259 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2260 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2261 }
2262 }
2263
Daniel Vetter94352cf2012-07-05 22:51:56 +02002264 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002265 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002266 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002267 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002268 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002269 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002270 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002271
Daniel Vetter94352cf2012-07-05 22:51:56 +02002272 old_fb = crtc->fb;
2273 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002274 crtc->x = x;
2275 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002276
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002277 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002278 if (intel_crtc->active && old_fb != fb)
2279 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002280 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002281 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002282
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002283 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002284 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002286
Ville Syrjälä198598d2012-10-31 17:50:24 +02002287 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002288
2289 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002290}
2291
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002292static void intel_fdi_normal_train(struct drm_crtc *crtc)
2293{
2294 struct drm_device *dev = crtc->dev;
2295 struct drm_i915_private *dev_priv = dev->dev_private;
2296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2297 int pipe = intel_crtc->pipe;
2298 u32 reg, temp;
2299
2300 /* enable normal train */
2301 reg = FDI_TX_CTL(pipe);
2302 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002303 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002304 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2305 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002306 } else {
2307 temp &= ~FDI_LINK_TRAIN_NONE;
2308 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002309 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002310 I915_WRITE(reg, temp);
2311
2312 reg = FDI_RX_CTL(pipe);
2313 temp = I915_READ(reg);
2314 if (HAS_PCH_CPT(dev)) {
2315 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2316 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2317 } else {
2318 temp &= ~FDI_LINK_TRAIN_NONE;
2319 temp |= FDI_LINK_TRAIN_NONE;
2320 }
2321 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2322
2323 /* wait one idle pattern time */
2324 POSTING_READ(reg);
2325 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002326
2327 /* IVB wants error correction enabled */
2328 if (IS_IVYBRIDGE(dev))
2329 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2330 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002331}
2332
Daniel Vetter1e833f42013-02-19 22:31:57 +01002333static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2334{
2335 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2336}
2337
Daniel Vetter01a415f2012-10-27 15:58:40 +02002338static void ivb_modeset_global_resources(struct drm_device *dev)
2339{
2340 struct drm_i915_private *dev_priv = dev->dev_private;
2341 struct intel_crtc *pipe_B_crtc =
2342 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2343 struct intel_crtc *pipe_C_crtc =
2344 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2345 uint32_t temp;
2346
Daniel Vetter1e833f42013-02-19 22:31:57 +01002347 /*
2348 * When everything is off disable fdi C so that we could enable fdi B
2349 * with all lanes. Note that we don't care about enabled pipes without
2350 * an enabled pch encoder.
2351 */
2352 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2353 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002354 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2355 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2356
2357 temp = I915_READ(SOUTH_CHICKEN1);
2358 temp &= ~FDI_BC_BIFURCATION_SELECT;
2359 DRM_DEBUG_KMS("disabling fdi C rx\n");
2360 I915_WRITE(SOUTH_CHICKEN1, temp);
2361 }
2362}
2363
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002364/* The FDI link training functions for ILK/Ibexpeak. */
2365static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2366{
2367 struct drm_device *dev = crtc->dev;
2368 struct drm_i915_private *dev_priv = dev->dev_private;
2369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2370 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002371 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002372 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002373
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002374 /* FDI needs bits from pipe & plane first */
2375 assert_pipe_enabled(dev_priv, pipe);
2376 assert_plane_enabled(dev_priv, plane);
2377
Adam Jacksone1a44742010-06-25 15:32:14 -04002378 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2379 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 reg = FDI_RX_IMR(pipe);
2381 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002382 temp &= ~FDI_RX_SYMBOL_LOCK;
2383 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002384 I915_WRITE(reg, temp);
2385 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002386 udelay(150);
2387
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002388 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002389 reg = FDI_TX_CTL(pipe);
2390 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002391 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2392 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002393 temp &= ~FDI_LINK_TRAIN_NONE;
2394 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002396
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 reg = FDI_RX_CTL(pipe);
2398 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399 temp &= ~FDI_LINK_TRAIN_NONE;
2400 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002401 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2402
2403 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002404 udelay(150);
2405
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002406 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002407 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2408 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2409 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002410
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002412 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002413 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002414 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2415
2416 if ((temp & FDI_RX_BIT_LOCK)) {
2417 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002419 break;
2420 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002422 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424
2425 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 reg = FDI_TX_CTL(pipe);
2427 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002428 temp &= ~FDI_LINK_TRAIN_NONE;
2429 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002431
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 reg = FDI_RX_CTL(pipe);
2433 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002434 temp &= ~FDI_LINK_TRAIN_NONE;
2435 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 I915_WRITE(reg, temp);
2437
2438 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002439 udelay(150);
2440
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002442 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002443 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002444 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2445
2446 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002447 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448 DRM_DEBUG_KMS("FDI train 2 done.\n");
2449 break;
2450 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002451 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002452 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002454
2455 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002456
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457}
2458
Akshay Joshi0206e352011-08-16 15:34:10 -04002459static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2461 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2462 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2463 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2464};
2465
2466/* The FDI link training functions for SNB/Cougarpoint. */
2467static void gen6_fdi_link_train(struct drm_crtc *crtc)
2468{
2469 struct drm_device *dev = crtc->dev;
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2472 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002473 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002474
Adam Jacksone1a44742010-06-25 15:32:14 -04002475 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2476 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002477 reg = FDI_RX_IMR(pipe);
2478 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002479 temp &= ~FDI_RX_SYMBOL_LOCK;
2480 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 I915_WRITE(reg, temp);
2482
2483 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002484 udelay(150);
2485
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002486 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 reg = FDI_TX_CTL(pipe);
2488 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002489 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2490 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 temp &= ~FDI_LINK_TRAIN_NONE;
2492 temp |= FDI_LINK_TRAIN_PATTERN_1;
2493 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2494 /* SNB-B */
2495 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002496 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497
Daniel Vetterd74cf322012-10-26 10:58:13 +02002498 I915_WRITE(FDI_RX_MISC(pipe),
2499 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2500
Chris Wilson5eddb702010-09-11 13:48:45 +01002501 reg = FDI_RX_CTL(pipe);
2502 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002503 if (HAS_PCH_CPT(dev)) {
2504 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2505 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2506 } else {
2507 temp &= ~FDI_LINK_TRAIN_NONE;
2508 temp |= FDI_LINK_TRAIN_PATTERN_1;
2509 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2511
2512 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513 udelay(150);
2514
Akshay Joshi0206e352011-08-16 15:34:10 -04002515 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_TX_CTL(pipe);
2517 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2519 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp);
2521
2522 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 udelay(500);
2524
Sean Paulfa37d392012-03-02 12:53:39 -05002525 for (retry = 0; retry < 5; retry++) {
2526 reg = FDI_RX_IIR(pipe);
2527 temp = I915_READ(reg);
2528 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2529 if (temp & FDI_RX_BIT_LOCK) {
2530 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2531 DRM_DEBUG_KMS("FDI train 1 done.\n");
2532 break;
2533 }
2534 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002535 }
Sean Paulfa37d392012-03-02 12:53:39 -05002536 if (retry < 5)
2537 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 }
2539 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541
2542 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 reg = FDI_TX_CTL(pipe);
2544 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 temp &= ~FDI_LINK_TRAIN_NONE;
2546 temp |= FDI_LINK_TRAIN_PATTERN_2;
2547 if (IS_GEN6(dev)) {
2548 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2549 /* SNB-B */
2550 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2551 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002552 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 reg = FDI_RX_CTL(pipe);
2555 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002556 if (HAS_PCH_CPT(dev)) {
2557 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2558 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2559 } else {
2560 temp &= ~FDI_LINK_TRAIN_NONE;
2561 temp |= FDI_LINK_TRAIN_PATTERN_2;
2562 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002563 I915_WRITE(reg, temp);
2564
2565 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566 udelay(150);
2567
Akshay Joshi0206e352011-08-16 15:34:10 -04002568 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 reg = FDI_TX_CTL(pipe);
2570 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2572 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 I915_WRITE(reg, temp);
2574
2575 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576 udelay(500);
2577
Sean Paulfa37d392012-03-02 12:53:39 -05002578 for (retry = 0; retry < 5; retry++) {
2579 reg = FDI_RX_IIR(pipe);
2580 temp = I915_READ(reg);
2581 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2582 if (temp & FDI_RX_SYMBOL_LOCK) {
2583 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2584 DRM_DEBUG_KMS("FDI train 2 done.\n");
2585 break;
2586 }
2587 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002588 }
Sean Paulfa37d392012-03-02 12:53:39 -05002589 if (retry < 5)
2590 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591 }
2592 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002594
2595 DRM_DEBUG_KMS("FDI train done.\n");
2596}
2597
Jesse Barnes357555c2011-04-28 15:09:55 -07002598/* Manual link training for Ivy Bridge A0 parts */
2599static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2600{
2601 struct drm_device *dev = crtc->dev;
2602 struct drm_i915_private *dev_priv = dev->dev_private;
2603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2604 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002605 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002606
2607 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2608 for train result */
2609 reg = FDI_RX_IMR(pipe);
2610 temp = I915_READ(reg);
2611 temp &= ~FDI_RX_SYMBOL_LOCK;
2612 temp &= ~FDI_RX_BIT_LOCK;
2613 I915_WRITE(reg, temp);
2614
2615 POSTING_READ(reg);
2616 udelay(150);
2617
Daniel Vetter01a415f2012-10-27 15:58:40 +02002618 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2619 I915_READ(FDI_RX_IIR(pipe)));
2620
Jesse Barnes139ccd32013-08-19 11:04:55 -07002621 /* Try each vswing and preemphasis setting twice before moving on */
2622 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2623 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002624 reg = FDI_TX_CTL(pipe);
2625 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002626 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2627 temp &= ~FDI_TX_ENABLE;
2628 I915_WRITE(reg, temp);
2629
2630 reg = FDI_RX_CTL(pipe);
2631 temp = I915_READ(reg);
2632 temp &= ~FDI_LINK_TRAIN_AUTO;
2633 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2634 temp &= ~FDI_RX_ENABLE;
2635 I915_WRITE(reg, temp);
2636
2637 /* enable CPU FDI TX and PCH FDI RX */
2638 reg = FDI_TX_CTL(pipe);
2639 temp = I915_READ(reg);
2640 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2641 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2642 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002643 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002644 temp |= snb_b_fdi_train_param[j/2];
2645 temp |= FDI_COMPOSITE_SYNC;
2646 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2647
2648 I915_WRITE(FDI_RX_MISC(pipe),
2649 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2650
2651 reg = FDI_RX_CTL(pipe);
2652 temp = I915_READ(reg);
2653 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2654 temp |= FDI_COMPOSITE_SYNC;
2655 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2656
2657 POSTING_READ(reg);
2658 udelay(1); /* should be 0.5us */
2659
2660 for (i = 0; i < 4; i++) {
2661 reg = FDI_RX_IIR(pipe);
2662 temp = I915_READ(reg);
2663 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2664
2665 if (temp & FDI_RX_BIT_LOCK ||
2666 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2667 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2668 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2669 i);
2670 break;
2671 }
2672 udelay(1); /* should be 0.5us */
2673 }
2674 if (i == 4) {
2675 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2676 continue;
2677 }
2678
2679 /* Train 2 */
2680 reg = FDI_TX_CTL(pipe);
2681 temp = I915_READ(reg);
2682 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2683 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2684 I915_WRITE(reg, temp);
2685
2686 reg = FDI_RX_CTL(pipe);
2687 temp = I915_READ(reg);
2688 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2689 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002690 I915_WRITE(reg, temp);
2691
2692 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002693 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002694
Jesse Barnes139ccd32013-08-19 11:04:55 -07002695 for (i = 0; i < 4; i++) {
2696 reg = FDI_RX_IIR(pipe);
2697 temp = I915_READ(reg);
2698 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002699
Jesse Barnes139ccd32013-08-19 11:04:55 -07002700 if (temp & FDI_RX_SYMBOL_LOCK ||
2701 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2702 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2703 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2704 i);
2705 goto train_done;
2706 }
2707 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002708 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002709 if (i == 4)
2710 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002711 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002712
Jesse Barnes139ccd32013-08-19 11:04:55 -07002713train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002714 DRM_DEBUG_KMS("FDI train done.\n");
2715}
2716
Daniel Vetter88cefb62012-08-12 19:27:14 +02002717static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002718{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002719 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002720 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002721 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002723
Jesse Barnesc64e3112010-09-10 11:27:03 -07002724
Jesse Barnes0e23b992010-09-10 11:10:00 -07002725 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002726 reg = FDI_RX_CTL(pipe);
2727 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002728 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2729 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002730 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002731 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2732
2733 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002734 udelay(200);
2735
2736 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002737 temp = I915_READ(reg);
2738 I915_WRITE(reg, temp | FDI_PCDCLK);
2739
2740 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002741 udelay(200);
2742
Paulo Zanoni20749732012-11-23 15:30:38 -02002743 /* Enable CPU FDI TX PLL, always on for Ironlake */
2744 reg = FDI_TX_CTL(pipe);
2745 temp = I915_READ(reg);
2746 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2747 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002748
Paulo Zanoni20749732012-11-23 15:30:38 -02002749 POSTING_READ(reg);
2750 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002751 }
2752}
2753
Daniel Vetter88cefb62012-08-12 19:27:14 +02002754static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2755{
2756 struct drm_device *dev = intel_crtc->base.dev;
2757 struct drm_i915_private *dev_priv = dev->dev_private;
2758 int pipe = intel_crtc->pipe;
2759 u32 reg, temp;
2760
2761 /* Switch from PCDclk to Rawclk */
2762 reg = FDI_RX_CTL(pipe);
2763 temp = I915_READ(reg);
2764 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2765
2766 /* Disable CPU FDI TX PLL */
2767 reg = FDI_TX_CTL(pipe);
2768 temp = I915_READ(reg);
2769 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2770
2771 POSTING_READ(reg);
2772 udelay(100);
2773
2774 reg = FDI_RX_CTL(pipe);
2775 temp = I915_READ(reg);
2776 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2777
2778 /* Wait for the clocks to turn off. */
2779 POSTING_READ(reg);
2780 udelay(100);
2781}
2782
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002783static void ironlake_fdi_disable(struct drm_crtc *crtc)
2784{
2785 struct drm_device *dev = crtc->dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2788 int pipe = intel_crtc->pipe;
2789 u32 reg, temp;
2790
2791 /* disable CPU FDI tx and PCH FDI rx */
2792 reg = FDI_TX_CTL(pipe);
2793 temp = I915_READ(reg);
2794 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2795 POSTING_READ(reg);
2796
2797 reg = FDI_RX_CTL(pipe);
2798 temp = I915_READ(reg);
2799 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002800 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002801 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2802
2803 POSTING_READ(reg);
2804 udelay(100);
2805
2806 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002807 if (HAS_PCH_IBX(dev)) {
2808 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002809 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002810
2811 /* still set train pattern 1 */
2812 reg = FDI_TX_CTL(pipe);
2813 temp = I915_READ(reg);
2814 temp &= ~FDI_LINK_TRAIN_NONE;
2815 temp |= FDI_LINK_TRAIN_PATTERN_1;
2816 I915_WRITE(reg, temp);
2817
2818 reg = FDI_RX_CTL(pipe);
2819 temp = I915_READ(reg);
2820 if (HAS_PCH_CPT(dev)) {
2821 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2822 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2823 } else {
2824 temp &= ~FDI_LINK_TRAIN_NONE;
2825 temp |= FDI_LINK_TRAIN_PATTERN_1;
2826 }
2827 /* BPC in FDI rx is consistent with that in PIPECONF */
2828 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002829 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002830 I915_WRITE(reg, temp);
2831
2832 POSTING_READ(reg);
2833 udelay(100);
2834}
2835
Chris Wilson5bb61642012-09-27 21:25:58 +01002836static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2837{
2838 struct drm_device *dev = crtc->dev;
2839 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002841 unsigned long flags;
2842 bool pending;
2843
Ville Syrjälä10d83732013-01-29 18:13:34 +02002844 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2845 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002846 return false;
2847
2848 spin_lock_irqsave(&dev->event_lock, flags);
2849 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2850 spin_unlock_irqrestore(&dev->event_lock, flags);
2851
2852 return pending;
2853}
2854
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002855static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2856{
Chris Wilson0f911282012-04-17 10:05:38 +01002857 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002858 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002859
2860 if (crtc->fb == NULL)
2861 return;
2862
Daniel Vetter2c10d572012-12-20 21:24:07 +01002863 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2864
Chris Wilson5bb61642012-09-27 21:25:58 +01002865 wait_event(dev_priv->pending_flip_queue,
2866 !intel_crtc_has_pending_flip(crtc));
2867
Chris Wilson0f911282012-04-17 10:05:38 +01002868 mutex_lock(&dev->struct_mutex);
2869 intel_finish_fb(crtc->fb);
2870 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002871}
2872
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002873/* Program iCLKIP clock to the desired frequency */
2874static void lpt_program_iclkip(struct drm_crtc *crtc)
2875{
2876 struct drm_device *dev = crtc->dev;
2877 struct drm_i915_private *dev_priv = dev->dev_private;
2878 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2879 u32 temp;
2880
Daniel Vetter09153002012-12-12 14:06:44 +01002881 mutex_lock(&dev_priv->dpio_lock);
2882
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002883 /* It is necessary to ungate the pixclk gate prior to programming
2884 * the divisors, and gate it back when it is done.
2885 */
2886 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2887
2888 /* Disable SSCCTL */
2889 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002890 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2891 SBI_SSCCTL_DISABLE,
2892 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002893
2894 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2895 if (crtc->mode.clock == 20000) {
2896 auxdiv = 1;
2897 divsel = 0x41;
2898 phaseinc = 0x20;
2899 } else {
2900 /* The iCLK virtual clock root frequency is in MHz,
2901 * but the crtc->mode.clock in in KHz. To get the divisors,
2902 * it is necessary to divide one by another, so we
2903 * convert the virtual clock precision to KHz here for higher
2904 * precision.
2905 */
2906 u32 iclk_virtual_root_freq = 172800 * 1000;
2907 u32 iclk_pi_range = 64;
2908 u32 desired_divisor, msb_divisor_value, pi_value;
2909
2910 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2911 msb_divisor_value = desired_divisor / iclk_pi_range;
2912 pi_value = desired_divisor % iclk_pi_range;
2913
2914 auxdiv = 0;
2915 divsel = msb_divisor_value - 2;
2916 phaseinc = pi_value;
2917 }
2918
2919 /* This should not happen with any sane values */
2920 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2921 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2922 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2923 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2924
2925 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2926 crtc->mode.clock,
2927 auxdiv,
2928 divsel,
2929 phasedir,
2930 phaseinc);
2931
2932 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002933 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002934 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2935 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2936 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2937 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2938 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2939 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002940 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002941
2942 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002943 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002944 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2945 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002946 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002947
2948 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002949 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002950 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002951 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002952
2953 /* Wait for initialization time */
2954 udelay(24);
2955
2956 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002957
2958 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002959}
2960
Daniel Vetter275f01b22013-05-03 11:49:47 +02002961static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2962 enum pipe pch_transcoder)
2963{
2964 struct drm_device *dev = crtc->base.dev;
2965 struct drm_i915_private *dev_priv = dev->dev_private;
2966 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2967
2968 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2969 I915_READ(HTOTAL(cpu_transcoder)));
2970 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2971 I915_READ(HBLANK(cpu_transcoder)));
2972 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2973 I915_READ(HSYNC(cpu_transcoder)));
2974
2975 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2976 I915_READ(VTOTAL(cpu_transcoder)));
2977 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2978 I915_READ(VBLANK(cpu_transcoder)));
2979 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2980 I915_READ(VSYNC(cpu_transcoder)));
2981 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2982 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2983}
2984
Jesse Barnesf67a5592011-01-05 10:31:48 -08002985/*
2986 * Enable PCH resources required for PCH ports:
2987 * - PCH PLLs
2988 * - FDI training & RX/TX
2989 * - update transcoder timings
2990 * - DP transcoding bits
2991 * - transcoder
2992 */
2993static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002994{
2995 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002996 struct drm_i915_private *dev_priv = dev->dev_private;
2997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2998 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002999 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003000
Daniel Vetterab9412b2013-05-03 11:49:46 +02003001 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003002
Daniel Vettercd986ab2012-10-26 10:58:12 +02003003 /* Write the TU size bits before fdi link training, so that error
3004 * detection works. */
3005 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3006 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3007
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003008 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003009 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003010
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003011 /* We need to program the right clock selection before writing the pixel
3012 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003013 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003014 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003015
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003016 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003017 temp |= TRANS_DPLL_ENABLE(pipe);
3018 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003019 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003020 temp |= sel;
3021 else
3022 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003023 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003024 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003025
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003026 /* XXX: pch pll's can be enabled any time before we enable the PCH
3027 * transcoder, and we actually should do this to not upset any PCH
3028 * transcoder that already use the clock when we share it.
3029 *
3030 * Note that enable_shared_dpll tries to do the right thing, but
3031 * get_shared_dpll unconditionally resets the pll - we need that to have
3032 * the right LVDS enable sequence. */
3033 ironlake_enable_shared_dpll(intel_crtc);
3034
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003035 /* set transcoder timing, panel must allow it */
3036 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003037 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003038
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003039 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003040
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003041 /* For PCH DP, enable TRANS_DP_CTL */
3042 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003043 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3044 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003045 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003046 reg = TRANS_DP_CTL(pipe);
3047 temp = I915_READ(reg);
3048 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003049 TRANS_DP_SYNC_MASK |
3050 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003051 temp |= (TRANS_DP_OUTPUT_ENABLE |
3052 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003053 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003054
3055 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003056 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003057 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003058 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003059
3060 switch (intel_trans_dp_port_sel(crtc)) {
3061 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003062 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003063 break;
3064 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003065 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003066 break;
3067 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003069 break;
3070 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003071 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003072 }
3073
Chris Wilson5eddb702010-09-11 13:48:45 +01003074 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003075 }
3076
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003077 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003078}
3079
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003080static void lpt_pch_enable(struct drm_crtc *crtc)
3081{
3082 struct drm_device *dev = crtc->dev;
3083 struct drm_i915_private *dev_priv = dev->dev_private;
3084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003085 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003086
Daniel Vetterab9412b2013-05-03 11:49:46 +02003087 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003088
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003089 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003090
Paulo Zanoni0540e482012-10-31 18:12:40 -02003091 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003092 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003093
Paulo Zanoni937bb612012-10-31 18:12:47 -02003094 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003095}
3096
Daniel Vettere2b78262013-06-07 23:10:03 +02003097static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003098{
Daniel Vettere2b78262013-06-07 23:10:03 +02003099 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003100
3101 if (pll == NULL)
3102 return;
3103
3104 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003105 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003106 return;
3107 }
3108
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003109 if (--pll->refcount == 0) {
3110 WARN_ON(pll->on);
3111 WARN_ON(pll->active);
3112 }
3113
Daniel Vettera43f6e02013-06-07 23:10:32 +02003114 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003115}
3116
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003117static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003118{
Daniel Vettere2b78262013-06-07 23:10:03 +02003119 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3120 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3121 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003122
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003123 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003124 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3125 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003126 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003127 }
3128
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003129 if (HAS_PCH_IBX(dev_priv->dev)) {
3130 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003131 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003132 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003133
Daniel Vetter46edb022013-06-05 13:34:12 +02003134 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3135 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003136
3137 goto found;
3138 }
3139
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003140 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3141 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003142
3143 /* Only want to check enabled timings first */
3144 if (pll->refcount == 0)
3145 continue;
3146
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003147 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3148 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003149 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003150 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003151 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003152
3153 goto found;
3154 }
3155 }
3156
3157 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003158 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3159 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003160 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003161 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3162 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003163 goto found;
3164 }
3165 }
3166
3167 return NULL;
3168
3169found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003170 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003171 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3172 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003173
Daniel Vettercdbd2312013-06-05 13:34:03 +02003174 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003175 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3176 sizeof(pll->hw_state));
3177
Daniel Vetter46edb022013-06-05 13:34:12 +02003178 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003179 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003180 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003181
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003182 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003183 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003184 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003185
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003186 return pll;
3187}
3188
Daniel Vettera1520312013-05-03 11:49:50 +02003189static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003190{
3191 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003192 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003193 u32 temp;
3194
3195 temp = I915_READ(dslreg);
3196 udelay(500);
3197 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003198 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003199 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003200 }
3201}
3202
Jesse Barnesb074cec2013-04-25 12:55:02 -07003203static void ironlake_pfit_enable(struct intel_crtc *crtc)
3204{
3205 struct drm_device *dev = crtc->base.dev;
3206 struct drm_i915_private *dev_priv = dev->dev_private;
3207 int pipe = crtc->pipe;
3208
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003209 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003210 /* Force use of hard-coded filter coefficients
3211 * as some pre-programmed values are broken,
3212 * e.g. x201.
3213 */
3214 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3215 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3216 PF_PIPE_SEL_IVB(pipe));
3217 else
3218 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3219 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3220 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003221 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003222}
3223
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003224static void intel_enable_planes(struct drm_crtc *crtc)
3225{
3226 struct drm_device *dev = crtc->dev;
3227 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3228 struct intel_plane *intel_plane;
3229
3230 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3231 if (intel_plane->pipe == pipe)
3232 intel_plane_restore(&intel_plane->base);
3233}
3234
3235static void intel_disable_planes(struct drm_crtc *crtc)
3236{
3237 struct drm_device *dev = crtc->dev;
3238 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3239 struct intel_plane *intel_plane;
3240
3241 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3242 if (intel_plane->pipe == pipe)
3243 intel_plane_disable(&intel_plane->base);
3244}
3245
Jesse Barnesf67a5592011-01-05 10:31:48 -08003246static void ironlake_crtc_enable(struct drm_crtc *crtc)
3247{
3248 struct drm_device *dev = crtc->dev;
3249 struct drm_i915_private *dev_priv = dev->dev_private;
3250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003251 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003252 int pipe = intel_crtc->pipe;
3253 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003254
Daniel Vetter08a48462012-07-02 11:43:47 +02003255 WARN_ON(!crtc->enabled);
3256
Jesse Barnesf67a5592011-01-05 10:31:48 -08003257 if (intel_crtc->active)
3258 return;
3259
3260 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003261
3262 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3263 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3264
Jesse Barnesf67a5592011-01-05 10:31:48 -08003265 intel_update_watermarks(dev);
3266
Daniel Vetterf6736a12013-06-05 13:34:30 +02003267 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003268 if (encoder->pre_enable)
3269 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003270
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003271 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003272 /* Note: FDI PLL enabling _must_ be done before we enable the
3273 * cpu pipes, hence this is separate from all the other fdi/pch
3274 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003275 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003276 } else {
3277 assert_fdi_tx_disabled(dev_priv, pipe);
3278 assert_fdi_rx_disabled(dev_priv, pipe);
3279 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003280
Jesse Barnesb074cec2013-04-25 12:55:02 -07003281 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003282
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003283 /*
3284 * On ILK+ LUT must be loaded before the pipe is running but with
3285 * clocks enabled
3286 */
3287 intel_crtc_load_lut(crtc);
3288
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003289 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003290 intel_crtc->config.has_pch_encoder, false);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003291 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003292 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003293 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003294
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003295 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003296 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003297
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003298 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003299 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003300 mutex_unlock(&dev->struct_mutex);
3301
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003302 for_each_encoder_on_crtc(dev, crtc, encoder)
3303 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003304
3305 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003306 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003307
3308 /*
3309 * There seems to be a race in PCH platform hw (at least on some
3310 * outputs) where an enabled pipe still completes any pageflip right
3311 * away (as if the pipe is off) instead of waiting for vblank. As soon
3312 * as the first vblank happend, everything works as expected. Hence just
3313 * wait for one vblank before returning to avoid strange things
3314 * happening.
3315 */
3316 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003317}
3318
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003319/* IPS only exists on ULT machines and is tied to pipe A. */
3320static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3321{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003322 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003323}
3324
3325static void hsw_enable_ips(struct intel_crtc *crtc)
3326{
3327 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3328
3329 if (!crtc->config.ips_enabled)
3330 return;
3331
3332 /* We can only enable IPS after we enable a plane and wait for a vblank.
3333 * We guarantee that the plane is enabled by calling intel_enable_ips
3334 * only after intel_enable_plane. And intel_enable_plane already waits
3335 * for a vblank, so all we need to do here is to enable the IPS bit. */
3336 assert_plane_enabled(dev_priv, crtc->plane);
3337 I915_WRITE(IPS_CTL, IPS_ENABLE);
3338}
3339
3340static void hsw_disable_ips(struct intel_crtc *crtc)
3341{
3342 struct drm_device *dev = crtc->base.dev;
3343 struct drm_i915_private *dev_priv = dev->dev_private;
3344
3345 if (!crtc->config.ips_enabled)
3346 return;
3347
3348 assert_plane_enabled(dev_priv, crtc->plane);
3349 I915_WRITE(IPS_CTL, 0);
3350
3351 /* We need to wait for a vblank before we can disable the plane. */
3352 intel_wait_for_vblank(dev, crtc->pipe);
3353}
3354
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003355static void haswell_crtc_enable(struct drm_crtc *crtc)
3356{
3357 struct drm_device *dev = crtc->dev;
3358 struct drm_i915_private *dev_priv = dev->dev_private;
3359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3360 struct intel_encoder *encoder;
3361 int pipe = intel_crtc->pipe;
3362 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003363
3364 WARN_ON(!crtc->enabled);
3365
3366 if (intel_crtc->active)
3367 return;
3368
3369 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003370
3371 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3372 if (intel_crtc->config.has_pch_encoder)
3373 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3374
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003375 intel_update_watermarks(dev);
3376
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003377 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003378 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003379
3380 for_each_encoder_on_crtc(dev, crtc, encoder)
3381 if (encoder->pre_enable)
3382 encoder->pre_enable(encoder);
3383
Paulo Zanoni1f544382012-10-24 11:32:00 -02003384 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003385
Jesse Barnesb074cec2013-04-25 12:55:02 -07003386 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003387
3388 /*
3389 * On ILK+ LUT must be loaded before the pipe is running but with
3390 * clocks enabled
3391 */
3392 intel_crtc_load_lut(crtc);
3393
Paulo Zanoni1f544382012-10-24 11:32:00 -02003394 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003395 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003396
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003397 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003398 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003399 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003400 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003401 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003402
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003403 hsw_enable_ips(intel_crtc);
3404
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003405 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003406 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003407
3408 mutex_lock(&dev->struct_mutex);
3409 intel_update_fbc(dev);
3410 mutex_unlock(&dev->struct_mutex);
3411
Jani Nikula8807e552013-08-30 19:40:32 +03003412 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003413 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003414 intel_opregion_notify_encoder(encoder, true);
3415 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003416
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003417 /*
3418 * There seems to be a race in PCH platform hw (at least on some
3419 * outputs) where an enabled pipe still completes any pageflip right
3420 * away (as if the pipe is off) instead of waiting for vblank. As soon
3421 * as the first vblank happend, everything works as expected. Hence just
3422 * wait for one vblank before returning to avoid strange things
3423 * happening.
3424 */
3425 intel_wait_for_vblank(dev, intel_crtc->pipe);
3426}
3427
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003428static void ironlake_pfit_disable(struct intel_crtc *crtc)
3429{
3430 struct drm_device *dev = crtc->base.dev;
3431 struct drm_i915_private *dev_priv = dev->dev_private;
3432 int pipe = crtc->pipe;
3433
3434 /* To avoid upsetting the power well on haswell only disable the pfit if
3435 * it's in use. The hw state code will make sure we get this right. */
3436 if (crtc->config.pch_pfit.size) {
3437 I915_WRITE(PF_CTL(pipe), 0);
3438 I915_WRITE(PF_WIN_POS(pipe), 0);
3439 I915_WRITE(PF_WIN_SZ(pipe), 0);
3440 }
3441}
3442
Jesse Barnes6be4a602010-09-10 10:26:01 -07003443static void ironlake_crtc_disable(struct drm_crtc *crtc)
3444{
3445 struct drm_device *dev = crtc->dev;
3446 struct drm_i915_private *dev_priv = dev->dev_private;
3447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003448 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003449 int pipe = intel_crtc->pipe;
3450 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003452
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003453
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003454 if (!intel_crtc->active)
3455 return;
3456
Daniel Vetterea9d7582012-07-10 10:42:52 +02003457 for_each_encoder_on_crtc(dev, crtc, encoder)
3458 encoder->disable(encoder);
3459
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003460 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003461 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003462
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003463 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003464 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003466 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003467 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003468 intel_disable_plane(dev_priv, plane, pipe);
3469
Daniel Vetterd925c592013-06-05 13:34:04 +02003470 if (intel_crtc->config.has_pch_encoder)
3471 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3472
Jesse Barnesb24e7172011-01-04 15:09:30 -08003473 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003474
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003475 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003476
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003477 for_each_encoder_on_crtc(dev, crtc, encoder)
3478 if (encoder->post_disable)
3479 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003480
Daniel Vetterd925c592013-06-05 13:34:04 +02003481 if (intel_crtc->config.has_pch_encoder) {
3482 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003483
Daniel Vetterd925c592013-06-05 13:34:04 +02003484 ironlake_disable_pch_transcoder(dev_priv, pipe);
3485 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003486
Daniel Vetterd925c592013-06-05 13:34:04 +02003487 if (HAS_PCH_CPT(dev)) {
3488 /* disable TRANS_DP_CTL */
3489 reg = TRANS_DP_CTL(pipe);
3490 temp = I915_READ(reg);
3491 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3492 TRANS_DP_PORT_SEL_MASK);
3493 temp |= TRANS_DP_PORT_SEL_NONE;
3494 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003495
Daniel Vetterd925c592013-06-05 13:34:04 +02003496 /* disable DPLL_SEL */
3497 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003498 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003499 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003500 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003501
3502 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003503 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003504
3505 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003506 }
3507
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003508 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003509 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003510
3511 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003512 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003513 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003514}
3515
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003516static void haswell_crtc_disable(struct drm_crtc *crtc)
3517{
3518 struct drm_device *dev = crtc->dev;
3519 struct drm_i915_private *dev_priv = dev->dev_private;
3520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3521 struct intel_encoder *encoder;
3522 int pipe = intel_crtc->pipe;
3523 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003524 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003525
3526 if (!intel_crtc->active)
3527 return;
3528
Jani Nikula8807e552013-08-30 19:40:32 +03003529 for_each_encoder_on_crtc(dev, crtc, encoder) {
3530 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003531 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003532 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003533
3534 intel_crtc_wait_for_pending_flips(crtc);
3535 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003536
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003537 /* FBC must be disabled before disabling the plane on HSW. */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003538 if (dev_priv->fbc.plane == plane)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003539 intel_disable_fbc(dev);
3540
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003541 hsw_disable_ips(intel_crtc);
3542
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003543 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003544 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003545 intel_disable_plane(dev_priv, plane, pipe);
3546
Paulo Zanoni86642812013-04-12 17:57:57 -03003547 if (intel_crtc->config.has_pch_encoder)
3548 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003549 intel_disable_pipe(dev_priv, pipe);
3550
Paulo Zanoniad80a812012-10-24 16:06:19 -02003551 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003552
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003553 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003554
Paulo Zanoni1f544382012-10-24 11:32:00 -02003555 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003556
3557 for_each_encoder_on_crtc(dev, crtc, encoder)
3558 if (encoder->post_disable)
3559 encoder->post_disable(encoder);
3560
Daniel Vetter88adfff2013-03-28 10:42:01 +01003561 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003562 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003563 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003564 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003565 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003566
3567 intel_crtc->active = false;
3568 intel_update_watermarks(dev);
3569
3570 mutex_lock(&dev->struct_mutex);
3571 intel_update_fbc(dev);
3572 mutex_unlock(&dev->struct_mutex);
3573}
3574
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003575static void ironlake_crtc_off(struct drm_crtc *crtc)
3576{
3577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003578 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003579}
3580
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003581static void haswell_crtc_off(struct drm_crtc *crtc)
3582{
3583 intel_ddi_put_crtc_pll(crtc);
3584}
3585
Daniel Vetter02e792f2009-09-15 22:57:34 +02003586static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3587{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003588 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003589 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003590 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003591
Chris Wilson23f09ce2010-08-12 13:53:37 +01003592 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003593 dev_priv->mm.interruptible = false;
3594 (void) intel_overlay_switch_off(intel_crtc->overlay);
3595 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003596 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003597 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003598
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003599 /* Let userspace switch the overlay on again. In most cases userspace
3600 * has to recompute where to put it anyway.
3601 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003602}
3603
Egbert Eich61bc95c2013-03-04 09:24:38 -05003604/**
3605 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3606 * cursor plane briefly if not already running after enabling the display
3607 * plane.
3608 * This workaround avoids occasional blank screens when self refresh is
3609 * enabled.
3610 */
3611static void
3612g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3613{
3614 u32 cntl = I915_READ(CURCNTR(pipe));
3615
3616 if ((cntl & CURSOR_MODE) == 0) {
3617 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3618
3619 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3620 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3621 intel_wait_for_vblank(dev_priv->dev, pipe);
3622 I915_WRITE(CURCNTR(pipe), cntl);
3623 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3624 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3625 }
3626}
3627
Jesse Barnes2dd24552013-04-25 12:55:01 -07003628static void i9xx_pfit_enable(struct intel_crtc *crtc)
3629{
3630 struct drm_device *dev = crtc->base.dev;
3631 struct drm_i915_private *dev_priv = dev->dev_private;
3632 struct intel_crtc_config *pipe_config = &crtc->config;
3633
Daniel Vetter328d8e82013-05-08 10:36:31 +02003634 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003635 return;
3636
Daniel Vetterc0b03412013-05-28 12:05:54 +02003637 /*
3638 * The panel fitter should only be adjusted whilst the pipe is disabled,
3639 * according to register description and PRM.
3640 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003641 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3642 assert_pipe_disabled(dev_priv, crtc->pipe);
3643
Jesse Barnesb074cec2013-04-25 12:55:02 -07003644 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3645 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003646
3647 /* Border color in case we don't scale up to the full screen. Black by
3648 * default, change to something else for debugging. */
3649 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003650}
3651
Jesse Barnes89b667f2013-04-18 14:51:36 -07003652static void valleyview_crtc_enable(struct drm_crtc *crtc)
3653{
3654 struct drm_device *dev = crtc->dev;
3655 struct drm_i915_private *dev_priv = dev->dev_private;
3656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3657 struct intel_encoder *encoder;
3658 int pipe = intel_crtc->pipe;
3659 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003660 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003661
3662 WARN_ON(!crtc->enabled);
3663
3664 if (intel_crtc->active)
3665 return;
3666
3667 intel_crtc->active = true;
3668 intel_update_watermarks(dev);
3669
Jesse Barnes89b667f2013-04-18 14:51:36 -07003670 for_each_encoder_on_crtc(dev, crtc, encoder)
3671 if (encoder->pre_pll_enable)
3672 encoder->pre_pll_enable(encoder);
3673
Jani Nikula23538ef2013-08-27 15:12:22 +03003674 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3675
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003676 if (!is_dsi)
3677 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003678
3679 for_each_encoder_on_crtc(dev, crtc, encoder)
3680 if (encoder->pre_enable)
3681 encoder->pre_enable(encoder);
3682
Jesse Barnes2dd24552013-04-25 12:55:01 -07003683 i9xx_pfit_enable(intel_crtc);
3684
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003685 intel_crtc_load_lut(crtc);
3686
Jani Nikula23538ef2013-08-27 15:12:22 +03003687 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003688 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003689 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003690 intel_crtc_update_cursor(crtc, true);
3691
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003692 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003693
3694 for_each_encoder_on_crtc(dev, crtc, encoder)
3695 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003696}
3697
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003698static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003699{
3700 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003701 struct drm_i915_private *dev_priv = dev->dev_private;
3702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003703 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003704 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003705 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003706
Daniel Vetter08a48462012-07-02 11:43:47 +02003707 WARN_ON(!crtc->enabled);
3708
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003709 if (intel_crtc->active)
3710 return;
3711
3712 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003713 intel_update_watermarks(dev);
3714
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003715 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003716 if (encoder->pre_enable)
3717 encoder->pre_enable(encoder);
3718
Daniel Vetterf6736a12013-06-05 13:34:30 +02003719 i9xx_enable_pll(intel_crtc);
3720
Jesse Barnes2dd24552013-04-25 12:55:01 -07003721 i9xx_pfit_enable(intel_crtc);
3722
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003723 intel_crtc_load_lut(crtc);
3724
Jani Nikula23538ef2013-08-27 15:12:22 +03003725 intel_enable_pipe(dev_priv, pipe, false, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003726 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003727 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003728 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003729 if (IS_G4X(dev))
3730 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003731 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003732
3733 /* Give the overlay scaler a chance to enable if it's on this pipe */
3734 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003735
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003736 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003737
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003738 for_each_encoder_on_crtc(dev, crtc, encoder)
3739 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003740}
3741
Daniel Vetter87476d62013-04-11 16:29:06 +02003742static void i9xx_pfit_disable(struct intel_crtc *crtc)
3743{
3744 struct drm_device *dev = crtc->base.dev;
3745 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003746
3747 if (!crtc->config.gmch_pfit.control)
3748 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003749
3750 assert_pipe_disabled(dev_priv, crtc->pipe);
3751
Daniel Vetter328d8e82013-05-08 10:36:31 +02003752 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3753 I915_READ(PFIT_CONTROL));
3754 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003755}
3756
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003757static void i9xx_crtc_disable(struct drm_crtc *crtc)
3758{
3759 struct drm_device *dev = crtc->dev;
3760 struct drm_i915_private *dev_priv = dev->dev_private;
3761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003762 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003763 int pipe = intel_crtc->pipe;
3764 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003765
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003766 if (!intel_crtc->active)
3767 return;
3768
Daniel Vetterea9d7582012-07-10 10:42:52 +02003769 for_each_encoder_on_crtc(dev, crtc, encoder)
3770 encoder->disable(encoder);
3771
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003772 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003773 intel_crtc_wait_for_pending_flips(crtc);
3774 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003775
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003776 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003777 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003778
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003779 intel_crtc_dpms_overlay(intel_crtc, false);
3780 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003781 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003782 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003783
Jesse Barnesb24e7172011-01-04 15:09:30 -08003784 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003785
Daniel Vetter87476d62013-04-11 16:29:06 +02003786 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003787
Jesse Barnes89b667f2013-04-18 14:51:36 -07003788 for_each_encoder_on_crtc(dev, crtc, encoder)
3789 if (encoder->post_disable)
3790 encoder->post_disable(encoder);
3791
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003792 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3793 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003794
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003795 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003796 intel_update_fbc(dev);
3797 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003798}
3799
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003800static void i9xx_crtc_off(struct drm_crtc *crtc)
3801{
3802}
3803
Daniel Vetter976f8a22012-07-08 22:34:21 +02003804static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3805 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003806{
3807 struct drm_device *dev = crtc->dev;
3808 struct drm_i915_master_private *master_priv;
3809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3810 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003811
3812 if (!dev->primary->master)
3813 return;
3814
3815 master_priv = dev->primary->master->driver_priv;
3816 if (!master_priv->sarea_priv)
3817 return;
3818
Jesse Barnes79e53942008-11-07 14:24:08 -08003819 switch (pipe) {
3820 case 0:
3821 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3822 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3823 break;
3824 case 1:
3825 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3826 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3827 break;
3828 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003829 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003830 break;
3831 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003832}
3833
Daniel Vetter976f8a22012-07-08 22:34:21 +02003834/**
3835 * Sets the power management mode of the pipe and plane.
3836 */
3837void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003838{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003839 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003841 struct intel_encoder *intel_encoder;
3842 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003843
Daniel Vetter976f8a22012-07-08 22:34:21 +02003844 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3845 enable |= intel_encoder->connectors_active;
3846
3847 if (enable)
3848 dev_priv->display.crtc_enable(crtc);
3849 else
3850 dev_priv->display.crtc_disable(crtc);
3851
3852 intel_crtc_update_sarea(crtc, enable);
3853}
3854
Daniel Vetter976f8a22012-07-08 22:34:21 +02003855static void intel_crtc_disable(struct drm_crtc *crtc)
3856{
3857 struct drm_device *dev = crtc->dev;
3858 struct drm_connector *connector;
3859 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003861
3862 /* crtc should still be enabled when we disable it. */
3863 WARN_ON(!crtc->enabled);
3864
3865 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003866 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003867 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003868 dev_priv->display.off(crtc);
3869
Chris Wilson931872f2012-01-16 23:01:13 +00003870 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3871 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003872
3873 if (crtc->fb) {
3874 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003875 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003876 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003877 crtc->fb = NULL;
3878 }
3879
3880 /* Update computed state. */
3881 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3882 if (!connector->encoder || !connector->encoder->crtc)
3883 continue;
3884
3885 if (connector->encoder->crtc != crtc)
3886 continue;
3887
3888 connector->dpms = DRM_MODE_DPMS_OFF;
3889 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003890 }
3891}
3892
Chris Wilsonea5b2132010-08-04 13:50:23 +01003893void intel_encoder_destroy(struct drm_encoder *encoder)
3894{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003895 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003896
Chris Wilsonea5b2132010-08-04 13:50:23 +01003897 drm_encoder_cleanup(encoder);
3898 kfree(intel_encoder);
3899}
3900
Damien Lespiau92373292013-08-08 22:28:57 +01003901/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003902 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3903 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01003904static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003905{
3906 if (mode == DRM_MODE_DPMS_ON) {
3907 encoder->connectors_active = true;
3908
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003909 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003910 } else {
3911 encoder->connectors_active = false;
3912
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003913 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003914 }
3915}
3916
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003917/* Cross check the actual hw state with our own modeset state tracking (and it's
3918 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003919static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003920{
3921 if (connector->get_hw_state(connector)) {
3922 struct intel_encoder *encoder = connector->encoder;
3923 struct drm_crtc *crtc;
3924 bool encoder_enabled;
3925 enum pipe pipe;
3926
3927 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3928 connector->base.base.id,
3929 drm_get_connector_name(&connector->base));
3930
3931 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3932 "wrong connector dpms state\n");
3933 WARN(connector->base.encoder != &encoder->base,
3934 "active connector not linked to encoder\n");
3935 WARN(!encoder->connectors_active,
3936 "encoder->connectors_active not set\n");
3937
3938 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3939 WARN(!encoder_enabled, "encoder not enabled\n");
3940 if (WARN_ON(!encoder->base.crtc))
3941 return;
3942
3943 crtc = encoder->base.crtc;
3944
3945 WARN(!crtc->enabled, "crtc not enabled\n");
3946 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3947 WARN(pipe != to_intel_crtc(crtc)->pipe,
3948 "encoder active on the wrong pipe\n");
3949 }
3950}
3951
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003952/* Even simpler default implementation, if there's really no special case to
3953 * consider. */
3954void intel_connector_dpms(struct drm_connector *connector, int mode)
3955{
3956 struct intel_encoder *encoder = intel_attached_encoder(connector);
3957
3958 /* All the simple cases only support two dpms states. */
3959 if (mode != DRM_MODE_DPMS_ON)
3960 mode = DRM_MODE_DPMS_OFF;
3961
3962 if (mode == connector->dpms)
3963 return;
3964
3965 connector->dpms = mode;
3966
3967 /* Only need to change hw state when actually enabled */
3968 if (encoder->base.crtc)
3969 intel_encoder_dpms(encoder, mode);
3970 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003971 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003972
Daniel Vetterb9805142012-08-31 17:37:33 +02003973 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003974}
3975
Daniel Vetterf0947c32012-07-02 13:10:34 +02003976/* Simple connector->get_hw_state implementation for encoders that support only
3977 * one connector and no cloning and hence the encoder state determines the state
3978 * of the connector. */
3979bool intel_connector_get_hw_state(struct intel_connector *connector)
3980{
Daniel Vetter24929352012-07-02 20:28:59 +02003981 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003982 struct intel_encoder *encoder = connector->encoder;
3983
3984 return encoder->get_hw_state(encoder, &pipe);
3985}
3986
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003987static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3988 struct intel_crtc_config *pipe_config)
3989{
3990 struct drm_i915_private *dev_priv = dev->dev_private;
3991 struct intel_crtc *pipe_B_crtc =
3992 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3993
3994 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3995 pipe_name(pipe), pipe_config->fdi_lanes);
3996 if (pipe_config->fdi_lanes > 4) {
3997 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3998 pipe_name(pipe), pipe_config->fdi_lanes);
3999 return false;
4000 }
4001
4002 if (IS_HASWELL(dev)) {
4003 if (pipe_config->fdi_lanes > 2) {
4004 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4005 pipe_config->fdi_lanes);
4006 return false;
4007 } else {
4008 return true;
4009 }
4010 }
4011
4012 if (INTEL_INFO(dev)->num_pipes == 2)
4013 return true;
4014
4015 /* Ivybridge 3 pipe is really complicated */
4016 switch (pipe) {
4017 case PIPE_A:
4018 return true;
4019 case PIPE_B:
4020 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4021 pipe_config->fdi_lanes > 2) {
4022 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4023 pipe_name(pipe), pipe_config->fdi_lanes);
4024 return false;
4025 }
4026 return true;
4027 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004028 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004029 pipe_B_crtc->config.fdi_lanes <= 2) {
4030 if (pipe_config->fdi_lanes > 2) {
4031 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4032 pipe_name(pipe), pipe_config->fdi_lanes);
4033 return false;
4034 }
4035 } else {
4036 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4037 return false;
4038 }
4039 return true;
4040 default:
4041 BUG();
4042 }
4043}
4044
Daniel Vettere29c22c2013-02-21 00:00:16 +01004045#define RETRY 1
4046static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4047 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004048{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004049 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004050 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004051 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004052 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004053
Daniel Vettere29c22c2013-02-21 00:00:16 +01004054retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004055 /* FDI is a binary signal running at ~2.7GHz, encoding
4056 * each output octet as 10 bits. The actual frequency
4057 * is stored as a divider into a 100MHz clock, and the
4058 * mode pixel clock is stored in units of 1KHz.
4059 * Hence the bw of each lane in terms of the mode signal
4060 * is:
4061 */
4062 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4063
Daniel Vetterff9a6752013-06-01 17:16:21 +02004064 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004065 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004066
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004067 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004068 pipe_config->pipe_bpp);
4069
4070 pipe_config->fdi_lanes = lane;
4071
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004072 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004073 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004074
Daniel Vettere29c22c2013-02-21 00:00:16 +01004075 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4076 intel_crtc->pipe, pipe_config);
4077 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4078 pipe_config->pipe_bpp -= 2*3;
4079 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4080 pipe_config->pipe_bpp);
4081 needs_recompute = true;
4082 pipe_config->bw_constrained = true;
4083
4084 goto retry;
4085 }
4086
4087 if (needs_recompute)
4088 return RETRY;
4089
4090 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004091}
4092
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004093static void hsw_compute_ips_config(struct intel_crtc *crtc,
4094 struct intel_crtc_config *pipe_config)
4095{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004096 pipe_config->ips_enabled = i915_enable_ips &&
4097 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004098 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004099}
4100
Daniel Vettera43f6e02013-06-07 23:10:32 +02004101static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004102 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004103{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004104 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004105 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004106
Damien Lespiau8693a822013-05-03 18:48:11 +01004107 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4108 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004109 */
4110 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4111 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004112 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004113
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004114 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004115 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004116 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004117 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4118 * for lvds. */
4119 pipe_config->pipe_bpp = 8*3;
4120 }
4121
Damien Lespiauf5adf942013-06-24 18:29:34 +01004122 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004123 hsw_compute_ips_config(crtc, pipe_config);
4124
4125 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4126 * clock survives for now. */
4127 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4128 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004129
Daniel Vetter877d48d2013-04-19 11:24:43 +02004130 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004131 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004132
Daniel Vettere29c22c2013-02-21 00:00:16 +01004133 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004134}
4135
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004136static int valleyview_get_display_clock_speed(struct drm_device *dev)
4137{
4138 return 400000; /* FIXME */
4139}
4140
Jesse Barnese70236a2009-09-21 10:42:27 -07004141static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004142{
Jesse Barnese70236a2009-09-21 10:42:27 -07004143 return 400000;
4144}
Jesse Barnes79e53942008-11-07 14:24:08 -08004145
Jesse Barnese70236a2009-09-21 10:42:27 -07004146static int i915_get_display_clock_speed(struct drm_device *dev)
4147{
4148 return 333000;
4149}
Jesse Barnes79e53942008-11-07 14:24:08 -08004150
Jesse Barnese70236a2009-09-21 10:42:27 -07004151static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4152{
4153 return 200000;
4154}
Jesse Barnes79e53942008-11-07 14:24:08 -08004155
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004156static int pnv_get_display_clock_speed(struct drm_device *dev)
4157{
4158 u16 gcfgc = 0;
4159
4160 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4161
4162 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4163 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4164 return 267000;
4165 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4166 return 333000;
4167 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4168 return 444000;
4169 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4170 return 200000;
4171 default:
4172 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4173 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4174 return 133000;
4175 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4176 return 167000;
4177 }
4178}
4179
Jesse Barnese70236a2009-09-21 10:42:27 -07004180static int i915gm_get_display_clock_speed(struct drm_device *dev)
4181{
4182 u16 gcfgc = 0;
4183
4184 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4185
4186 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004187 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004188 else {
4189 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4190 case GC_DISPLAY_CLOCK_333_MHZ:
4191 return 333000;
4192 default:
4193 case GC_DISPLAY_CLOCK_190_200_MHZ:
4194 return 190000;
4195 }
4196 }
4197}
Jesse Barnes79e53942008-11-07 14:24:08 -08004198
Jesse Barnese70236a2009-09-21 10:42:27 -07004199static int i865_get_display_clock_speed(struct drm_device *dev)
4200{
4201 return 266000;
4202}
4203
4204static int i855_get_display_clock_speed(struct drm_device *dev)
4205{
4206 u16 hpllcc = 0;
4207 /* Assume that the hardware is in the high speed state. This
4208 * should be the default.
4209 */
4210 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4211 case GC_CLOCK_133_200:
4212 case GC_CLOCK_100_200:
4213 return 200000;
4214 case GC_CLOCK_166_250:
4215 return 250000;
4216 case GC_CLOCK_100_133:
4217 return 133000;
4218 }
4219
4220 /* Shouldn't happen */
4221 return 0;
4222}
4223
4224static int i830_get_display_clock_speed(struct drm_device *dev)
4225{
4226 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004227}
4228
Zhenyu Wang2c072452009-06-05 15:38:42 +08004229static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004230intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004231{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004232 while (*num > DATA_LINK_M_N_MASK ||
4233 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004234 *num >>= 1;
4235 *den >>= 1;
4236 }
4237}
4238
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004239static void compute_m_n(unsigned int m, unsigned int n,
4240 uint32_t *ret_m, uint32_t *ret_n)
4241{
4242 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4243 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4244 intel_reduce_m_n_ratio(ret_m, ret_n);
4245}
4246
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004247void
4248intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4249 int pixel_clock, int link_clock,
4250 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004251{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004252 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004253
4254 compute_m_n(bits_per_pixel * pixel_clock,
4255 link_clock * nlanes * 8,
4256 &m_n->gmch_m, &m_n->gmch_n);
4257
4258 compute_m_n(pixel_clock, link_clock,
4259 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004260}
4261
Chris Wilsona7615032011-01-12 17:04:08 +00004262static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4263{
Keith Packard72bbe582011-09-26 16:09:45 -07004264 if (i915_panel_use_ssc >= 0)
4265 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004266 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004267 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004268}
4269
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004270static int vlv_get_refclk(struct drm_crtc *crtc)
4271{
4272 struct drm_device *dev = crtc->dev;
4273 struct drm_i915_private *dev_priv = dev->dev_private;
4274 int refclk = 27000; /* for DP & HDMI */
4275
4276 return 100000; /* only one validated so far */
4277
4278 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4279 refclk = 96000;
4280 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4281 if (intel_panel_use_ssc(dev_priv))
4282 refclk = 100000;
4283 else
4284 refclk = 96000;
4285 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4286 refclk = 100000;
4287 }
4288
4289 return refclk;
4290}
4291
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004292static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4293{
4294 struct drm_device *dev = crtc->dev;
4295 struct drm_i915_private *dev_priv = dev->dev_private;
4296 int refclk;
4297
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004298 if (IS_VALLEYVIEW(dev)) {
4299 refclk = vlv_get_refclk(crtc);
4300 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004301 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004302 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004303 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4304 refclk / 1000);
4305 } else if (!IS_GEN2(dev)) {
4306 refclk = 96000;
4307 } else {
4308 refclk = 48000;
4309 }
4310
4311 return refclk;
4312}
4313
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004314static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004315{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004316 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004317}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004318
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004319static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4320{
4321 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004322}
4323
Daniel Vetterf47709a2013-03-28 10:42:02 +01004324static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004325 intel_clock_t *reduced_clock)
4326{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004327 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004328 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004329 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004330 u32 fp, fp2 = 0;
4331
4332 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004333 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004334 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004335 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004336 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004337 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004338 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004339 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004340 }
4341
4342 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004343 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004344
Daniel Vetterf47709a2013-03-28 10:42:02 +01004345 crtc->lowfreq_avail = false;
4346 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004347 reduced_clock && i915_powersave) {
4348 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004349 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004350 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004351 } else {
4352 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004353 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004354 }
4355}
4356
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004357static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4358 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004359{
4360 u32 reg_val;
4361
4362 /*
4363 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4364 * and set it to a reasonable value instead.
4365 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004366 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004367 reg_val &= 0xffffff00;
4368 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004369 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004370
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004371 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004372 reg_val &= 0x8cffffff;
4373 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004374 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004375
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004376 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004377 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004378 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004379
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004380 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004381 reg_val &= 0x00ffffff;
4382 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004383 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004384}
4385
Daniel Vetterb5518422013-05-03 11:49:48 +02004386static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4387 struct intel_link_m_n *m_n)
4388{
4389 struct drm_device *dev = crtc->base.dev;
4390 struct drm_i915_private *dev_priv = dev->dev_private;
4391 int pipe = crtc->pipe;
4392
Daniel Vettere3b95f12013-05-03 11:49:49 +02004393 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4394 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4395 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4396 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004397}
4398
4399static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4400 struct intel_link_m_n *m_n)
4401{
4402 struct drm_device *dev = crtc->base.dev;
4403 struct drm_i915_private *dev_priv = dev->dev_private;
4404 int pipe = crtc->pipe;
4405 enum transcoder transcoder = crtc->config.cpu_transcoder;
4406
4407 if (INTEL_INFO(dev)->gen >= 5) {
4408 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4409 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4410 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4411 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4412 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004413 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4414 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4415 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4416 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004417 }
4418}
4419
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004420static void intel_dp_set_m_n(struct intel_crtc *crtc)
4421{
4422 if (crtc->config.has_pch_encoder)
4423 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4424 else
4425 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4426}
4427
Daniel Vetterf47709a2013-03-28 10:42:02 +01004428static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004429{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004430 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004431 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004432 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004433 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004434 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004435 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004436
Daniel Vetter09153002012-12-12 14:06:44 +01004437 mutex_lock(&dev_priv->dpio_lock);
4438
Daniel Vetterf47709a2013-03-28 10:42:02 +01004439 bestn = crtc->config.dpll.n;
4440 bestm1 = crtc->config.dpll.m1;
4441 bestm2 = crtc->config.dpll.m2;
4442 bestp1 = crtc->config.dpll.p1;
4443 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004444
Jesse Barnes89b667f2013-04-18 14:51:36 -07004445 /* See eDP HDMI DPIO driver vbios notes doc */
4446
4447 /* PLL B needs special handling */
4448 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004449 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004450
4451 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004452 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004453
4454 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004455 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004456 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004457 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004458
4459 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004460 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004461
4462 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004463 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4464 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4465 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004466 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004467
4468 /*
4469 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4470 * but we don't support that).
4471 * Note: don't use the DAC post divider as it seems unstable.
4472 */
4473 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004474 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004475
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004476 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004477 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004478
Jesse Barnes89b667f2013-04-18 14:51:36 -07004479 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004480 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004481 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004482 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004483 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03004484 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004485 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004486 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004487 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004488
Jesse Barnes89b667f2013-04-18 14:51:36 -07004489 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4490 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4491 /* Use SSC source */
4492 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004493 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004494 0x0df40000);
4495 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004496 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004497 0x0df70000);
4498 } else { /* HDMI or VGA */
4499 /* Use bend source */
4500 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004501 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004502 0x0df70000);
4503 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004504 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004505 0x0df40000);
4506 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004507
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004508 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004509 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4510 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4511 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4512 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004513 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004514
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004515 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004516
Jesse Barnes89b667f2013-04-18 14:51:36 -07004517 /* Enable DPIO clock input */
4518 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4519 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4520 if (pipe)
4521 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004522
4523 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004524 crtc->config.dpll_hw_state.dpll = dpll;
4525
Daniel Vetteref1b4602013-06-01 17:17:04 +02004526 dpll_md = (crtc->config.pixel_multiplier - 1)
4527 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004528 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4529
Daniel Vetterf47709a2013-03-28 10:42:02 +01004530 if (crtc->config.has_dp_encoder)
4531 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304532
Daniel Vetter09153002012-12-12 14:06:44 +01004533 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004534}
4535
Daniel Vetterf47709a2013-03-28 10:42:02 +01004536static void i9xx_update_pll(struct intel_crtc *crtc,
4537 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004538 int num_connectors)
4539{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004540 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004541 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004542 u32 dpll;
4543 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004544 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004545
Daniel Vetterf47709a2013-03-28 10:42:02 +01004546 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304547
Daniel Vetterf47709a2013-03-28 10:42:02 +01004548 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4549 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004550
4551 dpll = DPLL_VGA_MODE_DIS;
4552
Daniel Vetterf47709a2013-03-28 10:42:02 +01004553 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004554 dpll |= DPLLB_MODE_LVDS;
4555 else
4556 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004557
Daniel Vetteref1b4602013-06-01 17:17:04 +02004558 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004559 dpll |= (crtc->config.pixel_multiplier - 1)
4560 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004561 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004562
4563 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004564 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004565
Daniel Vetterf47709a2013-03-28 10:42:02 +01004566 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004567 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004568
4569 /* compute bitmask from p1 value */
4570 if (IS_PINEVIEW(dev))
4571 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4572 else {
4573 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4574 if (IS_G4X(dev) && reduced_clock)
4575 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4576 }
4577 switch (clock->p2) {
4578 case 5:
4579 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4580 break;
4581 case 7:
4582 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4583 break;
4584 case 10:
4585 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4586 break;
4587 case 14:
4588 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4589 break;
4590 }
4591 if (INTEL_INFO(dev)->gen >= 4)
4592 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4593
Daniel Vetter09ede542013-04-30 14:01:45 +02004594 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004595 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004596 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004597 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4598 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4599 else
4600 dpll |= PLL_REF_INPUT_DREFCLK;
4601
4602 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004603 crtc->config.dpll_hw_state.dpll = dpll;
4604
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004605 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004606 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4607 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004608 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004609 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004610
4611 if (crtc->config.has_dp_encoder)
4612 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004613}
4614
Daniel Vetterf47709a2013-03-28 10:42:02 +01004615static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004616 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004617 int num_connectors)
4618{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004619 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004620 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004621 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004622 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004623
Daniel Vetterf47709a2013-03-28 10:42:02 +01004624 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304625
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004626 dpll = DPLL_VGA_MODE_DIS;
4627
Daniel Vetterf47709a2013-03-28 10:42:02 +01004628 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004629 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4630 } else {
4631 if (clock->p1 == 2)
4632 dpll |= PLL_P1_DIVIDE_BY_TWO;
4633 else
4634 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4635 if (clock->p2 == 4)
4636 dpll |= PLL_P2_DIVIDE_BY_4;
4637 }
4638
Daniel Vetter4a33e482013-07-06 12:52:05 +02004639 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4640 dpll |= DPLL_DVO_2X_MODE;
4641
Daniel Vetterf47709a2013-03-28 10:42:02 +01004642 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004643 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4644 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4645 else
4646 dpll |= PLL_REF_INPUT_DREFCLK;
4647
4648 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004649 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004650}
4651
Daniel Vetter8a654f32013-06-01 17:16:22 +02004652static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004653{
4654 struct drm_device *dev = intel_crtc->base.dev;
4655 struct drm_i915_private *dev_priv = dev->dev_private;
4656 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004657 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004658 struct drm_display_mode *adjusted_mode =
4659 &intel_crtc->config.adjusted_mode;
4660 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004661 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4662
4663 /* We need to be careful not to changed the adjusted mode, for otherwise
4664 * the hw state checker will get angry at the mismatch. */
4665 crtc_vtotal = adjusted_mode->crtc_vtotal;
4666 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004667
4668 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4669 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004670 crtc_vtotal -= 1;
4671 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004672 vsyncshift = adjusted_mode->crtc_hsync_start
4673 - adjusted_mode->crtc_htotal / 2;
4674 } else {
4675 vsyncshift = 0;
4676 }
4677
4678 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004679 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004680
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004681 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004682 (adjusted_mode->crtc_hdisplay - 1) |
4683 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004684 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004685 (adjusted_mode->crtc_hblank_start - 1) |
4686 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004687 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004688 (adjusted_mode->crtc_hsync_start - 1) |
4689 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4690
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004691 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004692 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004693 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004694 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004695 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004696 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004697 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004698 (adjusted_mode->crtc_vsync_start - 1) |
4699 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4700
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004701 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4702 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4703 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4704 * bits. */
4705 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4706 (pipe == PIPE_B || pipe == PIPE_C))
4707 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4708
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004709 /* pipesrc controls the size that is scaled from, which should
4710 * always be the user's requested size.
4711 */
4712 I915_WRITE(PIPESRC(pipe),
4713 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4714}
4715
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004716static void intel_get_pipe_timings(struct intel_crtc *crtc,
4717 struct intel_crtc_config *pipe_config)
4718{
4719 struct drm_device *dev = crtc->base.dev;
4720 struct drm_i915_private *dev_priv = dev->dev_private;
4721 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4722 uint32_t tmp;
4723
4724 tmp = I915_READ(HTOTAL(cpu_transcoder));
4725 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4726 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4727 tmp = I915_READ(HBLANK(cpu_transcoder));
4728 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4729 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4730 tmp = I915_READ(HSYNC(cpu_transcoder));
4731 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4732 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4733
4734 tmp = I915_READ(VTOTAL(cpu_transcoder));
4735 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4736 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4737 tmp = I915_READ(VBLANK(cpu_transcoder));
4738 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4739 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4740 tmp = I915_READ(VSYNC(cpu_transcoder));
4741 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4742 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4743
4744 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4745 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4746 pipe_config->adjusted_mode.crtc_vtotal += 1;
4747 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4748 }
4749
4750 tmp = I915_READ(PIPESRC(crtc->pipe));
4751 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4752 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4753}
4754
Jesse Barnesbabea612013-06-26 18:57:38 +03004755static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4756 struct intel_crtc_config *pipe_config)
4757{
4758 struct drm_crtc *crtc = &intel_crtc->base;
4759
4760 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4761 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4762 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4763 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4764
4765 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4766 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4767 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4768 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4769
4770 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4771
4772 crtc->mode.clock = pipe_config->adjusted_mode.clock;
4773 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4774}
4775
Daniel Vetter84b046f2013-02-19 18:48:54 +01004776static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4777{
4778 struct drm_device *dev = intel_crtc->base.dev;
4779 struct drm_i915_private *dev_priv = dev->dev_private;
4780 uint32_t pipeconf;
4781
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004782 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004783
4784 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4785 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4786 * core speed.
4787 *
4788 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4789 * pipe == 0 check?
4790 */
4791 if (intel_crtc->config.requested_mode.clock >
4792 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4793 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004794 }
4795
Daniel Vetterff9ce462013-04-24 14:57:17 +02004796 /* only g4x and later have fancy bpc/dither controls */
4797 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004798 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4799 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4800 pipeconf |= PIPECONF_DITHER_EN |
4801 PIPECONF_DITHER_TYPE_SP;
4802
4803 switch (intel_crtc->config.pipe_bpp) {
4804 case 18:
4805 pipeconf |= PIPECONF_6BPC;
4806 break;
4807 case 24:
4808 pipeconf |= PIPECONF_8BPC;
4809 break;
4810 case 30:
4811 pipeconf |= PIPECONF_10BPC;
4812 break;
4813 default:
4814 /* Case prevented by intel_choose_pipe_bpp_dither. */
4815 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004816 }
4817 }
4818
4819 if (HAS_PIPE_CXSR(dev)) {
4820 if (intel_crtc->lowfreq_avail) {
4821 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4822 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4823 } else {
4824 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004825 }
4826 }
4827
Daniel Vetter84b046f2013-02-19 18:48:54 +01004828 if (!IS_GEN2(dev) &&
4829 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4830 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4831 else
4832 pipeconf |= PIPECONF_PROGRESSIVE;
4833
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004834 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4835 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004836
Daniel Vetter84b046f2013-02-19 18:48:54 +01004837 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4838 POSTING_READ(PIPECONF(intel_crtc->pipe));
4839}
4840
Eric Anholtf564048e2011-03-30 13:01:02 -07004841static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004842 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004843 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004844{
4845 struct drm_device *dev = crtc->dev;
4846 struct drm_i915_private *dev_priv = dev->dev_private;
4847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004848 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004849 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004850 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004851 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004852 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004853 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004854 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004855 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004856 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004857 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004858 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004859
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004860 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004861 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004862 case INTEL_OUTPUT_LVDS:
4863 is_lvds = true;
4864 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004865 case INTEL_OUTPUT_DSI:
4866 is_dsi = true;
4867 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004868 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004869
Eric Anholtc751ce42010-03-25 11:48:48 -07004870 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004871 }
4872
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004873 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004874
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08004875 if (!is_dsi && !intel_crtc->config.clock_set) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004876 /*
4877 * Returns a set of divisors for the desired target clock with
4878 * the given refclk, or FALSE. The returned values represent
4879 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
4880 * 2) / p1 / p2.
4881 */
4882 limit = intel_limit(crtc, refclk);
4883 ok = dev_priv->display.find_dpll(limit, crtc,
4884 intel_crtc->config.port_clock,
4885 refclk, NULL, &clock);
4886 if (!ok && !intel_crtc->config.clock_set) {
4887 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4888 return -EINVAL;
4889 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004890 }
4891
4892 /* Ensure that the cursor is valid for the new mode before changing... */
4893 intel_crtc_update_cursor(crtc, true);
4894
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004895 if (!is_dsi && is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004896 /*
4897 * Ensure we match the reduced clock's P to the target clock.
4898 * If the clocks don't match, we can't switch the display clock
4899 * by using the FP0/FP1. In such case we will disable the LVDS
4900 * downclock feature.
4901 */
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08004902 limit = intel_limit(crtc, refclk);
Daniel Vetteree9300b2013-06-03 22:40:22 +02004903 has_reduced_clock =
4904 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004905 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004906 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004907 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004908 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004909 /* Compat-code for transition, will disappear. */
4910 if (!intel_crtc->config.clock_set) {
4911 intel_crtc->config.dpll.n = clock.n;
4912 intel_crtc->config.dpll.m1 = clock.m1;
4913 intel_crtc->config.dpll.m2 = clock.m2;
4914 intel_crtc->config.dpll.p1 = clock.p1;
4915 intel_crtc->config.dpll.p2 = clock.p2;
4916 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004917
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004918 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02004919 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304920 has_reduced_clock ? &reduced_clock : NULL,
4921 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004922 } else if (IS_VALLEYVIEW(dev)) {
4923 if (!is_dsi)
4924 vlv_update_pll(intel_crtc);
4925 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01004926 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004927 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004928 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004929 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004930
Eric Anholtf564048e2011-03-30 13:01:02 -07004931 /* Set up the display plane register */
4932 dspcntr = DISPPLANE_GAMMA_ENABLE;
4933
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004934 if (!IS_VALLEYVIEW(dev)) {
4935 if (pipe == 0)
4936 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4937 else
4938 dspcntr |= DISPPLANE_SEL_PIPE_B;
4939 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004940
Daniel Vetter8a654f32013-06-01 17:16:22 +02004941 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004942
4943 /* pipesrc and dspsize control the size that is scaled from,
4944 * which should always be the user's requested size.
4945 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004946 I915_WRITE(DSPSIZE(plane),
4947 ((mode->vdisplay - 1) << 16) |
4948 (mode->hdisplay - 1));
4949 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004950
Daniel Vetter84b046f2013-02-19 18:48:54 +01004951 i9xx_set_pipeconf(intel_crtc);
4952
Eric Anholtf564048e2011-03-30 13:01:02 -07004953 I915_WRITE(DSPCNTR(plane), dspcntr);
4954 POSTING_READ(DSPCNTR(plane));
4955
Daniel Vetter94352cf2012-07-05 22:51:56 +02004956 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004957
4958 intel_update_watermarks(dev);
4959
Eric Anholtf564048e2011-03-30 13:01:02 -07004960 return ret;
4961}
4962
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004963static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4964 struct intel_crtc_config *pipe_config)
4965{
4966 struct drm_device *dev = crtc->base.dev;
4967 struct drm_i915_private *dev_priv = dev->dev_private;
4968 uint32_t tmp;
4969
4970 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02004971 if (!(tmp & PFIT_ENABLE))
4972 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004973
Daniel Vetter06922822013-07-11 13:35:40 +02004974 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004975 if (INTEL_INFO(dev)->gen < 4) {
4976 if (crtc->pipe != PIPE_B)
4977 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004978 } else {
4979 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4980 return;
4981 }
4982
Daniel Vetter06922822013-07-11 13:35:40 +02004983 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004984 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4985 if (INTEL_INFO(dev)->gen < 5)
4986 pipe_config->gmch_pfit.lvds_border_bits =
4987 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4988}
4989
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004990static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4991 struct intel_crtc_config *pipe_config)
4992{
4993 struct drm_device *dev = crtc->base.dev;
4994 struct drm_i915_private *dev_priv = dev->dev_private;
4995 uint32_t tmp;
4996
Daniel Vettere143a212013-07-04 12:01:15 +02004997 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02004998 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02004999
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005000 tmp = I915_READ(PIPECONF(crtc->pipe));
5001 if (!(tmp & PIPECONF_ENABLE))
5002 return false;
5003
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005004 intel_get_pipe_timings(crtc, pipe_config);
5005
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005006 i9xx_get_pfit_config(crtc, pipe_config);
5007
Daniel Vetter6c49f242013-06-06 12:45:25 +02005008 if (INTEL_INFO(dev)->gen >= 4) {
5009 tmp = I915_READ(DPLL_MD(crtc->pipe));
5010 pipe_config->pixel_multiplier =
5011 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5012 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005013 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005014 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5015 tmp = I915_READ(DPLL(crtc->pipe));
5016 pipe_config->pixel_multiplier =
5017 ((tmp & SDVO_MULTIPLIER_MASK)
5018 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5019 } else {
5020 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5021 * port and will be fixed up in the encoder->get_config
5022 * function. */
5023 pipe_config->pixel_multiplier = 1;
5024 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005025 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5026 if (!IS_VALLEYVIEW(dev)) {
5027 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5028 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005029 } else {
5030 /* Mask out read-only status bits. */
5031 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5032 DPLL_PORTC_READY_MASK |
5033 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005034 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005035
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005036 return true;
5037}
5038
Paulo Zanonidde86e22012-12-01 12:04:25 -02005039static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005040{
5041 struct drm_i915_private *dev_priv = dev->dev_private;
5042 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005043 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005044 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005045 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005046 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005047 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005048 bool has_ck505 = false;
5049 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005050
5051 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005052 list_for_each_entry(encoder, &mode_config->encoder_list,
5053 base.head) {
5054 switch (encoder->type) {
5055 case INTEL_OUTPUT_LVDS:
5056 has_panel = true;
5057 has_lvds = true;
5058 break;
5059 case INTEL_OUTPUT_EDP:
5060 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005061 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005062 has_cpu_edp = true;
5063 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005064 }
5065 }
5066
Keith Packard99eb6a02011-09-26 14:29:12 -07005067 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005068 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005069 can_ssc = has_ck505;
5070 } else {
5071 has_ck505 = false;
5072 can_ssc = true;
5073 }
5074
Imre Deak2de69052013-05-08 13:14:04 +03005075 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5076 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005077
5078 /* Ironlake: try to setup display ref clock before DPLL
5079 * enabling. This is only under driver's control after
5080 * PCH B stepping, previous chipset stepping should be
5081 * ignoring this setting.
5082 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005083 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005084
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005085 /* As we must carefully and slowly disable/enable each source in turn,
5086 * compute the final state we want first and check if we need to
5087 * make any changes at all.
5088 */
5089 final = val;
5090 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005091 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005092 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005093 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005094 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5095
5096 final &= ~DREF_SSC_SOURCE_MASK;
5097 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5098 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005099
Keith Packard199e5d72011-09-22 12:01:57 -07005100 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005101 final |= DREF_SSC_SOURCE_ENABLE;
5102
5103 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5104 final |= DREF_SSC1_ENABLE;
5105
5106 if (has_cpu_edp) {
5107 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5108 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5109 else
5110 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5111 } else
5112 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5113 } else {
5114 final |= DREF_SSC_SOURCE_DISABLE;
5115 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5116 }
5117
5118 if (final == val)
5119 return;
5120
5121 /* Always enable nonspread source */
5122 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5123
5124 if (has_ck505)
5125 val |= DREF_NONSPREAD_CK505_ENABLE;
5126 else
5127 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5128
5129 if (has_panel) {
5130 val &= ~DREF_SSC_SOURCE_MASK;
5131 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005132
Keith Packard199e5d72011-09-22 12:01:57 -07005133 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005134 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005135 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005136 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005137 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005138 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005139
5140 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005141 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005142 POSTING_READ(PCH_DREF_CONTROL);
5143 udelay(200);
5144
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005145 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005146
5147 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005148 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005149 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005150 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005151 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005152 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005153 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005154 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005155 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005156 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005157
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005158 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005159 POSTING_READ(PCH_DREF_CONTROL);
5160 udelay(200);
5161 } else {
5162 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5163
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005164 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005165
5166 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005167 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005168
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005169 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005170 POSTING_READ(PCH_DREF_CONTROL);
5171 udelay(200);
5172
5173 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005174 val &= ~DREF_SSC_SOURCE_MASK;
5175 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005176
5177 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005178 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005179
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005180 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005181 POSTING_READ(PCH_DREF_CONTROL);
5182 udelay(200);
5183 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005184
5185 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005186}
5187
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005188static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005189{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005190 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005191
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005192 tmp = I915_READ(SOUTH_CHICKEN2);
5193 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5194 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005195
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005196 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5197 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5198 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005199
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005200 tmp = I915_READ(SOUTH_CHICKEN2);
5201 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5202 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005203
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005204 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5205 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5206 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005207}
5208
5209/* WaMPhyProgramming:hsw */
5210static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5211{
5212 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005213
5214 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5215 tmp &= ~(0xFF << 24);
5216 tmp |= (0x12 << 24);
5217 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5218
Paulo Zanonidde86e22012-12-01 12:04:25 -02005219 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5220 tmp |= (1 << 11);
5221 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5222
5223 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5224 tmp |= (1 << 11);
5225 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5226
Paulo Zanonidde86e22012-12-01 12:04:25 -02005227 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5228 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5229 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5230
5231 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5232 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5233 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5234
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005235 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5236 tmp &= ~(7 << 13);
5237 tmp |= (5 << 13);
5238 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005239
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005240 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5241 tmp &= ~(7 << 13);
5242 tmp |= (5 << 13);
5243 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005244
5245 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5246 tmp &= ~0xFF;
5247 tmp |= 0x1C;
5248 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5249
5250 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5251 tmp &= ~0xFF;
5252 tmp |= 0x1C;
5253 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5254
5255 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5256 tmp &= ~(0xFF << 16);
5257 tmp |= (0x1C << 16);
5258 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5259
5260 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5261 tmp &= ~(0xFF << 16);
5262 tmp |= (0x1C << 16);
5263 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5264
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005265 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5266 tmp |= (1 << 27);
5267 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005268
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005269 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5270 tmp |= (1 << 27);
5271 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005272
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005273 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5274 tmp &= ~(0xF << 28);
5275 tmp |= (4 << 28);
5276 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005277
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005278 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5279 tmp &= ~(0xF << 28);
5280 tmp |= (4 << 28);
5281 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005282}
5283
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005284/* Implements 3 different sequences from BSpec chapter "Display iCLK
5285 * Programming" based on the parameters passed:
5286 * - Sequence to enable CLKOUT_DP
5287 * - Sequence to enable CLKOUT_DP without spread
5288 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5289 */
5290static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5291 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005292{
5293 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005294 uint32_t reg, tmp;
5295
5296 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5297 with_spread = true;
5298 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5299 with_fdi, "LP PCH doesn't have FDI\n"))
5300 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005301
5302 mutex_lock(&dev_priv->dpio_lock);
5303
5304 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5305 tmp &= ~SBI_SSCCTL_DISABLE;
5306 tmp |= SBI_SSCCTL_PATHALT;
5307 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5308
5309 udelay(24);
5310
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005311 if (with_spread) {
5312 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5313 tmp &= ~SBI_SSCCTL_PATHALT;
5314 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005315
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005316 if (with_fdi) {
5317 lpt_reset_fdi_mphy(dev_priv);
5318 lpt_program_fdi_mphy(dev_priv);
5319 }
5320 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005321
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005322 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5323 SBI_GEN0 : SBI_DBUFF0;
5324 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5325 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5326 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005327
5328 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005329}
5330
Paulo Zanoni47701c32013-07-23 11:19:25 -03005331/* Sequence to disable CLKOUT_DP */
5332static void lpt_disable_clkout_dp(struct drm_device *dev)
5333{
5334 struct drm_i915_private *dev_priv = dev->dev_private;
5335 uint32_t reg, tmp;
5336
5337 mutex_lock(&dev_priv->dpio_lock);
5338
5339 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5340 SBI_GEN0 : SBI_DBUFF0;
5341 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5342 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5343 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5344
5345 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5346 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5347 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5348 tmp |= SBI_SSCCTL_PATHALT;
5349 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5350 udelay(32);
5351 }
5352 tmp |= SBI_SSCCTL_DISABLE;
5353 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5354 }
5355
5356 mutex_unlock(&dev_priv->dpio_lock);
5357}
5358
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005359static void lpt_init_pch_refclk(struct drm_device *dev)
5360{
5361 struct drm_mode_config *mode_config = &dev->mode_config;
5362 struct intel_encoder *encoder;
5363 bool has_vga = false;
5364
5365 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5366 switch (encoder->type) {
5367 case INTEL_OUTPUT_ANALOG:
5368 has_vga = true;
5369 break;
5370 }
5371 }
5372
Paulo Zanoni47701c32013-07-23 11:19:25 -03005373 if (has_vga)
5374 lpt_enable_clkout_dp(dev, true, true);
5375 else
5376 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005377}
5378
Paulo Zanonidde86e22012-12-01 12:04:25 -02005379/*
5380 * Initialize reference clocks when the driver loads
5381 */
5382void intel_init_pch_refclk(struct drm_device *dev)
5383{
5384 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5385 ironlake_init_pch_refclk(dev);
5386 else if (HAS_PCH_LPT(dev))
5387 lpt_init_pch_refclk(dev);
5388}
5389
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005390static int ironlake_get_refclk(struct drm_crtc *crtc)
5391{
5392 struct drm_device *dev = crtc->dev;
5393 struct drm_i915_private *dev_priv = dev->dev_private;
5394 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005395 int num_connectors = 0;
5396 bool is_lvds = false;
5397
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005398 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005399 switch (encoder->type) {
5400 case INTEL_OUTPUT_LVDS:
5401 is_lvds = true;
5402 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005403 }
5404 num_connectors++;
5405 }
5406
5407 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5408 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005409 dev_priv->vbt.lvds_ssc_freq);
5410 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005411 }
5412
5413 return 120000;
5414}
5415
Daniel Vetter6ff93602013-04-19 11:24:36 +02005416static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005417{
5418 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5420 int pipe = intel_crtc->pipe;
5421 uint32_t val;
5422
Daniel Vetter78114072013-06-13 00:54:57 +02005423 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005424
Daniel Vetter965e0c42013-03-27 00:44:57 +01005425 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005426 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005427 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005428 break;
5429 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005430 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005431 break;
5432 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005433 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005434 break;
5435 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005436 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005437 break;
5438 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005439 /* Case prevented by intel_choose_pipe_bpp_dither. */
5440 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005441 }
5442
Daniel Vetterd8b32242013-04-25 17:54:44 +02005443 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005444 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5445
Daniel Vetter6ff93602013-04-19 11:24:36 +02005446 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005447 val |= PIPECONF_INTERLACED_ILK;
5448 else
5449 val |= PIPECONF_PROGRESSIVE;
5450
Daniel Vetter50f3b012013-03-27 00:44:56 +01005451 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005452 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005453
Paulo Zanonic8203562012-09-12 10:06:29 -03005454 I915_WRITE(PIPECONF(pipe), val);
5455 POSTING_READ(PIPECONF(pipe));
5456}
5457
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005458/*
5459 * Set up the pipe CSC unit.
5460 *
5461 * Currently only full range RGB to limited range RGB conversion
5462 * is supported, but eventually this should handle various
5463 * RGB<->YCbCr scenarios as well.
5464 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005465static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005466{
5467 struct drm_device *dev = crtc->dev;
5468 struct drm_i915_private *dev_priv = dev->dev_private;
5469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5470 int pipe = intel_crtc->pipe;
5471 uint16_t coeff = 0x7800; /* 1.0 */
5472
5473 /*
5474 * TODO: Check what kind of values actually come out of the pipe
5475 * with these coeff/postoff values and adjust to get the best
5476 * accuracy. Perhaps we even need to take the bpc value into
5477 * consideration.
5478 */
5479
Daniel Vetter50f3b012013-03-27 00:44:56 +01005480 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005481 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5482
5483 /*
5484 * GY/GU and RY/RU should be the other way around according
5485 * to BSpec, but reality doesn't agree. Just set them up in
5486 * a way that results in the correct picture.
5487 */
5488 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5489 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5490
5491 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5492 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5493
5494 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5495 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5496
5497 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5498 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5499 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5500
5501 if (INTEL_INFO(dev)->gen > 6) {
5502 uint16_t postoff = 0;
5503
Daniel Vetter50f3b012013-03-27 00:44:56 +01005504 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005505 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5506
5507 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5508 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5509 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5510
5511 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5512 } else {
5513 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5514
Daniel Vetter50f3b012013-03-27 00:44:56 +01005515 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005516 mode |= CSC_BLACK_SCREEN_OFFSET;
5517
5518 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5519 }
5520}
5521
Daniel Vetter6ff93602013-04-19 11:24:36 +02005522static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005523{
5524 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005526 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005527 uint32_t val;
5528
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005529 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005530
Daniel Vetterd8b32242013-04-25 17:54:44 +02005531 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005532 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5533
Daniel Vetter6ff93602013-04-19 11:24:36 +02005534 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005535 val |= PIPECONF_INTERLACED_ILK;
5536 else
5537 val |= PIPECONF_PROGRESSIVE;
5538
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005539 I915_WRITE(PIPECONF(cpu_transcoder), val);
5540 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005541
5542 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5543 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005544}
5545
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005546static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005547 intel_clock_t *clock,
5548 bool *has_reduced_clock,
5549 intel_clock_t *reduced_clock)
5550{
5551 struct drm_device *dev = crtc->dev;
5552 struct drm_i915_private *dev_priv = dev->dev_private;
5553 struct intel_encoder *intel_encoder;
5554 int refclk;
5555 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005556 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005557
5558 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5559 switch (intel_encoder->type) {
5560 case INTEL_OUTPUT_LVDS:
5561 is_lvds = true;
5562 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005563 }
5564 }
5565
5566 refclk = ironlake_get_refclk(crtc);
5567
5568 /*
5569 * Returns a set of divisors for the desired target clock with the given
5570 * refclk, or FALSE. The returned values represent the clock equation:
5571 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5572 */
5573 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005574 ret = dev_priv->display.find_dpll(limit, crtc,
5575 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005576 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005577 if (!ret)
5578 return false;
5579
5580 if (is_lvds && dev_priv->lvds_downclock_avail) {
5581 /*
5582 * Ensure we match the reduced clock's P to the target clock.
5583 * If the clocks don't match, we can't switch the display clock
5584 * by using the FP0/FP1. In such case we will disable the LVDS
5585 * downclock feature.
5586 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005587 *has_reduced_clock =
5588 dev_priv->display.find_dpll(limit, crtc,
5589 dev_priv->lvds_downclock,
5590 refclk, clock,
5591 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005592 }
5593
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005594 return true;
5595}
5596
Daniel Vetter01a415f2012-10-27 15:58:40 +02005597static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5598{
5599 struct drm_i915_private *dev_priv = dev->dev_private;
5600 uint32_t temp;
5601
5602 temp = I915_READ(SOUTH_CHICKEN1);
5603 if (temp & FDI_BC_BIFURCATION_SELECT)
5604 return;
5605
5606 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5607 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5608
5609 temp |= FDI_BC_BIFURCATION_SELECT;
5610 DRM_DEBUG_KMS("enabling fdi C rx\n");
5611 I915_WRITE(SOUTH_CHICKEN1, temp);
5612 POSTING_READ(SOUTH_CHICKEN1);
5613}
5614
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005615static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005616{
5617 struct drm_device *dev = intel_crtc->base.dev;
5618 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005619
5620 switch (intel_crtc->pipe) {
5621 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005622 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005623 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005624 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005625 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5626 else
5627 cpt_enable_fdi_bc_bifurcation(dev);
5628
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005629 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005630 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005631 cpt_enable_fdi_bc_bifurcation(dev);
5632
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005633 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005634 default:
5635 BUG();
5636 }
5637}
5638
Paulo Zanonid4b19312012-11-29 11:29:32 -02005639int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5640{
5641 /*
5642 * Account for spread spectrum to avoid
5643 * oversubscribing the link. Max center spread
5644 * is 2.5%; use 5% for safety's sake.
5645 */
5646 u32 bps = target_clock * bpp * 21 / 20;
5647 return bps / (link_bw * 8) + 1;
5648}
5649
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005650static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005651{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005652 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005653}
5654
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005655static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005656 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005657 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005658{
5659 struct drm_crtc *crtc = &intel_crtc->base;
5660 struct drm_device *dev = crtc->dev;
5661 struct drm_i915_private *dev_priv = dev->dev_private;
5662 struct intel_encoder *intel_encoder;
5663 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005664 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005665 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005666
5667 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5668 switch (intel_encoder->type) {
5669 case INTEL_OUTPUT_LVDS:
5670 is_lvds = true;
5671 break;
5672 case INTEL_OUTPUT_SDVO:
5673 case INTEL_OUTPUT_HDMI:
5674 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005675 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005676 }
5677
5678 num_connectors++;
5679 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005680
Chris Wilsonc1858122010-12-03 21:35:48 +00005681 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005682 factor = 21;
5683 if (is_lvds) {
5684 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005685 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005686 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005687 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005688 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005689 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005690
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005691 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005692 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005693
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005694 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5695 *fp2 |= FP_CB_TUNE;
5696
Chris Wilson5eddb702010-09-11 13:48:45 +01005697 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005698
Eric Anholta07d6782011-03-30 13:01:08 -07005699 if (is_lvds)
5700 dpll |= DPLLB_MODE_LVDS;
5701 else
5702 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005703
Daniel Vetteref1b4602013-06-01 17:17:04 +02005704 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5705 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005706
5707 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005708 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005709 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005710 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005711
Eric Anholta07d6782011-03-30 13:01:08 -07005712 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005713 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005714 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005715 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005716
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005717 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005718 case 5:
5719 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5720 break;
5721 case 7:
5722 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5723 break;
5724 case 10:
5725 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5726 break;
5727 case 14:
5728 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5729 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005730 }
5731
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005732 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005733 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005734 else
5735 dpll |= PLL_REF_INPUT_DREFCLK;
5736
Daniel Vetter959e16d2013-06-05 13:34:21 +02005737 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005738}
5739
Jesse Barnes79e53942008-11-07 14:24:08 -08005740static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005741 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005742 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005743{
5744 struct drm_device *dev = crtc->dev;
5745 struct drm_i915_private *dev_priv = dev->dev_private;
5746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5747 int pipe = intel_crtc->pipe;
5748 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005749 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005750 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005751 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005752 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005753 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005754 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005755 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005756 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005757
5758 for_each_encoder_on_crtc(dev, crtc, encoder) {
5759 switch (encoder->type) {
5760 case INTEL_OUTPUT_LVDS:
5761 is_lvds = true;
5762 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005763 }
5764
5765 num_connectors++;
5766 }
5767
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005768 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5769 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5770
Daniel Vetterff9a6752013-06-01 17:16:21 +02005771 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005772 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005773 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005774 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5775 return -EINVAL;
5776 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005777 /* Compat-code for transition, will disappear. */
5778 if (!intel_crtc->config.clock_set) {
5779 intel_crtc->config.dpll.n = clock.n;
5780 intel_crtc->config.dpll.m1 = clock.m1;
5781 intel_crtc->config.dpll.m2 = clock.m2;
5782 intel_crtc->config.dpll.p1 = clock.p1;
5783 intel_crtc->config.dpll.p2 = clock.p2;
5784 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005785
5786 /* Ensure that the cursor is valid for the new mode before changing... */
5787 intel_crtc_update_cursor(crtc, true);
5788
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005789 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005790 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005791 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005792 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005793 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005794
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005795 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005796 &fp, &reduced_clock,
5797 has_reduced_clock ? &fp2 : NULL);
5798
Daniel Vetter959e16d2013-06-05 13:34:21 +02005799 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005800 intel_crtc->config.dpll_hw_state.fp0 = fp;
5801 if (has_reduced_clock)
5802 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5803 else
5804 intel_crtc->config.dpll_hw_state.fp1 = fp;
5805
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005806 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005807 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005808 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5809 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005810 return -EINVAL;
5811 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005812 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005813 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005814
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005815 if (intel_crtc->config.has_dp_encoder)
5816 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005817
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005818 if (is_lvds && has_reduced_clock && i915_powersave)
5819 intel_crtc->lowfreq_avail = true;
5820 else
5821 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005822
5823 if (intel_crtc->config.has_pch_encoder) {
5824 pll = intel_crtc_to_shared_dpll(intel_crtc);
5825
Jesse Barnes79e53942008-11-07 14:24:08 -08005826 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005827
Daniel Vetter8a654f32013-06-01 17:16:22 +02005828 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005829
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005830 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005831 intel_cpu_transcoder_set_m_n(intel_crtc,
5832 &intel_crtc->config.fdi_m_n);
5833 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005834
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005835 if (IS_IVYBRIDGE(dev))
5836 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005837
Daniel Vetter6ff93602013-04-19 11:24:36 +02005838 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005839
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005840 /* Set up the display plane register */
5841 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005842 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005843
Daniel Vetter94352cf2012-07-05 22:51:56 +02005844 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005845
5846 intel_update_watermarks(dev);
5847
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005848 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005849}
5850
Daniel Vetter72419202013-04-04 13:28:53 +02005851static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5852 struct intel_crtc_config *pipe_config)
5853{
5854 struct drm_device *dev = crtc->base.dev;
5855 struct drm_i915_private *dev_priv = dev->dev_private;
5856 enum transcoder transcoder = pipe_config->cpu_transcoder;
5857
5858 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5859 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5860 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5861 & ~TU_SIZE_MASK;
5862 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5863 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5864 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5865}
5866
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005867static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5868 struct intel_crtc_config *pipe_config)
5869{
5870 struct drm_device *dev = crtc->base.dev;
5871 struct drm_i915_private *dev_priv = dev->dev_private;
5872 uint32_t tmp;
5873
5874 tmp = I915_READ(PF_CTL(crtc->pipe));
5875
5876 if (tmp & PF_ENABLE) {
5877 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5878 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005879
5880 /* We currently do not free assignements of panel fitters on
5881 * ivb/hsw (since we don't use the higher upscaling modes which
5882 * differentiates them) so just WARN about this case for now. */
5883 if (IS_GEN7(dev)) {
5884 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5885 PF_PIPE_SEL_IVB(crtc->pipe));
5886 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005887 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005888}
5889
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005890static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5891 struct intel_crtc_config *pipe_config)
5892{
5893 struct drm_device *dev = crtc->base.dev;
5894 struct drm_i915_private *dev_priv = dev->dev_private;
5895 uint32_t tmp;
5896
Daniel Vettere143a212013-07-04 12:01:15 +02005897 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005898 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005899
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005900 tmp = I915_READ(PIPECONF(crtc->pipe));
5901 if (!(tmp & PIPECONF_ENABLE))
5902 return false;
5903
Daniel Vetterab9412b2013-05-03 11:49:46 +02005904 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02005905 struct intel_shared_dpll *pll;
5906
Daniel Vetter88adfff2013-03-28 10:42:01 +01005907 pipe_config->has_pch_encoder = true;
5908
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005909 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5910 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5911 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005912
5913 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005914
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005915 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02005916 pipe_config->shared_dpll =
5917 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005918 } else {
5919 tmp = I915_READ(PCH_DPLL_SEL);
5920 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5921 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5922 else
5923 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5924 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02005925
5926 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
5927
5928 WARN_ON(!pll->get_hw_state(dev_priv, pll,
5929 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02005930
5931 tmp = pipe_config->dpll_hw_state.dpll;
5932 pipe_config->pixel_multiplier =
5933 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
5934 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005935 } else {
5936 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005937 }
5938
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005939 intel_get_pipe_timings(crtc, pipe_config);
5940
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005941 ironlake_get_pfit_config(crtc, pipe_config);
5942
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005943 return true;
5944}
5945
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005946static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
5947{
5948 struct drm_device *dev = dev_priv->dev;
5949 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
5950 struct intel_crtc *crtc;
5951 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03005952 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005953
5954 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
5955 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
5956 pipe_name(crtc->pipe));
5957
5958 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
5959 WARN(plls->spll_refcount, "SPLL enabled\n");
5960 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
5961 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
5962 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
5963 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
5964 "CPU PWM1 enabled\n");
5965 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
5966 "CPU PWM2 enabled\n");
5967 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
5968 "PCH PWM1 enabled\n");
5969 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
5970 "Utility pin enabled\n");
5971 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
5972
5973 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5974 val = I915_READ(DEIMR);
5975 WARN((val & ~DE_PCH_EVENT_IVB) != val,
5976 "Unexpected DEIMR bits enabled: 0x%x\n", val);
5977 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03005978 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005979 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
5980 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
5981}
5982
5983/*
5984 * This function implements pieces of two sequences from BSpec:
5985 * - Sequence for display software to disable LCPLL
5986 * - Sequence for display software to allow package C8+
5987 * The steps implemented here are just the steps that actually touch the LCPLL
5988 * register. Callers should take care of disabling all the display engine
5989 * functions, doing the mode unset, fixing interrupts, etc.
5990 */
5991void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
5992 bool switch_to_fclk, bool allow_power_down)
5993{
5994 uint32_t val;
5995
5996 assert_can_disable_lcpll(dev_priv);
5997
5998 val = I915_READ(LCPLL_CTL);
5999
6000 if (switch_to_fclk) {
6001 val |= LCPLL_CD_SOURCE_FCLK;
6002 I915_WRITE(LCPLL_CTL, val);
6003
6004 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6005 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6006 DRM_ERROR("Switching to FCLK failed\n");
6007
6008 val = I915_READ(LCPLL_CTL);
6009 }
6010
6011 val |= LCPLL_PLL_DISABLE;
6012 I915_WRITE(LCPLL_CTL, val);
6013 POSTING_READ(LCPLL_CTL);
6014
6015 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6016 DRM_ERROR("LCPLL still locked\n");
6017
6018 val = I915_READ(D_COMP);
6019 val |= D_COMP_COMP_DISABLE;
6020 I915_WRITE(D_COMP, val);
6021 POSTING_READ(D_COMP);
6022 ndelay(100);
6023
6024 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6025 DRM_ERROR("D_COMP RCOMP still in progress\n");
6026
6027 if (allow_power_down) {
6028 val = I915_READ(LCPLL_CTL);
6029 val |= LCPLL_POWER_DOWN_ALLOW;
6030 I915_WRITE(LCPLL_CTL, val);
6031 POSTING_READ(LCPLL_CTL);
6032 }
6033}
6034
6035/*
6036 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6037 * source.
6038 */
6039void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6040{
6041 uint32_t val;
6042
6043 val = I915_READ(LCPLL_CTL);
6044
6045 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6046 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6047 return;
6048
Paulo Zanoni215733f2013-08-19 13:18:07 -03006049 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6050 * we'll hang the machine! */
6051 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6052
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006053 if (val & LCPLL_POWER_DOWN_ALLOW) {
6054 val &= ~LCPLL_POWER_DOWN_ALLOW;
6055 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006056 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006057 }
6058
6059 val = I915_READ(D_COMP);
6060 val |= D_COMP_COMP_FORCE;
6061 val &= ~D_COMP_COMP_DISABLE;
6062 I915_WRITE(D_COMP, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006063 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006064
6065 val = I915_READ(LCPLL_CTL);
6066 val &= ~LCPLL_PLL_DISABLE;
6067 I915_WRITE(LCPLL_CTL, val);
6068
6069 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6070 DRM_ERROR("LCPLL not locked yet\n");
6071
6072 if (val & LCPLL_CD_SOURCE_FCLK) {
6073 val = I915_READ(LCPLL_CTL);
6074 val &= ~LCPLL_CD_SOURCE_FCLK;
6075 I915_WRITE(LCPLL_CTL, val);
6076
6077 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6078 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6079 DRM_ERROR("Switching back to LCPLL failed\n");
6080 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006081
6082 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006083}
6084
Paulo Zanonic67a4702013-08-19 13:18:09 -03006085void hsw_enable_pc8_work(struct work_struct *__work)
6086{
6087 struct drm_i915_private *dev_priv =
6088 container_of(to_delayed_work(__work), struct drm_i915_private,
6089 pc8.enable_work);
6090 struct drm_device *dev = dev_priv->dev;
6091 uint32_t val;
6092
6093 if (dev_priv->pc8.enabled)
6094 return;
6095
6096 DRM_DEBUG_KMS("Enabling package C8+\n");
6097
6098 dev_priv->pc8.enabled = true;
6099
6100 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6101 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6102 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6103 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6104 }
6105
6106 lpt_disable_clkout_dp(dev);
6107 hsw_pc8_disable_interrupts(dev);
6108 hsw_disable_lcpll(dev_priv, true, true);
6109}
6110
6111static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6112{
6113 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6114 WARN(dev_priv->pc8.disable_count < 1,
6115 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6116
6117 dev_priv->pc8.disable_count--;
6118 if (dev_priv->pc8.disable_count != 0)
6119 return;
6120
6121 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006122 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006123}
6124
6125static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6126{
6127 struct drm_device *dev = dev_priv->dev;
6128 uint32_t val;
6129
6130 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6131 WARN(dev_priv->pc8.disable_count < 0,
6132 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6133
6134 dev_priv->pc8.disable_count++;
6135 if (dev_priv->pc8.disable_count != 1)
6136 return;
6137
6138 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6139 if (!dev_priv->pc8.enabled)
6140 return;
6141
6142 DRM_DEBUG_KMS("Disabling package C8+\n");
6143
6144 hsw_restore_lcpll(dev_priv);
6145 hsw_pc8_restore_interrupts(dev);
6146 lpt_init_pch_refclk(dev);
6147
6148 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6149 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6150 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6151 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6152 }
6153
6154 intel_prepare_ddi(dev);
6155 i915_gem_init_swizzling(dev);
6156 mutex_lock(&dev_priv->rps.hw_lock);
6157 gen6_update_ring_freq(dev);
6158 mutex_unlock(&dev_priv->rps.hw_lock);
6159 dev_priv->pc8.enabled = false;
6160}
6161
6162void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6163{
6164 mutex_lock(&dev_priv->pc8.lock);
6165 __hsw_enable_package_c8(dev_priv);
6166 mutex_unlock(&dev_priv->pc8.lock);
6167}
6168
6169void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6170{
6171 mutex_lock(&dev_priv->pc8.lock);
6172 __hsw_disable_package_c8(dev_priv);
6173 mutex_unlock(&dev_priv->pc8.lock);
6174}
6175
6176static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6177{
6178 struct drm_device *dev = dev_priv->dev;
6179 struct intel_crtc *crtc;
6180 uint32_t val;
6181
6182 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6183 if (crtc->base.enabled)
6184 return false;
6185
6186 /* This case is still possible since we have the i915.disable_power_well
6187 * parameter and also the KVMr or something else might be requesting the
6188 * power well. */
6189 val = I915_READ(HSW_PWR_WELL_DRIVER);
6190 if (val != 0) {
6191 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6192 return false;
6193 }
6194
6195 return true;
6196}
6197
6198/* Since we're called from modeset_global_resources there's no way to
6199 * symmetrically increase and decrease the refcount, so we use
6200 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6201 * or not.
6202 */
6203static void hsw_update_package_c8(struct drm_device *dev)
6204{
6205 struct drm_i915_private *dev_priv = dev->dev_private;
6206 bool allow;
6207
6208 if (!i915_enable_pc8)
6209 return;
6210
6211 mutex_lock(&dev_priv->pc8.lock);
6212
6213 allow = hsw_can_enable_package_c8(dev_priv);
6214
6215 if (allow == dev_priv->pc8.requirements_met)
6216 goto done;
6217
6218 dev_priv->pc8.requirements_met = allow;
6219
6220 if (allow)
6221 __hsw_enable_package_c8(dev_priv);
6222 else
6223 __hsw_disable_package_c8(dev_priv);
6224
6225done:
6226 mutex_unlock(&dev_priv->pc8.lock);
6227}
6228
6229static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6230{
6231 if (!dev_priv->pc8.gpu_idle) {
6232 dev_priv->pc8.gpu_idle = true;
6233 hsw_enable_package_c8(dev_priv);
6234 }
6235}
6236
6237static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6238{
6239 if (dev_priv->pc8.gpu_idle) {
6240 dev_priv->pc8.gpu_idle = false;
6241 hsw_disable_package_c8(dev_priv);
6242 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006243}
Eric Anholtf564048e2011-03-30 13:01:02 -07006244
6245static void haswell_modeset_global_resources(struct drm_device *dev)
6246{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006247 bool enable = false;
6248 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006249
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006250 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6251 if (!crtc->base.enabled)
6252 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006253
Eric Anholtf564048e2011-03-30 13:01:02 -07006254 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
6255 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Eric Anholt0b701d22011-03-30 13:01:03 -07006256 enable = true;
6257 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006258
6259 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006260
6261 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006262}
6263
6264static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6265 int x, int y,
6266 struct drm_framebuffer *fb)
6267{
6268 struct drm_device *dev = crtc->dev;
6269 struct drm_i915_private *dev_priv = dev->dev_private;
6270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6271 int plane = intel_crtc->plane;
6272 int ret;
6273
6274 if (!intel_ddi_pll_mode_set(crtc))
6275 return -EINVAL;
6276
6277 /* Ensure that the cursor is valid for the new mode before changing... */
6278 intel_crtc_update_cursor(crtc, true);
6279
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006280 if (intel_crtc->config.has_dp_encoder)
Eric Anholtbad720f2009-10-22 16:11:14 -07006281 intel_dp_set_m_n(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006282
6283 intel_crtc->lowfreq_avail = false;
6284
Jesse Barnes79e53942008-11-07 14:24:08 -08006285 intel_set_pipe_timings(intel_crtc);
6286
6287 if (intel_crtc->config.has_pch_encoder) {
6288 intel_cpu_transcoder_set_m_n(intel_crtc,
6289 &intel_crtc->config.fdi_m_n);
6290 }
6291
6292 haswell_set_pipeconf(crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006293
6294 intel_set_pipe_csc(crtc);
6295
6296 /* Set up the display plane register */
6297 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6298 POSTING_READ(DSPCNTR(plane));
6299
6300 ret = intel_pipe_set_base(crtc, x, y, fb);
6301
6302 intel_update_watermarks(dev);
6303
6304 return ret;
6305}
6306
6307static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6308 struct intel_crtc_config *pipe_config)
6309{
6310 struct drm_device *dev = crtc->base.dev;
6311 struct drm_i915_private *dev_priv = dev->dev_private;
6312 enum intel_display_power_domain pfit_domain;
6313 uint32_t tmp;
6314
6315 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6316 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6317
6318 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6319 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6320 enum pipe trans_edp_pipe;
6321 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6322 default:
6323 WARN(1, "unknown pipe linked to edp transcoder\n");
6324 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6325 case TRANS_DDI_EDP_INPUT_A_ON:
6326 trans_edp_pipe = PIPE_A;
6327 break;
6328 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6329 trans_edp_pipe = PIPE_B;
6330 break;
6331 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6332 trans_edp_pipe = PIPE_C;
6333 break;
6334 }
6335
6336 if (trans_edp_pipe == crtc->pipe)
6337 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6338 }
6339
6340 if (!intel_display_power_enabled(dev,
6341 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6342 return false;
6343
6344 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6345 if (!(tmp & PIPECONF_ENABLE))
6346 return false;
6347
6348 /*
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006349 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Chris Wilson6b383a72010-09-13 13:54:26 +01006350 * DDI E. So just check whether this pipe is wired to DDI E and whether
6351 * the PCH transcoder is on.
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006352 */
6353 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6354 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6355 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6356 pipe_config->has_pch_encoder = true;
6357
6358 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
Chris Wilson560b85b2010-08-07 11:01:38 +01006359 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006360 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6361
6362 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6363 }
Chris Wilson6b383a72010-09-13 13:54:26 +01006364
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006365 intel_get_pipe_timings(crtc, pipe_config);
6366
6367 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6368 if (intel_display_power_enabled(dev, pfit_domain))
6369 ironlake_get_pfit_config(crtc, pipe_config);
6370
6371 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6372 (I915_READ(IPS_CTL) & IPS_ENABLE);
6373
6374 pipe_config->pixel_multiplier = 1;
6375
6376 return true;
6377}
6378
6379static int intel_crtc_mode_set(struct drm_crtc *crtc,
6380 int x, int y,
6381 struct drm_framebuffer *fb)
6382{
6383 struct drm_device *dev = crtc->dev;
6384 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006385 struct intel_encoder *encoder;
6386 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006387 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6388 int pipe = intel_crtc->pipe;
6389 int ret;
6390
6391 drm_vblank_pre_modeset(dev, pipe);
6392
6393 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006394
Jesse Barnes79e53942008-11-07 14:24:08 -08006395 drm_vblank_post_modeset(dev, pipe);
6396
Daniel Vetter9256aa12012-10-31 19:26:13 +01006397 if (ret != 0)
6398 return ret;
6399
6400 for_each_encoder_on_crtc(dev, crtc, encoder) {
6401 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6402 encoder->base.base.id,
6403 drm_get_encoder_name(&encoder->base),
6404 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006405 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006406 }
6407
6408 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006409}
6410
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006411static bool intel_eld_uptodate(struct drm_connector *connector,
6412 int reg_eldv, uint32_t bits_eldv,
6413 int reg_elda, uint32_t bits_elda,
6414 int reg_edid)
6415{
6416 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6417 uint8_t *eld = connector->eld;
6418 uint32_t i;
6419
6420 i = I915_READ(reg_eldv);
6421 i &= bits_eldv;
6422
6423 if (!eld[0])
6424 return !i;
6425
6426 if (!i)
6427 return false;
6428
6429 i = I915_READ(reg_elda);
6430 i &= ~bits_elda;
6431 I915_WRITE(reg_elda, i);
6432
6433 for (i = 0; i < eld[2]; i++)
6434 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6435 return false;
6436
6437 return true;
6438}
6439
Wu Fengguange0dac652011-09-05 14:25:34 +08006440static void g4x_write_eld(struct drm_connector *connector,
6441 struct drm_crtc *crtc)
6442{
6443 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6444 uint8_t *eld = connector->eld;
6445 uint32_t eldv;
6446 uint32_t len;
6447 uint32_t i;
6448
6449 i = I915_READ(G4X_AUD_VID_DID);
6450
6451 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6452 eldv = G4X_ELDV_DEVCL_DEVBLC;
6453 else
6454 eldv = G4X_ELDV_DEVCTG;
6455
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006456 if (intel_eld_uptodate(connector,
6457 G4X_AUD_CNTL_ST, eldv,
6458 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6459 G4X_HDMIW_HDMIEDID))
6460 return;
6461
Wu Fengguange0dac652011-09-05 14:25:34 +08006462 i = I915_READ(G4X_AUD_CNTL_ST);
6463 i &= ~(eldv | G4X_ELD_ADDR);
6464 len = (i >> 9) & 0x1f; /* ELD buffer size */
6465 I915_WRITE(G4X_AUD_CNTL_ST, i);
6466
6467 if (!eld[0])
6468 return;
6469
6470 len = min_t(uint8_t, eld[2], len);
6471 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6472 for (i = 0; i < len; i++)
6473 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6474
6475 i = I915_READ(G4X_AUD_CNTL_ST);
6476 i |= eldv;
6477 I915_WRITE(G4X_AUD_CNTL_ST, i);
6478}
6479
Wang Xingchao83358c852012-08-16 22:43:37 +08006480static void haswell_write_eld(struct drm_connector *connector,
6481 struct drm_crtc *crtc)
6482{
6483 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6484 uint8_t *eld = connector->eld;
6485 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006487 uint32_t eldv;
6488 uint32_t i;
6489 int len;
6490 int pipe = to_intel_crtc(crtc)->pipe;
6491 int tmp;
6492
6493 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6494 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6495 int aud_config = HSW_AUD_CFG(pipe);
6496 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6497
6498
6499 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6500
6501 /* Audio output enable */
6502 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6503 tmp = I915_READ(aud_cntrl_st2);
6504 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6505 I915_WRITE(aud_cntrl_st2, tmp);
6506
6507 /* Wait for 1 vertical blank */
6508 intel_wait_for_vblank(dev, pipe);
6509
6510 /* Set ELD valid state */
6511 tmp = I915_READ(aud_cntrl_st2);
6512 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6513 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6514 I915_WRITE(aud_cntrl_st2, tmp);
6515 tmp = I915_READ(aud_cntrl_st2);
6516 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6517
6518 /* Enable HDMI mode */
6519 tmp = I915_READ(aud_config);
6520 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6521 /* clear N_programing_enable and N_value_index */
6522 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6523 I915_WRITE(aud_config, tmp);
6524
6525 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6526
6527 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006528 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006529
6530 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6531 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6532 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6533 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6534 } else
6535 I915_WRITE(aud_config, 0);
6536
6537 if (intel_eld_uptodate(connector,
6538 aud_cntrl_st2, eldv,
6539 aud_cntl_st, IBX_ELD_ADDRESS,
6540 hdmiw_hdmiedid))
6541 return;
6542
6543 i = I915_READ(aud_cntrl_st2);
6544 i &= ~eldv;
6545 I915_WRITE(aud_cntrl_st2, i);
6546
6547 if (!eld[0])
6548 return;
6549
6550 i = I915_READ(aud_cntl_st);
6551 i &= ~IBX_ELD_ADDRESS;
6552 I915_WRITE(aud_cntl_st, i);
6553 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6554 DRM_DEBUG_DRIVER("port num:%d\n", i);
6555
6556 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6557 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6558 for (i = 0; i < len; i++)
6559 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6560
6561 i = I915_READ(aud_cntrl_st2);
6562 i |= eldv;
6563 I915_WRITE(aud_cntrl_st2, i);
6564
6565}
6566
Wu Fengguange0dac652011-09-05 14:25:34 +08006567static void ironlake_write_eld(struct drm_connector *connector,
6568 struct drm_crtc *crtc)
6569{
6570 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6571 uint8_t *eld = connector->eld;
6572 uint32_t eldv;
6573 uint32_t i;
6574 int len;
6575 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006576 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006577 int aud_cntl_st;
6578 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006579 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006580
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006581 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006582 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6583 aud_config = IBX_AUD_CFG(pipe);
6584 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006585 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006586 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006587 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6588 aud_config = CPT_AUD_CFG(pipe);
6589 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006590 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006591 }
6592
Wang Xingchao9b138a82012-08-09 16:52:18 +08006593 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006594
6595 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006596 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006597 if (!i) {
6598 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6599 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006600 eldv = IBX_ELD_VALIDB;
6601 eldv |= IBX_ELD_VALIDB << 4;
6602 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006603 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006604 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006605 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006606 }
6607
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006608 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6609 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6610 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006611 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6612 } else
6613 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006614
6615 if (intel_eld_uptodate(connector,
6616 aud_cntrl_st2, eldv,
6617 aud_cntl_st, IBX_ELD_ADDRESS,
6618 hdmiw_hdmiedid))
6619 return;
6620
Wu Fengguange0dac652011-09-05 14:25:34 +08006621 i = I915_READ(aud_cntrl_st2);
6622 i &= ~eldv;
6623 I915_WRITE(aud_cntrl_st2, i);
6624
6625 if (!eld[0])
6626 return;
6627
Wu Fengguange0dac652011-09-05 14:25:34 +08006628 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006629 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006630 I915_WRITE(aud_cntl_st, i);
6631
6632 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6633 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6634 for (i = 0; i < len; i++)
6635 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6636
6637 i = I915_READ(aud_cntrl_st2);
6638 i |= eldv;
6639 I915_WRITE(aud_cntrl_st2, i);
6640}
6641
6642void intel_write_eld(struct drm_encoder *encoder,
6643 struct drm_display_mode *mode)
6644{
6645 struct drm_crtc *crtc = encoder->crtc;
6646 struct drm_connector *connector;
6647 struct drm_device *dev = encoder->dev;
6648 struct drm_i915_private *dev_priv = dev->dev_private;
6649
6650 connector = drm_select_eld(encoder, mode);
6651 if (!connector)
6652 return;
6653
6654 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6655 connector->base.id,
6656 drm_get_connector_name(connector),
6657 connector->encoder->base.id,
6658 drm_get_encoder_name(connector->encoder));
6659
6660 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6661
6662 if (dev_priv->display.write_eld)
6663 dev_priv->display.write_eld(connector, crtc);
6664}
6665
Jesse Barnes79e53942008-11-07 14:24:08 -08006666/** Loads the palette/gamma unit for the CRTC with the prepared values */
6667void intel_crtc_load_lut(struct drm_crtc *crtc)
6668{
6669 struct drm_device *dev = crtc->dev;
6670 struct drm_i915_private *dev_priv = dev->dev_private;
6671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006672 enum pipe pipe = intel_crtc->pipe;
6673 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006674 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006675 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006676
6677 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006678 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006679 return;
6680
Jani Nikula23538ef2013-08-27 15:12:22 +03006681 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
6682 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
6683 assert_dsi_pll_enabled(dev_priv);
6684 else
6685 assert_pll_enabled(dev_priv, pipe);
6686 }
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006687
Jesse Barnes79e53942008-11-07 14:24:08 -08006688 /* use legacy palette for Ironlake */
6689 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006690 palreg = LGC_PALETTE(pipe);
6691
6692 /* Workaround : Do not read or write the pipe palette/gamma data while
6693 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6694 */
6695 if (intel_crtc->config.ips_enabled &&
6696 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6697 GAMMA_MODE_MODE_SPLIT)) {
6698 hsw_disable_ips(intel_crtc);
6699 reenable_ips = true;
6700 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006701
6702 for (i = 0; i < 256; i++) {
6703 I915_WRITE(palreg + 4 * i,
6704 (intel_crtc->lut_r[i] << 16) |
6705 (intel_crtc->lut_g[i] << 8) |
6706 intel_crtc->lut_b[i]);
6707 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006708
6709 if (reenable_ips)
6710 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006711}
6712
6713static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6714{
6715 struct drm_device *dev = crtc->dev;
6716 struct drm_i915_private *dev_priv = dev->dev_private;
6717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6718 bool visible = base != 0;
6719 u32 cntl;
6720
6721 if (intel_crtc->cursor_visible == visible)
6722 return;
6723
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006724 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006725 if (visible) {
6726 /* On these chipsets we can only modify the base whilst
6727 * the cursor is disabled.
6728 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006729 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006730
6731 cntl &= ~(CURSOR_FORMAT_MASK);
6732 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6733 cntl |= CURSOR_ENABLE |
6734 CURSOR_GAMMA_ENABLE |
6735 CURSOR_FORMAT_ARGB;
6736 } else
6737 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006738 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006739
6740 intel_crtc->cursor_visible = visible;
6741}
6742
6743static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6744{
6745 struct drm_device *dev = crtc->dev;
6746 struct drm_i915_private *dev_priv = dev->dev_private;
6747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6748 int pipe = intel_crtc->pipe;
6749 bool visible = base != 0;
6750
6751 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006752 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006753 if (base) {
6754 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6755 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6756 cntl |= pipe << 28; /* Connect to correct pipe */
6757 } else {
6758 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6759 cntl |= CURSOR_MODE_DISABLE;
6760 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006761 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006762
6763 intel_crtc->cursor_visible = visible;
6764 }
6765 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006766 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006767}
6768
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006769static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6770{
6771 struct drm_device *dev = crtc->dev;
6772 struct drm_i915_private *dev_priv = dev->dev_private;
6773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6774 int pipe = intel_crtc->pipe;
6775 bool visible = base != 0;
6776
6777 if (intel_crtc->cursor_visible != visible) {
6778 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6779 if (base) {
6780 cntl &= ~CURSOR_MODE;
6781 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6782 } else {
6783 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6784 cntl |= CURSOR_MODE_DISABLE;
6785 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006786 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006787 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006788 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
6789 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006790 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6791
6792 intel_crtc->cursor_visible = visible;
6793 }
6794 /* and commit changes on next vblank */
6795 I915_WRITE(CURBASE_IVB(pipe), base);
6796}
6797
Jesse Barnes79e53942008-11-07 14:24:08 -08006798/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006799static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6800 bool on)
6801{
6802 struct drm_device *dev = crtc->dev;
6803 struct drm_i915_private *dev_priv = dev->dev_private;
6804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6805 int pipe = intel_crtc->pipe;
6806 int x = intel_crtc->cursor_x;
6807 int y = intel_crtc->cursor_y;
6808 u32 base, pos;
6809 bool visible;
6810
6811 pos = 0;
6812
6813 if (on && crtc->enabled && crtc->fb) {
6814 base = intel_crtc->cursor_addr;
6815 if (x > (int) crtc->fb->width)
6816 base = 0;
6817
6818 if (y > (int) crtc->fb->height)
6819 base = 0;
6820 } else
6821 base = 0;
6822
6823 if (x < 0) {
6824 if (x + intel_crtc->cursor_width < 0)
6825 base = 0;
6826
6827 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6828 x = -x;
6829 }
6830 pos |= x << CURSOR_X_SHIFT;
6831
6832 if (y < 0) {
6833 if (y + intel_crtc->cursor_height < 0)
6834 base = 0;
6835
6836 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6837 y = -y;
6838 }
6839 pos |= y << CURSOR_Y_SHIFT;
6840
6841 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006842 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006843 return;
6844
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006845 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006846 I915_WRITE(CURPOS_IVB(pipe), pos);
6847 ivb_update_cursor(crtc, base);
6848 } else {
6849 I915_WRITE(CURPOS(pipe), pos);
6850 if (IS_845G(dev) || IS_I865G(dev))
6851 i845_update_cursor(crtc, base);
6852 else
6853 i9xx_update_cursor(crtc, base);
6854 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006855}
6856
Jesse Barnes79e53942008-11-07 14:24:08 -08006857static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006858 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006859 uint32_t handle,
6860 uint32_t width, uint32_t height)
6861{
6862 struct drm_device *dev = crtc->dev;
6863 struct drm_i915_private *dev_priv = dev->dev_private;
6864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006865 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006866 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006867 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006868
Jesse Barnes79e53942008-11-07 14:24:08 -08006869 /* if we want to turn off the cursor ignore width and height */
6870 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006871 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006872 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006873 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006874 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006875 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006876 }
6877
6878 /* Currently we only support 64x64 cursors */
6879 if (width != 64 || height != 64) {
6880 DRM_ERROR("we currently only support 64x64 cursors\n");
6881 return -EINVAL;
6882 }
6883
Chris Wilson05394f32010-11-08 19:18:58 +00006884 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006885 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006886 return -ENOENT;
6887
Chris Wilson05394f32010-11-08 19:18:58 +00006888 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006889 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006890 ret = -ENOMEM;
6891 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006892 }
6893
Dave Airlie71acb5e2008-12-30 20:31:46 +10006894 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006895 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006896 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006897 unsigned alignment;
6898
Chris Wilsond9e86c02010-11-10 16:40:20 +00006899 if (obj->tiling_mode) {
6900 DRM_ERROR("cursor cannot be tiled\n");
6901 ret = -EINVAL;
6902 goto fail_locked;
6903 }
6904
Chris Wilson693db182013-03-05 14:52:39 +00006905 /* Note that the w/a also requires 2 PTE of padding following
6906 * the bo. We currently fill all unused PTE with the shadow
6907 * page and so we should always have valid PTE following the
6908 * cursor preventing the VT-d warning.
6909 */
6910 alignment = 0;
6911 if (need_vtd_wa(dev))
6912 alignment = 64*1024;
6913
6914 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006915 if (ret) {
6916 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006917 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006918 }
6919
Chris Wilsond9e86c02010-11-10 16:40:20 +00006920 ret = i915_gem_object_put_fence(obj);
6921 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006922 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006923 goto fail_unpin;
6924 }
6925
Ben Widawskyf343c5f2013-07-05 14:41:04 -07006926 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006927 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006928 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006929 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006930 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6931 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006932 if (ret) {
6933 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006934 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006935 }
Chris Wilson05394f32010-11-08 19:18:58 +00006936 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006937 }
6938
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006939 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006940 I915_WRITE(CURSIZE, (height << 12) | width);
6941
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006942 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006943 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006944 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006945 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006946 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6947 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01006948 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006949 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006950 }
Jesse Barnes80824002009-09-10 15:28:06 -07006951
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006952 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006953
6954 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006955 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006956 intel_crtc->cursor_width = width;
6957 intel_crtc->cursor_height = height;
6958
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006959 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006960
Jesse Barnes79e53942008-11-07 14:24:08 -08006961 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006962fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01006963 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006964fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006965 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006966fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006967 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006968 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006969}
6970
6971static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6972{
Jesse Barnes79e53942008-11-07 14:24:08 -08006973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006974
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006975 intel_crtc->cursor_x = x;
6976 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006977
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006978 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006979
6980 return 0;
6981}
6982
6983/** Sets the color ramps on behalf of RandR */
6984void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6985 u16 blue, int regno)
6986{
6987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6988
6989 intel_crtc->lut_r[regno] = red >> 8;
6990 intel_crtc->lut_g[regno] = green >> 8;
6991 intel_crtc->lut_b[regno] = blue >> 8;
6992}
6993
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006994void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6995 u16 *blue, int regno)
6996{
6997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6998
6999 *red = intel_crtc->lut_r[regno] << 8;
7000 *green = intel_crtc->lut_g[regno] << 8;
7001 *blue = intel_crtc->lut_b[regno] << 8;
7002}
7003
Jesse Barnes79e53942008-11-07 14:24:08 -08007004static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007005 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007006{
James Simmons72034252010-08-03 01:33:19 +01007007 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007009
James Simmons72034252010-08-03 01:33:19 +01007010 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007011 intel_crtc->lut_r[i] = red[i] >> 8;
7012 intel_crtc->lut_g[i] = green[i] >> 8;
7013 intel_crtc->lut_b[i] = blue[i] >> 8;
7014 }
7015
7016 intel_crtc_load_lut(crtc);
7017}
7018
Jesse Barnes79e53942008-11-07 14:24:08 -08007019/* VESA 640x480x72Hz mode to set on the pipe */
7020static struct drm_display_mode load_detect_mode = {
7021 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7022 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7023};
7024
Chris Wilsond2dff872011-04-19 08:36:26 +01007025static struct drm_framebuffer *
7026intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007027 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007028 struct drm_i915_gem_object *obj)
7029{
7030 struct intel_framebuffer *intel_fb;
7031 int ret;
7032
7033 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7034 if (!intel_fb) {
7035 drm_gem_object_unreference_unlocked(&obj->base);
7036 return ERR_PTR(-ENOMEM);
7037 }
7038
7039 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7040 if (ret) {
7041 drm_gem_object_unreference_unlocked(&obj->base);
7042 kfree(intel_fb);
7043 return ERR_PTR(ret);
7044 }
7045
7046 return &intel_fb->base;
7047}
7048
7049static u32
7050intel_framebuffer_pitch_for_width(int width, int bpp)
7051{
7052 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7053 return ALIGN(pitch, 64);
7054}
7055
7056static u32
7057intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7058{
7059 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7060 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7061}
7062
7063static struct drm_framebuffer *
7064intel_framebuffer_create_for_mode(struct drm_device *dev,
7065 struct drm_display_mode *mode,
7066 int depth, int bpp)
7067{
7068 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007069 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007070
7071 obj = i915_gem_alloc_object(dev,
7072 intel_framebuffer_size_for_mode(mode, bpp));
7073 if (obj == NULL)
7074 return ERR_PTR(-ENOMEM);
7075
7076 mode_cmd.width = mode->hdisplay;
7077 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007078 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7079 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007080 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007081
7082 return intel_framebuffer_create(dev, &mode_cmd, obj);
7083}
7084
7085static struct drm_framebuffer *
7086mode_fits_in_fbdev(struct drm_device *dev,
7087 struct drm_display_mode *mode)
7088{
7089 struct drm_i915_private *dev_priv = dev->dev_private;
7090 struct drm_i915_gem_object *obj;
7091 struct drm_framebuffer *fb;
7092
7093 if (dev_priv->fbdev == NULL)
7094 return NULL;
7095
7096 obj = dev_priv->fbdev->ifb.obj;
7097 if (obj == NULL)
7098 return NULL;
7099
7100 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007101 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7102 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007103 return NULL;
7104
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007105 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007106 return NULL;
7107
7108 return fb;
7109}
7110
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007111bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007112 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007113 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007114{
7115 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007116 struct intel_encoder *intel_encoder =
7117 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007118 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007119 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007120 struct drm_crtc *crtc = NULL;
7121 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007122 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007123 int i = -1;
7124
Chris Wilsond2dff872011-04-19 08:36:26 +01007125 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7126 connector->base.id, drm_get_connector_name(connector),
7127 encoder->base.id, drm_get_encoder_name(encoder));
7128
Jesse Barnes79e53942008-11-07 14:24:08 -08007129 /*
7130 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007131 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007132 * - if the connector already has an assigned crtc, use it (but make
7133 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007134 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007135 * - try to find the first unused crtc that can drive this connector,
7136 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007137 */
7138
7139 /* See if we already have a CRTC for this connector */
7140 if (encoder->crtc) {
7141 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007142
Daniel Vetter7b240562012-12-12 00:35:33 +01007143 mutex_lock(&crtc->mutex);
7144
Daniel Vetter24218aa2012-08-12 19:27:11 +02007145 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007146 old->load_detect_temp = false;
7147
7148 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007149 if (connector->dpms != DRM_MODE_DPMS_ON)
7150 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007151
Chris Wilson71731882011-04-19 23:10:58 +01007152 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007153 }
7154
7155 /* Find an unused one (if possible) */
7156 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7157 i++;
7158 if (!(encoder->possible_crtcs & (1 << i)))
7159 continue;
7160 if (!possible_crtc->enabled) {
7161 crtc = possible_crtc;
7162 break;
7163 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007164 }
7165
7166 /*
7167 * If we didn't find an unused CRTC, don't use any.
7168 */
7169 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007170 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7171 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007172 }
7173
Daniel Vetter7b240562012-12-12 00:35:33 +01007174 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007175 intel_encoder->new_crtc = to_intel_crtc(crtc);
7176 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007177
7178 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007179 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007180 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007181 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007182
Chris Wilson64927112011-04-20 07:25:26 +01007183 if (!mode)
7184 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007185
Chris Wilsond2dff872011-04-19 08:36:26 +01007186 /* We need a framebuffer large enough to accommodate all accesses
7187 * that the plane may generate whilst we perform load detection.
7188 * We can not rely on the fbcon either being present (we get called
7189 * during its initialisation to detect all boot displays, or it may
7190 * not even exist) or that it is large enough to satisfy the
7191 * requested mode.
7192 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007193 fb = mode_fits_in_fbdev(dev, mode);
7194 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007195 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007196 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7197 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007198 } else
7199 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007200 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007201 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007202 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007203 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007204 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007205
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007206 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007207 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007208 if (old->release_fb)
7209 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007210 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007211 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007212 }
Chris Wilson71731882011-04-19 23:10:58 +01007213
Jesse Barnes79e53942008-11-07 14:24:08 -08007214 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007215 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007216 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007217}
7218
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007219void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007220 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007221{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007222 struct intel_encoder *intel_encoder =
7223 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007224 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007225 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007226
Chris Wilsond2dff872011-04-19 08:36:26 +01007227 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7228 connector->base.id, drm_get_connector_name(connector),
7229 encoder->base.id, drm_get_encoder_name(encoder));
7230
Chris Wilson8261b192011-04-19 23:18:09 +01007231 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007232 to_intel_connector(connector)->new_encoder = NULL;
7233 intel_encoder->new_crtc = NULL;
7234 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007235
Daniel Vetter36206362012-12-10 20:42:17 +01007236 if (old->release_fb) {
7237 drm_framebuffer_unregister_private(old->release_fb);
7238 drm_framebuffer_unreference(old->release_fb);
7239 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007240
Daniel Vetter67c96402013-01-23 16:25:09 +00007241 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007242 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007243 }
7244
Eric Anholtc751ce42010-03-25 11:48:48 -07007245 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007246 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7247 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007248
7249 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007250}
7251
7252/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007253static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7254 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007255{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007256 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007257 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007258 int pipe = pipe_config->cpu_transcoder;
Jesse Barnes548f2452011-02-17 10:40:53 -08007259 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007260 u32 fp;
7261 intel_clock_t clock;
7262
7263 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01007264 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007265 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01007266 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007267
7268 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007269 if (IS_PINEVIEW(dev)) {
7270 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7271 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007272 } else {
7273 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7274 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7275 }
7276
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007277 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007278 if (IS_PINEVIEW(dev))
7279 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7280 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007281 else
7282 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007283 DPLL_FPA01_P1_POST_DIV_SHIFT);
7284
7285 switch (dpll & DPLL_MODE_MASK) {
7286 case DPLLB_MODE_DAC_SERIAL:
7287 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7288 5 : 10;
7289 break;
7290 case DPLLB_MODE_LVDS:
7291 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7292 7 : 14;
7293 break;
7294 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007295 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007296 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007297 pipe_config->adjusted_mode.clock = 0;
7298 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007299 }
7300
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007301 if (IS_PINEVIEW(dev))
7302 pineview_clock(96000, &clock);
7303 else
7304 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007305 } else {
7306 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7307
7308 if (is_lvds) {
7309 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7310 DPLL_FPA01_P1_POST_DIV_SHIFT);
7311 clock.p2 = 14;
7312
7313 if ((dpll & PLL_REF_INPUT_MASK) ==
7314 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7315 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007316 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007317 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007318 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007319 } else {
7320 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7321 clock.p1 = 2;
7322 else {
7323 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7324 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7325 }
7326 if (dpll & PLL_P2_DIVIDE_BY_4)
7327 clock.p2 = 4;
7328 else
7329 clock.p2 = 2;
7330
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007331 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007332 }
7333 }
7334
Daniel Vettera2dc53e2013-09-03 20:40:37 +02007335 pipe_config->adjusted_mode.clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007336}
7337
7338static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
7339 struct intel_crtc_config *pipe_config)
7340{
7341 struct drm_device *dev = crtc->base.dev;
7342 struct drm_i915_private *dev_priv = dev->dev_private;
7343 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7344 int link_freq, repeat;
7345 u64 clock;
7346 u32 link_m, link_n;
7347
7348 repeat = pipe_config->pixel_multiplier;
7349
7350 /*
7351 * The calculation for the data clock is:
7352 * pixel_clock = ((m/n)*(link_clock * nr_lanes * repeat))/bpp
7353 * But we want to avoid losing precison if possible, so:
7354 * pixel_clock = ((m * link_clock * nr_lanes * repeat)/(n*bpp))
7355 *
7356 * and the link clock is simpler:
7357 * link_clock = (m * link_clock * repeat) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007358 */
7359
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007360 /*
7361 * We need to get the FDI or DP link clock here to derive
7362 * the M/N dividers.
7363 *
7364 * For FDI, we read it from the BIOS or use a fixed 2.7GHz.
7365 * For DP, it's either 1.62GHz or 2.7GHz.
7366 * We do our calculations in 10*MHz since we don't need much precison.
7367 */
7368 if (pipe_config->has_pch_encoder)
7369 link_freq = intel_fdi_link_freq(dev) * 10000;
7370 else
7371 link_freq = pipe_config->port_clock;
7372
7373 link_m = I915_READ(PIPE_LINK_M1(cpu_transcoder));
7374 link_n = I915_READ(PIPE_LINK_N1(cpu_transcoder));
7375
7376 if (!link_m || !link_n)
7377 return;
7378
7379 clock = ((u64)link_m * (u64)link_freq * (u64)repeat);
7380 do_div(clock, link_n);
7381
7382 pipe_config->adjusted_mode.clock = clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007383}
7384
7385/** Returns the currently programmed mode of the given pipe. */
7386struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7387 struct drm_crtc *crtc)
7388{
Jesse Barnes548f2452011-02-17 10:40:53 -08007389 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007391 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007392 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007393 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007394 int htot = I915_READ(HTOTAL(cpu_transcoder));
7395 int hsync = I915_READ(HSYNC(cpu_transcoder));
7396 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7397 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007398
7399 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7400 if (!mode)
7401 return NULL;
7402
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007403 /*
7404 * Construct a pipe_config sufficient for getting the clock info
7405 * back out of crtc_clock_get.
7406 *
7407 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7408 * to use a real value here instead.
7409 */
Daniel Vettere143a212013-07-04 12:01:15 +02007410 pipe_config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007411 pipe_config.pixel_multiplier = 1;
7412 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7413
7414 mode->clock = pipe_config.adjusted_mode.clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007415 mode->hdisplay = (htot & 0xffff) + 1;
7416 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7417 mode->hsync_start = (hsync & 0xffff) + 1;
7418 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7419 mode->vdisplay = (vtot & 0xffff) + 1;
7420 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7421 mode->vsync_start = (vsync & 0xffff) + 1;
7422 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7423
7424 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007425
7426 return mode;
7427}
7428
Daniel Vetter3dec0092010-08-20 21:40:52 +02007429static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007430{
7431 struct drm_device *dev = crtc->dev;
7432 drm_i915_private_t *dev_priv = dev->dev_private;
7433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7434 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007435 int dpll_reg = DPLL(pipe);
7436 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007437
Eric Anholtbad720f2009-10-22 16:11:14 -07007438 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007439 return;
7440
7441 if (!dev_priv->lvds_downclock_avail)
7442 return;
7443
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007444 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007445 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007446 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007447
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007448 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007449
7450 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7451 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007452 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007453
Jesse Barnes652c3932009-08-17 13:31:43 -07007454 dpll = I915_READ(dpll_reg);
7455 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007456 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007457 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007458}
7459
7460static void intel_decrease_pllclock(struct drm_crtc *crtc)
7461{
7462 struct drm_device *dev = crtc->dev;
7463 drm_i915_private_t *dev_priv = dev->dev_private;
7464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007465
Eric Anholtbad720f2009-10-22 16:11:14 -07007466 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007467 return;
7468
7469 if (!dev_priv->lvds_downclock_avail)
7470 return;
7471
7472 /*
7473 * Since this is called by a timer, we should never get here in
7474 * the manual case.
7475 */
7476 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007477 int pipe = intel_crtc->pipe;
7478 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007479 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007480
Zhao Yakui44d98a62009-10-09 11:39:40 +08007481 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007482
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007483 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007484
Chris Wilson074b5e12012-05-02 12:07:06 +01007485 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007486 dpll |= DISPLAY_RATE_SELECT_FPA1;
7487 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007488 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007489 dpll = I915_READ(dpll_reg);
7490 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007491 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007492 }
7493
7494}
7495
Chris Wilsonf047e392012-07-21 12:31:41 +01007496void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007497{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007498 struct drm_i915_private *dev_priv = dev->dev_private;
7499
7500 hsw_package_c8_gpu_busy(dev_priv);
7501 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007502}
7503
7504void intel_mark_idle(struct drm_device *dev)
7505{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007506 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007507 struct drm_crtc *crtc;
7508
Paulo Zanonic67a4702013-08-19 13:18:09 -03007509 hsw_package_c8_gpu_idle(dev_priv);
7510
Chris Wilson725a5b52013-01-08 11:02:57 +00007511 if (!i915_powersave)
7512 return;
7513
7514 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7515 if (!crtc->fb)
7516 continue;
7517
7518 intel_decrease_pllclock(crtc);
7519 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007520}
7521
Chris Wilsonc65355b2013-06-06 16:53:41 -03007522void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7523 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007524{
7525 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007526 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007527
7528 if (!i915_powersave)
7529 return;
7530
Jesse Barnes652c3932009-08-17 13:31:43 -07007531 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007532 if (!crtc->fb)
7533 continue;
7534
Chris Wilsonc65355b2013-06-06 16:53:41 -03007535 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7536 continue;
7537
7538 intel_increase_pllclock(crtc);
7539 if (ring && intel_fbc_enabled(dev))
7540 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007541 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007542}
7543
Jesse Barnes79e53942008-11-07 14:24:08 -08007544static void intel_crtc_destroy(struct drm_crtc *crtc)
7545{
7546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007547 struct drm_device *dev = crtc->dev;
7548 struct intel_unpin_work *work;
7549 unsigned long flags;
7550
7551 spin_lock_irqsave(&dev->event_lock, flags);
7552 work = intel_crtc->unpin_work;
7553 intel_crtc->unpin_work = NULL;
7554 spin_unlock_irqrestore(&dev->event_lock, flags);
7555
7556 if (work) {
7557 cancel_work_sync(&work->work);
7558 kfree(work);
7559 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007560
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007561 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7562
Jesse Barnes79e53942008-11-07 14:24:08 -08007563 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007564
Jesse Barnes79e53942008-11-07 14:24:08 -08007565 kfree(intel_crtc);
7566}
7567
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007568static void intel_unpin_work_fn(struct work_struct *__work)
7569{
7570 struct intel_unpin_work *work =
7571 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007572 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007573
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007574 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007575 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007576 drm_gem_object_unreference(&work->pending_flip_obj->base);
7577 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007578
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007579 intel_update_fbc(dev);
7580 mutex_unlock(&dev->struct_mutex);
7581
7582 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7583 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7584
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007585 kfree(work);
7586}
7587
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007588static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007589 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007590{
7591 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7593 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007594 unsigned long flags;
7595
7596 /* Ignore early vblank irqs */
7597 if (intel_crtc == NULL)
7598 return;
7599
7600 spin_lock_irqsave(&dev->event_lock, flags);
7601 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007602
7603 /* Ensure we don't miss a work->pending update ... */
7604 smp_rmb();
7605
7606 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007607 spin_unlock_irqrestore(&dev->event_lock, flags);
7608 return;
7609 }
7610
Chris Wilsone7d841c2012-12-03 11:36:30 +00007611 /* and that the unpin work is consistent wrt ->pending. */
7612 smp_rmb();
7613
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007614 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007615
Rob Clark45a066e2012-10-08 14:50:40 -05007616 if (work->event)
7617 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007618
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007619 drm_vblank_put(dev, intel_crtc->pipe);
7620
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007621 spin_unlock_irqrestore(&dev->event_lock, flags);
7622
Daniel Vetter2c10d572012-12-20 21:24:07 +01007623 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007624
7625 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007626
7627 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007628}
7629
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007630void intel_finish_page_flip(struct drm_device *dev, int pipe)
7631{
7632 drm_i915_private_t *dev_priv = dev->dev_private;
7633 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7634
Mario Kleiner49b14a52010-12-09 07:00:07 +01007635 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007636}
7637
7638void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7639{
7640 drm_i915_private_t *dev_priv = dev->dev_private;
7641 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7642
Mario Kleiner49b14a52010-12-09 07:00:07 +01007643 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007644}
7645
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007646void intel_prepare_page_flip(struct drm_device *dev, int plane)
7647{
7648 drm_i915_private_t *dev_priv = dev->dev_private;
7649 struct intel_crtc *intel_crtc =
7650 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7651 unsigned long flags;
7652
Chris Wilsone7d841c2012-12-03 11:36:30 +00007653 /* NB: An MMIO update of the plane base pointer will also
7654 * generate a page-flip completion irq, i.e. every modeset
7655 * is also accompanied by a spurious intel_prepare_page_flip().
7656 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007657 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007658 if (intel_crtc->unpin_work)
7659 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007660 spin_unlock_irqrestore(&dev->event_lock, flags);
7661}
7662
Chris Wilsone7d841c2012-12-03 11:36:30 +00007663inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7664{
7665 /* Ensure that the work item is consistent when activating it ... */
7666 smp_wmb();
7667 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7668 /* and that it is marked active as soon as the irq could fire. */
7669 smp_wmb();
7670}
7671
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007672static int intel_gen2_queue_flip(struct drm_device *dev,
7673 struct drm_crtc *crtc,
7674 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007675 struct drm_i915_gem_object *obj,
7676 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007677{
7678 struct drm_i915_private *dev_priv = dev->dev_private;
7679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007680 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007681 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007682 int ret;
7683
Daniel Vetter6d90c952012-04-26 23:28:05 +02007684 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007685 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007686 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007687
Daniel Vetter6d90c952012-04-26 23:28:05 +02007688 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007689 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007690 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007691
7692 /* Can't queue multiple flips, so wait for the previous
7693 * one to finish before executing the next.
7694 */
7695 if (intel_crtc->plane)
7696 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7697 else
7698 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007699 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7700 intel_ring_emit(ring, MI_NOOP);
7701 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7702 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7703 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007704 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007705 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007706
7707 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007708 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007709 return 0;
7710
7711err_unpin:
7712 intel_unpin_fb_obj(obj);
7713err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007714 return ret;
7715}
7716
7717static int intel_gen3_queue_flip(struct drm_device *dev,
7718 struct drm_crtc *crtc,
7719 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007720 struct drm_i915_gem_object *obj,
7721 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007722{
7723 struct drm_i915_private *dev_priv = dev->dev_private;
7724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007725 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007726 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007727 int ret;
7728
Daniel Vetter6d90c952012-04-26 23:28:05 +02007729 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007730 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007731 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007732
Daniel Vetter6d90c952012-04-26 23:28:05 +02007733 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007734 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007735 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007736
7737 if (intel_crtc->plane)
7738 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7739 else
7740 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007741 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7742 intel_ring_emit(ring, MI_NOOP);
7743 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7744 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7745 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007746 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007747 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007748
Chris Wilsone7d841c2012-12-03 11:36:30 +00007749 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007750 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007751 return 0;
7752
7753err_unpin:
7754 intel_unpin_fb_obj(obj);
7755err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007756 return ret;
7757}
7758
7759static int intel_gen4_queue_flip(struct drm_device *dev,
7760 struct drm_crtc *crtc,
7761 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007762 struct drm_i915_gem_object *obj,
7763 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007764{
7765 struct drm_i915_private *dev_priv = dev->dev_private;
7766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7767 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007768 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007769 int ret;
7770
Daniel Vetter6d90c952012-04-26 23:28:05 +02007771 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007772 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007773 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007774
Daniel Vetter6d90c952012-04-26 23:28:05 +02007775 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007776 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007777 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007778
7779 /* i965+ uses the linear or tiled offsets from the
7780 * Display Registers (which do not change across a page-flip)
7781 * so we need only reprogram the base address.
7782 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007783 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7784 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7785 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007786 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007787 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02007788 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007789
7790 /* XXX Enabling the panel-fitter across page-flip is so far
7791 * untested on non-native modes, so ignore it for now.
7792 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7793 */
7794 pf = 0;
7795 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007796 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007797
7798 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007799 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007800 return 0;
7801
7802err_unpin:
7803 intel_unpin_fb_obj(obj);
7804err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007805 return ret;
7806}
7807
7808static int intel_gen6_queue_flip(struct drm_device *dev,
7809 struct drm_crtc *crtc,
7810 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007811 struct drm_i915_gem_object *obj,
7812 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007813{
7814 struct drm_i915_private *dev_priv = dev->dev_private;
7815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007816 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007817 uint32_t pf, pipesrc;
7818 int ret;
7819
Daniel Vetter6d90c952012-04-26 23:28:05 +02007820 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007821 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007822 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007823
Daniel Vetter6d90c952012-04-26 23:28:05 +02007824 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007825 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007826 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007827
Daniel Vetter6d90c952012-04-26 23:28:05 +02007828 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7829 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7830 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007831 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007832
Chris Wilson99d9acd2012-04-17 20:37:00 +01007833 /* Contrary to the suggestions in the documentation,
7834 * "Enable Panel Fitter" does not seem to be required when page
7835 * flipping with a non-native mode, and worse causes a normal
7836 * modeset to fail.
7837 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7838 */
7839 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007840 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007841 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007842
7843 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007844 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007845 return 0;
7846
7847err_unpin:
7848 intel_unpin_fb_obj(obj);
7849err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007850 return ret;
7851}
7852
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007853static int intel_gen7_queue_flip(struct drm_device *dev,
7854 struct drm_crtc *crtc,
7855 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007856 struct drm_i915_gem_object *obj,
7857 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007858{
7859 struct drm_i915_private *dev_priv = dev->dev_private;
7860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01007861 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007862 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01007863 int len, ret;
7864
7865 ring = obj->ring;
7866 if (ring == NULL || ring->id != RCS)
7867 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007868
7869 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7870 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007871 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007872
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007873 switch(intel_crtc->plane) {
7874 case PLANE_A:
7875 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7876 break;
7877 case PLANE_B:
7878 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7879 break;
7880 case PLANE_C:
7881 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7882 break;
7883 default:
7884 WARN_ONCE(1, "unknown plane in flip command\n");
7885 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007886 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007887 }
7888
Chris Wilsonffe74d72013-08-26 20:58:12 +01007889 len = 4;
7890 if (ring->id == RCS)
7891 len += 6;
7892
7893 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007894 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007895 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007896
Chris Wilsonffe74d72013-08-26 20:58:12 +01007897 /* Unmask the flip-done completion message. Note that the bspec says that
7898 * we should do this for both the BCS and RCS, and that we must not unmask
7899 * more than one flip event at any time (or ensure that one flip message
7900 * can be sent by waiting for flip-done prior to queueing new flips).
7901 * Experimentation says that BCS works despite DERRMR masking all
7902 * flip-done completion events and that unmasking all planes at once
7903 * for the RCS also doesn't appear to drop events. Setting the DERRMR
7904 * to zero does lead to lockups within MI_DISPLAY_FLIP.
7905 */
7906 if (ring->id == RCS) {
7907 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
7908 intel_ring_emit(ring, DERRMR);
7909 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
7910 DERRMR_PIPEB_PRI_FLIP_DONE |
7911 DERRMR_PIPEC_PRI_FLIP_DONE));
7912 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
7913 intel_ring_emit(ring, DERRMR);
7914 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
7915 }
7916
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007917 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007918 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007919 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007920 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007921
7922 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007923 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007924 return 0;
7925
7926err_unpin:
7927 intel_unpin_fb_obj(obj);
7928err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007929 return ret;
7930}
7931
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007932static int intel_default_queue_flip(struct drm_device *dev,
7933 struct drm_crtc *crtc,
7934 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007935 struct drm_i915_gem_object *obj,
7936 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007937{
7938 return -ENODEV;
7939}
7940
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007941static int intel_crtc_page_flip(struct drm_crtc *crtc,
7942 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007943 struct drm_pending_vblank_event *event,
7944 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007945{
7946 struct drm_device *dev = crtc->dev;
7947 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007948 struct drm_framebuffer *old_fb = crtc->fb;
7949 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7951 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007952 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007953 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007954
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007955 /* Can't change pixel format via MI display flips. */
7956 if (fb->pixel_format != crtc->fb->pixel_format)
7957 return -EINVAL;
7958
7959 /*
7960 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7961 * Note that pitch changes could also affect these register.
7962 */
7963 if (INTEL_INFO(dev)->gen > 3 &&
7964 (fb->offsets[0] != crtc->fb->offsets[0] ||
7965 fb->pitches[0] != crtc->fb->pitches[0]))
7966 return -EINVAL;
7967
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007968 work = kzalloc(sizeof *work, GFP_KERNEL);
7969 if (work == NULL)
7970 return -ENOMEM;
7971
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007972 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007973 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007974 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007975 INIT_WORK(&work->work, intel_unpin_work_fn);
7976
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007977 ret = drm_vblank_get(dev, intel_crtc->pipe);
7978 if (ret)
7979 goto free_work;
7980
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007981 /* We borrow the event spin lock for protecting unpin_work */
7982 spin_lock_irqsave(&dev->event_lock, flags);
7983 if (intel_crtc->unpin_work) {
7984 spin_unlock_irqrestore(&dev->event_lock, flags);
7985 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007986 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007987
7988 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007989 return -EBUSY;
7990 }
7991 intel_crtc->unpin_work = work;
7992 spin_unlock_irqrestore(&dev->event_lock, flags);
7993
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007994 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7995 flush_workqueue(dev_priv->wq);
7996
Chris Wilson79158102012-05-23 11:13:58 +01007997 ret = i915_mutex_lock_interruptible(dev);
7998 if (ret)
7999 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008000
Jesse Barnes75dfca82010-02-10 15:09:44 -08008001 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008002 drm_gem_object_reference(&work->old_fb_obj->base);
8003 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008004
8005 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008006
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008007 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008008
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008009 work->enable_stall_check = true;
8010
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008011 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008012 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008013
Keith Packarded8d1972013-07-22 18:49:58 -07008014 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008015 if (ret)
8016 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008017
Chris Wilson7782de32011-07-08 12:22:41 +01008018 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008019 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008020 mutex_unlock(&dev->struct_mutex);
8021
Jesse Barnese5510fa2010-07-01 16:48:37 -07008022 trace_i915_flip_request(intel_crtc->plane, obj);
8023
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008024 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008025
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008026cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008027 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008028 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008029 drm_gem_object_unreference(&work->old_fb_obj->base);
8030 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008031 mutex_unlock(&dev->struct_mutex);
8032
Chris Wilson79158102012-05-23 11:13:58 +01008033cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008034 spin_lock_irqsave(&dev->event_lock, flags);
8035 intel_crtc->unpin_work = NULL;
8036 spin_unlock_irqrestore(&dev->event_lock, flags);
8037
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008038 drm_vblank_put(dev, intel_crtc->pipe);
8039free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008040 kfree(work);
8041
8042 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008043}
8044
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008045static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008046 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8047 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008048};
8049
Daniel Vetter50f56112012-07-02 09:35:43 +02008050static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8051 struct drm_crtc *crtc)
8052{
8053 struct drm_device *dev;
8054 struct drm_crtc *tmp;
8055 int crtc_mask = 1;
8056
8057 WARN(!crtc, "checking null crtc?\n");
8058
8059 dev = crtc->dev;
8060
8061 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8062 if (tmp == crtc)
8063 break;
8064 crtc_mask <<= 1;
8065 }
8066
8067 if (encoder->possible_crtcs & crtc_mask)
8068 return true;
8069 return false;
8070}
8071
Daniel Vetter9a935852012-07-05 22:34:27 +02008072/**
8073 * intel_modeset_update_staged_output_state
8074 *
8075 * Updates the staged output configuration state, e.g. after we've read out the
8076 * current hw state.
8077 */
8078static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8079{
8080 struct intel_encoder *encoder;
8081 struct intel_connector *connector;
8082
8083 list_for_each_entry(connector, &dev->mode_config.connector_list,
8084 base.head) {
8085 connector->new_encoder =
8086 to_intel_encoder(connector->base.encoder);
8087 }
8088
8089 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8090 base.head) {
8091 encoder->new_crtc =
8092 to_intel_crtc(encoder->base.crtc);
8093 }
8094}
8095
8096/**
8097 * intel_modeset_commit_output_state
8098 *
8099 * This function copies the stage display pipe configuration to the real one.
8100 */
8101static void intel_modeset_commit_output_state(struct drm_device *dev)
8102{
8103 struct intel_encoder *encoder;
8104 struct intel_connector *connector;
8105
8106 list_for_each_entry(connector, &dev->mode_config.connector_list,
8107 base.head) {
8108 connector->base.encoder = &connector->new_encoder->base;
8109 }
8110
8111 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8112 base.head) {
8113 encoder->base.crtc = &encoder->new_crtc->base;
8114 }
8115}
8116
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008117static void
8118connected_sink_compute_bpp(struct intel_connector * connector,
8119 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008120{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008121 int bpp = pipe_config->pipe_bpp;
8122
8123 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8124 connector->base.base.id,
8125 drm_get_connector_name(&connector->base));
8126
8127 /* Don't use an invalid EDID bpc value */
8128 if (connector->base.display_info.bpc &&
8129 connector->base.display_info.bpc * 3 < bpp) {
8130 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8131 bpp, connector->base.display_info.bpc*3);
8132 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8133 }
8134
8135 /* Clamp bpp to 8 on screens without EDID 1.4 */
8136 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8137 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8138 bpp);
8139 pipe_config->pipe_bpp = 24;
8140 }
8141}
8142
8143static int
8144compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8145 struct drm_framebuffer *fb,
8146 struct intel_crtc_config *pipe_config)
8147{
8148 struct drm_device *dev = crtc->base.dev;
8149 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008150 int bpp;
8151
Daniel Vetterd42264b2013-03-28 16:38:08 +01008152 switch (fb->pixel_format) {
8153 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008154 bpp = 8*3; /* since we go through a colormap */
8155 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008156 case DRM_FORMAT_XRGB1555:
8157 case DRM_FORMAT_ARGB1555:
8158 /* checked in intel_framebuffer_init already */
8159 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8160 return -EINVAL;
8161 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008162 bpp = 6*3; /* min is 18bpp */
8163 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008164 case DRM_FORMAT_XBGR8888:
8165 case DRM_FORMAT_ABGR8888:
8166 /* checked in intel_framebuffer_init already */
8167 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8168 return -EINVAL;
8169 case DRM_FORMAT_XRGB8888:
8170 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008171 bpp = 8*3;
8172 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008173 case DRM_FORMAT_XRGB2101010:
8174 case DRM_FORMAT_ARGB2101010:
8175 case DRM_FORMAT_XBGR2101010:
8176 case DRM_FORMAT_ABGR2101010:
8177 /* checked in intel_framebuffer_init already */
8178 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008179 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008180 bpp = 10*3;
8181 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008182 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008183 default:
8184 DRM_DEBUG_KMS("unsupported depth\n");
8185 return -EINVAL;
8186 }
8187
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008188 pipe_config->pipe_bpp = bpp;
8189
8190 /* Clamp display bpp to EDID value */
8191 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008192 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008193 if (!connector->new_encoder ||
8194 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008195 continue;
8196
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008197 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008198 }
8199
8200 return bpp;
8201}
8202
Daniel Vetterc0b03412013-05-28 12:05:54 +02008203static void intel_dump_pipe_config(struct intel_crtc *crtc,
8204 struct intel_crtc_config *pipe_config,
8205 const char *context)
8206{
8207 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8208 context, pipe_name(crtc->pipe));
8209
8210 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8211 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8212 pipe_config->pipe_bpp, pipe_config->dither);
8213 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8214 pipe_config->has_pch_encoder,
8215 pipe_config->fdi_lanes,
8216 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8217 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8218 pipe_config->fdi_m_n.tu);
8219 DRM_DEBUG_KMS("requested mode:\n");
8220 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8221 DRM_DEBUG_KMS("adjusted mode:\n");
8222 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
8223 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8224 pipe_config->gmch_pfit.control,
8225 pipe_config->gmch_pfit.pgm_ratios,
8226 pipe_config->gmch_pfit.lvds_border_bits);
8227 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
8228 pipe_config->pch_pfit.pos,
8229 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008230 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008231}
8232
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008233static bool check_encoder_cloning(struct drm_crtc *crtc)
8234{
8235 int num_encoders = 0;
8236 bool uncloneable_encoders = false;
8237 struct intel_encoder *encoder;
8238
8239 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8240 base.head) {
8241 if (&encoder->new_crtc->base != crtc)
8242 continue;
8243
8244 num_encoders++;
8245 if (!encoder->cloneable)
8246 uncloneable_encoders = true;
8247 }
8248
8249 return !(num_encoders > 1 && uncloneable_encoders);
8250}
8251
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008252static struct intel_crtc_config *
8253intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008254 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008255 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008256{
8257 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008258 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008259 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008260 int plane_bpp, ret = -EINVAL;
8261 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008262
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008263 if (!check_encoder_cloning(crtc)) {
8264 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8265 return ERR_PTR(-EINVAL);
8266 }
8267
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008268 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8269 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008270 return ERR_PTR(-ENOMEM);
8271
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008272 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8273 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettere143a212013-07-04 12:01:15 +02008274 pipe_config->cpu_transcoder =
8275 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008276 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008277
Imre Deak2960bc92013-07-30 13:36:32 +03008278 /*
8279 * Sanitize sync polarity flags based on requested ones. If neither
8280 * positive or negative polarity is requested, treat this as meaning
8281 * negative polarity.
8282 */
8283 if (!(pipe_config->adjusted_mode.flags &
8284 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8285 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8286
8287 if (!(pipe_config->adjusted_mode.flags &
8288 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8289 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8290
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008291 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8292 * plane pixel format and any sink constraints into account. Returns the
8293 * source plane bpp so that dithering can be selected on mismatches
8294 * after encoders and crtc also have had their say. */
8295 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8296 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008297 if (plane_bpp < 0)
8298 goto fail;
8299
Daniel Vettere29c22c2013-02-21 00:00:16 +01008300encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008301 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008302 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008303 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008304
Daniel Vetter135c81b2013-07-21 21:37:09 +02008305 /* Fill in default crtc timings, allow encoders to overwrite them. */
8306 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
8307
Daniel Vetter7758a112012-07-08 19:40:39 +02008308 /* Pass our mode to the connectors and the CRTC to give them a chance to
8309 * adjust it according to limitations or connector properties, and also
8310 * a chance to reject the mode entirely.
8311 */
8312 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8313 base.head) {
8314
8315 if (&encoder->new_crtc->base != crtc)
8316 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008317
Daniel Vetterefea6e82013-07-21 21:36:59 +02008318 if (!(encoder->compute_config(encoder, pipe_config))) {
8319 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008320 goto fail;
8321 }
8322 }
8323
Daniel Vetterff9a6752013-06-01 17:16:21 +02008324 /* Set default port clock if not overwritten by the encoder. Needs to be
8325 * done afterwards in case the encoder adjusts the mode. */
8326 if (!pipe_config->port_clock)
8327 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
8328
Daniel Vettera43f6e02013-06-07 23:10:32 +02008329 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008330 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008331 DRM_DEBUG_KMS("CRTC fixup failed\n");
8332 goto fail;
8333 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008334
8335 if (ret == RETRY) {
8336 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8337 ret = -EINVAL;
8338 goto fail;
8339 }
8340
8341 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8342 retry = false;
8343 goto encoder_retry;
8344 }
8345
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008346 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8347 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8348 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8349
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008350 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008351fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008352 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008353 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008354}
8355
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008356/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8357 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8358static void
8359intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8360 unsigned *prepare_pipes, unsigned *disable_pipes)
8361{
8362 struct intel_crtc *intel_crtc;
8363 struct drm_device *dev = crtc->dev;
8364 struct intel_encoder *encoder;
8365 struct intel_connector *connector;
8366 struct drm_crtc *tmp_crtc;
8367
8368 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8369
8370 /* Check which crtcs have changed outputs connected to them, these need
8371 * to be part of the prepare_pipes mask. We don't (yet) support global
8372 * modeset across multiple crtcs, so modeset_pipes will only have one
8373 * bit set at most. */
8374 list_for_each_entry(connector, &dev->mode_config.connector_list,
8375 base.head) {
8376 if (connector->base.encoder == &connector->new_encoder->base)
8377 continue;
8378
8379 if (connector->base.encoder) {
8380 tmp_crtc = connector->base.encoder->crtc;
8381
8382 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8383 }
8384
8385 if (connector->new_encoder)
8386 *prepare_pipes |=
8387 1 << connector->new_encoder->new_crtc->pipe;
8388 }
8389
8390 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8391 base.head) {
8392 if (encoder->base.crtc == &encoder->new_crtc->base)
8393 continue;
8394
8395 if (encoder->base.crtc) {
8396 tmp_crtc = encoder->base.crtc;
8397
8398 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8399 }
8400
8401 if (encoder->new_crtc)
8402 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8403 }
8404
8405 /* Check for any pipes that will be fully disabled ... */
8406 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8407 base.head) {
8408 bool used = false;
8409
8410 /* Don't try to disable disabled crtcs. */
8411 if (!intel_crtc->base.enabled)
8412 continue;
8413
8414 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8415 base.head) {
8416 if (encoder->new_crtc == intel_crtc)
8417 used = true;
8418 }
8419
8420 if (!used)
8421 *disable_pipes |= 1 << intel_crtc->pipe;
8422 }
8423
8424
8425 /* set_mode is also used to update properties on life display pipes. */
8426 intel_crtc = to_intel_crtc(crtc);
8427 if (crtc->enabled)
8428 *prepare_pipes |= 1 << intel_crtc->pipe;
8429
Daniel Vetterb6c51642013-04-12 18:48:43 +02008430 /*
8431 * For simplicity do a full modeset on any pipe where the output routing
8432 * changed. We could be more clever, but that would require us to be
8433 * more careful with calling the relevant encoder->mode_set functions.
8434 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008435 if (*prepare_pipes)
8436 *modeset_pipes = *prepare_pipes;
8437
8438 /* ... and mask these out. */
8439 *modeset_pipes &= ~(*disable_pipes);
8440 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008441
8442 /*
8443 * HACK: We don't (yet) fully support global modesets. intel_set_config
8444 * obies this rule, but the modeset restore mode of
8445 * intel_modeset_setup_hw_state does not.
8446 */
8447 *modeset_pipes &= 1 << intel_crtc->pipe;
8448 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008449
8450 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8451 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008452}
8453
Daniel Vetterea9d7582012-07-10 10:42:52 +02008454static bool intel_crtc_in_use(struct drm_crtc *crtc)
8455{
8456 struct drm_encoder *encoder;
8457 struct drm_device *dev = crtc->dev;
8458
8459 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8460 if (encoder->crtc == crtc)
8461 return true;
8462
8463 return false;
8464}
8465
8466static void
8467intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8468{
8469 struct intel_encoder *intel_encoder;
8470 struct intel_crtc *intel_crtc;
8471 struct drm_connector *connector;
8472
8473 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8474 base.head) {
8475 if (!intel_encoder->base.crtc)
8476 continue;
8477
8478 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8479
8480 if (prepare_pipes & (1 << intel_crtc->pipe))
8481 intel_encoder->connectors_active = false;
8482 }
8483
8484 intel_modeset_commit_output_state(dev);
8485
8486 /* Update computed state. */
8487 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8488 base.head) {
8489 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8490 }
8491
8492 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8493 if (!connector->encoder || !connector->encoder->crtc)
8494 continue;
8495
8496 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8497
8498 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008499 struct drm_property *dpms_property =
8500 dev->mode_config.dpms_property;
8501
Daniel Vetterea9d7582012-07-10 10:42:52 +02008502 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008503 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008504 dpms_property,
8505 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008506
8507 intel_encoder = to_intel_encoder(connector->encoder);
8508 intel_encoder->connectors_active = true;
8509 }
8510 }
8511
8512}
8513
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008514static bool intel_fuzzy_clock_check(struct intel_crtc_config *cur,
8515 struct intel_crtc_config *new)
8516{
8517 int clock1, clock2, diff;
8518
8519 clock1 = cur->adjusted_mode.clock;
8520 clock2 = new->adjusted_mode.clock;
8521
8522 if (clock1 == clock2)
8523 return true;
8524
8525 if (!clock1 || !clock2)
8526 return false;
8527
8528 diff = abs(clock1 - clock2);
8529
8530 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8531 return true;
8532
8533 return false;
8534}
8535
Daniel Vetter25c5b262012-07-08 22:08:04 +02008536#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8537 list_for_each_entry((intel_crtc), \
8538 &(dev)->mode_config.crtc_list, \
8539 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008540 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008541
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008542static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008543intel_pipe_config_compare(struct drm_device *dev,
8544 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008545 struct intel_crtc_config *pipe_config)
8546{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008547#define PIPE_CONF_CHECK_X(name) \
8548 if (current_config->name != pipe_config->name) { \
8549 DRM_ERROR("mismatch in " #name " " \
8550 "(expected 0x%08x, found 0x%08x)\n", \
8551 current_config->name, \
8552 pipe_config->name); \
8553 return false; \
8554 }
8555
Daniel Vetter08a24032013-04-19 11:25:34 +02008556#define PIPE_CONF_CHECK_I(name) \
8557 if (current_config->name != pipe_config->name) { \
8558 DRM_ERROR("mismatch in " #name " " \
8559 "(expected %i, found %i)\n", \
8560 current_config->name, \
8561 pipe_config->name); \
8562 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008563 }
8564
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008565#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8566 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008567 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008568 "(expected %i, found %i)\n", \
8569 current_config->name & (mask), \
8570 pipe_config->name & (mask)); \
8571 return false; \
8572 }
8573
Daniel Vetterbb760062013-06-06 14:55:52 +02008574#define PIPE_CONF_QUIRK(quirk) \
8575 ((current_config->quirks | pipe_config->quirks) & (quirk))
8576
Daniel Vettereccb1402013-05-22 00:50:22 +02008577 PIPE_CONF_CHECK_I(cpu_transcoder);
8578
Daniel Vetter08a24032013-04-19 11:25:34 +02008579 PIPE_CONF_CHECK_I(has_pch_encoder);
8580 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008581 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8582 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8583 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8584 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8585 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008586
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008587 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8588 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8589 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8590 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8591 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8592 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8593
8594 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8595 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8596 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8597 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8598 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8599 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8600
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008601 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008602
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008603 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8604 DRM_MODE_FLAG_INTERLACE);
8605
Daniel Vetterbb760062013-06-06 14:55:52 +02008606 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8607 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8608 DRM_MODE_FLAG_PHSYNC);
8609 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8610 DRM_MODE_FLAG_NHSYNC);
8611 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8612 DRM_MODE_FLAG_PVSYNC);
8613 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8614 DRM_MODE_FLAG_NVSYNC);
8615 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008616
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008617 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8618 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8619
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008620 PIPE_CONF_CHECK_I(gmch_pfit.control);
8621 /* pfit ratios are autocomputed by the hw on gen4+ */
8622 if (INTEL_INFO(dev)->gen < 4)
8623 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8624 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8625 PIPE_CONF_CHECK_I(pch_pfit.pos);
8626 PIPE_CONF_CHECK_I(pch_pfit.size);
8627
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008628 PIPE_CONF_CHECK_I(ips_enabled);
8629
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008630 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008631 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008632 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008633 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8634 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008635
Daniel Vetter66e985c2013-06-05 13:34:20 +02008636#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008637#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008638#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008639#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008640
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008641 if (!IS_HASWELL(dev)) {
8642 if (!intel_fuzzy_clock_check(current_config, pipe_config)) {
Jesse Barnes6f024882013-07-01 10:19:09 -07008643 DRM_ERROR("mismatch in clock (expected %d, found %d)\n",
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008644 current_config->adjusted_mode.clock,
8645 pipe_config->adjusted_mode.clock);
8646 return false;
8647 }
8648 }
8649
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008650 return true;
8651}
8652
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008653static void
8654check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008655{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008656 struct intel_connector *connector;
8657
8658 list_for_each_entry(connector, &dev->mode_config.connector_list,
8659 base.head) {
8660 /* This also checks the encoder/connector hw state with the
8661 * ->get_hw_state callbacks. */
8662 intel_connector_check_state(connector);
8663
8664 WARN(&connector->new_encoder->base != connector->base.encoder,
8665 "connector's staged encoder doesn't match current encoder\n");
8666 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008667}
8668
8669static void
8670check_encoder_state(struct drm_device *dev)
8671{
8672 struct intel_encoder *encoder;
8673 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008674
8675 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8676 base.head) {
8677 bool enabled = false;
8678 bool active = false;
8679 enum pipe pipe, tracked_pipe;
8680
8681 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8682 encoder->base.base.id,
8683 drm_get_encoder_name(&encoder->base));
8684
8685 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8686 "encoder's stage crtc doesn't match current crtc\n");
8687 WARN(encoder->connectors_active && !encoder->base.crtc,
8688 "encoder's active_connectors set, but no crtc\n");
8689
8690 list_for_each_entry(connector, &dev->mode_config.connector_list,
8691 base.head) {
8692 if (connector->base.encoder != &encoder->base)
8693 continue;
8694 enabled = true;
8695 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8696 active = true;
8697 }
8698 WARN(!!encoder->base.crtc != enabled,
8699 "encoder's enabled state mismatch "
8700 "(expected %i, found %i)\n",
8701 !!encoder->base.crtc, enabled);
8702 WARN(active && !encoder->base.crtc,
8703 "active encoder with no crtc\n");
8704
8705 WARN(encoder->connectors_active != active,
8706 "encoder's computed active state doesn't match tracked active state "
8707 "(expected %i, found %i)\n", active, encoder->connectors_active);
8708
8709 active = encoder->get_hw_state(encoder, &pipe);
8710 WARN(active != encoder->connectors_active,
8711 "encoder's hw state doesn't match sw tracking "
8712 "(expected %i, found %i)\n",
8713 encoder->connectors_active, active);
8714
8715 if (!encoder->base.crtc)
8716 continue;
8717
8718 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8719 WARN(active && pipe != tracked_pipe,
8720 "active encoder's pipe doesn't match"
8721 "(expected %i, found %i)\n",
8722 tracked_pipe, pipe);
8723
8724 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008725}
8726
8727static void
8728check_crtc_state(struct drm_device *dev)
8729{
8730 drm_i915_private_t *dev_priv = dev->dev_private;
8731 struct intel_crtc *crtc;
8732 struct intel_encoder *encoder;
8733 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008734
8735 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8736 base.head) {
8737 bool enabled = false;
8738 bool active = false;
8739
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008740 memset(&pipe_config, 0, sizeof(pipe_config));
8741
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008742 DRM_DEBUG_KMS("[CRTC:%d]\n",
8743 crtc->base.base.id);
8744
8745 WARN(crtc->active && !crtc->base.enabled,
8746 "active crtc, but not enabled in sw tracking\n");
8747
8748 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8749 base.head) {
8750 if (encoder->base.crtc != &crtc->base)
8751 continue;
8752 enabled = true;
8753 if (encoder->connectors_active)
8754 active = true;
8755 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008756
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008757 WARN(active != crtc->active,
8758 "crtc's computed active state doesn't match tracked active state "
8759 "(expected %i, found %i)\n", active, crtc->active);
8760 WARN(enabled != crtc->base.enabled,
8761 "crtc's computed enabled state doesn't match tracked enabled state "
8762 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8763
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008764 active = dev_priv->display.get_pipe_config(crtc,
8765 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008766
8767 /* hw state is inconsistent with the pipe A quirk */
8768 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8769 active = crtc->active;
8770
Daniel Vetter6c49f242013-06-06 12:45:25 +02008771 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8772 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008773 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008774 if (encoder->base.crtc != &crtc->base)
8775 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008776 if (encoder->get_config &&
8777 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02008778 encoder->get_config(encoder, &pipe_config);
8779 }
8780
Jesse Barnes510d5f22013-07-01 15:50:17 -07008781 if (dev_priv->display.get_clock)
8782 dev_priv->display.get_clock(crtc, &pipe_config);
8783
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008784 WARN(crtc->active != active,
8785 "crtc active state doesn't match with hw state "
8786 "(expected %i, found %i)\n", crtc->active, active);
8787
Daniel Vetterc0b03412013-05-28 12:05:54 +02008788 if (active &&
8789 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8790 WARN(1, "pipe state doesn't match!\n");
8791 intel_dump_pipe_config(crtc, &pipe_config,
8792 "[hw state]");
8793 intel_dump_pipe_config(crtc, &crtc->config,
8794 "[sw state]");
8795 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008796 }
8797}
8798
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008799static void
8800check_shared_dpll_state(struct drm_device *dev)
8801{
8802 drm_i915_private_t *dev_priv = dev->dev_private;
8803 struct intel_crtc *crtc;
8804 struct intel_dpll_hw_state dpll_hw_state;
8805 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008806
8807 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8808 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8809 int enabled_crtcs = 0, active_crtcs = 0;
8810 bool active;
8811
8812 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8813
8814 DRM_DEBUG_KMS("%s\n", pll->name);
8815
8816 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8817
8818 WARN(pll->active > pll->refcount,
8819 "more active pll users than references: %i vs %i\n",
8820 pll->active, pll->refcount);
8821 WARN(pll->active && !pll->on,
8822 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02008823 WARN(pll->on && !pll->active,
8824 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008825 WARN(pll->on != active,
8826 "pll on state mismatch (expected %i, found %i)\n",
8827 pll->on, active);
8828
8829 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8830 base.head) {
8831 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8832 enabled_crtcs++;
8833 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8834 active_crtcs++;
8835 }
8836 WARN(pll->active != active_crtcs,
8837 "pll active crtcs mismatch (expected %i, found %i)\n",
8838 pll->active, active_crtcs);
8839 WARN(pll->refcount != enabled_crtcs,
8840 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8841 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008842
8843 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8844 sizeof(dpll_hw_state)),
8845 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008846 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008847}
8848
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008849void
8850intel_modeset_check_state(struct drm_device *dev)
8851{
8852 check_connector_state(dev);
8853 check_encoder_state(dev);
8854 check_crtc_state(dev);
8855 check_shared_dpll_state(dev);
8856}
8857
Daniel Vetterf30da182013-04-11 20:22:50 +02008858static int __intel_set_mode(struct drm_crtc *crtc,
8859 struct drm_display_mode *mode,
8860 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008861{
8862 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008863 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008864 struct drm_display_mode *saved_mode, *saved_hwmode;
8865 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008866 struct intel_crtc *intel_crtc;
8867 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008868 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008869
Tim Gardner3ac18232012-12-07 07:54:26 -07008870 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008871 if (!saved_mode)
8872 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008873 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008874
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008875 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008876 &prepare_pipes, &disable_pipes);
8877
Tim Gardner3ac18232012-12-07 07:54:26 -07008878 *saved_hwmode = crtc->hwmode;
8879 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008880
Daniel Vetter25c5b262012-07-08 22:08:04 +02008881 /* Hack: Because we don't (yet) support global modeset on multiple
8882 * crtcs, we don't keep track of the new mode for more than one crtc.
8883 * Hence simply check whether any bit is set in modeset_pipes in all the
8884 * pieces of code that are not yet converted to deal with mutliple crtcs
8885 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008886 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008887 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008888 if (IS_ERR(pipe_config)) {
8889 ret = PTR_ERR(pipe_config);
8890 pipe_config = NULL;
8891
Tim Gardner3ac18232012-12-07 07:54:26 -07008892 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008893 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008894 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8895 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008896 }
8897
Daniel Vetter460da9162013-03-27 00:44:51 +01008898 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8899 intel_crtc_disable(&intel_crtc->base);
8900
Daniel Vetterea9d7582012-07-10 10:42:52 +02008901 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8902 if (intel_crtc->base.enabled)
8903 dev_priv->display.crtc_disable(&intel_crtc->base);
8904 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008905
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008906 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8907 * to set it here already despite that we pass it down the callchain.
8908 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008909 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008910 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008911 /* mode_set/enable/disable functions rely on a correct pipe
8912 * config. */
8913 to_intel_crtc(crtc)->config = *pipe_config;
8914 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008915
Daniel Vetterea9d7582012-07-10 10:42:52 +02008916 /* Only after disabling all output pipelines that will be changed can we
8917 * update the the output configuration. */
8918 intel_modeset_update_state(dev, prepare_pipes);
8919
Daniel Vetter47fab732012-10-26 10:58:18 +02008920 if (dev_priv->display.modeset_global_resources)
8921 dev_priv->display.modeset_global_resources(dev);
8922
Daniel Vettera6778b32012-07-02 09:56:42 +02008923 /* Set up the DPLL and any encoders state that needs to adjust or depend
8924 * on the DPLL.
8925 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008926 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008927 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008928 x, y, fb);
8929 if (ret)
8930 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008931 }
8932
8933 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008934 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8935 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008936
Daniel Vetter25c5b262012-07-08 22:08:04 +02008937 if (modeset_pipes) {
8938 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008939 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008940
Daniel Vetter25c5b262012-07-08 22:08:04 +02008941 /* Calculate and store various constants which
8942 * are later needed by vblank and swap-completion
8943 * timestamping. They are derived from true hwmode.
8944 */
8945 drm_calc_timestamping_constants(crtc);
8946 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008947
8948 /* FIXME: add subpixel order */
8949done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008950 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008951 crtc->hwmode = *saved_hwmode;
8952 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008953 }
8954
Tim Gardner3ac18232012-12-07 07:54:26 -07008955out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008956 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008957 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008958 return ret;
8959}
8960
Damien Lespiaue7457a92013-08-08 22:28:59 +01008961static int intel_set_mode(struct drm_crtc *crtc,
8962 struct drm_display_mode *mode,
8963 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02008964{
8965 int ret;
8966
8967 ret = __intel_set_mode(crtc, mode, x, y, fb);
8968
8969 if (ret == 0)
8970 intel_modeset_check_state(crtc->dev);
8971
8972 return ret;
8973}
8974
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008975void intel_crtc_restore_mode(struct drm_crtc *crtc)
8976{
8977 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8978}
8979
Daniel Vetter25c5b262012-07-08 22:08:04 +02008980#undef for_each_intel_crtc_masked
8981
Daniel Vetterd9e55602012-07-04 22:16:09 +02008982static void intel_set_config_free(struct intel_set_config *config)
8983{
8984 if (!config)
8985 return;
8986
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008987 kfree(config->save_connector_encoders);
8988 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008989 kfree(config);
8990}
8991
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008992static int intel_set_config_save_state(struct drm_device *dev,
8993 struct intel_set_config *config)
8994{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008995 struct drm_encoder *encoder;
8996 struct drm_connector *connector;
8997 int count;
8998
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008999 config->save_encoder_crtcs =
9000 kcalloc(dev->mode_config.num_encoder,
9001 sizeof(struct drm_crtc *), GFP_KERNEL);
9002 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009003 return -ENOMEM;
9004
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009005 config->save_connector_encoders =
9006 kcalloc(dev->mode_config.num_connector,
9007 sizeof(struct drm_encoder *), GFP_KERNEL);
9008 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009009 return -ENOMEM;
9010
9011 /* Copy data. Note that driver private data is not affected.
9012 * Should anything bad happen only the expected state is
9013 * restored, not the drivers personal bookkeeping.
9014 */
9015 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009016 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009017 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009018 }
9019
9020 count = 0;
9021 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009022 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009023 }
9024
9025 return 0;
9026}
9027
9028static void intel_set_config_restore_state(struct drm_device *dev,
9029 struct intel_set_config *config)
9030{
Daniel Vetter9a935852012-07-05 22:34:27 +02009031 struct intel_encoder *encoder;
9032 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009033 int count;
9034
9035 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009036 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9037 encoder->new_crtc =
9038 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009039 }
9040
9041 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009042 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9043 connector->new_encoder =
9044 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009045 }
9046}
9047
Imre Deake3de42b2013-05-03 19:44:07 +02009048static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009049is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009050{
9051 int i;
9052
Chris Wilson2e57f472013-07-17 12:14:40 +01009053 if (set->num_connectors == 0)
9054 return false;
9055
9056 if (WARN_ON(set->connectors == NULL))
9057 return false;
9058
9059 for (i = 0; i < set->num_connectors; i++)
9060 if (set->connectors[i]->encoder &&
9061 set->connectors[i]->encoder->crtc == set->crtc &&
9062 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009063 return true;
9064
9065 return false;
9066}
9067
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009068static void
9069intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9070 struct intel_set_config *config)
9071{
9072
9073 /* We should be able to check here if the fb has the same properties
9074 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009075 if (is_crtc_connector_off(set)) {
9076 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009077 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009078 /* If we have no fb then treat it as a full mode set */
9079 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009080 struct intel_crtc *intel_crtc =
9081 to_intel_crtc(set->crtc);
9082
9083 if (intel_crtc->active && i915_fastboot) {
9084 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9085 config->fb_changed = true;
9086 } else {
9087 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9088 config->mode_changed = true;
9089 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009090 } else if (set->fb == NULL) {
9091 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009092 } else if (set->fb->pixel_format !=
9093 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009094 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009095 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009096 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009097 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009098 }
9099
Daniel Vetter835c5872012-07-10 18:11:08 +02009100 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009101 config->fb_changed = true;
9102
9103 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9104 DRM_DEBUG_KMS("modes are different, full mode set\n");
9105 drm_mode_debug_printmodeline(&set->crtc->mode);
9106 drm_mode_debug_printmodeline(set->mode);
9107 config->mode_changed = true;
9108 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009109
9110 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9111 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009112}
9113
Daniel Vetter2e431052012-07-04 22:42:15 +02009114static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009115intel_modeset_stage_output_state(struct drm_device *dev,
9116 struct drm_mode_set *set,
9117 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009118{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009119 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009120 struct intel_connector *connector;
9121 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009122 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009123
Damien Lespiau9abdda72013-02-13 13:29:23 +00009124 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009125 * of connectors. For paranoia, double-check this. */
9126 WARN_ON(!set->fb && (set->num_connectors != 0));
9127 WARN_ON(set->fb && (set->num_connectors == 0));
9128
Daniel Vetter9a935852012-07-05 22:34:27 +02009129 list_for_each_entry(connector, &dev->mode_config.connector_list,
9130 base.head) {
9131 /* Otherwise traverse passed in connector list and get encoders
9132 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009133 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009134 if (set->connectors[ro] == &connector->base) {
9135 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009136 break;
9137 }
9138 }
9139
Daniel Vetter9a935852012-07-05 22:34:27 +02009140 /* If we disable the crtc, disable all its connectors. Also, if
9141 * the connector is on the changing crtc but not on the new
9142 * connector list, disable it. */
9143 if ((!set->fb || ro == set->num_connectors) &&
9144 connector->base.encoder &&
9145 connector->base.encoder->crtc == set->crtc) {
9146 connector->new_encoder = NULL;
9147
9148 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9149 connector->base.base.id,
9150 drm_get_connector_name(&connector->base));
9151 }
9152
9153
9154 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009155 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009156 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009157 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009158 }
9159 /* connector->new_encoder is now updated for all connectors. */
9160
9161 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009162 list_for_each_entry(connector, &dev->mode_config.connector_list,
9163 base.head) {
9164 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009165 continue;
9166
Daniel Vetter9a935852012-07-05 22:34:27 +02009167 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009168
9169 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009170 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009171 new_crtc = set->crtc;
9172 }
9173
9174 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009175 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9176 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009177 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009178 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009179 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9180
9181 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9182 connector->base.base.id,
9183 drm_get_connector_name(&connector->base),
9184 new_crtc->base.id);
9185 }
9186
9187 /* Check for any encoders that needs to be disabled. */
9188 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9189 base.head) {
9190 list_for_each_entry(connector,
9191 &dev->mode_config.connector_list,
9192 base.head) {
9193 if (connector->new_encoder == encoder) {
9194 WARN_ON(!connector->new_encoder->new_crtc);
9195
9196 goto next_encoder;
9197 }
9198 }
9199 encoder->new_crtc = NULL;
9200next_encoder:
9201 /* Only now check for crtc changes so we don't miss encoders
9202 * that will be disabled. */
9203 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009204 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009205 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009206 }
9207 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009208 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009209
Daniel Vetter2e431052012-07-04 22:42:15 +02009210 return 0;
9211}
9212
9213static int intel_crtc_set_config(struct drm_mode_set *set)
9214{
9215 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009216 struct drm_mode_set save_set;
9217 struct intel_set_config *config;
9218 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009219
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009220 BUG_ON(!set);
9221 BUG_ON(!set->crtc);
9222 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009223
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009224 /* Enforce sane interface api - has been abused by the fb helper. */
9225 BUG_ON(!set->mode && set->fb);
9226 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009227
Daniel Vetter2e431052012-07-04 22:42:15 +02009228 if (set->fb) {
9229 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9230 set->crtc->base.id, set->fb->base.id,
9231 (int)set->num_connectors, set->x, set->y);
9232 } else {
9233 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009234 }
9235
9236 dev = set->crtc->dev;
9237
9238 ret = -ENOMEM;
9239 config = kzalloc(sizeof(*config), GFP_KERNEL);
9240 if (!config)
9241 goto out_config;
9242
9243 ret = intel_set_config_save_state(dev, config);
9244 if (ret)
9245 goto out_config;
9246
9247 save_set.crtc = set->crtc;
9248 save_set.mode = &set->crtc->mode;
9249 save_set.x = set->crtc->x;
9250 save_set.y = set->crtc->y;
9251 save_set.fb = set->crtc->fb;
9252
9253 /* Compute whether we need a full modeset, only an fb base update or no
9254 * change at all. In the future we might also check whether only the
9255 * mode changed, e.g. for LVDS where we only change the panel fitter in
9256 * such cases. */
9257 intel_set_config_compute_mode_changes(set, config);
9258
Daniel Vetter9a935852012-07-05 22:34:27 +02009259 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009260 if (ret)
9261 goto fail;
9262
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009263 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009264 ret = intel_set_mode(set->crtc, set->mode,
9265 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009266 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009267 intel_crtc_wait_for_pending_flips(set->crtc);
9268
Daniel Vetter4f660f42012-07-02 09:47:37 +02009269 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009270 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009271 }
9272
Chris Wilson2d05eae2013-05-03 17:36:25 +01009273 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009274 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9275 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009276fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009277 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009278
Chris Wilson2d05eae2013-05-03 17:36:25 +01009279 /* Try to restore the config */
9280 if (config->mode_changed &&
9281 intel_set_mode(save_set.crtc, save_set.mode,
9282 save_set.x, save_set.y, save_set.fb))
9283 DRM_ERROR("failed to restore config after modeset failure\n");
9284 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009285
Daniel Vetterd9e55602012-07-04 22:16:09 +02009286out_config:
9287 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009288 return ret;
9289}
9290
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009291static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009292 .cursor_set = intel_crtc_cursor_set,
9293 .cursor_move = intel_crtc_cursor_move,
9294 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009295 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009296 .destroy = intel_crtc_destroy,
9297 .page_flip = intel_crtc_page_flip,
9298};
9299
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009300static void intel_cpu_pll_init(struct drm_device *dev)
9301{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009302 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009303 intel_ddi_pll_init(dev);
9304}
9305
Daniel Vetter53589012013-06-05 13:34:16 +02009306static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9307 struct intel_shared_dpll *pll,
9308 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009309{
Daniel Vetter53589012013-06-05 13:34:16 +02009310 uint32_t val;
9311
9312 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009313 hw_state->dpll = val;
9314 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9315 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009316
9317 return val & DPLL_VCO_ENABLE;
9318}
9319
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009320static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9321 struct intel_shared_dpll *pll)
9322{
9323 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9324 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9325}
9326
Daniel Vettere7b903d2013-06-05 13:34:14 +02009327static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9328 struct intel_shared_dpll *pll)
9329{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009330 /* PCH refclock must be enabled first */
9331 assert_pch_refclk_enabled(dev_priv);
9332
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009333 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9334
9335 /* Wait for the clocks to stabilize. */
9336 POSTING_READ(PCH_DPLL(pll->id));
9337 udelay(150);
9338
9339 /* The pixel multiplier can only be updated once the
9340 * DPLL is enabled and the clocks are stable.
9341 *
9342 * So write it again.
9343 */
9344 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9345 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009346 udelay(200);
9347}
9348
9349static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9350 struct intel_shared_dpll *pll)
9351{
9352 struct drm_device *dev = dev_priv->dev;
9353 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009354
9355 /* Make sure no transcoder isn't still depending on us. */
9356 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9357 if (intel_crtc_to_shared_dpll(crtc) == pll)
9358 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9359 }
9360
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009361 I915_WRITE(PCH_DPLL(pll->id), 0);
9362 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009363 udelay(200);
9364}
9365
Daniel Vetter46edb022013-06-05 13:34:12 +02009366static char *ibx_pch_dpll_names[] = {
9367 "PCH DPLL A",
9368 "PCH DPLL B",
9369};
9370
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009371static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009372{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009373 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009374 int i;
9375
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009376 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009377
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009378 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009379 dev_priv->shared_dplls[i].id = i;
9380 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009381 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009382 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9383 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009384 dev_priv->shared_dplls[i].get_hw_state =
9385 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009386 }
9387}
9388
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009389static void intel_shared_dpll_init(struct drm_device *dev)
9390{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009391 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009392
9393 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9394 ibx_pch_dpll_init(dev);
9395 else
9396 dev_priv->num_shared_dpll = 0;
9397
9398 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9399 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9400 dev_priv->num_shared_dpll);
9401}
9402
Hannes Ederb358d0a2008-12-18 21:18:47 +01009403static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009404{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009405 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009406 struct intel_crtc *intel_crtc;
9407 int i;
9408
9409 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
9410 if (intel_crtc == NULL)
9411 return;
9412
9413 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9414
9415 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009416 for (i = 0; i < 256; i++) {
9417 intel_crtc->lut_r[i] = i;
9418 intel_crtc->lut_g[i] = i;
9419 intel_crtc->lut_b[i] = i;
9420 }
9421
Jesse Barnes80824002009-09-10 15:28:06 -07009422 /* Swap pipes & planes for FBC on pre-965 */
9423 intel_crtc->pipe = pipe;
9424 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009425 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009426 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009427 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009428 }
9429
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009430 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9431 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9432 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9433 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9434
Jesse Barnes79e53942008-11-07 14:24:08 -08009435 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009436}
9437
Carl Worth08d7b3d2009-04-29 14:43:54 -07009438int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009439 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009440{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009441 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009442 struct drm_mode_object *drmmode_obj;
9443 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009444
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009445 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9446 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009447
Daniel Vetterc05422d2009-08-11 16:05:30 +02009448 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9449 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009450
Daniel Vetterc05422d2009-08-11 16:05:30 +02009451 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009452 DRM_ERROR("no such CRTC id\n");
9453 return -EINVAL;
9454 }
9455
Daniel Vetterc05422d2009-08-11 16:05:30 +02009456 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9457 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009458
Daniel Vetterc05422d2009-08-11 16:05:30 +02009459 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009460}
9461
Daniel Vetter66a92782012-07-12 20:08:18 +02009462static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009463{
Daniel Vetter66a92782012-07-12 20:08:18 +02009464 struct drm_device *dev = encoder->base.dev;
9465 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009466 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009467 int entry = 0;
9468
Daniel Vetter66a92782012-07-12 20:08:18 +02009469 list_for_each_entry(source_encoder,
9470 &dev->mode_config.encoder_list, base.head) {
9471
9472 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009473 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009474
9475 /* Intel hw has only one MUX where enocoders could be cloned. */
9476 if (encoder->cloneable && source_encoder->cloneable)
9477 index_mask |= (1 << entry);
9478
Jesse Barnes79e53942008-11-07 14:24:08 -08009479 entry++;
9480 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009481
Jesse Barnes79e53942008-11-07 14:24:08 -08009482 return index_mask;
9483}
9484
Chris Wilson4d302442010-12-14 19:21:29 +00009485static bool has_edp_a(struct drm_device *dev)
9486{
9487 struct drm_i915_private *dev_priv = dev->dev_private;
9488
9489 if (!IS_MOBILE(dev))
9490 return false;
9491
9492 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9493 return false;
9494
9495 if (IS_GEN5(dev) &&
9496 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9497 return false;
9498
9499 return true;
9500}
9501
Jesse Barnes79e53942008-11-07 14:24:08 -08009502static void intel_setup_outputs(struct drm_device *dev)
9503{
Eric Anholt725e30a2009-01-22 13:01:02 -08009504 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009505 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009506 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009507
Daniel Vetterc9093352013-06-06 22:22:47 +02009508 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009509
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009510 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009511 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009512
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009513 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009514 int found;
9515
9516 /* Haswell uses DDI functions to detect digital outputs */
9517 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9518 /* DDI A only supports eDP */
9519 if (found)
9520 intel_ddi_init(dev, PORT_A);
9521
9522 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9523 * register */
9524 found = I915_READ(SFUSE_STRAP);
9525
9526 if (found & SFUSE_STRAP_DDIB_DETECTED)
9527 intel_ddi_init(dev, PORT_B);
9528 if (found & SFUSE_STRAP_DDIC_DETECTED)
9529 intel_ddi_init(dev, PORT_C);
9530 if (found & SFUSE_STRAP_DDID_DETECTED)
9531 intel_ddi_init(dev, PORT_D);
9532 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009533 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009534 dpd_is_edp = intel_dpd_is_edp(dev);
9535
9536 if (has_edp_a(dev))
9537 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009538
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009539 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009540 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009541 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009542 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009543 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009544 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009545 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009546 }
9547
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009548 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009549 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009550
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009551 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009552 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009553
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009554 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009555 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009556
Daniel Vetter270b3042012-10-27 15:52:05 +02009557 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009558 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009559 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309560 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009561 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9562 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9563 PORT_C);
9564 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9565 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9566 PORT_C);
9567 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309568
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009569 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009570 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9571 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009572 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9573 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009574 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009575
9576 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009577 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009578 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009579
Paulo Zanonie2debe92013-02-18 19:00:27 -03009580 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009581 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009582 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009583 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9584 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009585 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009586 }
Ma Ling27185ae2009-08-24 13:50:23 +08009587
Imre Deake7281ea2013-05-08 13:14:08 +03009588 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009589 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009590 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009591
9592 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009593
Paulo Zanonie2debe92013-02-18 19:00:27 -03009594 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009595 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009596 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009597 }
Ma Ling27185ae2009-08-24 13:50:23 +08009598
Paulo Zanonie2debe92013-02-18 19:00:27 -03009599 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009600
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009601 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9602 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009603 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009604 }
Imre Deake7281ea2013-05-08 13:14:08 +03009605 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009606 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009607 }
Ma Ling27185ae2009-08-24 13:50:23 +08009608
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009609 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009610 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009611 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009612 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009613 intel_dvo_init(dev);
9614
Zhenyu Wang103a1962009-11-27 11:44:36 +08009615 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009616 intel_tv_init(dev);
9617
Chris Wilson4ef69c72010-09-09 15:14:28 +01009618 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9619 encoder->base.possible_crtcs = encoder->crtc_mask;
9620 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009621 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009622 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009623
Paulo Zanonidde86e22012-12-01 12:04:25 -02009624 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009625
9626 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009627}
9628
Chris Wilsonddfe1562013-08-06 17:43:07 +01009629void intel_framebuffer_fini(struct intel_framebuffer *fb)
9630{
9631 drm_framebuffer_cleanup(&fb->base);
9632 drm_gem_object_unreference_unlocked(&fb->obj->base);
9633}
9634
Jesse Barnes79e53942008-11-07 14:24:08 -08009635static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9636{
9637 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009638
Chris Wilsonddfe1562013-08-06 17:43:07 +01009639 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009640 kfree(intel_fb);
9641}
9642
9643static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009644 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009645 unsigned int *handle)
9646{
9647 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009648 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009649
Chris Wilson05394f32010-11-08 19:18:58 +00009650 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009651}
9652
9653static const struct drm_framebuffer_funcs intel_fb_funcs = {
9654 .destroy = intel_user_framebuffer_destroy,
9655 .create_handle = intel_user_framebuffer_create_handle,
9656};
9657
Dave Airlie38651672010-03-30 05:34:13 +00009658int intel_framebuffer_init(struct drm_device *dev,
9659 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009660 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009661 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009662{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009663 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009664 int ret;
9665
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009666 if (obj->tiling_mode == I915_TILING_Y) {
9667 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009668 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009669 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009670
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009671 if (mode_cmd->pitches[0] & 63) {
9672 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9673 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009674 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009675 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009676
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009677 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9678 pitch_limit = 32*1024;
9679 } else if (INTEL_INFO(dev)->gen >= 4) {
9680 if (obj->tiling_mode)
9681 pitch_limit = 16*1024;
9682 else
9683 pitch_limit = 32*1024;
9684 } else if (INTEL_INFO(dev)->gen >= 3) {
9685 if (obj->tiling_mode)
9686 pitch_limit = 8*1024;
9687 else
9688 pitch_limit = 16*1024;
9689 } else
9690 /* XXX DSPC is limited to 4k tiled */
9691 pitch_limit = 8*1024;
9692
9693 if (mode_cmd->pitches[0] > pitch_limit) {
9694 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9695 obj->tiling_mode ? "tiled" : "linear",
9696 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009697 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009698 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009699
9700 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009701 mode_cmd->pitches[0] != obj->stride) {
9702 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9703 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009704 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009705 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009706
Ville Syrjälä57779d02012-10-31 17:50:14 +02009707 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009708 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009709 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009710 case DRM_FORMAT_RGB565:
9711 case DRM_FORMAT_XRGB8888:
9712 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009713 break;
9714 case DRM_FORMAT_XRGB1555:
9715 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009716 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009717 DRM_DEBUG("unsupported pixel format: %s\n",
9718 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009719 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009720 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009721 break;
9722 case DRM_FORMAT_XBGR8888:
9723 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009724 case DRM_FORMAT_XRGB2101010:
9725 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009726 case DRM_FORMAT_XBGR2101010:
9727 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009728 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009729 DRM_DEBUG("unsupported pixel format: %s\n",
9730 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009731 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009732 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009733 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009734 case DRM_FORMAT_YUYV:
9735 case DRM_FORMAT_UYVY:
9736 case DRM_FORMAT_YVYU:
9737 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009738 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009739 DRM_DEBUG("unsupported pixel format: %s\n",
9740 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009741 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009742 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009743 break;
9744 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009745 DRM_DEBUG("unsupported pixel format: %s\n",
9746 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009747 return -EINVAL;
9748 }
9749
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009750 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9751 if (mode_cmd->offsets[0] != 0)
9752 return -EINVAL;
9753
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009754 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9755 intel_fb->obj = obj;
9756
Jesse Barnes79e53942008-11-07 14:24:08 -08009757 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9758 if (ret) {
9759 DRM_ERROR("framebuffer init failed %d\n", ret);
9760 return ret;
9761 }
9762
Jesse Barnes79e53942008-11-07 14:24:08 -08009763 return 0;
9764}
9765
Jesse Barnes79e53942008-11-07 14:24:08 -08009766static struct drm_framebuffer *
9767intel_user_framebuffer_create(struct drm_device *dev,
9768 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009769 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009770{
Chris Wilson05394f32010-11-08 19:18:58 +00009771 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009772
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009773 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9774 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009775 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009776 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009777
Chris Wilsond2dff872011-04-19 08:36:26 +01009778 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009779}
9780
Jesse Barnes79e53942008-11-07 14:24:08 -08009781static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009782 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009783 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009784};
9785
Jesse Barnese70236a2009-09-21 10:42:27 -07009786/* Set up chip specific display functions */
9787static void intel_init_display(struct drm_device *dev)
9788{
9789 struct drm_i915_private *dev_priv = dev->dev_private;
9790
Daniel Vetteree9300b2013-06-03 22:40:22 +02009791 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9792 dev_priv->display.find_dpll = g4x_find_best_dpll;
9793 else if (IS_VALLEYVIEW(dev))
9794 dev_priv->display.find_dpll = vlv_find_best_dpll;
9795 else if (IS_PINEVIEW(dev))
9796 dev_priv->display.find_dpll = pnv_find_best_dpll;
9797 else
9798 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9799
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009800 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009801 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009802 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009803 dev_priv->display.crtc_enable = haswell_crtc_enable;
9804 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009805 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009806 dev_priv->display.update_plane = ironlake_update_plane;
9807 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009808 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009809 dev_priv->display.get_clock = ironlake_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009810 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009811 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9812 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009813 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009814 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009815 } else if (IS_VALLEYVIEW(dev)) {
9816 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009817 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009818 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9819 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9820 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9821 dev_priv->display.off = i9xx_crtc_off;
9822 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009823 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009824 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009825 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009826 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009827 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9828 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009829 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009830 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009831 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009832
Jesse Barnese70236a2009-09-21 10:42:27 -07009833 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009834 if (IS_VALLEYVIEW(dev))
9835 dev_priv->display.get_display_clock_speed =
9836 valleyview_get_display_clock_speed;
9837 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009838 dev_priv->display.get_display_clock_speed =
9839 i945_get_display_clock_speed;
9840 else if (IS_I915G(dev))
9841 dev_priv->display.get_display_clock_speed =
9842 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009843 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009844 dev_priv->display.get_display_clock_speed =
9845 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009846 else if (IS_PINEVIEW(dev))
9847 dev_priv->display.get_display_clock_speed =
9848 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -07009849 else if (IS_I915GM(dev))
9850 dev_priv->display.get_display_clock_speed =
9851 i915gm_get_display_clock_speed;
9852 else if (IS_I865G(dev))
9853 dev_priv->display.get_display_clock_speed =
9854 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009855 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009856 dev_priv->display.get_display_clock_speed =
9857 i855_get_display_clock_speed;
9858 else /* 852, 830 */
9859 dev_priv->display.get_display_clock_speed =
9860 i830_get_display_clock_speed;
9861
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009862 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009863 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009864 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009865 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009866 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009867 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009868 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009869 } else if (IS_IVYBRIDGE(dev)) {
9870 /* FIXME: detect B0+ stepping and use auto training */
9871 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009872 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009873 dev_priv->display.modeset_global_resources =
9874 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009875 } else if (IS_HASWELL(dev)) {
9876 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009877 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009878 dev_priv->display.modeset_global_resources =
9879 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009880 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009881 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009882 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009883 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009884
9885 /* Default just returns -ENODEV to indicate unsupported */
9886 dev_priv->display.queue_flip = intel_default_queue_flip;
9887
9888 switch (INTEL_INFO(dev)->gen) {
9889 case 2:
9890 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9891 break;
9892
9893 case 3:
9894 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9895 break;
9896
9897 case 4:
9898 case 5:
9899 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9900 break;
9901
9902 case 6:
9903 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9904 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009905 case 7:
9906 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9907 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009908 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009909}
9910
Jesse Barnesb690e962010-07-19 13:53:12 -07009911/*
9912 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9913 * resume, or other times. This quirk makes sure that's the case for
9914 * affected systems.
9915 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009916static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009917{
9918 struct drm_i915_private *dev_priv = dev->dev_private;
9919
9920 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009921 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009922}
9923
Keith Packard435793d2011-07-12 14:56:22 -07009924/*
9925 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9926 */
9927static void quirk_ssc_force_disable(struct drm_device *dev)
9928{
9929 struct drm_i915_private *dev_priv = dev->dev_private;
9930 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009931 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009932}
9933
Carsten Emde4dca20e2012-03-15 15:56:26 +01009934/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009935 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9936 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009937 */
9938static void quirk_invert_brightness(struct drm_device *dev)
9939{
9940 struct drm_i915_private *dev_priv = dev->dev_private;
9941 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009942 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009943}
9944
Kamal Mostafae85843b2013-07-19 15:02:01 -07009945/*
9946 * Some machines (Dell XPS13) suffer broken backlight controls if
9947 * BLM_PCH_PWM_ENABLE is set.
9948 */
9949static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
9950{
9951 struct drm_i915_private *dev_priv = dev->dev_private;
9952 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
9953 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
9954}
9955
Jesse Barnesb690e962010-07-19 13:53:12 -07009956struct intel_quirk {
9957 int device;
9958 int subsystem_vendor;
9959 int subsystem_device;
9960 void (*hook)(struct drm_device *dev);
9961};
9962
Egbert Eich5f85f172012-10-14 15:46:38 +02009963/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9964struct intel_dmi_quirk {
9965 void (*hook)(struct drm_device *dev);
9966 const struct dmi_system_id (*dmi_id_list)[];
9967};
9968
9969static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9970{
9971 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9972 return 1;
9973}
9974
9975static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9976 {
9977 .dmi_id_list = &(const struct dmi_system_id[]) {
9978 {
9979 .callback = intel_dmi_reverse_brightness,
9980 .ident = "NCR Corporation",
9981 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9982 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9983 },
9984 },
9985 { } /* terminating entry */
9986 },
9987 .hook = quirk_invert_brightness,
9988 },
9989};
9990
Ben Widawskyc43b5632012-04-16 14:07:40 -07009991static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009992 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009993 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009994
Jesse Barnesb690e962010-07-19 13:53:12 -07009995 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9996 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9997
Jesse Barnesb690e962010-07-19 13:53:12 -07009998 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9999 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10000
Daniel Vetterccd0d362012-10-10 23:13:59 +020010001 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010002 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010003 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010004
10005 /* Lenovo U160 cannot use SSC on LVDS */
10006 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010007
10008 /* Sony Vaio Y cannot use SSC on LVDS */
10009 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010010
10011 /* Acer Aspire 5734Z must invert backlight brightness */
10012 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +020010013
10014 /* Acer/eMachines G725 */
10015 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +020010016
10017 /* Acer/eMachines e725 */
10018 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +020010019
10020 /* Acer/Packard Bell NCL20 */
10021 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +010010022
10023 /* Acer Aspire 4736Z */
10024 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010025
10026 /* Dell XPS13 HD Sandy Bridge */
10027 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10028 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10029 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010030};
10031
10032static void intel_init_quirks(struct drm_device *dev)
10033{
10034 struct pci_dev *d = dev->pdev;
10035 int i;
10036
10037 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10038 struct intel_quirk *q = &intel_quirks[i];
10039
10040 if (d->device == q->device &&
10041 (d->subsystem_vendor == q->subsystem_vendor ||
10042 q->subsystem_vendor == PCI_ANY_ID) &&
10043 (d->subsystem_device == q->subsystem_device ||
10044 q->subsystem_device == PCI_ANY_ID))
10045 q->hook(dev);
10046 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010047 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10048 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10049 intel_dmi_quirks[i].hook(dev);
10050 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010051}
10052
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010053/* Disable the VGA plane that we never use */
10054static void i915_disable_vga(struct drm_device *dev)
10055{
10056 struct drm_i915_private *dev_priv = dev->dev_private;
10057 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010058 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010059
10060 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010061 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010062 sr1 = inb(VGA_SR_DATA);
10063 outb(sr1 | 1<<5, VGA_SR_DATA);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010064
10065 /* Disable VGA memory on Intel HD */
10066 if (HAS_PCH_SPLIT(dev)) {
10067 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10068 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10069 VGA_RSRC_NORMAL_IO |
10070 VGA_RSRC_NORMAL_MEM);
10071 }
10072
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010073 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10074 udelay(300);
10075
10076 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10077 POSTING_READ(vga_reg);
10078}
10079
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010080static void i915_enable_vga(struct drm_device *dev)
10081{
10082 /* Enable VGA memory on Intel HD */
10083 if (HAS_PCH_SPLIT(dev)) {
10084 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10085 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10086 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10087 VGA_RSRC_LEGACY_MEM |
10088 VGA_RSRC_NORMAL_IO |
10089 VGA_RSRC_NORMAL_MEM);
10090 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10091 }
10092}
10093
Daniel Vetterf8175862012-04-10 15:50:11 +020010094void intel_modeset_init_hw(struct drm_device *dev)
10095{
Paulo Zanonifa42e232013-01-25 16:59:11 -020010096 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -030010097
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010098 intel_prepare_ddi(dev);
10099
Daniel Vetterf8175862012-04-10 15:50:11 +020010100 intel_init_clock_gating(dev);
10101
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010102 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010103 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010104 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010105}
10106
Imre Deak7d708ee2013-04-17 14:04:50 +030010107void intel_modeset_suspend_hw(struct drm_device *dev)
10108{
10109 intel_suspend_hw(dev);
10110}
10111
Jesse Barnes79e53942008-11-07 14:24:08 -080010112void intel_modeset_init(struct drm_device *dev)
10113{
Jesse Barnes652c3932009-08-17 13:31:43 -070010114 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010115 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010116
10117 drm_mode_config_init(dev);
10118
10119 dev->mode_config.min_width = 0;
10120 dev->mode_config.min_height = 0;
10121
Dave Airlie019d96c2011-09-29 16:20:42 +010010122 dev->mode_config.preferred_depth = 24;
10123 dev->mode_config.prefer_shadow = 1;
10124
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010125 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010126
Jesse Barnesb690e962010-07-19 13:53:12 -070010127 intel_init_quirks(dev);
10128
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010129 intel_init_pm(dev);
10130
Ben Widawskye3c74752013-04-05 13:12:39 -070010131 if (INTEL_INFO(dev)->num_pipes == 0)
10132 return;
10133
Jesse Barnese70236a2009-09-21 10:42:27 -070010134 intel_init_display(dev);
10135
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010136 if (IS_GEN2(dev)) {
10137 dev->mode_config.max_width = 2048;
10138 dev->mode_config.max_height = 2048;
10139 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010140 dev->mode_config.max_width = 4096;
10141 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010142 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010143 dev->mode_config.max_width = 8192;
10144 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010145 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010146 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010147
Zhao Yakui28c97732009-10-09 11:39:41 +080010148 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010149 INTEL_INFO(dev)->num_pipes,
10150 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010151
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010152 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010153 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010154 for (j = 0; j < dev_priv->num_plane; j++) {
10155 ret = intel_plane_init(dev, i, j);
10156 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010157 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10158 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010159 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010160 }
10161
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010162 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010163 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010164
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010165 /* Just disable it once at startup */
10166 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010167 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010168
10169 /* Just in case the BIOS is doing something questionable. */
10170 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010171}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010172
Daniel Vetter24929352012-07-02 20:28:59 +020010173static void
10174intel_connector_break_all_links(struct intel_connector *connector)
10175{
10176 connector->base.dpms = DRM_MODE_DPMS_OFF;
10177 connector->base.encoder = NULL;
10178 connector->encoder->connectors_active = false;
10179 connector->encoder->base.crtc = NULL;
10180}
10181
Daniel Vetter7fad7982012-07-04 17:51:47 +020010182static void intel_enable_pipe_a(struct drm_device *dev)
10183{
10184 struct intel_connector *connector;
10185 struct drm_connector *crt = NULL;
10186 struct intel_load_detect_pipe load_detect_temp;
10187
10188 /* We can't just switch on the pipe A, we need to set things up with a
10189 * proper mode and output configuration. As a gross hack, enable pipe A
10190 * by enabling the load detect pipe once. */
10191 list_for_each_entry(connector,
10192 &dev->mode_config.connector_list,
10193 base.head) {
10194 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10195 crt = &connector->base;
10196 break;
10197 }
10198 }
10199
10200 if (!crt)
10201 return;
10202
10203 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10204 intel_release_load_detect_pipe(crt, &load_detect_temp);
10205
10206
10207}
10208
Daniel Vetterfa555832012-10-10 23:14:00 +020010209static bool
10210intel_check_plane_mapping(struct intel_crtc *crtc)
10211{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010212 struct drm_device *dev = crtc->base.dev;
10213 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010214 u32 reg, val;
10215
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010216 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010217 return true;
10218
10219 reg = DSPCNTR(!crtc->plane);
10220 val = I915_READ(reg);
10221
10222 if ((val & DISPLAY_PLANE_ENABLE) &&
10223 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10224 return false;
10225
10226 return true;
10227}
10228
Daniel Vetter24929352012-07-02 20:28:59 +020010229static void intel_sanitize_crtc(struct intel_crtc *crtc)
10230{
10231 struct drm_device *dev = crtc->base.dev;
10232 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010233 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010234
Daniel Vetter24929352012-07-02 20:28:59 +020010235 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010236 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010237 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10238
10239 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010240 * disable the crtc (and hence change the state) if it is wrong. Note
10241 * that gen4+ has a fixed plane -> pipe mapping. */
10242 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010243 struct intel_connector *connector;
10244 bool plane;
10245
Daniel Vetter24929352012-07-02 20:28:59 +020010246 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10247 crtc->base.base.id);
10248
10249 /* Pipe has the wrong plane attached and the plane is active.
10250 * Temporarily change the plane mapping and disable everything
10251 * ... */
10252 plane = crtc->plane;
10253 crtc->plane = !plane;
10254 dev_priv->display.crtc_disable(&crtc->base);
10255 crtc->plane = plane;
10256
10257 /* ... and break all links. */
10258 list_for_each_entry(connector, &dev->mode_config.connector_list,
10259 base.head) {
10260 if (connector->encoder->base.crtc != &crtc->base)
10261 continue;
10262
10263 intel_connector_break_all_links(connector);
10264 }
10265
10266 WARN_ON(crtc->active);
10267 crtc->base.enabled = false;
10268 }
Daniel Vetter24929352012-07-02 20:28:59 +020010269
Daniel Vetter7fad7982012-07-04 17:51:47 +020010270 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10271 crtc->pipe == PIPE_A && !crtc->active) {
10272 /* BIOS forgot to enable pipe A, this mostly happens after
10273 * resume. Force-enable the pipe to fix this, the update_dpms
10274 * call below we restore the pipe to the right state, but leave
10275 * the required bits on. */
10276 intel_enable_pipe_a(dev);
10277 }
10278
Daniel Vetter24929352012-07-02 20:28:59 +020010279 /* Adjust the state of the output pipe according to whether we
10280 * have active connectors/encoders. */
10281 intel_crtc_update_dpms(&crtc->base);
10282
10283 if (crtc->active != crtc->base.enabled) {
10284 struct intel_encoder *encoder;
10285
10286 /* This can happen either due to bugs in the get_hw_state
10287 * functions or because the pipe is force-enabled due to the
10288 * pipe A quirk. */
10289 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10290 crtc->base.base.id,
10291 crtc->base.enabled ? "enabled" : "disabled",
10292 crtc->active ? "enabled" : "disabled");
10293
10294 crtc->base.enabled = crtc->active;
10295
10296 /* Because we only establish the connector -> encoder ->
10297 * crtc links if something is active, this means the
10298 * crtc is now deactivated. Break the links. connector
10299 * -> encoder links are only establish when things are
10300 * actually up, hence no need to break them. */
10301 WARN_ON(crtc->active);
10302
10303 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10304 WARN_ON(encoder->connectors_active);
10305 encoder->base.crtc = NULL;
10306 }
10307 }
10308}
10309
10310static void intel_sanitize_encoder(struct intel_encoder *encoder)
10311{
10312 struct intel_connector *connector;
10313 struct drm_device *dev = encoder->base.dev;
10314
10315 /* We need to check both for a crtc link (meaning that the
10316 * encoder is active and trying to read from a pipe) and the
10317 * pipe itself being active. */
10318 bool has_active_crtc = encoder->base.crtc &&
10319 to_intel_crtc(encoder->base.crtc)->active;
10320
10321 if (encoder->connectors_active && !has_active_crtc) {
10322 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10323 encoder->base.base.id,
10324 drm_get_encoder_name(&encoder->base));
10325
10326 /* Connector is active, but has no active pipe. This is
10327 * fallout from our resume register restoring. Disable
10328 * the encoder manually again. */
10329 if (encoder->base.crtc) {
10330 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10331 encoder->base.base.id,
10332 drm_get_encoder_name(&encoder->base));
10333 encoder->disable(encoder);
10334 }
10335
10336 /* Inconsistent output/port/pipe state happens presumably due to
10337 * a bug in one of the get_hw_state functions. Or someplace else
10338 * in our code, like the register restore mess on resume. Clamp
10339 * things to off as a safer default. */
10340 list_for_each_entry(connector,
10341 &dev->mode_config.connector_list,
10342 base.head) {
10343 if (connector->encoder != encoder)
10344 continue;
10345
10346 intel_connector_break_all_links(connector);
10347 }
10348 }
10349 /* Enabled encoders without active connectors will be fixed in
10350 * the crtc fixup. */
10351}
10352
Daniel Vetter44cec742013-01-25 17:53:21 +010010353void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010354{
10355 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010356 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010357
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010358 /* This function can be called both from intel_modeset_setup_hw_state or
10359 * at a very early point in our resume sequence, where the power well
10360 * structures are not yet restored. Since this function is at a very
10361 * paranoid "someone might have enabled VGA while we were not looking"
10362 * level, just check if the power well is enabled instead of trying to
10363 * follow the "don't touch the power well if we don't need it" policy
10364 * the rest of the driver uses. */
10365 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010366 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010367 return;
10368
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010369 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10370 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010371 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010372 }
10373}
10374
Daniel Vetter30e984d2013-06-05 13:34:17 +020010375static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010376{
10377 struct drm_i915_private *dev_priv = dev->dev_private;
10378 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010379 struct intel_crtc *crtc;
10380 struct intel_encoder *encoder;
10381 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010382 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010383
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010384 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10385 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010386 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010387
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010388 crtc->active = dev_priv->display.get_pipe_config(crtc,
10389 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010390
10391 crtc->base.enabled = crtc->active;
10392
10393 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10394 crtc->base.base.id,
10395 crtc->active ? "enabled" : "disabled");
10396 }
10397
Daniel Vetter53589012013-06-05 13:34:16 +020010398 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010399 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010400 intel_ddi_setup_hw_pll_state(dev);
10401
Daniel Vetter53589012013-06-05 13:34:16 +020010402 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10403 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10404
10405 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10406 pll->active = 0;
10407 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10408 base.head) {
10409 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10410 pll->active++;
10411 }
10412 pll->refcount = pll->active;
10413
Daniel Vetter35c95372013-07-17 06:55:04 +020010414 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10415 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010416 }
10417
Daniel Vetter24929352012-07-02 20:28:59 +020010418 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10419 base.head) {
10420 pipe = 0;
10421
10422 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010423 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10424 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010425 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010426 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010427 } else {
10428 encoder->base.crtc = NULL;
10429 }
10430
10431 encoder->connectors_active = false;
10432 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10433 encoder->base.base.id,
10434 drm_get_encoder_name(&encoder->base),
10435 encoder->base.crtc ? "enabled" : "disabled",
10436 pipe);
10437 }
10438
Jesse Barnes510d5f22013-07-01 15:50:17 -070010439 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10440 base.head) {
10441 if (!crtc->active)
10442 continue;
10443 if (dev_priv->display.get_clock)
10444 dev_priv->display.get_clock(crtc,
10445 &crtc->config);
10446 }
10447
Daniel Vetter24929352012-07-02 20:28:59 +020010448 list_for_each_entry(connector, &dev->mode_config.connector_list,
10449 base.head) {
10450 if (connector->get_hw_state(connector)) {
10451 connector->base.dpms = DRM_MODE_DPMS_ON;
10452 connector->encoder->connectors_active = true;
10453 connector->base.encoder = &connector->encoder->base;
10454 } else {
10455 connector->base.dpms = DRM_MODE_DPMS_OFF;
10456 connector->base.encoder = NULL;
10457 }
10458 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10459 connector->base.base.id,
10460 drm_get_connector_name(&connector->base),
10461 connector->base.encoder ? "enabled" : "disabled");
10462 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010463}
10464
10465/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10466 * and i915 state tracking structures. */
10467void intel_modeset_setup_hw_state(struct drm_device *dev,
10468 bool force_restore)
10469{
10470 struct drm_i915_private *dev_priv = dev->dev_private;
10471 enum pipe pipe;
10472 struct drm_plane *plane;
10473 struct intel_crtc *crtc;
10474 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010475 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010476
10477 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010478
Jesse Barnesbabea612013-06-26 18:57:38 +030010479 /*
10480 * Now that we have the config, copy it to each CRTC struct
10481 * Note that this could go away if we move to using crtc_config
10482 * checking everywhere.
10483 */
10484 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10485 base.head) {
10486 if (crtc->active && i915_fastboot) {
10487 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10488
10489 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10490 crtc->base.base.id);
10491 drm_mode_debug_printmodeline(&crtc->base.mode);
10492 }
10493 }
10494
Daniel Vetter24929352012-07-02 20:28:59 +020010495 /* HW state is read out, now we need to sanitize this mess. */
10496 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10497 base.head) {
10498 intel_sanitize_encoder(encoder);
10499 }
10500
10501 for_each_pipe(pipe) {
10502 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10503 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010504 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010505 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010506
Daniel Vetter35c95372013-07-17 06:55:04 +020010507 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10508 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10509
10510 if (!pll->on || pll->active)
10511 continue;
10512
10513 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10514
10515 pll->disable(dev_priv, pll);
10516 pll->on = false;
10517 }
10518
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010519 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +020010520 /*
10521 * We need to use raw interfaces for restoring state to avoid
10522 * checking (bogus) intermediate states.
10523 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010524 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010525 struct drm_crtc *crtc =
10526 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010527
10528 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10529 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010530 }
Jesse Barnesb5644d02013-03-26 13:25:27 -070010531 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
10532 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010533
10534 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010535 } else {
10536 intel_modeset_update_staged_output_state(dev);
10537 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010538
10539 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010540
10541 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010542}
10543
10544void intel_modeset_gem_init(struct drm_device *dev)
10545{
Chris Wilson1833b132012-05-09 11:56:28 +010010546 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010547
10548 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010549
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010550 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010551}
10552
10553void intel_modeset_cleanup(struct drm_device *dev)
10554{
Jesse Barnes652c3932009-08-17 13:31:43 -070010555 struct drm_i915_private *dev_priv = dev->dev_private;
10556 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -070010557
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010558 /*
10559 * Interrupts and polling as the first thing to avoid creating havoc.
10560 * Too much stuff here (turning of rps, connectors, ...) would
10561 * experience fancy races otherwise.
10562 */
10563 drm_irq_uninstall(dev);
10564 cancel_work_sync(&dev_priv->hotplug_work);
10565 /*
10566 * Due to the hpd irq storm handling the hotplug work can re-arm the
10567 * poll handlers. Hence disable polling after hpd handling is shut down.
10568 */
Keith Packardf87ea762010-10-03 19:36:26 -070010569 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010570
Jesse Barnes652c3932009-08-17 13:31:43 -070010571 mutex_lock(&dev->struct_mutex);
10572
Jesse Barnes723bfd72010-10-07 16:01:13 -070010573 intel_unregister_dsm_handler();
10574
Jesse Barnes652c3932009-08-17 13:31:43 -070010575 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10576 /* Skip inactive CRTCs */
10577 if (!crtc->fb)
10578 continue;
10579
Daniel Vetter3dec0092010-08-20 21:40:52 +020010580 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010581 }
10582
Chris Wilson973d04f2011-07-08 12:22:37 +010010583 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010584
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010585 i915_enable_vga(dev);
10586
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010587 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010588
Daniel Vetter930ebb42012-06-29 23:32:16 +020010589 ironlake_teardown_rc6(dev);
10590
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010591 mutex_unlock(&dev->struct_mutex);
10592
Chris Wilson1630fe72011-07-08 12:22:42 +010010593 /* flush any delayed tasks or pending work */
10594 flush_scheduled_work();
10595
Jani Nikuladc652f92013-04-12 15:18:38 +030010596 /* destroy backlight, if any, before the connectors */
10597 intel_panel_destroy_backlight(dev);
10598
Jesse Barnes79e53942008-11-07 14:24:08 -080010599 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010600
10601 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010602}
10603
Dave Airlie28d52042009-09-21 14:33:58 +100010604/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010605 * Return which encoder is currently attached for connector.
10606 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010607struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010608{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010609 return &intel_attached_encoder(connector)->base;
10610}
Jesse Barnes79e53942008-11-07 14:24:08 -080010611
Chris Wilsondf0e9242010-09-09 16:20:55 +010010612void intel_connector_attach_encoder(struct intel_connector *connector,
10613 struct intel_encoder *encoder)
10614{
10615 connector->encoder = encoder;
10616 drm_mode_connector_attach_encoder(&connector->base,
10617 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010618}
Dave Airlie28d52042009-09-21 14:33:58 +100010619
10620/*
10621 * set vga decode state - true == enable VGA decode
10622 */
10623int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10624{
10625 struct drm_i915_private *dev_priv = dev->dev_private;
10626 u16 gmch_ctrl;
10627
10628 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10629 if (state)
10630 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10631 else
10632 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10633 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10634 return 0;
10635}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010636
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010637struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010638
10639 u32 power_well_driver;
10640
Chris Wilson63b66e52013-08-08 15:12:06 +020010641 int num_transcoders;
10642
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010643 struct intel_cursor_error_state {
10644 u32 control;
10645 u32 position;
10646 u32 base;
10647 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010648 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010649
10650 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010651 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010652 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010653
10654 struct intel_plane_error_state {
10655 u32 control;
10656 u32 stride;
10657 u32 size;
10658 u32 pos;
10659 u32 addr;
10660 u32 surface;
10661 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010662 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010663
10664 struct intel_transcoder_error_state {
10665 enum transcoder cpu_transcoder;
10666
10667 u32 conf;
10668
10669 u32 htotal;
10670 u32 hblank;
10671 u32 hsync;
10672 u32 vtotal;
10673 u32 vblank;
10674 u32 vsync;
10675 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010676};
10677
10678struct intel_display_error_state *
10679intel_display_capture_error_state(struct drm_device *dev)
10680{
Akshay Joshi0206e352011-08-16 15:34:10 -040010681 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010682 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010683 int transcoders[] = {
10684 TRANSCODER_A,
10685 TRANSCODER_B,
10686 TRANSCODER_C,
10687 TRANSCODER_EDP,
10688 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010689 int i;
10690
Chris Wilson63b66e52013-08-08 15:12:06 +020010691 if (INTEL_INFO(dev)->num_pipes == 0)
10692 return NULL;
10693
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010694 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10695 if (error == NULL)
10696 return NULL;
10697
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010698 if (HAS_POWER_WELL(dev))
10699 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10700
Damien Lespiau52331302012-08-15 19:23:25 +010010701 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010702 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10703 error->cursor[i].control = I915_READ(CURCNTR(i));
10704 error->cursor[i].position = I915_READ(CURPOS(i));
10705 error->cursor[i].base = I915_READ(CURBASE(i));
10706 } else {
10707 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10708 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10709 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10710 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010711
10712 error->plane[i].control = I915_READ(DSPCNTR(i));
10713 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010714 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010715 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010716 error->plane[i].pos = I915_READ(DSPPOS(i));
10717 }
Paulo Zanonica291362013-03-06 20:03:14 -030010718 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10719 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010720 if (INTEL_INFO(dev)->gen >= 4) {
10721 error->plane[i].surface = I915_READ(DSPSURF(i));
10722 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10723 }
10724
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010725 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020010726 }
10727
10728 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
10729 if (HAS_DDI(dev_priv->dev))
10730 error->num_transcoders++; /* Account for eDP. */
10731
10732 for (i = 0; i < error->num_transcoders; i++) {
10733 enum transcoder cpu_transcoder = transcoders[i];
10734
10735 error->transcoder[i].cpu_transcoder = cpu_transcoder;
10736
10737 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
10738 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10739 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10740 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10741 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10742 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10743 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010744 }
10745
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010746 /* In the code above we read the registers without checking if the power
10747 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10748 * prevent the next I915_WRITE from detecting it and printing an error
10749 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010010750 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010751
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010752 return error;
10753}
10754
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010755#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10756
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010757void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010758intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010759 struct drm_device *dev,
10760 struct intel_display_error_state *error)
10761{
10762 int i;
10763
Chris Wilson63b66e52013-08-08 15:12:06 +020010764 if (!error)
10765 return;
10766
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010767 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010768 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010769 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010770 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010771 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010772 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010773 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010774
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010775 err_printf(m, "Plane [%d]:\n", i);
10776 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10777 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010778 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010779 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10780 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010781 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010782 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010783 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010784 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010785 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10786 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010787 }
10788
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010789 err_printf(m, "Cursor [%d]:\n", i);
10790 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10791 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10792 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010793 }
Chris Wilson63b66e52013-08-08 15:12:06 +020010794
10795 for (i = 0; i < error->num_transcoders; i++) {
10796 err_printf(m, " CPU transcoder: %c\n",
10797 transcoder_name(error->transcoder[i].cpu_transcoder));
10798 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
10799 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
10800 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
10801 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
10802 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
10803 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
10804 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
10805 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010806}