blob: f523256ef77cc39d35c001bddd25e60b5b533a21 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300125static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +0200126static int glk_calc_cdclk(int max_pixclk);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200617 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200622 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400630 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400635 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800636
637 return true;
638}
639
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 const struct intel_crtc_state *crtc_state,
643 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800644{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100653 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300654 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300656 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 } else {
658 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300659 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300661 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300663}
664
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300676i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300677 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300682 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Akshay Joshi0206e352011-08-16 15:34:10 -0400685 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
Zhao Yakui42158662009-11-20 11:24:18 +0800689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200693 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 int this_err;
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
Ma Lingd4906092009-03-18 20:13:27 +0800733static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300734pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300740 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 int err = target;
742
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 memset(best_clock, 0, sizeof(*best_clock));
744
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
755 int this_err;
756
Imre Deakdccbea32015-06-22 23:35:51 +0300757 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 &clock))
761 continue;
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200788 */
Ma Lingd4906092009-03-18 20:13:27 +0800789static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300790g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200791 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800794{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300796 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800797 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300798 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800801
802 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
Ma Lingd4906092009-03-18 20:13:27 +0800806 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200807 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200809 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
Imre Deakdccbea32015-06-22 23:35:51 +0300818 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000821 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800822 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000823
824 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800835 return found;
836}
Ma Lingd4906092009-03-18 20:13:27 +0800837
Imre Deakd5dd62b2015-03-17 11:40:03 +0200838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100852 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
Imre Deak24be4e42015-03-17 11:40:04 +0200858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300891 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300895 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700900
901 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200909 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300913
Imre Deakdccbea32015-06-22 23:35:51 +0300914 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300915
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300918 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919 continue;
920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700930 }
931 }
932 }
933 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300935 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300944chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300950 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200971 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
Imre Deakdccbea32015-06-22 23:35:51 +0300983 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300984
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300986 continue;
987
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995 }
996 }
997
998 return found;
999}
1000
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001002 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001004 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001005 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001006
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001007 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001008 target_clock, refclk, NULL, best_clock);
1009}
1010
Ville Syrjälä525b9312016-10-31 22:37:02 +02001011bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001012{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001016 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001017 * as Haswell has gained clock readout/fastboot support.
1018 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001019 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001020 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001025 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001028}
1029
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
Ville Syrjälä98187832016-10-31 22:37:10 +02001033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001034
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001035 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001036}
1037
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001038static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001039{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001040 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001041 u32 line1, line2;
1042 u32 line_mask;
1043
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001044 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001045 line_mask = DSL_LINEMASK_GEN2;
1046 else
1047 line_mask = DSL_LINEMASK_GEN3;
1048
1049 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001050 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001051 line2 = I915_READ(reg) & line_mask;
1052
1053 return line1 == line2;
1054}
1055
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056/*
1057 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001058 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001059 *
1060 * After disabling a pipe, we can't wait for vblank in the usual way,
1061 * spinning on the vblank interrupt status bit, since we won't actually
1062 * see an interrupt when the pipe is disabled.
1063 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001064 * On Gen4 and above:
1065 * wait for the pipe register state bit to turn off
1066 *
1067 * Otherwise:
1068 * wait for the display line value to settle (it usually
1069 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001070 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001071 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001072static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001073{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001074 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001078 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001079 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001080
Keith Packardab7ad7f2010-10-03 00:33:06 -07001081 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001085 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001087 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001088 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001089 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001091}
1092
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097 u32 val;
1098 bool cur_state;
1099
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001102 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001104 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106
Jani Nikula23538ef2013-08-27 15:12:22 +03001107/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001109{
1110 u32 val;
1111 bool cur_state;
1112
Ville Syrjäläa5805162015-05-26 20:42:30 +03001113 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001115 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001116
1117 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001121}
Jani Nikula23538ef2013-08-27 15:12:22 +03001122
Jesse Barnes040484a2011-01-03 12:14:26 -08001123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001130 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001131 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001135 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001138 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001140 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
1149 bool cur_state;
1150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001166 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 return;
1168
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001170 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 return;
1172
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001181 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001182
Ville Syrjälä649636e2015-09-22 19:50:01 +03001183 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001187 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001188}
1189
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001190void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001192 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001197 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001198 return;
1199
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001200 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001201 u32 port_sel;
1202
Imre Deak44cb7342016-08-10 14:07:29 +03001203 pp_reg = PP_CONTROL(0);
1204 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001205
1206 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1207 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1208 panel_pipe = PIPE_B;
1209 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001210 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001211 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001212 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001213 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001214 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001215 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1217 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001218 }
1219
1220 val = I915_READ(pp_reg);
1221 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001222 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001223 locked = false;
1224
Rob Clarke2c719b2014-12-15 13:56:32 -05001225 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001226 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001227 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228}
1229
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001230static void assert_cursor(struct drm_i915_private *dev_priv,
1231 enum pipe pipe, bool state)
1232{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001233 bool cur_state;
1234
Jani Nikula2a307c22016-11-30 17:43:04 +02001235 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001236 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001237 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001238 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001239
Rob Clarke2c719b2014-12-15 13:56:32 -05001240 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001241 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001242 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001243}
1244#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1245#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1246
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001247void assert_pipe(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001250 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001251 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1252 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001253 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001254
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001255 /* if we need the pipe quirk it must be always on */
1256 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1257 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001258 state = true;
1259
Imre Deak4feed0e2016-02-12 18:55:14 +02001260 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1261 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001262 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001263 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001264
1265 intel_display_power_put(dev_priv, power_domain);
1266 } else {
1267 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001268 }
1269
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001271 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001272 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273}
1274
Chris Wilson931872f2012-01-16 23:01:13 +00001275static void assert_plane(struct drm_i915_private *dev_priv,
1276 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001279 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001282 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001283 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001284 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001285 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286}
1287
Chris Wilson931872f2012-01-16 23:01:13 +00001288#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1289#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1290
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001294 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001295
Ville Syrjälä653e1022013-06-04 13:49:05 +03001296 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001297 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001298 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001300 "plane %c assertion failure, should be disabled but not\n",
1301 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001302 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001303 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001304
Jesse Barnesb24e7172011-01-04 15:09:30 -08001305 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001306 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001307 u32 val = I915_READ(DSPCNTR(i));
1308 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001310 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001311 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1312 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 }
1314}
1315
Jesse Barnes19332d72013-03-28 09:55:38 -07001316static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001319 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001320
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001321 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001322 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001323 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001324 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001325 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1326 sprite, pipe_name(pipe));
1327 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001328 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001329 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001330 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001331 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001332 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001333 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001334 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001335 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001336 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001338 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001340 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001341 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1344 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001345 }
1346}
1347
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001348static void assert_vblank_disabled(struct drm_crtc *crtc)
1349{
Rob Clarke2c719b2014-12-15 13:56:32 -05001350 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001351 drm_crtc_vblank_put(crtc);
1352}
1353
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001354void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
Jesse Barnes92f25842011-01-04 15:09:34 -08001357 u32 val;
1358 bool enabled;
1359
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001361 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001362 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001363 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1364 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001365}
1366
Keith Packard4e634382011-08-06 10:39:45 -07001367static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001369{
1370 if ((val & DP_PORT_EN) == 0)
1371 return false;
1372
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001373 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001374 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001377 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001393 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001396 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001412 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001427 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001438 enum pipe pipe, i915_reg_t reg,
1439 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001440{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001441 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001442 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001443 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001444 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001445
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001446 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001447 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001448 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001449}
1450
1451static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001452 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001453{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001454 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001456 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001457 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001458
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001459 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001460 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001461 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001462}
1463
1464static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe)
1466{
Jesse Barnes291906f2011-02-02 12:28:03 -08001467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
Ville Syrjälä649636e2015-09-22 19:50:01 +03001473 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001475 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001476 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
Ville Syrjälä649636e2015-09-22 19:50:01 +03001478 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001479 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001480 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001482
Paulo Zanonie2debe92013-02-18 19:00:27 -03001483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001486}
1487
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001488static void _vlv_enable_pll(struct intel_crtc *crtc,
1489 const struct intel_crtc_state *pipe_config)
1490{
1491 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1492 enum pipe pipe = crtc->pipe;
1493
1494 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1495 POSTING_READ(DPLL(pipe));
1496 udelay(150);
1497
Chris Wilson2c30b432016-06-30 15:32:54 +01001498 if (intel_wait_for_register(dev_priv,
1499 DPLL(pipe),
1500 DPLL_LOCK_VLV,
1501 DPLL_LOCK_VLV,
1502 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001503 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1504}
1505
Ville Syrjäläd288f652014-10-28 13:20:22 +02001506static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001507 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001508{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001509 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001510 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001512 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001513
Daniel Vetter87442f72013-06-06 00:52:17 +02001514 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001515 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001516
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001517 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1518 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001519
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001520 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1521 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001522}
1523
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001524
1525static void _chv_enable_pll(struct intel_crtc *crtc,
1526 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001527{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001528 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001529 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001530 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531 u32 tmp;
1532
Ville Syrjäläa5805162015-05-26 20:42:30 +03001533 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534
1535 /* Enable back the 10bit clock to display controller */
1536 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1537 tmp |= DPIO_DCLKP_EN;
1538 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1539
Ville Syrjälä54433e92015-05-26 20:42:31 +03001540 mutex_unlock(&dev_priv->sb_lock);
1541
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001542 /*
1543 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1544 */
1545 udelay(1);
1546
1547 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001549
1550 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001551 if (intel_wait_for_register(dev_priv,
1552 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1553 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001555}
1556
1557static void chv_enable_pll(struct intel_crtc *crtc,
1558 const struct intel_crtc_state *pipe_config)
1559{
1560 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1561 enum pipe pipe = crtc->pipe;
1562
1563 assert_pipe_disabled(dev_priv, pipe);
1564
1565 /* PLL is protected by panel, make sure we can write it */
1566 assert_panel_unlocked(dev_priv, pipe);
1567
1568 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1569 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001570
Ville Syrjäläc2317752016-03-15 16:39:56 +02001571 if (pipe != PIPE_A) {
1572 /*
1573 * WaPixelRepeatModeFixForC0:chv
1574 *
1575 * DPLLCMD is AWOL. Use chicken bits to propagate
1576 * the value from DPLLBMD to either pipe B or C.
1577 */
1578 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1579 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1580 I915_WRITE(CBR4_VLV, 0);
1581 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1582
1583 /*
1584 * DPLLB VGA mode also seems to cause problems.
1585 * We should always have it disabled.
1586 */
1587 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1588 } else {
1589 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1590 POSTING_READ(DPLL_MD(pipe));
1591 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001592}
1593
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001594static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001595{
1596 struct intel_crtc *crtc;
1597 int count = 0;
1598
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001599 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001600 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001601 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1602 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001603
1604 return count;
1605}
1606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001608{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001609 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001610 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001611 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001612
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001614
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001616 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001619 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 /*
1622 * It appears to be important that we don't enable this
1623 * for the current pipe before otherwise configuring the
1624 * PLL. No idea how this should be handled if multiple
1625 * DVO outputs are enabled simultaneosly.
1626 */
1627 dpll |= DPLL_DVO_2X_MODE;
1628 I915_WRITE(DPLL(!crtc->pipe),
1629 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1630 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001631
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001632 /*
1633 * Apparently we need to have VGA mode enabled prior to changing
1634 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1635 * dividers, even though the register value does change.
1636 */
1637 I915_WRITE(reg, 0);
1638
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001639 I915_WRITE(reg, dpll);
1640
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001641 /* Wait for the clocks to stabilize. */
1642 POSTING_READ(reg);
1643 udelay(150);
1644
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001645 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001647 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 } else {
1649 /* The pixel multiplier can only be updated once the
1650 * DPLL is enabled and the clocks are stable.
1651 *
1652 * So write it again.
1653 */
1654 I915_WRITE(reg, dpll);
1655 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656
1657 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001661 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001662 POSTING_READ(reg);
1663 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001664 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
1667}
1668
1669/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001670 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671 * @dev_priv: i915 private structure
1672 * @pipe: pipe PLL to disable
1673 *
1674 * Disable the PLL for @pipe, making sure the pipe is off first.
1675 *
1676 * Note! This is for pre-ILK only.
1677 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001678static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001680 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001681 enum pipe pipe = crtc->pipe;
1682
1683 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001684 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001685 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001686 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001687 I915_WRITE(DPLL(PIPE_B),
1688 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1689 I915_WRITE(DPLL(PIPE_A),
1690 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1691 }
1692
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001693 /* Don't disable pipe or pipe PLLs if needed */
1694 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1695 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696 return;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001701 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001702 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703}
1704
Jesse Barnesf6071162013-10-01 10:41:38 -07001705static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1706{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001707 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001708
1709 /* Make sure the pipe isn't still relying on us */
1710 assert_pipe_disabled(dev_priv, pipe);
1711
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001712 val = DPLL_INTEGRATED_REF_CLK_VLV |
1713 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1714 if (pipe != PIPE_A)
1715 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1716
Jesse Barnesf6071162013-10-01 10:41:38 -07001717 I915_WRITE(DPLL(pipe), val);
1718 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719}
1720
1721static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1722{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001724 u32 val;
1725
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001726 /* Make sure the pipe isn't still relying on us */
1727 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001728
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001729 val = DPLL_SSC_REF_CLK_CHV |
1730 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001731 if (pipe != PIPE_A)
1732 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001733
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001734 I915_WRITE(DPLL(pipe), val);
1735 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001736
Ville Syrjäläa5805162015-05-26 20:42:30 +03001737 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001738
1739 /* Disable 10bit clock to display controller */
1740 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1741 val &= ~DPIO_DCLKP_EN;
1742 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1743
Ville Syrjäläa5805162015-05-26 20:42:30 +03001744 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001745}
1746
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001748 struct intel_digital_port *dport,
1749 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001752 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001762 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001763 break;
1764 case PORT_D:
1765 port_mask = DPLL_PORTD_READY_MASK;
1766 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001767 break;
1768 default:
1769 BUG();
1770 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771
Chris Wilson370004d2016-06-30 15:32:56 +01001772 if (intel_wait_for_register(dev_priv,
1773 dpll_reg, port_mask, expected_mask,
1774 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001775 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1776 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001777}
1778
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001779static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1780 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001781{
Ville Syrjälä98187832016-10-31 22:37:10 +02001782 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1783 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001784 i915_reg_t reg;
1785 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001786
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001788 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001789
1790 /* FDI must be feeding us bits for PCH ports */
1791 assert_fdi_tx_enabled(dev_priv, pipe);
1792 assert_fdi_rx_enabled(dev_priv, pipe);
1793
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001794 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001795 /* Workaround: Set the timing override bit before enabling the
1796 * pch transcoder. */
1797 reg = TRANS_CHICKEN2(pipe);
1798 val = I915_READ(reg);
1799 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1800 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001801 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001802
Daniel Vetterab9412b2013-05-03 11:49:46 +02001803 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001804 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001805 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001806
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001807 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001808 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001809 * Make the BPC in transcoder be consistent with
1810 * that in pipeconf reg. For HDMI we must use 8bpc
1811 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001812 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001813 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001814 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001815 val |= PIPECONF_8BPC;
1816 else
1817 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001818 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001819
1820 val &= ~TRANS_INTERLACE_MASK;
1821 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001822 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001823 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001824 val |= TRANS_LEGACY_INTERLACED_ILK;
1825 else
1826 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001827 else
1828 val |= TRANS_PROGRESSIVE;
1829
Jesse Barnes040484a2011-01-03 12:14:26 -08001830 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001831 if (intel_wait_for_register(dev_priv,
1832 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1833 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001834 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001835}
1836
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001837static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001838 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001839{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001840 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001841
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001843 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001844 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001845
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001846 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001847 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001848 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001849 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001850
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001851 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001852 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001853
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001854 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1855 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001856 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001857 else
1858 val |= TRANS_PROGRESSIVE;
1859
Daniel Vetterab9412b2013-05-03 11:49:46 +02001860 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001861 if (intel_wait_for_register(dev_priv,
1862 LPT_TRANSCONF,
1863 TRANS_STATE_ENABLE,
1864 TRANS_STATE_ENABLE,
1865 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001866 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001867}
1868
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001869static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1870 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001871{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001872 i915_reg_t reg;
1873 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001874
1875 /* FDI relies on the transcoder */
1876 assert_fdi_tx_disabled(dev_priv, pipe);
1877 assert_fdi_rx_disabled(dev_priv, pipe);
1878
Jesse Barnes291906f2011-02-02 12:28:03 -08001879 /* Ports must be off as well */
1880 assert_pch_ports_disabled(dev_priv, pipe);
1881
Daniel Vetterab9412b2013-05-03 11:49:46 +02001882 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001883 val = I915_READ(reg);
1884 val &= ~TRANS_ENABLE;
1885 I915_WRITE(reg, val);
1886 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001887 if (intel_wait_for_register(dev_priv,
1888 reg, TRANS_STATE_ENABLE, 0,
1889 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001890 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001891
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001892 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001893 /* Workaround: Clear the timing override chicken bit again. */
1894 reg = TRANS_CHICKEN2(pipe);
1895 val = I915_READ(reg);
1896 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1897 I915_WRITE(reg, val);
1898 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001899}
1900
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001901void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001903 u32 val;
1904
Daniel Vetterab9412b2013-05-03 11:49:46 +02001905 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001907 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001908 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001909 if (intel_wait_for_register(dev_priv,
1910 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1911 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001912 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001913
1914 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001915 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001917 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001918}
1919
Ville Syrjälä65f21302016-10-14 20:02:53 +03001920enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1921{
1922 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1923
1924 WARN_ON(!crtc->config->has_pch_encoder);
1925
1926 if (HAS_PCH_LPT(dev_priv))
1927 return TRANSCODER_A;
1928 else
1929 return (enum transcoder) crtc->pipe;
1930}
1931
Jesse Barnes92f25842011-01-04 15:09:34 -08001932/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001933 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001934 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001936 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001938 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001939static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001940{
Paulo Zanoni03722642014-01-17 13:51:09 -02001941 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001942 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001943 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001944 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001945 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946 u32 val;
1947
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001948 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1949
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001950 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001951 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001952 assert_sprites_disabled(dev_priv, pipe);
1953
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 /*
1955 * A pipe without a PLL won't actually be able to drive bits from
1956 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1957 * need the check.
1958 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001959 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001960 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001961 assert_dsi_pll_enabled(dev_priv);
1962 else
1963 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001964 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001965 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001966 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001967 assert_fdi_rx_pll_enabled(dev_priv,
1968 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001969 assert_fdi_tx_pll_enabled(dev_priv,
1970 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001971 }
1972 /* FIXME: assert CPU port conditions for SNB+ */
1973 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001974
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001975 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001977 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001978 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1979 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001980 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001981 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001982
1983 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001984 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001985
1986 /*
1987 * Until the pipe starts DSL will read as 0, which would cause
1988 * an apparent vblank timestamp jump, which messes up also the
1989 * frame count when it's derived from the timestamps. So let's
1990 * wait for the pipe to start properly before we call
1991 * drm_crtc_vblank_on()
1992 */
1993 if (dev->max_vblank_count == 0 &&
1994 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1995 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996}
1997
1998/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001999 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002000 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002001 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002002 * Disable the pipe of @crtc, making sure that various hardware
2003 * specific requirements are met, if applicable, e.g. plane
2004 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
2006 * Will wait until the pipe has shut down before returning.
2007 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002008static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002009{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002010 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002011 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002012 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002013 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 u32 val;
2015
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002016 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2017
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018 /*
2019 * Make sure planes won't keep trying to pump pixels to us,
2020 * or we might hang the display.
2021 */
2022 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002023 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002024 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002026 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002028 if ((val & PIPECONF_ENABLE) == 0)
2029 return;
2030
Ville Syrjälä67adc642014-08-15 01:21:57 +03002031 /*
2032 * Double wide has implications for planes
2033 * so best keep it disabled when not needed.
2034 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002035 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002036 val &= ~PIPECONF_DOUBLE_WIDE;
2037
2038 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002039 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2040 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002041 val &= ~PIPECONF_ENABLE;
2042
2043 I915_WRITE(reg, val);
2044 if ((val & PIPECONF_ENABLE) == 0)
2045 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046}
2047
Ville Syrjälä832be822016-01-12 21:08:33 +02002048static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2049{
2050 return IS_GEN2(dev_priv) ? 2048 : 4096;
2051}
2052
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002053static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2054 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002055{
2056 switch (fb_modifier) {
2057 case DRM_FORMAT_MOD_NONE:
2058 return cpp;
2059 case I915_FORMAT_MOD_X_TILED:
2060 if (IS_GEN2(dev_priv))
2061 return 128;
2062 else
2063 return 512;
2064 case I915_FORMAT_MOD_Y_TILED:
2065 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2066 return 128;
2067 else
2068 return 512;
2069 case I915_FORMAT_MOD_Yf_TILED:
2070 switch (cpp) {
2071 case 1:
2072 return 64;
2073 case 2:
2074 case 4:
2075 return 128;
2076 case 8:
2077 case 16:
2078 return 256;
2079 default:
2080 MISSING_CASE(cpp);
2081 return cpp;
2082 }
2083 break;
2084 default:
2085 MISSING_CASE(fb_modifier);
2086 return cpp;
2087 }
2088}
2089
Ville Syrjälä832be822016-01-12 21:08:33 +02002090unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2091 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002092{
Ville Syrjälä832be822016-01-12 21:08:33 +02002093 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2094 return 1;
2095 else
2096 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002097 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002098}
2099
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002100/* Return the tile dimensions in pixel units */
2101static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2102 unsigned int *tile_width,
2103 unsigned int *tile_height,
2104 uint64_t fb_modifier,
2105 unsigned int cpp)
2106{
2107 unsigned int tile_width_bytes =
2108 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2109
2110 *tile_width = tile_width_bytes / cpp;
2111 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2112}
2113
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002114unsigned int
2115intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002116 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002117{
Ville Syrjälä832be822016-01-12 21:08:33 +02002118 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2119 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2120
2121 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002122}
2123
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002124unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2125{
2126 unsigned int size = 0;
2127 int i;
2128
2129 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2130 size += rot_info->plane[i].width * rot_info->plane[i].height;
2131
2132 return size;
2133}
2134
Daniel Vetter75c82a52015-10-14 16:51:04 +02002135static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002136intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2137 const struct drm_framebuffer *fb,
2138 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002139{
Chris Wilson7b92c042017-01-14 00:28:26 +00002140 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002141 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002142 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002143 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002144 }
2145}
2146
Ville Syrjälä603525d2016-01-12 21:08:37 +02002147static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002148{
2149 if (INTEL_INFO(dev_priv)->gen >= 9)
2150 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002151 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002152 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002153 return 128 * 1024;
2154 else if (INTEL_INFO(dev_priv)->gen >= 4)
2155 return 4 * 1024;
2156 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002157 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002158}
2159
Ville Syrjälä603525d2016-01-12 21:08:37 +02002160static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2161 uint64_t fb_modifier)
2162{
2163 switch (fb_modifier) {
2164 case DRM_FORMAT_MOD_NONE:
2165 return intel_linear_alignment(dev_priv);
2166 case I915_FORMAT_MOD_X_TILED:
2167 if (INTEL_INFO(dev_priv)->gen >= 9)
2168 return 256 * 1024;
2169 return 0;
2170 case I915_FORMAT_MOD_Y_TILED:
2171 case I915_FORMAT_MOD_Yf_TILED:
2172 return 1 * 1024 * 1024;
2173 default:
2174 MISSING_CASE(fb_modifier);
2175 return 0;
2176 }
2177}
2178
Chris Wilson058d88c2016-08-15 10:49:06 +01002179struct i915_vma *
2180intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002181{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002182 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002183 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002184 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002185 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002186 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002187 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002188
Matt Roperebcdd392014-07-09 16:22:11 -07002189 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2190
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002191 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002192
Ville Syrjälä3465c582016-02-15 22:54:43 +02002193 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002194
Chris Wilson693db182013-03-05 14:52:39 +00002195 /* Note that the w/a also requires 64 PTE of padding following the
2196 * bo. We currently fill all unused PTE with the shadow page and so
2197 * we should always have valid PTE following the scanout preventing
2198 * the VT-d warning.
2199 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002200 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002201 alignment = 256 * 1024;
2202
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002203 /*
2204 * Global gtt pte registers are special registers which actually forward
2205 * writes to a chunk of system memory. Which means that there is no risk
2206 * that the register values disappear as soon as we call
2207 * intel_runtime_pm_put(), so it is correct to wrap only the
2208 * pin/unpin/fence and not more.
2209 */
2210 intel_runtime_pm_get(dev_priv);
2211
Chris Wilson058d88c2016-08-15 10:49:06 +01002212 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002213 if (IS_ERR(vma))
2214 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002215
Chris Wilson05a20d02016-08-18 17:16:55 +01002216 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002217 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2218 * fence, whereas 965+ only requires a fence if using
2219 * framebuffer compression. For simplicity, we always, when
2220 * possible, install a fence as the cost is not that onerous.
2221 *
2222 * If we fail to fence the tiled scanout, then either the
2223 * modeset will reject the change (which is highly unlikely as
2224 * the affected systems, all but one, do not have unmappable
2225 * space) or we will not be able to enable full powersaving
2226 * techniques (also likely not to apply due to various limits
2227 * FBC and the like impose on the size of the buffer, which
2228 * presumably we violated anyway with this unmappable buffer).
2229 * Anyway, it is presumably better to stumble onwards with
2230 * something and try to run the system in a "less than optimal"
2231 * mode that matches the user configuration.
2232 */
2233 if (i915_vma_get_fence(vma) == 0)
2234 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002235 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002236
Chris Wilson49ef5292016-08-18 17:17:00 +01002237err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002238 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002239 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002240}
2241
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002242void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002243{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002244 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002245 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002246 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002247
Matt Roperebcdd392014-07-09 16:22:11 -07002248 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2249
Ville Syrjälä3465c582016-02-15 22:54:43 +02002250 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002251 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002252
Chris Wilson49ef5292016-08-18 17:17:00 +01002253 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002254 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002255}
2256
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002257static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2258 unsigned int rotation)
2259{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002260 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002261 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2262 else
2263 return fb->pitches[plane];
2264}
2265
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002266/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002267 * Convert the x/y offsets into a linear offset.
2268 * Only valid with 0/180 degree rotation, which is fine since linear
2269 * offset is only used with linear buffers on pre-hsw and tiled buffers
2270 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2271 */
2272u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002273 const struct intel_plane_state *state,
2274 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002275{
Ville Syrjälä29490562016-01-20 18:02:50 +02002276 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002277 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002278 unsigned int pitch = fb->pitches[plane];
2279
2280 return y * pitch + x * cpp;
2281}
2282
2283/*
2284 * Add the x/y offsets derived from fb->offsets[] to the user
2285 * specified plane src x/y offsets. The resulting x/y offsets
2286 * specify the start of scanout from the beginning of the gtt mapping.
2287 */
2288void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002289 const struct intel_plane_state *state,
2290 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002291
2292{
Ville Syrjälä29490562016-01-20 18:02:50 +02002293 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2294 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002295
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002296 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002297 *x += intel_fb->rotated[plane].x;
2298 *y += intel_fb->rotated[plane].y;
2299 } else {
2300 *x += intel_fb->normal[plane].x;
2301 *y += intel_fb->normal[plane].y;
2302 }
2303}
2304
2305/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002306 * Input tile dimensions and pitch must already be
2307 * rotated to match x and y, and in pixel units.
2308 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002309static u32 _intel_adjust_tile_offset(int *x, int *y,
2310 unsigned int tile_width,
2311 unsigned int tile_height,
2312 unsigned int tile_size,
2313 unsigned int pitch_tiles,
2314 u32 old_offset,
2315 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002316{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002317 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002318 unsigned int tiles;
2319
2320 WARN_ON(old_offset & (tile_size - 1));
2321 WARN_ON(new_offset & (tile_size - 1));
2322 WARN_ON(new_offset > old_offset);
2323
2324 tiles = (old_offset - new_offset) / tile_size;
2325
2326 *y += tiles / pitch_tiles * tile_height;
2327 *x += tiles % pitch_tiles * tile_width;
2328
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002329 /* minimize x in case it got needlessly big */
2330 *y += *x / pitch_pixels * tile_height;
2331 *x %= pitch_pixels;
2332
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002333 return new_offset;
2334}
2335
2336/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002337 * Adjust the tile offset by moving the difference into
2338 * the x/y offsets.
2339 */
2340static u32 intel_adjust_tile_offset(int *x, int *y,
2341 const struct intel_plane_state *state, int plane,
2342 u32 old_offset, u32 new_offset)
2343{
2344 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2345 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002346 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002347 unsigned int rotation = state->base.rotation;
2348 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2349
2350 WARN_ON(new_offset > old_offset);
2351
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002352 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002353 unsigned int tile_size, tile_width, tile_height;
2354 unsigned int pitch_tiles;
2355
2356 tile_size = intel_tile_size(dev_priv);
2357 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002358 fb->modifier, cpp);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002359
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002360 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002361 pitch_tiles = pitch / tile_height;
2362 swap(tile_width, tile_height);
2363 } else {
2364 pitch_tiles = pitch / (tile_width * cpp);
2365 }
2366
2367 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2368 tile_size, pitch_tiles,
2369 old_offset, new_offset);
2370 } else {
2371 old_offset += *y * pitch + *x * cpp;
2372
2373 *y = (old_offset - new_offset) / pitch;
2374 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2375 }
2376
2377 return new_offset;
2378}
2379
2380/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002381 * Computes the linear offset to the base tile and adjusts
2382 * x, y. bytes per pixel is assumed to be a power-of-two.
2383 *
2384 * In the 90/270 rotated case, x and y are assumed
2385 * to be already rotated to match the rotated GTT view, and
2386 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002387 *
2388 * This function is used when computing the derived information
2389 * under intel_framebuffer, so using any of that information
2390 * here is not allowed. Anything under drm_framebuffer can be
2391 * used. This is why the user has to pass in the pitch since it
2392 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002393 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002394static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2395 int *x, int *y,
2396 const struct drm_framebuffer *fb, int plane,
2397 unsigned int pitch,
2398 unsigned int rotation,
2399 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002400{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002401 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002402 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002403 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002404
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002405 if (alignment)
2406 alignment--;
2407
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002408 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002409 unsigned int tile_size, tile_width, tile_height;
2410 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002411
Ville Syrjäläd8433102016-01-12 21:08:35 +02002412 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002413 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2414 fb_modifier, cpp);
2415
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002416 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002417 pitch_tiles = pitch / tile_height;
2418 swap(tile_width, tile_height);
2419 } else {
2420 pitch_tiles = pitch / (tile_width * cpp);
2421 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002422
Ville Syrjäläd8433102016-01-12 21:08:35 +02002423 tile_rows = *y / tile_height;
2424 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002425
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002426 tiles = *x / tile_width;
2427 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002428
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002429 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2430 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002431
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002432 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2433 tile_size, pitch_tiles,
2434 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002435 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002436 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002437 offset_aligned = offset & ~alignment;
2438
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002439 *y = (offset & alignment) / pitch;
2440 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002441 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002442
2443 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444}
2445
Ville Syrjälä6687c902015-09-15 13:16:41 +03002446u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002447 const struct intel_plane_state *state,
2448 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002449{
Ville Syrjälä29490562016-01-20 18:02:50 +02002450 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2451 const struct drm_framebuffer *fb = state->base.fb;
2452 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002453 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002454 u32 alignment;
2455
2456 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002457 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
Ville Syrjälä8d970652016-01-28 16:30:28 +02002458 alignment = 4096;
2459 else
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002460 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002461
2462 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2463 rotation, alignment);
2464}
2465
2466/* Convert the fb->offset[] linear offset into x/y offsets */
2467static void intel_fb_offset_to_xy(int *x, int *y,
2468 const struct drm_framebuffer *fb, int plane)
2469{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002470 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002471 unsigned int pitch = fb->pitches[plane];
2472 u32 linear_offset = fb->offsets[plane];
2473
2474 *y = linear_offset / pitch;
2475 *x = linear_offset % pitch / cpp;
2476}
2477
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002478static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2479{
2480 switch (fb_modifier) {
2481 case I915_FORMAT_MOD_X_TILED:
2482 return I915_TILING_X;
2483 case I915_FORMAT_MOD_Y_TILED:
2484 return I915_TILING_Y;
2485 default:
2486 return I915_TILING_NONE;
2487 }
2488}
2489
Ville Syrjälä6687c902015-09-15 13:16:41 +03002490static int
2491intel_fill_fb_info(struct drm_i915_private *dev_priv,
2492 struct drm_framebuffer *fb)
2493{
2494 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2495 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2496 u32 gtt_offset_rotated = 0;
2497 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002498 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002499 unsigned int tile_size = intel_tile_size(dev_priv);
2500
2501 for (i = 0; i < num_planes; i++) {
2502 unsigned int width, height;
2503 unsigned int cpp, size;
2504 u32 offset;
2505 int x, y;
2506
Ville Syrjälä353c8592016-12-14 23:30:57 +02002507 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002508 width = drm_framebuffer_plane_width(fb->width, fb, i);
2509 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002510
2511 intel_fb_offset_to_xy(&x, &y, fb, i);
2512
2513 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002514 * The fence (if used) is aligned to the start of the object
2515 * so having the framebuffer wrap around across the edge of the
2516 * fenced region doesn't really work. We have no API to configure
2517 * the fence start offset within the object (nor could we probably
2518 * on gen2/3). So it's just easier if we just require that the
2519 * fb layout agrees with the fence layout. We already check that the
2520 * fb stride matches the fence stride elsewhere.
2521 */
2522 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2523 (x + width) * cpp > fb->pitches[i]) {
2524 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2525 i, fb->offsets[i]);
2526 return -EINVAL;
2527 }
2528
2529 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002530 * First pixel of the framebuffer from
2531 * the start of the normal gtt mapping.
2532 */
2533 intel_fb->normal[i].x = x;
2534 intel_fb->normal[i].y = y;
2535
2536 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2537 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002538 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002539 offset /= tile_size;
2540
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002541 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002542 unsigned int tile_width, tile_height;
2543 unsigned int pitch_tiles;
2544 struct drm_rect r;
2545
2546 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002547 fb->modifier, cpp);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002548
2549 rot_info->plane[i].offset = offset;
2550 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2551 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2552 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2553
2554 intel_fb->rotated[i].pitch =
2555 rot_info->plane[i].height * tile_height;
2556
2557 /* how many tiles does this plane need */
2558 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2559 /*
2560 * If the plane isn't horizontally tile aligned,
2561 * we need one more tile.
2562 */
2563 if (x != 0)
2564 size++;
2565
2566 /* rotate the x/y offsets to match the GTT view */
2567 r.x1 = x;
2568 r.y1 = y;
2569 r.x2 = x + width;
2570 r.y2 = y + height;
2571 drm_rect_rotate(&r,
2572 rot_info->plane[i].width * tile_width,
2573 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002574 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002575 x = r.x1;
2576 y = r.y1;
2577
2578 /* rotate the tile dimensions to match the GTT view */
2579 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2580 swap(tile_width, tile_height);
2581
2582 /*
2583 * We only keep the x/y offsets, so push all of the
2584 * gtt offset into the x/y offsets.
2585 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002586 _intel_adjust_tile_offset(&x, &y, tile_size,
2587 tile_width, tile_height, pitch_tiles,
2588 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002589
2590 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2591
2592 /*
2593 * First pixel of the framebuffer from
2594 * the start of the rotated gtt mapping.
2595 */
2596 intel_fb->rotated[i].x = x;
2597 intel_fb->rotated[i].y = y;
2598 } else {
2599 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2600 x * cpp, tile_size);
2601 }
2602
2603 /* how many tiles in total needed in the bo */
2604 max_size = max(max_size, offset + size);
2605 }
2606
2607 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2608 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2609 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2610 return -EINVAL;
2611 }
2612
2613 return 0;
2614}
2615
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002616static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002617{
2618 switch (format) {
2619 case DISPPLANE_8BPP:
2620 return DRM_FORMAT_C8;
2621 case DISPPLANE_BGRX555:
2622 return DRM_FORMAT_XRGB1555;
2623 case DISPPLANE_BGRX565:
2624 return DRM_FORMAT_RGB565;
2625 default:
2626 case DISPPLANE_BGRX888:
2627 return DRM_FORMAT_XRGB8888;
2628 case DISPPLANE_RGBX888:
2629 return DRM_FORMAT_XBGR8888;
2630 case DISPPLANE_BGRX101010:
2631 return DRM_FORMAT_XRGB2101010;
2632 case DISPPLANE_RGBX101010:
2633 return DRM_FORMAT_XBGR2101010;
2634 }
2635}
2636
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002637static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2638{
2639 switch (format) {
2640 case PLANE_CTL_FORMAT_RGB_565:
2641 return DRM_FORMAT_RGB565;
2642 default:
2643 case PLANE_CTL_FORMAT_XRGB_8888:
2644 if (rgb_order) {
2645 if (alpha)
2646 return DRM_FORMAT_ABGR8888;
2647 else
2648 return DRM_FORMAT_XBGR8888;
2649 } else {
2650 if (alpha)
2651 return DRM_FORMAT_ARGB8888;
2652 else
2653 return DRM_FORMAT_XRGB8888;
2654 }
2655 case PLANE_CTL_FORMAT_XRGB_2101010:
2656 if (rgb_order)
2657 return DRM_FORMAT_XBGR2101010;
2658 else
2659 return DRM_FORMAT_XRGB2101010;
2660 }
2661}
2662
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002663static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002664intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2665 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002666{
2667 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002668 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002669 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002670 struct drm_i915_gem_object *obj = NULL;
2671 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002672 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002673 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2674 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2675 PAGE_SIZE);
2676
2677 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002678
Chris Wilsonff2652e2014-03-10 08:07:02 +00002679 if (plane_config->size == 0)
2680 return false;
2681
Paulo Zanoni3badb492015-09-23 12:52:23 -03002682 /* If the FB is too big, just don't use it since fbdev is not very
2683 * important and we should probably use that space with FBC or other
2684 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002685 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002686 return false;
2687
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002688 mutex_lock(&dev->struct_mutex);
2689
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002690 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002691 base_aligned,
2692 base_aligned,
2693 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002694 if (!obj) {
2695 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002696 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002697 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002698
Chris Wilson3e510a82016-08-05 10:14:23 +01002699 if (plane_config->tiling == I915_TILING_X)
2700 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002701
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002702 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002703 mode_cmd.width = fb->width;
2704 mode_cmd.height = fb->height;
2705 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002706 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002707 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002708
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002709 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002710 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002711 DRM_DEBUG_KMS("intel fb init failed\n");
2712 goto out_unref_obj;
2713 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002714
Jesse Barnes46f297f2014-03-07 08:57:48 -08002715 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002716
Daniel Vetterf6936e22015-03-26 12:17:05 +01002717 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002718 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002719
2720out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002721 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002722 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002723 return false;
2724}
2725
Daniel Vetter5a21b662016-05-24 17:13:53 +02002726/* Update plane->state->fb to match plane->fb after driver-internal updates */
2727static void
2728update_state_fb(struct drm_plane *plane)
2729{
2730 if (plane->fb == plane->state->fb)
2731 return;
2732
2733 if (plane->state->fb)
2734 drm_framebuffer_unreference(plane->state->fb);
2735 plane->state->fb = plane->fb;
2736 if (plane->state->fb)
2737 drm_framebuffer_reference(plane->state->fb);
2738}
2739
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002740static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002741intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2742 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002743{
2744 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002745 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002746 struct drm_crtc *c;
2747 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002748 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002749 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002750 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002751 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2752 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002753 struct intel_plane_state *intel_state =
2754 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002756
Damien Lespiau2d140302015-02-05 17:22:18 +00002757 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002758 return;
2759
Daniel Vetterf6936e22015-03-26 12:17:05 +01002760 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002761 fb = &plane_config->fb->base;
2762 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002763 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002764
Damien Lespiau2d140302015-02-05 17:22:18 +00002765 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002766
2767 /*
2768 * Failed to alloc the obj, check to see if we should share
2769 * an fb with another CRTC instead
2770 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002771 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002772 i = to_intel_crtc(c);
2773
2774 if (c == &intel_crtc->base)
2775 continue;
2776
Matt Roper2ff8fde2014-07-08 07:50:07 -07002777 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002778 continue;
2779
Daniel Vetter88595ac2015-03-26 12:42:24 +01002780 fb = c->primary->fb;
2781 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002782 continue;
2783
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002785 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002786 drm_framebuffer_reference(fb);
2787 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002788 }
2789 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002790
Matt Roper200757f2015-12-03 11:37:36 -08002791 /*
2792 * We've failed to reconstruct the BIOS FB. Current display state
2793 * indicates that the primary plane is visible, but has a NULL FB,
2794 * which will lead to problems later if we don't fix it up. The
2795 * simplest solution is to just disable the primary plane now and
2796 * pretend the BIOS never had it enabled.
2797 */
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01002798 plane_state->visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002799 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002800 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002801 intel_plane->disable_plane(primary, &intel_crtc->base);
2802
Daniel Vetter88595ac2015-03-26 12:42:24 +01002803 return;
2804
2805valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002806 plane_state->src_x = 0;
2807 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002808 plane_state->src_w = fb->width << 16;
2809 plane_state->src_h = fb->height << 16;
2810
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002811 plane_state->crtc_x = 0;
2812 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002813 plane_state->crtc_w = fb->width;
2814 plane_state->crtc_h = fb->height;
2815
Rob Clark1638d302016-11-05 11:08:08 -04002816 intel_state->base.src = drm_plane_state_src(plane_state);
2817 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002818
Daniel Vetter88595ac2015-03-26 12:42:24 +01002819 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002820 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002821 dev_priv->preserve_bios_swizzle = true;
2822
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002823 drm_framebuffer_reference(fb);
2824 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002825 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002826 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002827 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2828 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002829}
2830
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002831static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2832 unsigned int rotation)
2833{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002834 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002835
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002836 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002837 case DRM_FORMAT_MOD_NONE:
2838 case I915_FORMAT_MOD_X_TILED:
2839 switch (cpp) {
2840 case 8:
2841 return 4096;
2842 case 4:
2843 case 2:
2844 case 1:
2845 return 8192;
2846 default:
2847 MISSING_CASE(cpp);
2848 break;
2849 }
2850 break;
2851 case I915_FORMAT_MOD_Y_TILED:
2852 case I915_FORMAT_MOD_Yf_TILED:
2853 switch (cpp) {
2854 case 8:
2855 return 2048;
2856 case 4:
2857 return 4096;
2858 case 2:
2859 case 1:
2860 return 8192;
2861 default:
2862 MISSING_CASE(cpp);
2863 break;
2864 }
2865 break;
2866 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002867 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002868 }
2869
2870 return 2048;
2871}
2872
2873static int skl_check_main_surface(struct intel_plane_state *plane_state)
2874{
2875 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2876 const struct drm_framebuffer *fb = plane_state->base.fb;
2877 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002878 int x = plane_state->base.src.x1 >> 16;
2879 int y = plane_state->base.src.y1 >> 16;
2880 int w = drm_rect_width(&plane_state->base.src) >> 16;
2881 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002882 int max_width = skl_max_plane_width(fb, 0, rotation);
2883 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002884 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002885
2886 if (w > max_width || h > max_height) {
2887 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2888 w, h, max_width, max_height);
2889 return -EINVAL;
2890 }
2891
2892 intel_add_fb_offsets(&x, &y, plane_state, 0);
2893 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2894
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002895 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002896
2897 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002898 * AUX surface offset is specified as the distance from the
2899 * main surface offset, and it must be non-negative. Make
2900 * sure that is what we will get.
2901 */
2902 if (offset > aux_offset)
2903 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2904 offset, aux_offset & ~(alignment - 1));
2905
2906 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002907 * When using an X-tiled surface, the plane blows up
2908 * if the x offset + width exceed the stride.
2909 *
2910 * TODO: linear and Y-tiled seem fine, Yf untested,
2911 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002912 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002913 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002914
2915 while ((x + w) * cpp > fb->pitches[0]) {
2916 if (offset == 0) {
2917 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2918 return -EINVAL;
2919 }
2920
2921 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2922 offset, offset - alignment);
2923 }
2924 }
2925
2926 plane_state->main.offset = offset;
2927 plane_state->main.x = x;
2928 plane_state->main.y = y;
2929
2930 return 0;
2931}
2932
Ville Syrjälä8d970652016-01-28 16:30:28 +02002933static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2934{
2935 const struct drm_framebuffer *fb = plane_state->base.fb;
2936 unsigned int rotation = plane_state->base.rotation;
2937 int max_width = skl_max_plane_width(fb, 1, rotation);
2938 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002939 int x = plane_state->base.src.x1 >> 17;
2940 int y = plane_state->base.src.y1 >> 17;
2941 int w = drm_rect_width(&plane_state->base.src) >> 17;
2942 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002943 u32 offset;
2944
2945 intel_add_fb_offsets(&x, &y, plane_state, 1);
2946 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2947
2948 /* FIXME not quite sure how/if these apply to the chroma plane */
2949 if (w > max_width || h > max_height) {
2950 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2951 w, h, max_width, max_height);
2952 return -EINVAL;
2953 }
2954
2955 plane_state->aux.offset = offset;
2956 plane_state->aux.x = x;
2957 plane_state->aux.y = y;
2958
2959 return 0;
2960}
2961
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002962int skl_check_plane_surface(struct intel_plane_state *plane_state)
2963{
2964 const struct drm_framebuffer *fb = plane_state->base.fb;
2965 unsigned int rotation = plane_state->base.rotation;
2966 int ret;
2967
2968 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002969 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002970 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002971 fb->width << 16, fb->height << 16,
2972 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002973
Ville Syrjälä8d970652016-01-28 16:30:28 +02002974 /*
2975 * Handle the AUX surface first since
2976 * the main surface setup depends on it.
2977 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002978 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002979 ret = skl_check_nv12_aux_surface(plane_state);
2980 if (ret)
2981 return ret;
2982 } else {
2983 plane_state->aux.offset = ~0xfff;
2984 plane_state->aux.x = 0;
2985 plane_state->aux.y = 0;
2986 }
2987
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002988 ret = skl_check_main_surface(plane_state);
2989 if (ret)
2990 return ret;
2991
2992 return 0;
2993}
2994
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002995static void i9xx_update_primary_plane(struct drm_plane *primary,
2996 const struct intel_crtc_state *crtc_state,
2997 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002998{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00002999 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3001 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07003002 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003003 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003004 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003005 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003006 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003007 int x = plane_state->base.src.x1 >> 16;
3008 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003009
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003010 dspcntr = DISPPLANE_GAMMA_ENABLE;
3011
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003012 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003013
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003014 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003015 if (intel_crtc->pipe == PIPE_B)
3016 dspcntr |= DISPPLANE_SEL_PIPE_B;
3017
3018 /* pipesrc and dspsize control the size that is scaled from,
3019 * which should always be the user's requested size.
3020 */
3021 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003022 ((crtc_state->pipe_src_h - 1) << 16) |
3023 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003024 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003025 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003026 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003027 ((crtc_state->pipe_src_h - 1) << 16) |
3028 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003029 I915_WRITE(PRIMPOS(plane), 0);
3030 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003031 }
3032
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003033 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003034 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003035 dspcntr |= DISPPLANE_8BPP;
3036 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003037 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003038 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003039 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003040 case DRM_FORMAT_RGB565:
3041 dspcntr |= DISPPLANE_BGRX565;
3042 break;
3043 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003044 dspcntr |= DISPPLANE_BGRX888;
3045 break;
3046 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003047 dspcntr |= DISPPLANE_RGBX888;
3048 break;
3049 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003050 dspcntr |= DISPPLANE_BGRX101010;
3051 break;
3052 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003053 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003054 break;
3055 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003056 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003057 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003058
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003059 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003060 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003061 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003062
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003063 if (rotation & DRM_ROTATE_180)
3064 dspcntr |= DISPPLANE_ROTATE_180;
3065
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003066 if (rotation & DRM_REFLECT_X)
3067 dspcntr |= DISPPLANE_MIRROR;
3068
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003069 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003070 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3071
Ville Syrjälä29490562016-01-20 18:02:50 +02003072 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003073
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003074 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003075 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003076 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003077
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003078 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003079 x += crtc_state->pipe_src_w - 1;
3080 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003081 } else if (rotation & DRM_REFLECT_X) {
3082 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303083 }
3084
Ville Syrjälä29490562016-01-20 18:02:50 +02003085 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003086
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003087 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003088 intel_crtc->dspaddr_offset = linear_offset;
3089
Paulo Zanoni2db33662015-09-14 15:20:03 -03003090 intel_crtc->adjusted_x = x;
3091 intel_crtc->adjusted_y = y;
3092
Sonika Jindal48404c12014-08-22 14:06:04 +05303093 I915_WRITE(reg, dspcntr);
3094
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003095 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003096 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003097 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003098 intel_fb_gtt_offset(fb, rotation) +
3099 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003100 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003101 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003102 } else {
3103 I915_WRITE(DSPADDR(plane),
3104 intel_fb_gtt_offset(fb, rotation) +
3105 intel_crtc->dspaddr_offset);
3106 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003107 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003108}
3109
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003110static void i9xx_disable_primary_plane(struct drm_plane *primary,
3111 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003112{
3113 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003114 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003116 int plane = intel_crtc->plane;
3117
3118 I915_WRITE(DSPCNTR(plane), 0);
3119 if (INTEL_INFO(dev_priv)->gen >= 4)
3120 I915_WRITE(DSPSURF(plane), 0);
3121 else
3122 I915_WRITE(DSPADDR(plane), 0);
3123 POSTING_READ(DSPCNTR(plane));
3124}
3125
3126static void ironlake_update_primary_plane(struct drm_plane *primary,
3127 const struct intel_crtc_state *crtc_state,
3128 const struct intel_plane_state *plane_state)
3129{
3130 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003131 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3133 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003134 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003135 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003136 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003137 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003138 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003139 int x = plane_state->base.src.x1 >> 16;
3140 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003141
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003142 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003143 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003144
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003145 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003146 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3147
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003148 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003149 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003150 dspcntr |= DISPPLANE_8BPP;
3151 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003152 case DRM_FORMAT_RGB565:
3153 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003154 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003155 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003156 dspcntr |= DISPPLANE_BGRX888;
3157 break;
3158 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003159 dspcntr |= DISPPLANE_RGBX888;
3160 break;
3161 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003162 dspcntr |= DISPPLANE_BGRX101010;
3163 break;
3164 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003165 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003166 break;
3167 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003168 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003169 }
3170
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003171 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003172 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003173
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003174 if (rotation & DRM_ROTATE_180)
3175 dspcntr |= DISPPLANE_ROTATE_180;
3176
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003177 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003178 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003179
Ville Syrjälä29490562016-01-20 18:02:50 +02003180 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003181
Daniel Vetterc2c75132012-07-05 12:17:30 +02003182 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003183 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003184
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003185 /* HSW+ does this automagically in hardware */
3186 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3187 rotation & DRM_ROTATE_180) {
3188 x += crtc_state->pipe_src_w - 1;
3189 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303190 }
3191
Ville Syrjälä29490562016-01-20 18:02:50 +02003192 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003193
Paulo Zanoni2db33662015-09-14 15:20:03 -03003194 intel_crtc->adjusted_x = x;
3195 intel_crtc->adjusted_y = y;
3196
Sonika Jindal48404c12014-08-22 14:06:04 +05303197 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003198
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003199 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003200 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003201 intel_fb_gtt_offset(fb, rotation) +
3202 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003203 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003204 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3205 } else {
3206 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3207 I915_WRITE(DSPLINOFF(plane), linear_offset);
3208 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003209 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003210}
3211
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003212u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3213 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003214{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003215 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3216 return 64;
3217 } else {
3218 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003219
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003220 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003221 }
3222}
3223
Ville Syrjälä6687c902015-09-15 13:16:41 +03003224u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3225 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003226{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003227 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003228 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003229 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003230
Ville Syrjälä6687c902015-09-15 13:16:41 +03003231 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003232
Chris Wilson058d88c2016-08-15 10:49:06 +01003233 vma = i915_gem_object_to_ggtt(obj, &view);
3234 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3235 view.type))
3236 return -1;
3237
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003238 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003239}
3240
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003241static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3242{
3243 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003244 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003245
3246 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3247 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3248 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003249}
3250
Chandra Kondurua1b22782015-04-07 15:28:45 -07003251/*
3252 * This function detaches (aka. unbinds) unused scalers in hardware
3253 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003254static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003255{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003256 struct intel_crtc_scaler_state *scaler_state;
3257 int i;
3258
Chandra Kondurua1b22782015-04-07 15:28:45 -07003259 scaler_state = &intel_crtc->config->scaler_state;
3260
3261 /* loop through and disable scalers that aren't in use */
3262 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003263 if (!scaler_state->scalers[i].in_use)
3264 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003265 }
3266}
3267
Ville Syrjäläd2196772016-01-28 18:33:11 +02003268u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3269 unsigned int rotation)
3270{
3271 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3272 u32 stride = intel_fb_pitch(fb, plane, rotation);
3273
3274 /*
3275 * The stride is either expressed as a multiple of 64 bytes chunks for
3276 * linear buffers or in number of tiles for tiled buffers.
3277 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003278 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003279 int cpp = fb->format->cpp[plane];
Ville Syrjäläd2196772016-01-28 18:33:11 +02003280
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003281 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003282 } else {
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003283 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003284 fb->format->format);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003285 }
3286
3287 return stride;
3288}
3289
Chandra Konduru6156a452015-04-27 13:48:39 -07003290u32 skl_plane_ctl_format(uint32_t pixel_format)
3291{
Chandra Konduru6156a452015-04-27 13:48:39 -07003292 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003293 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003294 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003295 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003296 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003297 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003298 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003299 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003300 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003301 /*
3302 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3303 * to be already pre-multiplied. We need to add a knob (or a different
3304 * DRM_FORMAT) for user-space to configure that.
3305 */
3306 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003307 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003308 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003309 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003310 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003311 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003312 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003313 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003314 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003315 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003316 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003317 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003318 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003319 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003320 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003321 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003322 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003323 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003324 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003325 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003326 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003327
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003328 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003329}
3330
3331u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3332{
Chandra Konduru6156a452015-04-27 13:48:39 -07003333 switch (fb_modifier) {
3334 case DRM_FORMAT_MOD_NONE:
3335 break;
3336 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003337 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003338 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003339 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003340 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003341 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003342 default:
3343 MISSING_CASE(fb_modifier);
3344 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003345
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003346 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003347}
3348
3349u32 skl_plane_ctl_rotation(unsigned int rotation)
3350{
Chandra Konduru6156a452015-04-27 13:48:39 -07003351 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003352 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003353 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303354 /*
3355 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3356 * while i915 HW rotation is clockwise, thats why this swapping.
3357 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003358 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303359 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003360 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003361 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003362 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303363 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003364 default:
3365 MISSING_CASE(rotation);
3366 }
3367
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003368 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003369}
3370
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003371static void skylake_update_primary_plane(struct drm_plane *plane,
3372 const struct intel_crtc_state *crtc_state,
3373 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003374{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003375 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003376 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3378 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003379 enum plane_id plane_id = to_intel_plane(plane)->id;
3380 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003381 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003382 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003383 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003384 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003385 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003386 int src_x = plane_state->main.x;
3387 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003388 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3389 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3390 int dst_x = plane_state->base.dst.x1;
3391 int dst_y = plane_state->base.dst.y1;
3392 int dst_w = drm_rect_width(&plane_state->base.dst);
3393 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003394
3395 plane_ctl = PLANE_CTL_ENABLE |
3396 PLANE_CTL_PIPE_GAMMA_ENABLE |
3397 PLANE_CTL_PIPE_CSC_ENABLE;
3398
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003399 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003400 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003401 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003402 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003403
Ville Syrjälä6687c902015-09-15 13:16:41 +03003404 /* Sizes are 0 based */
3405 src_w--;
3406 src_h--;
3407 dst_w--;
3408 dst_h--;
3409
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003410 intel_crtc->dspaddr_offset = surf_addr;
3411
Ville Syrjälä6687c902015-09-15 13:16:41 +03003412 intel_crtc->adjusted_x = src_x;
3413 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003414
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003415 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3416 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3417 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3418 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003419
3420 if (scaler_id >= 0) {
3421 uint32_t ps_ctrl = 0;
3422
3423 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003424 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003425 crtc_state->scaler_state.scalers[scaler_id].mode;
3426 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3427 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3428 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3429 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003430 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003431 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003432 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003433 }
3434
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003435 I915_WRITE(PLANE_SURF(pipe, plane_id),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003436 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003437
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003438 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiau70d21f02013-07-03 21:06:04 +01003439}
3440
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003441static void skylake_disable_primary_plane(struct drm_plane *primary,
3442 struct drm_crtc *crtc)
3443{
3444 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003445 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003446 enum plane_id plane_id = to_intel_plane(primary)->id;
3447 enum pipe pipe = to_intel_plane(primary)->pipe;
Lyude62e0fb82016-08-22 12:50:08 -04003448
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003449 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3450 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3451 POSTING_READ(PLANE_SURF(pipe, plane_id));
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003452}
3453
Jesse Barnes17638cd2011-06-24 12:19:23 -07003454/* Assume fb object is pinned & idle & fenced and just update base pointers */
3455static int
3456intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3457 int x, int y, enum mode_set_atomic state)
3458{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003459 /* Support for kgdboc is disabled, this needs a major rework. */
3460 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003461
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003462 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003463}
3464
Daniel Vetter5a21b662016-05-24 17:13:53 +02003465static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3466{
3467 struct intel_crtc *crtc;
3468
Chris Wilson91c8a322016-07-05 10:40:23 +01003469 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003470 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3471}
3472
Ville Syrjälä75147472014-11-24 18:28:11 +02003473static void intel_update_primary_planes(struct drm_device *dev)
3474{
Ville Syrjälä75147472014-11-24 18:28:11 +02003475 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003476
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003477 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003478 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003479 struct intel_plane_state *plane_state =
3480 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003481
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003482 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003483 plane->update_plane(&plane->base,
3484 to_intel_crtc_state(crtc->state),
3485 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003486 }
3487}
3488
Maarten Lankhorst73974892016-08-05 23:28:27 +03003489static int
3490__intel_display_resume(struct drm_device *dev,
3491 struct drm_atomic_state *state)
3492{
3493 struct drm_crtc_state *crtc_state;
3494 struct drm_crtc *crtc;
3495 int i, ret;
3496
3497 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003498 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003499
3500 if (!state)
3501 return 0;
3502
3503 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3504 /*
3505 * Force recalculation even if we restore
3506 * current state. With fast modeset this may not result
3507 * in a modeset when the state is compatible.
3508 */
3509 crtc_state->mode_changed = true;
3510 }
3511
3512 /* ignore any reset values/BIOS leftovers in the WM registers */
3513 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3514
3515 ret = drm_atomic_commit(state);
3516
3517 WARN_ON(ret == -EDEADLK);
3518 return ret;
3519}
3520
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003521static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3522{
Ville Syrjäläae981042016-08-05 23:28:30 +03003523 return intel_has_gpu_reset(dev_priv) &&
3524 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003525}
3526
Chris Wilsonc0336662016-05-06 15:40:21 +01003527void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003528{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003529 struct drm_device *dev = &dev_priv->drm;
3530 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3531 struct drm_atomic_state *state;
3532 int ret;
3533
Maarten Lankhorst73974892016-08-05 23:28:27 +03003534 /*
3535 * Need mode_config.mutex so that we don't
3536 * trample ongoing ->detect() and whatnot.
3537 */
3538 mutex_lock(&dev->mode_config.mutex);
3539 drm_modeset_acquire_init(ctx, 0);
3540 while (1) {
3541 ret = drm_modeset_lock_all_ctx(dev, ctx);
3542 if (ret != -EDEADLK)
3543 break;
3544
3545 drm_modeset_backoff(ctx);
3546 }
3547
3548 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003549 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003550 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003551 return;
3552
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003553 /*
3554 * Disabling the crtcs gracefully seems nicer. Also the
3555 * g33 docs say we should at least disable all the planes.
3556 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003557 state = drm_atomic_helper_duplicate_state(dev, ctx);
3558 if (IS_ERR(state)) {
3559 ret = PTR_ERR(state);
3560 state = NULL;
3561 DRM_ERROR("Duplicating state failed with %i\n", ret);
3562 goto err;
3563 }
3564
3565 ret = drm_atomic_helper_disable_all(dev, ctx);
3566 if (ret) {
3567 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3568 goto err;
3569 }
3570
3571 dev_priv->modeset_restore_state = state;
3572 state->acquire_ctx = ctx;
3573 return;
3574
3575err:
Chris Wilson08536952016-10-14 13:18:18 +01003576 drm_atomic_state_put(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003577}
3578
Chris Wilsonc0336662016-05-06 15:40:21 +01003579void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003580{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003581 struct drm_device *dev = &dev_priv->drm;
3582 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3583 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3584 int ret;
3585
Daniel Vetter5a21b662016-05-24 17:13:53 +02003586 /*
3587 * Flips in the rings will be nuked by the reset,
3588 * so complete all pending flips so that user space
3589 * will get its events and not get stuck.
3590 */
3591 intel_complete_page_flips(dev_priv);
3592
Maarten Lankhorst73974892016-08-05 23:28:27 +03003593 dev_priv->modeset_restore_state = NULL;
3594
Ville Syrjälä75147472014-11-24 18:28:11 +02003595 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003596 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003597 if (!state) {
3598 /*
3599 * Flips in the rings have been nuked by the reset,
3600 * so update the base address of all primary
3601 * planes to the the last fb to make sure we're
3602 * showing the correct fb after a reset.
3603 *
3604 * FIXME: Atomic will make this obsolete since we won't schedule
3605 * CS-based flips (which might get lost in gpu resets) any more.
3606 */
3607 intel_update_primary_planes(dev);
3608 } else {
3609 ret = __intel_display_resume(dev, state);
3610 if (ret)
3611 DRM_ERROR("Restoring old state failed with %i\n", ret);
3612 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003613 } else {
3614 /*
3615 * The display has been reset as well,
3616 * so need a full re-initialization.
3617 */
3618 intel_runtime_pm_disable_interrupts(dev_priv);
3619 intel_runtime_pm_enable_interrupts(dev_priv);
3620
Imre Deak51f59202016-09-14 13:04:13 +03003621 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003622 intel_modeset_init_hw(dev);
3623
3624 spin_lock_irq(&dev_priv->irq_lock);
3625 if (dev_priv->display.hpd_irq_setup)
3626 dev_priv->display.hpd_irq_setup(dev_priv);
3627 spin_unlock_irq(&dev_priv->irq_lock);
3628
3629 ret = __intel_display_resume(dev, state);
3630 if (ret)
3631 DRM_ERROR("Restoring old state failed with %i\n", ret);
3632
3633 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003634 }
3635
Chris Wilson08536952016-10-14 13:18:18 +01003636 if (state)
3637 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003638 drm_modeset_drop_locks(ctx);
3639 drm_modeset_acquire_fini(ctx);
3640 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003641}
3642
Chris Wilson8af29b02016-09-09 14:11:47 +01003643static bool abort_flip_on_reset(struct intel_crtc *crtc)
3644{
3645 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3646
3647 if (i915_reset_in_progress(error))
3648 return true;
3649
3650 if (crtc->reset_count != i915_reset_count(error))
3651 return true;
3652
3653 return false;
3654}
3655
Chris Wilson7d5e3792014-03-04 13:15:08 +00003656static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3657{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003658 struct drm_device *dev = crtc->dev;
3659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003660 bool pending;
3661
Chris Wilson8af29b02016-09-09 14:11:47 +01003662 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003663 return false;
3664
3665 spin_lock_irq(&dev->event_lock);
3666 pending = to_intel_crtc(crtc)->flip_work != NULL;
3667 spin_unlock_irq(&dev->event_lock);
3668
3669 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003670}
3671
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003672static void intel_update_pipe_config(struct intel_crtc *crtc,
3673 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003674{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003675 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003676 struct intel_crtc_state *pipe_config =
3677 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003678
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003679 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3680 crtc->base.mode = crtc->base.state->mode;
3681
3682 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3683 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3684 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003685
3686 /*
3687 * Update pipe size and adjust fitter if needed: the reason for this is
3688 * that in compute_mode_changes we check the native mode (not the pfit
3689 * mode) to see if we can flip rather than do a full mode set. In the
3690 * fastboot case, we'll flip, but if we don't update the pipesrc and
3691 * pfit state, we'll end up with a big fb scanned out into the wrong
3692 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003693 */
3694
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003695 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003696 ((pipe_config->pipe_src_w - 1) << 16) |
3697 (pipe_config->pipe_src_h - 1));
3698
3699 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003700 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003701 skl_detach_scalers(crtc);
3702
3703 if (pipe_config->pch_pfit.enabled)
3704 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003705 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003706 if (pipe_config->pch_pfit.enabled)
3707 ironlake_pfit_enable(crtc);
3708 else if (old_crtc_state->pch_pfit.enabled)
3709 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003710 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003711}
3712
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003713static void intel_fdi_normal_train(struct drm_crtc *crtc)
3714{
3715 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003716 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3718 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003719 i915_reg_t reg;
3720 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003721
3722 /* enable normal train */
3723 reg = FDI_TX_CTL(pipe);
3724 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003725 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003726 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3727 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003728 } else {
3729 temp &= ~FDI_LINK_TRAIN_NONE;
3730 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003731 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003732 I915_WRITE(reg, temp);
3733
3734 reg = FDI_RX_CTL(pipe);
3735 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003736 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003737 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3738 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3739 } else {
3740 temp &= ~FDI_LINK_TRAIN_NONE;
3741 temp |= FDI_LINK_TRAIN_NONE;
3742 }
3743 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3744
3745 /* wait one idle pattern time */
3746 POSTING_READ(reg);
3747 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003748
3749 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003750 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003751 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3752 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003753}
3754
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003755/* The FDI link training functions for ILK/Ibexpeak. */
3756static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3757{
3758 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003759 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3761 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003762 i915_reg_t reg;
3763 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003764
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003765 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003766 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003767
Adam Jacksone1a44742010-06-25 15:32:14 -04003768 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3769 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003770 reg = FDI_RX_IMR(pipe);
3771 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003772 temp &= ~FDI_RX_SYMBOL_LOCK;
3773 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003774 I915_WRITE(reg, temp);
3775 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003776 udelay(150);
3777
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003778 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003779 reg = FDI_TX_CTL(pipe);
3780 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003781 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003782 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003783 temp &= ~FDI_LINK_TRAIN_NONE;
3784 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003785 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003786
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 reg = FDI_RX_CTL(pipe);
3788 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003789 temp &= ~FDI_LINK_TRAIN_NONE;
3790 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3792
3793 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003794 udelay(150);
3795
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003796 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003797 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3798 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3799 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003800
Chris Wilson5eddb702010-09-11 13:48:45 +01003801 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003802 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003803 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003804 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3805
3806 if ((temp & FDI_RX_BIT_LOCK)) {
3807 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003808 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003809 break;
3810 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003811 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003812 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814
3815 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003816 reg = FDI_TX_CTL(pipe);
3817 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003818 temp &= ~FDI_LINK_TRAIN_NONE;
3819 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003820 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003821
Chris Wilson5eddb702010-09-11 13:48:45 +01003822 reg = FDI_RX_CTL(pipe);
3823 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003824 temp &= ~FDI_LINK_TRAIN_NONE;
3825 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003826 I915_WRITE(reg, temp);
3827
3828 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003829 udelay(150);
3830
Chris Wilson5eddb702010-09-11 13:48:45 +01003831 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003832 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003833 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3835
3836 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003837 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003838 DRM_DEBUG_KMS("FDI train 2 done.\n");
3839 break;
3840 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003841 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003842 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003843 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003844
3845 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003846
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003847}
3848
Akshay Joshi0206e352011-08-16 15:34:10 -04003849static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003850 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3851 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3852 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3853 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3854};
3855
3856/* The FDI link training functions for SNB/Cougarpoint. */
3857static void gen6_fdi_link_train(struct drm_crtc *crtc)
3858{
3859 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003860 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003861 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3862 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003863 i915_reg_t reg;
3864 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003865
Adam Jacksone1a44742010-06-25 15:32:14 -04003866 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3867 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003868 reg = FDI_RX_IMR(pipe);
3869 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003870 temp &= ~FDI_RX_SYMBOL_LOCK;
3871 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003872 I915_WRITE(reg, temp);
3873
3874 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003875 udelay(150);
3876
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003877 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003878 reg = FDI_TX_CTL(pipe);
3879 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003880 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003881 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003882 temp &= ~FDI_LINK_TRAIN_NONE;
3883 temp |= FDI_LINK_TRAIN_PATTERN_1;
3884 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3885 /* SNB-B */
3886 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003887 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003888
Daniel Vetterd74cf322012-10-26 10:58:13 +02003889 I915_WRITE(FDI_RX_MISC(pipe),
3890 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3891
Chris Wilson5eddb702010-09-11 13:48:45 +01003892 reg = FDI_RX_CTL(pipe);
3893 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003894 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003895 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3896 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3897 } else {
3898 temp &= ~FDI_LINK_TRAIN_NONE;
3899 temp |= FDI_LINK_TRAIN_PATTERN_1;
3900 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003901 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3902
3903 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904 udelay(150);
3905
Akshay Joshi0206e352011-08-16 15:34:10 -04003906 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003907 reg = FDI_TX_CTL(pipe);
3908 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003909 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3910 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003911 I915_WRITE(reg, temp);
3912
3913 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003914 udelay(500);
3915
Sean Paulfa37d392012-03-02 12:53:39 -05003916 for (retry = 0; retry < 5; retry++) {
3917 reg = FDI_RX_IIR(pipe);
3918 temp = I915_READ(reg);
3919 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3920 if (temp & FDI_RX_BIT_LOCK) {
3921 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3922 DRM_DEBUG_KMS("FDI train 1 done.\n");
3923 break;
3924 }
3925 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003926 }
Sean Paulfa37d392012-03-02 12:53:39 -05003927 if (retry < 5)
3928 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003929 }
3930 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003931 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003932
3933 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003934 reg = FDI_TX_CTL(pipe);
3935 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003936 temp &= ~FDI_LINK_TRAIN_NONE;
3937 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003938 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003939 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3940 /* SNB-B */
3941 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3942 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003943 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003944
Chris Wilson5eddb702010-09-11 13:48:45 +01003945 reg = FDI_RX_CTL(pipe);
3946 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003947 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003948 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3949 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3950 } else {
3951 temp &= ~FDI_LINK_TRAIN_NONE;
3952 temp |= FDI_LINK_TRAIN_PATTERN_2;
3953 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003954 I915_WRITE(reg, temp);
3955
3956 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003957 udelay(150);
3958
Akshay Joshi0206e352011-08-16 15:34:10 -04003959 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003960 reg = FDI_TX_CTL(pipe);
3961 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003962 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3963 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003964 I915_WRITE(reg, temp);
3965
3966 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003967 udelay(500);
3968
Sean Paulfa37d392012-03-02 12:53:39 -05003969 for (retry = 0; retry < 5; retry++) {
3970 reg = FDI_RX_IIR(pipe);
3971 temp = I915_READ(reg);
3972 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3973 if (temp & FDI_RX_SYMBOL_LOCK) {
3974 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3975 DRM_DEBUG_KMS("FDI train 2 done.\n");
3976 break;
3977 }
3978 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003979 }
Sean Paulfa37d392012-03-02 12:53:39 -05003980 if (retry < 5)
3981 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003982 }
3983 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003984 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003985
3986 DRM_DEBUG_KMS("FDI train done.\n");
3987}
3988
Jesse Barnes357555c2011-04-28 15:09:55 -07003989/* Manual link training for Ivy Bridge A0 parts */
3990static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3991{
3992 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003993 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07003994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3995 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003996 i915_reg_t reg;
3997 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003998
3999 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4000 for train result */
4001 reg = FDI_RX_IMR(pipe);
4002 temp = I915_READ(reg);
4003 temp &= ~FDI_RX_SYMBOL_LOCK;
4004 temp &= ~FDI_RX_BIT_LOCK;
4005 I915_WRITE(reg, temp);
4006
4007 POSTING_READ(reg);
4008 udelay(150);
4009
Daniel Vetter01a415f2012-10-27 15:58:40 +02004010 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4011 I915_READ(FDI_RX_IIR(pipe)));
4012
Jesse Barnes139ccd32013-08-19 11:04:55 -07004013 /* Try each vswing and preemphasis setting twice before moving on */
4014 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4015 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004016 reg = FDI_TX_CTL(pipe);
4017 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004018 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4019 temp &= ~FDI_TX_ENABLE;
4020 I915_WRITE(reg, temp);
4021
4022 reg = FDI_RX_CTL(pipe);
4023 temp = I915_READ(reg);
4024 temp &= ~FDI_LINK_TRAIN_AUTO;
4025 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4026 temp &= ~FDI_RX_ENABLE;
4027 I915_WRITE(reg, temp);
4028
4029 /* enable CPU FDI TX and PCH FDI RX */
4030 reg = FDI_TX_CTL(pipe);
4031 temp = I915_READ(reg);
4032 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004033 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004034 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004035 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004036 temp |= snb_b_fdi_train_param[j/2];
4037 temp |= FDI_COMPOSITE_SYNC;
4038 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4039
4040 I915_WRITE(FDI_RX_MISC(pipe),
4041 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4042
4043 reg = FDI_RX_CTL(pipe);
4044 temp = I915_READ(reg);
4045 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4046 temp |= FDI_COMPOSITE_SYNC;
4047 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4048
4049 POSTING_READ(reg);
4050 udelay(1); /* should be 0.5us */
4051
4052 for (i = 0; i < 4; i++) {
4053 reg = FDI_RX_IIR(pipe);
4054 temp = I915_READ(reg);
4055 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4056
4057 if (temp & FDI_RX_BIT_LOCK ||
4058 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4059 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4060 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4061 i);
4062 break;
4063 }
4064 udelay(1); /* should be 0.5us */
4065 }
4066 if (i == 4) {
4067 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4068 continue;
4069 }
4070
4071 /* Train 2 */
4072 reg = FDI_TX_CTL(pipe);
4073 temp = I915_READ(reg);
4074 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4075 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4076 I915_WRITE(reg, temp);
4077
4078 reg = FDI_RX_CTL(pipe);
4079 temp = I915_READ(reg);
4080 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4081 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004082 I915_WRITE(reg, temp);
4083
4084 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004085 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004086
Jesse Barnes139ccd32013-08-19 11:04:55 -07004087 for (i = 0; i < 4; i++) {
4088 reg = FDI_RX_IIR(pipe);
4089 temp = I915_READ(reg);
4090 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004091
Jesse Barnes139ccd32013-08-19 11:04:55 -07004092 if (temp & FDI_RX_SYMBOL_LOCK ||
4093 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4094 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4095 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4096 i);
4097 goto train_done;
4098 }
4099 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004100 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004101 if (i == 4)
4102 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004103 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004104
Jesse Barnes139ccd32013-08-19 11:04:55 -07004105train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004106 DRM_DEBUG_KMS("FDI train done.\n");
4107}
4108
Daniel Vetter88cefb62012-08-12 19:27:14 +02004109static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004110{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004111 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004112 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004113 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004114 i915_reg_t reg;
4115 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004116
Jesse Barnes0e23b992010-09-10 11:10:00 -07004117 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004118 reg = FDI_RX_CTL(pipe);
4119 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004120 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004121 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004122 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004123 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4124
4125 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004126 udelay(200);
4127
4128 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004129 temp = I915_READ(reg);
4130 I915_WRITE(reg, temp | FDI_PCDCLK);
4131
4132 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004133 udelay(200);
4134
Paulo Zanoni20749732012-11-23 15:30:38 -02004135 /* Enable CPU FDI TX PLL, always on for Ironlake */
4136 reg = FDI_TX_CTL(pipe);
4137 temp = I915_READ(reg);
4138 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4139 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004140
Paulo Zanoni20749732012-11-23 15:30:38 -02004141 POSTING_READ(reg);
4142 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004143 }
4144}
4145
Daniel Vetter88cefb62012-08-12 19:27:14 +02004146static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4147{
4148 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004149 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004150 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004151 i915_reg_t reg;
4152 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004153
4154 /* Switch from PCDclk to Rawclk */
4155 reg = FDI_RX_CTL(pipe);
4156 temp = I915_READ(reg);
4157 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4158
4159 /* Disable CPU FDI TX PLL */
4160 reg = FDI_TX_CTL(pipe);
4161 temp = I915_READ(reg);
4162 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4163
4164 POSTING_READ(reg);
4165 udelay(100);
4166
4167 reg = FDI_RX_CTL(pipe);
4168 temp = I915_READ(reg);
4169 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4170
4171 /* Wait for the clocks to turn off. */
4172 POSTING_READ(reg);
4173 udelay(100);
4174}
4175
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004176static void ironlake_fdi_disable(struct drm_crtc *crtc)
4177{
4178 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004179 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4181 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004182 i915_reg_t reg;
4183 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004184
4185 /* disable CPU FDI tx and PCH FDI rx */
4186 reg = FDI_TX_CTL(pipe);
4187 temp = I915_READ(reg);
4188 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4189 POSTING_READ(reg);
4190
4191 reg = FDI_RX_CTL(pipe);
4192 temp = I915_READ(reg);
4193 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004194 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004195 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4196
4197 POSTING_READ(reg);
4198 udelay(100);
4199
4200 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004201 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004202 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004203
4204 /* still set train pattern 1 */
4205 reg = FDI_TX_CTL(pipe);
4206 temp = I915_READ(reg);
4207 temp &= ~FDI_LINK_TRAIN_NONE;
4208 temp |= FDI_LINK_TRAIN_PATTERN_1;
4209 I915_WRITE(reg, temp);
4210
4211 reg = FDI_RX_CTL(pipe);
4212 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004213 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004214 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4215 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4216 } else {
4217 temp &= ~FDI_LINK_TRAIN_NONE;
4218 temp |= FDI_LINK_TRAIN_PATTERN_1;
4219 }
4220 /* BPC in FDI rx is consistent with that in PIPECONF */
4221 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004222 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004223 I915_WRITE(reg, temp);
4224
4225 POSTING_READ(reg);
4226 udelay(100);
4227}
4228
Chris Wilson49d73912016-11-29 09:50:08 +00004229bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004230{
4231 struct intel_crtc *crtc;
4232
4233 /* Note that we don't need to be called with mode_config.lock here
4234 * as our list of CRTC objects is static for the lifetime of the
4235 * device and so cannot disappear as we iterate. Similarly, we can
4236 * happily treat the predicates as racy, atomic checks as userspace
4237 * cannot claim and pin a new fb without at least acquring the
4238 * struct_mutex and so serialising with us.
4239 */
Chris Wilson49d73912016-11-29 09:50:08 +00004240 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004241 if (atomic_read(&crtc->unpin_work_count) == 0)
4242 continue;
4243
Daniel Vetter5a21b662016-05-24 17:13:53 +02004244 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004245 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004246
4247 return true;
4248 }
4249
4250 return false;
4251}
4252
Daniel Vetter5a21b662016-05-24 17:13:53 +02004253static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004254{
4255 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004256 struct intel_flip_work *work = intel_crtc->flip_work;
4257
4258 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004259
4260 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004261 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004262
4263 drm_crtc_vblank_put(&intel_crtc->base);
4264
Daniel Vetter5a21b662016-05-24 17:13:53 +02004265 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004266 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004267
4268 trace_i915_flip_complete(intel_crtc->plane,
4269 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004270}
4271
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004272static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004273{
Chris Wilson0f911282012-04-17 10:05:38 +01004274 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004275 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004276 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004277
Daniel Vetter2c10d572012-12-20 21:24:07 +01004278 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004279
4280 ret = wait_event_interruptible_timeout(
4281 dev_priv->pending_flip_queue,
4282 !intel_crtc_has_pending_flip(crtc),
4283 60*HZ);
4284
4285 if (ret < 0)
4286 return ret;
4287
Daniel Vetter5a21b662016-05-24 17:13:53 +02004288 if (ret == 0) {
4289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4290 struct intel_flip_work *work;
4291
4292 spin_lock_irq(&dev->event_lock);
4293 work = intel_crtc->flip_work;
4294 if (work && !is_mmio_work(work)) {
4295 WARN_ONCE(1, "Removing stuck page flip\n");
4296 page_flip_completed(intel_crtc);
4297 }
4298 spin_unlock_irq(&dev->event_lock);
4299 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004300
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004301 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004302}
4303
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004304void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004305{
4306 u32 temp;
4307
4308 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4309
4310 mutex_lock(&dev_priv->sb_lock);
4311
4312 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4313 temp |= SBI_SSCCTL_DISABLE;
4314 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4315
4316 mutex_unlock(&dev_priv->sb_lock);
4317}
4318
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004319/* Program iCLKIP clock to the desired frequency */
4320static void lpt_program_iclkip(struct drm_crtc *crtc)
4321{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004322 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004323 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004324 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4325 u32 temp;
4326
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004327 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004328
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004329 /* The iCLK virtual clock root frequency is in MHz,
4330 * but the adjusted_mode->crtc_clock in in KHz. To get the
4331 * divisors, it is necessary to divide one by another, so we
4332 * convert the virtual clock precision to KHz here for higher
4333 * precision.
4334 */
4335 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004336 u32 iclk_virtual_root_freq = 172800 * 1000;
4337 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004338 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004339
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004340 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4341 clock << auxdiv);
4342 divsel = (desired_divisor / iclk_pi_range) - 2;
4343 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004344
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004345 /*
4346 * Near 20MHz is a corner case which is
4347 * out of range for the 7-bit divisor
4348 */
4349 if (divsel <= 0x7f)
4350 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004351 }
4352
4353 /* This should not happen with any sane values */
4354 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4355 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4356 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4357 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4358
4359 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004360 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004361 auxdiv,
4362 divsel,
4363 phasedir,
4364 phaseinc);
4365
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004366 mutex_lock(&dev_priv->sb_lock);
4367
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004368 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004369 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004370 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4371 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4372 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4373 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4374 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4375 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004376 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004377
4378 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004379 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004380 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4381 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004382 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004383
4384 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004385 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004386 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004387 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004388
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004389 mutex_unlock(&dev_priv->sb_lock);
4390
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004391 /* Wait for initialization time */
4392 udelay(24);
4393
4394 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4395}
4396
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004397int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4398{
4399 u32 divsel, phaseinc, auxdiv;
4400 u32 iclk_virtual_root_freq = 172800 * 1000;
4401 u32 iclk_pi_range = 64;
4402 u32 desired_divisor;
4403 u32 temp;
4404
4405 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4406 return 0;
4407
4408 mutex_lock(&dev_priv->sb_lock);
4409
4410 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4411 if (temp & SBI_SSCCTL_DISABLE) {
4412 mutex_unlock(&dev_priv->sb_lock);
4413 return 0;
4414 }
4415
4416 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4417 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4418 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4419 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4420 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4421
4422 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4423 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4424 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4425
4426 mutex_unlock(&dev_priv->sb_lock);
4427
4428 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4429
4430 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4431 desired_divisor << auxdiv);
4432}
4433
Daniel Vetter275f01b22013-05-03 11:49:47 +02004434static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4435 enum pipe pch_transcoder)
4436{
4437 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004438 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004439 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004440
4441 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4442 I915_READ(HTOTAL(cpu_transcoder)));
4443 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4444 I915_READ(HBLANK(cpu_transcoder)));
4445 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4446 I915_READ(HSYNC(cpu_transcoder)));
4447
4448 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4449 I915_READ(VTOTAL(cpu_transcoder)));
4450 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4451 I915_READ(VBLANK(cpu_transcoder)));
4452 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4453 I915_READ(VSYNC(cpu_transcoder)));
4454 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4455 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4456}
4457
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004458static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004459{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004460 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004461 uint32_t temp;
4462
4463 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004464 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004465 return;
4466
4467 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4468 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4469
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004470 temp &= ~FDI_BC_BIFURCATION_SELECT;
4471 if (enable)
4472 temp |= FDI_BC_BIFURCATION_SELECT;
4473
4474 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004475 I915_WRITE(SOUTH_CHICKEN1, temp);
4476 POSTING_READ(SOUTH_CHICKEN1);
4477}
4478
4479static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4480{
4481 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004482
4483 switch (intel_crtc->pipe) {
4484 case PIPE_A:
4485 break;
4486 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004487 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004488 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004489 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004490 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004491
4492 break;
4493 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004494 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004495
4496 break;
4497 default:
4498 BUG();
4499 }
4500}
4501
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004502/* Return which DP Port should be selected for Transcoder DP control */
4503static enum port
4504intel_trans_dp_port_sel(struct drm_crtc *crtc)
4505{
4506 struct drm_device *dev = crtc->dev;
4507 struct intel_encoder *encoder;
4508
4509 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004510 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004511 encoder->type == INTEL_OUTPUT_EDP)
4512 return enc_to_dig_port(&encoder->base)->port;
4513 }
4514
4515 return -1;
4516}
4517
Jesse Barnesf67a5592011-01-05 10:31:48 -08004518/*
4519 * Enable PCH resources required for PCH ports:
4520 * - PCH PLLs
4521 * - FDI training & RX/TX
4522 * - update transcoder timings
4523 * - DP transcoding bits
4524 * - transcoder
4525 */
4526static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004527{
4528 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004529 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4531 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004532 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004533
Daniel Vetterab9412b2013-05-03 11:49:46 +02004534 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004535
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004536 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004537 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4538
Daniel Vettercd986ab2012-10-26 10:58:12 +02004539 /* Write the TU size bits before fdi link training, so that error
4540 * detection works. */
4541 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4542 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4543
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004544 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004545 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004546
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004547 /* We need to program the right clock selection before writing the pixel
4548 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004549 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004550 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004551
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004552 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004553 temp |= TRANS_DPLL_ENABLE(pipe);
4554 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004555 if (intel_crtc->config->shared_dpll ==
4556 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004557 temp |= sel;
4558 else
4559 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004560 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004561 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004562
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004563 /* XXX: pch pll's can be enabled any time before we enable the PCH
4564 * transcoder, and we actually should do this to not upset any PCH
4565 * transcoder that already use the clock when we share it.
4566 *
4567 * Note that enable_shared_dpll tries to do the right thing, but
4568 * get_shared_dpll unconditionally resets the pll - we need that to have
4569 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004570 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004571
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004572 /* set transcoder timing, panel must allow it */
4573 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004574 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004575
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004576 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004577
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004578 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004579 if (HAS_PCH_CPT(dev_priv) &&
4580 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004581 const struct drm_display_mode *adjusted_mode =
4582 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004583 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004584 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004585 temp = I915_READ(reg);
4586 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004587 TRANS_DP_SYNC_MASK |
4588 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004589 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004590 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004591
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004592 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004593 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004594 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004595 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004596
4597 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004598 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004599 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004600 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004601 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004602 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004603 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004604 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004605 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004606 break;
4607 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004608 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004609 }
4610
Chris Wilson5eddb702010-09-11 13:48:45 +01004611 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004612 }
4613
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004614 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004615}
4616
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004617static void lpt_pch_enable(struct drm_crtc *crtc)
4618{
4619 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004620 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004622 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004623
Daniel Vetterab9412b2013-05-03 11:49:46 +02004624 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004625
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004626 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004627
Paulo Zanoni0540e482012-10-31 18:12:40 -02004628 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004629 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004630
Paulo Zanoni937bb612012-10-31 18:12:47 -02004631 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004632}
4633
Daniel Vettera1520312013-05-03 11:49:50 +02004634static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004635{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004636 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004637 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004638 u32 temp;
4639
4640 temp = I915_READ(dslreg);
4641 udelay(500);
4642 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004643 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004644 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004645 }
4646}
4647
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004648static int
4649skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4650 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4651 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004652{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004653 struct intel_crtc_scaler_state *scaler_state =
4654 &crtc_state->scaler_state;
4655 struct intel_crtc *intel_crtc =
4656 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004657 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004658
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004659 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004660 (src_h != dst_w || src_w != dst_h):
4661 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004662
4663 /*
4664 * if plane is being disabled or scaler is no more required or force detach
4665 * - free scaler binded to this plane/crtc
4666 * - in order to do this, update crtc->scaler_usage
4667 *
4668 * Here scaler state in crtc_state is set free so that
4669 * scaler can be assigned to other user. Actual register
4670 * update to free the scaler is done in plane/panel-fit programming.
4671 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4672 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004673 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004674 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004675 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004676 scaler_state->scalers[*scaler_id].in_use = 0;
4677
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004678 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4679 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4680 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004681 scaler_state->scaler_users);
4682 *scaler_id = -1;
4683 }
4684 return 0;
4685 }
4686
4687 /* range checks */
4688 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4689 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4690
4691 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4692 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004693 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004694 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004695 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004696 return -EINVAL;
4697 }
4698
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004699 /* mark this plane as a scaler user in crtc_state */
4700 scaler_state->scaler_users |= (1 << scaler_user);
4701 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4702 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4703 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4704 scaler_state->scaler_users);
4705
4706 return 0;
4707}
4708
4709/**
4710 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4711 *
4712 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004713 *
4714 * Return
4715 * 0 - scaler_usage updated successfully
4716 * error - requested scaling cannot be supported or other error condition
4717 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004718int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004719{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004720 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004721
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004722 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004723 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004724 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004725 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004726}
4727
4728/**
4729 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4730 *
4731 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004732 * @plane_state: atomic plane state to update
4733 *
4734 * Return
4735 * 0 - scaler_usage updated successfully
4736 * error - requested scaling cannot be supported or other error condition
4737 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004738static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4739 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004740{
4741
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004742 struct intel_plane *intel_plane =
4743 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004744 struct drm_framebuffer *fb = plane_state->base.fb;
4745 int ret;
4746
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004747 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004748
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004749 ret = skl_update_scaler(crtc_state, force_detach,
4750 drm_plane_index(&intel_plane->base),
4751 &plane_state->scaler_id,
4752 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004753 drm_rect_width(&plane_state->base.src) >> 16,
4754 drm_rect_height(&plane_state->base.src) >> 16,
4755 drm_rect_width(&plane_state->base.dst),
4756 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004757
4758 if (ret || plane_state->scaler_id < 0)
4759 return ret;
4760
Chandra Kondurua1b22782015-04-07 15:28:45 -07004761 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004762 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004763 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4764 intel_plane->base.base.id,
4765 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004766 return -EINVAL;
4767 }
4768
4769 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004770 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004771 case DRM_FORMAT_RGB565:
4772 case DRM_FORMAT_XBGR8888:
4773 case DRM_FORMAT_XRGB8888:
4774 case DRM_FORMAT_ABGR8888:
4775 case DRM_FORMAT_ARGB8888:
4776 case DRM_FORMAT_XRGB2101010:
4777 case DRM_FORMAT_XBGR2101010:
4778 case DRM_FORMAT_YUYV:
4779 case DRM_FORMAT_YVYU:
4780 case DRM_FORMAT_UYVY:
4781 case DRM_FORMAT_VYUY:
4782 break;
4783 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004784 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4785 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004786 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004787 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004788 }
4789
Chandra Kondurua1b22782015-04-07 15:28:45 -07004790 return 0;
4791}
4792
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004793static void skylake_scaler_disable(struct intel_crtc *crtc)
4794{
4795 int i;
4796
4797 for (i = 0; i < crtc->num_scalers; i++)
4798 skl_detach_scaler(crtc, i);
4799}
4800
4801static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004802{
4803 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004804 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004805 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004806 struct intel_crtc_scaler_state *scaler_state =
4807 &crtc->config->scaler_state;
4808
4809 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4810
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004811 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004812 int id;
4813
4814 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4815 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4816 return;
4817 }
4818
4819 id = scaler_state->scaler_id;
4820 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4821 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4822 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4823 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4824
4825 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004826 }
4827}
4828
Jesse Barnesb074cec2013-04-25 12:55:02 -07004829static void ironlake_pfit_enable(struct intel_crtc *crtc)
4830{
4831 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004832 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004833 int pipe = crtc->pipe;
4834
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004835 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004836 /* Force use of hard-coded filter coefficients
4837 * as some pre-programmed values are broken,
4838 * e.g. x201.
4839 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004840 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004841 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4842 PF_PIPE_SEL_IVB(pipe));
4843 else
4844 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004845 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4846 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004847 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004848}
4849
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004850void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004851{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004852 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004853 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004855 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004856 return;
4857
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004858 /*
4859 * We can only enable IPS after we enable a plane and wait for a vblank
4860 * This function is called from post_plane_update, which is run after
4861 * a vblank wait.
4862 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004863
Paulo Zanonid77e4532013-09-24 13:52:55 -03004864 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004865 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004866 mutex_lock(&dev_priv->rps.hw_lock);
4867 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4868 mutex_unlock(&dev_priv->rps.hw_lock);
4869 /* Quoting Art Runyan: "its not safe to expect any particular
4870 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004871 * mailbox." Moreover, the mailbox may return a bogus state,
4872 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004873 */
4874 } else {
4875 I915_WRITE(IPS_CTL, IPS_ENABLE);
4876 /* The bit only becomes 1 in the next vblank, so this wait here
4877 * is essentially intel_wait_for_vblank. If we don't have this
4878 * and don't wait for vblanks until the end of crtc_enable, then
4879 * the HW state readout code will complain that the expected
4880 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004881 if (intel_wait_for_register(dev_priv,
4882 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4883 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004884 DRM_ERROR("Timed out waiting for IPS enable\n");
4885 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004886}
4887
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004888void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004889{
4890 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004891 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004892
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004893 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004894 return;
4895
4896 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004897 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004898 mutex_lock(&dev_priv->rps.hw_lock);
4899 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4900 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004901 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004902 if (intel_wait_for_register(dev_priv,
4903 IPS_CTL, IPS_ENABLE, 0,
4904 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004905 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004906 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004907 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004908 POSTING_READ(IPS_CTL);
4909 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004910
4911 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004912 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004913}
4914
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004915static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004916{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004917 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004918 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004919 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004920
4921 mutex_lock(&dev->struct_mutex);
4922 dev_priv->mm.interruptible = false;
4923 (void) intel_overlay_switch_off(intel_crtc->overlay);
4924 dev_priv->mm.interruptible = true;
4925 mutex_unlock(&dev->struct_mutex);
4926 }
4927
4928 /* Let userspace switch the overlay on again. In most cases userspace
4929 * has to recompute where to put it anyway.
4930 */
4931}
4932
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004933/**
4934 * intel_post_enable_primary - Perform operations after enabling primary plane
4935 * @crtc: the CRTC whose primary plane was just enabled
4936 *
4937 * Performs potentially sleeping operations that must be done after the primary
4938 * plane is enabled, such as updating FBC and IPS. Note that this may be
4939 * called due to an explicit primary plane update, or due to an implicit
4940 * re-enable that is caused when a sprite plane is updated to no longer
4941 * completely hide the primary plane.
4942 */
4943static void
4944intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004945{
4946 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004947 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4949 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004950
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004951 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004952 * FIXME IPS should be fine as long as one plane is
4953 * enabled, but in practice it seems to have problems
4954 * when going from primary only to sprite only and vice
4955 * versa.
4956 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004957 hsw_enable_ips(intel_crtc);
4958
Daniel Vetterf99d7062014-06-19 16:01:59 +02004959 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004960 * Gen2 reports pipe underruns whenever all planes are disabled.
4961 * So don't enable underrun reporting before at least some planes
4962 * are enabled.
4963 * FIXME: Need to fix the logic to work when we turn off all planes
4964 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004965 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004966 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004967 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4968
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004969 /* Underruns don't always raise interrupts, so check manually. */
4970 intel_check_cpu_fifo_underruns(dev_priv);
4971 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004972}
4973
Ville Syrjälä2622a082016-03-09 19:07:26 +02004974/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004975static void
4976intel_pre_disable_primary(struct drm_crtc *crtc)
4977{
4978 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004979 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4981 int pipe = intel_crtc->pipe;
4982
4983 /*
4984 * Gen2 reports pipe underruns whenever all planes are disabled.
4985 * So diasble underrun reporting before all the planes get disabled.
4986 * FIXME: Need to fix the logic to work when we turn off all planes
4987 * but leave the pipe running.
4988 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004989 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004990 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4991
4992 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004993 * FIXME IPS should be fine as long as one plane is
4994 * enabled, but in practice it seems to have problems
4995 * when going from primary only to sprite only and vice
4996 * versa.
4997 */
4998 hsw_disable_ips(intel_crtc);
4999}
5000
5001/* FIXME get rid of this and use pre_plane_update */
5002static void
5003intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5004{
5005 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005006 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5008 int pipe = intel_crtc->pipe;
5009
5010 intel_pre_disable_primary(crtc);
5011
5012 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005013 * Vblank time updates from the shadow to live plane control register
5014 * are blocked if the memory self-refresh mode is active at that
5015 * moment. So to make sure the plane gets truly disabled, disable
5016 * first the self-refresh mode. The self-refresh enable bit in turn
5017 * will be checked/applied by the HW only at the next frame start
5018 * event which is after the vblank start event, so we need to have a
5019 * wait-for-vblank between disabling the plane and the pipe.
5020 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005021 if (HAS_GMCH_DISPLAY(dev_priv) &&
5022 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005023 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005024}
5025
Daniel Vetter5a21b662016-05-24 17:13:53 +02005026static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5027{
5028 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5029 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5030 struct intel_crtc_state *pipe_config =
5031 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005032 struct drm_plane *primary = crtc->base.primary;
5033 struct drm_plane_state *old_pri_state =
5034 drm_atomic_get_existing_plane_state(old_state, primary);
5035
Chris Wilson5748b6a2016-08-04 16:32:38 +01005036 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005037
5038 crtc->wm.cxsr_allowed = true;
5039
5040 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005041 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005042
5043 if (old_pri_state) {
5044 struct intel_plane_state *primary_state =
5045 to_intel_plane_state(primary->state);
5046 struct intel_plane_state *old_primary_state =
5047 to_intel_plane_state(old_pri_state);
5048
5049 intel_fbc_post_update(crtc);
5050
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005051 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005052 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005053 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005054 intel_post_enable_primary(&crtc->base);
5055 }
5056}
5057
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005058static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005059{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005060 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005061 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005062 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005063 struct intel_crtc_state *pipe_config =
5064 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005065 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5066 struct drm_plane *primary = crtc->base.primary;
5067 struct drm_plane_state *old_pri_state =
5068 drm_atomic_get_existing_plane_state(old_state, primary);
5069 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005070 struct intel_atomic_state *old_intel_state =
5071 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005072
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005073 if (old_pri_state) {
5074 struct intel_plane_state *primary_state =
5075 to_intel_plane_state(primary->state);
5076 struct intel_plane_state *old_primary_state =
5077 to_intel_plane_state(old_pri_state);
5078
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005079 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005080
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005081 if (old_primary_state->base.visible &&
5082 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005083 intel_pre_disable_primary(&crtc->base);
5084 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005085
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005086 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005087 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005088
Ville Syrjälä2622a082016-03-09 19:07:26 +02005089 /*
5090 * Vblank time updates from the shadow to live plane control register
5091 * are blocked if the memory self-refresh mode is active at that
5092 * moment. So to make sure the plane gets truly disabled, disable
5093 * first the self-refresh mode. The self-refresh enable bit in turn
5094 * will be checked/applied by the HW only at the next frame start
5095 * event which is after the vblank start event, so we need to have a
5096 * wait-for-vblank between disabling the plane and the pipe.
5097 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005098 if (old_crtc_state->base.active &&
5099 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005100 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjälä852eb002015-06-24 22:00:07 +03005101 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005102
Matt Ropered4a6a72016-02-23 17:20:13 -08005103 /*
5104 * IVB workaround: must disable low power watermarks for at least
5105 * one frame before enabling scaling. LP watermarks can be re-enabled
5106 * when scaling is disabled.
5107 *
5108 * WaCxSRDisabledForSpriteScaling:ivb
5109 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005110 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005111 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005112
5113 /*
5114 * If we're doing a modeset, we're done. No need to do any pre-vblank
5115 * watermark programming here.
5116 */
5117 if (needs_modeset(&pipe_config->base))
5118 return;
5119
5120 /*
5121 * For platforms that support atomic watermarks, program the
5122 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5123 * will be the intermediate values that are safe for both pre- and
5124 * post- vblank; when vblank happens, the 'active' values will be set
5125 * to the final 'target' values and we'll do this again to get the
5126 * optimal watermarks. For gen9+ platforms, the values we program here
5127 * will be the final target values which will get automatically latched
5128 * at vblank time; no further programming will be necessary.
5129 *
5130 * If a platform hasn't been transitioned to atomic watermarks yet,
5131 * we'll continue to update watermarks the old way, if flags tell
5132 * us to.
5133 */
5134 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005135 dev_priv->display.initial_watermarks(old_intel_state,
5136 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005137 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005138 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005139}
5140
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005141static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005142{
5143 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005145 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005146 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005147
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005148 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005149
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005150 drm_for_each_plane_mask(p, dev, plane_mask)
5151 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005152
Daniel Vetterf99d7062014-06-19 16:01:59 +02005153 /*
5154 * FIXME: Once we grow proper nuclear flip support out of this we need
5155 * to compute the mask of flip planes precisely. For the time being
5156 * consider this a flip to a NULL plane.
5157 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005158 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005159}
5160
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005161static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005162 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005163 struct drm_atomic_state *old_state)
5164{
5165 struct drm_connector_state *old_conn_state;
5166 struct drm_connector *conn;
5167 int i;
5168
5169 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5170 struct drm_connector_state *conn_state = conn->state;
5171 struct intel_encoder *encoder =
5172 to_intel_encoder(conn_state->best_encoder);
5173
5174 if (conn_state->crtc != crtc)
5175 continue;
5176
5177 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005178 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005179 }
5180}
5181
5182static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005183 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005184 struct drm_atomic_state *old_state)
5185{
5186 struct drm_connector_state *old_conn_state;
5187 struct drm_connector *conn;
5188 int i;
5189
5190 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5191 struct drm_connector_state *conn_state = conn->state;
5192 struct intel_encoder *encoder =
5193 to_intel_encoder(conn_state->best_encoder);
5194
5195 if (conn_state->crtc != crtc)
5196 continue;
5197
5198 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005199 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005200 }
5201}
5202
5203static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005204 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005205 struct drm_atomic_state *old_state)
5206{
5207 struct drm_connector_state *old_conn_state;
5208 struct drm_connector *conn;
5209 int i;
5210
5211 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5212 struct drm_connector_state *conn_state = conn->state;
5213 struct intel_encoder *encoder =
5214 to_intel_encoder(conn_state->best_encoder);
5215
5216 if (conn_state->crtc != crtc)
5217 continue;
5218
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005219 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005220 intel_opregion_notify_encoder(encoder, true);
5221 }
5222}
5223
5224static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005225 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005226 struct drm_atomic_state *old_state)
5227{
5228 struct drm_connector_state *old_conn_state;
5229 struct drm_connector *conn;
5230 int i;
5231
5232 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5233 struct intel_encoder *encoder =
5234 to_intel_encoder(old_conn_state->best_encoder);
5235
5236 if (old_conn_state->crtc != crtc)
5237 continue;
5238
5239 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005240 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005241 }
5242}
5243
5244static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005245 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005246 struct drm_atomic_state *old_state)
5247{
5248 struct drm_connector_state *old_conn_state;
5249 struct drm_connector *conn;
5250 int i;
5251
5252 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5253 struct intel_encoder *encoder =
5254 to_intel_encoder(old_conn_state->best_encoder);
5255
5256 if (old_conn_state->crtc != crtc)
5257 continue;
5258
5259 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005260 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005261 }
5262}
5263
5264static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005265 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005266 struct drm_atomic_state *old_state)
5267{
5268 struct drm_connector_state *old_conn_state;
5269 struct drm_connector *conn;
5270 int i;
5271
5272 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5273 struct intel_encoder *encoder =
5274 to_intel_encoder(old_conn_state->best_encoder);
5275
5276 if (old_conn_state->crtc != crtc)
5277 continue;
5278
5279 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005280 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005281 }
5282}
5283
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005284static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5285 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005286{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005287 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005288 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005289 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5291 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005292 struct intel_atomic_state *old_intel_state =
5293 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005294
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005295 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005296 return;
5297
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005298 /*
5299 * Sometimes spurious CPU pipe underruns happen during FDI
5300 * training, at least with VGA+HDMI cloning. Suppress them.
5301 *
5302 * On ILK we get an occasional spurious CPU pipe underruns
5303 * between eDP port A enable and vdd enable. Also PCH port
5304 * enable seems to result in the occasional CPU pipe underrun.
5305 *
5306 * Spurious PCH underruns also occur during PCH enabling.
5307 */
5308 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5309 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005310 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005311 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5312
5313 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005314 intel_prepare_shared_dpll(intel_crtc);
5315
Ville Syrjälä37a56502016-06-22 21:57:04 +03005316 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305317 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005318
5319 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005320 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005321
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005322 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005323 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005324 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005325 }
5326
5327 ironlake_set_pipeconf(crtc);
5328
Jesse Barnesf67a5592011-01-05 10:31:48 -08005329 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005330
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005331 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005332
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005333 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005334 /* Note: FDI PLL enabling _must_ be done before we enable the
5335 * cpu pipes, hence this is separate from all the other fdi/pch
5336 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005337 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005338 } else {
5339 assert_fdi_tx_disabled(dev_priv, pipe);
5340 assert_fdi_rx_disabled(dev_priv, pipe);
5341 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005342
Jesse Barnesb074cec2013-04-25 12:55:02 -07005343 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005344
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005345 /*
5346 * On ILK+ LUT must be loaded before the pipe is running but with
5347 * clocks enabled
5348 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005349 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005350
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005351 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005352 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005353 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005354
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005355 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005356 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005357
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005358 assert_vblank_disabled(crtc);
5359 drm_crtc_vblank_on(crtc);
5360
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005361 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005362
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005363 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005364 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005365
5366 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5367 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005368 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005369 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005370 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005371}
5372
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005373/* IPS only exists on ULT machines and is tied to pipe A. */
5374static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5375{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005376 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005377}
5378
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005379static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5380 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005381{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005382 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005383 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005385 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005386 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005387 struct intel_atomic_state *old_intel_state =
5388 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005389
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005390 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005391 return;
5392
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005393 if (intel_crtc->config->has_pch_encoder)
5394 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5395 false);
5396
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005397 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005398
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005399 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005400 intel_enable_shared_dpll(intel_crtc);
5401
Ville Syrjälä37a56502016-06-22 21:57:04 +03005402 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305403 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005404
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005405 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005406 intel_set_pipe_timings(intel_crtc);
5407
Jani Nikulabc58be62016-03-18 17:05:39 +02005408 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005409
Jani Nikula4d1de972016-03-18 17:05:42 +02005410 if (cpu_transcoder != TRANSCODER_EDP &&
5411 !transcoder_is_dsi(cpu_transcoder)) {
5412 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005413 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005414 }
5415
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005416 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005417 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005418 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005419 }
5420
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005421 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005422 haswell_set_pipeconf(crtc);
5423
Jani Nikula391bf042016-03-18 17:05:40 +02005424 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005425
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005426 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005427
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005428 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005429
Daniel Vetter6b698512015-11-28 11:05:39 +01005430 if (intel_crtc->config->has_pch_encoder)
5431 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5432 else
5433 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5434
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005435 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005436
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005437 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005438 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005439
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005440 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305441 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005442
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005443 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005444 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005445 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005446 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005447
5448 /*
5449 * On ILK+ LUT must be loaded before the pipe is running but with
5450 * clocks enabled
5451 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005452 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005453
Paulo Zanoni1f544382012-10-24 11:32:00 -02005454 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005455 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305456 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005457
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005458 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005459 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005460
5461 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005462 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005463 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005464
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005465 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005466 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005467
Ville Syrjälä00370712016-11-14 19:44:06 +02005468 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Dave Airlie0e32b392014-05-02 14:02:48 +10005469 intel_ddi_set_vc_payload_alloc(crtc, true);
5470
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005471 assert_vblank_disabled(crtc);
5472 drm_crtc_vblank_on(crtc);
5473
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005474 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005475
Daniel Vetter6b698512015-11-28 11:05:39 +01005476 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005477 intel_wait_for_vblank(dev_priv, pipe);
5478 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005479 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005480 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5481 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005482 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005483
Paulo Zanonie4916942013-09-20 16:21:19 -03005484 /* If we change the relative order between pipe/planes enabling, we need
5485 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005486 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005487 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005488 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5489 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005490 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005491}
5492
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005493static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005494{
5495 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005496 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005497 int pipe = crtc->pipe;
5498
5499 /* To avoid upsetting the power well on haswell only disable the pfit if
5500 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005501 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005502 I915_WRITE(PF_CTL(pipe), 0);
5503 I915_WRITE(PF_WIN_POS(pipe), 0);
5504 I915_WRITE(PF_WIN_SZ(pipe), 0);
5505 }
5506}
5507
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005508static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5509 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005510{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005511 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005512 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005513 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5515 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005516
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005517 /*
5518 * Sometimes spurious CPU pipe underruns happen when the
5519 * pipe is already disabled, but FDI RX/TX is still enabled.
5520 * Happens at least with VGA+HDMI cloning. Suppress them.
5521 */
5522 if (intel_crtc->config->has_pch_encoder) {
5523 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005524 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005525 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005526
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005527 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005528
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005529 drm_crtc_vblank_off(crtc);
5530 assert_vblank_disabled(crtc);
5531
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005532 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005533
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005534 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005535
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005536 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005537 ironlake_fdi_disable(crtc);
5538
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005539 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005540
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005541 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005542 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005543
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005544 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005545 i915_reg_t reg;
5546 u32 temp;
5547
Daniel Vetterd925c592013-06-05 13:34:04 +02005548 /* disable TRANS_DP_CTL */
5549 reg = TRANS_DP_CTL(pipe);
5550 temp = I915_READ(reg);
5551 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5552 TRANS_DP_PORT_SEL_MASK);
5553 temp |= TRANS_DP_PORT_SEL_NONE;
5554 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005555
Daniel Vetterd925c592013-06-05 13:34:04 +02005556 /* disable DPLL_SEL */
5557 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005558 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005559 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005560 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005561
Daniel Vetterd925c592013-06-05 13:34:04 +02005562 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005563 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005564
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005565 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005566 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005567}
5568
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005569static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5570 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005571{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005572 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005573 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005575 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005576
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005577 if (intel_crtc->config->has_pch_encoder)
5578 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5579 false);
5580
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005581 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005582
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005583 drm_crtc_vblank_off(crtc);
5584 assert_vblank_disabled(crtc);
5585
Jani Nikula4d1de972016-03-18 17:05:42 +02005586 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005587 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005588 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005589
Ville Syrjälä00370712016-11-14 19:44:06 +02005590 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005591 intel_ddi_set_vc_payload_alloc(crtc, false);
5592
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005593 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305594 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005595
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005596 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005597 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005598 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005599 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005600
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005601 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305602 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005603
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005604 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005605
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005606 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005607 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5608 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005609}
5610
Jesse Barnes2dd24552013-04-25 12:55:01 -07005611static void i9xx_pfit_enable(struct intel_crtc *crtc)
5612{
5613 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005614 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005615 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005616
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005617 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005618 return;
5619
Daniel Vetterc0b03412013-05-28 12:05:54 +02005620 /*
5621 * The panel fitter should only be adjusted whilst the pipe is disabled,
5622 * according to register description and PRM.
5623 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005624 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5625 assert_pipe_disabled(dev_priv, crtc->pipe);
5626
Jesse Barnesb074cec2013-04-25 12:55:02 -07005627 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5628 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005629
5630 /* Border color in case we don't scale up to the full screen. Black by
5631 * default, change to something else for debugging. */
5632 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005633}
5634
Dave Airlied05410f2014-06-05 13:22:59 +10005635static enum intel_display_power_domain port_to_power_domain(enum port port)
5636{
5637 switch (port) {
5638 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005639 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005640 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005641 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005642 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005643 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005644 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005645 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005646 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005647 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005648 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005649 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005650 return POWER_DOMAIN_PORT_OTHER;
5651 }
5652}
5653
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005654static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5655{
5656 switch (port) {
5657 case PORT_A:
5658 return POWER_DOMAIN_AUX_A;
5659 case PORT_B:
5660 return POWER_DOMAIN_AUX_B;
5661 case PORT_C:
5662 return POWER_DOMAIN_AUX_C;
5663 case PORT_D:
5664 return POWER_DOMAIN_AUX_D;
5665 case PORT_E:
5666 /* FIXME: Check VBT for actual wiring of PORT E */
5667 return POWER_DOMAIN_AUX_D;
5668 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005669 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005670 return POWER_DOMAIN_AUX_A;
5671 }
5672}
5673
Imre Deak319be8a2014-03-04 19:22:57 +02005674enum intel_display_power_domain
5675intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005676{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005677 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005678 struct intel_digital_port *intel_dig_port;
5679
5680 switch (intel_encoder->type) {
5681 case INTEL_OUTPUT_UNKNOWN:
5682 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005683 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005684 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005685 case INTEL_OUTPUT_HDMI:
5686 case INTEL_OUTPUT_EDP:
5687 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005688 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005689 case INTEL_OUTPUT_DP_MST:
5690 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5691 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005692 case INTEL_OUTPUT_ANALOG:
5693 return POWER_DOMAIN_PORT_CRT;
5694 case INTEL_OUTPUT_DSI:
5695 return POWER_DOMAIN_PORT_DSI;
5696 default:
5697 return POWER_DOMAIN_PORT_OTHER;
5698 }
5699}
5700
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005701enum intel_display_power_domain
5702intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5703{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005704 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005705 struct intel_digital_port *intel_dig_port;
5706
5707 switch (intel_encoder->type) {
5708 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005709 case INTEL_OUTPUT_HDMI:
5710 /*
5711 * Only DDI platforms should ever use these output types.
5712 * We can get here after the HDMI detect code has already set
5713 * the type of the shared encoder. Since we can't be sure
5714 * what's the status of the given connectors, play safe and
5715 * run the DP detection too.
5716 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005717 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005718 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005719 case INTEL_OUTPUT_EDP:
5720 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5721 return port_to_aux_power_domain(intel_dig_port->port);
5722 case INTEL_OUTPUT_DP_MST:
5723 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5724 return port_to_aux_power_domain(intel_dig_port->port);
5725 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005726 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005727 return POWER_DOMAIN_AUX_A;
5728 }
5729}
5730
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005731static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5732 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005733{
5734 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005735 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5737 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005738 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005739 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005740
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005741 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005742 return 0;
5743
Imre Deak77d22dc2014-03-05 16:20:52 +02005744 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5745 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005746 if (crtc_state->pch_pfit.enabled ||
5747 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005748 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5749
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005750 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5751 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5752
Imre Deak319be8a2014-03-04 19:22:57 +02005753 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005754 }
Imre Deak319be8a2014-03-04 19:22:57 +02005755
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005756 if (crtc_state->shared_dpll)
5757 mask |= BIT(POWER_DOMAIN_PLLS);
5758
Imre Deak77d22dc2014-03-05 16:20:52 +02005759 return mask;
5760}
5761
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005762static unsigned long
5763modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5764 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005765{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005766 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5768 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005769 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005770
5771 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005772 intel_crtc->enabled_power_domains = new_domains =
5773 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005774
Daniel Vetter5a21b662016-05-24 17:13:53 +02005775 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005776
5777 for_each_power_domain(domain, domains)
5778 intel_display_power_get(dev_priv, domain);
5779
Daniel Vetter5a21b662016-05-24 17:13:53 +02005780 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005781}
5782
5783static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5784 unsigned long domains)
5785{
5786 enum intel_display_power_domain domain;
5787
5788 for_each_power_domain(domain, domains)
5789 intel_display_power_put(dev_priv, domain);
5790}
5791
Mika Kaholaadafdc62015-08-18 14:36:59 +03005792static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5793{
5794 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5795
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02005796 if (IS_GEMINILAKE(dev_priv))
5797 return 2 * max_cdclk_freq;
5798 else if (INTEL_INFO(dev_priv)->gen >= 9 ||
5799 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kaholaadafdc62015-08-18 14:36:59 +03005800 return max_cdclk_freq;
5801 else if (IS_CHERRYVIEW(dev_priv))
5802 return max_cdclk_freq*95/100;
5803 else if (INTEL_INFO(dev_priv)->gen < 4)
5804 return 2*max_cdclk_freq*90/100;
5805 else
5806 return max_cdclk_freq*90/100;
5807}
5808
Ville Syrjäläb2045352016-05-13 23:41:27 +03005809static int skl_calc_cdclk(int max_pixclk, int vco);
5810
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005811static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005812{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005813 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005814 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005815 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005816
Ville Syrjäläb2045352016-05-13 23:41:27 +03005817 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005818 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005819
5820 /*
5821 * Use the lower (vco 8640) cdclk values as a
5822 * first guess. skl_calc_cdclk() will correct it
5823 * if the preferred vco is 8100 instead.
5824 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005825 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005826 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005827 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005828 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005829 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005830 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005831 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005832 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005833
5834 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005835 } else if (IS_GEMINILAKE(dev_priv)) {
5836 dev_priv->max_cdclk_freq = 316800;
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01005837 } else if (IS_BROXTON(dev_priv)) {
Matt Roper281c1142016-04-05 14:37:19 -07005838 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005839 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005840 /*
5841 * FIXME with extra cooling we can allow
5842 * 540 MHz for ULX and 675 Mhz for ULT.
5843 * How can we know if extra cooling is
5844 * available? PCI ID, VTB, something else?
5845 */
5846 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5847 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005848 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005849 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005850 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005851 dev_priv->max_cdclk_freq = 540000;
5852 else
5853 dev_priv->max_cdclk_freq = 675000;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005854 } else if (IS_CHERRYVIEW(dev_priv)) {
Mika Kahola0904dea2015-06-12 10:11:32 +03005855 dev_priv->max_cdclk_freq = 320000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005856 } else if (IS_VALLEYVIEW(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005857 dev_priv->max_cdclk_freq = 400000;
5858 } else {
5859 /* otherwise assume cdclk is fixed */
5860 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5861 }
5862
Mika Kaholaadafdc62015-08-18 14:36:59 +03005863 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5864
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005865 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5866 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005867
5868 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5869 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005870}
5871
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005872static void intel_update_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005873{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02005874 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005875
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005876 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005877 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5878 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5879 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005880 else
5881 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5882 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005883
5884 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005885 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5886 * Programmng [sic] note: bit[9:2] should be programmed to the number
5887 * of cdclk that generates 4MHz reference clock freq which is used to
5888 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005889 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005890 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005891 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005892}
5893
Ville Syrjälä92891e42016-05-11 22:44:45 +03005894/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5895static int skl_cdclk_decimal(int cdclk)
5896{
5897 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5898}
5899
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005900static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5901{
5902 int ratio;
5903
5904 if (cdclk == dev_priv->cdclk_pll.ref)
5905 return 0;
5906
5907 switch (cdclk) {
5908 default:
5909 MISSING_CASE(cdclk);
5910 case 144000:
5911 case 288000:
5912 case 384000:
5913 case 576000:
5914 ratio = 60;
5915 break;
5916 case 624000:
5917 ratio = 65;
5918 break;
5919 }
5920
5921 return dev_priv->cdclk_pll.ref * ratio;
5922}
5923
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005924static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5925{
5926 int ratio;
5927
5928 if (cdclk == dev_priv->cdclk_pll.ref)
5929 return 0;
5930
5931 switch (cdclk) {
5932 default:
5933 MISSING_CASE(cdclk);
5934 case 79200:
5935 case 158400:
5936 case 316800:
5937 ratio = 33;
5938 break;
5939 }
5940
5941 return dev_priv->cdclk_pll.ref * ratio;
5942}
5943
Ville Syrjälä2b730012016-05-13 23:41:34 +03005944static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5945{
5946 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5947
5948 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005949 if (intel_wait_for_register(dev_priv,
5950 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5951 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005952 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005953
5954 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005955}
5956
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005957static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005958{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005959 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005960 u32 val;
5961
5962 val = I915_READ(BXT_DE_PLL_CTL);
5963 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005964 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005965 I915_WRITE(BXT_DE_PLL_CTL, val);
5966
5967 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5968
5969 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005970 if (intel_wait_for_register(dev_priv,
5971 BXT_DE_PLL_ENABLE,
5972 BXT_DE_PLL_LOCK,
5973 BXT_DE_PLL_LOCK,
5974 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005975 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005976
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005977 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005978}
5979
Imre Deak324513c2016-06-13 16:44:36 +03005980static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305981{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005982 u32 val, divider;
5983 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305984
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005985 if (IS_GEMINILAKE(dev_priv))
5986 vco = glk_de_pll_vco(dev_priv, cdclk);
5987 else
5988 vco = bxt_de_pll_vco(dev_priv, cdclk);
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005989
5990 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5991
5992 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5993 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5994 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305995 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305996 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005997 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305998 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305999 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006000 case 3:
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006001 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306002 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306003 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006004 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306005 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306006 break;
6007 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006008 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6009 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306010
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006011 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6012 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306013 }
6014
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306015 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006016 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306017 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6018 0x80000000);
6019 mutex_unlock(&dev_priv->rps.hw_lock);
6020
6021 if (ret) {
6022 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006023 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306024 return;
6025 }
6026
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006027 if (dev_priv->cdclk_pll.vco != 0 &&
6028 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006029 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306030
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006031 if (dev_priv->cdclk_pll.vco != vco)
6032 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306033
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006034 val = divider | skl_cdclk_decimal(cdclk);
6035 /*
6036 * FIXME if only the cd2x divider needs changing, it could be done
6037 * without shutting off the pipe (if only one pipe is active).
6038 */
6039 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6040 /*
6041 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6042 * enable otherwise.
6043 */
6044 if (cdclk >= 500000)
6045 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6046 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306047
6048 mutex_lock(&dev_priv->rps.hw_lock);
6049 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006050 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306051 mutex_unlock(&dev_priv->rps.hw_lock);
6052
6053 if (ret) {
6054 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006055 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306056 return;
6057 }
6058
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006059 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306060}
6061
Imre Deakd66a2192016-05-24 15:38:33 +03006062static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306063{
Imre Deakd66a2192016-05-24 15:38:33 +03006064 u32 cdctl, expected;
6065
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006066 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306067
Imre Deakd66a2192016-05-24 15:38:33 +03006068 if (dev_priv->cdclk_pll.vco == 0 ||
6069 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6070 goto sanitize;
6071
6072 /* DPLL okay; verify the cdclock
6073 *
6074 * Some BIOS versions leave an incorrect decimal frequency value and
6075 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6076 * so sanitize this register.
6077 */
6078 cdctl = I915_READ(CDCLK_CTL);
6079 /*
6080 * Let's ignore the pipe field, since BIOS could have configured the
6081 * dividers both synching to an active pipe, or asynchronously
6082 * (PIPE_NONE).
6083 */
6084 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6085
6086 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6087 skl_cdclk_decimal(dev_priv->cdclk_freq);
6088 /*
6089 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6090 * enable otherwise.
6091 */
6092 if (dev_priv->cdclk_freq >= 500000)
6093 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6094
6095 if (cdctl == expected)
6096 /* All well; nothing to sanitize */
6097 return;
6098
6099sanitize:
6100 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6101
6102 /* force cdclk programming */
6103 dev_priv->cdclk_freq = 0;
6104
6105 /* force full PLL disable + enable */
6106 dev_priv->cdclk_pll.vco = -1;
6107}
6108
Imre Deak324513c2016-06-13 16:44:36 +03006109void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006110{
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006111 int cdclk;
6112
Imre Deakd66a2192016-05-24 15:38:33 +03006113 bxt_sanitize_cdclk(dev_priv);
6114
6115 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006116 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006117
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306118 /*
6119 * FIXME:
6120 * - The initial CDCLK needs to be read from VBT.
6121 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306122 */
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006123 if (IS_GEMINILAKE(dev_priv))
6124 cdclk = glk_calc_cdclk(0);
6125 else
6126 cdclk = bxt_calc_cdclk(0);
6127
6128 bxt_set_cdclk(dev_priv, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306129}
6130
Imre Deak324513c2016-06-13 16:44:36 +03006131void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306132{
Imre Deak324513c2016-06-13 16:44:36 +03006133 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306134}
6135
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006136static int skl_calc_cdclk(int max_pixclk, int vco)
6137{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006138 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006139 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006140 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006141 else if (max_pixclk > 432000)
6142 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006143 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006144 return 432000;
6145 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006146 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006147 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006148 if (max_pixclk > 540000)
6149 return 675000;
6150 else if (max_pixclk > 450000)
6151 return 540000;
6152 else if (max_pixclk > 337500)
6153 return 450000;
6154 else
6155 return 337500;
6156 }
6157}
6158
Ville Syrjäläea617912016-05-13 23:41:24 +03006159static void
6160skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006161{
Ville Syrjäläea617912016-05-13 23:41:24 +03006162 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006163
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006164 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006165 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006166
Ville Syrjäläea617912016-05-13 23:41:24 +03006167 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006168 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006169 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006170
Imre Deak1c3f7702016-05-24 15:38:32 +03006171 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6172 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006173
Ville Syrjäläea617912016-05-13 23:41:24 +03006174 val = I915_READ(DPLL_CTRL1);
6175
Imre Deak1c3f7702016-05-24 15:38:32 +03006176 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6177 DPLL_CTRL1_SSC(SKL_DPLL0) |
6178 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6179 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6180 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006181
Ville Syrjäläea617912016-05-13 23:41:24 +03006182 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6183 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6184 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6185 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6186 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006187 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006188 break;
6189 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6190 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006191 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006192 break;
6193 default:
6194 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006195 break;
6196 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006197}
6198
Ville Syrjäläb2045352016-05-13 23:41:27 +03006199void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6200{
6201 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6202
6203 dev_priv->skl_preferred_vco_freq = vco;
6204
6205 if (changed)
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006206 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006207}
6208
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006209static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006210skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006211{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006212 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006213 u32 val;
6214
Ville Syrjälä63911d72016-05-13 23:41:32 +03006215 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006216
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006217 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006218 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006219 I915_WRITE(CDCLK_CTL, val);
6220 POSTING_READ(CDCLK_CTL);
6221
6222 /*
6223 * We always enable DPLL0 with the lowest link rate possible, but still
6224 * taking into account the VCO required to operate the eDP panel at the
6225 * desired frequency. The usual DP link rates operate with a VCO of
6226 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6227 * The modeset code is responsible for the selection of the exact link
6228 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006229 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006230 */
6231 val = I915_READ(DPLL_CTRL1);
6232
6233 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6234 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6235 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006236 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006237 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6238 SKL_DPLL0);
6239 else
6240 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6241 SKL_DPLL0);
6242
6243 I915_WRITE(DPLL_CTRL1, val);
6244 POSTING_READ(DPLL_CTRL1);
6245
6246 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6247
Chris Wilsone24ca052016-06-30 15:33:05 +01006248 if (intel_wait_for_register(dev_priv,
6249 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6250 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006251 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006252
Ville Syrjälä63911d72016-05-13 23:41:32 +03006253 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006254
6255 /* We'll want to keep using the current vco from now on. */
6256 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006257}
6258
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006259static void
6260skl_dpll0_disable(struct drm_i915_private *dev_priv)
6261{
6262 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006263 if (intel_wait_for_register(dev_priv,
6264 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6265 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006266 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006267
Ville Syrjälä63911d72016-05-13 23:41:32 +03006268 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006269}
6270
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006271static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006272{
6273 u32 freq_select, pcu_ack;
Imre Deaka0b8a1f2016-12-05 18:27:37 +02006274 int ret;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006275
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006276 WARN_ON((cdclk == 24000) != (vco == 0));
6277
Ville Syrjälä63911d72016-05-13 23:41:32 +03006278 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006279
Imre Deaka0b8a1f2016-12-05 18:27:37 +02006280 mutex_lock(&dev_priv->rps.hw_lock);
6281 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
6282 SKL_CDCLK_PREPARE_FOR_CHANGE,
6283 SKL_CDCLK_READY_FOR_CHANGE,
6284 SKL_CDCLK_READY_FOR_CHANGE, 3);
6285 mutex_unlock(&dev_priv->rps.hw_lock);
6286 if (ret) {
6287 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
6288 ret);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006289 return;
6290 }
6291
6292 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006293 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006294 case 450000:
6295 case 432000:
6296 freq_select = CDCLK_FREQ_450_432;
6297 pcu_ack = 1;
6298 break;
6299 case 540000:
6300 freq_select = CDCLK_FREQ_540;
6301 pcu_ack = 2;
6302 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006303 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006304 case 337500:
6305 default:
6306 freq_select = CDCLK_FREQ_337_308;
6307 pcu_ack = 0;
6308 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006309 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006310 case 675000:
6311 freq_select = CDCLK_FREQ_675_617;
6312 pcu_ack = 3;
6313 break;
6314 }
6315
Ville Syrjälä63911d72016-05-13 23:41:32 +03006316 if (dev_priv->cdclk_pll.vco != 0 &&
6317 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006318 skl_dpll0_disable(dev_priv);
6319
Ville Syrjälä63911d72016-05-13 23:41:32 +03006320 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006321 skl_dpll0_enable(dev_priv, vco);
6322
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006323 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006324 POSTING_READ(CDCLK_CTL);
6325
6326 /* inform PCU of the change */
6327 mutex_lock(&dev_priv->rps.hw_lock);
6328 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6329 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006330
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006331 intel_update_cdclk(dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006332}
6333
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006334static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6335
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006336void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6337{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006338 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006339}
6340
6341void skl_init_cdclk(struct drm_i915_private *dev_priv)
6342{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006343 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006344
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006345 skl_sanitize_cdclk(dev_priv);
6346
Ville Syrjälä63911d72016-05-13 23:41:32 +03006347 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006348 /*
6349 * Use the current vco as our initial
6350 * guess as to what the preferred vco is.
6351 */
6352 if (dev_priv->skl_preferred_vco_freq == 0)
6353 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006354 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006355 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006356 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006357
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006358 vco = dev_priv->skl_preferred_vco_freq;
6359 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006360 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006361 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006362
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006363 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006364}
6365
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006366static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306367{
Ville Syrjälä09492492016-05-13 23:41:28 +03006368 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306369
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306370 /*
6371 * check if the pre-os intialized the display
6372 * There is SWF18 scratchpad register defined which is set by the
6373 * pre-os which can be used by the OS drivers to check the status
6374 */
6375 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6376 goto sanitize;
6377
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006378 intel_update_cdclk(dev_priv);
Imre Deak1c3f7702016-05-24 15:38:32 +03006379 /* Is PLL enabled and locked ? */
6380 if (dev_priv->cdclk_pll.vco == 0 ||
6381 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6382 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006383
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306384 /* DPLL okay; verify the cdclock
6385 *
6386 * Noticed in some instances that the freq selection is correct but
6387 * decimal part is programmed wrong from BIOS where pre-os does not
6388 * enable display. Verify the same as well.
6389 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006390 cdctl = I915_READ(CDCLK_CTL);
6391 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6392 skl_cdclk_decimal(dev_priv->cdclk_freq);
6393 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306394 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006395 return;
6396
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306397sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006398 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006399
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006400 /* force cdclk programming */
6401 dev_priv->cdclk_freq = 0;
6402 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006403 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306404}
6405
Jesse Barnes30a970c2013-11-04 13:48:12 -08006406/* Adjust CDclk dividers to allow high res or save power if possible */
6407static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6408{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006409 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006410 u32 val, cmd;
6411
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006412 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306413 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006414
Ville Syrjälädfcab172014-06-13 13:37:47 +03006415 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006416 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006417 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006418 cmd = 1;
6419 else
6420 cmd = 0;
6421
6422 mutex_lock(&dev_priv->rps.hw_lock);
6423 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6424 val &= ~DSPFREQGUAR_MASK;
6425 val |= (cmd << DSPFREQGUAR_SHIFT);
6426 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6427 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6428 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6429 50)) {
6430 DRM_ERROR("timed out waiting for CDclk change\n");
6431 }
6432 mutex_unlock(&dev_priv->rps.hw_lock);
6433
Ville Syrjälä54433e92015-05-26 20:42:31 +03006434 mutex_lock(&dev_priv->sb_lock);
6435
Ville Syrjälädfcab172014-06-13 13:37:47 +03006436 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006437 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006438
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006439 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006440
Jesse Barnes30a970c2013-11-04 13:48:12 -08006441 /* adjust cdclk divider */
6442 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006443 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006444 val |= divider;
6445 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006446
6447 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006448 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006449 50))
6450 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006451 }
6452
Jesse Barnes30a970c2013-11-04 13:48:12 -08006453 /* adjust self-refresh exit latency value */
6454 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6455 val &= ~0x7f;
6456
6457 /*
6458 * For high bandwidth configs, we set a higher latency in the bunit
6459 * so that the core display fetch happens in time to avoid underruns.
6460 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006461 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006462 val |= 4500 / 250; /* 4.5 usec */
6463 else
6464 val |= 3000 / 250; /* 3.0 usec */
6465 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006466
Ville Syrjäläa5805162015-05-26 20:42:30 +03006467 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006468
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006469 intel_update_cdclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006470}
6471
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006472static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6473{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006474 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006475 u32 val, cmd;
6476
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006477 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306478 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006479
6480 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006481 case 333333:
6482 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006483 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006484 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006485 break;
6486 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006487 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006488 return;
6489 }
6490
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006491 /*
6492 * Specs are full of misinformation, but testing on actual
6493 * hardware has shown that we just need to write the desired
6494 * CCK divider into the Punit register.
6495 */
6496 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6497
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006498 mutex_lock(&dev_priv->rps.hw_lock);
6499 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6500 val &= ~DSPFREQGUAR_MASK_CHV;
6501 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6502 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6503 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6504 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6505 50)) {
6506 DRM_ERROR("timed out waiting for CDclk change\n");
6507 }
6508 mutex_unlock(&dev_priv->rps.hw_lock);
6509
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006510 intel_update_cdclk(dev_priv);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006511}
6512
Jesse Barnes30a970c2013-11-04 13:48:12 -08006513static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6514 int max_pixclk)
6515{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006516 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006517 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006518
Jesse Barnes30a970c2013-11-04 13:48:12 -08006519 /*
6520 * Really only a few cases to deal with, as only 4 CDclks are supported:
6521 * 200MHz
6522 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006523 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006524 * 400MHz (VLV only)
6525 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6526 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006527 *
6528 * We seem to get an unstable or solid color picture at 200MHz.
6529 * Not sure what's wrong. For now use 200MHz only when all pipes
6530 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006531 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006532 if (!IS_CHERRYVIEW(dev_priv) &&
6533 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006534 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006535 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006536 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006537 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006538 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006539 else
6540 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006541}
6542
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006543static int glk_calc_cdclk(int max_pixclk)
6544{
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02006545 if (max_pixclk > 2 * 158400)
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006546 return 316800;
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02006547 else if (max_pixclk > 2 * 79200)
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006548 return 158400;
6549 else
6550 return 79200;
6551}
6552
Imre Deak324513c2016-06-13 16:44:36 +03006553static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006554{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006555 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306556 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006557 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306558 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006559 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306560 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006561 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306562 return 288000;
6563 else
6564 return 144000;
6565}
6566
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006567/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006568static int intel_mode_max_pixclk(struct drm_device *dev,
6569 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006570{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006571 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006572 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006573 struct drm_crtc *crtc;
6574 struct drm_crtc_state *crtc_state;
6575 unsigned max_pixclk = 0, i;
6576 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006577
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006578 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6579 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006580
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006581 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6582 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006583
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006584 if (crtc_state->enable)
6585 pixclk = crtc_state->adjusted_mode.crtc_clock;
6586
6587 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006588 }
6589
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006590 for_each_pipe(dev_priv, pipe)
6591 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6592
Jesse Barnes30a970c2013-11-04 13:48:12 -08006593 return max_pixclk;
6594}
6595
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006596static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006597{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006598 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006599 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006600 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006601 struct intel_atomic_state *intel_state =
6602 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006603
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006604 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006605 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306606
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006607 if (!intel_state->active_crtcs)
6608 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6609
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006610 return 0;
6611}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006612
Imre Deak324513c2016-06-13 16:44:36 +03006613static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006614{
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006615 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006616 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006617 struct intel_atomic_state *intel_state =
6618 to_intel_atomic_state(state);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006619 int cdclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006620
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006621 if (IS_GEMINILAKE(dev_priv))
6622 cdclk = glk_calc_cdclk(max_pixclk);
6623 else
6624 cdclk = bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006625
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006626 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
6627
6628 if (!intel_state->active_crtcs) {
6629 if (IS_GEMINILAKE(dev_priv))
6630 cdclk = glk_calc_cdclk(0);
6631 else
6632 cdclk = bxt_calc_cdclk(0);
6633
6634 intel_state->dev_cdclk = cdclk;
6635 }
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006636
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006637 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006638}
6639
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006640static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6641{
6642 unsigned int credits, default_credits;
6643
6644 if (IS_CHERRYVIEW(dev_priv))
6645 default_credits = PFI_CREDIT(12);
6646 else
6647 default_credits = PFI_CREDIT(8);
6648
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006649 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006650 /* CHV suggested value is 31 or 63 */
6651 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006652 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006653 else
6654 credits = PFI_CREDIT(15);
6655 } else {
6656 credits = default_credits;
6657 }
6658
6659 /*
6660 * WA - write default credits before re-programming
6661 * FIXME: should we also set the resend bit here?
6662 */
6663 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6664 default_credits);
6665
6666 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6667 credits | PFI_CREDIT_RESEND);
6668
6669 /*
6670 * FIXME is this guaranteed to clear
6671 * immediately or should we poll for it?
6672 */
6673 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6674}
6675
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006676static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006677{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006678 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006679 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006680 struct intel_atomic_state *old_intel_state =
6681 to_intel_atomic_state(old_state);
6682 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006683
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006684 /*
6685 * FIXME: We can end up here with all power domains off, yet
6686 * with a CDCLK frequency other than the minimum. To account
6687 * for this take the PIPE-A power domain, which covers the HW
6688 * blocks needed for the following programming. This can be
6689 * removed once it's guaranteed that we get here either with
6690 * the minimum CDCLK set, or the required power domains
6691 * enabled.
6692 */
6693 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006694
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006695 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006696 cherryview_set_cdclk(dev, req_cdclk);
6697 else
6698 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006699
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006700 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006701
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006702 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006703}
6704
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006705static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6706 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006707{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006708 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006709 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006710 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006712 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006713
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006714 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006715 return;
6716
Ville Syrjälä37a56502016-06-22 21:57:04 +03006717 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306718 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006719
6720 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006721 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006722
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006723 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006724 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006725
6726 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6727 I915_WRITE(CHV_CANVAS(pipe), 0);
6728 }
6729
Daniel Vetter5b18e572014-04-24 23:55:06 +02006730 i9xx_set_pipeconf(intel_crtc);
6731
Jesse Barnes89b667f2013-04-18 14:51:36 -07006732 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006733
Daniel Vettera72e4c92014-09-30 10:56:47 +02006734 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006735
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006736 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006737
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006738 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006739 chv_prepare_pll(intel_crtc, intel_crtc->config);
6740 chv_enable_pll(intel_crtc, intel_crtc->config);
6741 } else {
6742 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6743 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006744 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006745
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006746 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006747
Jesse Barnes2dd24552013-04-25 12:55:01 -07006748 i9xx_pfit_enable(intel_crtc);
6749
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006750 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006751
Ville Syrjälä432081b2016-10-31 22:37:03 +02006752 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006753 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006754
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006755 assert_vblank_disabled(crtc);
6756 drm_crtc_vblank_on(crtc);
6757
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006758 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006759}
6760
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006761static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6762{
6763 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006764 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006765
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006766 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6767 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006768}
6769
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006770static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6771 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006772{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006773 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006774 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006775 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006777 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006778
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006779 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006780 return;
6781
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006782 i9xx_set_pll_dividers(intel_crtc);
6783
Ville Syrjälä37a56502016-06-22 21:57:04 +03006784 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306785 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006786
6787 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006788 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006789
Daniel Vetter5b18e572014-04-24 23:55:06 +02006790 i9xx_set_pipeconf(intel_crtc);
6791
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006792 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006793
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006794 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006795 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006796
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006797 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006798
Daniel Vetterf6736a12013-06-05 13:34:30 +02006799 i9xx_enable_pll(intel_crtc);
6800
Jesse Barnes2dd24552013-04-25 12:55:01 -07006801 i9xx_pfit_enable(intel_crtc);
6802
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006803 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006804
Ville Syrjälä432081b2016-10-31 22:37:03 +02006805 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006806 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006807
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006808 assert_vblank_disabled(crtc);
6809 drm_crtc_vblank_on(crtc);
6810
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006811 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006812}
6813
Daniel Vetter87476d62013-04-11 16:29:06 +02006814static void i9xx_pfit_disable(struct intel_crtc *crtc)
6815{
6816 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006817 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006818
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006819 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006820 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006821
6822 assert_pipe_disabled(dev_priv, crtc->pipe);
6823
Daniel Vetter328d8e82013-05-08 10:36:31 +02006824 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6825 I915_READ(PFIT_CONTROL));
6826 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006827}
6828
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006829static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6830 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006831{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006832 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006833 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006834 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6836 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006837
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006838 /*
6839 * On gen2 planes are double buffered but the pipe isn't, so we must
6840 * wait for planes to fully turn off before disabling the pipe.
6841 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006842 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006843 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006844
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006845 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006846
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006847 drm_crtc_vblank_off(crtc);
6848 assert_vblank_disabled(crtc);
6849
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006850 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006851
Daniel Vetter87476d62013-04-11 16:29:06 +02006852 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006853
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006854 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006855
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006856 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006857 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006858 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006859 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006860 vlv_disable_pll(dev_priv, pipe);
6861 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006862 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006863 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006864
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006865 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006866
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006867 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006868 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006869}
6870
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006871static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006872{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006873 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006875 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006876 enum intel_display_power_domain domain;
6877 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006878 struct drm_atomic_state *state;
6879 struct intel_crtc_state *crtc_state;
6880 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006881
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006882 if (!intel_crtc->active)
6883 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006884
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01006885 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006886 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006887
Ville Syrjälä2622a082016-03-09 19:07:26 +02006888 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006889
6890 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01006891 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006892 }
6893
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006894 state = drm_atomic_state_alloc(crtc->dev);
6895 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6896
6897 /* Everything's already locked, -EDEADLK can't happen. */
6898 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6899 ret = drm_atomic_add_affected_connectors(state, crtc);
6900
6901 WARN_ON(IS_ERR(crtc_state) || ret);
6902
6903 dev_priv->display.crtc_disable(crtc_state, state);
6904
Chris Wilson08536952016-10-14 13:18:18 +01006905 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006906
Ville Syrjälä78108b72016-05-27 20:59:19 +03006907 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6908 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006909
6910 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6911 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006912 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006913 crtc->enabled = false;
6914 crtc->state->connector_mask = 0;
6915 crtc->state->encoder_mask = 0;
6916
6917 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6918 encoder->base.crtc = NULL;
6919
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006920 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006921 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006922 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006923
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006924 domains = intel_crtc->enabled_power_domains;
6925 for_each_power_domain(domain, domains)
6926 intel_display_power_put(dev_priv, domain);
6927 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006928
6929 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6930 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006931}
6932
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006933/*
6934 * turn all crtc's off, but do not adjust state
6935 * This has to be paired with a call to intel_modeset_setup_hw_state.
6936 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006937int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006938{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006939 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006940 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006941 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006942
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006943 state = drm_atomic_helper_suspend(dev);
6944 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006945 if (ret)
6946 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006947 else
6948 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006949 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006950}
6951
Chris Wilsonea5b2132010-08-04 13:50:23 +01006952void intel_encoder_destroy(struct drm_encoder *encoder)
6953{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006954 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006955
Chris Wilsonea5b2132010-08-04 13:50:23 +01006956 drm_encoder_cleanup(encoder);
6957 kfree(intel_encoder);
6958}
6959
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006960/* Cross check the actual hw state with our own modeset state tracking (and it's
6961 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006962static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006963{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006964 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006965
6966 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6967 connector->base.base.id,
6968 connector->base.name);
6969
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006970 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006971 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006972 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006973
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006974 I915_STATE_WARN(!crtc,
6975 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006976
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006977 if (!crtc)
6978 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006979
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006980 I915_STATE_WARN(!crtc->state->active,
6981 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006982
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006983 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006984 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006985
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006986 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006987 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006988
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006989 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006990 "attached encoder crtc differs from connector crtc\n");
6991 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006992 I915_STATE_WARN(crtc && crtc->state->active,
6993 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006994 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006995 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006996 }
6997}
6998
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006999int intel_connector_init(struct intel_connector *connector)
7000{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01007001 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007002
Maarten Lankhorst5350a032016-01-04 12:53:15 +01007003 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007004 return -ENOMEM;
7005
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007006 return 0;
7007}
7008
7009struct intel_connector *intel_connector_alloc(void)
7010{
7011 struct intel_connector *connector;
7012
7013 connector = kzalloc(sizeof *connector, GFP_KERNEL);
7014 if (!connector)
7015 return NULL;
7016
7017 if (intel_connector_init(connector) < 0) {
7018 kfree(connector);
7019 return NULL;
7020 }
7021
7022 return connector;
7023}
7024
Daniel Vetterf0947c32012-07-02 13:10:34 +02007025/* Simple connector->get_hw_state implementation for encoders that support only
7026 * one connector and no cloning and hence the encoder state determines the state
7027 * of the connector. */
7028bool intel_connector_get_hw_state(struct intel_connector *connector)
7029{
Daniel Vetter24929352012-07-02 20:28:59 +02007030 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007031 struct intel_encoder *encoder = connector->encoder;
7032
7033 return encoder->get_hw_state(encoder, &pipe);
7034}
7035
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007036static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007037{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007038 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7039 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007040
7041 return 0;
7042}
7043
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007044static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007045 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007046{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007047 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007048 struct drm_atomic_state *state = pipe_config->base.state;
7049 struct intel_crtc *other_crtc;
7050 struct intel_crtc_state *other_crtc_state;
7051
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007052 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7053 pipe_name(pipe), pipe_config->fdi_lanes);
7054 if (pipe_config->fdi_lanes > 4) {
7055 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7056 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007057 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007058 }
7059
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007060 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007061 if (pipe_config->fdi_lanes > 2) {
7062 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7063 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007064 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007065 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007066 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007067 }
7068 }
7069
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00007070 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007071 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007072
7073 /* Ivybridge 3 pipe is really complicated */
7074 switch (pipe) {
7075 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007076 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007077 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007078 if (pipe_config->fdi_lanes <= 2)
7079 return 0;
7080
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007081 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007082 other_crtc_state =
7083 intel_atomic_get_crtc_state(state, other_crtc);
7084 if (IS_ERR(other_crtc_state))
7085 return PTR_ERR(other_crtc_state);
7086
7087 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007088 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7089 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007090 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007091 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007092 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007093 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007094 if (pipe_config->fdi_lanes > 2) {
7095 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7096 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007097 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007098 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007099
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007100 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007101 other_crtc_state =
7102 intel_atomic_get_crtc_state(state, other_crtc);
7103 if (IS_ERR(other_crtc_state))
7104 return PTR_ERR(other_crtc_state);
7105
7106 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007107 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007108 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007109 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007110 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007111 default:
7112 BUG();
7113 }
7114}
7115
Daniel Vettere29c22c2013-02-21 00:00:16 +01007116#define RETRY 1
7117static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007118 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007119{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007120 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007121 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007122 int lane, link_bw, fdi_dotclock, ret;
7123 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007124
Daniel Vettere29c22c2013-02-21 00:00:16 +01007125retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007126 /* FDI is a binary signal running at ~2.7GHz, encoding
7127 * each output octet as 10 bits. The actual frequency
7128 * is stored as a divider into a 100MHz clock, and the
7129 * mode pixel clock is stored in units of 1KHz.
7130 * Hence the bw of each lane in terms of the mode signal
7131 * is:
7132 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007133 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007134
Damien Lespiau241bfc32013-09-25 16:45:37 +01007135 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007136
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007137 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007138 pipe_config->pipe_bpp);
7139
7140 pipe_config->fdi_lanes = lane;
7141
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007142 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007143 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007144
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007145 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007146 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007147 pipe_config->pipe_bpp -= 2*3;
7148 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7149 pipe_config->pipe_bpp);
7150 needs_recompute = true;
7151 pipe_config->bw_constrained = true;
7152
7153 goto retry;
7154 }
7155
7156 if (needs_recompute)
7157 return RETRY;
7158
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007159 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007160}
7161
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007162static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7163 struct intel_crtc_state *pipe_config)
7164{
7165 if (pipe_config->pipe_bpp > 24)
7166 return false;
7167
7168 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007169 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007170 return true;
7171
7172 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007173 * We compare against max which means we must take
7174 * the increased cdclk requirement into account when
7175 * calculating the new cdclk.
7176 *
7177 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007178 */
7179 return ilk_pipe_pixel_rate(pipe_config) <=
7180 dev_priv->max_cdclk_freq * 95 / 100;
7181}
7182
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007183static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007184 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007185{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007186 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007187 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007188
Jani Nikulad330a952014-01-21 11:24:25 +02007189 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007190 hsw_crtc_supports_ips(crtc) &&
7191 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007192}
7193
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007194static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7195{
7196 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7197
7198 /* GDG double wide on either pipe, otherwise pipe A only */
7199 return INTEL_INFO(dev_priv)->gen < 4 &&
7200 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7201}
7202
Daniel Vettera43f6e02013-06-07 23:10:32 +02007203static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007204 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007205{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007206 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007207 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007208 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007209 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007210
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007211 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007212 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007213
7214 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007215 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007216 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007217 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007218 if (intel_crtc_supports_double_wide(crtc) &&
7219 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007220 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007221 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007222 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007223 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007224
Ville Syrjäläf3261152016-05-24 21:34:18 +03007225 if (adjusted_mode->crtc_clock > clock_limit) {
7226 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7227 adjusted_mode->crtc_clock, clock_limit,
7228 yesno(pipe_config->double_wide));
7229 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007230 }
Chris Wilson89749352010-09-12 18:25:19 +01007231
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007232 /*
7233 * Pipe horizontal size must be even in:
7234 * - DVO ganged mode
7235 * - LVDS dual channel mode
7236 * - Double wide pipe
7237 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007238 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007239 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7240 pipe_config->pipe_src_w &= ~1;
7241
Damien Lespiau8693a822013-05-03 18:48:11 +01007242 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7243 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007244 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007245 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007246 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007247 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007248
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007249 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007250 hsw_compute_ips_config(crtc, pipe_config);
7251
Daniel Vetter877d48d2013-04-19 11:24:43 +02007252 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007253 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007254
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007255 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007256}
7257
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007258static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007259{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007260 u32 cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007261
Ville Syrjäläea617912016-05-13 23:41:24 +03007262 skl_dpll0_update(dev_priv);
7263
Ville Syrjälä63911d72016-05-13 23:41:32 +03007264 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007265 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007266
Ville Syrjäläea617912016-05-13 23:41:24 +03007267 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007268
Ville Syrjälä63911d72016-05-13 23:41:32 +03007269 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007270 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7271 case CDCLK_FREQ_450_432:
7272 return 432000;
7273 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007274 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007275 case CDCLK_FREQ_540:
7276 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007277 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007278 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007279 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007280 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007281 }
7282 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007283 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7284 case CDCLK_FREQ_450_432:
7285 return 450000;
7286 case CDCLK_FREQ_337_308:
7287 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007288 case CDCLK_FREQ_540:
7289 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007290 case CDCLK_FREQ_675_617:
7291 return 675000;
7292 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007293 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007294 }
7295 }
7296
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007297 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007298}
7299
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007300static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7301{
7302 u32 val;
7303
7304 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007305 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007306
7307 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007308 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007309 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007310
Imre Deak1c3f7702016-05-24 15:38:32 +03007311 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7312 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007313
7314 val = I915_READ(BXT_DE_PLL_CTL);
7315 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7316 dev_priv->cdclk_pll.ref;
7317}
7318
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007319static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007320{
Ville Syrjäläf5986242016-05-13 23:41:37 +03007321 u32 divider;
7322 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007323
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007324 bxt_de_pll_update(dev_priv);
7325
Ville Syrjäläf5986242016-05-13 23:41:37 +03007326 vco = dev_priv->cdclk_pll.vco;
7327 if (vco == 0)
7328 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007329
Ville Syrjäläf5986242016-05-13 23:41:37 +03007330 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007331
Ville Syrjäläf5986242016-05-13 23:41:37 +03007332 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007333 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007334 div = 2;
7335 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007336 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02007337 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
Ville Syrjäläf5986242016-05-13 23:41:37 +03007338 div = 3;
7339 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007340 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007341 div = 4;
7342 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007343 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007344 div = 8;
7345 break;
7346 default:
7347 MISSING_CASE(divider);
7348 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007349 }
7350
Ville Syrjäläf5986242016-05-13 23:41:37 +03007351 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007352}
7353
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007354static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007355{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007356 uint32_t lcpll = I915_READ(LCPLL_CTL);
7357 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7358
7359 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7360 return 800000;
7361 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7362 return 450000;
7363 else if (freq == LCPLL_CLK_FREQ_450)
7364 return 450000;
7365 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7366 return 540000;
7367 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7368 return 337500;
7369 else
7370 return 675000;
7371}
7372
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007373static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007374{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007375 uint32_t lcpll = I915_READ(LCPLL_CTL);
7376 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7377
7378 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7379 return 800000;
7380 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7381 return 450000;
7382 else if (freq == LCPLL_CLK_FREQ_450)
7383 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007384 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007385 return 337500;
7386 else
7387 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007388}
7389
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007390static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007391{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007392 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007393 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007394}
7395
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007396static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007397{
7398 return 450000;
7399}
7400
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007401static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -08007402{
Jesse Barnese70236a2009-09-21 10:42:27 -07007403 return 400000;
7404}
Jesse Barnes79e53942008-11-07 14:24:08 -08007405
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007406static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007407{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007408 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007409}
Jesse Barnes79e53942008-11-07 14:24:08 -08007410
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007411static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007412{
7413 return 200000;
7414}
Jesse Barnes79e53942008-11-07 14:24:08 -08007415
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007416static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007417{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007418 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007419 u16 gcfgc = 0;
7420
David Weinehall52a05c32016-08-22 13:32:44 +03007421 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007422
7423 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7424 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007425 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007426 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007427 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007428 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007429 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007430 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7431 return 200000;
7432 default:
7433 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7434 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007435 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007436 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007437 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007438 }
7439}
7440
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007441static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007442{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007443 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007444 u16 gcfgc = 0;
7445
David Weinehall52a05c32016-08-22 13:32:44 +03007446 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007447
7448 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007449 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007450 else {
7451 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7452 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007453 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007454 default:
7455 case GC_DISPLAY_CLOCK_190_200_MHZ:
7456 return 190000;
7457 }
7458 }
7459}
Jesse Barnes79e53942008-11-07 14:24:08 -08007460
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007461static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007462{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007463 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007464}
7465
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007466static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007467{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007468 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007469 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007470
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007471 /*
7472 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7473 * encoding is different :(
7474 * FIXME is this the right way to detect 852GM/852GMV?
7475 */
David Weinehall52a05c32016-08-22 13:32:44 +03007476 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007477 return 133333;
7478
David Weinehall52a05c32016-08-22 13:32:44 +03007479 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007480 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7481
Jesse Barnese70236a2009-09-21 10:42:27 -07007482 /* Assume that the hardware is in the high speed state. This
7483 * should be the default.
7484 */
7485 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7486 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007487 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007488 case GC_CLOCK_100_200:
7489 return 200000;
7490 case GC_CLOCK_166_250:
7491 return 250000;
7492 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007493 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007494 case GC_CLOCK_133_266:
7495 case GC_CLOCK_133_266_2:
7496 case GC_CLOCK_166_266:
7497 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007498 }
7499
7500 /* Shouldn't happen */
7501 return 0;
7502}
7503
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007504static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007505{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007506 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007507}
7508
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007509static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007510{
Ville Syrjälä34edce22015-05-22 11:22:33 +03007511 static const unsigned int blb_vco[8] = {
7512 [0] = 3200000,
7513 [1] = 4000000,
7514 [2] = 5333333,
7515 [3] = 4800000,
7516 [4] = 6400000,
7517 };
7518 static const unsigned int pnv_vco[8] = {
7519 [0] = 3200000,
7520 [1] = 4000000,
7521 [2] = 5333333,
7522 [3] = 4800000,
7523 [4] = 2666667,
7524 };
7525 static const unsigned int cl_vco[8] = {
7526 [0] = 3200000,
7527 [1] = 4000000,
7528 [2] = 5333333,
7529 [3] = 6400000,
7530 [4] = 3333333,
7531 [5] = 3566667,
7532 [6] = 4266667,
7533 };
7534 static const unsigned int elk_vco[8] = {
7535 [0] = 3200000,
7536 [1] = 4000000,
7537 [2] = 5333333,
7538 [3] = 4800000,
7539 };
7540 static const unsigned int ctg_vco[8] = {
7541 [0] = 3200000,
7542 [1] = 4000000,
7543 [2] = 5333333,
7544 [3] = 6400000,
7545 [4] = 2666667,
7546 [5] = 4266667,
7547 };
7548 const unsigned int *vco_table;
7549 unsigned int vco;
7550 uint8_t tmp = 0;
7551
7552 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007553 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007554 vco_table = ctg_vco;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007555 else if (IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007556 vco_table = elk_vco;
Jani Nikulac0f86832016-12-07 12:13:04 +02007557 else if (IS_I965GM(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007558 vco_table = cl_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007559 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007560 vco_table = pnv_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007561 else if (IS_G33(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007562 vco_table = blb_vco;
7563 else
7564 return 0;
7565
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007566 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007567
7568 vco = vco_table[tmp & 0x7];
7569 if (vco == 0)
7570 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7571 else
7572 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7573
7574 return vco;
7575}
7576
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007577static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007578{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007579 struct pci_dev *pdev = dev_priv->drm.pdev;
7580 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007581 uint16_t tmp = 0;
7582
David Weinehall52a05c32016-08-22 13:32:44 +03007583 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007584
7585 cdclk_sel = (tmp >> 12) & 0x1;
7586
7587 switch (vco) {
7588 case 2666667:
7589 case 4000000:
7590 case 5333333:
7591 return cdclk_sel ? 333333 : 222222;
7592 case 3200000:
7593 return cdclk_sel ? 320000 : 228571;
7594 default:
7595 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7596 return 222222;
7597 }
7598}
7599
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007600static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007601{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007602 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007603 static const uint8_t div_3200[] = { 16, 10, 8 };
7604 static const uint8_t div_4000[] = { 20, 12, 10 };
7605 static const uint8_t div_5333[] = { 24, 16, 14 };
7606 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007607 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007608 uint16_t tmp = 0;
7609
David Weinehall52a05c32016-08-22 13:32:44 +03007610 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007611
7612 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7613
7614 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7615 goto fail;
7616
7617 switch (vco) {
7618 case 3200000:
7619 div_table = div_3200;
7620 break;
7621 case 4000000:
7622 div_table = div_4000;
7623 break;
7624 case 5333333:
7625 div_table = div_5333;
7626 break;
7627 default:
7628 goto fail;
7629 }
7630
7631 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7632
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007633fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007634 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7635 return 200000;
7636}
7637
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007638static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007639{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007640 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007641 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7642 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7643 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7644 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7645 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007646 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007647 uint16_t tmp = 0;
7648
David Weinehall52a05c32016-08-22 13:32:44 +03007649 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007650
7651 cdclk_sel = (tmp >> 4) & 0x7;
7652
7653 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7654 goto fail;
7655
7656 switch (vco) {
7657 case 3200000:
7658 div_table = div_3200;
7659 break;
7660 case 4000000:
7661 div_table = div_4000;
7662 break;
7663 case 4800000:
7664 div_table = div_4800;
7665 break;
7666 case 5333333:
7667 div_table = div_5333;
7668 break;
7669 default:
7670 goto fail;
7671 }
7672
7673 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7674
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007675fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007676 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7677 return 190476;
7678}
7679
Zhenyu Wang2c072452009-06-05 15:38:42 +08007680static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007681intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007682{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007683 while (*num > DATA_LINK_M_N_MASK ||
7684 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007685 *num >>= 1;
7686 *den >>= 1;
7687 }
7688}
7689
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007690static void compute_m_n(unsigned int m, unsigned int n,
7691 uint32_t *ret_m, uint32_t *ret_n)
7692{
7693 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7694 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7695 intel_reduce_m_n_ratio(ret_m, ret_n);
7696}
7697
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007698void
7699intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7700 int pixel_clock, int link_clock,
7701 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007702{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007703 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007704
7705 compute_m_n(bits_per_pixel * pixel_clock,
7706 link_clock * nlanes * 8,
7707 &m_n->gmch_m, &m_n->gmch_n);
7708
7709 compute_m_n(pixel_clock, link_clock,
7710 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007711}
7712
Chris Wilsona7615032011-01-12 17:04:08 +00007713static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7714{
Jani Nikulad330a952014-01-21 11:24:25 +02007715 if (i915.panel_use_ssc >= 0)
7716 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007717 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007718 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007719}
7720
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007721static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007722{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007723 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007724}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007725
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007726static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7727{
7728 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007729}
7730
Daniel Vetterf47709a2013-03-28 10:42:02 +01007731static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007732 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007733 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007734{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007735 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007736 u32 fp, fp2 = 0;
7737
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007738 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007739 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007740 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007741 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007742 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007743 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007744 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007745 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007746 }
7747
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007748 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007749
Daniel Vetterf47709a2013-03-28 10:42:02 +01007750 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007751 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007752 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007753 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007754 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007755 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007756 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007757 }
7758}
7759
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007760static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7761 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007762{
7763 u32 reg_val;
7764
7765 /*
7766 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7767 * and set it to a reasonable value instead.
7768 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007769 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007770 reg_val &= 0xffffff00;
7771 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007772 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007773
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007774 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007775 reg_val &= 0x8cffffff;
7776 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007777 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007778
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007779 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007780 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007781 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007782
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007783 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007784 reg_val &= 0x00ffffff;
7785 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007786 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007787}
7788
Daniel Vetterb5518422013-05-03 11:49:48 +02007789static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7790 struct intel_link_m_n *m_n)
7791{
7792 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007793 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007794 int pipe = crtc->pipe;
7795
Daniel Vettere3b95f12013-05-03 11:49:49 +02007796 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7797 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7798 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7799 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007800}
7801
7802static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007803 struct intel_link_m_n *m_n,
7804 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007805{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007806 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007807 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007808 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007809
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007810 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02007811 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7812 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7813 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7814 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007815 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7816 * for gen < 8) and if DRRS is supported (to make sure the
7817 * registers are not unnecessarily accessed).
7818 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007819 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7820 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007821 I915_WRITE(PIPE_DATA_M2(transcoder),
7822 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7823 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7824 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7825 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7826 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007827 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007828 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7829 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7830 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7831 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007832 }
7833}
7834
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307835void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007836{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307837 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7838
7839 if (m_n == M1_N1) {
7840 dp_m_n = &crtc->config->dp_m_n;
7841 dp_m2_n2 = &crtc->config->dp_m2_n2;
7842 } else if (m_n == M2_N2) {
7843
7844 /*
7845 * M2_N2 registers are not supported. Hence m2_n2 divider value
7846 * needs to be programmed into M1_N1.
7847 */
7848 dp_m_n = &crtc->config->dp_m2_n2;
7849 } else {
7850 DRM_ERROR("Unsupported divider value\n");
7851 return;
7852 }
7853
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007854 if (crtc->config->has_pch_encoder)
7855 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007856 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307857 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007858}
7859
Daniel Vetter251ac862015-06-18 10:30:24 +02007860static void vlv_compute_dpll(struct intel_crtc *crtc,
7861 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007862{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007863 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007864 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007865 if (crtc->pipe != PIPE_A)
7866 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007867
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007868 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007869 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007870 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7871 DPLL_EXT_BUFFER_ENABLE_VLV;
7872
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007873 pipe_config->dpll_hw_state.dpll_md =
7874 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7875}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007876
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007877static void chv_compute_dpll(struct intel_crtc *crtc,
7878 struct intel_crtc_state *pipe_config)
7879{
7880 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007881 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007882 if (crtc->pipe != PIPE_A)
7883 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7884
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007885 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007886 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007887 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7888
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007889 pipe_config->dpll_hw_state.dpll_md =
7890 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007891}
7892
Ville Syrjäläd288f652014-10-28 13:20:22 +02007893static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007894 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007895{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007896 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007897 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007898 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007899 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007900 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007901 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007902
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007903 /* Enable Refclk */
7904 I915_WRITE(DPLL(pipe),
7905 pipe_config->dpll_hw_state.dpll &
7906 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7907
7908 /* No need to actually set up the DPLL with DSI */
7909 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7910 return;
7911
Ville Syrjäläa5805162015-05-26 20:42:30 +03007912 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007913
Ville Syrjäläd288f652014-10-28 13:20:22 +02007914 bestn = pipe_config->dpll.n;
7915 bestm1 = pipe_config->dpll.m1;
7916 bestm2 = pipe_config->dpll.m2;
7917 bestp1 = pipe_config->dpll.p1;
7918 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007919
Jesse Barnes89b667f2013-04-18 14:51:36 -07007920 /* See eDP HDMI DPIO driver vbios notes doc */
7921
7922 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007923 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007924 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007925
7926 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007927 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007928
7929 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007930 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007931 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007932 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007933
7934 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007935 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007936
7937 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007938 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7939 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7940 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007941 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007942
7943 /*
7944 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7945 * but we don't support that).
7946 * Note: don't use the DAC post divider as it seems unstable.
7947 */
7948 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007949 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007950
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007951 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007953
Jesse Barnes89b667f2013-04-18 14:51:36 -07007954 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007955 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007956 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7957 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007958 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007959 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007960 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007961 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007962 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007963
Ville Syrjälä37a56502016-06-22 21:57:04 +03007964 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007965 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007966 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007967 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007968 0x0df40000);
7969 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007970 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007971 0x0df70000);
7972 } else { /* HDMI or VGA */
7973 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007974 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007975 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007976 0x0df70000);
7977 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007978 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007979 0x0df40000);
7980 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007981
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007982 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007983 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007984 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007985 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007986 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007987
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007988 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007989 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007990}
7991
Ville Syrjäläd288f652014-10-28 13:20:22 +02007992static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007993 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007994{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007995 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007996 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007997 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007998 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307999 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008000 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308001 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308002 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008003
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03008004 /* Enable Refclk and SSC */
8005 I915_WRITE(DPLL(pipe),
8006 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
8007
8008 /* No need to actually set up the DPLL with DSI */
8009 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8010 return;
8011
Ville Syrjäläd288f652014-10-28 13:20:22 +02008012 bestn = pipe_config->dpll.n;
8013 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8014 bestm1 = pipe_config->dpll.m1;
8015 bestm2 = pipe_config->dpll.m2 >> 22;
8016 bestp1 = pipe_config->dpll.p1;
8017 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308018 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308019 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308020 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008021
Ville Syrjäläa5805162015-05-26 20:42:30 +03008022 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008023
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008024 /* p1 and p2 divider */
8025 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8026 5 << DPIO_CHV_S1_DIV_SHIFT |
8027 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8028 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8029 1 << DPIO_CHV_K_DIV_SHIFT);
8030
8031 /* Feedback post-divider - m2 */
8032 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8033
8034 /* Feedback refclk divider - n and m1 */
8035 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8036 DPIO_CHV_M1_DIV_BY_2 |
8037 1 << DPIO_CHV_N_DIV_SHIFT);
8038
8039 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008040 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008041
8042 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308043 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8044 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8045 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8046 if (bestm2_frac)
8047 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8048 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008049
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308050 /* Program digital lock detect threshold */
8051 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8052 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8053 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8054 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8055 if (!bestm2_frac)
8056 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8057 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8058
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008059 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308060 if (vco == 5400000) {
8061 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8062 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8063 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8064 tribuf_calcntr = 0x9;
8065 } else if (vco <= 6200000) {
8066 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8067 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8068 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8069 tribuf_calcntr = 0x9;
8070 } else if (vco <= 6480000) {
8071 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8072 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8073 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8074 tribuf_calcntr = 0x8;
8075 } else {
8076 /* Not supported. Apply the same limits as in the max case */
8077 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8078 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8079 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8080 tribuf_calcntr = 0;
8081 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008082 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8083
Ville Syrjälä968040b2015-03-11 22:52:08 +02008084 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308085 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8086 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8087 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8088
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008089 /* AFC Recal */
8090 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8091 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8092 DPIO_AFC_RECAL);
8093
Ville Syrjäläa5805162015-05-26 20:42:30 +03008094 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008095}
8096
Ville Syrjäläd288f652014-10-28 13:20:22 +02008097/**
8098 * vlv_force_pll_on - forcibly enable just the PLL
8099 * @dev_priv: i915 private structure
8100 * @pipe: pipe PLL to enable
8101 * @dpll: PLL configuration
8102 *
8103 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8104 * in cases where we need the PLL enabled even when @pipe is not going to
8105 * be enabled.
8106 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008107int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008108 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008109{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02008110 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008111 struct intel_crtc_state *pipe_config;
8112
8113 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8114 if (!pipe_config)
8115 return -ENOMEM;
8116
8117 pipe_config->base.crtc = &crtc->base;
8118 pipe_config->pixel_multiplier = 1;
8119 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008120
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008121 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008122 chv_compute_dpll(crtc, pipe_config);
8123 chv_prepare_pll(crtc, pipe_config);
8124 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008125 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008126 vlv_compute_dpll(crtc, pipe_config);
8127 vlv_prepare_pll(crtc, pipe_config);
8128 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008129 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008130
8131 kfree(pipe_config);
8132
8133 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008134}
8135
8136/**
8137 * vlv_force_pll_off - forcibly disable just the PLL
8138 * @dev_priv: i915 private structure
8139 * @pipe: pipe PLL to disable
8140 *
8141 * Disable the PLL for @pipe. To be used in cases where we need
8142 * the PLL enabled even when @pipe is not going to be enabled.
8143 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008144void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008145{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008146 if (IS_CHERRYVIEW(dev_priv))
8147 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008148 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008149 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008150}
8151
Daniel Vetter251ac862015-06-18 10:30:24 +02008152static void i9xx_compute_dpll(struct intel_crtc *crtc,
8153 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008154 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008155{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008156 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008157 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008158 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008159
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008160 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308161
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008162 dpll = DPLL_VGA_MODE_DIS;
8163
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008164 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008165 dpll |= DPLLB_MODE_LVDS;
8166 else
8167 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008168
Jani Nikula73f67aa2016-12-07 22:48:09 +02008169 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8170 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008171 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008172 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008173 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008174
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008175 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8176 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008177 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008178
Ville Syrjälä37a56502016-06-22 21:57:04 +03008179 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008180 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008181
8182 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008183 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008184 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8185 else {
8186 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008187 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008188 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8189 }
8190 switch (clock->p2) {
8191 case 5:
8192 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8193 break;
8194 case 7:
8195 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8196 break;
8197 case 10:
8198 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8199 break;
8200 case 14:
8201 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8202 break;
8203 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008204 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008205 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8206
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008207 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008208 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008209 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008210 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008211 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8212 else
8213 dpll |= PLL_REF_INPUT_DREFCLK;
8214
8215 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008216 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008217
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008218 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008219 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008220 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008221 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008222 }
8223}
8224
Daniel Vetter251ac862015-06-18 10:30:24 +02008225static void i8xx_compute_dpll(struct intel_crtc *crtc,
8226 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008227 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008228{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008229 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008230 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008231 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008232 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008233
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008234 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308235
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008236 dpll = DPLL_VGA_MODE_DIS;
8237
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008238 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008239 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8240 } else {
8241 if (clock->p1 == 2)
8242 dpll |= PLL_P1_DIVIDE_BY_TWO;
8243 else
8244 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8245 if (clock->p2 == 4)
8246 dpll |= PLL_P2_DIVIDE_BY_4;
8247 }
8248
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008249 if (!IS_I830(dev_priv) &&
8250 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008251 dpll |= DPLL_DVO_2X_MODE;
8252
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008253 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008254 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008255 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8256 else
8257 dpll |= PLL_REF_INPUT_DREFCLK;
8258
8259 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008260 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008261}
8262
Daniel Vetter8a654f32013-06-01 17:16:22 +02008263static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008264{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008265 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008266 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008267 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008268 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008269 uint32_t crtc_vtotal, crtc_vblank_end;
8270 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008271
8272 /* We need to be careful not to changed the adjusted mode, for otherwise
8273 * the hw state checker will get angry at the mismatch. */
8274 crtc_vtotal = adjusted_mode->crtc_vtotal;
8275 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008276
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008277 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008278 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008279 crtc_vtotal -= 1;
8280 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008281
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008282 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008283 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8284 else
8285 vsyncshift = adjusted_mode->crtc_hsync_start -
8286 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008287 if (vsyncshift < 0)
8288 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008289 }
8290
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008291 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008292 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008293
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008294 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008295 (adjusted_mode->crtc_hdisplay - 1) |
8296 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008297 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008298 (adjusted_mode->crtc_hblank_start - 1) |
8299 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008300 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008301 (adjusted_mode->crtc_hsync_start - 1) |
8302 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8303
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008304 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008305 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008306 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008307 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008308 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008309 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008310 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008311 (adjusted_mode->crtc_vsync_start - 1) |
8312 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8313
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008314 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8315 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8316 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8317 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008318 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008319 (pipe == PIPE_B || pipe == PIPE_C))
8320 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8321
Jani Nikulabc58be62016-03-18 17:05:39 +02008322}
8323
8324static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8325{
8326 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008327 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008328 enum pipe pipe = intel_crtc->pipe;
8329
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008330 /* pipesrc controls the size that is scaled from, which should
8331 * always be the user's requested size.
8332 */
8333 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008334 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8335 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008336}
8337
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008338static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008339 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008340{
8341 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008342 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008343 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8344 uint32_t tmp;
8345
8346 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008347 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8348 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008349 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008350 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8351 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008352 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008353 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8354 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008355
8356 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008357 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8358 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008359 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008360 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8361 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008362 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008363 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8364 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008365
8366 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008367 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8368 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8369 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008370 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008371}
8372
8373static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8374 struct intel_crtc_state *pipe_config)
8375{
8376 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008377 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008378 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008379
8380 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008381 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8382 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8383
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008384 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8385 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008386}
8387
Daniel Vetterf6a83282014-02-11 15:28:57 -08008388void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008389 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008390{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008391 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8392 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8393 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8394 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008395
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008396 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8397 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8398 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8399 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008400
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008401 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008402 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008403
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008404 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8405 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008406
8407 mode->hsync = drm_mode_hsync(mode);
8408 mode->vrefresh = drm_mode_vrefresh(mode);
8409 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008410}
8411
Daniel Vetter84b046f2013-02-19 18:48:54 +01008412static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8413{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008414 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008415 uint32_t pipeconf;
8416
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008417 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008418
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008419 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8420 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8421 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008422
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008423 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008424 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008425
Daniel Vetterff9ce462013-04-24 14:57:17 +02008426 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008427 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8428 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008429 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008430 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008431 pipeconf |= PIPECONF_DITHER_EN |
8432 PIPECONF_DITHER_TYPE_SP;
8433
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008434 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008435 case 18:
8436 pipeconf |= PIPECONF_6BPC;
8437 break;
8438 case 24:
8439 pipeconf |= PIPECONF_8BPC;
8440 break;
8441 case 30:
8442 pipeconf |= PIPECONF_10BPC;
8443 break;
8444 default:
8445 /* Case prevented by intel_choose_pipe_bpp_dither. */
8446 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008447 }
8448 }
8449
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00008450 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01008451 if (intel_crtc->lowfreq_avail) {
8452 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8453 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8454 } else {
8455 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008456 }
8457 }
8458
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008459 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008460 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008461 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008462 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8463 else
8464 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8465 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008466 pipeconf |= PIPECONF_PROGRESSIVE;
8467
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008468 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008469 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008470 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008471
Daniel Vetter84b046f2013-02-19 18:48:54 +01008472 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8473 POSTING_READ(PIPECONF(intel_crtc->pipe));
8474}
8475
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008476static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8477 struct intel_crtc_state *crtc_state)
8478{
8479 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008480 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008481 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008482 int refclk = 48000;
8483
8484 memset(&crtc_state->dpll_hw_state, 0,
8485 sizeof(crtc_state->dpll_hw_state));
8486
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008487 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008488 if (intel_panel_use_ssc(dev_priv)) {
8489 refclk = dev_priv->vbt.lvds_ssc_freq;
8490 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8491 }
8492
8493 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008494 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008495 limit = &intel_limits_i8xx_dvo;
8496 } else {
8497 limit = &intel_limits_i8xx_dac;
8498 }
8499
8500 if (!crtc_state->clock_set &&
8501 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8502 refclk, NULL, &crtc_state->dpll)) {
8503 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8504 return -EINVAL;
8505 }
8506
8507 i8xx_compute_dpll(crtc, crtc_state, NULL);
8508
8509 return 0;
8510}
8511
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008512static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8513 struct intel_crtc_state *crtc_state)
8514{
8515 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008516 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008517 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008518 int refclk = 96000;
8519
8520 memset(&crtc_state->dpll_hw_state, 0,
8521 sizeof(crtc_state->dpll_hw_state));
8522
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008523 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008524 if (intel_panel_use_ssc(dev_priv)) {
8525 refclk = dev_priv->vbt.lvds_ssc_freq;
8526 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8527 }
8528
8529 if (intel_is_dual_link_lvds(dev))
8530 limit = &intel_limits_g4x_dual_channel_lvds;
8531 else
8532 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008533 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8534 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008535 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008536 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008537 limit = &intel_limits_g4x_sdvo;
8538 } else {
8539 /* The option is for other outputs */
8540 limit = &intel_limits_i9xx_sdvo;
8541 }
8542
8543 if (!crtc_state->clock_set &&
8544 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8545 refclk, NULL, &crtc_state->dpll)) {
8546 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8547 return -EINVAL;
8548 }
8549
8550 i9xx_compute_dpll(crtc, crtc_state, NULL);
8551
8552 return 0;
8553}
8554
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008555static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8556 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008557{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008558 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008559 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008560 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008561 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008562
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008563 memset(&crtc_state->dpll_hw_state, 0,
8564 sizeof(crtc_state->dpll_hw_state));
8565
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008566 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008567 if (intel_panel_use_ssc(dev_priv)) {
8568 refclk = dev_priv->vbt.lvds_ssc_freq;
8569 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8570 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008571
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008572 limit = &intel_limits_pineview_lvds;
8573 } else {
8574 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008575 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008576
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008577 if (!crtc_state->clock_set &&
8578 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8579 refclk, NULL, &crtc_state->dpll)) {
8580 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8581 return -EINVAL;
8582 }
8583
8584 i9xx_compute_dpll(crtc, crtc_state, NULL);
8585
8586 return 0;
8587}
8588
8589static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8590 struct intel_crtc_state *crtc_state)
8591{
8592 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008593 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008594 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008595 int refclk = 96000;
8596
8597 memset(&crtc_state->dpll_hw_state, 0,
8598 sizeof(crtc_state->dpll_hw_state));
8599
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008600 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008601 if (intel_panel_use_ssc(dev_priv)) {
8602 refclk = dev_priv->vbt.lvds_ssc_freq;
8603 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008604 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008605
8606 limit = &intel_limits_i9xx_lvds;
8607 } else {
8608 limit = &intel_limits_i9xx_sdvo;
8609 }
8610
8611 if (!crtc_state->clock_set &&
8612 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8613 refclk, NULL, &crtc_state->dpll)) {
8614 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8615 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008616 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008617
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008618 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008619
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008620 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008621}
8622
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008623static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8624 struct intel_crtc_state *crtc_state)
8625{
8626 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008627 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008628
8629 memset(&crtc_state->dpll_hw_state, 0,
8630 sizeof(crtc_state->dpll_hw_state));
8631
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008632 if (!crtc_state->clock_set &&
8633 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8634 refclk, NULL, &crtc_state->dpll)) {
8635 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8636 return -EINVAL;
8637 }
8638
8639 chv_compute_dpll(crtc, crtc_state);
8640
8641 return 0;
8642}
8643
8644static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8645 struct intel_crtc_state *crtc_state)
8646{
8647 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008648 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008649
8650 memset(&crtc_state->dpll_hw_state, 0,
8651 sizeof(crtc_state->dpll_hw_state));
8652
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008653 if (!crtc_state->clock_set &&
8654 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8655 refclk, NULL, &crtc_state->dpll)) {
8656 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8657 return -EINVAL;
8658 }
8659
8660 vlv_compute_dpll(crtc, crtc_state);
8661
8662 return 0;
8663}
8664
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008665static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008666 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008667{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008668 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008669 uint32_t tmp;
8670
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008671 if (INTEL_GEN(dev_priv) <= 3 &&
8672 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008673 return;
8674
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008675 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008676 if (!(tmp & PFIT_ENABLE))
8677 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008678
Daniel Vetter06922822013-07-11 13:35:40 +02008679 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008680 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008681 if (crtc->pipe != PIPE_B)
8682 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008683 } else {
8684 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8685 return;
8686 }
8687
Daniel Vetter06922822013-07-11 13:35:40 +02008688 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008689 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008690}
8691
Jesse Barnesacbec812013-09-20 11:29:32 -07008692static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008693 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008694{
8695 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008696 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008697 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008698 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008699 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008700 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008701
Ville Syrjäläb5219732016-03-15 16:40:01 +02008702 /* In case of DSI, DPLL will not be used */
8703 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308704 return;
8705
Ville Syrjäläa5805162015-05-26 20:42:30 +03008706 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008707 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008708 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008709
8710 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8711 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8712 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8713 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8714 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8715
Imre Deakdccbea32015-06-22 23:35:51 +03008716 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008717}
8718
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008719static void
8720i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8721 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008722{
8723 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008724 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008725 u32 val, base, offset;
8726 int pipe = crtc->pipe, plane = crtc->plane;
8727 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008728 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008729 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008730 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008731
Damien Lespiau42a7b082015-02-05 19:35:13 +00008732 val = I915_READ(DSPCNTR(plane));
8733 if (!(val & DISPLAY_PLANE_ENABLE))
8734 return;
8735
Damien Lespiaud9806c92015-01-21 14:07:19 +00008736 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008737 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008738 DRM_DEBUG_KMS("failed to alloc fb\n");
8739 return;
8740 }
8741
Damien Lespiau1b842c82015-01-21 13:50:54 +00008742 fb = &intel_fb->base;
8743
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008744 fb->dev = dev;
8745
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008746 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008747 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008748 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008749 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008750 }
8751 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008752
8753 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008754 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008755 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008756
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008757 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008758 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008759 offset = I915_READ(DSPTILEOFF(plane));
8760 else
8761 offset = I915_READ(DSPLINOFF(plane));
8762 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8763 } else {
8764 base = I915_READ(DSPADDR(plane));
8765 }
8766 plane_config->base = base;
8767
8768 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008769 fb->width = ((val >> 16) & 0xfff) + 1;
8770 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008771
8772 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008773 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008774
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008775 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008776 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008777 fb->modifier);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008778
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008779 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008780
Damien Lespiau2844a922015-01-20 12:51:48 +00008781 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8782 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008783 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008784 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008785
Damien Lespiau2d140302015-02-05 17:22:18 +00008786 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008787}
8788
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008789static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008790 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008791{
8792 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008793 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008794 int pipe = pipe_config->cpu_transcoder;
8795 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008796 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008797 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008798 int refclk = 100000;
8799
Ville Syrjäläb5219732016-03-15 16:40:01 +02008800 /* In case of DSI, DPLL will not be used */
8801 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8802 return;
8803
Ville Syrjäläa5805162015-05-26 20:42:30 +03008804 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008805 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8806 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8807 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8808 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008809 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008810 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008811
8812 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008813 clock.m2 = (pll_dw0 & 0xff) << 22;
8814 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8815 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008816 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8817 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8818 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8819
Imre Deakdccbea32015-06-22 23:35:51 +03008820 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008821}
8822
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008823static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008824 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008825{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008826 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02008827 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008828 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008829 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008830
Imre Deak17290502016-02-12 18:55:11 +02008831 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8832 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008833 return false;
8834
Daniel Vettere143a212013-07-04 12:01:15 +02008835 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008836 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008837
Imre Deak17290502016-02-12 18:55:11 +02008838 ret = false;
8839
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008840 tmp = I915_READ(PIPECONF(crtc->pipe));
8841 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008842 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008843
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008844 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8845 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008846 switch (tmp & PIPECONF_BPC_MASK) {
8847 case PIPECONF_6BPC:
8848 pipe_config->pipe_bpp = 18;
8849 break;
8850 case PIPECONF_8BPC:
8851 pipe_config->pipe_bpp = 24;
8852 break;
8853 case PIPECONF_10BPC:
8854 pipe_config->pipe_bpp = 30;
8855 break;
8856 default:
8857 break;
8858 }
8859 }
8860
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008861 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008862 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008863 pipe_config->limited_color_range = true;
8864
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008865 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03008866 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8867
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008868 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008869 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008870
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008871 i9xx_get_pfit_config(crtc, pipe_config);
8872
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008873 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008874 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008875 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008876 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8877 else
8878 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008879 pipe_config->pixel_multiplier =
8880 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8881 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008882 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008883 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02008884 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008885 tmp = I915_READ(DPLL(crtc->pipe));
8886 pipe_config->pixel_multiplier =
8887 ((tmp & SDVO_MULTIPLIER_MASK)
8888 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8889 } else {
8890 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8891 * port and will be fixed up in the encoder->get_config
8892 * function. */
8893 pipe_config->pixel_multiplier = 1;
8894 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008895 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008896 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008897 /*
8898 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8899 * on 830. Filter it out here so that we don't
8900 * report errors due to that.
8901 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008902 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008903 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8904
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008905 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8906 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008907 } else {
8908 /* Mask out read-only status bits. */
8909 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8910 DPLL_PORTC_READY_MASK |
8911 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008912 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008913
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008914 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008915 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008916 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008917 vlv_crtc_clock_get(crtc, pipe_config);
8918 else
8919 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008920
Ville Syrjälä0f646142015-08-26 19:39:18 +03008921 /*
8922 * Normally the dotclock is filled in by the encoder .get_config()
8923 * but in case the pipe is enabled w/o any ports we need a sane
8924 * default.
8925 */
8926 pipe_config->base.adjusted_mode.crtc_clock =
8927 pipe_config->port_clock / pipe_config->pixel_multiplier;
8928
Imre Deak17290502016-02-12 18:55:11 +02008929 ret = true;
8930
8931out:
8932 intel_display_power_put(dev_priv, power_domain);
8933
8934 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008935}
8936
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008937static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008938{
Jesse Barnes13d83a62011-08-03 12:59:20 -07008939 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008940 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008941 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008942 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008943 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008944 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008945 bool has_ck505 = false;
8946 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008947 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008948
8949 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008950 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008951 switch (encoder->type) {
8952 case INTEL_OUTPUT_LVDS:
8953 has_panel = true;
8954 has_lvds = true;
8955 break;
8956 case INTEL_OUTPUT_EDP:
8957 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008958 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008959 has_cpu_edp = true;
8960 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008961 default:
8962 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008963 }
8964 }
8965
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008966 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008967 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008968 can_ssc = has_ck505;
8969 } else {
8970 has_ck505 = false;
8971 can_ssc = true;
8972 }
8973
Lyude1c1a24d2016-06-14 11:04:09 -04008974 /* Check if any DPLLs are using the SSC source */
8975 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8976 u32 temp = I915_READ(PCH_DPLL(i));
8977
8978 if (!(temp & DPLL_VCO_ENABLE))
8979 continue;
8980
8981 if ((temp & PLL_REF_INPUT_MASK) ==
8982 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8983 using_ssc_source = true;
8984 break;
8985 }
8986 }
8987
8988 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8989 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008990
8991 /* Ironlake: try to setup display ref clock before DPLL
8992 * enabling. This is only under driver's control after
8993 * PCH B stepping, previous chipset stepping should be
8994 * ignoring this setting.
8995 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008996 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008997
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008998 /* As we must carefully and slowly disable/enable each source in turn,
8999 * compute the final state we want first and check if we need to
9000 * make any changes at all.
9001 */
9002 final = val;
9003 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07009004 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009005 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07009006 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009007 final |= DREF_NONSPREAD_SOURCE_ENABLE;
9008
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009009 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009010 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009011 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009012
Keith Packard199e5d72011-09-22 12:01:57 -07009013 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009014 final |= DREF_SSC_SOURCE_ENABLE;
9015
9016 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9017 final |= DREF_SSC1_ENABLE;
9018
9019 if (has_cpu_edp) {
9020 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9021 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9022 else
9023 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9024 } else
9025 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009026 } else if (using_ssc_source) {
9027 final |= DREF_SSC_SOURCE_ENABLE;
9028 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009029 }
9030
9031 if (final == val)
9032 return;
9033
9034 /* Always enable nonspread source */
9035 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9036
9037 if (has_ck505)
9038 val |= DREF_NONSPREAD_CK505_ENABLE;
9039 else
9040 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9041
9042 if (has_panel) {
9043 val &= ~DREF_SSC_SOURCE_MASK;
9044 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009045
Keith Packard199e5d72011-09-22 12:01:57 -07009046 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009047 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009048 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009049 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009050 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009051 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009052
9053 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009054 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009055 POSTING_READ(PCH_DREF_CONTROL);
9056 udelay(200);
9057
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009058 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009059
9060 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009061 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009062 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009063 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009064 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009065 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009066 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009067 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009068 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009069
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009070 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009071 POSTING_READ(PCH_DREF_CONTROL);
9072 udelay(200);
9073 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009074 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009075
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009076 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009077
9078 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009079 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009080
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009081 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009082 POSTING_READ(PCH_DREF_CONTROL);
9083 udelay(200);
9084
Lyude1c1a24d2016-06-14 11:04:09 -04009085 if (!using_ssc_source) {
9086 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009087
Lyude1c1a24d2016-06-14 11:04:09 -04009088 /* Turn off the SSC source */
9089 val &= ~DREF_SSC_SOURCE_MASK;
9090 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009091
Lyude1c1a24d2016-06-14 11:04:09 -04009092 /* Turn off SSC1 */
9093 val &= ~DREF_SSC1_ENABLE;
9094
9095 I915_WRITE(PCH_DREF_CONTROL, val);
9096 POSTING_READ(PCH_DREF_CONTROL);
9097 udelay(200);
9098 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009099 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009100
9101 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009102}
9103
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009104static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009105{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009106 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009107
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009108 tmp = I915_READ(SOUTH_CHICKEN2);
9109 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9110 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009111
Imre Deakcf3598c2016-06-28 13:37:31 +03009112 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9113 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009114 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009115
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009116 tmp = I915_READ(SOUTH_CHICKEN2);
9117 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9118 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009119
Imre Deakcf3598c2016-06-28 13:37:31 +03009120 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9121 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009122 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009123}
9124
9125/* WaMPhyProgramming:hsw */
9126static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9127{
9128 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009129
9130 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9131 tmp &= ~(0xFF << 24);
9132 tmp |= (0x12 << 24);
9133 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9134
Paulo Zanonidde86e22012-12-01 12:04:25 -02009135 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9136 tmp |= (1 << 11);
9137 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9138
9139 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9140 tmp |= (1 << 11);
9141 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9142
Paulo Zanonidde86e22012-12-01 12:04:25 -02009143 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9144 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9145 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9146
9147 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9148 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9149 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9150
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009151 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9152 tmp &= ~(7 << 13);
9153 tmp |= (5 << 13);
9154 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009155
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009156 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9157 tmp &= ~(7 << 13);
9158 tmp |= (5 << 13);
9159 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009160
9161 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9162 tmp &= ~0xFF;
9163 tmp |= 0x1C;
9164 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9165
9166 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9167 tmp &= ~0xFF;
9168 tmp |= 0x1C;
9169 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9170
9171 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9172 tmp &= ~(0xFF << 16);
9173 tmp |= (0x1C << 16);
9174 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9175
9176 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9177 tmp &= ~(0xFF << 16);
9178 tmp |= (0x1C << 16);
9179 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9180
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009181 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9182 tmp |= (1 << 27);
9183 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009184
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009185 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9186 tmp |= (1 << 27);
9187 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009188
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009189 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9190 tmp &= ~(0xF << 28);
9191 tmp |= (4 << 28);
9192 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009193
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009194 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9195 tmp &= ~(0xF << 28);
9196 tmp |= (4 << 28);
9197 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009198}
9199
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009200/* Implements 3 different sequences from BSpec chapter "Display iCLK
9201 * Programming" based on the parameters passed:
9202 * - Sequence to enable CLKOUT_DP
9203 * - Sequence to enable CLKOUT_DP without spread
9204 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9205 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009206static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
9207 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009208{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009209 uint32_t reg, tmp;
9210
9211 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9212 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009213 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9214 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009215 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009216
Ville Syrjäläa5805162015-05-26 20:42:30 +03009217 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009218
9219 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9220 tmp &= ~SBI_SSCCTL_DISABLE;
9221 tmp |= SBI_SSCCTL_PATHALT;
9222 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9223
9224 udelay(24);
9225
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009226 if (with_spread) {
9227 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9228 tmp &= ~SBI_SSCCTL_PATHALT;
9229 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009230
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009231 if (with_fdi) {
9232 lpt_reset_fdi_mphy(dev_priv);
9233 lpt_program_fdi_mphy(dev_priv);
9234 }
9235 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009236
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009237 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009238 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9239 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9240 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009241
Ville Syrjäläa5805162015-05-26 20:42:30 +03009242 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009243}
9244
Paulo Zanoni47701c32013-07-23 11:19:25 -03009245/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009246static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03009247{
Paulo Zanoni47701c32013-07-23 11:19:25 -03009248 uint32_t reg, tmp;
9249
Ville Syrjäläa5805162015-05-26 20:42:30 +03009250 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009251
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009252 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009253 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9254 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9255 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9256
9257 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9258 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9259 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9260 tmp |= SBI_SSCCTL_PATHALT;
9261 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9262 udelay(32);
9263 }
9264 tmp |= SBI_SSCCTL_DISABLE;
9265 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9266 }
9267
Ville Syrjäläa5805162015-05-26 20:42:30 +03009268 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009269}
9270
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009271#define BEND_IDX(steps) ((50 + (steps)) / 5)
9272
9273static const uint16_t sscdivintphase[] = {
9274 [BEND_IDX( 50)] = 0x3B23,
9275 [BEND_IDX( 45)] = 0x3B23,
9276 [BEND_IDX( 40)] = 0x3C23,
9277 [BEND_IDX( 35)] = 0x3C23,
9278 [BEND_IDX( 30)] = 0x3D23,
9279 [BEND_IDX( 25)] = 0x3D23,
9280 [BEND_IDX( 20)] = 0x3E23,
9281 [BEND_IDX( 15)] = 0x3E23,
9282 [BEND_IDX( 10)] = 0x3F23,
9283 [BEND_IDX( 5)] = 0x3F23,
9284 [BEND_IDX( 0)] = 0x0025,
9285 [BEND_IDX( -5)] = 0x0025,
9286 [BEND_IDX(-10)] = 0x0125,
9287 [BEND_IDX(-15)] = 0x0125,
9288 [BEND_IDX(-20)] = 0x0225,
9289 [BEND_IDX(-25)] = 0x0225,
9290 [BEND_IDX(-30)] = 0x0325,
9291 [BEND_IDX(-35)] = 0x0325,
9292 [BEND_IDX(-40)] = 0x0425,
9293 [BEND_IDX(-45)] = 0x0425,
9294 [BEND_IDX(-50)] = 0x0525,
9295};
9296
9297/*
9298 * Bend CLKOUT_DP
9299 * steps -50 to 50 inclusive, in steps of 5
9300 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9301 * change in clock period = -(steps / 10) * 5.787 ps
9302 */
9303static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9304{
9305 uint32_t tmp;
9306 int idx = BEND_IDX(steps);
9307
9308 if (WARN_ON(steps % 5 != 0))
9309 return;
9310
9311 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9312 return;
9313
9314 mutex_lock(&dev_priv->sb_lock);
9315
9316 if (steps % 10 != 0)
9317 tmp = 0xAAAAAAAB;
9318 else
9319 tmp = 0x00000000;
9320 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9321
9322 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9323 tmp &= 0xffff0000;
9324 tmp |= sscdivintphase[idx];
9325 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9326
9327 mutex_unlock(&dev_priv->sb_lock);
9328}
9329
9330#undef BEND_IDX
9331
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009332static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009333{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009334 struct intel_encoder *encoder;
9335 bool has_vga = false;
9336
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009337 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009338 switch (encoder->type) {
9339 case INTEL_OUTPUT_ANALOG:
9340 has_vga = true;
9341 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009342 default:
9343 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009344 }
9345 }
9346
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009347 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009348 lpt_bend_clkout_dp(dev_priv, 0);
9349 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009350 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009351 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009352 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009353}
9354
Paulo Zanonidde86e22012-12-01 12:04:25 -02009355/*
9356 * Initialize reference clocks when the driver loads
9357 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009358void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009359{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009360 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009361 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009362 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009363 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009364}
9365
Daniel Vetter6ff93602013-04-19 11:24:36 +02009366static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009367{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009368 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9370 int pipe = intel_crtc->pipe;
9371 uint32_t val;
9372
Daniel Vetter78114072013-06-13 00:54:57 +02009373 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009374
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009375 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009376 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009377 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009378 break;
9379 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009380 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009381 break;
9382 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009383 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009384 break;
9385 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009386 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009387 break;
9388 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009389 /* Case prevented by intel_choose_pipe_bpp_dither. */
9390 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009391 }
9392
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009393 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009394 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9395
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009396 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009397 val |= PIPECONF_INTERLACED_ILK;
9398 else
9399 val |= PIPECONF_PROGRESSIVE;
9400
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009401 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009402 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009403
Paulo Zanonic8203562012-09-12 10:06:29 -03009404 I915_WRITE(PIPECONF(pipe), val);
9405 POSTING_READ(PIPECONF(pipe));
9406}
9407
Daniel Vetter6ff93602013-04-19 11:24:36 +02009408static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009409{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009410 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009412 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009413 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009414
Jani Nikula391bf042016-03-18 17:05:40 +02009415 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009416 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9417
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009418 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009419 val |= PIPECONF_INTERLACED_ILK;
9420 else
9421 val |= PIPECONF_PROGRESSIVE;
9422
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009423 I915_WRITE(PIPECONF(cpu_transcoder), val);
9424 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009425}
9426
Jani Nikula391bf042016-03-18 17:05:40 +02009427static void haswell_set_pipemisc(struct drm_crtc *crtc)
9428{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009429 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9431
9432 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9433 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009434
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009435 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009436 case 18:
9437 val |= PIPEMISC_DITHER_6_BPC;
9438 break;
9439 case 24:
9440 val |= PIPEMISC_DITHER_8_BPC;
9441 break;
9442 case 30:
9443 val |= PIPEMISC_DITHER_10_BPC;
9444 break;
9445 case 36:
9446 val |= PIPEMISC_DITHER_12_BPC;
9447 break;
9448 default:
9449 /* Case prevented by pipe_config_set_bpp. */
9450 BUG();
9451 }
9452
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009453 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009454 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9455
Jani Nikula391bf042016-03-18 17:05:40 +02009456 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009457 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009458}
9459
Paulo Zanonid4b19312012-11-29 11:29:32 -02009460int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9461{
9462 /*
9463 * Account for spread spectrum to avoid
9464 * oversubscribing the link. Max center spread
9465 * is 2.5%; use 5% for safety's sake.
9466 */
9467 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009468 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009469}
9470
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009471static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009472{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009473 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009474}
9475
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009476static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9477 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009478 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009479{
9480 struct drm_crtc *crtc = &intel_crtc->base;
9481 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009482 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009483 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009484 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009485
Chris Wilsonc1858122010-12-03 21:35:48 +00009486 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009487 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009488 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009489 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009490 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009491 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009492 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009493 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009494 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009495
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009496 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009497
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009498 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9499 fp |= FP_CB_TUNE;
9500
9501 if (reduced_clock) {
9502 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9503
9504 if (reduced_clock->m < factor * reduced_clock->n)
9505 fp2 |= FP_CB_TUNE;
9506 } else {
9507 fp2 = fp;
9508 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009509
Chris Wilson5eddb702010-09-11 13:48:45 +01009510 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009511
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009512 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009513 dpll |= DPLLB_MODE_LVDS;
9514 else
9515 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009516
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009517 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009518 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009519
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009520 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9521 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009522 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009523
Ville Syrjälä37a56502016-06-22 21:57:04 +03009524 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009525 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009526
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009527 /*
9528 * The high speed IO clock is only really required for
9529 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9530 * possible to share the DPLL between CRT and HDMI. Enabling
9531 * the clock needlessly does no real harm, except use up a
9532 * bit of power potentially.
9533 *
9534 * We'll limit this to IVB with 3 pipes, since it has only two
9535 * DPLLs and so DPLL sharing is the only way to get three pipes
9536 * driving PCH ports at the same time. On SNB we could do this,
9537 * and potentially avoid enabling the second DPLL, but it's not
9538 * clear if it''s a win or loss power wise. No point in doing
9539 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9540 */
9541 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9542 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9543 dpll |= DPLL_SDVO_HIGH_SPEED;
9544
Eric Anholta07d6782011-03-30 13:01:08 -07009545 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009546 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009547 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009548 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009549
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009550 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009551 case 5:
9552 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9553 break;
9554 case 7:
9555 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9556 break;
9557 case 10:
9558 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9559 break;
9560 case 14:
9561 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9562 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009563 }
9564
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009565 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9566 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009567 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009568 else
9569 dpll |= PLL_REF_INPUT_DREFCLK;
9570
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009571 dpll |= DPLL_VCO_ENABLE;
9572
9573 crtc_state->dpll_hw_state.dpll = dpll;
9574 crtc_state->dpll_hw_state.fp0 = fp;
9575 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009576}
9577
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009578static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9579 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009580{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009581 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009582 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009583 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009584 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009585 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009586 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009587 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009588
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009589 memset(&crtc_state->dpll_hw_state, 0,
9590 sizeof(crtc_state->dpll_hw_state));
9591
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009592 crtc->lowfreq_avail = false;
9593
9594 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9595 if (!crtc_state->has_pch_encoder)
9596 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009597
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009598 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009599 if (intel_panel_use_ssc(dev_priv)) {
9600 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9601 dev_priv->vbt.lvds_ssc_freq);
9602 refclk = dev_priv->vbt.lvds_ssc_freq;
9603 }
9604
9605 if (intel_is_dual_link_lvds(dev)) {
9606 if (refclk == 100000)
9607 limit = &intel_limits_ironlake_dual_lvds_100m;
9608 else
9609 limit = &intel_limits_ironlake_dual_lvds;
9610 } else {
9611 if (refclk == 100000)
9612 limit = &intel_limits_ironlake_single_lvds_100m;
9613 else
9614 limit = &intel_limits_ironlake_single_lvds;
9615 }
9616 } else {
9617 limit = &intel_limits_ironlake_dac;
9618 }
9619
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009620 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009621 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9622 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009623 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9624 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009625 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009626
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009627 ironlake_compute_dpll(crtc, crtc_state,
9628 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009629
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009630 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9631 if (pll == NULL) {
9632 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9633 pipe_name(crtc->pipe));
9634 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009635 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009636
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009637 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009638 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009639 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009640
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009641 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009642}
9643
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009644static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9645 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009646{
9647 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009648 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009649 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009650
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009651 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9652 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9653 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9654 & ~TU_SIZE_MASK;
9655 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9656 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9657 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9658}
9659
9660static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9661 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009662 struct intel_link_m_n *m_n,
9663 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009664{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009665 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009666 enum pipe pipe = crtc->pipe;
9667
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009668 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009669 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9670 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9671 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9672 & ~TU_SIZE_MASK;
9673 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9674 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9675 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009676 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9677 * gen < 8) and if DRRS is supported (to make sure the
9678 * registers are not unnecessarily read).
9679 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009680 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009681 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009682 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9683 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9684 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9685 & ~TU_SIZE_MASK;
9686 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9687 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9688 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9689 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009690 } else {
9691 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9692 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9693 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9694 & ~TU_SIZE_MASK;
9695 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9696 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9697 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9698 }
9699}
9700
9701void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009702 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009703{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009704 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009705 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9706 else
9707 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009708 &pipe_config->dp_m_n,
9709 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009710}
9711
Daniel Vetter72419202013-04-04 13:28:53 +02009712static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009713 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009714{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009715 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009716 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009717}
9718
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009719static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009720 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009721{
9722 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009723 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009724 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9725 uint32_t ps_ctrl = 0;
9726 int id = -1;
9727 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009728
Chandra Kondurua1b22782015-04-07 15:28:45 -07009729 /* find scaler attached to this pipe */
9730 for (i = 0; i < crtc->num_scalers; i++) {
9731 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9732 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9733 id = i;
9734 pipe_config->pch_pfit.enabled = true;
9735 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9736 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9737 break;
9738 }
9739 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009740
Chandra Kondurua1b22782015-04-07 15:28:45 -07009741 scaler_state->scaler_id = id;
9742 if (id >= 0) {
9743 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9744 } else {
9745 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009746 }
9747}
9748
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009749static void
9750skylake_get_initial_plane_config(struct intel_crtc *crtc,
9751 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009752{
9753 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009754 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009755 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009756 int pipe = crtc->pipe;
9757 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009758 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009759 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009760 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009761
Damien Lespiaud9806c92015-01-21 14:07:19 +00009762 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009763 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009764 DRM_DEBUG_KMS("failed to alloc fb\n");
9765 return;
9766 }
9767
Damien Lespiau1b842c82015-01-21 13:50:54 +00009768 fb = &intel_fb->base;
9769
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02009770 fb->dev = dev;
9771
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009772 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009773 if (!(val & PLANE_CTL_ENABLE))
9774 goto error;
9775
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009776 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9777 fourcc = skl_format_to_fourcc(pixel_format,
9778 val & PLANE_CTL_ORDER_RGBX,
9779 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02009780 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009781
Damien Lespiau40f46282015-02-27 11:15:21 +00009782 tiling = val & PLANE_CTL_TILED_MASK;
9783 switch (tiling) {
9784 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009785 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00009786 break;
9787 case PLANE_CTL_TILED_X:
9788 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009789 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009790 break;
9791 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009792 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009793 break;
9794 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009795 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009796 break;
9797 default:
9798 MISSING_CASE(tiling);
9799 goto error;
9800 }
9801
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009802 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9803 plane_config->base = base;
9804
9805 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9806
9807 val = I915_READ(PLANE_SIZE(pipe, 0));
9808 fb->height = ((val >> 16) & 0xfff) + 1;
9809 fb->width = ((val >> 0) & 0x1fff) + 1;
9810
9811 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009812 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02009813 fb->format->format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009814 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9815
9816 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02009817 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009818 fb->modifier);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009819
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009820 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009821
9822 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9823 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009824 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009825 plane_config->size);
9826
Damien Lespiau2d140302015-02-05 17:22:18 +00009827 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009828 return;
9829
9830error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009831 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009832}
9833
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009834static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009835 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009836{
9837 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009838 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009839 uint32_t tmp;
9840
9841 tmp = I915_READ(PF_CTL(crtc->pipe));
9842
9843 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009844 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009845 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9846 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009847
9848 /* We currently do not free assignements of panel fitters on
9849 * ivb/hsw (since we don't use the higher upscaling modes which
9850 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009851 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009852 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9853 PF_PIPE_SEL_IVB(crtc->pipe));
9854 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009855 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009856}
9857
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009858static void
9859ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9860 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009861{
9862 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009863 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009864 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009865 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009866 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009867 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009868 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009869 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009870
Damien Lespiau42a7b082015-02-05 19:35:13 +00009871 val = I915_READ(DSPCNTR(pipe));
9872 if (!(val & DISPLAY_PLANE_ENABLE))
9873 return;
9874
Damien Lespiaud9806c92015-01-21 14:07:19 +00009875 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009876 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009877 DRM_DEBUG_KMS("failed to alloc fb\n");
9878 return;
9879 }
9880
Damien Lespiau1b842c82015-01-21 13:50:54 +00009881 fb = &intel_fb->base;
9882
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02009883 fb->dev = dev;
9884
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009885 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00009886 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009887 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009888 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00009889 }
9890 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009891
9892 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009893 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02009894 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009895
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009896 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009897 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009898 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009899 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009900 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009901 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009902 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009903 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009904 }
9905 plane_config->base = base;
9906
9907 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009908 fb->width = ((val >> 16) & 0xfff) + 1;
9909 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009910
9911 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009912 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009913
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009914 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02009915 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009916 fb->modifier);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009917
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009918 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009919
Damien Lespiau2844a922015-01-20 12:51:48 +00009920 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9921 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009922 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00009923 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009924
Damien Lespiau2d140302015-02-05 17:22:18 +00009925 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009926}
9927
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009928static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009929 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009930{
9931 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009932 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009933 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009934 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009935 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009936
Imre Deak17290502016-02-12 18:55:11 +02009937 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9938 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009939 return false;
9940
Daniel Vettere143a212013-07-04 12:01:15 +02009941 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009942 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009943
Imre Deak17290502016-02-12 18:55:11 +02009944 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009945 tmp = I915_READ(PIPECONF(crtc->pipe));
9946 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009947 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009948
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009949 switch (tmp & PIPECONF_BPC_MASK) {
9950 case PIPECONF_6BPC:
9951 pipe_config->pipe_bpp = 18;
9952 break;
9953 case PIPECONF_8BPC:
9954 pipe_config->pipe_bpp = 24;
9955 break;
9956 case PIPECONF_10BPC:
9957 pipe_config->pipe_bpp = 30;
9958 break;
9959 case PIPECONF_12BPC:
9960 pipe_config->pipe_bpp = 36;
9961 break;
9962 default:
9963 break;
9964 }
9965
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009966 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9967 pipe_config->limited_color_range = true;
9968
Daniel Vetterab9412b2013-05-03 11:49:46 +02009969 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009970 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009971 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009972
Daniel Vetter88adfff2013-03-28 10:42:01 +01009973 pipe_config->has_pch_encoder = true;
9974
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009975 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9976 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9977 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009978
9979 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009980
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009981 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009982 /*
9983 * The pipe->pch transcoder and pch transcoder->pll
9984 * mapping is fixed.
9985 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009986 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009987 } else {
9988 tmp = I915_READ(PCH_DPLL_SEL);
9989 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009990 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009991 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009992 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009993 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009994
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009995 pipe_config->shared_dpll =
9996 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9997 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009998
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009999 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10000 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010001
10002 tmp = pipe_config->dpll_hw_state.dpll;
10003 pipe_config->pixel_multiplier =
10004 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
10005 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010006
10007 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010008 } else {
10009 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010010 }
10011
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010012 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010013 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010014
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010015 ironlake_get_pfit_config(crtc, pipe_config);
10016
Imre Deak17290502016-02-12 18:55:11 +020010017 ret = true;
10018
10019out:
10020 intel_display_power_put(dev_priv, power_domain);
10021
10022 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010023}
10024
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010025static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10026{
Chris Wilson91c8a322016-07-05 10:40:23 +010010027 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010028 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010029
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010030 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010031 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010032 pipe_name(crtc->pipe));
10033
Rob Clarke2c719b2014-12-15 13:56:32 -050010034 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10035 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010036 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10037 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010038 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010039 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010040 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010041 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010042 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010043 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010044 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010045 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010046 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010047 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010048 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010049
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010050 /*
10051 * In theory we can still leave IRQs enabled, as long as only the HPD
10052 * interrupts remain enabled. We used to check for that, but since it's
10053 * gen-specific and since we only disable LCPLL after we fully disable
10054 * the interrupts, the check below should be enough.
10055 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010056 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010057}
10058
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010059static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10060{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010061 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010062 return I915_READ(D_COMP_HSW);
10063 else
10064 return I915_READ(D_COMP_BDW);
10065}
10066
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010067static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10068{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010069 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010070 mutex_lock(&dev_priv->rps.hw_lock);
10071 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10072 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010073 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010074 mutex_unlock(&dev_priv->rps.hw_lock);
10075 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010076 I915_WRITE(D_COMP_BDW, val);
10077 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010078 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010079}
10080
10081/*
10082 * This function implements pieces of two sequences from BSpec:
10083 * - Sequence for display software to disable LCPLL
10084 * - Sequence for display software to allow package C8+
10085 * The steps implemented here are just the steps that actually touch the LCPLL
10086 * register. Callers should take care of disabling all the display engine
10087 * functions, doing the mode unset, fixing interrupts, etc.
10088 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010089static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10090 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010091{
10092 uint32_t val;
10093
10094 assert_can_disable_lcpll(dev_priv);
10095
10096 val = I915_READ(LCPLL_CTL);
10097
10098 if (switch_to_fclk) {
10099 val |= LCPLL_CD_SOURCE_FCLK;
10100 I915_WRITE(LCPLL_CTL, val);
10101
Imre Deakf53dd632016-06-28 13:37:32 +030010102 if (wait_for_us(I915_READ(LCPLL_CTL) &
10103 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010104 DRM_ERROR("Switching to FCLK failed\n");
10105
10106 val = I915_READ(LCPLL_CTL);
10107 }
10108
10109 val |= LCPLL_PLL_DISABLE;
10110 I915_WRITE(LCPLL_CTL, val);
10111 POSTING_READ(LCPLL_CTL);
10112
Chris Wilson24d84412016-06-30 15:33:07 +010010113 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010114 DRM_ERROR("LCPLL still locked\n");
10115
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010116 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010117 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010118 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010119 ndelay(100);
10120
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010121 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10122 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010123 DRM_ERROR("D_COMP RCOMP still in progress\n");
10124
10125 if (allow_power_down) {
10126 val = I915_READ(LCPLL_CTL);
10127 val |= LCPLL_POWER_DOWN_ALLOW;
10128 I915_WRITE(LCPLL_CTL, val);
10129 POSTING_READ(LCPLL_CTL);
10130 }
10131}
10132
10133/*
10134 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10135 * source.
10136 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010137static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010138{
10139 uint32_t val;
10140
10141 val = I915_READ(LCPLL_CTL);
10142
10143 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10144 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10145 return;
10146
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010147 /*
10148 * Make sure we're not on PC8 state before disabling PC8, otherwise
10149 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010150 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010151 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010152
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010153 if (val & LCPLL_POWER_DOWN_ALLOW) {
10154 val &= ~LCPLL_POWER_DOWN_ALLOW;
10155 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010156 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010157 }
10158
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010159 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010160 val |= D_COMP_COMP_FORCE;
10161 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010162 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010163
10164 val = I915_READ(LCPLL_CTL);
10165 val &= ~LCPLL_PLL_DISABLE;
10166 I915_WRITE(LCPLL_CTL, val);
10167
Chris Wilson93220c02016-06-30 15:33:08 +010010168 if (intel_wait_for_register(dev_priv,
10169 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10170 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010171 DRM_ERROR("LCPLL not locked yet\n");
10172
10173 if (val & LCPLL_CD_SOURCE_FCLK) {
10174 val = I915_READ(LCPLL_CTL);
10175 val &= ~LCPLL_CD_SOURCE_FCLK;
10176 I915_WRITE(LCPLL_CTL, val);
10177
Imre Deakf53dd632016-06-28 13:37:32 +030010178 if (wait_for_us((I915_READ(LCPLL_CTL) &
10179 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010180 DRM_ERROR("Switching back to LCPLL failed\n");
10181 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010182
Mika Kuoppala59bad942015-01-16 11:34:40 +020010183 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010184 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010185}
10186
Paulo Zanoni765dab672014-03-07 20:08:18 -030010187/*
10188 * Package states C8 and deeper are really deep PC states that can only be
10189 * reached when all the devices on the system allow it, so even if the graphics
10190 * device allows PC8+, it doesn't mean the system will actually get to these
10191 * states. Our driver only allows PC8+ when going into runtime PM.
10192 *
10193 * The requirements for PC8+ are that all the outputs are disabled, the power
10194 * well is disabled and most interrupts are disabled, and these are also
10195 * requirements for runtime PM. When these conditions are met, we manually do
10196 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10197 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10198 * hang the machine.
10199 *
10200 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10201 * the state of some registers, so when we come back from PC8+ we need to
10202 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10203 * need to take care of the registers kept by RC6. Notice that this happens even
10204 * if we don't put the device in PCI D3 state (which is what currently happens
10205 * because of the runtime PM support).
10206 *
10207 * For more, read "Display Sequences for Package C8" on the hardware
10208 * documentation.
10209 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010210void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010211{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010212 uint32_t val;
10213
Paulo Zanonic67a4702013-08-19 13:18:09 -030010214 DRM_DEBUG_KMS("Enabling package C8+\n");
10215
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010216 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010217 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10218 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10219 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10220 }
10221
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020010222 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010223 hsw_disable_lcpll(dev_priv, true, true);
10224}
10225
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010226void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010227{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010228 uint32_t val;
10229
Paulo Zanonic67a4702013-08-19 13:18:09 -030010230 DRM_DEBUG_KMS("Disabling package C8+\n");
10231
10232 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020010233 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010234
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010235 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010236 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10237 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10238 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10239 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010240}
10241
Imre Deak324513c2016-06-13 16:44:36 +030010242static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010243{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010244 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010245 struct intel_atomic_state *old_intel_state =
10246 to_intel_atomic_state(old_state);
10247 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010248
Imre Deak324513c2016-06-13 16:44:36 +030010249 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010250}
10251
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010252static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10253 int pixel_rate)
10254{
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010255 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10256
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010257 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010258 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010259 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10260
10261 /* BSpec says "Do not use DisplayPort with CDCLK less than
10262 * 432 MHz, audio enabled, port width x4, and link rate
10263 * HBR2 (5.4 GHz), or else there may be audio corruption or
10264 * screen corruption."
10265 */
10266 if (intel_crtc_has_dp_encoder(crtc_state) &&
10267 crtc_state->has_audio &&
10268 crtc_state->port_clock >= 540000 &&
10269 crtc_state->lane_count == 4)
10270 pixel_rate = max(432000, pixel_rate);
10271
10272 return pixel_rate;
10273}
10274
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010275/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010276static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010277{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010278 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010279 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010280 struct drm_crtc *crtc;
10281 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010282 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010283 unsigned max_pixel_rate = 0, i;
10284 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010285
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010286 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10287 sizeof(intel_state->min_pixclk));
10288
10289 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010290 int pixel_rate;
10291
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010292 crtc_state = to_intel_crtc_state(cstate);
10293 if (!crtc_state->base.enable) {
10294 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010295 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010296 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010297
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010298 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010299
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010300 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010301 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10302 pixel_rate);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010303
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010304 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010305 }
10306
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010307 for_each_pipe(dev_priv, pipe)
10308 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10309
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010310 return max_pixel_rate;
10311}
10312
10313static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10314{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010315 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010316 uint32_t val, data;
10317 int ret;
10318
10319 if (WARN((I915_READ(LCPLL_CTL) &
10320 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10321 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10322 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10323 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10324 "trying to change cdclk frequency with cdclk not enabled\n"))
10325 return;
10326
10327 mutex_lock(&dev_priv->rps.hw_lock);
10328 ret = sandybridge_pcode_write(dev_priv,
10329 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10330 mutex_unlock(&dev_priv->rps.hw_lock);
10331 if (ret) {
10332 DRM_ERROR("failed to inform pcode about cdclk change\n");
10333 return;
10334 }
10335
10336 val = I915_READ(LCPLL_CTL);
10337 val |= LCPLL_CD_SOURCE_FCLK;
10338 I915_WRITE(LCPLL_CTL, val);
10339
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010340 if (wait_for_us(I915_READ(LCPLL_CTL) &
10341 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010342 DRM_ERROR("Switching to FCLK failed\n");
10343
10344 val = I915_READ(LCPLL_CTL);
10345 val &= ~LCPLL_CLK_FREQ_MASK;
10346
10347 switch (cdclk) {
10348 case 450000:
10349 val |= LCPLL_CLK_FREQ_450;
10350 data = 0;
10351 break;
10352 case 540000:
10353 val |= LCPLL_CLK_FREQ_54O_BDW;
10354 data = 1;
10355 break;
10356 case 337500:
10357 val |= LCPLL_CLK_FREQ_337_5_BDW;
10358 data = 2;
10359 break;
10360 case 675000:
10361 val |= LCPLL_CLK_FREQ_675_BDW;
10362 data = 3;
10363 break;
10364 default:
10365 WARN(1, "invalid cdclk frequency\n");
10366 return;
10367 }
10368
10369 I915_WRITE(LCPLL_CTL, val);
10370
10371 val = I915_READ(LCPLL_CTL);
10372 val &= ~LCPLL_CD_SOURCE_FCLK;
10373 I915_WRITE(LCPLL_CTL, val);
10374
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010375 if (wait_for_us((I915_READ(LCPLL_CTL) &
10376 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010377 DRM_ERROR("Switching back to LCPLL failed\n");
10378
10379 mutex_lock(&dev_priv->rps.hw_lock);
10380 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10381 mutex_unlock(&dev_priv->rps.hw_lock);
10382
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010383 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10384
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010385 intel_update_cdclk(dev_priv);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010386
10387 WARN(cdclk != dev_priv->cdclk_freq,
10388 "cdclk requested %d kHz but got %d kHz\n",
10389 cdclk, dev_priv->cdclk_freq);
10390}
10391
Ville Syrjälä587c7912016-05-11 22:44:41 +030010392static int broadwell_calc_cdclk(int max_pixclk)
10393{
10394 if (max_pixclk > 540000)
10395 return 675000;
10396 else if (max_pixclk > 450000)
10397 return 540000;
10398 else if (max_pixclk > 337500)
10399 return 450000;
10400 else
10401 return 337500;
10402}
10403
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010404static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010405{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010406 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010407 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010408 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010409 int cdclk;
10410
10411 /*
10412 * FIXME should also account for plane ratio
10413 * once 64bpp pixel formats are supported.
10414 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010415 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010416
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010417 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010418 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10419 cdclk, dev_priv->max_cdclk_freq);
10420 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010421 }
10422
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010423 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10424 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010425 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010426
10427 return 0;
10428}
10429
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010430static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010431{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010432 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010433 struct intel_atomic_state *old_intel_state =
10434 to_intel_atomic_state(old_state);
10435 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010436
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010437 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010438}
10439
Clint Taylorc89e39f2016-05-13 23:41:21 +030010440static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10441{
10442 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10443 struct drm_i915_private *dev_priv = to_i915(state->dev);
10444 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010445 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010446 int cdclk;
10447
10448 /*
10449 * FIXME should also account for plane ratio
10450 * once 64bpp pixel formats are supported.
10451 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010452 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010453
10454 /*
10455 * FIXME move the cdclk caclulation to
10456 * compute_config() so we can fail gracegully.
10457 */
10458 if (cdclk > dev_priv->max_cdclk_freq) {
10459 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10460 cdclk, dev_priv->max_cdclk_freq);
10461 cdclk = dev_priv->max_cdclk_freq;
10462 }
10463
10464 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10465 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010466 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010467
10468 return 0;
10469}
10470
10471static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10472{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010473 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10474 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10475 unsigned int req_cdclk = intel_state->dev_cdclk;
10476 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010477
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010478 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010479}
10480
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010481static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10482 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010483{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010484 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010485 if (!intel_ddi_pll_select(crtc, crtc_state))
10486 return -EINVAL;
10487 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010488
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010489 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010490
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010491 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010492}
10493
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010494static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10495 enum port port,
10496 struct intel_crtc_state *pipe_config)
10497{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010498 enum intel_dpll_id id;
10499
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010500 switch (port) {
10501 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010502 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010503 break;
10504 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010505 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010506 break;
10507 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010508 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010509 break;
10510 default:
10511 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010512 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010513 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010514
10515 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010516}
10517
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010518static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10519 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010520 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010521{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010522 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010523 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010524
10525 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010526 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010527
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010528 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010529 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010530
10531 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010532}
10533
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010534static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10535 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010536 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010537{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010538 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010539 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010540
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010541 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010542 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010543 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010544 break;
10545 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010546 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010547 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010548 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010549 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010550 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010551 case PORT_CLK_SEL_LCPLL_810:
10552 id = DPLL_ID_LCPLL_810;
10553 break;
10554 case PORT_CLK_SEL_LCPLL_1350:
10555 id = DPLL_ID_LCPLL_1350;
10556 break;
10557 case PORT_CLK_SEL_LCPLL_2700:
10558 id = DPLL_ID_LCPLL_2700;
10559 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010560 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010561 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010562 /* fall through */
10563 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010564 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010565 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010566
10567 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010568}
10569
Jani Nikulacf304292016-03-18 17:05:41 +020010570static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10571 struct intel_crtc_state *pipe_config,
10572 unsigned long *power_domain_mask)
10573{
10574 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010575 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010576 enum intel_display_power_domain power_domain;
10577 u32 tmp;
10578
Imre Deakd9a7bc62016-05-12 16:18:50 +030010579 /*
10580 * The pipe->transcoder mapping is fixed with the exception of the eDP
10581 * transcoder handled below.
10582 */
Jani Nikulacf304292016-03-18 17:05:41 +020010583 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10584
10585 /*
10586 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10587 * consistency and less surprising code; it's in always on power).
10588 */
10589 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10590 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10591 enum pipe trans_edp_pipe;
10592 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10593 default:
10594 WARN(1, "unknown pipe linked to edp transcoder\n");
10595 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10596 case TRANS_DDI_EDP_INPUT_A_ON:
10597 trans_edp_pipe = PIPE_A;
10598 break;
10599 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10600 trans_edp_pipe = PIPE_B;
10601 break;
10602 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10603 trans_edp_pipe = PIPE_C;
10604 break;
10605 }
10606
10607 if (trans_edp_pipe == crtc->pipe)
10608 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10609 }
10610
10611 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10612 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10613 return false;
10614 *power_domain_mask |= BIT(power_domain);
10615
10616 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10617
10618 return tmp & PIPECONF_ENABLE;
10619}
10620
Jani Nikula4d1de972016-03-18 17:05:42 +020010621static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10622 struct intel_crtc_state *pipe_config,
10623 unsigned long *power_domain_mask)
10624{
10625 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010626 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010627 enum intel_display_power_domain power_domain;
10628 enum port port;
10629 enum transcoder cpu_transcoder;
10630 u32 tmp;
10631
Jani Nikula4d1de972016-03-18 17:05:42 +020010632 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10633 if (port == PORT_A)
10634 cpu_transcoder = TRANSCODER_DSI_A;
10635 else
10636 cpu_transcoder = TRANSCODER_DSI_C;
10637
10638 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10639 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10640 continue;
10641 *power_domain_mask |= BIT(power_domain);
10642
Imre Deakdb18b6a2016-03-24 12:41:40 +020010643 /*
10644 * The PLL needs to be enabled with a valid divider
10645 * configuration, otherwise accessing DSI registers will hang
10646 * the machine. See BSpec North Display Engine
10647 * registers/MIPI[BXT]. We can break out here early, since we
10648 * need the same DSI PLL to be enabled for both DSI ports.
10649 */
10650 if (!intel_dsi_pll_is_enabled(dev_priv))
10651 break;
10652
Jani Nikula4d1de972016-03-18 17:05:42 +020010653 /* XXX: this works for video mode only */
10654 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10655 if (!(tmp & DPI_ENABLE))
10656 continue;
10657
10658 tmp = I915_READ(MIPI_CTRL(port));
10659 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10660 continue;
10661
10662 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010663 break;
10664 }
10665
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010666 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010667}
10668
Daniel Vetter26804af2014-06-25 22:01:55 +030010669static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010670 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010671{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010672 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010673 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010674 enum port port;
10675 uint32_t tmp;
10676
10677 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10678
10679 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10680
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010681 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010682 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020010683 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010684 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010685 else
10686 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010687
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010688 pll = pipe_config->shared_dpll;
10689 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010690 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10691 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010692 }
10693
Daniel Vetter26804af2014-06-25 22:01:55 +030010694 /*
10695 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10696 * DDI E. So just check whether this pipe is wired to DDI E and whether
10697 * the PCH transcoder is on.
10698 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010699 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +000010700 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010701 pipe_config->has_pch_encoder = true;
10702
10703 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10704 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10705 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10706
10707 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10708 }
10709}
10710
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010711static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010712 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010713{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010714 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +020010715 enum intel_display_power_domain power_domain;
10716 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010717 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010718
Imre Deak17290502016-02-12 18:55:11 +020010719 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10720 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010721 return false;
Imre Deak17290502016-02-12 18:55:11 +020010722 power_domain_mask = BIT(power_domain);
10723
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010724 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010725
Jani Nikulacf304292016-03-18 17:05:41 +020010726 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010727
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020010728 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010729 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10730 WARN_ON(active);
10731 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010732 }
10733
Jani Nikulacf304292016-03-18 17:05:41 +020010734 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010735 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010736
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010737 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010738 haswell_get_ddi_port_state(crtc, pipe_config);
10739 intel_get_pipe_timings(crtc, pipe_config);
10740 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010741
Jani Nikulabc58be62016-03-18 17:05:39 +020010742 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010743
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010744 pipe_config->gamma_mode =
10745 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10746
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010747 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053010748 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -070010749
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010750 pipe_config->scaler_state.scaler_id = -1;
10751 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10752 }
10753
Imre Deak17290502016-02-12 18:55:11 +020010754 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10755 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10756 power_domain_mask |= BIT(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010757 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010758 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010759 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010760 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010761 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010762
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010763 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010764 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10765 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010766
Jani Nikula4d1de972016-03-18 17:05:42 +020010767 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10768 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010769 pipe_config->pixel_multiplier =
10770 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10771 } else {
10772 pipe_config->pixel_multiplier = 1;
10773 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010774
Imre Deak17290502016-02-12 18:55:11 +020010775out:
10776 for_each_power_domain(power_domain, power_domain_mask)
10777 intel_display_power_put(dev_priv, power_domain);
10778
Jani Nikulacf304292016-03-18 17:05:41 +020010779 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010780}
10781
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010782static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10783 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010784{
10785 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010786 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010788 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010789
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010790 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010791 unsigned int width = plane_state->base.crtc_w;
10792 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010793 unsigned int stride = roundup_pow_of_two(width) * 4;
10794
10795 switch (stride) {
10796 default:
10797 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10798 width, stride);
10799 stride = 256;
10800 /* fallthrough */
10801 case 256:
10802 case 512:
10803 case 1024:
10804 case 2048:
10805 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010806 }
10807
Ville Syrjälädc41c152014-08-13 11:57:05 +030010808 cntl |= CURSOR_ENABLE |
10809 CURSOR_GAMMA_ENABLE |
10810 CURSOR_FORMAT_ARGB |
10811 CURSOR_STRIDE(stride);
10812
10813 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010814 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010815
Ville Syrjälädc41c152014-08-13 11:57:05 +030010816 if (intel_crtc->cursor_cntl != 0 &&
10817 (intel_crtc->cursor_base != base ||
10818 intel_crtc->cursor_size != size ||
10819 intel_crtc->cursor_cntl != cntl)) {
10820 /* On these chipsets we can only modify the base/size/stride
10821 * whilst the cursor is disabled.
10822 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010823 I915_WRITE(CURCNTR(PIPE_A), 0);
10824 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010825 intel_crtc->cursor_cntl = 0;
10826 }
10827
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010828 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010829 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010830 intel_crtc->cursor_base = base;
10831 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010832
10833 if (intel_crtc->cursor_size != size) {
10834 I915_WRITE(CURSIZE, size);
10835 intel_crtc->cursor_size = size;
10836 }
10837
Chris Wilson4b0e3332014-05-30 16:35:26 +030010838 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010839 I915_WRITE(CURCNTR(PIPE_A), cntl);
10840 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010841 intel_crtc->cursor_cntl = cntl;
10842 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010843}
10844
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010845static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10846 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010847{
10848 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010849 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10851 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010852 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010853
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010854 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010855 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010856 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010857 case 64:
10858 cntl |= CURSOR_MODE_64_ARGB_AX;
10859 break;
10860 case 128:
10861 cntl |= CURSOR_MODE_128_ARGB_AX;
10862 break;
10863 case 256:
10864 cntl |= CURSOR_MODE_256_ARGB_AX;
10865 break;
10866 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010867 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010868 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010869 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010870 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010871
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010872 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010873 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010874
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010875 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010876 cntl |= CURSOR_ROTATE_180;
10877 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010878
Chris Wilson4b0e3332014-05-30 16:35:26 +030010879 if (intel_crtc->cursor_cntl != cntl) {
10880 I915_WRITE(CURCNTR(pipe), cntl);
10881 POSTING_READ(CURCNTR(pipe));
10882 intel_crtc->cursor_cntl = cntl;
10883 }
10884
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010885 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010886 I915_WRITE(CURBASE(pipe), base);
10887 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010888
10889 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010890}
10891
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010892/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010893static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010894 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010895{
10896 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010897 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10899 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010900 u32 base = intel_crtc->cursor_addr;
10901 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010902
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010903 if (plane_state) {
10904 int x = plane_state->base.crtc_x;
10905 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010906
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010907 if (x < 0) {
10908 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10909 x = -x;
10910 }
10911 pos |= x << CURSOR_X_SHIFT;
10912
10913 if (y < 0) {
10914 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10915 y = -y;
10916 }
10917 pos |= y << CURSOR_Y_SHIFT;
10918
10919 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010920 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010921 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010922 base += (plane_state->base.crtc_h *
10923 plane_state->base.crtc_w - 1) * 4;
10924 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010925 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010926
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010927 I915_WRITE(CURPOS(pipe), pos);
10928
Jani Nikula2a307c22016-11-30 17:43:04 +020010929 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010930 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010931 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010932 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010933}
10934
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010935static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010936 uint32_t width, uint32_t height)
10937{
10938 if (width == 0 || height == 0)
10939 return false;
10940
10941 /*
10942 * 845g/865g are special in that they are only limited by
10943 * the width of their cursors, the height is arbitrary up to
10944 * the precision of the register. Everything else requires
10945 * square cursors, limited to a few power-of-two sizes.
10946 */
Jani Nikula2a307c22016-11-30 17:43:04 +020010947 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010948 if ((width & 63) != 0)
10949 return false;
10950
Jani Nikula2a307c22016-11-30 17:43:04 +020010951 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010952 return false;
10953
10954 if (height > 1023)
10955 return false;
10956 } else {
10957 switch (width | height) {
10958 case 256:
10959 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010960 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010961 return false;
10962 case 64:
10963 break;
10964 default:
10965 return false;
10966 }
10967 }
10968
10969 return true;
10970}
10971
Jesse Barnes79e53942008-11-07 14:24:08 -080010972/* VESA 640x480x72Hz mode to set on the pipe */
10973static struct drm_display_mode load_detect_mode = {
10974 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10975 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10976};
10977
Daniel Vettera8bb6812014-02-10 18:00:39 +010010978struct drm_framebuffer *
10979__intel_framebuffer_create(struct drm_device *dev,
10980 struct drm_mode_fb_cmd2 *mode_cmd,
10981 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010982{
10983 struct intel_framebuffer *intel_fb;
10984 int ret;
10985
10986 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010987 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010988 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010989
10990 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010991 if (ret)
10992 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010993
10994 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010995
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010996err:
10997 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010998 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010999}
11000
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011001static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010011002intel_framebuffer_create(struct drm_device *dev,
11003 struct drm_mode_fb_cmd2 *mode_cmd,
11004 struct drm_i915_gem_object *obj)
11005{
11006 struct drm_framebuffer *fb;
11007 int ret;
11008
11009 ret = i915_mutex_lock_interruptible(dev);
11010 if (ret)
11011 return ERR_PTR(ret);
11012 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11013 mutex_unlock(&dev->struct_mutex);
11014
11015 return fb;
11016}
11017
Chris Wilsond2dff872011-04-19 08:36:26 +010011018static u32
11019intel_framebuffer_pitch_for_width(int width, int bpp)
11020{
11021 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11022 return ALIGN(pitch, 64);
11023}
11024
11025static u32
11026intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11027{
11028 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011029 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011030}
11031
11032static struct drm_framebuffer *
11033intel_framebuffer_create_for_mode(struct drm_device *dev,
11034 struct drm_display_mode *mode,
11035 int depth, int bpp)
11036{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011037 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011038 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011039 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011040
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +000011041 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +010011042 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011043 if (IS_ERR(obj))
11044 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011045
11046 mode_cmd.width = mode->hdisplay;
11047 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011048 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11049 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011050 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011051
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011052 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11053 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010011054 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011055
11056 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011057}
11058
11059static struct drm_framebuffer *
11060mode_fits_in_fbdev(struct drm_device *dev,
11061 struct drm_display_mode *mode)
11062{
Daniel Vetter06957262015-08-10 13:34:08 +020011063#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011064 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011065 struct drm_i915_gem_object *obj;
11066 struct drm_framebuffer *fb;
11067
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011068 if (!dev_priv->fbdev)
11069 return NULL;
11070
11071 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011072 return NULL;
11073
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011074 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011075 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011076
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011077 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011078 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +020011079 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +010011080 return NULL;
11081
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011082 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011083 return NULL;
11084
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011085 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011086 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011087#else
11088 return NULL;
11089#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011090}
11091
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011092static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11093 struct drm_crtc *crtc,
11094 struct drm_display_mode *mode,
11095 struct drm_framebuffer *fb,
11096 int x, int y)
11097{
11098 struct drm_plane_state *plane_state;
11099 int hdisplay, vdisplay;
11100 int ret;
11101
11102 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11103 if (IS_ERR(plane_state))
11104 return PTR_ERR(plane_state);
11105
11106 if (mode)
11107 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11108 else
11109 hdisplay = vdisplay = 0;
11110
11111 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11112 if (ret)
11113 return ret;
11114 drm_atomic_set_fb_for_plane(plane_state, fb);
11115 plane_state->crtc_x = 0;
11116 plane_state->crtc_y = 0;
11117 plane_state->crtc_w = hdisplay;
11118 plane_state->crtc_h = vdisplay;
11119 plane_state->src_x = x << 16;
11120 plane_state->src_y = y << 16;
11121 plane_state->src_w = hdisplay << 16;
11122 plane_state->src_h = vdisplay << 16;
11123
11124 return 0;
11125}
11126
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011127bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011128 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011129 struct intel_load_detect_pipe *old,
11130 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011131{
11132 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011133 struct intel_encoder *intel_encoder =
11134 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011135 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011136 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011137 struct drm_crtc *crtc = NULL;
11138 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011139 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +020011140 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011141 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011142 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011143 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011144 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011145 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011146
Chris Wilsond2dff872011-04-19 08:36:26 +010011147 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011148 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011149 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011150
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011151 old->restore_state = NULL;
11152
Rob Clark51fd3712013-11-19 12:10:12 -050011153retry:
11154 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11155 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011156 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011157
Jesse Barnes79e53942008-11-07 14:24:08 -080011158 /*
11159 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011160 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011161 * - if the connector already has an assigned crtc, use it (but make
11162 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011163 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011164 * - try to find the first unused crtc that can drive this connector,
11165 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011166 */
11167
11168 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011169 if (connector->state->crtc) {
11170 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011171
Rob Clark51fd3712013-11-19 12:10:12 -050011172 ret = drm_modeset_lock(&crtc->mutex, ctx);
11173 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011174 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011175
11176 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011177 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011178 }
11179
11180 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011181 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011182 i++;
11183 if (!(encoder->possible_crtcs & (1 << i)))
11184 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011185
11186 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11187 if (ret)
11188 goto fail;
11189
11190 if (possible_crtc->state->enable) {
11191 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011192 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011193 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011194
11195 crtc = possible_crtc;
11196 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011197 }
11198
11199 /*
11200 * If we didn't find an unused CRTC, don't use any.
11201 */
11202 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011203 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011204 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011205 }
11206
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011207found:
11208 intel_crtc = to_intel_crtc(crtc);
11209
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011210 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11211 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011212 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011213
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011214 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011215 restore_state = drm_atomic_state_alloc(dev);
11216 if (!state || !restore_state) {
11217 ret = -ENOMEM;
11218 goto fail;
11219 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011220
11221 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011222 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011223
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011224 connector_state = drm_atomic_get_connector_state(state, connector);
11225 if (IS_ERR(connector_state)) {
11226 ret = PTR_ERR(connector_state);
11227 goto fail;
11228 }
11229
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011230 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11231 if (ret)
11232 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011233
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011234 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11235 if (IS_ERR(crtc_state)) {
11236 ret = PTR_ERR(crtc_state);
11237 goto fail;
11238 }
11239
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011240 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011241
Chris Wilson64927112011-04-20 07:25:26 +010011242 if (!mode)
11243 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011244
Chris Wilsond2dff872011-04-19 08:36:26 +010011245 /* We need a framebuffer large enough to accommodate all accesses
11246 * that the plane may generate whilst we perform load detection.
11247 * We can not rely on the fbcon either being present (we get called
11248 * during its initialisation to detect all boot displays, or it may
11249 * not even exist) or that it is large enough to satisfy the
11250 * requested mode.
11251 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011252 fb = mode_fits_in_fbdev(dev, mode);
11253 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011254 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011255 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011256 } else
11257 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011258 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011259 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011260 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011261 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011262
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011263 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11264 if (ret)
11265 goto fail;
11266
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011267 drm_framebuffer_unreference(fb);
11268
11269 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11270 if (ret)
11271 goto fail;
11272
11273 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11274 if (!ret)
11275 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11276 if (!ret)
11277 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11278 if (ret) {
11279 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11280 goto fail;
11281 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011282
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011283 ret = drm_atomic_commit(state);
11284 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011285 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011286 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011287 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011288
11289 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011290
Jesse Barnes79e53942008-11-07 14:24:08 -080011291 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011292 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011293 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011294
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011295fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010011296 if (state) {
11297 drm_atomic_state_put(state);
11298 state = NULL;
11299 }
11300 if (restore_state) {
11301 drm_atomic_state_put(restore_state);
11302 restore_state = NULL;
11303 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011304
Rob Clark51fd3712013-11-19 12:10:12 -050011305 if (ret == -EDEADLK) {
11306 drm_modeset_backoff(ctx);
11307 goto retry;
11308 }
11309
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011310 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011311}
11312
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011313void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011314 struct intel_load_detect_pipe *old,
11315 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011316{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011317 struct intel_encoder *intel_encoder =
11318 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011319 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011320 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011321 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011322
Chris Wilsond2dff872011-04-19 08:36:26 +010011323 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011324 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011325 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011326
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011327 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011328 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011329
11330 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +010011331 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011332 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010011333 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011334}
11335
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011336static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011337 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011338{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011339 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011340 u32 dpll = pipe_config->dpll_hw_state.dpll;
11341
11342 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011343 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011344 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011345 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011346 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011347 return 96000;
11348 else
11349 return 48000;
11350}
11351
Jesse Barnes79e53942008-11-07 14:24:08 -080011352/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011353static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011354 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011355{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011356 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011357 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011358 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011359 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011360 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011361 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011362 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011363 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011364
11365 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011366 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011367 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011368 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011369
11370 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011371 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011372 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11373 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011374 } else {
11375 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11376 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11377 }
11378
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011379 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011380 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011381 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11382 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011383 else
11384 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011385 DPLL_FPA01_P1_POST_DIV_SHIFT);
11386
11387 switch (dpll & DPLL_MODE_MASK) {
11388 case DPLLB_MODE_DAC_SERIAL:
11389 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11390 5 : 10;
11391 break;
11392 case DPLLB_MODE_LVDS:
11393 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11394 7 : 14;
11395 break;
11396 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011397 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011398 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011399 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011400 }
11401
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011402 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030011403 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011404 else
Imre Deakdccbea32015-06-22 23:35:51 +030011405 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011406 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011407 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011408 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011409
11410 if (is_lvds) {
11411 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11412 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011413
11414 if (lvds & LVDS_CLKB_POWER_UP)
11415 clock.p2 = 7;
11416 else
11417 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011418 } else {
11419 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11420 clock.p1 = 2;
11421 else {
11422 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11423 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11424 }
11425 if (dpll & PLL_P2_DIVIDE_BY_4)
11426 clock.p2 = 4;
11427 else
11428 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011429 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011430
Imre Deakdccbea32015-06-22 23:35:51 +030011431 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011432 }
11433
Ville Syrjälä18442d02013-09-13 16:00:08 +030011434 /*
11435 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011436 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011437 * encoder's get_config() function.
11438 */
Imre Deakdccbea32015-06-22 23:35:51 +030011439 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011440}
11441
Ville Syrjälä6878da02013-09-13 15:59:11 +030011442int intel_dotclock_calculate(int link_freq,
11443 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011444{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011445 /*
11446 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011447 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011448 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011449 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011450 *
11451 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011452 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011453 */
11454
Ville Syrjälä6878da02013-09-13 15:59:11 +030011455 if (!m_n->link_n)
11456 return 0;
11457
11458 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11459}
11460
Ville Syrjälä18442d02013-09-13 16:00:08 +030011461static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011462 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011463{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011464 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011465
11466 /* read out port_clock from the DPLL */
11467 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011468
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011469 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011470 * In case there is an active pipe without active ports,
11471 * we may need some idea for the dotclock anyway.
11472 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011473 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011474 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011475 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011476 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011477}
11478
11479/** Returns the currently programmed mode of the given pipe. */
11480struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11481 struct drm_crtc *crtc)
11482{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011483 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011485 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011486 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011487 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011488 int htot = I915_READ(HTOTAL(cpu_transcoder));
11489 int hsync = I915_READ(HSYNC(cpu_transcoder));
11490 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11491 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011492 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011493
11494 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11495 if (!mode)
11496 return NULL;
11497
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011498 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11499 if (!pipe_config) {
11500 kfree(mode);
11501 return NULL;
11502 }
11503
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011504 /*
11505 * Construct a pipe_config sufficient for getting the clock info
11506 * back out of crtc_clock_get.
11507 *
11508 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11509 * to use a real value here instead.
11510 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011511 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11512 pipe_config->pixel_multiplier = 1;
11513 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11514 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11515 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11516 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011517
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011518 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011519 mode->hdisplay = (htot & 0xffff) + 1;
11520 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11521 mode->hsync_start = (hsync & 0xffff) + 1;
11522 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11523 mode->vdisplay = (vtot & 0xffff) + 1;
11524 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11525 mode->vsync_start = (vsync & 0xffff) + 1;
11526 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11527
11528 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011529
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011530 kfree(pipe_config);
11531
Jesse Barnes79e53942008-11-07 14:24:08 -080011532 return mode;
11533}
11534
11535static void intel_crtc_destroy(struct drm_crtc *crtc)
11536{
11537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011538 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011539 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011540
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011541 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011542 work = intel_crtc->flip_work;
11543 intel_crtc->flip_work = NULL;
11544 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011545
Daniel Vetter5a21b662016-05-24 17:13:53 +020011546 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011547 cancel_work_sync(&work->mmio_work);
11548 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011549 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011550 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011551
11552 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011553
Jesse Barnes79e53942008-11-07 14:24:08 -080011554 kfree(intel_crtc);
11555}
11556
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011557static void intel_unpin_work_fn(struct work_struct *__work)
11558{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011559 struct intel_flip_work *work =
11560 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011561 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11562 struct drm_device *dev = crtc->base.dev;
11563 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011564
Daniel Vetter5a21b662016-05-24 17:13:53 +020011565 if (is_mmio_work(work))
11566 flush_work(&work->mmio_work);
11567
11568 mutex_lock(&dev->struct_mutex);
11569 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011570 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011571 mutex_unlock(&dev->struct_mutex);
11572
Chris Wilsone8a261e2016-07-20 13:31:49 +010011573 i915_gem_request_put(work->flip_queued_req);
11574
Chris Wilson5748b6a2016-08-04 16:32:38 +010011575 intel_frontbuffer_flip_complete(to_i915(dev),
11576 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011577 intel_fbc_post_update(crtc);
11578 drm_framebuffer_unreference(work->old_fb);
11579
11580 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11581 atomic_dec(&crtc->unpin_work_count);
11582
11583 kfree(work);
11584}
11585
11586/* Is 'a' after or equal to 'b'? */
11587static bool g4x_flip_count_after_eq(u32 a, u32 b)
11588{
11589 return !((a - b) & 0x80000000);
11590}
11591
11592static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11593 struct intel_flip_work *work)
11594{
11595 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011596 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011597
Chris Wilson8af29b02016-09-09 14:11:47 +010011598 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011599 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011600
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011601 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011602 * The relevant registers doen't exist on pre-ctg.
11603 * As the flip done interrupt doesn't trigger for mmio
11604 * flips on gmch platforms, a flip count check isn't
11605 * really needed there. But since ctg has the registers,
11606 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011607 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011608 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011609 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011610
Daniel Vetter5a21b662016-05-24 17:13:53 +020011611 /*
11612 * BDW signals flip done immediately if the plane
11613 * is disabled, even if the plane enable is already
11614 * armed to occur at the next vblank :(
11615 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011616
Daniel Vetter5a21b662016-05-24 17:13:53 +020011617 /*
11618 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11619 * used the same base address. In that case the mmio flip might
11620 * have completed, but the CS hasn't even executed the flip yet.
11621 *
11622 * A flip count check isn't enough as the CS might have updated
11623 * the base address just after start of vblank, but before we
11624 * managed to process the interrupt. This means we'd complete the
11625 * CS flip too soon.
11626 *
11627 * Combining both checks should get us a good enough result. It may
11628 * still happen that the CS flip has been executed, but has not
11629 * yet actually completed. But in case the base address is the same
11630 * anyway, we don't really care.
11631 */
11632 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11633 crtc->flip_work->gtt_offset &&
11634 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11635 crtc->flip_work->flip_count);
11636}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011637
Daniel Vetter5a21b662016-05-24 17:13:53 +020011638static bool
11639__pageflip_finished_mmio(struct intel_crtc *crtc,
11640 struct intel_flip_work *work)
11641{
11642 /*
11643 * MMIO work completes when vblank is different from
11644 * flip_queued_vblank.
11645 *
11646 * Reset counter value doesn't matter, this is handled by
11647 * i915_wait_request finishing early, so no need to handle
11648 * reset here.
11649 */
11650 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011651}
11652
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011653
11654static bool pageflip_finished(struct intel_crtc *crtc,
11655 struct intel_flip_work *work)
11656{
11657 if (!atomic_read(&work->pending))
11658 return false;
11659
11660 smp_rmb();
11661
Daniel Vetter5a21b662016-05-24 17:13:53 +020011662 if (is_mmio_work(work))
11663 return __pageflip_finished_mmio(crtc, work);
11664 else
11665 return __pageflip_finished_cs(crtc, work);
11666}
11667
11668void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11669{
Chris Wilson91c8a322016-07-05 10:40:23 +010011670 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011671 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011672 struct intel_flip_work *work;
11673 unsigned long flags;
11674
11675 /* Ignore early vblank irqs */
11676 if (!crtc)
11677 return;
11678
Daniel Vetterf3260382014-09-15 14:55:23 +020011679 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011680 * This is called both by irq handlers and the reset code (to complete
11681 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011682 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011683 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011684 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011685
11686 if (work != NULL &&
11687 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011688 pageflip_finished(crtc, work))
11689 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011690
11691 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011692}
11693
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011694void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011695{
Chris Wilson91c8a322016-07-05 10:40:23 +010011696 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011697 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011698 struct intel_flip_work *work;
11699 unsigned long flags;
11700
11701 /* Ignore early vblank irqs */
11702 if (!crtc)
11703 return;
11704
11705 /*
11706 * This is called both by irq handlers and the reset code (to complete
11707 * lost pageflips) so needs the full irqsave spinlocks.
11708 */
11709 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011710 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011711
Daniel Vetter5a21b662016-05-24 17:13:53 +020011712 if (work != NULL &&
11713 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011714 pageflip_finished(crtc, work))
11715 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011716
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011717 spin_unlock_irqrestore(&dev->event_lock, flags);
11718}
11719
Daniel Vetter5a21b662016-05-24 17:13:53 +020011720static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11721 struct intel_flip_work *work)
11722{
11723 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11724
11725 /* Ensure that the work item is consistent when activating it ... */
11726 smp_mb__before_atomic();
11727 atomic_set(&work->pending, 1);
11728}
11729
11730static int intel_gen2_queue_flip(struct drm_device *dev,
11731 struct drm_crtc *crtc,
11732 struct drm_framebuffer *fb,
11733 struct drm_i915_gem_object *obj,
11734 struct drm_i915_gem_request *req,
11735 uint32_t flags)
11736{
Chris Wilson7e37f882016-08-02 22:50:21 +010011737 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11739 u32 flip_mask;
11740 int ret;
11741
11742 ret = intel_ring_begin(req, 6);
11743 if (ret)
11744 return ret;
11745
11746 /* Can't queue multiple flips, so wait for the previous
11747 * one to finish before executing the next.
11748 */
11749 if (intel_crtc->plane)
11750 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11751 else
11752 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011753 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11754 intel_ring_emit(ring, MI_NOOP);
11755 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011756 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011757 intel_ring_emit(ring, fb->pitches[0]);
11758 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11759 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011760
11761 return 0;
11762}
11763
11764static int intel_gen3_queue_flip(struct drm_device *dev,
11765 struct drm_crtc *crtc,
11766 struct drm_framebuffer *fb,
11767 struct drm_i915_gem_object *obj,
11768 struct drm_i915_gem_request *req,
11769 uint32_t flags)
11770{
Chris Wilson7e37f882016-08-02 22:50:21 +010011771 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11773 u32 flip_mask;
11774 int ret;
11775
11776 ret = intel_ring_begin(req, 6);
11777 if (ret)
11778 return ret;
11779
11780 if (intel_crtc->plane)
11781 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11782 else
11783 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011784 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11785 intel_ring_emit(ring, MI_NOOP);
11786 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011787 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011788 intel_ring_emit(ring, fb->pitches[0]);
11789 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11790 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011791
11792 return 0;
11793}
11794
11795static int intel_gen4_queue_flip(struct drm_device *dev,
11796 struct drm_crtc *crtc,
11797 struct drm_framebuffer *fb,
11798 struct drm_i915_gem_object *obj,
11799 struct drm_i915_gem_request *req,
11800 uint32_t flags)
11801{
Chris Wilson7e37f882016-08-02 22:50:21 +010011802 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011803 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11805 uint32_t pf, pipesrc;
11806 int ret;
11807
11808 ret = intel_ring_begin(req, 4);
11809 if (ret)
11810 return ret;
11811
11812 /* i965+ uses the linear or tiled offsets from the
11813 * Display Registers (which do not change across a page-flip)
11814 * so we need only reprogram the base address.
11815 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011816 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011817 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011818 intel_ring_emit(ring, fb->pitches[0]);
11819 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011820 intel_fb_modifier_to_tiling(fb->modifier));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011821
11822 /* XXX Enabling the panel-fitter across page-flip is so far
11823 * untested on non-native modes, so ignore it for now.
11824 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11825 */
11826 pf = 0;
11827 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011828 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011829
11830 return 0;
11831}
11832
11833static int intel_gen6_queue_flip(struct drm_device *dev,
11834 struct drm_crtc *crtc,
11835 struct drm_framebuffer *fb,
11836 struct drm_i915_gem_object *obj,
11837 struct drm_i915_gem_request *req,
11838 uint32_t flags)
11839{
Chris Wilson7e37f882016-08-02 22:50:21 +010011840 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011841 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11843 uint32_t pf, pipesrc;
11844 int ret;
11845
11846 ret = intel_ring_begin(req, 4);
11847 if (ret)
11848 return ret;
11849
Chris Wilsonb5321f32016-08-02 22:50:18 +010011850 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011851 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011852 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011853 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011854 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011855
11856 /* Contrary to the suggestions in the documentation,
11857 * "Enable Panel Fitter" does not seem to be required when page
11858 * flipping with a non-native mode, and worse causes a normal
11859 * modeset to fail.
11860 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11861 */
11862 pf = 0;
11863 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011864 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011865
11866 return 0;
11867}
11868
11869static int intel_gen7_queue_flip(struct drm_device *dev,
11870 struct drm_crtc *crtc,
11871 struct drm_framebuffer *fb,
11872 struct drm_i915_gem_object *obj,
11873 struct drm_i915_gem_request *req,
11874 uint32_t flags)
11875{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011876 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson7e37f882016-08-02 22:50:21 +010011877 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11879 uint32_t plane_bit = 0;
11880 int len, ret;
11881
11882 switch (intel_crtc->plane) {
11883 case PLANE_A:
11884 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11885 break;
11886 case PLANE_B:
11887 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11888 break;
11889 case PLANE_C:
11890 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11891 break;
11892 default:
11893 WARN_ONCE(1, "unknown plane in flip command\n");
11894 return -ENODEV;
11895 }
11896
11897 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011898 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011899 len += 6;
11900 /*
11901 * On Gen 8, SRM is now taking an extra dword to accommodate
11902 * 48bits addresses, and we need a NOOP for the batch size to
11903 * stay even.
11904 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011905 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011906 len += 2;
11907 }
11908
11909 /*
11910 * BSpec MI_DISPLAY_FLIP for IVB:
11911 * "The full packet must be contained within the same cache line."
11912 *
11913 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11914 * cacheline, if we ever start emitting more commands before
11915 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11916 * then do the cacheline alignment, and finally emit the
11917 * MI_DISPLAY_FLIP.
11918 */
11919 ret = intel_ring_cacheline_align(req);
11920 if (ret)
11921 return ret;
11922
11923 ret = intel_ring_begin(req, len);
11924 if (ret)
11925 return ret;
11926
11927 /* Unmask the flip-done completion message. Note that the bspec says that
11928 * we should do this for both the BCS and RCS, and that we must not unmask
11929 * more than one flip event at any time (or ensure that one flip message
11930 * can be sent by waiting for flip-done prior to queueing new flips).
11931 * Experimentation says that BCS works despite DERRMR masking all
11932 * flip-done completion events and that unmasking all planes at once
11933 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11934 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11935 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011936 if (req->engine->id == RCS) {
11937 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11938 intel_ring_emit_reg(ring, DERRMR);
11939 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011940 DERRMR_PIPEB_PRI_FLIP_DONE |
11941 DERRMR_PIPEC_PRI_FLIP_DONE));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011942 if (IS_GEN8(dev_priv))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011943 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011944 MI_SRM_LRM_GLOBAL_GTT);
11945 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011946 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011947 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011948 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011949 intel_ring_emit(ring,
11950 i915_ggtt_offset(req->engine->scratch) + 256);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011951 if (IS_GEN8(dev_priv)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011952 intel_ring_emit(ring, 0);
11953 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011954 }
11955 }
11956
Chris Wilsonb5321f32016-08-02 22:50:18 +010011957 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011958 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011959 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011960 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11961 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011962
11963 return 0;
11964}
11965
11966static bool use_mmio_flip(struct intel_engine_cs *engine,
11967 struct drm_i915_gem_object *obj)
11968{
11969 /*
11970 * This is not being used for older platforms, because
11971 * non-availability of flip done interrupt forces us to use
11972 * CS flips. Older platforms derive flip done using some clever
11973 * tricks involving the flip_pending status bits and vblank irqs.
11974 * So using MMIO flips there would disrupt this mechanism.
11975 */
11976
11977 if (engine == NULL)
11978 return true;
11979
11980 if (INTEL_GEN(engine->i915) < 5)
11981 return false;
11982
11983 if (i915.use_mmio_flip < 0)
11984 return false;
11985 else if (i915.use_mmio_flip > 0)
11986 return true;
11987 else if (i915.enable_execlists)
11988 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011989
Chris Wilsond07f0e52016-10-28 13:58:44 +010011990 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011991}
11992
11993static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11994 unsigned int rotation,
11995 struct intel_flip_work *work)
11996{
11997 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011998 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011999 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
12000 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020012001 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012002
12003 ctl = I915_READ(PLANE_CTL(pipe, 0));
12004 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012005 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012006 case DRM_FORMAT_MOD_NONE:
12007 break;
12008 case I915_FORMAT_MOD_X_TILED:
12009 ctl |= PLANE_CTL_TILED_X;
12010 break;
12011 case I915_FORMAT_MOD_Y_TILED:
12012 ctl |= PLANE_CTL_TILED_Y;
12013 break;
12014 case I915_FORMAT_MOD_Yf_TILED:
12015 ctl |= PLANE_CTL_TILED_YF;
12016 break;
12017 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012018 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012019 }
12020
12021 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012022 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12023 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12024 */
12025 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12026 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12027
12028 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12029 POSTING_READ(PLANE_SURF(pipe, 0));
12030}
12031
12032static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12033 struct intel_flip_work *work)
12034{
12035 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012036 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012037 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012038 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12039 u32 dspcntr;
12040
12041 dspcntr = I915_READ(reg);
12042
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012043 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012044 dspcntr |= DISPPLANE_TILED;
12045 else
12046 dspcntr &= ~DISPPLANE_TILED;
12047
12048 I915_WRITE(reg, dspcntr);
12049
12050 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12051 POSTING_READ(DSPSURF(intel_crtc->plane));
12052}
12053
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012054static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012055{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012056 struct intel_flip_work *work =
12057 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012058 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12059 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12060 struct intel_framebuffer *intel_fb =
12061 to_intel_framebuffer(crtc->base.primary->fb);
12062 struct drm_i915_gem_object *obj = intel_fb->obj;
12063
Chris Wilsond07f0e52016-10-28 13:58:44 +010012064 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012065
12066 intel_pipe_update_start(crtc);
12067
12068 if (INTEL_GEN(dev_priv) >= 9)
12069 skl_do_mmio_flip(crtc, work->rotation, work);
12070 else
12071 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12072 ilk_do_mmio_flip(crtc, work);
12073
12074 intel_pipe_update_end(crtc, work);
12075}
12076
12077static int intel_default_queue_flip(struct drm_device *dev,
12078 struct drm_crtc *crtc,
12079 struct drm_framebuffer *fb,
12080 struct drm_i915_gem_object *obj,
12081 struct drm_i915_gem_request *req,
12082 uint32_t flags)
12083{
12084 return -ENODEV;
12085}
12086
12087static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12088 struct intel_crtc *intel_crtc,
12089 struct intel_flip_work *work)
12090{
12091 u32 addr, vblank;
12092
12093 if (!atomic_read(&work->pending))
12094 return false;
12095
12096 smp_rmb();
12097
12098 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12099 if (work->flip_ready_vblank == 0) {
12100 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012101 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012102 return false;
12103
12104 work->flip_ready_vblank = vblank;
12105 }
12106
12107 if (vblank - work->flip_ready_vblank < 3)
12108 return false;
12109
12110 /* Potential stall - if we see that the flip has happened,
12111 * assume a missed interrupt. */
12112 if (INTEL_GEN(dev_priv) >= 4)
12113 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12114 else
12115 addr = I915_READ(DSPADDR(intel_crtc->plane));
12116
12117 /* There is a potential issue here with a false positive after a flip
12118 * to the same address. We could address this by checking for a
12119 * non-incrementing frame counter.
12120 */
12121 return addr == work->gtt_offset;
12122}
12123
12124void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12125{
Chris Wilson91c8a322016-07-05 10:40:23 +010012126 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020012127 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012128 struct intel_flip_work *work;
12129
12130 WARN_ON(!in_interrupt());
12131
12132 if (crtc == NULL)
12133 return;
12134
12135 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012136 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012137
12138 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012139 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012140 WARN_ONCE(1,
12141 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012142 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12143 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012144 work = NULL;
12145 }
12146
12147 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012148 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012149 intel_queue_rps_boost_for_request(work->flip_queued_req);
12150 spin_unlock(&dev->event_lock);
12151}
12152
12153static int intel_crtc_page_flip(struct drm_crtc *crtc,
12154 struct drm_framebuffer *fb,
12155 struct drm_pending_vblank_event *event,
12156 uint32_t page_flip_flags)
12157{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012158 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012159 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012160 struct drm_framebuffer *old_fb = crtc->primary->fb;
12161 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12163 struct drm_plane *primary = crtc->primary;
12164 enum pipe pipe = intel_crtc->pipe;
12165 struct intel_flip_work *work;
12166 struct intel_engine_cs *engine;
12167 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012168 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012169 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012170 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012171
Daniel Vetter5a21b662016-05-24 17:13:53 +020012172 /*
12173 * drm_mode_page_flip_ioctl() should already catch this, but double
12174 * check to be safe. In the future we may enable pageflipping from
12175 * a disabled primary plane.
12176 */
12177 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12178 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012179
Daniel Vetter5a21b662016-05-24 17:13:53 +020012180 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020012181 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012182 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012183
Daniel Vetter5a21b662016-05-24 17:13:53 +020012184 /*
12185 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12186 * Note that pitch changes could also affect these register.
12187 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012188 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020012189 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12190 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12191 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012192
Daniel Vetter5a21b662016-05-24 17:13:53 +020012193 if (i915_terminally_wedged(&dev_priv->gpu_error))
12194 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012195
Daniel Vetter5a21b662016-05-24 17:13:53 +020012196 work = kzalloc(sizeof(*work), GFP_KERNEL);
12197 if (work == NULL)
12198 return -ENOMEM;
12199
12200 work->event = event;
12201 work->crtc = crtc;
12202 work->old_fb = old_fb;
12203 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012204
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012205 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012206 if (ret)
12207 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012208
Daniel Vetter5a21b662016-05-24 17:13:53 +020012209 /* We borrow the event spin lock for protecting flip_work */
12210 spin_lock_irq(&dev->event_lock);
12211 if (intel_crtc->flip_work) {
12212 /* Before declaring the flip queue wedged, check if
12213 * the hardware completed the operation behind our backs.
12214 */
12215 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12216 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12217 page_flip_completed(intel_crtc);
12218 } else {
12219 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12220 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012221
Daniel Vetter5a21b662016-05-24 17:13:53 +020012222 drm_crtc_vblank_put(crtc);
12223 kfree(work);
12224 return -EBUSY;
12225 }
12226 }
12227 intel_crtc->flip_work = work;
12228 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012229
Daniel Vetter5a21b662016-05-24 17:13:53 +020012230 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12231 flush_workqueue(dev_priv->wq);
12232
12233 /* Reference the objects for the scheduled work. */
12234 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012235
12236 crtc->primary->fb = fb;
12237 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012238
Chris Wilson25dc5562016-07-20 13:31:52 +010012239 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012240
12241 ret = i915_mutex_lock_interruptible(dev);
12242 if (ret)
12243 goto cleanup;
12244
Chris Wilson8af29b02016-09-09 14:11:47 +010012245 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12246 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012247 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000012248 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012249 }
12250
12251 atomic_inc(&intel_crtc->unpin_work_count);
12252
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012253 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012254 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12255
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012256 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012257 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012258 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012259 /* vlv: DISPLAY_FLIP fails to change tiling */
12260 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012261 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012262 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012263 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010012264 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012265 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012266 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012267 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012268 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012269 }
12270
12271 mmio_flip = use_mmio_flip(engine, obj);
12272
Chris Wilson058d88c2016-08-15 10:49:06 +010012273 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12274 if (IS_ERR(vma)) {
12275 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012276 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012277 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012278
Ville Syrjälä6687c902015-09-15 13:16:41 +030012279 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012280 work->gtt_offset += intel_crtc->dspaddr_offset;
12281 work->rotation = crtc->primary->state->rotation;
12282
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012283 /*
12284 * There's the potential that the next frame will not be compatible with
12285 * FBC, so we want to call pre_update() before the actual page flip.
12286 * The problem is that pre_update() caches some information about the fb
12287 * object, so we want to do this only after the object is pinned. Let's
12288 * be on the safe side and do this immediately before scheduling the
12289 * flip.
12290 */
12291 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12292 to_intel_plane_state(primary->state));
12293
Daniel Vetter5a21b662016-05-24 17:13:53 +020012294 if (mmio_flip) {
12295 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030012296 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012297 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000012298 request = i915_gem_request_alloc(engine,
12299 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010012300 if (IS_ERR(request)) {
12301 ret = PTR_ERR(request);
12302 goto cleanup_unpin;
12303 }
12304
Chris Wilsona2bc4692016-09-09 14:11:56 +010012305 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012306 if (ret)
12307 goto cleanup_request;
12308
Daniel Vetter5a21b662016-05-24 17:13:53 +020012309 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12310 page_flip_flags);
12311 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012312 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012313
12314 intel_mark_page_flip_active(intel_crtc, work);
12315
Chris Wilson8e637172016-08-02 22:50:26 +010012316 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012317 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012318 }
12319
Chris Wilson92117f02016-11-28 14:36:48 +000012320 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012321 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12322 to_intel_plane(primary)->frontbuffer_bit);
12323 mutex_unlock(&dev->struct_mutex);
12324
Chris Wilson5748b6a2016-08-04 16:32:38 +010012325 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012326 to_intel_plane(primary)->frontbuffer_bit);
12327
12328 trace_i915_flip_request(intel_crtc->plane, obj);
12329
12330 return 0;
12331
Chris Wilson8e637172016-08-02 22:50:26 +010012332cleanup_request:
12333 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012334cleanup_unpin:
12335 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12336cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012337 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000012338unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012339 mutex_unlock(&dev->struct_mutex);
12340cleanup:
12341 crtc->primary->fb = old_fb;
12342 update_state_fb(crtc->primary);
12343
Chris Wilsonf0cd5182016-10-28 13:58:43 +010012344 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012345 drm_framebuffer_unreference(work->old_fb);
12346
12347 spin_lock_irq(&dev->event_lock);
12348 intel_crtc->flip_work = NULL;
12349 spin_unlock_irq(&dev->event_lock);
12350
12351 drm_crtc_vblank_put(crtc);
12352free_work:
12353 kfree(work);
12354
12355 if (ret == -EIO) {
12356 struct drm_atomic_state *state;
12357 struct drm_plane_state *plane_state;
12358
12359out_hang:
12360 state = drm_atomic_state_alloc(dev);
12361 if (!state)
12362 return -ENOMEM;
12363 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12364
12365retry:
12366 plane_state = drm_atomic_get_plane_state(state, primary);
12367 ret = PTR_ERR_OR_ZERO(plane_state);
12368 if (!ret) {
12369 drm_atomic_set_fb_for_plane(plane_state, fb);
12370
12371 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12372 if (!ret)
12373 ret = drm_atomic_commit(state);
12374 }
12375
12376 if (ret == -EDEADLK) {
12377 drm_modeset_backoff(state->acquire_ctx);
12378 drm_atomic_state_clear(state);
12379 goto retry;
12380 }
12381
Chris Wilson08536952016-10-14 13:18:18 +010012382 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012383
12384 if (ret == 0 && event) {
12385 spin_lock_irq(&dev->event_lock);
12386 drm_crtc_send_vblank_event(crtc, event);
12387 spin_unlock_irq(&dev->event_lock);
12388 }
12389 }
12390 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012391}
12392
Daniel Vetter5a21b662016-05-24 17:13:53 +020012393
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012394/**
12395 * intel_wm_need_update - Check whether watermarks need updating
12396 * @plane: drm plane
12397 * @state: new plane state
12398 *
12399 * Check current plane state versus the new one to determine whether
12400 * watermarks need to be recalculated.
12401 *
12402 * Returns true or false.
12403 */
12404static bool intel_wm_need_update(struct drm_plane *plane,
12405 struct drm_plane_state *state)
12406{
Matt Roperd21fbe82015-09-24 15:53:12 -070012407 struct intel_plane_state *new = to_intel_plane_state(state);
12408 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12409
12410 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012411 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012412 return true;
12413
12414 if (!cur->base.fb || !new->base.fb)
12415 return false;
12416
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012417 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012418 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012419 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12420 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12421 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12422 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012423 return true;
12424
12425 return false;
12426}
12427
Matt Roperd21fbe82015-09-24 15:53:12 -070012428static bool needs_scaling(struct intel_plane_state *state)
12429{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012430 int src_w = drm_rect_width(&state->base.src) >> 16;
12431 int src_h = drm_rect_height(&state->base.src) >> 16;
12432 int dst_w = drm_rect_width(&state->base.dst);
12433 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012434
12435 return (src_w != dst_w || src_h != dst_h);
12436}
12437
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012438int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12439 struct drm_plane_state *plane_state)
12440{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012441 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012442 struct drm_crtc *crtc = crtc_state->crtc;
12443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12444 struct drm_plane *plane = plane_state->plane;
12445 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012446 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012447 struct intel_plane_state *old_plane_state =
12448 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012449 bool mode_changed = needs_modeset(crtc_state);
12450 bool was_crtc_enabled = crtc->state->active;
12451 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012452 bool turn_off, turn_on, visible, was_visible;
12453 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012454 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012455
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010012456 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012457 ret = skl_update_scaler_plane(
12458 to_intel_crtc_state(crtc_state),
12459 to_intel_plane_state(plane_state));
12460 if (ret)
12461 return ret;
12462 }
12463
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012464 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010012465 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012466
12467 if (!was_crtc_enabled && WARN_ON(was_visible))
12468 was_visible = false;
12469
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012470 /*
12471 * Visibility is calculated as if the crtc was on, but
12472 * after scaler setup everything depends on it being off
12473 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012474 *
12475 * FIXME this is wrong for watermarks. Watermarks should also
12476 * be computed as if the pipe would be active. Perhaps move
12477 * per-plane wm computation to the .check_plane() hook, and
12478 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012479 */
12480 if (!is_crtc_enabled)
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010012481 plane_state->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012482
12483 if (!was_visible && !visible)
12484 return 0;
12485
Maarten Lankhorste8861672016-02-24 11:24:26 +010012486 if (fb != old_plane_state->base.fb)
12487 pipe_config->fb_changed = true;
12488
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012489 turn_off = was_visible && (!visible || mode_changed);
12490 turn_on = visible && (!was_visible || mode_changed);
12491
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012492 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012493 intel_crtc->base.base.id,
12494 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012495 plane->base.id, plane->name,
12496 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012497
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012498 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12499 plane->base.id, plane->name,
12500 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012501 turn_off, turn_on, mode_changed);
12502
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012503 if (turn_on) {
12504 pipe_config->update_wm_pre = true;
12505
12506 /* must disable cxsr around plane enable/disable */
12507 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12508 pipe_config->disable_cxsr = true;
12509 } else if (turn_off) {
12510 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012511
Ville Syrjälä852eb002015-06-24 22:00:07 +030012512 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012513 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012514 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012515 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012516 /* FIXME bollocks */
12517 pipe_config->update_wm_pre = true;
12518 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012519 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012520
Matt Ropered4a6a72016-02-23 17:20:13 -080012521 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012522 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012523 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012524 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12525
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012526 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012527 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012528
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012529 /*
12530 * WaCxSRDisabledForSpriteScaling:ivb
12531 *
12532 * cstate->update_wm was already set above, so this flag will
12533 * take effect when we commit and program watermarks.
12534 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012535 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012536 needs_scaling(to_intel_plane_state(plane_state)) &&
12537 !needs_scaling(old_plane_state))
12538 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012539
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012540 return 0;
12541}
12542
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012543static bool encoders_cloneable(const struct intel_encoder *a,
12544 const struct intel_encoder *b)
12545{
12546 /* masks could be asymmetric, so check both ways */
12547 return a == b || (a->cloneable & (1 << b->type) &&
12548 b->cloneable & (1 << a->type));
12549}
12550
12551static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12552 struct intel_crtc *crtc,
12553 struct intel_encoder *encoder)
12554{
12555 struct intel_encoder *source_encoder;
12556 struct drm_connector *connector;
12557 struct drm_connector_state *connector_state;
12558 int i;
12559
12560 for_each_connector_in_state(state, connector, connector_state, i) {
12561 if (connector_state->crtc != &crtc->base)
12562 continue;
12563
12564 source_encoder =
12565 to_intel_encoder(connector_state->best_encoder);
12566 if (!encoders_cloneable(encoder, source_encoder))
12567 return false;
12568 }
12569
12570 return true;
12571}
12572
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012573static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12574 struct drm_crtc_state *crtc_state)
12575{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012576 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012577 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012579 struct intel_crtc_state *pipe_config =
12580 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012581 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012582 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012583 bool mode_changed = needs_modeset(crtc_state);
12584
Ville Syrjälä852eb002015-06-24 22:00:07 +030012585 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012586 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012587
Maarten Lankhorstad421372015-06-15 12:33:42 +020012588 if (mode_changed && crtc_state->enable &&
12589 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012590 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012591 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12592 pipe_config);
12593 if (ret)
12594 return ret;
12595 }
12596
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012597 if (crtc_state->color_mgmt_changed) {
12598 ret = intel_color_check(crtc, crtc_state);
12599 if (ret)
12600 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012601
12602 /*
12603 * Changing color management on Intel hardware is
12604 * handled as part of planes update.
12605 */
12606 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012607 }
12608
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012609 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012610 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012611 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012612 if (ret) {
12613 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012614 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012615 }
12616 }
12617
12618 if (dev_priv->display.compute_intermediate_wm &&
12619 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12620 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12621 return 0;
12622
12623 /*
12624 * Calculate 'intermediate' watermarks that satisfy both the
12625 * old state and the new state. We can program these
12626 * immediately.
12627 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012628 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080012629 intel_crtc,
12630 pipe_config);
12631 if (ret) {
12632 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12633 return ret;
12634 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012635 } else if (dev_priv->display.compute_intermediate_wm) {
12636 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12637 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012638 }
12639
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012640 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012641 if (mode_changed)
12642 ret = skl_update_scaler_crtc(pipe_config);
12643
12644 if (!ret)
12645 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12646 pipe_config);
12647 }
12648
12649 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012650}
12651
Jani Nikula65b38e02015-04-13 11:26:56 +030012652static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012653 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012654 .atomic_begin = intel_begin_crtc_commit,
12655 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012656 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012657};
12658
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012659static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12660{
12661 struct intel_connector *connector;
12662
12663 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012664 if (connector->base.state->crtc)
12665 drm_connector_unreference(&connector->base);
12666
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012667 if (connector->base.encoder) {
12668 connector->base.state->best_encoder =
12669 connector->base.encoder;
12670 connector->base.state->crtc =
12671 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012672
12673 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012674 } else {
12675 connector->base.state->best_encoder = NULL;
12676 connector->base.state->crtc = NULL;
12677 }
12678 }
12679}
12680
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012681static void
Robin Schroereba905b2014-05-18 02:24:50 +020012682connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012683 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012684{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012685 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012686 int bpp = pipe_config->pipe_bpp;
12687
12688 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012689 connector->base.base.id,
12690 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012691
12692 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012693 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012694 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012695 bpp, info->bpc * 3);
12696 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012697 }
12698
Mario Kleiner196f9542016-07-06 12:05:45 +020012699 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012700 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012701 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12702 bpp);
12703 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012704 }
12705}
12706
12707static int
12708compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012709 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012710{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012711 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012712 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012713 struct drm_connector *connector;
12714 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012715 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012716
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012717 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12718 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012719 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012720 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012721 bpp = 12*3;
12722 else
12723 bpp = 8*3;
12724
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012725
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012726 pipe_config->pipe_bpp = bpp;
12727
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012728 state = pipe_config->base.state;
12729
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012730 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012731 for_each_connector_in_state(state, connector, connector_state, i) {
12732 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012733 continue;
12734
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012735 connected_sink_compute_bpp(to_intel_connector(connector),
12736 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012737 }
12738
12739 return bpp;
12740}
12741
Daniel Vetter644db712013-09-19 14:53:58 +020012742static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12743{
12744 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12745 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012746 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012747 mode->crtc_hdisplay, mode->crtc_hsync_start,
12748 mode->crtc_hsync_end, mode->crtc_htotal,
12749 mode->crtc_vdisplay, mode->crtc_vsync_start,
12750 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12751}
12752
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012753static inline void
12754intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012755 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012756{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012757 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12758 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012759 m_n->gmch_m, m_n->gmch_n,
12760 m_n->link_m, m_n->link_n, m_n->tu);
12761}
12762
Daniel Vetterc0b03412013-05-28 12:05:54 +020012763static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012764 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012765 const char *context)
12766{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012767 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012768 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012769 struct drm_plane *plane;
12770 struct intel_plane *intel_plane;
12771 struct intel_plane_state *state;
12772 struct drm_framebuffer *fb;
12773
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000012774 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
12775 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012776
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012777 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
12778 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020012779 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012780
12781 if (pipe_config->has_pch_encoder)
12782 intel_dump_m_n_config(pipe_config, "fdi",
12783 pipe_config->fdi_lanes,
12784 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012785
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012786 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012787 intel_dump_m_n_config(pipe_config, "dp m_n",
12788 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000012789 if (pipe_config->has_drrs)
12790 intel_dump_m_n_config(pipe_config, "dp m2_n2",
12791 pipe_config->lane_count,
12792 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012793 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012794
Daniel Vetter55072d12014-11-20 16:10:28 +010012795 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012796 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010012797
Daniel Vetterc0b03412013-05-28 12:05:54 +020012798 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012799 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012800 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012801 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12802 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012803 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d\n",
12804 pipe_config->port_clock,
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012805 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012806
12807 if (INTEL_GEN(dev_priv) >= 9)
12808 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12809 crtc->num_scalers,
12810 pipe_config->scaler_state.scaler_users,
12811 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012812
12813 if (HAS_GMCH_DISPLAY(dev_priv))
12814 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12815 pipe_config->gmch_pfit.control,
12816 pipe_config->gmch_pfit.pgm_ratios,
12817 pipe_config->gmch_pfit.lvds_border_bits);
12818 else
12819 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
12820 pipe_config->pch_pfit.pos,
12821 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000012822 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012823
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012824 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
12825 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012826
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020012827 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012828
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012829 DRM_DEBUG_KMS("planes on this crtc\n");
12830 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012831 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012832 intel_plane = to_intel_plane(plane);
12833 if (intel_plane->pipe != crtc->pipe)
12834 continue;
12835
12836 state = to_intel_plane_state(plane->state);
12837 fb = state->base.fb;
12838 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012839 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12840 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012841 continue;
12842 }
12843
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012844 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
12845 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012846 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020012847 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012848 if (INTEL_GEN(dev_priv) >= 9)
12849 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12850 state->scaler_id,
12851 state->base.src.x1 >> 16,
12852 state->base.src.y1 >> 16,
12853 drm_rect_width(&state->base.src) >> 16,
12854 drm_rect_height(&state->base.src) >> 16,
12855 state->base.dst.x1, state->base.dst.y1,
12856 drm_rect_width(&state->base.dst),
12857 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012858 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012859}
12860
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012861static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012862{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012863 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012864 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012865 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012866 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012867
12868 /*
12869 * Walk the connector list instead of the encoder
12870 * list to detect the problem on ddi platforms
12871 * where there's just one encoder per digital port.
12872 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012873 drm_for_each_connector(connector, dev) {
12874 struct drm_connector_state *connector_state;
12875 struct intel_encoder *encoder;
12876
12877 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12878 if (!connector_state)
12879 connector_state = connector->state;
12880
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012881 if (!connector_state->best_encoder)
12882 continue;
12883
12884 encoder = to_intel_encoder(connector_state->best_encoder);
12885
12886 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012887
12888 switch (encoder->type) {
12889 unsigned int port_mask;
12890 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012891 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012892 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012893 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012894 case INTEL_OUTPUT_HDMI:
12895 case INTEL_OUTPUT_EDP:
12896 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12897
12898 /* the same port mustn't appear more than once */
12899 if (used_ports & port_mask)
12900 return false;
12901
12902 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012903 break;
12904 case INTEL_OUTPUT_DP_MST:
12905 used_mst_ports |=
12906 1 << enc_to_mst(&encoder->base)->primary->port;
12907 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012908 default:
12909 break;
12910 }
12911 }
12912
Ville Syrjälä477321e2016-07-28 17:50:40 +030012913 /* can't mix MST and SST/HDMI on the same port */
12914 if (used_ports & used_mst_ports)
12915 return false;
12916
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012917 return true;
12918}
12919
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012920static void
12921clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12922{
12923 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012924 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012925 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012926 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012927 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012928
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012929 /* FIXME: before the switch to atomic started, a new pipe_config was
12930 * kzalloc'd. Code that depends on any field being zero should be
12931 * fixed, so that the crtc_state can be safely duplicated. For now,
12932 * only fields that are know to not cause problems are preserved. */
12933
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012934 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012935 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012936 shared_dpll = crtc_state->shared_dpll;
12937 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012938 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012939
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012940 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012941
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012942 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012943 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012944 crtc_state->shared_dpll = shared_dpll;
12945 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012946 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012947}
12948
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012949static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012950intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012951 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012952{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012953 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012954 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012955 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012956 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012957 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012958 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012959 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012960
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012961 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012962
Daniel Vettere143a212013-07-04 12:01:15 +020012963 pipe_config->cpu_transcoder =
12964 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012965
Imre Deak2960bc92013-07-30 13:36:32 +030012966 /*
12967 * Sanitize sync polarity flags based on requested ones. If neither
12968 * positive or negative polarity is requested, treat this as meaning
12969 * negative polarity.
12970 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012971 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012972 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012973 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012974
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012975 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012976 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012977 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012978
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012979 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12980 pipe_config);
12981 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012982 goto fail;
12983
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012984 /*
12985 * Determine the real pipe dimensions. Note that stereo modes can
12986 * increase the actual pipe size due to the frame doubling and
12987 * insertion of additional space for blanks between the frame. This
12988 * is stored in the crtc timings. We use the requested mode to do this
12989 * computation to clearly distinguish it from the adjusted mode, which
12990 * can be changed by the connectors in the below retry loop.
12991 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012992 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012993 &pipe_config->pipe_src_w,
12994 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012995
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012996 for_each_connector_in_state(state, connector, connector_state, i) {
12997 if (connector_state->crtc != crtc)
12998 continue;
12999
13000 encoder = to_intel_encoder(connector_state->best_encoder);
13001
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013002 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13003 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13004 goto fail;
13005 }
13006
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013007 /*
13008 * Determine output_types before calling the .compute_config()
13009 * hooks so that the hooks can use this information safely.
13010 */
13011 pipe_config->output_types |= 1 << encoder->type;
13012 }
13013
Daniel Vettere29c22c2013-02-21 00:00:16 +010013014encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013015 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013016 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013017 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013018
Daniel Vetter135c81b2013-07-21 21:37:09 +020013019 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013020 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13021 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013022
Daniel Vetter7758a112012-07-08 19:40:39 +020013023 /* Pass our mode to the connectors and the CRTC to give them a chance to
13024 * adjust it according to limitations or connector properties, and also
13025 * a chance to reject the mode entirely.
13026 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013027 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013028 if (connector_state->crtc != crtc)
13029 continue;
13030
13031 encoder = to_intel_encoder(connector_state->best_encoder);
13032
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013033 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013034 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013035 goto fail;
13036 }
13037 }
13038
Daniel Vetterff9a6752013-06-01 17:16:21 +020013039 /* Set default port clock if not overwritten by the encoder. Needs to be
13040 * done afterwards in case the encoder adjusts the mode. */
13041 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013042 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013043 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013044
Daniel Vettera43f6e02013-06-07 23:10:32 +020013045 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013046 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013047 DRM_DEBUG_KMS("CRTC fixup failed\n");
13048 goto fail;
13049 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013050
13051 if (ret == RETRY) {
13052 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13053 ret = -EINVAL;
13054 goto fail;
13055 }
13056
13057 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13058 retry = false;
13059 goto encoder_retry;
13060 }
13061
Daniel Vettere8fa4272015-08-12 11:43:34 +020013062 /* Dithering seems to not pass-through bits correctly when it should, so
13063 * only enable it on 6bpc panels. */
13064 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013065 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013066 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013067
Daniel Vetter7758a112012-07-08 19:40:39 +020013068fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013069 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013070}
13071
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013072static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013073intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013074{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013075 struct drm_crtc *crtc;
13076 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013077 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013078
Ville Syrjälä76688512014-01-10 11:28:06 +020013079 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013080 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013081 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013082
13083 /* Update hwmode for vblank functions */
13084 if (crtc->state->active)
13085 crtc->hwmode = crtc->state->adjusted_mode;
13086 else
13087 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013088
13089 /*
13090 * Update legacy state to satisfy fbc code. This can
13091 * be removed when fbc uses the atomic state.
13092 */
13093 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13094 struct drm_plane_state *plane_state = crtc->primary->state;
13095
13096 crtc->primary->fb = plane_state->fb;
13097 crtc->x = plane_state->src_x >> 16;
13098 crtc->y = plane_state->src_y >> 16;
13099 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013100 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013101}
13102
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013103static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013104{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013105 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013106
13107 if (clock1 == clock2)
13108 return true;
13109
13110 if (!clock1 || !clock2)
13111 return false;
13112
13113 diff = abs(clock1 - clock2);
13114
13115 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13116 return true;
13117
13118 return false;
13119}
13120
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013121static bool
13122intel_compare_m_n(unsigned int m, unsigned int n,
13123 unsigned int m2, unsigned int n2,
13124 bool exact)
13125{
13126 if (m == m2 && n == n2)
13127 return true;
13128
13129 if (exact || !m || !n || !m2 || !n2)
13130 return false;
13131
13132 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13133
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013134 if (n > n2) {
13135 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013136 m2 <<= 1;
13137 n2 <<= 1;
13138 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013139 } else if (n < n2) {
13140 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013141 m <<= 1;
13142 n <<= 1;
13143 }
13144 }
13145
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013146 if (n != n2)
13147 return false;
13148
13149 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013150}
13151
13152static bool
13153intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13154 struct intel_link_m_n *m2_n2,
13155 bool adjust)
13156{
13157 if (m_n->tu == m2_n2->tu &&
13158 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13159 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13160 intel_compare_m_n(m_n->link_m, m_n->link_n,
13161 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13162 if (adjust)
13163 *m2_n2 = *m_n;
13164
13165 return true;
13166 }
13167
13168 return false;
13169}
13170
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013171static void __printf(3, 4)
13172pipe_config_err(bool adjust, const char *name, const char *format, ...)
13173{
13174 char *level;
13175 unsigned int category;
13176 struct va_format vaf;
13177 va_list args;
13178
13179 if (adjust) {
13180 level = KERN_DEBUG;
13181 category = DRM_UT_KMS;
13182 } else {
13183 level = KERN_ERR;
13184 category = DRM_UT_NONE;
13185 }
13186
13187 va_start(args, format);
13188 vaf.fmt = format;
13189 vaf.va = &args;
13190
13191 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
13192
13193 va_end(args);
13194}
13195
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013196static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013197intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013198 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013199 struct intel_crtc_state *pipe_config,
13200 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013201{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013202 bool ret = true;
13203
Daniel Vetter66e985c2013-06-05 13:34:20 +020013204#define PIPE_CONF_CHECK_X(name) \
13205 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013206 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013207 "(expected 0x%08x, found 0x%08x)\n", \
13208 current_config->name, \
13209 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013210 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013211 }
13212
Daniel Vetter08a24032013-04-19 11:25:34 +020013213#define PIPE_CONF_CHECK_I(name) \
13214 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013215 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020013216 "(expected %i, found %i)\n", \
13217 current_config->name, \
13218 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013219 ret = false; \
13220 }
13221
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013222#define PIPE_CONF_CHECK_P(name) \
13223 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013224 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013225 "(expected %p, found %p)\n", \
13226 current_config->name, \
13227 pipe_config->name); \
13228 ret = false; \
13229 }
13230
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013231#define PIPE_CONF_CHECK_M_N(name) \
13232 if (!intel_compare_link_m_n(&current_config->name, \
13233 &pipe_config->name,\
13234 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013235 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013236 "(expected tu %i gmch %i/%i link %i/%i, " \
13237 "found tu %i, gmch %i/%i link %i/%i)\n", \
13238 current_config->name.tu, \
13239 current_config->name.gmch_m, \
13240 current_config->name.gmch_n, \
13241 current_config->name.link_m, \
13242 current_config->name.link_n, \
13243 pipe_config->name.tu, \
13244 pipe_config->name.gmch_m, \
13245 pipe_config->name.gmch_n, \
13246 pipe_config->name.link_m, \
13247 pipe_config->name.link_n); \
13248 ret = false; \
13249 }
13250
Daniel Vetter55c561a2016-03-30 11:34:36 +020013251/* This is required for BDW+ where there is only one set of registers for
13252 * switching between high and low RR.
13253 * This macro can be used whenever a comparison has to be made between one
13254 * hw state and multiple sw state variables.
13255 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013256#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13257 if (!intel_compare_link_m_n(&current_config->name, \
13258 &pipe_config->name, adjust) && \
13259 !intel_compare_link_m_n(&current_config->alt_name, \
13260 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013261 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013262 "(expected tu %i gmch %i/%i link %i/%i, " \
13263 "or tu %i gmch %i/%i link %i/%i, " \
13264 "found tu %i, gmch %i/%i link %i/%i)\n", \
13265 current_config->name.tu, \
13266 current_config->name.gmch_m, \
13267 current_config->name.gmch_n, \
13268 current_config->name.link_m, \
13269 current_config->name.link_n, \
13270 current_config->alt_name.tu, \
13271 current_config->alt_name.gmch_m, \
13272 current_config->alt_name.gmch_n, \
13273 current_config->alt_name.link_m, \
13274 current_config->alt_name.link_n, \
13275 pipe_config->name.tu, \
13276 pipe_config->name.gmch_m, \
13277 pipe_config->name.gmch_n, \
13278 pipe_config->name.link_m, \
13279 pipe_config->name.link_n); \
13280 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013281 }
13282
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013283#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13284 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013285 pipe_config_err(adjust, __stringify(name), \
13286 "(%x) (expected %i, found %i)\n", \
13287 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013288 current_config->name & (mask), \
13289 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013290 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013291 }
13292
Ville Syrjälä5e550652013-09-06 23:29:07 +030013293#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13294 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013295 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013296 "(expected %i, found %i)\n", \
13297 current_config->name, \
13298 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013299 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013300 }
13301
Daniel Vetterbb760062013-06-06 14:55:52 +020013302#define PIPE_CONF_QUIRK(quirk) \
13303 ((current_config->quirks | pipe_config->quirks) & (quirk))
13304
Daniel Vettereccb1402013-05-22 00:50:22 +020013305 PIPE_CONF_CHECK_I(cpu_transcoder);
13306
Daniel Vetter08a24032013-04-19 11:25:34 +020013307 PIPE_CONF_CHECK_I(has_pch_encoder);
13308 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013309 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013310
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013311 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013312 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013313
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013314 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013315 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013316
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013317 if (current_config->has_drrs)
13318 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13319 } else
13320 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013321
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013322 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013323
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013324 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13325 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13326 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13327 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13328 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13329 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013330
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013331 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13332 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13333 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13334 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13335 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13336 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013337
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013338 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013339 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013340 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013341 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013342 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013343 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013344
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013345 PIPE_CONF_CHECK_I(has_audio);
13346
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013347 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013348 DRM_MODE_FLAG_INTERLACE);
13349
Daniel Vetterbb760062013-06-06 14:55:52 +020013350 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013351 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013352 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013353 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013354 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013355 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013356 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013357 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013358 DRM_MODE_FLAG_NVSYNC);
13359 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013360
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013361 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013362 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013363 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013364 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013365 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013366
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013367 if (!adjust) {
13368 PIPE_CONF_CHECK_I(pipe_src_w);
13369 PIPE_CONF_CHECK_I(pipe_src_h);
13370
13371 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13372 if (current_config->pch_pfit.enabled) {
13373 PIPE_CONF_CHECK_X(pch_pfit.pos);
13374 PIPE_CONF_CHECK_X(pch_pfit.size);
13375 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013376
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013377 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13378 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013379
Jesse Barnese59150d2014-01-07 13:30:45 -080013380 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013381 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013382 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013383
Ville Syrjälä282740f2013-09-04 18:30:03 +030013384 PIPE_CONF_CHECK_I(double_wide);
13385
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013386 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013387 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013388 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013389 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13390 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013391 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013392 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013393 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13394 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13395 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013396
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013397 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13398 PIPE_CONF_CHECK_X(dsi_pll.div);
13399
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013400 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013401 PIPE_CONF_CHECK_I(pipe_bpp);
13402
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013403 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013404 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013405
Daniel Vetter66e985c2013-06-05 13:34:20 +020013406#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013407#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013408#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013409#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013410#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013411#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013412
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013413 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013414}
13415
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013416static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13417 const struct intel_crtc_state *pipe_config)
13418{
13419 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013420 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013421 &pipe_config->fdi_m_n);
13422 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13423
13424 /*
13425 * FDI already provided one idea for the dotclock.
13426 * Yell if the encoder disagrees.
13427 */
13428 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13429 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13430 fdi_dotclock, dotclock);
13431 }
13432}
13433
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013434static void verify_wm_state(struct drm_crtc *crtc,
13435 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013436{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013437 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013438 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013439 struct skl_pipe_wm hw_wm, *sw_wm;
13440 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13441 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13443 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013444 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000013445
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013446 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013447 return;
13448
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013449 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020013450 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013451
Damien Lespiau08db6652014-11-04 17:06:52 +000013452 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13453 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13454
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013455 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070013456 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013457 hw_plane_wm = &hw_wm.planes[plane];
13458 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013459
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013460 /* Watermarks */
13461 for (level = 0; level <= max_level; level++) {
13462 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13463 &sw_plane_wm->wm[level]))
13464 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000013465
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013466 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13467 pipe_name(pipe), plane + 1, level,
13468 sw_plane_wm->wm[level].plane_en,
13469 sw_plane_wm->wm[level].plane_res_b,
13470 sw_plane_wm->wm[level].plane_res_l,
13471 hw_plane_wm->wm[level].plane_en,
13472 hw_plane_wm->wm[level].plane_res_b,
13473 hw_plane_wm->wm[level].plane_res_l);
13474 }
13475
13476 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13477 &sw_plane_wm->trans_wm)) {
13478 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13479 pipe_name(pipe), plane + 1,
13480 sw_plane_wm->trans_wm.plane_en,
13481 sw_plane_wm->trans_wm.plane_res_b,
13482 sw_plane_wm->trans_wm.plane_res_l,
13483 hw_plane_wm->trans_wm.plane_en,
13484 hw_plane_wm->trans_wm.plane_res_b,
13485 hw_plane_wm->trans_wm.plane_res_l);
13486 }
13487
13488 /* DDB */
13489 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13490 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13491
13492 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013493 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013494 pipe_name(pipe), plane + 1,
13495 sw_ddb_entry->start, sw_ddb_entry->end,
13496 hw_ddb_entry->start, hw_ddb_entry->end);
13497 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013498 }
13499
Lyude27082492016-08-24 07:48:10 +020013500 /*
13501 * cursor
13502 * If the cursor plane isn't active, we may not have updated it's ddb
13503 * allocation. In that case since the ddb allocation will be updated
13504 * once the plane becomes visible, we can skip this check
13505 */
13506 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013507 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13508 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013509
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013510 /* Watermarks */
13511 for (level = 0; level <= max_level; level++) {
13512 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13513 &sw_plane_wm->wm[level]))
13514 continue;
13515
13516 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13517 pipe_name(pipe), level,
13518 sw_plane_wm->wm[level].plane_en,
13519 sw_plane_wm->wm[level].plane_res_b,
13520 sw_plane_wm->wm[level].plane_res_l,
13521 hw_plane_wm->wm[level].plane_en,
13522 hw_plane_wm->wm[level].plane_res_b,
13523 hw_plane_wm->wm[level].plane_res_l);
13524 }
13525
13526 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13527 &sw_plane_wm->trans_wm)) {
13528 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13529 pipe_name(pipe),
13530 sw_plane_wm->trans_wm.plane_en,
13531 sw_plane_wm->trans_wm.plane_res_b,
13532 sw_plane_wm->trans_wm.plane_res_l,
13533 hw_plane_wm->trans_wm.plane_en,
13534 hw_plane_wm->trans_wm.plane_res_b,
13535 hw_plane_wm->trans_wm.plane_res_l);
13536 }
13537
13538 /* DDB */
13539 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13540 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13541
13542 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013543 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020013544 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013545 sw_ddb_entry->start, sw_ddb_entry->end,
13546 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020013547 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013548 }
13549}
13550
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013551static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013552verify_connector_state(struct drm_device *dev,
13553 struct drm_atomic_state *state,
13554 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013555{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013556 struct drm_connector *connector;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013557 struct drm_connector_state *old_conn_state;
13558 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013559
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013560 for_each_connector_in_state(state, connector, old_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013561 struct drm_encoder *encoder = connector->encoder;
13562 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013563
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013564 if (state->crtc != crtc)
13565 continue;
13566
Daniel Vetter5a21b662016-05-24 17:13:53 +020013567 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013568
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013569 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013570 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013571 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013572}
13573
13574static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013575verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013576{
13577 struct intel_encoder *encoder;
13578 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013579
Damien Lespiaub2784e12014-08-05 11:29:37 +010013580 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013581 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013582 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013583
13584 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13585 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013586 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013587
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013588 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013589 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013590 continue;
13591 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013592
13593 I915_STATE_WARN(connector->base.state->crtc !=
13594 encoder->base.crtc,
13595 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013596 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013597
Rob Clarke2c719b2014-12-15 13:56:32 -050013598 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013599 "encoder's enabled state mismatch "
13600 "(expected %i, found %i)\n",
13601 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013602
13603 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013604 bool active;
13605
13606 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013607 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013608 "encoder detached but still enabled on pipe %c.\n",
13609 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013610 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013611 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013612}
13613
13614static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013615verify_crtc_state(struct drm_crtc *crtc,
13616 struct drm_crtc_state *old_crtc_state,
13617 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013618{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013619 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013620 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013621 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13623 struct intel_crtc_state *pipe_config, *sw_config;
13624 struct drm_atomic_state *old_state;
13625 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013626
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013627 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013628 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013629 pipe_config = to_intel_crtc_state(old_crtc_state);
13630 memset(pipe_config, 0, sizeof(*pipe_config));
13631 pipe_config->base.crtc = crtc;
13632 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013633
Ville Syrjälä78108b72016-05-27 20:59:19 +030013634 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013635
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013636 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013637
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013638 /* hw state is inconsistent with the pipe quirk */
13639 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13640 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13641 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013642
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013643 I915_STATE_WARN(new_crtc_state->active != active,
13644 "crtc active state doesn't match with hw state "
13645 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013646
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013647 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13648 "transitional active state does not match atomic hw state "
13649 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013650
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013651 for_each_encoder_on_crtc(dev, crtc, encoder) {
13652 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013653
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013654 active = encoder->get_hw_state(encoder, &pipe);
13655 I915_STATE_WARN(active != new_crtc_state->active,
13656 "[ENCODER:%i] active %i with crtc active %i\n",
13657 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013658
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013659 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13660 "Encoder connected to wrong pipe %c\n",
13661 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013662
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013663 if (active) {
13664 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013665 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013666 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013667 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013668
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013669 if (!new_crtc_state->active)
13670 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013671
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013672 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013673
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013674 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013675 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013676 pipe_config, false)) {
13677 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13678 intel_dump_pipe_config(intel_crtc, pipe_config,
13679 "[hw state]");
13680 intel_dump_pipe_config(intel_crtc, sw_config,
13681 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013682 }
13683}
13684
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013685static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013686verify_single_dpll_state(struct drm_i915_private *dev_priv,
13687 struct intel_shared_dpll *pll,
13688 struct drm_crtc *crtc,
13689 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013690{
13691 struct intel_dpll_hw_state dpll_hw_state;
13692 unsigned crtc_mask;
13693 bool active;
13694
13695 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13696
13697 DRM_DEBUG_KMS("%s\n", pll->name);
13698
13699 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13700
13701 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13702 I915_STATE_WARN(!pll->on && pll->active_mask,
13703 "pll in active use but not on in sw tracking\n");
13704 I915_STATE_WARN(pll->on && !pll->active_mask,
13705 "pll is on but not used by any active crtc\n");
13706 I915_STATE_WARN(pll->on != active,
13707 "pll on state mismatch (expected %i, found %i)\n",
13708 pll->on, active);
13709 }
13710
13711 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013712 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013713 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013714 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013715
13716 return;
13717 }
13718
13719 crtc_mask = 1 << drm_crtc_index(crtc);
13720
13721 if (new_state->active)
13722 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13723 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13724 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13725 else
13726 I915_STATE_WARN(pll->active_mask & crtc_mask,
13727 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13728 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13729
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013730 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013731 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013732 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013733
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013734 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013735 &dpll_hw_state,
13736 sizeof(dpll_hw_state)),
13737 "pll hw state mismatch\n");
13738}
13739
13740static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013741verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13742 struct drm_crtc_state *old_crtc_state,
13743 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013744{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013745 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013746 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13747 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13748
13749 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013750 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013751
13752 if (old_state->shared_dpll &&
13753 old_state->shared_dpll != new_state->shared_dpll) {
13754 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13755 struct intel_shared_dpll *pll = old_state->shared_dpll;
13756
13757 I915_STATE_WARN(pll->active_mask & crtc_mask,
13758 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13759 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013760 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013761 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13762 pipe_name(drm_crtc_index(crtc)));
13763 }
13764}
13765
13766static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013767intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013768 struct drm_atomic_state *state,
13769 struct drm_crtc_state *old_state,
13770 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013771{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013772 if (!needs_modeset(new_state) &&
13773 !to_intel_crtc_state(new_state)->update_pipe)
13774 return;
13775
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013776 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013777 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013778 verify_crtc_state(crtc, old_state, new_state);
13779 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013780}
13781
13782static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013783verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013784{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013785 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013786 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013787
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013788 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013789 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013790}
Daniel Vetter53589012013-06-05 13:34:16 +020013791
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013792static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013793intel_modeset_verify_disabled(struct drm_device *dev,
13794 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013795{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013796 verify_encoder_state(dev);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013797 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013798 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013799}
13800
Ville Syrjälä80715b22014-05-15 20:23:23 +030013801static void update_scanline_offset(struct intel_crtc *crtc)
13802{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013803 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013804
13805 /*
13806 * The scanline counter increments at the leading edge of hsync.
13807 *
13808 * On most platforms it starts counting from vtotal-1 on the
13809 * first active line. That means the scanline counter value is
13810 * always one less than what we would expect. Ie. just after
13811 * start of vblank, which also occurs at start of hsync (on the
13812 * last active line), the scanline counter will read vblank_start-1.
13813 *
13814 * On gen2 the scanline counter starts counting from 1 instead
13815 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13816 * to keep the value positive), instead of adding one.
13817 *
13818 * On HSW+ the behaviour of the scanline counter depends on the output
13819 * type. For DP ports it behaves like most other platforms, but on HDMI
13820 * there's an extra 1 line difference. So we need to add two instead of
13821 * one to the value.
13822 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013823 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013824 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013825 int vtotal;
13826
Ville Syrjälä124abe02015-09-08 13:40:45 +030013827 vtotal = adjusted_mode->crtc_vtotal;
13828 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013829 vtotal /= 2;
13830
13831 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013832 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013833 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013834 crtc->scanline_offset = 2;
13835 } else
13836 crtc->scanline_offset = 1;
13837}
13838
Maarten Lankhorstad421372015-06-15 12:33:42 +020013839static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013840{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013841 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013842 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013843 struct drm_crtc *crtc;
13844 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013845 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013846
13847 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013848 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013849
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013850 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013852 struct intel_shared_dpll *old_dpll =
13853 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013854
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013855 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013856 continue;
13857
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013858 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013859
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013860 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013861 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013862
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020013863 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013864 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013865}
13866
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013867/*
13868 * This implements the workaround described in the "notes" section of the mode
13869 * set sequence documentation. When going from no pipes or single pipe to
13870 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13871 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13872 */
13873static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13874{
13875 struct drm_crtc_state *crtc_state;
13876 struct intel_crtc *intel_crtc;
13877 struct drm_crtc *crtc;
13878 struct intel_crtc_state *first_crtc_state = NULL;
13879 struct intel_crtc_state *other_crtc_state = NULL;
13880 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13881 int i;
13882
13883 /* look at all crtc's that are going to be enabled in during modeset */
13884 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13885 intel_crtc = to_intel_crtc(crtc);
13886
13887 if (!crtc_state->active || !needs_modeset(crtc_state))
13888 continue;
13889
13890 if (first_crtc_state) {
13891 other_crtc_state = to_intel_crtc_state(crtc_state);
13892 break;
13893 } else {
13894 first_crtc_state = to_intel_crtc_state(crtc_state);
13895 first_pipe = intel_crtc->pipe;
13896 }
13897 }
13898
13899 /* No workaround needed? */
13900 if (!first_crtc_state)
13901 return 0;
13902
13903 /* w/a possibly needed, check how many crtc's are already enabled. */
13904 for_each_intel_crtc(state->dev, intel_crtc) {
13905 struct intel_crtc_state *pipe_config;
13906
13907 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13908 if (IS_ERR(pipe_config))
13909 return PTR_ERR(pipe_config);
13910
13911 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13912
13913 if (!pipe_config->base.active ||
13914 needs_modeset(&pipe_config->base))
13915 continue;
13916
13917 /* 2 or more enabled crtcs means no need for w/a */
13918 if (enabled_pipe != INVALID_PIPE)
13919 return 0;
13920
13921 enabled_pipe = intel_crtc->pipe;
13922 }
13923
13924 if (enabled_pipe != INVALID_PIPE)
13925 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13926 else if (other_crtc_state)
13927 other_crtc_state->hsw_workaround_pipe = first_pipe;
13928
13929 return 0;
13930}
13931
Ville Syrjälä8d965612016-11-14 18:35:10 +020013932static int intel_lock_all_pipes(struct drm_atomic_state *state)
13933{
13934 struct drm_crtc *crtc;
13935
13936 /* Add all pipes to the state */
13937 for_each_crtc(state->dev, crtc) {
13938 struct drm_crtc_state *crtc_state;
13939
13940 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13941 if (IS_ERR(crtc_state))
13942 return PTR_ERR(crtc_state);
13943 }
13944
13945 return 0;
13946}
13947
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013948static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13949{
13950 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013951
Ville Syrjälä8d965612016-11-14 18:35:10 +020013952 /*
13953 * Add all pipes to the state, and force
13954 * a modeset on all the active ones.
13955 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013956 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013957 struct drm_crtc_state *crtc_state;
13958 int ret;
13959
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013960 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13961 if (IS_ERR(crtc_state))
13962 return PTR_ERR(crtc_state);
13963
13964 if (!crtc_state->active || needs_modeset(crtc_state))
13965 continue;
13966
13967 crtc_state->mode_changed = true;
13968
13969 ret = drm_atomic_add_affected_connectors(state, crtc);
13970 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013971 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013972
13973 ret = drm_atomic_add_affected_planes(state, crtc);
13974 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013975 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013976 }
13977
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013978 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013979}
13980
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013981static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013982{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013983 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013984 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013985 struct drm_crtc *crtc;
13986 struct drm_crtc_state *crtc_state;
13987 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013988
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013989 if (!check_digital_port_conflicts(state)) {
13990 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13991 return -EINVAL;
13992 }
13993
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013994 intel_state->modeset = true;
13995 intel_state->active_crtcs = dev_priv->active_crtcs;
13996
13997 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13998 if (crtc_state->active)
13999 intel_state->active_crtcs |= 1 << i;
14000 else
14001 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070014002
14003 if (crtc_state->active != crtc->state->active)
14004 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014005 }
14006
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014007 /*
14008 * See if the config requires any additional preparation, e.g.
14009 * to adjust global state with pipes off. We need to do this
14010 * here so we can get the modeset_pipe updated config for the new
14011 * mode set on this crtc. For other crtcs we need to use the
14012 * adjusted_mode bits in the crtc directly.
14013 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014014 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030014015 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030014016 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030014017 if (!intel_state->cdclk_pll_vco)
14018 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014019
Clint Taylorc89e39f2016-05-13 23:41:21 +030014020 ret = dev_priv->display.modeset_calc_cdclk(state);
14021 if (ret < 0)
14022 return ret;
14023
Ville Syrjälä8d965612016-11-14 18:35:10 +020014024 /*
14025 * Writes to dev_priv->atomic_cdclk_freq must protected by
14026 * holding all the crtc locks, even if we don't end up
14027 * touching the hardware
14028 */
14029 if (intel_state->cdclk != dev_priv->atomic_cdclk_freq) {
14030 ret = intel_lock_all_pipes(state);
14031 if (ret < 0)
14032 return ret;
14033 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014034
Ville Syrjälä8d965612016-11-14 18:35:10 +020014035 /* All pipes must be switched off while we change the cdclk. */
14036 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
14037 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco) {
14038 ret = intel_modeset_all_pipes(state);
14039 if (ret < 0)
14040 return ret;
14041 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010014042
14043 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14044 intel_state->cdclk, intel_state->dev_cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014045 } else {
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014046 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014047 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014048
Maarten Lankhorstad421372015-06-15 12:33:42 +020014049 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014050
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014051 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020014052 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020014053
Maarten Lankhorstad421372015-06-15 12:33:42 +020014054 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014055}
14056
Matt Roperaa363132015-09-24 15:53:18 -070014057/*
14058 * Handle calculation of various watermark data at the end of the atomic check
14059 * phase. The code here should be run after the per-crtc and per-plane 'check'
14060 * handlers to ensure that all derived state has been updated.
14061 */
Matt Roper55994c22016-05-12 07:06:08 -070014062static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070014063{
14064 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070014065 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070014066
14067 /* Is there platform-specific watermark information to calculate? */
14068 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070014069 return dev_priv->display.compute_global_watermarks(state);
14070
14071 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070014072}
14073
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014074/**
14075 * intel_atomic_check - validate state object
14076 * @dev: drm device
14077 * @state: state to validate
14078 */
14079static int intel_atomic_check(struct drm_device *dev,
14080 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014081{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014082 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070014083 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014084 struct drm_crtc *crtc;
14085 struct drm_crtc_state *crtc_state;
14086 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014087 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014088
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014089 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014090 if (ret)
14091 return ret;
14092
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014093 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014094 struct intel_crtc_state *pipe_config =
14095 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014096
14097 /* Catch I915_MODE_FLAG_INHERITED */
14098 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14099 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014100
Daniel Vetter26495482015-07-15 14:15:52 +020014101 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014102 continue;
14103
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014104 if (!crtc_state->enable) {
14105 any_ms = true;
14106 continue;
14107 }
14108
Daniel Vetter26495482015-07-15 14:15:52 +020014109 /* FIXME: For only active_changed we shouldn't need to do any
14110 * state recomputation at all. */
14111
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014112 ret = drm_atomic_add_affected_connectors(state, crtc);
14113 if (ret)
14114 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014115
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014116 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014117 if (ret) {
14118 intel_dump_pipe_config(to_intel_crtc(crtc),
14119 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014120 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014121 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014122
Jani Nikula73831232015-11-19 10:26:30 +020014123 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014124 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014125 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014126 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014127 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014128 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014129 }
14130
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014131 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014132 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014133
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014134 ret = drm_atomic_add_affected_planes(state, crtc);
14135 if (ret)
14136 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014137
Daniel Vetter26495482015-07-15 14:15:52 +020014138 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14139 needs_modeset(crtc_state) ?
14140 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014141 }
14142
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014143 if (any_ms) {
14144 ret = intel_modeset_checks(state);
14145
14146 if (ret)
14147 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014148 } else {
14149 intel_state->cdclk = dev_priv->atomic_cdclk_freq;
14150 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014151
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014152 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014153 if (ret)
14154 return ret;
14155
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014156 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014157 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014158}
14159
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014160static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010014161 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014162{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014163 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014164 struct drm_crtc_state *crtc_state;
14165 struct drm_crtc *crtc;
14166 int i, ret;
14167
Daniel Vetter5a21b662016-05-24 17:13:53 +020014168 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14169 if (state->legacy_cursor_update)
14170 continue;
14171
14172 ret = intel_crtc_wait_for_pending_flips(crtc);
14173 if (ret)
14174 return ret;
14175
14176 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14177 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014178 }
14179
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014180 ret = mutex_lock_interruptible(&dev->struct_mutex);
14181 if (ret)
14182 return ret;
14183
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014184 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014185 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014186
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014187 return ret;
14188}
14189
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014190u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14191{
14192 struct drm_device *dev = crtc->base.dev;
14193
14194 if (!dev->max_vblank_count)
14195 return drm_accurate_vblank_count(&crtc->base);
14196
14197 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14198}
14199
Daniel Vetter5a21b662016-05-24 17:13:53 +020014200static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14201 struct drm_i915_private *dev_priv,
14202 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014203{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014204 unsigned last_vblank_count[I915_MAX_PIPES];
14205 enum pipe pipe;
14206 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014207
Daniel Vetter5a21b662016-05-24 17:13:53 +020014208 if (!crtc_mask)
14209 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014210
Daniel Vetter5a21b662016-05-24 17:13:53 +020014211 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014212 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14213 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010014214
Daniel Vetter5a21b662016-05-24 17:13:53 +020014215 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014216 continue;
14217
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014218 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014219 if (WARN_ON(ret != 0)) {
14220 crtc_mask &= ~(1 << pipe);
14221 continue;
14222 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014223
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014224 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014225 }
14226
14227 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014228 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14229 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014230 long lret;
14231
14232 if (!((1 << pipe) & crtc_mask))
14233 continue;
14234
14235 lret = wait_event_timeout(dev->vblank[pipe].queue,
14236 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014237 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020014238 msecs_to_jiffies(50));
14239
14240 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14241
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014242 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014243 }
14244}
14245
Daniel Vetter5a21b662016-05-24 17:13:53 +020014246static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014247{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014248 /* fb updated, need to unpin old fb */
14249 if (crtc_state->fb_changed)
14250 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014251
Daniel Vetter5a21b662016-05-24 17:13:53 +020014252 /* wm changes, need vblank before final wm's */
14253 if (crtc_state->update_wm_post)
14254 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014255
Daniel Vetter5a21b662016-05-24 17:13:53 +020014256 /*
14257 * cxsr is re-enabled after vblank.
14258 * This is already handled by crtc_state->update_wm_post,
14259 * but added for clarity.
14260 */
14261 if (crtc_state->disable_cxsr)
14262 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014263
Daniel Vetter5a21b662016-05-24 17:13:53 +020014264 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014265}
14266
Lyude896e5bb2016-08-24 07:48:09 +020014267static void intel_update_crtc(struct drm_crtc *crtc,
14268 struct drm_atomic_state *state,
14269 struct drm_crtc_state *old_crtc_state,
14270 unsigned int *crtc_vblank_mask)
14271{
14272 struct drm_device *dev = crtc->dev;
14273 struct drm_i915_private *dev_priv = to_i915(dev);
14274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14275 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14276 bool modeset = needs_modeset(crtc->state);
14277
14278 if (modeset) {
14279 update_scanline_offset(intel_crtc);
14280 dev_priv->display.crtc_enable(pipe_config, state);
14281 } else {
14282 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14283 }
14284
14285 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14286 intel_fbc_enable(
14287 intel_crtc, pipe_config,
14288 to_intel_plane_state(crtc->primary->state));
14289 }
14290
14291 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14292
14293 if (needs_vblank_wait(pipe_config))
14294 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14295}
14296
14297static void intel_update_crtcs(struct drm_atomic_state *state,
14298 unsigned int *crtc_vblank_mask)
14299{
14300 struct drm_crtc *crtc;
14301 struct drm_crtc_state *old_crtc_state;
14302 int i;
14303
14304 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14305 if (!crtc->state->active)
14306 continue;
14307
14308 intel_update_crtc(crtc, state, old_crtc_state,
14309 crtc_vblank_mask);
14310 }
14311}
14312
Lyude27082492016-08-24 07:48:10 +020014313static void skl_update_crtcs(struct drm_atomic_state *state,
14314 unsigned int *crtc_vblank_mask)
14315{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014316 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020014317 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14318 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040014319 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020014320 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040014321 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020014322 unsigned int updated = 0;
14323 bool progress;
14324 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014325 int i;
14326
14327 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
14328
14329 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
14330 /* ignore allocations for crtc's that have been turned off. */
14331 if (crtc->state->active)
14332 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014333
14334 /*
14335 * Whenever the number of active pipes changes, we need to make sure we
14336 * update the pipes in the right order so that their ddb allocations
14337 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14338 * cause pipe underruns and other bad stuff.
14339 */
14340 do {
Lyude27082492016-08-24 07:48:10 +020014341 progress = false;
14342
14343 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14344 bool vbl_wait = false;
14345 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040014346
14347 intel_crtc = to_intel_crtc(crtc);
14348 cstate = to_intel_crtc_state(crtc->state);
14349 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020014350
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014351 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020014352 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014353
14354 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020014355 continue;
14356
14357 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014358 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014359
14360 /*
14361 * If this is an already active pipe, it's DDB changed,
14362 * and this isn't the last pipe that needs updating
14363 * then we need to wait for a vblank to pass for the
14364 * new ddb allocation to take effect.
14365 */
Lyudece0ba282016-09-15 10:46:35 -040014366 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010014367 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Lyude27082492016-08-24 07:48:10 +020014368 !crtc->state->active_changed &&
14369 intel_state->wm_results.dirty_pipes != updated)
14370 vbl_wait = true;
14371
14372 intel_update_crtc(crtc, state, old_crtc_state,
14373 crtc_vblank_mask);
14374
14375 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014376 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020014377
14378 progress = true;
14379 }
14380 } while (progress);
14381}
14382
Daniel Vetter94f05022016-06-14 18:01:00 +020014383static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014384{
Daniel Vetter94f05022016-06-14 18:01:00 +020014385 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014386 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014387 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014388 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014389 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014390 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014391 bool hw_check = intel_state->modeset;
14392 unsigned long put_domains[I915_MAX_PIPES] = {};
14393 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010014394 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020014395
Daniel Vetterea0000f2016-06-13 16:13:46 +020014396 drm_atomic_helper_wait_for_dependencies(state);
14397
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014398 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014399 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014400
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014401 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14403
Daniel Vetter5a21b662016-05-24 17:13:53 +020014404 if (needs_modeset(crtc->state) ||
14405 to_intel_crtc_state(crtc->state)->update_pipe) {
14406 hw_check = true;
14407
14408 put_domains[to_intel_crtc(crtc)->pipe] =
14409 modeset_get_crtc_power_domains(crtc,
14410 to_intel_crtc_state(crtc->state));
14411 }
14412
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014413 if (!needs_modeset(crtc->state))
14414 continue;
14415
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014416 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014417
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014418 if (old_crtc_state->active) {
14419 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014420 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014421 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014422 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014423 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014424
14425 /*
14426 * Underruns don't always raise
14427 * interrupts, so check manually.
14428 */
14429 intel_check_cpu_fifo_underruns(dev_priv);
14430 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014431
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014432 if (!crtc->state->active) {
14433 /*
14434 * Make sure we don't call initial_watermarks
14435 * for ILK-style watermark updates.
14436 */
14437 if (dev_priv->display.atomic_update_watermarks)
14438 dev_priv->display.initial_watermarks(intel_state,
14439 to_intel_crtc_state(crtc->state));
14440 else
14441 intel_update_watermarks(intel_crtc);
14442 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014443 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014444 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014445
Daniel Vetterea9d7582012-07-10 10:42:52 +020014446 /* Only after disabling all output pipelines that will be changed can we
14447 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014448 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014449
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014450 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014451 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014452
14453 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014454 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014455 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014456 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014457
Lyude656d1b82016-08-17 15:55:54 -040014458 /*
14459 * SKL workaround: bspec recommends we disable the SAGV when we
14460 * have more then one pipe enabled
14461 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014462 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014463 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014464
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014465 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014466 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014467
Lyude896e5bb2016-08-24 07:48:09 +020014468 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014469 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014470 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014471
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014472 /* Complete events for now disable pipes here. */
14473 if (modeset && !crtc->state->active && crtc->state->event) {
14474 spin_lock_irq(&dev->event_lock);
14475 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14476 spin_unlock_irq(&dev->event_lock);
14477
14478 crtc->state->event = NULL;
14479 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014480 }
14481
Lyude896e5bb2016-08-24 07:48:09 +020014482 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14483 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14484
Daniel Vetter94f05022016-06-14 18:01:00 +020014485 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14486 * already, but still need the state for the delayed optimization. To
14487 * fix this:
14488 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14489 * - schedule that vblank worker _before_ calling hw_done
14490 * - at the start of commit_tail, cancel it _synchrously
14491 * - switch over to the vblank wait helper in the core after that since
14492 * we don't need out special handling any more.
14493 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014494 if (!state->legacy_cursor_update)
14495 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14496
14497 /*
14498 * Now that the vblank has passed, we can go ahead and program the
14499 * optimal watermarks on platforms that need two-step watermark
14500 * programming.
14501 *
14502 * TODO: Move this (and other cleanup) to an async worker eventually.
14503 */
14504 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14505 intel_cstate = to_intel_crtc_state(crtc->state);
14506
14507 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014508 dev_priv->display.optimize_watermarks(intel_state,
14509 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014510 }
14511
14512 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14513 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14514
14515 if (put_domains[i])
14516 modeset_put_power_domains(dev_priv, put_domains[i]);
14517
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014518 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014519 }
14520
Paulo Zanoni56feca92016-09-22 18:00:28 -030014521 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014522 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014523
Daniel Vetter94f05022016-06-14 18:01:00 +020014524 drm_atomic_helper_commit_hw_done(state);
14525
Daniel Vetter5a21b662016-05-24 17:13:53 +020014526 if (intel_state->modeset)
14527 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14528
14529 mutex_lock(&dev->struct_mutex);
14530 drm_atomic_helper_cleanup_planes(dev, state);
14531 mutex_unlock(&dev->struct_mutex);
14532
Daniel Vetterea0000f2016-06-13 16:13:46 +020014533 drm_atomic_helper_commit_cleanup_done(state);
14534
Chris Wilson08536952016-10-14 13:18:18 +010014535 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014536
Mika Kuoppala75714942015-12-16 09:26:48 +020014537 /* As one of the primary mmio accessors, KMS has a high likelihood
14538 * of triggering bugs in unclaimed access. After we finish
14539 * modesetting, see if an error has been flagged, and if so
14540 * enable debugging for the next modeset - and hope we catch
14541 * the culprit.
14542 *
14543 * XXX note that we assume display power is on at this point.
14544 * This might hold true now but we need to add pm helper to check
14545 * unclaimed only when the hardware is on, as atomic commits
14546 * can happen also when the device is completely off.
14547 */
14548 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014549}
14550
14551static void intel_atomic_commit_work(struct work_struct *work)
14552{
Chris Wilsonc004a902016-10-28 13:58:45 +010014553 struct drm_atomic_state *state =
14554 container_of(work, struct drm_atomic_state, commit_work);
14555
Daniel Vetter94f05022016-06-14 18:01:00 +020014556 intel_atomic_commit_tail(state);
14557}
14558
Chris Wilsonc004a902016-10-28 13:58:45 +010014559static int __i915_sw_fence_call
14560intel_atomic_commit_ready(struct i915_sw_fence *fence,
14561 enum i915_sw_fence_notify notify)
14562{
14563 struct intel_atomic_state *state =
14564 container_of(fence, struct intel_atomic_state, commit_ready);
14565
14566 switch (notify) {
14567 case FENCE_COMPLETE:
14568 if (state->base.commit_work.func)
14569 queue_work(system_unbound_wq, &state->base.commit_work);
14570 break;
14571
14572 case FENCE_FREE:
14573 drm_atomic_state_put(&state->base);
14574 break;
14575 }
14576
14577 return NOTIFY_DONE;
14578}
14579
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014580static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14581{
14582 struct drm_plane_state *old_plane_state;
14583 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014584 int i;
14585
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014586 for_each_plane_in_state(state, plane, old_plane_state, i)
14587 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14588 intel_fb_obj(plane->state->fb),
14589 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014590}
14591
Daniel Vetter94f05022016-06-14 18:01:00 +020014592/**
14593 * intel_atomic_commit - commit validated state object
14594 * @dev: DRM device
14595 * @state: the top-level driver state object
14596 * @nonblock: nonblocking commit
14597 *
14598 * This function commits a top-level state object that has been validated
14599 * with drm_atomic_helper_check().
14600 *
Daniel Vetter94f05022016-06-14 18:01:00 +020014601 * RETURNS
14602 * Zero for success or -errno.
14603 */
14604static int intel_atomic_commit(struct drm_device *dev,
14605 struct drm_atomic_state *state,
14606 bool nonblock)
14607{
14608 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014609 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014610 int ret = 0;
14611
Daniel Vetter94f05022016-06-14 18:01:00 +020014612 ret = drm_atomic_helper_setup_commit(state, nonblock);
14613 if (ret)
14614 return ret;
14615
Chris Wilsonc004a902016-10-28 13:58:45 +010014616 drm_atomic_state_get(state);
14617 i915_sw_fence_init(&intel_state->commit_ready,
14618 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014619
Chris Wilsond07f0e52016-10-28 13:58:44 +010014620 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014621 if (ret) {
14622 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010014623 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014624 return ret;
14625 }
14626
14627 drm_atomic_helper_swap_state(state, true);
14628 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020014629 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014630 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014631
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014632 if (intel_state->modeset) {
14633 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14634 sizeof(intel_state->min_pixclk));
14635 dev_priv->active_crtcs = intel_state->active_crtcs;
14636 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14637 }
14638
Chris Wilson08536952016-10-14 13:18:18 +010014639 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014640 INIT_WORK(&state->commit_work,
14641 nonblock ? intel_atomic_commit_work : NULL);
14642
14643 i915_sw_fence_commit(&intel_state->commit_ready);
14644 if (!nonblock) {
14645 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014646 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014647 }
Mika Kuoppala75714942015-12-16 09:26:48 +020014648
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014649 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014650}
14651
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014652void intel_crtc_restore_mode(struct drm_crtc *crtc)
14653{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014654 struct drm_device *dev = crtc->dev;
14655 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014656 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014657 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014658
14659 state = drm_atomic_state_alloc(dev);
14660 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014661 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14662 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014663 return;
14664 }
14665
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014666 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014667
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014668retry:
14669 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14670 ret = PTR_ERR_OR_ZERO(crtc_state);
14671 if (!ret) {
14672 if (!crtc_state->active)
14673 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014674
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014675 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014676 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014677 }
14678
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014679 if (ret == -EDEADLK) {
14680 drm_atomic_state_clear(state);
14681 drm_modeset_backoff(state->acquire_ctx);
14682 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014683 }
14684
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014685out:
Chris Wilson08536952016-10-14 13:18:18 +010014686 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014687}
14688
Bob Paauwea8784872016-07-15 14:59:02 +010014689/*
14690 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14691 * drm_atomic_helper_legacy_gamma_set() directly.
14692 */
14693static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14694 u16 *red, u16 *green, u16 *blue,
14695 uint32_t size)
14696{
14697 struct drm_device *dev = crtc->dev;
14698 struct drm_mode_config *config = &dev->mode_config;
14699 struct drm_crtc_state *state;
14700 int ret;
14701
14702 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14703 if (ret)
14704 return ret;
14705
14706 /*
14707 * Make sure we update the legacy properties so this works when
14708 * atomic is not enabled.
14709 */
14710
14711 state = crtc->state;
14712
14713 drm_object_property_set_value(&crtc->base,
14714 config->degamma_lut_property,
14715 (state->degamma_lut) ?
14716 state->degamma_lut->base.id : 0);
14717
14718 drm_object_property_set_value(&crtc->base,
14719 config->ctm_property,
14720 (state->ctm) ?
14721 state->ctm->base.id : 0);
14722
14723 drm_object_property_set_value(&crtc->base,
14724 config->gamma_lut_property,
14725 (state->gamma_lut) ?
14726 state->gamma_lut->base.id : 0);
14727
14728 return 0;
14729}
14730
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014731static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014732 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014733 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014734 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014735 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014736 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014737 .atomic_duplicate_state = intel_crtc_duplicate_state,
14738 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010014739 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014740};
14741
Matt Roper6beb8c232014-12-01 15:40:14 -080014742/**
14743 * intel_prepare_plane_fb - Prepare fb for usage on plane
14744 * @plane: drm plane to prepare for
14745 * @fb: framebuffer to prepare for presentation
14746 *
14747 * Prepares a framebuffer for usage on a display plane. Generally this
14748 * involves pinning the underlying object and updating the frontbuffer tracking
14749 * bits. Some older platforms need special physical address handling for
14750 * cursor planes.
14751 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014752 * Must be called with struct_mutex held.
14753 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014754 * Returns 0 on success, negative error code on failure.
14755 */
14756int
14757intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014758 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014759{
Chris Wilsonc004a902016-10-28 13:58:45 +010014760 struct intel_atomic_state *intel_state =
14761 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014762 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014763 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014764 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014765 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010014766 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014767
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014768 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014769 return 0;
14770
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014771 if (old_obj) {
14772 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010014773 drm_atomic_get_existing_crtc_state(new_state->state,
14774 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014775
14776 /* Big Hammer, we also need to ensure that any pending
14777 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14778 * current scanout is retired before unpinning the old
14779 * framebuffer. Note that we rely on userspace rendering
14780 * into the buffer attached to the pipe they are waiting
14781 * on. If not, userspace generates a GPU hang with IPEHR
14782 * point to the MI_WAIT_FOR_EVENT.
14783 *
14784 * This should only fail upon a hung GPU, in which case we
14785 * can safely continue.
14786 */
Chris Wilsonc004a902016-10-28 13:58:45 +010014787 if (needs_modeset(crtc_state)) {
14788 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14789 old_obj->resv, NULL,
14790 false, 0,
14791 GFP_KERNEL);
14792 if (ret < 0)
14793 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014794 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014795 }
14796
Chris Wilsonc004a902016-10-28 13:58:45 +010014797 if (new_state->fence) { /* explicit fencing */
14798 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14799 new_state->fence,
14800 I915_FENCE_TIMEOUT,
14801 GFP_KERNEL);
14802 if (ret < 0)
14803 return ret;
14804 }
14805
Chris Wilsonc37efb92016-06-17 08:28:47 +010014806 if (!obj)
14807 return 0;
14808
Chris Wilsonc004a902016-10-28 13:58:45 +010014809 if (!new_state->fence) { /* implicit fencing */
14810 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14811 obj->resv, NULL,
14812 false, I915_FENCE_TIMEOUT,
14813 GFP_KERNEL);
14814 if (ret < 0)
14815 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000014816
14817 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010014818 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014819
Chris Wilsonc37efb92016-06-17 08:28:47 +010014820 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014821 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014822 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014823 ret = i915_gem_object_attach_phys(obj, align);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014824 if (ret) {
Matt Roper6beb8c232014-12-01 15:40:14 -080014825 DRM_DEBUG_KMS("failed to attach phys object\n");
Chris Wilsond07f0e52016-10-28 13:58:44 +010014826 return ret;
14827 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014828 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014829 struct i915_vma *vma;
14830
14831 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014832 if (IS_ERR(vma)) {
14833 DRM_DEBUG_KMS("failed to pin object\n");
14834 return PTR_ERR(vma);
14835 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014836 }
14837
Chris Wilsond07f0e52016-10-28 13:58:44 +010014838 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080014839}
14840
Matt Roper38f3ce32014-12-02 07:45:25 -080014841/**
14842 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14843 * @plane: drm plane to clean up for
14844 * @fb: old framebuffer that was on plane
14845 *
14846 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014847 *
14848 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014849 */
14850void
14851intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014852 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014853{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014854 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014855 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014856 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14857 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014858
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014859 old_intel_state = to_intel_plane_state(old_state);
14860
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014861 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014862 return;
14863
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014864 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014865 !INTEL_INFO(dev_priv)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014866 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Matt Roper465c1202014-05-29 08:06:54 -070014867}
14868
Chandra Konduru6156a452015-04-27 13:48:39 -070014869int
14870skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14871{
14872 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014873 int crtc_clock, cdclk;
14874
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014875 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014876 return DRM_PLANE_HELPER_NO_SCALING;
14877
Chandra Konduru6156a452015-04-27 13:48:39 -070014878 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014879 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014880
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014881 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014882 return DRM_PLANE_HELPER_NO_SCALING;
14883
14884 /*
14885 * skl max scale is lower of:
14886 * close to 3 but not 3, -1 is for that purpose
14887 * or
14888 * cdclk/crtc_clock
14889 */
14890 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14891
14892 return max_scale;
14893}
14894
Matt Roper465c1202014-05-29 08:06:54 -070014895static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014896intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014897 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014898 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014899{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014900 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014901 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014902 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014903 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14904 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014905 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014906
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014907 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014908 /* use scaler when colorkey is not required */
14909 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14910 min_scale = 1;
14911 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14912 }
Sonika Jindald8106362015-04-10 14:37:28 +053014913 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014914 }
Sonika Jindald8106362015-04-10 14:37:28 +053014915
Daniel Vettercc926382016-08-15 10:41:47 +020014916 ret = drm_plane_helper_check_state(&state->base,
14917 &state->clip,
14918 min_scale, max_scale,
14919 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014920 if (ret)
14921 return ret;
14922
Daniel Vettercc926382016-08-15 10:41:47 +020014923 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014924 return 0;
14925
14926 if (INTEL_GEN(dev_priv) >= 9) {
14927 ret = skl_check_plane_surface(state);
14928 if (ret)
14929 return ret;
14930 }
14931
14932 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014933}
14934
Daniel Vetter5a21b662016-05-24 17:13:53 +020014935static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14936 struct drm_crtc_state *old_crtc_state)
14937{
14938 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014939 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014940 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040014941 struct intel_crtc_state *intel_cstate =
14942 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014943 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020014944 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014945 struct intel_atomic_state *old_intel_state =
14946 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014947 bool modeset = needs_modeset(crtc->state);
14948
14949 /* Perform vblank evasion around commit operation */
14950 intel_pipe_update_start(intel_crtc);
14951
14952 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014953 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014954
14955 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14956 intel_color_set_csc(crtc->state);
14957 intel_color_load_luts(crtc->state);
14958 }
14959
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014960 if (intel_cstate->update_pipe)
14961 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14962 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014963 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014964
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014965out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014966 if (dev_priv->display.atomic_update_watermarks)
14967 dev_priv->display.atomic_update_watermarks(old_intel_state,
14968 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014969}
14970
14971static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14972 struct drm_crtc_state *old_crtc_state)
14973{
14974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14975
14976 intel_pipe_update_end(intel_crtc, NULL);
14977}
14978
Matt Ropercf4c7c12014-12-04 10:27:42 -080014979/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014980 * intel_plane_destroy - destroy a plane
14981 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014982 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014983 * Common destruction function for all types of planes (primary, cursor,
14984 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014985 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014986void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014987{
Matt Roper465c1202014-05-29 08:06:54 -070014988 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014989 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014990}
14991
Matt Roper65a3fea2015-01-21 16:35:42 -080014992const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014993 .update_plane = drm_atomic_helper_update_plane,
14994 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014995 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014996 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014997 .atomic_get_property = intel_plane_atomic_get_property,
14998 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014999 .atomic_duplicate_state = intel_plane_duplicate_state,
15000 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070015001};
15002
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015003static int
15004intel_legacy_cursor_update(struct drm_plane *plane,
15005 struct drm_crtc *crtc,
15006 struct drm_framebuffer *fb,
15007 int crtc_x, int crtc_y,
15008 unsigned int crtc_w, unsigned int crtc_h,
15009 uint32_t src_x, uint32_t src_y,
15010 uint32_t src_w, uint32_t src_h)
15011{
15012 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
15013 int ret;
15014 struct drm_plane_state *old_plane_state, *new_plane_state;
15015 struct intel_plane *intel_plane = to_intel_plane(plane);
15016 struct drm_framebuffer *old_fb;
15017 struct drm_crtc_state *crtc_state = crtc->state;
15018
15019 /*
15020 * When crtc is inactive or there is a modeset pending,
15021 * wait for it to complete in the slowpath
15022 */
15023 if (!crtc_state->active || needs_modeset(crtc_state) ||
15024 to_intel_crtc_state(crtc_state)->update_pipe)
15025 goto slow;
15026
15027 old_plane_state = plane->state;
15028
15029 /*
15030 * If any parameters change that may affect watermarks,
15031 * take the slowpath. Only changing fb or position should be
15032 * in the fastpath.
15033 */
15034 if (old_plane_state->crtc != crtc ||
15035 old_plane_state->src_w != src_w ||
15036 old_plane_state->src_h != src_h ||
15037 old_plane_state->crtc_w != crtc_w ||
15038 old_plane_state->crtc_h != crtc_h ||
15039 !old_plane_state->visible ||
15040 old_plane_state->fb->modifier != fb->modifier)
15041 goto slow;
15042
15043 new_plane_state = intel_plane_duplicate_state(plane);
15044 if (!new_plane_state)
15045 return -ENOMEM;
15046
15047 drm_atomic_set_fb_for_plane(new_plane_state, fb);
15048
15049 new_plane_state->src_x = src_x;
15050 new_plane_state->src_y = src_y;
15051 new_plane_state->src_w = src_w;
15052 new_plane_state->src_h = src_h;
15053 new_plane_state->crtc_x = crtc_x;
15054 new_plane_state->crtc_y = crtc_y;
15055 new_plane_state->crtc_w = crtc_w;
15056 new_plane_state->crtc_h = crtc_h;
15057
15058 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
15059 to_intel_plane_state(new_plane_state));
15060 if (ret)
15061 goto out_free;
15062
15063 /* Visibility changed, must take slowpath. */
15064 if (!new_plane_state->visible)
15065 goto slow_free;
15066
15067 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
15068 if (ret)
15069 goto out_free;
15070
15071 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
15072 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
15073
15074 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
15075 if (ret) {
15076 DRM_DEBUG_KMS("failed to attach phys object\n");
15077 goto out_unlock;
15078 }
15079 } else {
15080 struct i915_vma *vma;
15081
15082 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
15083 if (IS_ERR(vma)) {
15084 DRM_DEBUG_KMS("failed to pin object\n");
15085
15086 ret = PTR_ERR(vma);
15087 goto out_unlock;
15088 }
15089 }
15090
15091 old_fb = old_plane_state->fb;
15092
15093 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
15094 intel_plane->frontbuffer_bit);
15095
15096 /* Swap plane state */
15097 new_plane_state->fence = old_plane_state->fence;
15098 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
15099 new_plane_state->fence = NULL;
15100 new_plane_state->fb = old_fb;
15101
15102 intel_plane->update_plane(plane,
15103 to_intel_crtc_state(crtc->state),
15104 to_intel_plane_state(plane->state));
15105
15106 intel_cleanup_plane_fb(plane, new_plane_state);
15107
15108out_unlock:
15109 mutex_unlock(&dev_priv->drm.struct_mutex);
15110out_free:
15111 intel_plane_destroy_state(plane, new_plane_state);
15112 return ret;
15113
15114slow_free:
15115 intel_plane_destroy_state(plane, new_plane_state);
15116slow:
15117 return drm_atomic_helper_update_plane(plane, crtc, fb,
15118 crtc_x, crtc_y, crtc_w, crtc_h,
15119 src_x, src_y, src_w, src_h);
15120}
15121
15122static const struct drm_plane_funcs intel_cursor_plane_funcs = {
15123 .update_plane = intel_legacy_cursor_update,
15124 .disable_plane = drm_atomic_helper_disable_plane,
15125 .destroy = intel_plane_destroy,
15126 .set_property = drm_atomic_helper_plane_set_property,
15127 .atomic_get_property = intel_plane_atomic_get_property,
15128 .atomic_set_property = intel_plane_atomic_set_property,
15129 .atomic_duplicate_state = intel_plane_duplicate_state,
15130 .atomic_destroy_state = intel_plane_destroy_state,
15131};
15132
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015133static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015134intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070015135{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015136 struct intel_plane *primary = NULL;
15137 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070015138 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015139 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020015140 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015141 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070015142
15143 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015144 if (!primary) {
15145 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015146 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015147 }
Matt Roper465c1202014-05-29 08:06:54 -070015148
Matt Roper8e7d6882015-01-21 16:35:41 -080015149 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015150 if (!state) {
15151 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015152 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015153 }
15154
Matt Roper8e7d6882015-01-21 16:35:41 -080015155 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015156
Matt Roper465c1202014-05-29 08:06:54 -070015157 primary->can_scale = false;
15158 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015159 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070015160 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015161 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070015162 }
Matt Roper465c1202014-05-29 08:06:54 -070015163 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015164 /*
15165 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
15166 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
15167 */
15168 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
15169 primary->plane = (enum plane) !pipe;
15170 else
15171 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020015172 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015173 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015174 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015175
Ville Syrjälä580503c2016-10-31 22:37:00 +020015176 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015177 intel_primary_formats = skl_primary_formats;
15178 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015179
15180 primary->update_plane = skylake_update_primary_plane;
15181 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015182 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015183 intel_primary_formats = i965_primary_formats;
15184 num_formats = ARRAY_SIZE(i965_primary_formats);
15185
15186 primary->update_plane = ironlake_update_primary_plane;
15187 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015188 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010015189 intel_primary_formats = i965_primary_formats;
15190 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015191
15192 primary->update_plane = i9xx_update_primary_plane;
15193 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015194 } else {
15195 intel_primary_formats = i8xx_primary_formats;
15196 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015197
15198 primary->update_plane = i9xx_update_primary_plane;
15199 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015200 }
15201
Ville Syrjälä580503c2016-10-31 22:37:00 +020015202 if (INTEL_GEN(dev_priv) >= 9)
15203 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15204 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015205 intel_primary_formats, num_formats,
15206 DRM_PLANE_TYPE_PRIMARY,
15207 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015208 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020015209 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15210 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015211 intel_primary_formats, num_formats,
15212 DRM_PLANE_TYPE_PRIMARY,
15213 "primary %c", pipe_name(pipe));
15214 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020015215 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15216 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015217 intel_primary_formats, num_formats,
15218 DRM_PLANE_TYPE_PRIMARY,
15219 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015220 if (ret)
15221 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053015222
Dave Airlie5481e272016-10-25 16:36:13 +100015223 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015224 supported_rotations =
15225 DRM_ROTATE_0 | DRM_ROTATE_90 |
15226 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020015227 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15228 supported_rotations =
15229 DRM_ROTATE_0 | DRM_ROTATE_180 |
15230 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100015231 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015232 supported_rotations =
15233 DRM_ROTATE_0 | DRM_ROTATE_180;
15234 } else {
15235 supported_rotations = DRM_ROTATE_0;
15236 }
15237
Dave Airlie5481e272016-10-25 16:36:13 +100015238 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015239 drm_plane_create_rotation_property(&primary->base,
15240 DRM_ROTATE_0,
15241 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053015242
Matt Roperea2c67b2014-12-23 10:41:52 -080015243 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15244
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015245 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015246
15247fail:
15248 kfree(state);
15249 kfree(primary);
15250
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015251 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070015252}
15253
Matt Roper3d7d6512014-06-10 08:28:13 -070015254static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015255intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015256 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015257 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015258{
Matt Roper2b875c22014-12-01 15:40:13 -080015259 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015260 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015261 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015262 unsigned stride;
15263 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015264
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015265 ret = drm_plane_helper_check_state(&state->base,
15266 &state->clip,
15267 DRM_PLANE_HELPER_NO_SCALING,
15268 DRM_PLANE_HELPER_NO_SCALING,
15269 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015270 if (ret)
15271 return ret;
15272
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015273 /* if we want to turn off the cursor ignore width and height */
15274 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015275 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015276
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015277 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015278 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15279 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015280 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15281 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015282 return -EINVAL;
15283 }
15284
Matt Roperea2c67b2014-12-23 10:41:52 -080015285 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15286 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015287 DRM_DEBUG_KMS("buffer is too small\n");
15288 return -ENOMEM;
15289 }
15290
Ville Syrjäläbae781b2016-11-16 13:33:16 +020015291 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015292 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015293 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015294 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015295
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015296 /*
15297 * There's something wrong with the cursor on CHV pipe C.
15298 * If it straddles the left edge of the screen then
15299 * moving it away from the edge or disabling it often
15300 * results in a pipe underrun, and often that can lead to
15301 * dead pipe (constant underrun reported, and it scans
15302 * out just a solid color). To recover from that, the
15303 * display power well must be turned off and on again.
15304 * Refuse the put the cursor into that compromised position.
15305 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015306 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015307 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015308 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15309 return -EINVAL;
15310 }
15311
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015312 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015313}
15314
Matt Roperf4a2cf22014-12-01 15:40:12 -080015315static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015316intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015317 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015318{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15320
15321 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015322 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015323}
15324
15325static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015326intel_update_cursor_plane(struct drm_plane *plane,
15327 const struct intel_crtc_state *crtc_state,
15328 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015329{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015330 struct drm_crtc *crtc = crtc_state->base.crtc;
15331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015332 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080015333 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015334 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015335
Matt Roperf4a2cf22014-12-01 15:40:12 -080015336 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015337 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015338 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015339 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015340 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015341 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015342
Gustavo Padovana912f122014-12-01 15:40:10 -080015343 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015344 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015345}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015346
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015347static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015348intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070015349{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015350 struct intel_plane *cursor = NULL;
15351 struct intel_plane_state *state = NULL;
15352 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015353
15354 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015355 if (!cursor) {
15356 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015357 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015358 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015359
Matt Roper8e7d6882015-01-21 16:35:41 -080015360 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015361 if (!state) {
15362 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015363 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015364 }
15365
Matt Roper8e7d6882015-01-21 16:35:41 -080015366 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015367
Matt Roper3d7d6512014-06-10 08:28:13 -070015368 cursor->can_scale = false;
15369 cursor->max_downscale = 1;
15370 cursor->pipe = pipe;
15371 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020015372 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015373 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015374 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015375 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015376 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015377
Ville Syrjälä580503c2016-10-31 22:37:00 +020015378 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015379 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015380 intel_cursor_formats,
15381 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015382 DRM_PLANE_TYPE_CURSOR,
15383 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015384 if (ret)
15385 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015386
Dave Airlie5481e272016-10-25 16:36:13 +100015387 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015388 drm_plane_create_rotation_property(&cursor->base,
15389 DRM_ROTATE_0,
15390 DRM_ROTATE_0 |
15391 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015392
Ville Syrjälä580503c2016-10-31 22:37:00 +020015393 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015394 state->scaler_id = -1;
15395
Matt Roperea2c67b2014-12-23 10:41:52 -080015396 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15397
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015398 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015399
15400fail:
15401 kfree(state);
15402 kfree(cursor);
15403
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015404 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070015405}
15406
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015407static void intel_crtc_init_scalers(struct intel_crtc *crtc,
15408 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015409{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015410 struct intel_crtc_scaler_state *scaler_state =
15411 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015412 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015413 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015414
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015415 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
15416 if (!crtc->num_scalers)
15417 return;
15418
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015419 for (i = 0; i < crtc->num_scalers; i++) {
15420 struct intel_scaler *scaler = &scaler_state->scalers[i];
15421
15422 scaler->in_use = 0;
15423 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015424 }
15425
15426 scaler_state->scaler_id = -1;
15427}
15428
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015429static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015430{
15431 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015432 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015433 struct intel_plane *primary = NULL;
15434 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015435 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015436
Daniel Vetter955382f2013-09-19 14:05:45 +020015437 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015438 if (!intel_crtc)
15439 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080015440
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015441 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015442 if (!crtc_state) {
15443 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015444 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015445 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015446 intel_crtc->config = crtc_state;
15447 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015448 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015449
Ville Syrjälä580503c2016-10-31 22:37:00 +020015450 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015451 if (IS_ERR(primary)) {
15452 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070015453 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015454 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015455 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070015456
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015457 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015458 struct intel_plane *plane;
15459
Ville Syrjälä580503c2016-10-31 22:37:00 +020015460 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015461 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015462 ret = PTR_ERR(plane);
15463 goto fail;
15464 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015465 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015466 }
15467
Ville Syrjälä580503c2016-10-31 22:37:00 +020015468 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015469 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015470 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070015471 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015472 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015473 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070015474
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015475 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015476 &primary->base, &cursor->base,
15477 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015478 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015479 if (ret)
15480 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015481
Jesse Barnes80824002009-09-10 15:28:06 -070015482 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015483 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070015484
Chris Wilson4b0e3332014-05-30 16:35:26 +030015485 intel_crtc->cursor_base = ~0;
15486 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015487 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015488
Ville Syrjälä852eb002015-06-24 22:00:07 +030015489 intel_crtc->wm.cxsr_allowed = true;
15490
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015491 /* initialize shared scalers */
15492 intel_crtc_init_scalers(intel_crtc, crtc_state);
15493
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015494 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15495 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015496 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15497 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015498
Jesse Barnes79e53942008-11-07 14:24:08 -080015499 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015500
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015501 intel_color_init(&intel_crtc->base);
15502
Daniel Vetter87b6b102014-05-15 15:33:46 +020015503 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015504
15505 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070015506
15507fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015508 /*
15509 * drm_mode_config_cleanup() will free up any
15510 * crtcs/planes already initialized.
15511 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015512 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015513 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015514
15515 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015516}
15517
Jesse Barnes752aa882013-10-31 18:55:49 +020015518enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15519{
15520 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015521 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015522
Rob Clark51fd3712013-11-19 12:10:12 -050015523 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015524
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015525 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015526 return INVALID_PIPE;
15527
15528 return to_intel_crtc(encoder->crtc)->pipe;
15529}
15530
Carl Worth08d7b3d2009-04-29 14:43:54 -070015531int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015532 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015533{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015534 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015535 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015536 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015537
Rob Clark7707e652014-07-17 23:30:04 -040015538 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015539 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015540 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015541
Rob Clark7707e652014-07-17 23:30:04 -040015542 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015543 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015544
Daniel Vetterc05422d2009-08-11 16:05:30 +020015545 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015546}
15547
Daniel Vetter66a92782012-07-12 20:08:18 +020015548static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015549{
Daniel Vetter66a92782012-07-12 20:08:18 +020015550 struct drm_device *dev = encoder->base.dev;
15551 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015552 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015553 int entry = 0;
15554
Damien Lespiaub2784e12014-08-05 11:29:37 +010015555 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015556 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015557 index_mask |= (1 << entry);
15558
Jesse Barnes79e53942008-11-07 14:24:08 -080015559 entry++;
15560 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015561
Jesse Barnes79e53942008-11-07 14:24:08 -080015562 return index_mask;
15563}
15564
Ville Syrjälä646d5772016-10-31 22:37:14 +020015565static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000015566{
Ville Syrjälä646d5772016-10-31 22:37:14 +020015567 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000015568 return false;
15569
15570 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15571 return false;
15572
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015573 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015574 return false;
15575
15576 return true;
15577}
15578
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015579static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015580{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015581 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000015582 return false;
15583
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015584 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015585 return false;
15586
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015587 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015588 return false;
15589
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015590 if (HAS_PCH_LPT_H(dev_priv) &&
15591 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015592 return false;
15593
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015594 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015595 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015596 return false;
15597
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015598 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015599 return false;
15600
15601 return true;
15602}
15603
Imre Deak8090ba82016-08-10 14:07:33 +030015604void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15605{
15606 int pps_num;
15607 int pps_idx;
15608
15609 if (HAS_DDI(dev_priv))
15610 return;
15611 /*
15612 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15613 * everywhere where registers can be write protected.
15614 */
15615 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15616 pps_num = 2;
15617 else
15618 pps_num = 1;
15619
15620 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15621 u32 val = I915_READ(PP_CONTROL(pps_idx));
15622
15623 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15624 I915_WRITE(PP_CONTROL(pps_idx), val);
15625 }
15626}
15627
Imre Deak44cb7342016-08-10 14:07:29 +030015628static void intel_pps_init(struct drm_i915_private *dev_priv)
15629{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020015630 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030015631 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15632 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15633 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15634 else
15635 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015636
15637 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015638}
15639
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015640static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080015641{
Chris Wilson4ef69c72010-09-09 15:14:28 +010015642 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015643 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015644
Imre Deak44cb7342016-08-10 14:07:29 +030015645 intel_pps_init(dev_priv);
15646
Imre Deak97a824e12016-06-21 11:51:47 +030015647 /*
15648 * intel_edp_init_connector() depends on this completing first, to
15649 * prevent the registeration of both eDP and LVDS and the incorrect
15650 * sharing of the PPS.
15651 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015652 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015653
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015654 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015655 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015656
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020015657 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053015658 /*
15659 * FIXME: Broxton doesn't support port detection via the
15660 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15661 * detect the ports.
15662 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015663 intel_ddi_init(dev_priv, PORT_A);
15664 intel_ddi_init(dev_priv, PORT_B);
15665 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015666
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015667 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015668 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015669 int found;
15670
Jesse Barnesde31fac2015-03-06 15:53:32 -080015671 /*
15672 * Haswell uses DDI functions to detect digital outputs.
15673 * On SKL pre-D0 the strap isn't connected, so we assume
15674 * it's there.
15675 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015676 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015677 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015678 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015679 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015680
15681 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15682 * register */
15683 found = I915_READ(SFUSE_STRAP);
15684
15685 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015686 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015687 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015688 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015689 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015690 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015691 /*
15692 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15693 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015694 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015695 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15696 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15697 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015698 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015699
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015700 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015701 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015702 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015703
Ville Syrjälä646d5772016-10-31 22:37:14 +020015704 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015705 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015706
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015707 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015708 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015709 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015710 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015711 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015712 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015713 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015714 }
15715
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015716 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015717 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015718
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015719 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015720 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015721
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015722 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015723 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015724
Daniel Vetter270b3042012-10-27 15:52:05 +020015725 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015726 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015727 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015728 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015729
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015730 /*
15731 * The DP_DETECTED bit is the latched state of the DDC
15732 * SDA pin at boot. However since eDP doesn't require DDC
15733 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15734 * eDP ports may have been muxed to an alternate function.
15735 * Thus we can't rely on the DP_DETECTED bit alone to detect
15736 * eDP ports. Consult the VBT as well as DP_DETECTED to
15737 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015738 *
15739 * Sadly the straps seem to be missing sometimes even for HDMI
15740 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15741 * and VBT for the presence of the port. Additionally we can't
15742 * trust the port type the VBT declares as we've seen at least
15743 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015744 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015745 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015746 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15747 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015748 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015749 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015750 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015751
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015752 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015753 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15754 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015755 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015756 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015757 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015758
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015759 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015760 /*
15761 * eDP not supported on port D,
15762 * so no need to worry about it
15763 */
15764 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15765 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015766 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015767 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015768 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015769 }
15770
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015771 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015772 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015773 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015774
Paulo Zanonie2debe92013-02-18 19:00:27 -030015775 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015776 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015777 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015778 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015779 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015780 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015781 }
Ma Ling27185ae2009-08-24 13:50:23 +080015782
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015783 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015784 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015785 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015786
15787 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015788
Paulo Zanonie2debe92013-02-18 19:00:27 -030015789 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015790 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015791 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015792 }
Ma Ling27185ae2009-08-24 13:50:23 +080015793
Paulo Zanonie2debe92013-02-18 19:00:27 -030015794 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015795
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015796 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015797 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015798 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015799 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015800 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015801 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015802 }
Ma Ling27185ae2009-08-24 13:50:23 +080015803
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015804 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015805 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015806 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015807 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015808
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000015809 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015810 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015811
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015812 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015813
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015814 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015815 encoder->base.possible_crtcs = encoder->crtc_mask;
15816 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015817 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015818 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015819
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015820 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020015821
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015822 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080015823}
15824
15825static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15826{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015827 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015828 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015829
Daniel Vetteref2d6332014-02-10 18:00:38 +010015830 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015831 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015832 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015833 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015834 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015835 kfree(intel_fb);
15836}
15837
15838static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015839 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015840 unsigned int *handle)
15841{
15842 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015843 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015844
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015845 if (obj->userptr.mm) {
15846 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15847 return -EINVAL;
15848 }
15849
Chris Wilson05394f32010-11-08 19:18:58 +000015850 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015851}
15852
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015853static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15854 struct drm_file *file,
15855 unsigned flags, unsigned color,
15856 struct drm_clip_rect *clips,
15857 unsigned num_clips)
15858{
15859 struct drm_device *dev = fb->dev;
15860 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15861 struct drm_i915_gem_object *obj = intel_fb->obj;
15862
15863 mutex_lock(&dev->struct_mutex);
Chris Wilsona6a7cc42016-11-18 21:17:46 +000015864 if (obj->pin_display && obj->cache_dirty)
15865 i915_gem_clflush_object(obj, true);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015866 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015867 mutex_unlock(&dev->struct_mutex);
15868
15869 return 0;
15870}
15871
Jesse Barnes79e53942008-11-07 14:24:08 -080015872static const struct drm_framebuffer_funcs intel_fb_funcs = {
15873 .destroy = intel_user_framebuffer_destroy,
15874 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015875 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015876};
15877
Damien Lespiaub3218032015-02-27 11:15:18 +000015878static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015879u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15880 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000015881{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015882 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000015883
15884 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015885 int cpp = drm_format_plane_cpp(pixel_format, 0);
15886
Damien Lespiaub3218032015-02-27 11:15:18 +000015887 /* "The stride in bytes must not exceed the of the size of 8K
15888 * pixels and 32K bytes."
15889 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015890 return min(8192 * cpp, 32768);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015891 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15892 !IS_CHERRYVIEW(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015893 return 32*1024;
15894 } else if (gen >= 4) {
15895 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15896 return 16*1024;
15897 else
15898 return 32*1024;
15899 } else if (gen >= 3) {
15900 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15901 return 8*1024;
15902 else
15903 return 16*1024;
15904 } else {
15905 /* XXX DSPC is limited to 4k tiled */
15906 return 8*1024;
15907 }
15908}
15909
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015910static int intel_framebuffer_init(struct drm_device *dev,
15911 struct intel_framebuffer *intel_fb,
15912 struct drm_mode_fb_cmd2 *mode_cmd,
15913 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015914{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015915 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015916 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015917 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015918 u32 pitch_limit, stride_alignment;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015919 struct drm_format_name_buf format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015920
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015921 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15922
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015923 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015924 /*
15925 * If there's a fence, enforce that
15926 * the fb modifier and tiling mode match.
15927 */
15928 if (tiling != I915_TILING_NONE &&
15929 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015930 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15931 return -EINVAL;
15932 }
15933 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015934 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015935 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015936 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015937 DRM_DEBUG("No Y tiling for legacy addfb\n");
15938 return -EINVAL;
15939 }
15940 }
15941
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015942 /* Passed in modifier sanity checking. */
15943 switch (mode_cmd->modifier[0]) {
15944 case I915_FORMAT_MOD_Y_TILED:
15945 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015946 if (INTEL_GEN(dev_priv) < 9) {
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015947 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15948 mode_cmd->modifier[0]);
15949 return -EINVAL;
15950 }
15951 case DRM_FORMAT_MOD_NONE:
15952 case I915_FORMAT_MOD_X_TILED:
15953 break;
15954 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015955 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15956 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015957 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015958 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015959
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015960 /*
15961 * gen2/3 display engine uses the fence if present,
15962 * so the tiling mode must match the fb modifier exactly.
15963 */
15964 if (INTEL_INFO(dev_priv)->gen < 4 &&
15965 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15966 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15967 return -EINVAL;
15968 }
15969
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015970 stride_alignment = intel_fb_stride_alignment(dev_priv,
15971 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015972 mode_cmd->pixel_format);
15973 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15974 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15975 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015976 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015977 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015978
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015979 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015980 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015981 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015982 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15983 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015984 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015985 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015986 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015987 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015988
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015989 /*
15990 * If there's a fence, enforce that
15991 * the fb pitch and fence stride match.
15992 */
15993 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015994 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015995 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015996 mode_cmd->pitches[0],
15997 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015998 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015999 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020016000
Ville Syrjälä57779d02012-10-31 17:50:14 +020016001 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080016002 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020016003 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020016004 case DRM_FORMAT_RGB565:
16005 case DRM_FORMAT_XRGB8888:
16006 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020016007 break;
16008 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016009 if (INTEL_GEN(dev_priv) > 3) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016010 DRM_DEBUG("unsupported pixel format: %s\n",
16011 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020016012 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016013 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020016014 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020016015 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016016 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016017 INTEL_GEN(dev_priv) < 9) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016018 DRM_DEBUG("unsupported pixel format: %s\n",
16019 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau6c0fd452015-05-19 12:29:16 +010016020 return -EINVAL;
16021 }
16022 break;
16023 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020016024 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020016025 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016026 if (INTEL_GEN(dev_priv) < 4) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016027 DRM_DEBUG("unsupported pixel format: %s\n",
16028 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020016029 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016030 }
Jesse Barnesb5626742011-06-24 12:19:27 -070016031 break;
Damien Lespiau75312082015-05-15 19:06:01 +010016032 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016033 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016034 DRM_DEBUG("unsupported pixel format: %s\n",
16035 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau75312082015-05-15 19:06:01 +010016036 return -EINVAL;
16037 }
16038 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020016039 case DRM_FORMAT_YUYV:
16040 case DRM_FORMAT_UYVY:
16041 case DRM_FORMAT_YVYU:
16042 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016043 if (INTEL_GEN(dev_priv) < 5) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016044 DRM_DEBUG("unsupported pixel format: %s\n",
16045 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020016046 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016047 }
Chris Wilson57cd6502010-08-08 12:34:44 +010016048 break;
16049 default:
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016050 DRM_DEBUG("unsupported pixel format: %s\n",
16051 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson57cd6502010-08-08 12:34:44 +010016052 return -EINVAL;
16053 }
16054
Ville Syrjälä90f9a332012-10-31 17:50:19 +020016055 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
16056 if (mode_cmd->offsets[0] != 0)
16057 return -EINVAL;
16058
Ville Syrjäläa3f913c2016-12-14 22:48:59 +020016059 drm_helper_mode_fill_fb_struct(dev, &intel_fb->base, mode_cmd);
Daniel Vetterc7d73f62012-12-13 23:38:38 +010016060 intel_fb->obj = obj;
16061
Ville Syrjälä6687c902015-09-15 13:16:41 +030016062 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
16063 if (ret)
16064 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020016065
Jesse Barnes79e53942008-11-07 14:24:08 -080016066 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
16067 if (ret) {
16068 DRM_ERROR("framebuffer init failed %d\n", ret);
16069 return ret;
16070 }
16071
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020016072 intel_fb->obj->framebuffer_references++;
16073
Jesse Barnes79e53942008-11-07 14:24:08 -080016074 return 0;
16075}
16076
Jesse Barnes79e53942008-11-07 14:24:08 -080016077static struct drm_framebuffer *
16078intel_user_framebuffer_create(struct drm_device *dev,
16079 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020016080 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080016081{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016082 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000016083 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020016084 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080016085
Chris Wilson03ac0642016-07-20 13:31:51 +010016086 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
16087 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010016088 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080016089
Daniel Vetter92907cb2015-11-23 09:04:05 +010016090 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016091 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010016092 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016093
16094 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080016095}
16096
Chris Wilson778e23a2016-12-05 14:29:39 +000016097static void intel_atomic_state_free(struct drm_atomic_state *state)
16098{
16099 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
16100
16101 drm_atomic_state_default_release(state);
16102
16103 i915_sw_fence_fini(&intel_state->commit_ready);
16104
16105 kfree(state);
16106}
16107
Jesse Barnes79e53942008-11-07 14:24:08 -080016108static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080016109 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020016110 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080016111 .atomic_check = intel_atomic_check,
16112 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020016113 .atomic_state_alloc = intel_atomic_state_alloc,
16114 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000016115 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080016116};
16117
Imre Deak88212942016-03-16 13:38:53 +020016118/**
16119 * intel_init_display_hooks - initialize the display modesetting hooks
16120 * @dev_priv: device private
16121 */
16122void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070016123{
Imre Deak88212942016-03-16 13:38:53 +020016124 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000016125 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016126 dev_priv->display.get_initial_plane_config =
16127 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000016128 dev_priv->display.crtc_compute_clock =
16129 haswell_crtc_compute_clock;
16130 dev_priv->display.crtc_enable = haswell_crtc_enable;
16131 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020016132 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016133 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016134 dev_priv->display.get_initial_plane_config =
16135 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020016136 dev_priv->display.crtc_compute_clock =
16137 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020016138 dev_priv->display.crtc_enable = haswell_crtc_enable;
16139 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020016140 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016141 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016142 dev_priv->display.get_initial_plane_config =
16143 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020016144 dev_priv->display.crtc_compute_clock =
16145 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016146 dev_priv->display.crtc_enable = ironlake_crtc_enable;
16147 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020016148 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070016149 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016150 dev_priv->display.get_initial_plane_config =
16151 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020016152 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
16153 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16154 dev_priv->display.crtc_disable = i9xx_crtc_disable;
16155 } else if (IS_VALLEYVIEW(dev_priv)) {
16156 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16157 dev_priv->display.get_initial_plane_config =
16158 i9xx_get_initial_plane_config;
16159 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070016160 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16161 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020016162 } else if (IS_G4X(dev_priv)) {
16163 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16164 dev_priv->display.get_initial_plane_config =
16165 i9xx_get_initial_plane_config;
16166 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16167 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16168 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020016169 } else if (IS_PINEVIEW(dev_priv)) {
16170 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16171 dev_priv->display.get_initial_plane_config =
16172 i9xx_get_initial_plane_config;
16173 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16174 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16175 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016176 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016177 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016178 dev_priv->display.get_initial_plane_config =
16179 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020016180 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016181 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16182 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016183 } else {
16184 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16185 dev_priv->display.get_initial_plane_config =
16186 i9xx_get_initial_plane_config;
16187 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16188 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16189 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070016190 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016191
Jesse Barnese70236a2009-09-21 10:42:27 -070016192 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020016193 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016194 dev_priv->display.get_display_clock_speed =
16195 skylake_get_display_clock_speed;
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +020016196 else if (IS_GEN9_LP(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070016197 dev_priv->display.get_display_clock_speed =
16198 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016199 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016200 dev_priv->display.get_display_clock_speed =
16201 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016202 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016203 dev_priv->display.get_display_clock_speed =
16204 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016205 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070016206 dev_priv->display.get_display_clock_speed =
16207 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016208 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030016209 dev_priv->display.get_display_clock_speed =
16210 ilk_get_display_clock_speed;
Jani Nikulac0f86832016-12-07 12:13:04 +020016211 else if (IS_I945G(dev_priv) || IS_I965G(dev_priv) ||
Imre Deak88212942016-03-16 13:38:53 +020016212 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016213 dev_priv->display.get_display_clock_speed =
16214 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016215 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016216 dev_priv->display.get_display_clock_speed =
16217 gm45_get_display_clock_speed;
Jani Nikulac0f86832016-12-07 12:13:04 +020016218 else if (IS_I965GM(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016219 dev_priv->display.get_display_clock_speed =
16220 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016221 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016222 dev_priv->display.get_display_clock_speed =
16223 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016224 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016225 dev_priv->display.get_display_clock_speed =
16226 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016227 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016228 dev_priv->display.get_display_clock_speed =
16229 i915_get_display_clock_speed;
Jani Nikula2a307c22016-11-30 17:43:04 +020016230 else if (IS_I945GM(dev_priv) || IS_I845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016231 dev_priv->display.get_display_clock_speed =
16232 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016233 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016234 dev_priv->display.get_display_clock_speed =
16235 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016236 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016237 dev_priv->display.get_display_clock_speed =
16238 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016239 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016240 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030016241 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016242 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020016243 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070016244 dev_priv->display.get_display_clock_speed =
16245 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016246 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016247
Imre Deak88212942016-03-16 13:38:53 +020016248 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016249 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016250 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016251 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016252 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016253 /* FIXME: detect B0+ stepping and use auto training */
16254 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016255 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016256 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030016257 }
16258
16259 if (IS_BROADWELL(dev_priv)) {
16260 dev_priv->display.modeset_commit_cdclk =
16261 broadwell_modeset_commit_cdclk;
16262 dev_priv->display.modeset_calc_cdclk =
16263 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016264 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016265 dev_priv->display.modeset_commit_cdclk =
16266 valleyview_modeset_commit_cdclk;
16267 dev_priv->display.modeset_calc_cdclk =
16268 valleyview_modeset_calc_cdclk;
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +020016269 } else if (IS_GEN9_LP(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016270 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016271 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016272 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016273 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016274 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16275 dev_priv->display.modeset_commit_cdclk =
16276 skl_modeset_commit_cdclk;
16277 dev_priv->display.modeset_calc_cdclk =
16278 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016279 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016280
Lyude27082492016-08-24 07:48:10 +020016281 if (dev_priv->info.gen >= 9)
16282 dev_priv->display.update_crtcs = skl_update_crtcs;
16283 else
16284 dev_priv->display.update_crtcs = intel_update_crtcs;
16285
Daniel Vetter5a21b662016-05-24 17:13:53 +020016286 switch (INTEL_INFO(dev_priv)->gen) {
16287 case 2:
16288 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16289 break;
16290
16291 case 3:
16292 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16293 break;
16294
16295 case 4:
16296 case 5:
16297 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16298 break;
16299
16300 case 6:
16301 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16302 break;
16303 case 7:
16304 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16305 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16306 break;
16307 case 9:
16308 /* Drop through - unsupported since execlist only. */
16309 default:
16310 /* Default just returns -ENODEV to indicate unsupported */
16311 dev_priv->display.queue_flip = intel_default_queue_flip;
16312 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016313}
16314
Jesse Barnesb690e962010-07-19 13:53:12 -070016315/*
16316 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16317 * resume, or other times. This quirk makes sure that's the case for
16318 * affected systems.
16319 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016320static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016321{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016322 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016323
16324 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016325 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016326}
16327
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016328static void quirk_pipeb_force(struct drm_device *dev)
16329{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016330 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016331
16332 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16333 DRM_INFO("applying pipe b force quirk\n");
16334}
16335
Keith Packard435793d2011-07-12 14:56:22 -070016336/*
16337 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16338 */
16339static void quirk_ssc_force_disable(struct drm_device *dev)
16340{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016341 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016342 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016343 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016344}
16345
Carsten Emde4dca20e2012-03-15 15:56:26 +010016346/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016347 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16348 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016349 */
16350static void quirk_invert_brightness(struct drm_device *dev)
16351{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016352 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016353 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016354 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016355}
16356
Scot Doyle9c72cc62014-07-03 23:27:50 +000016357/* Some VBT's incorrectly indicate no backlight is present */
16358static void quirk_backlight_present(struct drm_device *dev)
16359{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016360 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016361 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16362 DRM_INFO("applying backlight present quirk\n");
16363}
16364
Jesse Barnesb690e962010-07-19 13:53:12 -070016365struct intel_quirk {
16366 int device;
16367 int subsystem_vendor;
16368 int subsystem_device;
16369 void (*hook)(struct drm_device *dev);
16370};
16371
Egbert Eich5f85f172012-10-14 15:46:38 +020016372/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16373struct intel_dmi_quirk {
16374 void (*hook)(struct drm_device *dev);
16375 const struct dmi_system_id (*dmi_id_list)[];
16376};
16377
16378static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16379{
16380 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16381 return 1;
16382}
16383
16384static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16385 {
16386 .dmi_id_list = &(const struct dmi_system_id[]) {
16387 {
16388 .callback = intel_dmi_reverse_brightness,
16389 .ident = "NCR Corporation",
16390 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16391 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16392 },
16393 },
16394 { } /* terminating entry */
16395 },
16396 .hook = quirk_invert_brightness,
16397 },
16398};
16399
Ben Widawskyc43b5632012-04-16 14:07:40 -070016400static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016401 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16402 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16403
Jesse Barnesb690e962010-07-19 13:53:12 -070016404 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16405 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16406
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016407 /* 830 needs to leave pipe A & dpll A up */
16408 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16409
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016410 /* 830 needs to leave pipe B & dpll B up */
16411 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16412
Keith Packard435793d2011-07-12 14:56:22 -070016413 /* Lenovo U160 cannot use SSC on LVDS */
16414 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016415
16416 /* Sony Vaio Y cannot use SSC on LVDS */
16417 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016418
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016419 /* Acer Aspire 5734Z must invert backlight brightness */
16420 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16421
16422 /* Acer/eMachines G725 */
16423 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16424
16425 /* Acer/eMachines e725 */
16426 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16427
16428 /* Acer/Packard Bell NCL20 */
16429 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16430
16431 /* Acer Aspire 4736Z */
16432 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016433
16434 /* Acer Aspire 5336 */
16435 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016436
16437 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16438 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016439
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016440 /* Acer C720 Chromebook (Core i3 4005U) */
16441 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16442
jens steinb2a96012014-10-28 20:25:53 +010016443 /* Apple Macbook 2,1 (Core 2 T7400) */
16444 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16445
Jani Nikula1b9448b02015-11-05 11:49:59 +020016446 /* Apple Macbook 4,1 */
16447 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16448
Scot Doyled4967d82014-07-03 23:27:52 +000016449 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16450 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016451
16452 /* HP Chromebook 14 (Celeron 2955U) */
16453 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016454
16455 /* Dell Chromebook 11 */
16456 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016457
16458 /* Dell Chromebook 11 (2015 version) */
16459 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016460};
16461
16462static void intel_init_quirks(struct drm_device *dev)
16463{
16464 struct pci_dev *d = dev->pdev;
16465 int i;
16466
16467 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16468 struct intel_quirk *q = &intel_quirks[i];
16469
16470 if (d->device == q->device &&
16471 (d->subsystem_vendor == q->subsystem_vendor ||
16472 q->subsystem_vendor == PCI_ANY_ID) &&
16473 (d->subsystem_device == q->subsystem_device ||
16474 q->subsystem_device == PCI_ANY_ID))
16475 q->hook(dev);
16476 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016477 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16478 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16479 intel_dmi_quirks[i].hook(dev);
16480 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016481}
16482
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016483/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016484static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016485{
David Weinehall52a05c32016-08-22 13:32:44 +030016486 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016487 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016488 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016489
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016490 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016491 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016492 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016493 sr1 = inb(VGA_SR_DATA);
16494 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016495 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016496 udelay(300);
16497
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016498 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016499 POSTING_READ(vga_reg);
16500}
16501
Daniel Vetterf8175862012-04-10 15:50:11 +020016502void intel_modeset_init_hw(struct drm_device *dev)
16503{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016504 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016505
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016506 intel_update_cdclk(dev_priv);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016507
16508 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16509
Ville Syrjälä46f16e62016-10-31 22:37:22 +020016510 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020016511}
16512
Matt Roperd93c0372015-12-03 11:37:41 -080016513/*
16514 * Calculate what we think the watermarks should be for the state we've read
16515 * out of the hardware and then immediately program those watermarks so that
16516 * we ensure the hardware settings match our internal state.
16517 *
16518 * We can calculate what we think WM's should be by creating a duplicate of the
16519 * current state (which was constructed during hardware readout) and running it
16520 * through the atomic check code to calculate new watermark values in the
16521 * state object.
16522 */
16523static void sanitize_watermarks(struct drm_device *dev)
16524{
16525 struct drm_i915_private *dev_priv = to_i915(dev);
16526 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016527 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016528 struct drm_crtc *crtc;
16529 struct drm_crtc_state *cstate;
16530 struct drm_modeset_acquire_ctx ctx;
16531 int ret;
16532 int i;
16533
16534 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016535 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016536 return;
16537
16538 /*
16539 * We need to hold connection_mutex before calling duplicate_state so
16540 * that the connector loop is protected.
16541 */
16542 drm_modeset_acquire_init(&ctx, 0);
16543retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016544 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016545 if (ret == -EDEADLK) {
16546 drm_modeset_backoff(&ctx);
16547 goto retry;
16548 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016549 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016550 }
16551
16552 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16553 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016554 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016555
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016556 intel_state = to_intel_atomic_state(state);
16557
Matt Ropered4a6a72016-02-23 17:20:13 -080016558 /*
16559 * Hardware readout is the only time we don't want to calculate
16560 * intermediate watermarks (since we don't trust the current
16561 * watermarks).
16562 */
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016563 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080016564
Matt Roperd93c0372015-12-03 11:37:41 -080016565 ret = intel_atomic_check(dev, state);
16566 if (ret) {
16567 /*
16568 * If we fail here, it means that the hardware appears to be
16569 * programmed in a way that shouldn't be possible, given our
16570 * understanding of watermark requirements. This might mean a
16571 * mistake in the hardware readout code or a mistake in the
16572 * watermark calculations for a given platform. Raise a WARN
16573 * so that this is noticeable.
16574 *
16575 * If this actually happens, we'll have to just leave the
16576 * BIOS-programmed watermarks untouched and hope for the best.
16577 */
16578 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016579 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016580 }
16581
16582 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016583 for_each_crtc_in_state(state, crtc, cstate, i) {
16584 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16585
Matt Ropered4a6a72016-02-23 17:20:13 -080016586 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016587 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016588 }
16589
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016590put_state:
Chris Wilson08536952016-10-14 13:18:18 +010016591 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016592fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016593 drm_modeset_drop_locks(&ctx);
16594 drm_modeset_acquire_fini(&ctx);
16595}
16596
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016597int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080016598{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016599 struct drm_i915_private *dev_priv = to_i915(dev);
16600 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016601 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016602 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016603
16604 drm_mode_config_init(dev);
16605
16606 dev->mode_config.min_width = 0;
16607 dev->mode_config.min_height = 0;
16608
Dave Airlie019d96c2011-09-29 16:20:42 +010016609 dev->mode_config.preferred_depth = 24;
16610 dev->mode_config.prefer_shadow = 1;
16611
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016612 dev->mode_config.allow_fb_modifiers = true;
16613
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016614 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016615
Jesse Barnesb690e962010-07-19 13:53:12 -070016616 intel_init_quirks(dev);
16617
Ville Syrjälä62d75df2016-10-31 22:37:25 +020016618 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016619
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016620 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016621 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070016622
Lukas Wunner69f92f62015-07-15 13:57:35 +020016623 /*
16624 * There may be no VBT; and if the BIOS enabled SSC we can
16625 * just keep using it to avoid unnecessary flicker. Whereas if the
16626 * BIOS isn't using it, don't assume it will work even if the VBT
16627 * indicates as much.
16628 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016629 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016630 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16631 DREF_SSC1_ENABLE);
16632
16633 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16634 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16635 bios_lvds_use_ssc ? "en" : "dis",
16636 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16637 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16638 }
16639 }
16640
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016641 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016642 dev->mode_config.max_width = 2048;
16643 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016644 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016645 dev->mode_config.max_width = 4096;
16646 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016647 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016648 dev->mode_config.max_width = 8192;
16649 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016650 }
Damien Lespiau068be562014-03-28 14:17:49 +000016651
Jani Nikula2a307c22016-11-30 17:43:04 +020016652 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
16653 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016654 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016655 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016656 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16657 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16658 } else {
16659 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16660 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16661 }
16662
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016663 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016664
Zhao Yakui28c97732009-10-09 11:39:41 +080016665 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016666 INTEL_INFO(dev_priv)->num_pipes,
16667 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016668
Damien Lespiau055e3932014-08-18 13:49:10 +010016669 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016670 int ret;
16671
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020016672 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016673 if (ret) {
16674 drm_mode_config_cleanup(dev);
16675 return ret;
16676 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016677 }
16678
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016679 intel_update_czclk(dev_priv);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016680 intel_update_cdclk(dev_priv);
Ville Syrjälä6a259b12016-11-29 16:13:57 +020016681 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016682
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016683 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016684
Ville Syrjäläb2045352016-05-13 23:41:27 +030016685 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016686 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030016687
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016688 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016689 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020016690 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000016691
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016692 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016693 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016694 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016695
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016696 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016697 struct intel_initial_plane_config plane_config = {};
16698
Jesse Barnes46f297f2014-03-07 08:57:48 -080016699 if (!crtc->active)
16700 continue;
16701
Jesse Barnes46f297f2014-03-07 08:57:48 -080016702 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016703 * Note that reserving the BIOS fb up front prevents us
16704 * from stuffing other stolen allocations like the ring
16705 * on top. This prevents some ugliness at boot time, and
16706 * can even allow for smooth boot transitions if the BIOS
16707 * fb is large enough for the active pipe configuration.
16708 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016709 dev_priv->display.get_initial_plane_config(crtc,
16710 &plane_config);
16711
16712 /*
16713 * If the fb is shared between multiple heads, we'll
16714 * just get the first one.
16715 */
16716 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016717 }
Matt Roperd93c0372015-12-03 11:37:41 -080016718
16719 /*
16720 * Make sure hardware watermarks really match the state we read out.
16721 * Note that we need to do this after reconstructing the BIOS fb's
16722 * since the watermark calculation done here will use pstate->fb.
16723 */
16724 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016725
16726 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010016727}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016728
Daniel Vetter7fad7982012-07-04 17:51:47 +020016729static void intel_enable_pipe_a(struct drm_device *dev)
16730{
16731 struct intel_connector *connector;
16732 struct drm_connector *crt = NULL;
16733 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016734 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016735
16736 /* We can't just switch on the pipe A, we need to set things up with a
16737 * proper mode and output configuration. As a gross hack, enable pipe A
16738 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016739 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016740 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16741 crt = &connector->base;
16742 break;
16743 }
16744 }
16745
16746 if (!crt)
16747 return;
16748
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016749 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016750 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016751}
16752
Daniel Vetterfa555832012-10-10 23:14:00 +020016753static bool
16754intel_check_plane_mapping(struct intel_crtc *crtc)
16755{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016756 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016757 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016758
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016759 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016760 return true;
16761
Ville Syrjälä649636e2015-09-22 19:50:01 +030016762 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016763
16764 if ((val & DISPLAY_PLANE_ENABLE) &&
16765 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16766 return false;
16767
16768 return true;
16769}
16770
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016771static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16772{
16773 struct drm_device *dev = crtc->base.dev;
16774 struct intel_encoder *encoder;
16775
16776 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16777 return true;
16778
16779 return false;
16780}
16781
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016782static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16783{
16784 struct drm_device *dev = encoder->base.dev;
16785 struct intel_connector *connector;
16786
16787 for_each_connector_on_encoder(dev, &encoder->base, connector)
16788 return connector;
16789
16790 return NULL;
16791}
16792
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016793static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16794 enum transcoder pch_transcoder)
16795{
16796 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16797 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16798}
16799
Daniel Vetter24929352012-07-02 20:28:59 +020016800static void intel_sanitize_crtc(struct intel_crtc *crtc)
16801{
16802 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016803 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016804 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016805
Daniel Vetter24929352012-07-02 20:28:59 +020016806 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016807 if (!transcoder_is_dsi(cpu_transcoder)) {
16808 i915_reg_t reg = PIPECONF(cpu_transcoder);
16809
16810 I915_WRITE(reg,
16811 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16812 }
Daniel Vetter24929352012-07-02 20:28:59 +020016813
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016814 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016815 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016816 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016817 struct intel_plane *plane;
16818
Daniel Vetter96256042015-02-13 21:03:42 +010016819 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016820
16821 /* Disable everything but the primary plane */
16822 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16823 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16824 continue;
16825
16826 plane->disable_plane(&plane->base, &crtc->base);
16827 }
Daniel Vetter96256042015-02-13 21:03:42 +010016828 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016829
Daniel Vetter24929352012-07-02 20:28:59 +020016830 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016831 * disable the crtc (and hence change the state) if it is wrong. Note
16832 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016833 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016834 bool plane;
16835
Ville Syrjälä78108b72016-05-27 20:59:19 +030016836 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16837 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016838
16839 /* Pipe has the wrong plane attached and the plane is active.
16840 * Temporarily change the plane mapping and disable everything
16841 * ... */
16842 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010016843 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016844 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016845 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016846 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016847 }
Daniel Vetter24929352012-07-02 20:28:59 +020016848
Daniel Vetter7fad7982012-07-04 17:51:47 +020016849 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16850 crtc->pipe == PIPE_A && !crtc->active) {
16851 /* BIOS forgot to enable pipe A, this mostly happens after
16852 * resume. Force-enable the pipe to fix this, the update_dpms
16853 * call below we restore the pipe to the right state, but leave
16854 * the required bits on. */
16855 intel_enable_pipe_a(dev);
16856 }
16857
Daniel Vetter24929352012-07-02 20:28:59 +020016858 /* Adjust the state of the output pipe according to whether we
16859 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016860 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016861 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016862
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016863 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016864 /*
16865 * We start out with underrun reporting disabled to avoid races.
16866 * For correct bookkeeping mark this on active crtcs.
16867 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016868 * Also on gmch platforms we dont have any hardware bits to
16869 * disable the underrun reporting. Which means we need to start
16870 * out with underrun reporting disabled also on inactive pipes,
16871 * since otherwise we'll complain about the garbage we read when
16872 * e.g. coming up after runtime pm.
16873 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016874 * No protection against concurrent access is required - at
16875 * worst a fifo underrun happens which also sets this to false.
16876 */
16877 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016878 /*
16879 * We track the PCH trancoder underrun reporting state
16880 * within the crtc. With crtc for pipe A housing the underrun
16881 * reporting state for PCH transcoder A, crtc for pipe B housing
16882 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16883 * and marking underrun reporting as disabled for the non-existing
16884 * PCH transcoders B and C would prevent enabling the south
16885 * error interrupt (see cpt_can_enable_serr_int()).
16886 */
16887 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16888 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016889 }
Daniel Vetter24929352012-07-02 20:28:59 +020016890}
16891
16892static void intel_sanitize_encoder(struct intel_encoder *encoder)
16893{
16894 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016895
16896 /* We need to check both for a crtc link (meaning that the
16897 * encoder is active and trying to read from a pipe) and the
16898 * pipe itself being active. */
16899 bool has_active_crtc = encoder->base.crtc &&
16900 to_intel_crtc(encoder->base.crtc)->active;
16901
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016902 connector = intel_encoder_find_connector(encoder);
16903 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016904 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16905 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016906 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016907
16908 /* Connector is active, but has no active pipe. This is
16909 * fallout from our resume register restoring. Disable
16910 * the encoder manually again. */
16911 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016912 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16913
Daniel Vetter24929352012-07-02 20:28:59 +020016914 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16915 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016916 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016917 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016918 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016919 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016920 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016921 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016922
16923 /* Inconsistent output/port/pipe state happens presumably due to
16924 * a bug in one of the get_hw_state functions. Or someplace else
16925 * in our code, like the register restore mess on resume. Clamp
16926 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016927
16928 connector->base.dpms = DRM_MODE_DPMS_OFF;
16929 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016930 }
16931 /* Enabled encoders without active connectors will be fixed in
16932 * the crtc fixup. */
16933}
16934
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016935void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016936{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016937 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016938
Imre Deak04098752014-02-18 00:02:16 +020016939 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16940 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016941 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020016942 }
16943}
16944
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016945void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020016946{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016947 /* This function can be called both from intel_modeset_setup_hw_state or
16948 * at a very early point in our resume sequence, where the power well
16949 * structures are not yet restored. Since this function is at a very
16950 * paranoid "someone might have enabled VGA while we were not looking"
16951 * level, just check if the power well is enabled instead of trying to
16952 * follow the "don't touch the power well if we don't need it" policy
16953 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016954 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016955 return;
16956
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016957 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020016958
16959 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016960}
16961
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016962static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016963{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016964 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016965
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016966 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016967}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016968
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016969/* FIXME read out full plane state for all planes */
16970static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016971{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016972 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016973 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016974 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016975
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016976 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016977 primary_get_hw_state(to_intel_plane(primary));
16978
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016979 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016980 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016981}
16982
Daniel Vetter30e984d2013-06-05 13:34:17 +020016983static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016984{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016985 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016986 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016987 struct intel_crtc *crtc;
16988 struct intel_encoder *encoder;
16989 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016990 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016991
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016992 dev_priv->active_crtcs = 0;
16993
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016994 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016995 struct intel_crtc_state *crtc_state = crtc->config;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016996
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016997 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016998 memset(crtc_state, 0, sizeof(*crtc_state));
16999 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020017000
Maarten Lankhorst565602d2015-12-10 12:33:57 +010017001 crtc_state->base.active = crtc_state->base.enable =
17002 dev_priv->display.get_pipe_config(crtc, crtc_state);
17003
17004 crtc->base.enabled = crtc_state->base.enable;
17005 crtc->active = crtc_state->base.active;
17006
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017007 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010017008 dev_priv->active_crtcs |= 1 << crtc->pipe;
17009
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030017010 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020017011
Ville Syrjälä78108b72016-05-27 20:59:19 +030017012 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
17013 crtc->base.base.id, crtc->base.name,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000017014 enableddisabled(crtc->active));
Daniel Vetter24929352012-07-02 20:28:59 +020017015 }
17016
Daniel Vetter53589012013-06-05 13:34:16 +020017017 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17018 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17019
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017020 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017021 &pll->state.hw_state);
17022 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010017023 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010017024 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017025 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020017026 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017027 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020017028
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020017029 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017030 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020017031 }
17032
Damien Lespiaub2784e12014-08-05 11:29:37 +010017033 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020017034 pipe = 0;
17035
17036 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjälä98187832016-10-31 22:37:10 +020017037 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020017038
Jesse Barnes045ac3b2013-05-14 17:08:26 -070017039 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030017040 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020017041 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020017042 } else {
17043 encoder->base.crtc = NULL;
17044 }
17045
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010017046 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000017047 encoder->base.base.id, encoder->base.name,
17048 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010017049 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020017050 }
17051
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020017052 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020017053 if (connector->get_hw_state(connector)) {
17054 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010017055
17056 encoder = connector->encoder;
17057 connector->base.encoder = &encoder->base;
17058
17059 if (encoder->base.crtc &&
17060 encoder->base.crtc->state->active) {
17061 /*
17062 * This has to be done during hardware readout
17063 * because anything calling .crtc_disable may
17064 * rely on the connector_mask being accurate.
17065 */
17066 encoder->base.crtc->state->connector_mask |=
17067 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010017068 encoder->base.crtc->state->encoder_mask |=
17069 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010017070 }
17071
Daniel Vetter24929352012-07-02 20:28:59 +020017072 } else {
17073 connector->base.dpms = DRM_MODE_DPMS_OFF;
17074 connector->base.encoder = NULL;
17075 }
17076 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000017077 connector->base.base.id, connector->base.name,
17078 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020017079 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017080
17081 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017082 int pixclk = 0;
17083
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017084 crtc->base.hwmode = crtc->config->base.adjusted_mode;
17085
17086 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
17087 if (crtc->base.state->active) {
17088 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
17089 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
17090 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
17091
17092 /*
17093 * The initial mode needs to be set in order to keep
17094 * the atomic core happy. It wants a valid mode if the
17095 * crtc's enabled, so we do the above call.
17096 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010017097 * But we don't set all the derived state fully, hence
17098 * set a flag to indicate that a full recalculation is
17099 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017100 */
17101 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030017102
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017103 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
17104 pixclk = ilk_pipe_pixel_rate(crtc->config);
17105 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
17106 pixclk = crtc->config->base.adjusted_mode.crtc_clock;
17107 else
17108 WARN_ON(dev_priv->display.modeset_calc_cdclk);
17109
17110 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
17111 if (IS_BROADWELL(dev_priv) && crtc->config->ips_enabled)
17112 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
17113
Ville Syrjälä9eca68322015-09-10 18:59:10 +030017114 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
17115 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017116 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020017117
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017118 dev_priv->min_pixclk[crtc->pipe] = pixclk;
17119
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020017120 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017121 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020017122}
17123
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017124/* Scan out the current hw modeset state,
17125 * and sanitizes it to the current state
17126 */
17127static void
17128intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020017129{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017130 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020017131 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020017132 struct intel_crtc *crtc;
17133 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020017134 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020017135
17136 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020017137
17138 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010017139 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020017140 intel_sanitize_encoder(encoder);
17141 }
17142
Damien Lespiau055e3932014-08-18 13:49:10 +010017143 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020017144 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020017145
Daniel Vetter24929352012-07-02 20:28:59 +020017146 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020017147 intel_dump_pipe_config(crtc, crtc->config,
17148 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020017149 }
Daniel Vetter9a935852012-07-05 22:34:27 +020017150
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020017151 intel_modeset_update_connector_atomic_state(dev);
17152
Daniel Vetter35c95372013-07-17 06:55:04 +020017153 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17154 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17155
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010017156 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020017157 continue;
17158
17159 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17160
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017161 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020017162 pll->on = false;
17163 }
17164
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010017165 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030017166 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010017167 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000017168 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010017169 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030017170 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017171
17172 for_each_intel_crtc(dev, crtc) {
17173 unsigned long put_domains;
17174
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010017175 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017176 if (WARN_ON(put_domains))
17177 modeset_put_power_domains(dev_priv, put_domains);
17178 }
17179 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020017180
17181 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017182}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030017183
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017184void intel_display_resume(struct drm_device *dev)
17185{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017186 struct drm_i915_private *dev_priv = to_i915(dev);
17187 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17188 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017189 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020017190
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017191 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030017192 if (state)
17193 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017194
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017195 /*
17196 * This is a cludge because with real atomic modeset mode_config.mutex
17197 * won't be taken. Unfortunately some probed state like
17198 * audio_codec_enable is still protected by mode_config.mutex, so lock
17199 * it here for now.
17200 */
17201 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017202 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017203
Maarten Lankhorst73974892016-08-05 23:28:27 +030017204 while (1) {
17205 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17206 if (ret != -EDEADLK)
17207 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017208
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017209 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017210 }
17211
Maarten Lankhorst73974892016-08-05 23:28:27 +030017212 if (!ret)
17213 ret = __intel_display_resume(dev, state);
17214
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017215 drm_modeset_drop_locks(&ctx);
17216 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017217 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017218
Chris Wilson08536952016-10-14 13:18:18 +010017219 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017220 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010017221 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010017222}
17223
17224void intel_modeset_gem_init(struct drm_device *dev)
17225{
Chris Wilsondc979972016-05-10 14:10:04 +010017226 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017227 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070017228 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080017229
Chris Wilsondc979972016-05-10 14:10:04 +010017230 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017231
Chris Wilson1833b132012-05-09 11:56:28 +010017232 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020017233
Chris Wilson1ee8da62016-05-12 12:43:23 +010017234 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017235
17236 /*
17237 * Make sure any fbs we allocated at startup are properly
17238 * pinned & fenced. When we do the allocation it's too early
17239 * for this.
17240 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010017241 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010017242 struct i915_vma *vma;
17243
Matt Roper2ff8fde2014-07-08 07:50:07 -070017244 obj = intel_fb_obj(c->primary->fb);
17245 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080017246 continue;
17247
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017248 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017249 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020017250 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017251 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017252 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080017253 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17254 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100017255 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020017256 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017257 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020017258 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017259 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080017260 }
17261 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017262}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017263
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017264int intel_connector_register(struct drm_connector *connector)
17265{
17266 struct intel_connector *intel_connector = to_intel_connector(connector);
17267 int ret;
17268
17269 ret = intel_backlight_device_register(intel_connector);
17270 if (ret)
17271 goto err;
17272
17273 return 0;
17274
17275err:
17276 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017277}
17278
Chris Wilsonc191eca2016-06-17 11:40:33 +010017279void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017280{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017281 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017282
Chris Wilsone63d87c2016-06-17 11:40:34 +010017283 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017284 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017285}
17286
Jesse Barnes79e53942008-11-07 14:24:08 -080017287void intel_modeset_cleanup(struct drm_device *dev)
17288{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017289 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017290
Chris Wilsondc979972016-05-10 14:10:04 +010017291 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017292
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017293 /*
17294 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017295 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017296 * experience fancy races otherwise.
17297 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017298 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017299
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017300 /*
17301 * Due to the hpd irq storm handling the hotplug work can re-arm the
17302 * poll handlers. Hence disable polling after hpd handling is shut down.
17303 */
Keith Packardf87ea762010-10-03 19:36:26 -070017304 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017305
Jesse Barnes723bfd72010-10-07 16:01:13 -070017306 intel_unregister_dsm_handler();
17307
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017308 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017309
Chris Wilson1630fe72011-07-08 12:22:42 +010017310 /* flush any delayed tasks or pending work */
17311 flush_scheduled_work();
17312
Jesse Barnes79e53942008-11-07 14:24:08 -080017313 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017314
Chris Wilson1ee8da62016-05-12 12:43:23 +010017315 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017316
Chris Wilsondc979972016-05-10 14:10:04 +010017317 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017318
Tvrtko Ursulin40196442016-12-01 14:16:42 +000017319 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080017320}
17321
Chris Wilsondf0e9242010-09-09 16:20:55 +010017322void intel_connector_attach_encoder(struct intel_connector *connector,
17323 struct intel_encoder *encoder)
17324{
17325 connector->encoder = encoder;
17326 drm_mode_connector_attach_encoder(&connector->base,
17327 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017328}
Dave Airlie28d52042009-09-21 14:33:58 +100017329
17330/*
17331 * set vga decode state - true == enable VGA decode
17332 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017333int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100017334{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017335 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017336 u16 gmch_ctrl;
17337
Chris Wilson75fa0412014-02-07 18:37:02 -020017338 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17339 DRM_ERROR("failed to read control word\n");
17340 return -EIO;
17341 }
17342
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017343 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17344 return 0;
17345
Dave Airlie28d52042009-09-21 14:33:58 +100017346 if (state)
17347 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17348 else
17349 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017350
17351 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17352 DRM_ERROR("failed to write control word\n");
17353 return -EIO;
17354 }
17355
Dave Airlie28d52042009-09-21 14:33:58 +100017356 return 0;
17357}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017358
Chris Wilson98a2f412016-10-12 10:05:18 +010017359#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17360
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017361struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017362
17363 u32 power_well_driver;
17364
Chris Wilson63b66e52013-08-08 15:12:06 +020017365 int num_transcoders;
17366
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017367 struct intel_cursor_error_state {
17368 u32 control;
17369 u32 position;
17370 u32 base;
17371 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017372 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017373
17374 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017375 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017376 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030017377 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017378 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017379
17380 struct intel_plane_error_state {
17381 u32 control;
17382 u32 stride;
17383 u32 size;
17384 u32 pos;
17385 u32 addr;
17386 u32 surface;
17387 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017388 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017389
17390 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017391 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017392 enum transcoder cpu_transcoder;
17393
17394 u32 conf;
17395
17396 u32 htotal;
17397 u32 hblank;
17398 u32 hsync;
17399 u32 vtotal;
17400 u32 vblank;
17401 u32 vsync;
17402 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017403};
17404
17405struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017406intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017407{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017408 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017409 int transcoders[] = {
17410 TRANSCODER_A,
17411 TRANSCODER_B,
17412 TRANSCODER_C,
17413 TRANSCODER_EDP,
17414 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017415 int i;
17416
Chris Wilsonc0336662016-05-06 15:40:21 +010017417 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017418 return NULL;
17419
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017420 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017421 if (error == NULL)
17422 return NULL;
17423
Chris Wilsonc0336662016-05-06 15:40:21 +010017424 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017425 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17426
Damien Lespiau055e3932014-08-18 13:49:10 +010017427 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017428 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017429 __intel_display_power_is_enabled(dev_priv,
17430 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017431 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017432 continue;
17433
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017434 error->cursor[i].control = I915_READ(CURCNTR(i));
17435 error->cursor[i].position = I915_READ(CURPOS(i));
17436 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017437
17438 error->plane[i].control = I915_READ(DSPCNTR(i));
17439 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017440 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017441 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017442 error->plane[i].pos = I915_READ(DSPPOS(i));
17443 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017444 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017445 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017446 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017447 error->plane[i].surface = I915_READ(DSPSURF(i));
17448 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17449 }
17450
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017451 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030017452
Chris Wilsonc0336662016-05-06 15:40:21 +010017453 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030017454 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017455 }
17456
Jani Nikula4d1de972016-03-18 17:05:42 +020017457 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017458 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017459 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017460 error->num_transcoders++; /* Account for eDP. */
17461
17462 for (i = 0; i < error->num_transcoders; i++) {
17463 enum transcoder cpu_transcoder = transcoders[i];
17464
Imre Deakddf9c532013-11-27 22:02:02 +020017465 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017466 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017467 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017468 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017469 continue;
17470
Chris Wilson63b66e52013-08-08 15:12:06 +020017471 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17472
17473 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17474 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17475 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17476 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17477 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17478 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17479 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017480 }
17481
17482 return error;
17483}
17484
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017485#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17486
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017487void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017488intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017489 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017490 struct intel_display_error_state *error)
17491{
17492 int i;
17493
Chris Wilson63b66e52013-08-08 15:12:06 +020017494 if (!error)
17495 return;
17496
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000017497 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017498 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017499 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017500 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017501 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017502 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017503 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017504 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017505 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030017506 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017507
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017508 err_printf(m, "Plane [%d]:\n", i);
17509 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17510 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017511 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017512 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17513 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017514 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017515 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017516 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017517 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017518 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17519 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017520 }
17521
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017522 err_printf(m, "Cursor [%d]:\n", i);
17523 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17524 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17525 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017526 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017527
17528 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017529 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017530 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017531 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017532 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017533 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17534 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17535 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17536 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17537 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17538 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17539 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17540 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017541}
Chris Wilson98a2f412016-10-12 10:05:18 +010017542
17543#endif