blob: f4b8cb388dd6289220a88be2355fe28dd80e7b70 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +0300103static void chv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
393 .vco = { .min = 4860000, .max = 6700000 },
394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
414static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
415{
416 struct drm_device *dev = crtc->dev;
417 struct intel_encoder *encoder;
418
419 for_each_encoder_on_crtc(dev, crtc, encoder)
420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Chris Wilson1b894b52010-12-14 20:04:54 +0000426static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
427 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800428{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800430 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431
432 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100433 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_dual_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_dual_lvds;
438 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000439 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_single_lvds_100m;
441 else
442 limit = &intel_limits_ironlake_single_lvds;
443 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200444 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800445 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446
447 return limit;
448}
449
Ma Ling044c7c42009-03-18 20:13:23 +0800450static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
451{
452 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 const intel_limit_t *limit;
454
455 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100456 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 else
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
461 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700462 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800463 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700464 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800465 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700466 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800467
468 return limit;
469}
470
Chris Wilson1b894b52010-12-14 20:04:54 +0000471static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800472{
473 struct drm_device *dev = crtc->dev;
474 const intel_limit_t *limit;
475
Eric Anholtbad720f2009-10-22 16:11:14 -0700476 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000477 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800478 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800479 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500480 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800483 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500484 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300485 } else if (IS_CHERRYVIEW(dev)) {
486 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700487 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300488 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100489 } else if (!IS_GEN2(dev)) {
490 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
491 limit = &intel_limits_i9xx_lvds;
492 else
493 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800494 } else {
495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200497 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700498 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200499 else
500 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 }
502 return limit;
503}
504
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
506static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
511 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800514}
515
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200516static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
517{
518 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
519}
520
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200521static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800522{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200523 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200525 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
526 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800529}
530
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300531static void chv_clock(int refclk, intel_clock_t *clock)
532{
533 clock->m = clock->m1 * clock->m2;
534 clock->p = clock->p1 * clock->p2;
535 if (WARN_ON(clock->n == 0 || clock->p == 0))
536 return;
537 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
538 clock->n << 22);
539 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
540}
541
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
Chris Wilson1b894b52010-12-14 20:04:54 +0000548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800551{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300552 if (clock->n < limit->n.min || limit->n.max < clock->n)
553 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300560
561 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
562 if (clock->m1 <= clock->m2)
563 INTELPllInvalid("m1 <= m2\n");
564
565 if (!IS_VALLEYVIEW(dev)) {
566 if (clock->p < limit->p.min || limit->p.max < clock->p)
567 INTELPllInvalid("p out of range\n");
568 if (clock->m < limit->m.min || limit->m.max < clock->m)
569 INTELPllInvalid("m out of range\n");
570 }
571
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
575 * connector, etc., rather than just a single range.
576 */
577 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400578 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
580 return true;
581}
582
Ma Lingd4906092009-03-18 20:13:27 +0800583static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200584i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800585 int target, int refclk, intel_clock_t *match_clock,
586 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800587{
588 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 int err = target;
591
Daniel Vettera210b022012-11-26 17:22:08 +0100592 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100594 * For LVDS just rely on its current settings for dual-channel.
595 * We haven't figured out how to reliably set up different
596 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100598 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 clock.p2 = limit->p2.p2_fast;
600 else
601 clock.p2 = limit->p2.p2_slow;
602 } else {
603 if (target < limit->p2.dot_limit)
604 clock.p2 = limit->p2.p2_slow;
605 else
606 clock.p2 = limit->p2.p2_fast;
607 }
608
Akshay Joshi0206e352011-08-16 15:34:10 -0400609 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800610
Zhao Yakui42158662009-11-20 11:24:18 +0800611 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
612 clock.m1++) {
613 for (clock.m2 = limit->m2.min;
614 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200615 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800616 break;
617 for (clock.n = limit->n.min;
618 clock.n <= limit->n.max; clock.n++) {
619 for (clock.p1 = limit->p1.min;
620 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 int this_err;
622
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200623 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000624 if (!intel_PLL_is_valid(dev, limit,
625 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800627 if (match_clock &&
628 clock.p != match_clock->p)
629 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800630
631 this_err = abs(clock.dot - target);
632 if (this_err < err) {
633 *best_clock = clock;
634 err = this_err;
635 }
636 }
637 }
638 }
639 }
640
641 return (err != target);
642}
643
Ma Lingd4906092009-03-18 20:13:27 +0800644static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200645pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
646 int target, int refclk, intel_clock_t *match_clock,
647 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200648{
649 struct drm_device *dev = crtc->dev;
650 intel_clock_t clock;
651 int err = target;
652
653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
654 /*
655 * For LVDS just rely on its current settings for dual-channel.
656 * We haven't figured out how to reliably set up different
657 * single/dual channel state, if we even can.
658 */
659 if (intel_is_dual_link_lvds(dev))
660 clock.p2 = limit->p2.p2_fast;
661 else
662 clock.p2 = limit->p2.p2_slow;
663 } else {
664 if (target < limit->p2.dot_limit)
665 clock.p2 = limit->p2.p2_slow;
666 else
667 clock.p2 = limit->p2.p2_fast;
668 }
669
670 memset(best_clock, 0, sizeof(*best_clock));
671
672 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
673 clock.m1++) {
674 for (clock.m2 = limit->m2.min;
675 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200676 for (clock.n = limit->n.min;
677 clock.n <= limit->n.max; clock.n++) {
678 for (clock.p1 = limit->p1.min;
679 clock.p1 <= limit->p1.max; clock.p1++) {
680 int this_err;
681
682 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 if (!intel_PLL_is_valid(dev, limit,
684 &clock))
685 continue;
686 if (match_clock &&
687 clock.p != match_clock->p)
688 continue;
689
690 this_err = abs(clock.dot - target);
691 if (this_err < err) {
692 *best_clock = clock;
693 err = this_err;
694 }
695 }
696 }
697 }
698 }
699
700 return (err != target);
701}
702
Ma Lingd4906092009-03-18 20:13:27 +0800703static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200704g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800707{
708 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800709 intel_clock_t clock;
710 int max_n;
711 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400712 /* approximately equals target * 0.00585 */
713 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800714 found = false;
715
716 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100717 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800718 clock.p2 = limit->p2.p2_fast;
719 else
720 clock.p2 = limit->p2.p2_slow;
721 } else {
722 if (target < limit->p2.dot_limit)
723 clock.p2 = limit->p2.p2_slow;
724 else
725 clock.p2 = limit->p2.p2_fast;
726 }
727
728 memset(best_clock, 0, sizeof(*best_clock));
729 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200730 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800731 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200732 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800733 for (clock.m1 = limit->m1.max;
734 clock.m1 >= limit->m1.min; clock.m1--) {
735 for (clock.m2 = limit->m2.max;
736 clock.m2 >= limit->m2.min; clock.m2--) {
737 for (clock.p1 = limit->p1.max;
738 clock.p1 >= limit->p1.min; clock.p1--) {
739 int this_err;
740
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000742 if (!intel_PLL_is_valid(dev, limit,
743 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800744 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000745
746 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800747 if (this_err < err_most) {
748 *best_clock = clock;
749 err_most = this_err;
750 max_n = clock.n;
751 found = true;
752 }
753 }
754 }
755 }
756 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800757 return found;
758}
Ma Lingd4906092009-03-18 20:13:27 +0800759
Zhenyu Wang2c072452009-06-05 15:38:42 +0800760static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200761vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
762 int target, int refclk, intel_clock_t *match_clock,
763 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700764{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300765 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300766 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300767 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 /* min update 19.2 MHz */
769 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300770 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700771
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 target *= 5; /* fast clock */
773
774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700775
776 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300777 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300778 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300779 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300780 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300783 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300784 unsigned int ppm, diff;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
787 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300788
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300789 vlv_clock(refclk, &clock);
790
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 continue;
794
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300795 diff = abs(clock.dot - target);
796 ppm = div_u64(1000000ULL * diff, target);
797
798 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300799 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300800 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300801 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300802 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300803
Ville Syrjäläc6861222013-09-24 21:26:21 +0300804 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300805 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300806 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300807 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700808 }
809 }
810 }
811 }
812 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700813
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300814 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700815}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300817static bool
818chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
819 int target, int refclk, intel_clock_t *match_clock,
820 intel_clock_t *best_clock)
821{
822 struct drm_device *dev = crtc->dev;
823 intel_clock_t clock;
824 uint64_t m2;
825 int found = false;
826
827 memset(best_clock, 0, sizeof(*best_clock));
828
829 /*
830 * Based on hardware doc, the n always set to 1, and m1 always
831 * set to 2. If requires to support 200Mhz refclk, we need to
832 * revisit this because n may not 1 anymore.
833 */
834 clock.n = 1, clock.m1 = 2;
835 target *= 5; /* fast clock */
836
837 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
838 for (clock.p2 = limit->p2.p2_fast;
839 clock.p2 >= limit->p2.p2_slow;
840 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
841
842 clock.p = clock.p1 * clock.p2;
843
844 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
845 clock.n) << 22, refclk * clock.m1);
846
847 if (m2 > INT_MAX/clock.m1)
848 continue;
849
850 clock.m2 = m2;
851
852 chv_clock(refclk, &clock);
853
854 if (!intel_PLL_is_valid(dev, limit, &clock))
855 continue;
856
857 /* based on hardware requirement, prefer bigger p
858 */
859 if (clock.p > best_clock->p) {
860 *best_clock = clock;
861 found = true;
862 }
863 }
864 }
865
866 return found;
867}
868
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300869bool intel_crtc_active(struct drm_crtc *crtc)
870{
871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
872
873 /* Be paranoid as we can arrive here with only partial
874 * state retrieved from the hardware during setup.
875 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100876 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300877 * as Haswell has gained clock readout/fastboot support.
878 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000879 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300880 * properly reconstruct framebuffers.
881 */
Matt Roperf4510a22014-04-01 15:22:40 -0700882 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100883 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300884}
885
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200886enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
887 enum pipe pipe)
888{
889 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
891
Daniel Vetter3b117c82013-04-17 20:15:07 +0200892 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200893}
894
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200895static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300896{
897 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200898 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300899
900 frame = I915_READ(frame_reg);
901
902 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Damien Lespiau31e4b892014-08-18 13:51:00 +0100903 WARN(1, "vblank wait on pipe %c timed out\n",
904 pipe_name(pipe));
Paulo Zanonia928d532012-05-04 17:18:15 -0300905}
906
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700907/**
908 * intel_wait_for_vblank - wait for vblank on a given pipe
909 * @dev: drm device
910 * @pipe: pipe to wait for
911 *
912 * Wait for vblank to occur on a given pipe. Needed for various bits of
913 * mode setting code.
914 */
915void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800916{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700917 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800918 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700919
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200920 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
921 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300922 return;
923 }
924
Chris Wilson300387c2010-09-05 20:25:43 +0100925 /* Clear existing vblank status. Note this will clear any other
926 * sticky status fields as well.
927 *
928 * This races with i915_driver_irq_handler() with the result
929 * that either function could miss a vblank event. Here it is not
930 * fatal, as we will either wait upon the next vblank interrupt or
931 * timeout. Generally speaking intel_wait_for_vblank() is only
932 * called during modeset at which time the GPU should be idle and
933 * should *not* be performing page flips and thus not waiting on
934 * vblanks...
935 * Currently, the result of us stealing a vblank from the irq
936 * handler is that a single frame will be skipped during swapbuffers.
937 */
938 I915_WRITE(pipestat_reg,
939 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
940
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700941 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100942 if (wait_for(I915_READ(pipestat_reg) &
943 PIPE_VBLANK_INTERRUPT_STATUS,
944 50))
Damien Lespiau31e4b892014-08-18 13:51:00 +0100945 DRM_DEBUG_KMS("vblank wait on pipe %c timed out\n",
946 pipe_name(pipe));
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947}
948
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300949static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
950{
951 struct drm_i915_private *dev_priv = dev->dev_private;
952 u32 reg = PIPEDSL(pipe);
953 u32 line1, line2;
954 u32 line_mask;
955
956 if (IS_GEN2(dev))
957 line_mask = DSL_LINEMASK_GEN2;
958 else
959 line_mask = DSL_LINEMASK_GEN3;
960
961 line1 = I915_READ(reg) & line_mask;
962 mdelay(5);
963 line2 = I915_READ(reg) & line_mask;
964
965 return line1 == line2;
966}
967
Keith Packardab7ad7f2010-10-03 00:33:06 -0700968/*
969 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300970 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700971 *
972 * After disabling a pipe, we can't wait for vblank in the usual way,
973 * spinning on the vblank interrupt status bit, since we won't actually
974 * see an interrupt when the pipe is disabled.
975 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700976 * On Gen4 and above:
977 * wait for the pipe register state bit to turn off
978 *
979 * Otherwise:
980 * wait for the display line value to settle (it usually
981 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100982 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700983 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300984static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700985{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300986 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300988 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
989 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700990
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200992 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993
Keith Packardab7ad7f2010-10-03 00:33:06 -0700994 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100995 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
996 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200997 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700998 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001000 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001001 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001002 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001003}
1004
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001005/*
1006 * ibx_digital_port_connected - is the specified port connected?
1007 * @dev_priv: i915 private structure
1008 * @port: the port to test
1009 *
1010 * Returns true if @port is connected, false otherwise.
1011 */
1012bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1013 struct intel_digital_port *port)
1014{
1015 u32 bit;
1016
Damien Lespiauc36346e2012-12-13 16:09:03 +00001017 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001018 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001019 case PORT_B:
1020 bit = SDE_PORTB_HOTPLUG;
1021 break;
1022 case PORT_C:
1023 bit = SDE_PORTC_HOTPLUG;
1024 break;
1025 case PORT_D:
1026 bit = SDE_PORTD_HOTPLUG;
1027 break;
1028 default:
1029 return true;
1030 }
1031 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001032 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001033 case PORT_B:
1034 bit = SDE_PORTB_HOTPLUG_CPT;
1035 break;
1036 case PORT_C:
1037 bit = SDE_PORTC_HOTPLUG_CPT;
1038 break;
1039 case PORT_D:
1040 bit = SDE_PORTD_HOTPLUG_CPT;
1041 break;
1042 default:
1043 return true;
1044 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001045 }
1046
1047 return I915_READ(SDEISR) & bit;
1048}
1049
Jesse Barnesb24e7172011-01-04 15:09:30 -08001050static const char *state_string(bool enabled)
1051{
1052 return enabled ? "on" : "off";
1053}
1054
1055/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001056void assert_pll(struct drm_i915_private *dev_priv,
1057 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058{
1059 int reg;
1060 u32 val;
1061 bool cur_state;
1062
1063 reg = DPLL(pipe);
1064 val = I915_READ(reg);
1065 cur_state = !!(val & DPLL_VCO_ENABLE);
1066 WARN(cur_state != state,
1067 "PLL state assertion failure (expected %s, current %s)\n",
1068 state_string(state), state_string(cur_state));
1069}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001070
Jani Nikula23538ef2013-08-27 15:12:22 +03001071/* XXX: the dsi pll is shared between MIPI DSI ports */
1072static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1073{
1074 u32 val;
1075 bool cur_state;
1076
1077 mutex_lock(&dev_priv->dpio_lock);
1078 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1079 mutex_unlock(&dev_priv->dpio_lock);
1080
1081 cur_state = val & DSI_PLL_VCO_EN;
1082 WARN(cur_state != state,
1083 "DSI PLL state assertion failure (expected %s, current %s)\n",
1084 state_string(state), state_string(cur_state));
1085}
1086#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1087#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1088
Daniel Vetter55607e82013-06-16 21:42:39 +02001089struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001090intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001091{
Daniel Vettere2b78262013-06-07 23:10:03 +02001092 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1093
Daniel Vettera43f6e02013-06-07 23:10:32 +02001094 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001095 return NULL;
1096
Daniel Vettera43f6e02013-06-07 23:10:32 +02001097 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001098}
1099
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001101void assert_shared_dpll(struct drm_i915_private *dev_priv,
1102 struct intel_shared_dpll *pll,
1103 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001104{
Jesse Barnes040484a2011-01-03 12:14:26 -08001105 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001106 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001107
Chris Wilson92b27b02012-05-20 18:10:50 +01001108 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001109 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001110 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001111
Daniel Vetter53589012013-06-05 13:34:16 +02001112 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001113 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001114 "%s assertion failure (expected %s, current %s)\n",
1115 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001116}
Jesse Barnes040484a2011-01-03 12:14:26 -08001117
1118static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1119 enum pipe pipe, bool state)
1120{
1121 int reg;
1122 u32 val;
1123 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001124 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1125 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001126
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001127 if (HAS_DDI(dev_priv->dev)) {
1128 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001129 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001130 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001131 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 } else {
1133 reg = FDI_TX_CTL(pipe);
1134 val = I915_READ(reg);
1135 cur_state = !!(val & FDI_TX_ENABLE);
1136 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001137 WARN(cur_state != state,
1138 "FDI TX state assertion failure (expected %s, current %s)\n",
1139 state_string(state), state_string(cur_state));
1140}
1141#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1142#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1143
1144static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1145 enum pipe pipe, bool state)
1146{
1147 int reg;
1148 u32 val;
1149 bool cur_state;
1150
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001151 reg = FDI_RX_CTL(pipe);
1152 val = I915_READ(reg);
1153 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 WARN(cur_state != state,
1155 "FDI RX state assertion failure (expected %s, current %s)\n",
1156 state_string(state), state_string(cur_state));
1157}
1158#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1159#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1160
1161static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1162 enum pipe pipe)
1163{
1164 int reg;
1165 u32 val;
1166
1167 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001168 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 return;
1170
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001172 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001173 return;
1174
Jesse Barnes040484a2011-01-03 12:14:26 -08001175 reg = FDI_TX_CTL(pipe);
1176 val = I915_READ(reg);
1177 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1178}
1179
Daniel Vetter55607e82013-06-16 21:42:39 +02001180void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1181 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001182{
1183 int reg;
1184 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001185 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001186
1187 reg = FDI_RX_CTL(pipe);
1188 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001189 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1190 WARN(cur_state != state,
1191 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1192 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001193}
1194
Jesse Barnesea0760c2011-01-04 15:09:32 -08001195static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1196 enum pipe pipe)
1197{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001198 struct drm_device *dev = dev_priv->dev;
1199 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001200 u32 val;
1201 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001202 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001203
Jani Nikulabedd4db2014-08-22 15:04:13 +03001204 if (WARN_ON(HAS_DDI(dev)))
1205 return;
1206
1207 if (HAS_PCH_SPLIT(dev)) {
1208 u32 port_sel;
1209
Jesse Barnesea0760c2011-01-04 15:09:32 -08001210 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001211 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1212
1213 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1214 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1215 panel_pipe = PIPE_B;
1216 /* XXX: else fix for eDP */
1217 } else if (IS_VALLEYVIEW(dev)) {
1218 /* presumably write lock depends on pipe, not port select */
1219 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1220 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001221 } else {
1222 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001223 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1224 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001225 }
1226
1227 val = I915_READ(pp_reg);
1228 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001229 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230 locked = false;
1231
Jesse Barnesea0760c2011-01-04 15:09:32 -08001232 WARN(panel_pipe == pipe && locked,
1233 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001234 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001235}
1236
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001237static void assert_cursor(struct drm_i915_private *dev_priv,
1238 enum pipe pipe, bool state)
1239{
1240 struct drm_device *dev = dev_priv->dev;
1241 bool cur_state;
1242
Paulo Zanonid9d82082014-02-27 16:30:56 -03001243 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001245 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001246 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001247
1248 WARN(cur_state != state,
1249 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1250 pipe_name(pipe), state_string(state), state_string(cur_state));
1251}
1252#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1253#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1254
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001255void assert_pipe(struct drm_i915_private *dev_priv,
1256 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257{
1258 int reg;
1259 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001260 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001261 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1262 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001264 /* if we need the pipe quirk it must be always on */
1265 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1266 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001267 state = true;
1268
Imre Deakda7e29b2014-02-18 00:02:02 +02001269 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001270 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001271 cur_state = false;
1272 } else {
1273 reg = PIPECONF(cpu_transcoder);
1274 val = I915_READ(reg);
1275 cur_state = !!(val & PIPECONF_ENABLE);
1276 }
1277
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001278 WARN(cur_state != state,
1279 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001280 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281}
1282
Chris Wilson931872f2012-01-16 23:01:13 +00001283static void assert_plane(struct drm_i915_private *dev_priv,
1284 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285{
1286 int reg;
1287 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001288 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289
1290 reg = DSPCNTR(plane);
1291 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001292 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1293 WARN(cur_state != state,
1294 "plane %c assertion failure (expected %s, current %s)\n",
1295 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296}
1297
Chris Wilson931872f2012-01-16 23:01:13 +00001298#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1299#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1300
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1302 enum pipe pipe)
1303{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001304 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001305 int reg, i;
1306 u32 val;
1307 int cur_pipe;
1308
Ville Syrjälä653e1022013-06-04 13:49:05 +03001309 /* Primary planes are fixed to pipes on gen4+ */
1310 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001311 reg = DSPCNTR(pipe);
1312 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001313 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001314 "plane %c assertion failure, should be disabled but not\n",
1315 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001316 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001317 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001318
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001320 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001321 reg = DSPCNTR(i);
1322 val = I915_READ(reg);
1323 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1324 DISPPLANE_SEL_PIPE_SHIFT;
1325 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1327 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328 }
1329}
1330
Jesse Barnes19332d72013-03-28 09:55:38 -07001331static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe)
1333{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001334 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001335 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001336 u32 val;
1337
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001338 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001339 for_each_sprite(pipe, sprite) {
1340 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001341 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001342 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001344 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001345 }
1346 } else if (INTEL_INFO(dev)->gen >= 7) {
1347 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001348 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001349 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001350 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001351 plane_name(pipe), pipe_name(pipe));
1352 } else if (INTEL_INFO(dev)->gen >= 5) {
1353 reg = DVSCNTR(pipe);
1354 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001355 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001356 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1357 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001358 }
1359}
1360
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001361static void assert_vblank_disabled(struct drm_crtc *crtc)
1362{
1363 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1364 drm_crtc_vblank_put(crtc);
1365}
1366
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001367static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001368{
1369 u32 val;
1370 bool enabled;
1371
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001372 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001373
Jesse Barnes92f25842011-01-04 15:09:34 -08001374 val = I915_READ(PCH_DREF_CONTROL);
1375 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1376 DREF_SUPERSPREAD_SOURCE_MASK));
1377 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1378}
1379
Daniel Vetterab9412b2013-05-03 11:49:46 +02001380static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1381 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001382{
1383 int reg;
1384 u32 val;
1385 bool enabled;
1386
Daniel Vetterab9412b2013-05-03 11:49:46 +02001387 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001388 val = I915_READ(reg);
1389 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001390 WARN(enabled,
1391 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1392 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001393}
1394
Keith Packard4e634382011-08-06 10:39:45 -07001395static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001397{
1398 if ((val & DP_PORT_EN) == 0)
1399 return false;
1400
1401 if (HAS_PCH_CPT(dev_priv->dev)) {
1402 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1403 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1404 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1405 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001406 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1407 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1408 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001409 } else {
1410 if ((val & DP_PIPE_MASK) != (pipe << 30))
1411 return false;
1412 }
1413 return true;
1414}
1415
Keith Packard1519b992011-08-06 10:35:34 -07001416static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1417 enum pipe pipe, u32 val)
1418{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001419 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001420 return false;
1421
1422 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001423 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001424 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001425 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1426 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1427 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001428 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001429 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001430 return false;
1431 }
1432 return true;
1433}
1434
1435static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1436 enum pipe pipe, u32 val)
1437{
1438 if ((val & LVDS_PORT_EN) == 0)
1439 return false;
1440
1441 if (HAS_PCH_CPT(dev_priv->dev)) {
1442 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1443 return false;
1444 } else {
1445 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1446 return false;
1447 }
1448 return true;
1449}
1450
1451static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1452 enum pipe pipe, u32 val)
1453{
1454 if ((val & ADPA_DAC_ENABLE) == 0)
1455 return false;
1456 if (HAS_PCH_CPT(dev_priv->dev)) {
1457 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1458 return false;
1459 } else {
1460 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1461 return false;
1462 }
1463 return true;
1464}
1465
Jesse Barnes291906f2011-02-02 12:28:03 -08001466static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001467 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001468{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001469 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001470 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001471 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001473
Daniel Vetter75c5da22012-09-10 21:58:29 +02001474 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1475 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001476 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001477}
1478
1479static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1480 enum pipe pipe, int reg)
1481{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001482 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001483 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001484 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001485 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001486
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001487 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001488 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001489 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001490}
1491
1492static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe)
1494{
1495 int reg;
1496 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001497
Keith Packardf0575e92011-07-25 22:12:43 -07001498 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1499 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1500 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001501
1502 reg = PCH_ADPA;
1503 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001504 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001505 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001506 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001507
1508 reg = PCH_LVDS;
1509 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001510 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001511 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001512 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001513
Paulo Zanonie2debe92013-02-18 19:00:27 -03001514 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1515 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1516 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001517}
1518
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001519static void intel_init_dpio(struct drm_device *dev)
1520{
1521 struct drm_i915_private *dev_priv = dev->dev_private;
1522
1523 if (!IS_VALLEYVIEW(dev))
1524 return;
1525
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001526 /*
1527 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1528 * CHV x1 PHY (DP/HDMI D)
1529 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1530 */
1531 if (IS_CHERRYVIEW(dev)) {
1532 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1533 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1534 } else {
1535 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1536 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001537}
1538
Daniel Vetter426115c2013-07-11 22:13:42 +02001539static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001540{
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 struct drm_device *dev = crtc->base.dev;
1542 struct drm_i915_private *dev_priv = dev->dev_private;
1543 int reg = DPLL(crtc->pipe);
1544 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545
Daniel Vetter426115c2013-07-11 22:13:42 +02001546 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001547
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001548 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001549 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1550
1551 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001552 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001553 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Daniel Vetter426115c2013-07-11 22:13:42 +02001555 I915_WRITE(reg, dpll);
1556 POSTING_READ(reg);
1557 udelay(150);
1558
1559 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1560 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1561
1562 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1563 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001564
1565 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001566 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001567 POSTING_READ(reg);
1568 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001569 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001570 POSTING_READ(reg);
1571 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001572 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001573 POSTING_READ(reg);
1574 udelay(150); /* wait for warmup */
1575}
1576
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001577static void chv_enable_pll(struct intel_crtc *crtc)
1578{
1579 struct drm_device *dev = crtc->base.dev;
1580 struct drm_i915_private *dev_priv = dev->dev_private;
1581 int pipe = crtc->pipe;
1582 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001583 u32 tmp;
1584
1585 assert_pipe_disabled(dev_priv, crtc->pipe);
1586
1587 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1588
1589 mutex_lock(&dev_priv->dpio_lock);
1590
1591 /* Enable back the 10bit clock to display controller */
1592 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1593 tmp |= DPIO_DCLKP_EN;
1594 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1595
1596 /*
1597 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1598 */
1599 udelay(1);
1600
1601 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001602 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001603
1604 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001605 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001606 DRM_ERROR("PLL %d failed to lock\n", pipe);
1607
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001608 /* not sure when this should be written */
1609 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1610 POSTING_READ(DPLL_MD(pipe));
1611
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001612 mutex_unlock(&dev_priv->dpio_lock);
1613}
1614
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001615static int intel_num_dvo_pipes(struct drm_device *dev)
1616{
1617 struct intel_crtc *crtc;
1618 int count = 0;
1619
1620 for_each_intel_crtc(dev, crtc)
1621 count += crtc->active &&
1622 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO);
1623
1624 return count;
1625}
1626
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001628{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001629 struct drm_device *dev = crtc->base.dev;
1630 struct drm_i915_private *dev_priv = dev->dev_private;
1631 int reg = DPLL(crtc->pipe);
1632 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001633
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001634 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001635
1636 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001637 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001638
1639 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001640 if (IS_MOBILE(dev) && !IS_I830(dev))
1641 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001642
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001643 /* Enable DVO 2x clock on both PLLs if necessary */
1644 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1645 /*
1646 * It appears to be important that we don't enable this
1647 * for the current pipe before otherwise configuring the
1648 * PLL. No idea how this should be handled if multiple
1649 * DVO outputs are enabled simultaneosly.
1650 */
1651 dpll |= DPLL_DVO_2X_MODE;
1652 I915_WRITE(DPLL(!crtc->pipe),
1653 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1654 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001655
1656 /* Wait for the clocks to stabilize. */
1657 POSTING_READ(reg);
1658 udelay(150);
1659
1660 if (INTEL_INFO(dev)->gen >= 4) {
1661 I915_WRITE(DPLL_MD(crtc->pipe),
1662 crtc->config.dpll_hw_state.dpll_md);
1663 } else {
1664 /* The pixel multiplier can only be updated once the
1665 * DPLL is enabled and the clocks are stable.
1666 *
1667 * So write it again.
1668 */
1669 I915_WRITE(reg, dpll);
1670 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671
1672 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001673 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001674 POSTING_READ(reg);
1675 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001676 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001677 POSTING_READ(reg);
1678 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001679 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001680 POSTING_READ(reg);
1681 udelay(150); /* wait for warmup */
1682}
1683
1684/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001685 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001686 * @dev_priv: i915 private structure
1687 * @pipe: pipe PLL to disable
1688 *
1689 * Disable the PLL for @pipe, making sure the pipe is off first.
1690 *
1691 * Note! This is for pre-ILK only.
1692 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001693static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001694{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001695 struct drm_device *dev = crtc->base.dev;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697 enum pipe pipe = crtc->pipe;
1698
1699 /* Disable DVO 2x clock on both PLLs if necessary */
1700 if (IS_I830(dev) &&
1701 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO) &&
1702 intel_num_dvo_pipes(dev) == 1) {
1703 I915_WRITE(DPLL(PIPE_B),
1704 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1705 I915_WRITE(DPLL(PIPE_A),
1706 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1707 }
1708
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001709 /* Don't disable pipe or pipe PLLs if needed */
1710 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1711 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001712 return;
1713
1714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
1716
Daniel Vetter50b44a42013-06-05 13:34:33 +02001717 I915_WRITE(DPLL(pipe), 0);
1718 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001719}
1720
Jesse Barnesf6071162013-10-01 10:41:38 -07001721static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1722{
1723 u32 val = 0;
1724
1725 /* Make sure the pipe isn't still relying on us */
1726 assert_pipe_disabled(dev_priv, pipe);
1727
Imre Deake5cbfbf2014-01-09 17:08:16 +02001728 /*
1729 * Leave integrated clock source and reference clock enabled for pipe B.
1730 * The latter is needed for VGA hotplug / manual detection.
1731 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001732 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001733 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001734 I915_WRITE(DPLL(pipe), val);
1735 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001736
1737}
1738
1739static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1740{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001741 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001742 u32 val;
1743
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001744 /* Make sure the pipe isn't still relying on us */
1745 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001746
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001747 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001748 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001749 if (pipe != PIPE_A)
1750 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1751 I915_WRITE(DPLL(pipe), val);
1752 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001753
1754 mutex_lock(&dev_priv->dpio_lock);
1755
1756 /* Disable 10bit clock to display controller */
1757 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1758 val &= ~DPIO_DCLKP_EN;
1759 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1760
Ville Syrjälä61407f62014-05-27 16:32:55 +03001761 /* disable left/right clock distribution */
1762 if (pipe != PIPE_B) {
1763 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1764 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1765 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1766 } else {
1767 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1768 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1769 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1770 }
1771
Ville Syrjäläd7520482014-04-09 13:28:59 +03001772 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001773}
1774
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001775void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1776 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001777{
1778 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001779 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001780
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001781 switch (dport->port) {
1782 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001783 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001784 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001785 break;
1786 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001787 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001788 dpll_reg = DPLL(0);
1789 break;
1790 case PORT_D:
1791 port_mask = DPLL_PORTD_READY_MASK;
1792 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001793 break;
1794 default:
1795 BUG();
1796 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001798 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001799 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001800 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001801}
1802
Daniel Vetterb14b1052014-04-24 23:55:13 +02001803static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1804{
1805 struct drm_device *dev = crtc->base.dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
1807 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1808
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001809 if (WARN_ON(pll == NULL))
1810 return;
1811
Daniel Vetterb14b1052014-04-24 23:55:13 +02001812 WARN_ON(!pll->refcount);
1813 if (pll->active == 0) {
1814 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1815 WARN_ON(pll->on);
1816 assert_shared_dpll_disabled(dev_priv, pll);
1817
1818 pll->mode_set(dev_priv, pll);
1819 }
1820}
1821
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001822/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001823 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001824 * @dev_priv: i915 private structure
1825 * @pipe: pipe PLL to enable
1826 *
1827 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1828 * drives the transcoder clock.
1829 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001830static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001831{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001835
Daniel Vetter87a875b2013-06-05 13:34:19 +02001836 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001837 return;
1838
1839 if (WARN_ON(pll->refcount == 0))
1840 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001841
Damien Lespiau74dd6922014-07-29 18:06:17 +01001842 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001843 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001844 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001845
Daniel Vettercdbd2312013-06-05 13:34:03 +02001846 if (pll->active++) {
1847 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001848 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849 return;
1850 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001851 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001852
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001853 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1854
Daniel Vetter46edb022013-06-05 13:34:12 +02001855 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001856 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001857 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001860static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001861{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001862 struct drm_device *dev = crtc->base.dev;
1863 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001864 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001865
Jesse Barnes92f25842011-01-04 15:09:34 -08001866 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001868 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001869 return;
1870
Chris Wilson48da64a2012-05-13 20:16:12 +01001871 if (WARN_ON(pll->refcount == 0))
1872 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001873
Daniel Vetter46edb022013-06-05 13:34:12 +02001874 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1875 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001876 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001877
Chris Wilson48da64a2012-05-13 20:16:12 +01001878 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001879 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001880 return;
1881 }
1882
Daniel Vettere9d69442013-06-05 13:34:15 +02001883 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001884 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001885 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001886 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001887
Daniel Vetter46edb022013-06-05 13:34:12 +02001888 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001889 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001890 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001891
1892 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001893}
1894
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001895static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1896 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001897{
Daniel Vetter23670b322012-11-01 09:15:30 +01001898 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001899 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001901 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001902
1903 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001904 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001905
1906 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001907 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001908 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001909
1910 /* FDI must be feeding us bits for PCH ports */
1911 assert_fdi_tx_enabled(dev_priv, pipe);
1912 assert_fdi_rx_enabled(dev_priv, pipe);
1913
Daniel Vetter23670b322012-11-01 09:15:30 +01001914 if (HAS_PCH_CPT(dev)) {
1915 /* Workaround: Set the timing override bit before enabling the
1916 * pch transcoder. */
1917 reg = TRANS_CHICKEN2(pipe);
1918 val = I915_READ(reg);
1919 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1920 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001921 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001922
Daniel Vetterab9412b2013-05-03 11:49:46 +02001923 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001924 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001925 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001926
1927 if (HAS_PCH_IBX(dev_priv->dev)) {
1928 /*
1929 * make the BPC in transcoder be consistent with
1930 * that in pipeconf reg.
1931 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001932 val &= ~PIPECONF_BPC_MASK;
1933 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001934 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001935
1936 val &= ~TRANS_INTERLACE_MASK;
1937 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001938 if (HAS_PCH_IBX(dev_priv->dev) &&
1939 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1940 val |= TRANS_LEGACY_INTERLACED_ILK;
1941 else
1942 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001943 else
1944 val |= TRANS_PROGRESSIVE;
1945
Jesse Barnes040484a2011-01-03 12:14:26 -08001946 I915_WRITE(reg, val | TRANS_ENABLE);
1947 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001948 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001949}
1950
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001951static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001953{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001954 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001955
1956 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001957 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001958
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001959 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001960 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001961 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001962
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001963 /* Workaround: set timing override bit. */
1964 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001965 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001966 I915_WRITE(_TRANSA_CHICKEN2, val);
1967
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001968 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001969 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001970
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001971 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1972 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001973 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001974 else
1975 val |= TRANS_PROGRESSIVE;
1976
Daniel Vetterab9412b2013-05-03 11:49:46 +02001977 I915_WRITE(LPT_TRANSCONF, val);
1978 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001979 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001980}
1981
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001982static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1983 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001984{
Daniel Vetter23670b322012-11-01 09:15:30 +01001985 struct drm_device *dev = dev_priv->dev;
1986 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001987
1988 /* FDI relies on the transcoder */
1989 assert_fdi_tx_disabled(dev_priv, pipe);
1990 assert_fdi_rx_disabled(dev_priv, pipe);
1991
Jesse Barnes291906f2011-02-02 12:28:03 -08001992 /* Ports must be off as well */
1993 assert_pch_ports_disabled(dev_priv, pipe);
1994
Daniel Vetterab9412b2013-05-03 11:49:46 +02001995 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001996 val = I915_READ(reg);
1997 val &= ~TRANS_ENABLE;
1998 I915_WRITE(reg, val);
1999 /* wait for PCH transcoder off, transcoder state */
2000 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002001 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002002
2003 if (!HAS_PCH_IBX(dev)) {
2004 /* Workaround: Clear the timing override chicken bit again. */
2005 reg = TRANS_CHICKEN2(pipe);
2006 val = I915_READ(reg);
2007 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2008 I915_WRITE(reg, val);
2009 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002010}
2011
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002012static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002013{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014 u32 val;
2015
Daniel Vetterab9412b2013-05-03 11:49:46 +02002016 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002018 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002019 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002020 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002021 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002022
2023 /* Workaround: clear timing override bit. */
2024 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002025 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002027}
2028
2029/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002030 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002031 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002032 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002033 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002034 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002036static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002037{
Paulo Zanoni03722642014-01-17 13:51:09 -02002038 struct drm_device *dev = crtc->base.dev;
2039 struct drm_i915_private *dev_priv = dev->dev_private;
2040 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002041 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2042 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002043 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002044 int reg;
2045 u32 val;
2046
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002047 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002048 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002049 assert_sprites_disabled(dev_priv, pipe);
2050
Paulo Zanoni681e5812012-12-06 11:12:38 -02002051 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002052 pch_transcoder = TRANSCODER_A;
2053 else
2054 pch_transcoder = pipe;
2055
Jesse Barnesb24e7172011-01-04 15:09:30 -08002056 /*
2057 * A pipe without a PLL won't actually be able to drive bits from
2058 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2059 * need the check.
2060 */
2061 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002062 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002063 assert_dsi_pll_enabled(dev_priv);
2064 else
2065 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002066 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002067 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002068 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002069 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002070 assert_fdi_tx_pll_enabled(dev_priv,
2071 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002072 }
2073 /* FIXME: assert CPU port conditions for SNB+ */
2074 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002075
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002076 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002077 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002078 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002079 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2080 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002081 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002082 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002083
2084 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002085 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086}
2087
2088/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002089 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002090 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002092 * Disable the pipe of @crtc, making sure that various hardware
2093 * specific requirements are met, if applicable, e.g. plane
2094 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095 *
2096 * Will wait until the pipe has shut down before returning.
2097 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002098static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002099{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002100 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2101 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2102 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103 int reg;
2104 u32 val;
2105
2106 /*
2107 * Make sure planes won't keep trying to pump pixels to us,
2108 * or we might hang the display.
2109 */
2110 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002111 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002112 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002113
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002114 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002115 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002116 if ((val & PIPECONF_ENABLE) == 0)
2117 return;
2118
Ville Syrjälä67adc642014-08-15 01:21:57 +03002119 /*
2120 * Double wide has implications for planes
2121 * so best keep it disabled when not needed.
2122 */
2123 if (crtc->config.double_wide)
2124 val &= ~PIPECONF_DOUBLE_WIDE;
2125
2126 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002127 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2128 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002129 val &= ~PIPECONF_ENABLE;
2130
2131 I915_WRITE(reg, val);
2132 if ((val & PIPECONF_ENABLE) == 0)
2133 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002134}
2135
Keith Packardd74362c2011-07-28 14:47:14 -07002136/*
2137 * Plane regs are double buffered, going from enabled->disabled needs a
2138 * trigger in order to latch. The display address reg provides this.
2139 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002140void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2141 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002142{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002143 struct drm_device *dev = dev_priv->dev;
2144 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002145
2146 I915_WRITE(reg, I915_READ(reg));
2147 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002148}
2149
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002151 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002152 * @plane: plane to be enabled
2153 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002155 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002157static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2158 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002160 struct drm_device *dev = plane->dev;
2161 struct drm_i915_private *dev_priv = dev->dev_private;
2162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163
2164 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002165 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002167 if (intel_crtc->primary_enabled)
2168 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002169
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002170 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002171
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002172 dev_priv->display.update_primary_plane(crtc, plane->fb,
2173 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002174
2175 /*
2176 * BDW signals flip done immediately if the plane
2177 * is disabled, even if the plane enable is already
2178 * armed to occur at the next vblank :(
2179 */
2180 if (IS_BROADWELL(dev))
2181 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002182}
2183
Jesse Barnesb24e7172011-01-04 15:09:30 -08002184/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002185 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002186 * @plane: plane to be disabled
2187 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002189 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002191static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2192 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002193{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002194 struct drm_device *dev = plane->dev;
2195 struct drm_i915_private *dev_priv = dev->dev_private;
2196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2197
2198 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002199
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002200 if (!intel_crtc->primary_enabled)
2201 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002202
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002203 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002204
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002205 dev_priv->display.update_primary_plane(crtc, plane->fb,
2206 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207}
2208
Chris Wilson693db182013-03-05 14:52:39 +00002209static bool need_vtd_wa(struct drm_device *dev)
2210{
2211#ifdef CONFIG_INTEL_IOMMU
2212 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2213 return true;
2214#endif
2215 return false;
2216}
2217
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002218static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2219{
2220 int tile_height;
2221
2222 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2223 return ALIGN(height, tile_height);
2224}
2225
Chris Wilson127bd2a2010-07-23 23:32:05 +01002226int
Chris Wilson48b956c2010-09-14 12:50:34 +01002227intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002228 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002229 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002230{
Chris Wilsonce453d82011-02-21 14:43:56 +00002231 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232 u32 alignment;
2233 int ret;
2234
Matt Roperebcdd392014-07-09 16:22:11 -07002235 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2236
Chris Wilson05394f32010-11-08 19:18:58 +00002237 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002238 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002239 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2240 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002241 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002242 alignment = 4 * 1024;
2243 else
2244 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002245 break;
2246 case I915_TILING_X:
2247 /* pin() will align the object as required by fence */
2248 alignment = 0;
2249 break;
2250 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002251 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002252 return -EINVAL;
2253 default:
2254 BUG();
2255 }
2256
Chris Wilson693db182013-03-05 14:52:39 +00002257 /* Note that the w/a also requires 64 PTE of padding following the
2258 * bo. We currently fill all unused PTE with the shadow page and so
2259 * we should always have valid PTE following the scanout preventing
2260 * the VT-d warning.
2261 */
2262 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2263 alignment = 256 * 1024;
2264
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002265 /*
2266 * Global gtt pte registers are special registers which actually forward
2267 * writes to a chunk of system memory. Which means that there is no risk
2268 * that the register values disappear as soon as we call
2269 * intel_runtime_pm_put(), so it is correct to wrap only the
2270 * pin/unpin/fence and not more.
2271 */
2272 intel_runtime_pm_get(dev_priv);
2273
Chris Wilsonce453d82011-02-21 14:43:56 +00002274 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002275 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002276 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002277 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002278
2279 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2280 * fence, whereas 965+ only requires a fence if using
2281 * framebuffer compression. For simplicity, we always install
2282 * a fence as the cost is not that onerous.
2283 */
Chris Wilson06d98132012-04-17 15:31:24 +01002284 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002285 if (ret)
2286 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002287
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002288 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002289
Chris Wilsonce453d82011-02-21 14:43:56 +00002290 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002291 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002292 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002293
2294err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002295 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002296err_interruptible:
2297 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002298 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002299 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002300}
2301
Chris Wilson1690e1e2011-12-14 13:57:08 +01002302void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2303{
Matt Roperebcdd392014-07-09 16:22:11 -07002304 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2305
Chris Wilson1690e1e2011-12-14 13:57:08 +01002306 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002307 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002308}
2309
Daniel Vetterc2c75132012-07-05 12:17:30 +02002310/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2311 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002312unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2313 unsigned int tiling_mode,
2314 unsigned int cpp,
2315 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002316{
Chris Wilsonbc752862013-02-21 20:04:31 +00002317 if (tiling_mode != I915_TILING_NONE) {
2318 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002319
Chris Wilsonbc752862013-02-21 20:04:31 +00002320 tile_rows = *y / 8;
2321 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002322
Chris Wilsonbc752862013-02-21 20:04:31 +00002323 tiles = *x / (512/cpp);
2324 *x %= 512/cpp;
2325
2326 return tile_rows * pitch * 8 + tiles * 4096;
2327 } else {
2328 unsigned int offset;
2329
2330 offset = *y * pitch + *x * cpp;
2331 *y = 0;
2332 *x = (offset & 4095) / cpp;
2333 return offset & -4096;
2334 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002335}
2336
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337int intel_format_to_fourcc(int format)
2338{
2339 switch (format) {
2340 case DISPPLANE_8BPP:
2341 return DRM_FORMAT_C8;
2342 case DISPPLANE_BGRX555:
2343 return DRM_FORMAT_XRGB1555;
2344 case DISPPLANE_BGRX565:
2345 return DRM_FORMAT_RGB565;
2346 default:
2347 case DISPPLANE_BGRX888:
2348 return DRM_FORMAT_XRGB8888;
2349 case DISPPLANE_RGBX888:
2350 return DRM_FORMAT_XBGR8888;
2351 case DISPPLANE_BGRX101010:
2352 return DRM_FORMAT_XRGB2101010;
2353 case DISPPLANE_RGBX101010:
2354 return DRM_FORMAT_XBGR2101010;
2355 }
2356}
2357
Jesse Barnes484b41d2014-03-07 08:57:55 -08002358static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002359 struct intel_plane_config *plane_config)
2360{
2361 struct drm_device *dev = crtc->base.dev;
2362 struct drm_i915_gem_object *obj = NULL;
2363 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2364 u32 base = plane_config->base;
2365
Chris Wilsonff2652e2014-03-10 08:07:02 +00002366 if (plane_config->size == 0)
2367 return false;
2368
Jesse Barnes46f297f2014-03-07 08:57:48 -08002369 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2370 plane_config->size);
2371 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002372 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002373
2374 if (plane_config->tiled) {
2375 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002376 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002377 }
2378
Dave Airlie66e514c2014-04-03 07:51:54 +10002379 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2380 mode_cmd.width = crtc->base.primary->fb->width;
2381 mode_cmd.height = crtc->base.primary->fb->height;
2382 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002383
2384 mutex_lock(&dev->struct_mutex);
2385
Dave Airlie66e514c2014-04-03 07:51:54 +10002386 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002387 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002388 DRM_DEBUG_KMS("intel fb init failed\n");
2389 goto out_unref_obj;
2390 }
2391
Daniel Vettera071fa02014-06-18 23:28:09 +02002392 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002393 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002394
2395 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2396 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002397
2398out_unref_obj:
2399 drm_gem_object_unreference(&obj->base);
2400 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002401 return false;
2402}
2403
2404static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2405 struct intel_plane_config *plane_config)
2406{
2407 struct drm_device *dev = intel_crtc->base.dev;
2408 struct drm_crtc *c;
2409 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002410 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411
Dave Airlie66e514c2014-04-03 07:51:54 +10002412 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002413 return;
2414
2415 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2416 return;
2417
Dave Airlie66e514c2014-04-03 07:51:54 +10002418 kfree(intel_crtc->base.primary->fb);
2419 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002420
2421 /*
2422 * Failed to alloc the obj, check to see if we should share
2423 * an fb with another CRTC instead
2424 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002425 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002426 i = to_intel_crtc(c);
2427
2428 if (c == &intel_crtc->base)
2429 continue;
2430
Matt Roper2ff8fde2014-07-08 07:50:07 -07002431 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002432 continue;
2433
Matt Roper2ff8fde2014-07-08 07:50:07 -07002434 obj = intel_fb_obj(c->primary->fb);
2435 if (obj == NULL)
2436 continue;
2437
2438 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002439 drm_framebuffer_reference(c->primary->fb);
2440 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002441 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002442 break;
2443 }
2444 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002445}
2446
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002447static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2448 struct drm_framebuffer *fb,
2449 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002450{
2451 struct drm_device *dev = crtc->dev;
2452 struct drm_i915_private *dev_priv = dev->dev_private;
2453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002454 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002455 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002456 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002457 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002458 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302459 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002460
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002461 if (!intel_crtc->primary_enabled) {
2462 I915_WRITE(reg, 0);
2463 if (INTEL_INFO(dev)->gen >= 4)
2464 I915_WRITE(DSPSURF(plane), 0);
2465 else
2466 I915_WRITE(DSPADDR(plane), 0);
2467 POSTING_READ(reg);
2468 return;
2469 }
2470
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002471 obj = intel_fb_obj(fb);
2472 if (WARN_ON(obj == NULL))
2473 return;
2474
2475 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2476
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002477 dspcntr = DISPPLANE_GAMMA_ENABLE;
2478
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002479 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002480
2481 if (INTEL_INFO(dev)->gen < 4) {
2482 if (intel_crtc->pipe == PIPE_B)
2483 dspcntr |= DISPPLANE_SEL_PIPE_B;
2484
2485 /* pipesrc and dspsize control the size that is scaled from,
2486 * which should always be the user's requested size.
2487 */
2488 I915_WRITE(DSPSIZE(plane),
2489 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2490 (intel_crtc->config.pipe_src_w - 1));
2491 I915_WRITE(DSPPOS(plane), 0);
2492 }
2493
Ville Syrjälä57779d02012-10-31 17:50:14 +02002494 switch (fb->pixel_format) {
2495 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002496 dspcntr |= DISPPLANE_8BPP;
2497 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002498 case DRM_FORMAT_XRGB1555:
2499 case DRM_FORMAT_ARGB1555:
2500 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002501 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002502 case DRM_FORMAT_RGB565:
2503 dspcntr |= DISPPLANE_BGRX565;
2504 break;
2505 case DRM_FORMAT_XRGB8888:
2506 case DRM_FORMAT_ARGB8888:
2507 dspcntr |= DISPPLANE_BGRX888;
2508 break;
2509 case DRM_FORMAT_XBGR8888:
2510 case DRM_FORMAT_ABGR8888:
2511 dspcntr |= DISPPLANE_RGBX888;
2512 break;
2513 case DRM_FORMAT_XRGB2101010:
2514 case DRM_FORMAT_ARGB2101010:
2515 dspcntr |= DISPPLANE_BGRX101010;
2516 break;
2517 case DRM_FORMAT_XBGR2101010:
2518 case DRM_FORMAT_ABGR2101010:
2519 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002520 break;
2521 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002522 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002523 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002524
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002525 if (INTEL_INFO(dev)->gen >= 4 &&
2526 obj->tiling_mode != I915_TILING_NONE)
2527 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002528
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002529 if (IS_G4X(dev))
2530 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2531
Ville Syrjäläb98971272014-08-27 16:51:22 +03002532 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002533
Daniel Vetterc2c75132012-07-05 12:17:30 +02002534 if (INTEL_INFO(dev)->gen >= 4) {
2535 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002536 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002537 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002538 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002539 linear_offset -= intel_crtc->dspaddr_offset;
2540 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002541 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002542 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002543
Sonika Jindal48404c12014-08-22 14:06:04 +05302544 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2545 dspcntr |= DISPPLANE_ROTATE_180;
2546
2547 x += (intel_crtc->config.pipe_src_w - 1);
2548 y += (intel_crtc->config.pipe_src_h - 1);
2549
2550 /* Finding the last pixel of the last line of the display
2551 data and adding to linear_offset*/
2552 linear_offset +=
2553 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2554 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2555 }
2556
2557 I915_WRITE(reg, dspcntr);
2558
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002559 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2560 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2561 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002562 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002563 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002564 I915_WRITE(DSPSURF(plane),
2565 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002566 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002567 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002568 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002569 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002570 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002571}
2572
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002573static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2574 struct drm_framebuffer *fb,
2575 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002576{
2577 struct drm_device *dev = crtc->dev;
2578 struct drm_i915_private *dev_priv = dev->dev_private;
2579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002580 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002581 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002582 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002583 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002584 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302585 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002586
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002587 if (!intel_crtc->primary_enabled) {
2588 I915_WRITE(reg, 0);
2589 I915_WRITE(DSPSURF(plane), 0);
2590 POSTING_READ(reg);
2591 return;
2592 }
2593
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002594 obj = intel_fb_obj(fb);
2595 if (WARN_ON(obj == NULL))
2596 return;
2597
2598 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2599
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002600 dspcntr = DISPPLANE_GAMMA_ENABLE;
2601
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002602 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002603
2604 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2605 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2606
Ville Syrjälä57779d02012-10-31 17:50:14 +02002607 switch (fb->pixel_format) {
2608 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002609 dspcntr |= DISPPLANE_8BPP;
2610 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002611 case DRM_FORMAT_RGB565:
2612 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002613 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002614 case DRM_FORMAT_XRGB8888:
2615 case DRM_FORMAT_ARGB8888:
2616 dspcntr |= DISPPLANE_BGRX888;
2617 break;
2618 case DRM_FORMAT_XBGR8888:
2619 case DRM_FORMAT_ABGR8888:
2620 dspcntr |= DISPPLANE_RGBX888;
2621 break;
2622 case DRM_FORMAT_XRGB2101010:
2623 case DRM_FORMAT_ARGB2101010:
2624 dspcntr |= DISPPLANE_BGRX101010;
2625 break;
2626 case DRM_FORMAT_XBGR2101010:
2627 case DRM_FORMAT_ABGR2101010:
2628 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002629 break;
2630 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002631 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002632 }
2633
2634 if (obj->tiling_mode != I915_TILING_NONE)
2635 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002636
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002637 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002638 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002639
Ville Syrjäläb98971272014-08-27 16:51:22 +03002640 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002641 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002642 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002643 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002644 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002645 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302646 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2647 dspcntr |= DISPPLANE_ROTATE_180;
2648
2649 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2650 x += (intel_crtc->config.pipe_src_w - 1);
2651 y += (intel_crtc->config.pipe_src_h - 1);
2652
2653 /* Finding the last pixel of the last line of the display
2654 data and adding to linear_offset*/
2655 linear_offset +=
2656 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2657 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2658 }
2659 }
2660
2661 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002662
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002663 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2664 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2665 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002666 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002667 I915_WRITE(DSPSURF(plane),
2668 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002669 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002670 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2671 } else {
2672 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2673 I915_WRITE(DSPLINOFF(plane), linear_offset);
2674 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002675 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002676}
2677
2678/* Assume fb object is pinned & idle & fenced and just update base pointers */
2679static int
2680intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2681 int x, int y, enum mode_set_atomic state)
2682{
2683 struct drm_device *dev = crtc->dev;
2684 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002685
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002686 if (dev_priv->display.disable_fbc)
2687 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002688 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002689
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002690 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2691
2692 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002693}
2694
Ville Syrjälä96a02912013-02-18 19:08:49 +02002695void intel_display_handle_reset(struct drm_device *dev)
2696{
2697 struct drm_i915_private *dev_priv = dev->dev_private;
2698 struct drm_crtc *crtc;
2699
2700 /*
2701 * Flips in the rings have been nuked by the reset,
2702 * so complete all pending flips so that user space
2703 * will get its events and not get stuck.
2704 *
2705 * Also update the base address of all primary
2706 * planes to the the last fb to make sure we're
2707 * showing the correct fb after a reset.
2708 *
2709 * Need to make two loops over the crtcs so that we
2710 * don't try to grab a crtc mutex before the
2711 * pending_flip_queue really got woken up.
2712 */
2713
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002714 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2716 enum plane plane = intel_crtc->plane;
2717
2718 intel_prepare_page_flip(dev, plane);
2719 intel_finish_page_flip_plane(dev, plane);
2720 }
2721
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002722 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2724
Rob Clark51fd3712013-11-19 12:10:12 -05002725 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002726 /*
2727 * FIXME: Once we have proper support for primary planes (and
2728 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002729 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002730 */
Matt Roperf4510a22014-04-01 15:22:40 -07002731 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002732 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002733 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002734 crtc->x,
2735 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002736 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002737 }
2738}
2739
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002740static int
Chris Wilson14667a42012-04-03 17:58:35 +01002741intel_finish_fb(struct drm_framebuffer *old_fb)
2742{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002743 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002744 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2745 bool was_interruptible = dev_priv->mm.interruptible;
2746 int ret;
2747
Chris Wilson14667a42012-04-03 17:58:35 +01002748 /* Big Hammer, we also need to ensure that any pending
2749 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2750 * current scanout is retired before unpinning the old
2751 * framebuffer.
2752 *
2753 * This should only fail upon a hung GPU, in which case we
2754 * can safely continue.
2755 */
2756 dev_priv->mm.interruptible = false;
2757 ret = i915_gem_object_finish_gpu(obj);
2758 dev_priv->mm.interruptible = was_interruptible;
2759
2760 return ret;
2761}
2762
Chris Wilson7d5e3792014-03-04 13:15:08 +00002763static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2764{
2765 struct drm_device *dev = crtc->dev;
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2768 unsigned long flags;
2769 bool pending;
2770
2771 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2772 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2773 return false;
2774
2775 spin_lock_irqsave(&dev->event_lock, flags);
2776 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2777 spin_unlock_irqrestore(&dev->event_lock, flags);
2778
2779 return pending;
2780}
2781
Chris Wilson14667a42012-04-03 17:58:35 +01002782static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002783intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002784 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002785{
2786 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002787 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002789 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002790 struct drm_framebuffer *old_fb = crtc->primary->fb;
2791 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2792 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002793 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002794
Chris Wilson7d5e3792014-03-04 13:15:08 +00002795 if (intel_crtc_has_pending_flip(crtc)) {
2796 DRM_ERROR("pipe is still busy with an old pageflip\n");
2797 return -EBUSY;
2798 }
2799
Jesse Barnes79e53942008-11-07 14:24:08 -08002800 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002801 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002802 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002803 return 0;
2804 }
2805
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002806 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002807 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2808 plane_name(intel_crtc->plane),
2809 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002810 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002811 }
2812
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002813 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002814 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2815 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002816 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002817 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002818 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002819 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002820 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002821 return ret;
2822 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002823
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002824 /*
2825 * Update pipe size and adjust fitter if needed: the reason for this is
2826 * that in compute_mode_changes we check the native mode (not the pfit
2827 * mode) to see if we can flip rather than do a full mode set. In the
2828 * fastboot case, we'll flip, but if we don't update the pipesrc and
2829 * pfit state, we'll end up with a big fb scanned out into the wrong
2830 * sized surface.
2831 *
2832 * To fix this properly, we need to hoist the checks up into
2833 * compute_mode_changes (or above), check the actual pfit state and
2834 * whether the platform allows pfit disable with pipe active, and only
2835 * then update the pipesrc and pfit state, even on the flip path.
2836 */
Jani Nikulad330a952014-01-21 11:24:25 +02002837 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002838 const struct drm_display_mode *adjusted_mode =
2839 &intel_crtc->config.adjusted_mode;
2840
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002841 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002842 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2843 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002844 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002845 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2846 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2847 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2848 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2849 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2850 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002851 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2852 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002853 }
2854
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002855 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002856
Daniel Vetterf99d7062014-06-19 16:01:59 +02002857 if (intel_crtc->active)
2858 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2859
Matt Roperf4510a22014-04-01 15:22:40 -07002860 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002861 crtc->x = x;
2862 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002863
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002864 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002865 if (intel_crtc->active && old_fb != fb)
2866 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002867 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002868 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002869 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002870 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002871
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002872 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002873 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002874 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002875
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002876 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002877}
2878
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002879static void intel_fdi_normal_train(struct drm_crtc *crtc)
2880{
2881 struct drm_device *dev = crtc->dev;
2882 struct drm_i915_private *dev_priv = dev->dev_private;
2883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2884 int pipe = intel_crtc->pipe;
2885 u32 reg, temp;
2886
2887 /* enable normal train */
2888 reg = FDI_TX_CTL(pipe);
2889 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002890 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002891 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2892 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002893 } else {
2894 temp &= ~FDI_LINK_TRAIN_NONE;
2895 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002896 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002897 I915_WRITE(reg, temp);
2898
2899 reg = FDI_RX_CTL(pipe);
2900 temp = I915_READ(reg);
2901 if (HAS_PCH_CPT(dev)) {
2902 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2903 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2904 } else {
2905 temp &= ~FDI_LINK_TRAIN_NONE;
2906 temp |= FDI_LINK_TRAIN_NONE;
2907 }
2908 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2909
2910 /* wait one idle pattern time */
2911 POSTING_READ(reg);
2912 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002913
2914 /* IVB wants error correction enabled */
2915 if (IS_IVYBRIDGE(dev))
2916 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2917 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002918}
2919
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002920static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002921{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002922 return crtc->base.enabled && crtc->active &&
2923 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002924}
2925
Daniel Vetter01a415f2012-10-27 15:58:40 +02002926static void ivb_modeset_global_resources(struct drm_device *dev)
2927{
2928 struct drm_i915_private *dev_priv = dev->dev_private;
2929 struct intel_crtc *pipe_B_crtc =
2930 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2931 struct intel_crtc *pipe_C_crtc =
2932 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2933 uint32_t temp;
2934
Daniel Vetter1e833f42013-02-19 22:31:57 +01002935 /*
2936 * When everything is off disable fdi C so that we could enable fdi B
2937 * with all lanes. Note that we don't care about enabled pipes without
2938 * an enabled pch encoder.
2939 */
2940 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2941 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002942 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2943 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2944
2945 temp = I915_READ(SOUTH_CHICKEN1);
2946 temp &= ~FDI_BC_BIFURCATION_SELECT;
2947 DRM_DEBUG_KMS("disabling fdi C rx\n");
2948 I915_WRITE(SOUTH_CHICKEN1, temp);
2949 }
2950}
2951
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002952/* The FDI link training functions for ILK/Ibexpeak. */
2953static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2954{
2955 struct drm_device *dev = crtc->dev;
2956 struct drm_i915_private *dev_priv = dev->dev_private;
2957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2958 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002959 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002960
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002961 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002962 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002963
Adam Jacksone1a44742010-06-25 15:32:14 -04002964 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2965 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002966 reg = FDI_RX_IMR(pipe);
2967 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002968 temp &= ~FDI_RX_SYMBOL_LOCK;
2969 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002970 I915_WRITE(reg, temp);
2971 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002972 udelay(150);
2973
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002974 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002975 reg = FDI_TX_CTL(pipe);
2976 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002977 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2978 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002979 temp &= ~FDI_LINK_TRAIN_NONE;
2980 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002981 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002982
Chris Wilson5eddb702010-09-11 13:48:45 +01002983 reg = FDI_RX_CTL(pipe);
2984 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002985 temp &= ~FDI_LINK_TRAIN_NONE;
2986 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002987 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2988
2989 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002990 udelay(150);
2991
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002992 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002993 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2994 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2995 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002996
Chris Wilson5eddb702010-09-11 13:48:45 +01002997 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002998 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002999 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003000 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3001
3002 if ((temp & FDI_RX_BIT_LOCK)) {
3003 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003004 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003005 break;
3006 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003007 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003008 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003009 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003010
3011 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003012 reg = FDI_TX_CTL(pipe);
3013 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003014 temp &= ~FDI_LINK_TRAIN_NONE;
3015 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003016 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003017
Chris Wilson5eddb702010-09-11 13:48:45 +01003018 reg = FDI_RX_CTL(pipe);
3019 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003020 temp &= ~FDI_LINK_TRAIN_NONE;
3021 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003022 I915_WRITE(reg, temp);
3023
3024 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003025 udelay(150);
3026
Chris Wilson5eddb702010-09-11 13:48:45 +01003027 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003028 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003029 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003030 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3031
3032 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003033 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003034 DRM_DEBUG_KMS("FDI train 2 done.\n");
3035 break;
3036 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003037 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003038 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003039 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003040
3041 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003042
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003043}
3044
Akshay Joshi0206e352011-08-16 15:34:10 -04003045static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003046 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3047 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3048 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3049 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3050};
3051
3052/* The FDI link training functions for SNB/Cougarpoint. */
3053static void gen6_fdi_link_train(struct drm_crtc *crtc)
3054{
3055 struct drm_device *dev = crtc->dev;
3056 struct drm_i915_private *dev_priv = dev->dev_private;
3057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3058 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003059 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003060
Adam Jacksone1a44742010-06-25 15:32:14 -04003061 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3062 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003063 reg = FDI_RX_IMR(pipe);
3064 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003065 temp &= ~FDI_RX_SYMBOL_LOCK;
3066 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003067 I915_WRITE(reg, temp);
3068
3069 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003070 udelay(150);
3071
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003072 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003073 reg = FDI_TX_CTL(pipe);
3074 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003075 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3076 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003077 temp &= ~FDI_LINK_TRAIN_NONE;
3078 temp |= FDI_LINK_TRAIN_PATTERN_1;
3079 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3080 /* SNB-B */
3081 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003082 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003083
Daniel Vetterd74cf322012-10-26 10:58:13 +02003084 I915_WRITE(FDI_RX_MISC(pipe),
3085 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3086
Chris Wilson5eddb702010-09-11 13:48:45 +01003087 reg = FDI_RX_CTL(pipe);
3088 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003089 if (HAS_PCH_CPT(dev)) {
3090 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3091 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3092 } else {
3093 temp &= ~FDI_LINK_TRAIN_NONE;
3094 temp |= FDI_LINK_TRAIN_PATTERN_1;
3095 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3097
3098 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003099 udelay(150);
3100
Akshay Joshi0206e352011-08-16 15:34:10 -04003101 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 reg = FDI_TX_CTL(pipe);
3103 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003104 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3105 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003106 I915_WRITE(reg, temp);
3107
3108 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003109 udelay(500);
3110
Sean Paulfa37d392012-03-02 12:53:39 -05003111 for (retry = 0; retry < 5; retry++) {
3112 reg = FDI_RX_IIR(pipe);
3113 temp = I915_READ(reg);
3114 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3115 if (temp & FDI_RX_BIT_LOCK) {
3116 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3117 DRM_DEBUG_KMS("FDI train 1 done.\n");
3118 break;
3119 }
3120 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003121 }
Sean Paulfa37d392012-03-02 12:53:39 -05003122 if (retry < 5)
3123 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003124 }
3125 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003126 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003127
3128 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003129 reg = FDI_TX_CTL(pipe);
3130 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003131 temp &= ~FDI_LINK_TRAIN_NONE;
3132 temp |= FDI_LINK_TRAIN_PATTERN_2;
3133 if (IS_GEN6(dev)) {
3134 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3135 /* SNB-B */
3136 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3137 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003138 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003139
Chris Wilson5eddb702010-09-11 13:48:45 +01003140 reg = FDI_RX_CTL(pipe);
3141 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003142 if (HAS_PCH_CPT(dev)) {
3143 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3144 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3145 } else {
3146 temp &= ~FDI_LINK_TRAIN_NONE;
3147 temp |= FDI_LINK_TRAIN_PATTERN_2;
3148 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003149 I915_WRITE(reg, temp);
3150
3151 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003152 udelay(150);
3153
Akshay Joshi0206e352011-08-16 15:34:10 -04003154 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003155 reg = FDI_TX_CTL(pipe);
3156 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003157 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3158 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003159 I915_WRITE(reg, temp);
3160
3161 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003162 udelay(500);
3163
Sean Paulfa37d392012-03-02 12:53:39 -05003164 for (retry = 0; retry < 5; retry++) {
3165 reg = FDI_RX_IIR(pipe);
3166 temp = I915_READ(reg);
3167 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3168 if (temp & FDI_RX_SYMBOL_LOCK) {
3169 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3170 DRM_DEBUG_KMS("FDI train 2 done.\n");
3171 break;
3172 }
3173 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003174 }
Sean Paulfa37d392012-03-02 12:53:39 -05003175 if (retry < 5)
3176 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003177 }
3178 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003179 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003180
3181 DRM_DEBUG_KMS("FDI train done.\n");
3182}
3183
Jesse Barnes357555c2011-04-28 15:09:55 -07003184/* Manual link training for Ivy Bridge A0 parts */
3185static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3186{
3187 struct drm_device *dev = crtc->dev;
3188 struct drm_i915_private *dev_priv = dev->dev_private;
3189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3190 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003191 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003192
3193 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3194 for train result */
3195 reg = FDI_RX_IMR(pipe);
3196 temp = I915_READ(reg);
3197 temp &= ~FDI_RX_SYMBOL_LOCK;
3198 temp &= ~FDI_RX_BIT_LOCK;
3199 I915_WRITE(reg, temp);
3200
3201 POSTING_READ(reg);
3202 udelay(150);
3203
Daniel Vetter01a415f2012-10-27 15:58:40 +02003204 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3205 I915_READ(FDI_RX_IIR(pipe)));
3206
Jesse Barnes139ccd32013-08-19 11:04:55 -07003207 /* Try each vswing and preemphasis setting twice before moving on */
3208 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3209 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003210 reg = FDI_TX_CTL(pipe);
3211 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003212 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3213 temp &= ~FDI_TX_ENABLE;
3214 I915_WRITE(reg, temp);
3215
3216 reg = FDI_RX_CTL(pipe);
3217 temp = I915_READ(reg);
3218 temp &= ~FDI_LINK_TRAIN_AUTO;
3219 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3220 temp &= ~FDI_RX_ENABLE;
3221 I915_WRITE(reg, temp);
3222
3223 /* enable CPU FDI TX and PCH FDI RX */
3224 reg = FDI_TX_CTL(pipe);
3225 temp = I915_READ(reg);
3226 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3227 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3228 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003229 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003230 temp |= snb_b_fdi_train_param[j/2];
3231 temp |= FDI_COMPOSITE_SYNC;
3232 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3233
3234 I915_WRITE(FDI_RX_MISC(pipe),
3235 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3236
3237 reg = FDI_RX_CTL(pipe);
3238 temp = I915_READ(reg);
3239 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3240 temp |= FDI_COMPOSITE_SYNC;
3241 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3242
3243 POSTING_READ(reg);
3244 udelay(1); /* should be 0.5us */
3245
3246 for (i = 0; i < 4; i++) {
3247 reg = FDI_RX_IIR(pipe);
3248 temp = I915_READ(reg);
3249 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3250
3251 if (temp & FDI_RX_BIT_LOCK ||
3252 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3253 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3254 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3255 i);
3256 break;
3257 }
3258 udelay(1); /* should be 0.5us */
3259 }
3260 if (i == 4) {
3261 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3262 continue;
3263 }
3264
3265 /* Train 2 */
3266 reg = FDI_TX_CTL(pipe);
3267 temp = I915_READ(reg);
3268 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3269 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3270 I915_WRITE(reg, temp);
3271
3272 reg = FDI_RX_CTL(pipe);
3273 temp = I915_READ(reg);
3274 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3275 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003276 I915_WRITE(reg, temp);
3277
3278 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003279 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003280
Jesse Barnes139ccd32013-08-19 11:04:55 -07003281 for (i = 0; i < 4; i++) {
3282 reg = FDI_RX_IIR(pipe);
3283 temp = I915_READ(reg);
3284 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003285
Jesse Barnes139ccd32013-08-19 11:04:55 -07003286 if (temp & FDI_RX_SYMBOL_LOCK ||
3287 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3288 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3289 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3290 i);
3291 goto train_done;
3292 }
3293 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003294 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003295 if (i == 4)
3296 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003297 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003298
Jesse Barnes139ccd32013-08-19 11:04:55 -07003299train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003300 DRM_DEBUG_KMS("FDI train done.\n");
3301}
3302
Daniel Vetter88cefb62012-08-12 19:27:14 +02003303static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003304{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003305 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003306 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003307 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003308 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003309
Jesse Barnesc64e3112010-09-10 11:27:03 -07003310
Jesse Barnes0e23b992010-09-10 11:10:00 -07003311 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003312 reg = FDI_RX_CTL(pipe);
3313 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003314 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3315 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003316 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003317 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3318
3319 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003320 udelay(200);
3321
3322 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003323 temp = I915_READ(reg);
3324 I915_WRITE(reg, temp | FDI_PCDCLK);
3325
3326 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003327 udelay(200);
3328
Paulo Zanoni20749732012-11-23 15:30:38 -02003329 /* Enable CPU FDI TX PLL, always on for Ironlake */
3330 reg = FDI_TX_CTL(pipe);
3331 temp = I915_READ(reg);
3332 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3333 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003334
Paulo Zanoni20749732012-11-23 15:30:38 -02003335 POSTING_READ(reg);
3336 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003337 }
3338}
3339
Daniel Vetter88cefb62012-08-12 19:27:14 +02003340static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3341{
3342 struct drm_device *dev = intel_crtc->base.dev;
3343 struct drm_i915_private *dev_priv = dev->dev_private;
3344 int pipe = intel_crtc->pipe;
3345 u32 reg, temp;
3346
3347 /* Switch from PCDclk to Rawclk */
3348 reg = FDI_RX_CTL(pipe);
3349 temp = I915_READ(reg);
3350 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3351
3352 /* Disable CPU FDI TX PLL */
3353 reg = FDI_TX_CTL(pipe);
3354 temp = I915_READ(reg);
3355 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3356
3357 POSTING_READ(reg);
3358 udelay(100);
3359
3360 reg = FDI_RX_CTL(pipe);
3361 temp = I915_READ(reg);
3362 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3363
3364 /* Wait for the clocks to turn off. */
3365 POSTING_READ(reg);
3366 udelay(100);
3367}
3368
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003369static void ironlake_fdi_disable(struct drm_crtc *crtc)
3370{
3371 struct drm_device *dev = crtc->dev;
3372 struct drm_i915_private *dev_priv = dev->dev_private;
3373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3374 int pipe = intel_crtc->pipe;
3375 u32 reg, temp;
3376
3377 /* disable CPU FDI tx and PCH FDI rx */
3378 reg = FDI_TX_CTL(pipe);
3379 temp = I915_READ(reg);
3380 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3381 POSTING_READ(reg);
3382
3383 reg = FDI_RX_CTL(pipe);
3384 temp = I915_READ(reg);
3385 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003386 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003387 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3388
3389 POSTING_READ(reg);
3390 udelay(100);
3391
3392 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003393 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003394 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003395
3396 /* still set train pattern 1 */
3397 reg = FDI_TX_CTL(pipe);
3398 temp = I915_READ(reg);
3399 temp &= ~FDI_LINK_TRAIN_NONE;
3400 temp |= FDI_LINK_TRAIN_PATTERN_1;
3401 I915_WRITE(reg, temp);
3402
3403 reg = FDI_RX_CTL(pipe);
3404 temp = I915_READ(reg);
3405 if (HAS_PCH_CPT(dev)) {
3406 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3408 } else {
3409 temp &= ~FDI_LINK_TRAIN_NONE;
3410 temp |= FDI_LINK_TRAIN_PATTERN_1;
3411 }
3412 /* BPC in FDI rx is consistent with that in PIPECONF */
3413 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003414 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003415 I915_WRITE(reg, temp);
3416
3417 POSTING_READ(reg);
3418 udelay(100);
3419}
3420
Chris Wilson5dce5b932014-01-20 10:17:36 +00003421bool intel_has_pending_fb_unpin(struct drm_device *dev)
3422{
3423 struct intel_crtc *crtc;
3424
3425 /* Note that we don't need to be called with mode_config.lock here
3426 * as our list of CRTC objects is static for the lifetime of the
3427 * device and so cannot disappear as we iterate. Similarly, we can
3428 * happily treat the predicates as racy, atomic checks as userspace
3429 * cannot claim and pin a new fb without at least acquring the
3430 * struct_mutex and so serialising with us.
3431 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003432 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003433 if (atomic_read(&crtc->unpin_work_count) == 0)
3434 continue;
3435
3436 if (crtc->unpin_work)
3437 intel_wait_for_vblank(dev, crtc->pipe);
3438
3439 return true;
3440 }
3441
3442 return false;
3443}
3444
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003445static void page_flip_completed(struct intel_crtc *intel_crtc)
3446{
3447 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3448 struct intel_unpin_work *work = intel_crtc->unpin_work;
3449
3450 /* ensure that the unpin work is consistent wrt ->pending. */
3451 smp_rmb();
3452 intel_crtc->unpin_work = NULL;
3453
3454 if (work->event)
3455 drm_send_vblank_event(intel_crtc->base.dev,
3456 intel_crtc->pipe,
3457 work->event);
3458
3459 drm_crtc_vblank_put(&intel_crtc->base);
3460
3461 wake_up_all(&dev_priv->pending_flip_queue);
3462 queue_work(dev_priv->wq, &work->work);
3463
3464 trace_i915_flip_complete(intel_crtc->plane,
3465 work->pending_flip_obj);
3466}
3467
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003468void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003469{
Chris Wilson0f911282012-04-17 10:05:38 +01003470 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003471 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003472
Daniel Vetter2c10d572012-12-20 21:24:07 +01003473 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003474 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3475 !intel_crtc_has_pending_flip(crtc),
3476 60*HZ) == 0)) {
3477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3478 unsigned long flags;
Daniel Vetter2c10d572012-12-20 21:24:07 +01003479
Chris Wilson9c787942014-09-05 07:13:25 +01003480 spin_lock_irqsave(&dev->event_lock, flags);
3481 if (intel_crtc->unpin_work) {
3482 WARN_ONCE(1, "Removing stuck page flip\n");
3483 page_flip_completed(intel_crtc);
3484 }
3485 spin_unlock_irqrestore(&dev->event_lock, flags);
3486 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003487
Chris Wilson975d5682014-08-20 13:13:34 +01003488 if (crtc->primary->fb) {
3489 mutex_lock(&dev->struct_mutex);
3490 intel_finish_fb(crtc->primary->fb);
3491 mutex_unlock(&dev->struct_mutex);
3492 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003493}
3494
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003495/* Program iCLKIP clock to the desired frequency */
3496static void lpt_program_iclkip(struct drm_crtc *crtc)
3497{
3498 struct drm_device *dev = crtc->dev;
3499 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003500 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003501 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3502 u32 temp;
3503
Daniel Vetter09153002012-12-12 14:06:44 +01003504 mutex_lock(&dev_priv->dpio_lock);
3505
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003506 /* It is necessary to ungate the pixclk gate prior to programming
3507 * the divisors, and gate it back when it is done.
3508 */
3509 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3510
3511 /* Disable SSCCTL */
3512 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003513 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3514 SBI_SSCCTL_DISABLE,
3515 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003516
3517 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003518 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003519 auxdiv = 1;
3520 divsel = 0x41;
3521 phaseinc = 0x20;
3522 } else {
3523 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003524 * but the adjusted_mode->crtc_clock in in KHz. To get the
3525 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003526 * convert the virtual clock precision to KHz here for higher
3527 * precision.
3528 */
3529 u32 iclk_virtual_root_freq = 172800 * 1000;
3530 u32 iclk_pi_range = 64;
3531 u32 desired_divisor, msb_divisor_value, pi_value;
3532
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003533 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003534 msb_divisor_value = desired_divisor / iclk_pi_range;
3535 pi_value = desired_divisor % iclk_pi_range;
3536
3537 auxdiv = 0;
3538 divsel = msb_divisor_value - 2;
3539 phaseinc = pi_value;
3540 }
3541
3542 /* This should not happen with any sane values */
3543 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3544 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3545 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3546 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3547
3548 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003549 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003550 auxdiv,
3551 divsel,
3552 phasedir,
3553 phaseinc);
3554
3555 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003556 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003557 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3558 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3559 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3560 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3561 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3562 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003563 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003564
3565 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003566 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003567 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3568 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003569 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003570
3571 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003572 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003573 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003574 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003575
3576 /* Wait for initialization time */
3577 udelay(24);
3578
3579 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003580
3581 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003582}
3583
Daniel Vetter275f01b22013-05-03 11:49:47 +02003584static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3585 enum pipe pch_transcoder)
3586{
3587 struct drm_device *dev = crtc->base.dev;
3588 struct drm_i915_private *dev_priv = dev->dev_private;
3589 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3590
3591 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3592 I915_READ(HTOTAL(cpu_transcoder)));
3593 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3594 I915_READ(HBLANK(cpu_transcoder)));
3595 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3596 I915_READ(HSYNC(cpu_transcoder)));
3597
3598 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3599 I915_READ(VTOTAL(cpu_transcoder)));
3600 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3601 I915_READ(VBLANK(cpu_transcoder)));
3602 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3603 I915_READ(VSYNC(cpu_transcoder)));
3604 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3605 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3606}
3607
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003608static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3609{
3610 struct drm_i915_private *dev_priv = dev->dev_private;
3611 uint32_t temp;
3612
3613 temp = I915_READ(SOUTH_CHICKEN1);
3614 if (temp & FDI_BC_BIFURCATION_SELECT)
3615 return;
3616
3617 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3618 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3619
3620 temp |= FDI_BC_BIFURCATION_SELECT;
3621 DRM_DEBUG_KMS("enabling fdi C rx\n");
3622 I915_WRITE(SOUTH_CHICKEN1, temp);
3623 POSTING_READ(SOUTH_CHICKEN1);
3624}
3625
3626static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3627{
3628 struct drm_device *dev = intel_crtc->base.dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630
3631 switch (intel_crtc->pipe) {
3632 case PIPE_A:
3633 break;
3634 case PIPE_B:
3635 if (intel_crtc->config.fdi_lanes > 2)
3636 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3637 else
3638 cpt_enable_fdi_bc_bifurcation(dev);
3639
3640 break;
3641 case PIPE_C:
3642 cpt_enable_fdi_bc_bifurcation(dev);
3643
3644 break;
3645 default:
3646 BUG();
3647 }
3648}
3649
Jesse Barnesf67a5592011-01-05 10:31:48 -08003650/*
3651 * Enable PCH resources required for PCH ports:
3652 * - PCH PLLs
3653 * - FDI training & RX/TX
3654 * - update transcoder timings
3655 * - DP transcoding bits
3656 * - transcoder
3657 */
3658static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003659{
3660 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003661 struct drm_i915_private *dev_priv = dev->dev_private;
3662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3663 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003664 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003665
Daniel Vetterab9412b2013-05-03 11:49:46 +02003666 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003667
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003668 if (IS_IVYBRIDGE(dev))
3669 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3670
Daniel Vettercd986ab2012-10-26 10:58:12 +02003671 /* Write the TU size bits before fdi link training, so that error
3672 * detection works. */
3673 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3674 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3675
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003676 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003677 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003678
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003679 /* We need to program the right clock selection before writing the pixel
3680 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003681 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003682 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003683
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003684 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003685 temp |= TRANS_DPLL_ENABLE(pipe);
3686 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003687 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003688 temp |= sel;
3689 else
3690 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003691 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003692 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003693
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003694 /* XXX: pch pll's can be enabled any time before we enable the PCH
3695 * transcoder, and we actually should do this to not upset any PCH
3696 * transcoder that already use the clock when we share it.
3697 *
3698 * Note that enable_shared_dpll tries to do the right thing, but
3699 * get_shared_dpll unconditionally resets the pll - we need that to have
3700 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003701 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003702
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003703 /* set transcoder timing, panel must allow it */
3704 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003705 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003706
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003707 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003708
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003709 /* For PCH DP, enable TRANS_DP_CTL */
3710 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003711 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3712 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003713 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003714 reg = TRANS_DP_CTL(pipe);
3715 temp = I915_READ(reg);
3716 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003717 TRANS_DP_SYNC_MASK |
3718 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003719 temp |= (TRANS_DP_OUTPUT_ENABLE |
3720 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003721 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003722
3723 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003724 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003725 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003726 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003727
3728 switch (intel_trans_dp_port_sel(crtc)) {
3729 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003730 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003731 break;
3732 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003733 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003734 break;
3735 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003736 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003737 break;
3738 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003739 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003740 }
3741
Chris Wilson5eddb702010-09-11 13:48:45 +01003742 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003743 }
3744
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003745 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003746}
3747
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003748static void lpt_pch_enable(struct drm_crtc *crtc)
3749{
3750 struct drm_device *dev = crtc->dev;
3751 struct drm_i915_private *dev_priv = dev->dev_private;
3752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003753 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003754
Daniel Vetterab9412b2013-05-03 11:49:46 +02003755 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003756
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003757 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003758
Paulo Zanoni0540e482012-10-31 18:12:40 -02003759 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003760 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003761
Paulo Zanoni937bb612012-10-31 18:12:47 -02003762 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003763}
3764
Daniel Vetter716c2e52014-06-25 22:02:02 +03003765void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003766{
Daniel Vettere2b78262013-06-07 23:10:03 +02003767 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003768
3769 if (pll == NULL)
3770 return;
3771
3772 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003773 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003774 return;
3775 }
3776
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003777 if (--pll->refcount == 0) {
3778 WARN_ON(pll->on);
3779 WARN_ON(pll->active);
3780 }
3781
Daniel Vettera43f6e02013-06-07 23:10:32 +02003782 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003783}
3784
Daniel Vetter716c2e52014-06-25 22:02:02 +03003785struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003786{
Daniel Vettere2b78262013-06-07 23:10:03 +02003787 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3788 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3789 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003790
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003791 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003792 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3793 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003794 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003795 }
3796
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003797 if (HAS_PCH_IBX(dev_priv->dev)) {
3798 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003799 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003800 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003801
Daniel Vetter46edb022013-06-05 13:34:12 +02003802 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3803 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003804
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003805 WARN_ON(pll->refcount);
3806
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003807 goto found;
3808 }
3809
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003810 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3811 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003812
3813 /* Only want to check enabled timings first */
3814 if (pll->refcount == 0)
3815 continue;
3816
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003817 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3818 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003819 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003820 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003821 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003822
3823 goto found;
3824 }
3825 }
3826
3827 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003828 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3829 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003830 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003831 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3832 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003833 goto found;
3834 }
3835 }
3836
3837 return NULL;
3838
3839found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003840 if (pll->refcount == 0)
3841 pll->hw_state = crtc->config.dpll_hw_state;
3842
Daniel Vettera43f6e02013-06-07 23:10:32 +02003843 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003844 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3845 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003846
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003847 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003848
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003849 return pll;
3850}
3851
Daniel Vettera1520312013-05-03 11:49:50 +02003852static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003853{
3854 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003855 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003856 u32 temp;
3857
3858 temp = I915_READ(dslreg);
3859 udelay(500);
3860 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003861 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003862 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003863 }
3864}
3865
Jesse Barnesb074cec2013-04-25 12:55:02 -07003866static void ironlake_pfit_enable(struct intel_crtc *crtc)
3867{
3868 struct drm_device *dev = crtc->base.dev;
3869 struct drm_i915_private *dev_priv = dev->dev_private;
3870 int pipe = crtc->pipe;
3871
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003872 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003873 /* Force use of hard-coded filter coefficients
3874 * as some pre-programmed values are broken,
3875 * e.g. x201.
3876 */
3877 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3878 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3879 PF_PIPE_SEL_IVB(pipe));
3880 else
3881 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3882 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3883 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003884 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003885}
3886
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003887static void intel_enable_planes(struct drm_crtc *crtc)
3888{
3889 struct drm_device *dev = crtc->dev;
3890 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003891 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003892 struct intel_plane *intel_plane;
3893
Matt Roperaf2b6532014-04-01 15:22:32 -07003894 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3895 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003896 if (intel_plane->pipe == pipe)
3897 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003898 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003899}
3900
3901static void intel_disable_planes(struct drm_crtc *crtc)
3902{
3903 struct drm_device *dev = crtc->dev;
3904 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003905 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003906 struct intel_plane *intel_plane;
3907
Matt Roperaf2b6532014-04-01 15:22:32 -07003908 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3909 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003910 if (intel_plane->pipe == pipe)
3911 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003912 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003913}
3914
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003915void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003916{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003917 struct drm_device *dev = crtc->base.dev;
3918 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003919
3920 if (!crtc->config.ips_enabled)
3921 return;
3922
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003923 /* We can only enable IPS after we enable a plane and wait for a vblank */
3924 intel_wait_for_vblank(dev, crtc->pipe);
3925
Paulo Zanonid77e4532013-09-24 13:52:55 -03003926 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003927 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003928 mutex_lock(&dev_priv->rps.hw_lock);
3929 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3930 mutex_unlock(&dev_priv->rps.hw_lock);
3931 /* Quoting Art Runyan: "its not safe to expect any particular
3932 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003933 * mailbox." Moreover, the mailbox may return a bogus state,
3934 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003935 */
3936 } else {
3937 I915_WRITE(IPS_CTL, IPS_ENABLE);
3938 /* The bit only becomes 1 in the next vblank, so this wait here
3939 * is essentially intel_wait_for_vblank. If we don't have this
3940 * and don't wait for vblanks until the end of crtc_enable, then
3941 * the HW state readout code will complain that the expected
3942 * IPS_CTL value is not the one we read. */
3943 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3944 DRM_ERROR("Timed out waiting for IPS enable\n");
3945 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003946}
3947
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003948void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003949{
3950 struct drm_device *dev = crtc->base.dev;
3951 struct drm_i915_private *dev_priv = dev->dev_private;
3952
3953 if (!crtc->config.ips_enabled)
3954 return;
3955
3956 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003957 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003958 mutex_lock(&dev_priv->rps.hw_lock);
3959 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3960 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003961 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3962 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3963 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003964 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003965 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003966 POSTING_READ(IPS_CTL);
3967 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003968
3969 /* We need to wait for a vblank before we can disable the plane. */
3970 intel_wait_for_vblank(dev, crtc->pipe);
3971}
3972
3973/** Loads the palette/gamma unit for the CRTC with the prepared values */
3974static void intel_crtc_load_lut(struct drm_crtc *crtc)
3975{
3976 struct drm_device *dev = crtc->dev;
3977 struct drm_i915_private *dev_priv = dev->dev_private;
3978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3979 enum pipe pipe = intel_crtc->pipe;
3980 int palreg = PALETTE(pipe);
3981 int i;
3982 bool reenable_ips = false;
3983
3984 /* The clocks have to be on to load the palette. */
3985 if (!crtc->enabled || !intel_crtc->active)
3986 return;
3987
3988 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3989 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3990 assert_dsi_pll_enabled(dev_priv);
3991 else
3992 assert_pll_enabled(dev_priv, pipe);
3993 }
3994
3995 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05303996 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03003997 palreg = LGC_PALETTE(pipe);
3998
3999 /* Workaround : Do not read or write the pipe palette/gamma data while
4000 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4001 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004002 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004003 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4004 GAMMA_MODE_MODE_SPLIT)) {
4005 hsw_disable_ips(intel_crtc);
4006 reenable_ips = true;
4007 }
4008
4009 for (i = 0; i < 256; i++) {
4010 I915_WRITE(palreg + 4 * i,
4011 (intel_crtc->lut_r[i] << 16) |
4012 (intel_crtc->lut_g[i] << 8) |
4013 intel_crtc->lut_b[i]);
4014 }
4015
4016 if (reenable_ips)
4017 hsw_enable_ips(intel_crtc);
4018}
4019
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004020static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4021{
4022 if (!enable && intel_crtc->overlay) {
4023 struct drm_device *dev = intel_crtc->base.dev;
4024 struct drm_i915_private *dev_priv = dev->dev_private;
4025
4026 mutex_lock(&dev->struct_mutex);
4027 dev_priv->mm.interruptible = false;
4028 (void) intel_overlay_switch_off(intel_crtc->overlay);
4029 dev_priv->mm.interruptible = true;
4030 mutex_unlock(&dev->struct_mutex);
4031 }
4032
4033 /* Let userspace switch the overlay on again. In most cases userspace
4034 * has to recompute where to put it anyway.
4035 */
4036}
4037
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004038static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004039{
4040 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4042 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004043
Ville Syrjälä08c71e52014-08-06 14:49:45 +03004044 assert_vblank_disabled(crtc);
4045
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004046 drm_vblank_on(dev, pipe);
4047
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004048 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004049 intel_enable_planes(crtc);
4050 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004051 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004052
4053 hsw_enable_ips(intel_crtc);
4054
4055 mutex_lock(&dev->struct_mutex);
4056 intel_update_fbc(dev);
4057 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004058
4059 /*
4060 * FIXME: Once we grow proper nuclear flip support out of this we need
4061 * to compute the mask of flip planes precisely. For the time being
4062 * consider this a flip from a NULL plane.
4063 */
4064 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004065}
4066
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004067static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004068{
4069 struct drm_device *dev = crtc->dev;
4070 struct drm_i915_private *dev_priv = dev->dev_private;
4071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4072 int pipe = intel_crtc->pipe;
4073 int plane = intel_crtc->plane;
4074
4075 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004076
4077 if (dev_priv->fbc.plane == plane)
4078 intel_disable_fbc(dev);
4079
4080 hsw_disable_ips(intel_crtc);
4081
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004082 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004083 intel_crtc_update_cursor(crtc, false);
4084 intel_disable_planes(crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004085 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004086
Daniel Vetterf99d7062014-06-19 16:01:59 +02004087 /*
4088 * FIXME: Once we grow proper nuclear flip support out of this we need
4089 * to compute the mask of flip planes precisely. For the time being
4090 * consider this a flip to a NULL plane.
4091 */
4092 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
4093
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004094 drm_vblank_off(dev, pipe);
Ville Syrjälä08c71e52014-08-06 14:49:45 +03004095
4096 assert_vblank_disabled(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004097}
4098
Jesse Barnesf67a5592011-01-05 10:31:48 -08004099static void ironlake_crtc_enable(struct drm_crtc *crtc)
4100{
4101 struct drm_device *dev = crtc->dev;
4102 struct drm_i915_private *dev_priv = dev->dev_private;
4103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004104 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004105 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004106
Daniel Vetter08a48462012-07-02 11:43:47 +02004107 WARN_ON(!crtc->enabled);
4108
Jesse Barnesf67a5592011-01-05 10:31:48 -08004109 if (intel_crtc->active)
4110 return;
4111
Daniel Vetterb14b1052014-04-24 23:55:13 +02004112 if (intel_crtc->config.has_pch_encoder)
4113 intel_prepare_shared_dpll(intel_crtc);
4114
Daniel Vetter29407aa2014-04-24 23:55:08 +02004115 if (intel_crtc->config.has_dp_encoder)
4116 intel_dp_set_m_n(intel_crtc);
4117
4118 intel_set_pipe_timings(intel_crtc);
4119
4120 if (intel_crtc->config.has_pch_encoder) {
4121 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004122 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004123 }
4124
4125 ironlake_set_pipeconf(crtc);
4126
Jesse Barnesf67a5592011-01-05 10:31:48 -08004127 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004128
4129 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4130 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4131
Daniel Vetterf6736a12013-06-05 13:34:30 +02004132 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004133 if (encoder->pre_enable)
4134 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004135
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004136 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004137 /* Note: FDI PLL enabling _must_ be done before we enable the
4138 * cpu pipes, hence this is separate from all the other fdi/pch
4139 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004140 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004141 } else {
4142 assert_fdi_tx_disabled(dev_priv, pipe);
4143 assert_fdi_rx_disabled(dev_priv, pipe);
4144 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004145
Jesse Barnesb074cec2013-04-25 12:55:02 -07004146 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004147
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004148 /*
4149 * On ILK+ LUT must be loaded before the pipe is running but with
4150 * clocks enabled
4151 */
4152 intel_crtc_load_lut(crtc);
4153
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004154 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004155 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004156
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004157 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004158 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004159
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004160 for_each_encoder_on_crtc(dev, crtc, encoder)
4161 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004162
4163 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004164 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004165
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004166 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004167}
4168
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004169/* IPS only exists on ULT machines and is tied to pipe A. */
4170static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4171{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004172 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004173}
4174
Paulo Zanonie4916942013-09-20 16:21:19 -03004175/*
4176 * This implements the workaround described in the "notes" section of the mode
4177 * set sequence documentation. When going from no pipes or single pipe to
4178 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4179 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4180 */
4181static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4182{
4183 struct drm_device *dev = crtc->base.dev;
4184 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4185
4186 /* We want to get the other_active_crtc only if there's only 1 other
4187 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004188 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004189 if (!crtc_it->active || crtc_it == crtc)
4190 continue;
4191
4192 if (other_active_crtc)
4193 return;
4194
4195 other_active_crtc = crtc_it;
4196 }
4197 if (!other_active_crtc)
4198 return;
4199
4200 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4201 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4202}
4203
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004204static void haswell_crtc_enable(struct drm_crtc *crtc)
4205{
4206 struct drm_device *dev = crtc->dev;
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4209 struct intel_encoder *encoder;
4210 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004211
4212 WARN_ON(!crtc->enabled);
4213
4214 if (intel_crtc->active)
4215 return;
4216
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004217 if (intel_crtc_to_shared_dpll(intel_crtc))
4218 intel_enable_shared_dpll(intel_crtc);
4219
Daniel Vetter229fca92014-04-24 23:55:09 +02004220 if (intel_crtc->config.has_dp_encoder)
4221 intel_dp_set_m_n(intel_crtc);
4222
4223 intel_set_pipe_timings(intel_crtc);
4224
4225 if (intel_crtc->config.has_pch_encoder) {
4226 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004227 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004228 }
4229
4230 haswell_set_pipeconf(crtc);
4231
4232 intel_set_pipe_csc(crtc);
4233
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004234 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004235
4236 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004237 for_each_encoder_on_crtc(dev, crtc, encoder)
4238 if (encoder->pre_enable)
4239 encoder->pre_enable(encoder);
4240
Imre Deak4fe94672014-06-25 22:01:49 +03004241 if (intel_crtc->config.has_pch_encoder) {
4242 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4243 dev_priv->display.fdi_link_train(crtc);
4244 }
4245
Paulo Zanoni1f544382012-10-24 11:32:00 -02004246 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004247
Jesse Barnesb074cec2013-04-25 12:55:02 -07004248 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004249
4250 /*
4251 * On ILK+ LUT must be loaded before the pipe is running but with
4252 * clocks enabled
4253 */
4254 intel_crtc_load_lut(crtc);
4255
Paulo Zanoni1f544382012-10-24 11:32:00 -02004256 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004257 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004258
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004259 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004260 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004261
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004262 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004263 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004264
Dave Airlie0e32b392014-05-02 14:02:48 +10004265 if (intel_crtc->config.dp_encoder_is_mst)
4266 intel_ddi_set_vc_payload_alloc(crtc, true);
4267
Jani Nikula8807e552013-08-30 19:40:32 +03004268 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004269 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004270 intel_opregion_notify_encoder(encoder, true);
4271 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004272
Paulo Zanonie4916942013-09-20 16:21:19 -03004273 /* If we change the relative order between pipe/planes enabling, we need
4274 * to change the workaround. */
4275 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004276 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004277}
4278
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004279static void ironlake_pfit_disable(struct intel_crtc *crtc)
4280{
4281 struct drm_device *dev = crtc->base.dev;
4282 struct drm_i915_private *dev_priv = dev->dev_private;
4283 int pipe = crtc->pipe;
4284
4285 /* To avoid upsetting the power well on haswell only disable the pfit if
4286 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004287 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004288 I915_WRITE(PF_CTL(pipe), 0);
4289 I915_WRITE(PF_WIN_POS(pipe), 0);
4290 I915_WRITE(PF_WIN_SZ(pipe), 0);
4291 }
4292}
4293
Jesse Barnes6be4a602010-09-10 10:26:01 -07004294static void ironlake_crtc_disable(struct drm_crtc *crtc)
4295{
4296 struct drm_device *dev = crtc->dev;
4297 struct drm_i915_private *dev_priv = dev->dev_private;
4298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004299 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004300 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004301 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004302
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004303 if (!intel_crtc->active)
4304 return;
4305
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004306 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004307
Daniel Vetterea9d7582012-07-10 10:42:52 +02004308 for_each_encoder_on_crtc(dev, crtc, encoder)
4309 encoder->disable(encoder);
4310
Daniel Vetterd925c592013-06-05 13:34:04 +02004311 if (intel_crtc->config.has_pch_encoder)
4312 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4313
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004314 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004315
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004316 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004317
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004318 for_each_encoder_on_crtc(dev, crtc, encoder)
4319 if (encoder->post_disable)
4320 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004321
Daniel Vetterd925c592013-06-05 13:34:04 +02004322 if (intel_crtc->config.has_pch_encoder) {
4323 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004324
Daniel Vetterd925c592013-06-05 13:34:04 +02004325 ironlake_disable_pch_transcoder(dev_priv, pipe);
4326 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004327
Daniel Vetterd925c592013-06-05 13:34:04 +02004328 if (HAS_PCH_CPT(dev)) {
4329 /* disable TRANS_DP_CTL */
4330 reg = TRANS_DP_CTL(pipe);
4331 temp = I915_READ(reg);
4332 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4333 TRANS_DP_PORT_SEL_MASK);
4334 temp |= TRANS_DP_PORT_SEL_NONE;
4335 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004336
Daniel Vetterd925c592013-06-05 13:34:04 +02004337 /* disable DPLL_SEL */
4338 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004339 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004340 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004341 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004342
4343 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004344 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004345
4346 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004347 }
4348
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004349 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004350 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004351
4352 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004353 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004354 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004355}
4356
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004357static void haswell_crtc_disable(struct drm_crtc *crtc)
4358{
4359 struct drm_device *dev = crtc->dev;
4360 struct drm_i915_private *dev_priv = dev->dev_private;
4361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4362 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004363 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004364
4365 if (!intel_crtc->active)
4366 return;
4367
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004368 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004369
Jani Nikula8807e552013-08-30 19:40:32 +03004370 for_each_encoder_on_crtc(dev, crtc, encoder) {
4371 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004372 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004373 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004374
Paulo Zanoni86642812013-04-12 17:57:57 -03004375 if (intel_crtc->config.has_pch_encoder)
4376 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004377 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004378
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004379 if (intel_crtc->config.dp_encoder_is_mst)
4380 intel_ddi_set_vc_payload_alloc(crtc, false);
4381
Paulo Zanoniad80a812012-10-24 16:06:19 -02004382 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004383
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004384 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004385
Paulo Zanoni1f544382012-10-24 11:32:00 -02004386 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004387
Daniel Vetter88adfff2013-03-28 10:42:01 +01004388 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004389 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004390 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004391 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004392 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004393
Imre Deak97b040a2014-06-25 22:01:50 +03004394 for_each_encoder_on_crtc(dev, crtc, encoder)
4395 if (encoder->post_disable)
4396 encoder->post_disable(encoder);
4397
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004398 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004399 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004400
4401 mutex_lock(&dev->struct_mutex);
4402 intel_update_fbc(dev);
4403 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004404
4405 if (intel_crtc_to_shared_dpll(intel_crtc))
4406 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004407}
4408
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004409static void ironlake_crtc_off(struct drm_crtc *crtc)
4410{
4411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004412 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004413}
4414
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004415
Jesse Barnes2dd24552013-04-25 12:55:01 -07004416static void i9xx_pfit_enable(struct intel_crtc *crtc)
4417{
4418 struct drm_device *dev = crtc->base.dev;
4419 struct drm_i915_private *dev_priv = dev->dev_private;
4420 struct intel_crtc_config *pipe_config = &crtc->config;
4421
Daniel Vetter328d8e82013-05-08 10:36:31 +02004422 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004423 return;
4424
Daniel Vetterc0b03412013-05-28 12:05:54 +02004425 /*
4426 * The panel fitter should only be adjusted whilst the pipe is disabled,
4427 * according to register description and PRM.
4428 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004429 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4430 assert_pipe_disabled(dev_priv, crtc->pipe);
4431
Jesse Barnesb074cec2013-04-25 12:55:02 -07004432 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4433 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004434
4435 /* Border color in case we don't scale up to the full screen. Black by
4436 * default, change to something else for debugging. */
4437 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004438}
4439
Dave Airlied05410f2014-06-05 13:22:59 +10004440static enum intel_display_power_domain port_to_power_domain(enum port port)
4441{
4442 switch (port) {
4443 case PORT_A:
4444 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4445 case PORT_B:
4446 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4447 case PORT_C:
4448 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4449 case PORT_D:
4450 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4451 default:
4452 WARN_ON_ONCE(1);
4453 return POWER_DOMAIN_PORT_OTHER;
4454 }
4455}
4456
Imre Deak77d22dc2014-03-05 16:20:52 +02004457#define for_each_power_domain(domain, mask) \
4458 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4459 if ((1 << (domain)) & (mask))
4460
Imre Deak319be8a2014-03-04 19:22:57 +02004461enum intel_display_power_domain
4462intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004463{
Imre Deak319be8a2014-03-04 19:22:57 +02004464 struct drm_device *dev = intel_encoder->base.dev;
4465 struct intel_digital_port *intel_dig_port;
4466
4467 switch (intel_encoder->type) {
4468 case INTEL_OUTPUT_UNKNOWN:
4469 /* Only DDI platforms should ever use this output type */
4470 WARN_ON_ONCE(!HAS_DDI(dev));
4471 case INTEL_OUTPUT_DISPLAYPORT:
4472 case INTEL_OUTPUT_HDMI:
4473 case INTEL_OUTPUT_EDP:
4474 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004475 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004476 case INTEL_OUTPUT_DP_MST:
4477 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4478 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004479 case INTEL_OUTPUT_ANALOG:
4480 return POWER_DOMAIN_PORT_CRT;
4481 case INTEL_OUTPUT_DSI:
4482 return POWER_DOMAIN_PORT_DSI;
4483 default:
4484 return POWER_DOMAIN_PORT_OTHER;
4485 }
4486}
4487
4488static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4489{
4490 struct drm_device *dev = crtc->dev;
4491 struct intel_encoder *intel_encoder;
4492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4493 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004494 unsigned long mask;
4495 enum transcoder transcoder;
4496
4497 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4498
4499 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4500 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004501 if (intel_crtc->config.pch_pfit.enabled ||
4502 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004503 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4504
Imre Deak319be8a2014-03-04 19:22:57 +02004505 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4506 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4507
Imre Deak77d22dc2014-03-05 16:20:52 +02004508 return mask;
4509}
4510
4511void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4512 bool enable)
4513{
4514 if (dev_priv->power_domains.init_power_on == enable)
4515 return;
4516
4517 if (enable)
4518 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4519 else
4520 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4521
4522 dev_priv->power_domains.init_power_on = enable;
4523}
4524
4525static void modeset_update_crtc_power_domains(struct drm_device *dev)
4526{
4527 struct drm_i915_private *dev_priv = dev->dev_private;
4528 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4529 struct intel_crtc *crtc;
4530
4531 /*
4532 * First get all needed power domains, then put all unneeded, to avoid
4533 * any unnecessary toggling of the power wells.
4534 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004535 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004536 enum intel_display_power_domain domain;
4537
4538 if (!crtc->base.enabled)
4539 continue;
4540
Imre Deak319be8a2014-03-04 19:22:57 +02004541 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004542
4543 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4544 intel_display_power_get(dev_priv, domain);
4545 }
4546
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004547 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004548 enum intel_display_power_domain domain;
4549
4550 for_each_power_domain(domain, crtc->enabled_power_domains)
4551 intel_display_power_put(dev_priv, domain);
4552
4553 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4554 }
4555
4556 intel_display_set_init_power(dev_priv, false);
4557}
4558
Ville Syrjälädfcab172014-06-13 13:37:47 +03004559/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004560static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004561{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004562 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004563
Jesse Barnes586f49d2013-11-04 16:06:59 -08004564 /* Obtain SKU information */
4565 mutex_lock(&dev_priv->dpio_lock);
4566 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4567 CCK_FUSE_HPLL_FREQ_MASK;
4568 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004569
Ville Syrjälädfcab172014-06-13 13:37:47 +03004570 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004571}
4572
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004573static void vlv_update_cdclk(struct drm_device *dev)
4574{
4575 struct drm_i915_private *dev_priv = dev->dev_private;
4576
4577 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4578 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4579 dev_priv->vlv_cdclk_freq);
4580
4581 /*
4582 * Program the gmbus_freq based on the cdclk frequency.
4583 * BSpec erroneously claims we should aim for 4MHz, but
4584 * in fact 1MHz is the correct frequency.
4585 */
4586 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4587}
4588
Jesse Barnes30a970c2013-11-04 13:48:12 -08004589/* Adjust CDclk dividers to allow high res or save power if possible */
4590static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4591{
4592 struct drm_i915_private *dev_priv = dev->dev_private;
4593 u32 val, cmd;
4594
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004595 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004596
Ville Syrjälädfcab172014-06-13 13:37:47 +03004597 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004598 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004599 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004600 cmd = 1;
4601 else
4602 cmd = 0;
4603
4604 mutex_lock(&dev_priv->rps.hw_lock);
4605 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4606 val &= ~DSPFREQGUAR_MASK;
4607 val |= (cmd << DSPFREQGUAR_SHIFT);
4608 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4609 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4610 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4611 50)) {
4612 DRM_ERROR("timed out waiting for CDclk change\n");
4613 }
4614 mutex_unlock(&dev_priv->rps.hw_lock);
4615
Ville Syrjälädfcab172014-06-13 13:37:47 +03004616 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004617 u32 divider, vco;
4618
4619 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004620 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004621
4622 mutex_lock(&dev_priv->dpio_lock);
4623 /* adjust cdclk divider */
4624 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004625 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004626 val |= divider;
4627 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004628
4629 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4630 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4631 50))
4632 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004633 mutex_unlock(&dev_priv->dpio_lock);
4634 }
4635
4636 mutex_lock(&dev_priv->dpio_lock);
4637 /* adjust self-refresh exit latency value */
4638 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4639 val &= ~0x7f;
4640
4641 /*
4642 * For high bandwidth configs, we set a higher latency in the bunit
4643 * so that the core display fetch happens in time to avoid underruns.
4644 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004645 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004646 val |= 4500 / 250; /* 4.5 usec */
4647 else
4648 val |= 3000 / 250; /* 3.0 usec */
4649 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4650 mutex_unlock(&dev_priv->dpio_lock);
4651
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004652 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004653}
4654
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004655static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4656{
4657 struct drm_i915_private *dev_priv = dev->dev_private;
4658 u32 val, cmd;
4659
4660 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4661
4662 switch (cdclk) {
4663 case 400000:
4664 cmd = 3;
4665 break;
4666 case 333333:
4667 case 320000:
4668 cmd = 2;
4669 break;
4670 case 266667:
4671 cmd = 1;
4672 break;
4673 case 200000:
4674 cmd = 0;
4675 break;
4676 default:
4677 WARN_ON(1);
4678 return;
4679 }
4680
4681 mutex_lock(&dev_priv->rps.hw_lock);
4682 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4683 val &= ~DSPFREQGUAR_MASK_CHV;
4684 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4685 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4686 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4687 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4688 50)) {
4689 DRM_ERROR("timed out waiting for CDclk change\n");
4690 }
4691 mutex_unlock(&dev_priv->rps.hw_lock);
4692
4693 vlv_update_cdclk(dev);
4694}
4695
Jesse Barnes30a970c2013-11-04 13:48:12 -08004696static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4697 int max_pixclk)
4698{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004699 int vco = valleyview_get_vco(dev_priv);
4700 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4701
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004702 /* FIXME: Punit isn't quite ready yet */
4703 if (IS_CHERRYVIEW(dev_priv->dev))
4704 return 400000;
4705
Jesse Barnes30a970c2013-11-04 13:48:12 -08004706 /*
4707 * Really only a few cases to deal with, as only 4 CDclks are supported:
4708 * 200MHz
4709 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004710 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004711 * 400MHz
4712 * So we check to see whether we're above 90% of the lower bin and
4713 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004714 *
4715 * We seem to get an unstable or solid color picture at 200MHz.
4716 * Not sure what's wrong. For now use 200MHz only when all pipes
4717 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004718 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004719 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004720 return 400000;
4721 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004722 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004723 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004724 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004725 else
4726 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004727}
4728
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004729/* compute the max pixel clock for new configuration */
4730static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004731{
4732 struct drm_device *dev = dev_priv->dev;
4733 struct intel_crtc *intel_crtc;
4734 int max_pixclk = 0;
4735
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004736 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004737 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004738 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004739 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004740 }
4741
4742 return max_pixclk;
4743}
4744
4745static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004746 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004747{
4748 struct drm_i915_private *dev_priv = dev->dev_private;
4749 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004750 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004751
Imre Deakd60c4472014-03-27 17:45:10 +02004752 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4753 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004754 return;
4755
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004756 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004757 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004758 if (intel_crtc->base.enabled)
4759 *prepare_pipes |= (1 << intel_crtc->pipe);
4760}
4761
4762static void valleyview_modeset_global_resources(struct drm_device *dev)
4763{
4764 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004765 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004766 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4767
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004768 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4769 if (IS_CHERRYVIEW(dev))
4770 cherryview_set_cdclk(dev, req_cdclk);
4771 else
4772 valleyview_set_cdclk(dev, req_cdclk);
4773 }
4774
Imre Deak77961eb2014-03-05 16:20:56 +02004775 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004776}
4777
Jesse Barnes89b667f2013-04-18 14:51:36 -07004778static void valleyview_crtc_enable(struct drm_crtc *crtc)
4779{
4780 struct drm_device *dev = crtc->dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4782 struct intel_encoder *encoder;
4783 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004784 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004785
4786 WARN_ON(!crtc->enabled);
4787
4788 if (intel_crtc->active)
4789 return;
4790
Shobhit Kumar8525a232014-06-25 12:20:39 +05304791 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4792
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004793 if (!is_dsi) {
4794 if (IS_CHERRYVIEW(dev))
4795 chv_prepare_pll(intel_crtc);
4796 else
4797 vlv_prepare_pll(intel_crtc);
4798 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004799
4800 if (intel_crtc->config.has_dp_encoder)
4801 intel_dp_set_m_n(intel_crtc);
4802
4803 intel_set_pipe_timings(intel_crtc);
4804
Daniel Vetter5b18e572014-04-24 23:55:06 +02004805 i9xx_set_pipeconf(intel_crtc);
4806
Jesse Barnes89b667f2013-04-18 14:51:36 -07004807 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004808
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004809 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4810
Jesse Barnes89b667f2013-04-18 14:51:36 -07004811 for_each_encoder_on_crtc(dev, crtc, encoder)
4812 if (encoder->pre_pll_enable)
4813 encoder->pre_pll_enable(encoder);
4814
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004815 if (!is_dsi) {
4816 if (IS_CHERRYVIEW(dev))
4817 chv_enable_pll(intel_crtc);
4818 else
4819 vlv_enable_pll(intel_crtc);
4820 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004821
4822 for_each_encoder_on_crtc(dev, crtc, encoder)
4823 if (encoder->pre_enable)
4824 encoder->pre_enable(encoder);
4825
Jesse Barnes2dd24552013-04-25 12:55:01 -07004826 i9xx_pfit_enable(intel_crtc);
4827
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004828 intel_crtc_load_lut(crtc);
4829
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004830 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004831 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004832
Jani Nikula50049452013-07-30 12:20:32 +03004833 for_each_encoder_on_crtc(dev, crtc, encoder)
4834 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004835
4836 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004837
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004838 /* Underruns don't raise interrupts, so check manually. */
4839 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004840}
4841
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004842static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4843{
4844 struct drm_device *dev = crtc->base.dev;
4845 struct drm_i915_private *dev_priv = dev->dev_private;
4846
4847 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4848 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4849}
4850
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004851static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004852{
4853 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004855 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004856 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004857
Daniel Vetter08a48462012-07-02 11:43:47 +02004858 WARN_ON(!crtc->enabled);
4859
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004860 if (intel_crtc->active)
4861 return;
4862
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004863 i9xx_set_pll_dividers(intel_crtc);
4864
Daniel Vetter5b18e572014-04-24 23:55:06 +02004865 if (intel_crtc->config.has_dp_encoder)
4866 intel_dp_set_m_n(intel_crtc);
4867
4868 intel_set_pipe_timings(intel_crtc);
4869
Daniel Vetter5b18e572014-04-24 23:55:06 +02004870 i9xx_set_pipeconf(intel_crtc);
4871
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004872 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004873
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004874 if (!IS_GEN2(dev))
4875 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4876
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004877 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004878 if (encoder->pre_enable)
4879 encoder->pre_enable(encoder);
4880
Daniel Vetterf6736a12013-06-05 13:34:30 +02004881 i9xx_enable_pll(intel_crtc);
4882
Jesse Barnes2dd24552013-04-25 12:55:01 -07004883 i9xx_pfit_enable(intel_crtc);
4884
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004885 intel_crtc_load_lut(crtc);
4886
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004887 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004888 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004889
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004890 for_each_encoder_on_crtc(dev, crtc, encoder)
4891 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004892
4893 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004894
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004895 /*
4896 * Gen2 reports pipe underruns whenever all planes are disabled.
4897 * So don't enable underrun reporting before at least some planes
4898 * are enabled.
4899 * FIXME: Need to fix the logic to work when we turn off all planes
4900 * but leave the pipe running.
4901 */
4902 if (IS_GEN2(dev))
4903 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4904
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004905 /* Underruns don't raise interrupts, so check manually. */
4906 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004907}
4908
Daniel Vetter87476d62013-04-11 16:29:06 +02004909static void i9xx_pfit_disable(struct intel_crtc *crtc)
4910{
4911 struct drm_device *dev = crtc->base.dev;
4912 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004913
4914 if (!crtc->config.gmch_pfit.control)
4915 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004916
4917 assert_pipe_disabled(dev_priv, crtc->pipe);
4918
Daniel Vetter328d8e82013-05-08 10:36:31 +02004919 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4920 I915_READ(PFIT_CONTROL));
4921 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004922}
4923
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004924static void i9xx_crtc_disable(struct drm_crtc *crtc)
4925{
4926 struct drm_device *dev = crtc->dev;
4927 struct drm_i915_private *dev_priv = dev->dev_private;
4928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004929 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004930 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004931
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004932 if (!intel_crtc->active)
4933 return;
4934
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004935 /*
4936 * Gen2 reports pipe underruns whenever all planes are disabled.
4937 * So diasble underrun reporting before all the planes get disabled.
4938 * FIXME: Need to fix the logic to work when we turn off all planes
4939 * but leave the pipe running.
4940 */
4941 if (IS_GEN2(dev))
4942 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4943
Imre Deak564ed192014-06-13 14:54:21 +03004944 /*
4945 * Vblank time updates from the shadow to live plane control register
4946 * are blocked if the memory self-refresh mode is active at that
4947 * moment. So to make sure the plane gets truly disabled, disable
4948 * first the self-refresh mode. The self-refresh enable bit in turn
4949 * will be checked/applied by the HW only at the next frame start
4950 * event which is after the vblank start event, so we need to have a
4951 * wait-for-vblank between disabling the plane and the pipe.
4952 */
4953 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004954 intel_crtc_disable_planes(crtc);
4955
Daniel Vetterea9d7582012-07-10 10:42:52 +02004956 for_each_encoder_on_crtc(dev, crtc, encoder)
4957 encoder->disable(encoder);
4958
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004959 /*
4960 * On gen2 planes are double buffered but the pipe isn't, so we must
4961 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004962 * We also need to wait on all gmch platforms because of the
4963 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004964 */
Imre Deak564ed192014-06-13 14:54:21 +03004965 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004966
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004967 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004968
Daniel Vetter87476d62013-04-11 16:29:06 +02004969 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004970
Jesse Barnes89b667f2013-04-18 14:51:36 -07004971 for_each_encoder_on_crtc(dev, crtc, encoder)
4972 if (encoder->post_disable)
4973 encoder->post_disable(encoder);
4974
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004975 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4976 if (IS_CHERRYVIEW(dev))
4977 chv_disable_pll(dev_priv, pipe);
4978 else if (IS_VALLEYVIEW(dev))
4979 vlv_disable_pll(dev_priv, pipe);
4980 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03004981 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004982 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004983
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004984 if (!IS_GEN2(dev))
4985 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4986
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004987 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004988 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004989
Daniel Vetterefa96242014-04-24 23:55:02 +02004990 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004991 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004992 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004993}
4994
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004995static void i9xx_crtc_off(struct drm_crtc *crtc)
4996{
4997}
4998
Daniel Vetter976f8a22012-07-08 22:34:21 +02004999static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5000 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005001{
5002 struct drm_device *dev = crtc->dev;
5003 struct drm_i915_master_private *master_priv;
5004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5005 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005006
5007 if (!dev->primary->master)
5008 return;
5009
5010 master_priv = dev->primary->master->driver_priv;
5011 if (!master_priv->sarea_priv)
5012 return;
5013
Jesse Barnes79e53942008-11-07 14:24:08 -08005014 switch (pipe) {
5015 case 0:
5016 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5017 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5018 break;
5019 case 1:
5020 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5021 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5022 break;
5023 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005024 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005025 break;
5026 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005027}
5028
Borun Fub04c5bd2014-07-12 10:02:27 +05305029/* Master function to enable/disable CRTC and corresponding power wells */
5030void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005031{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005032 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005033 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005035 enum intel_display_power_domain domain;
5036 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005037
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005038 if (enable) {
5039 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005040 domains = get_crtc_power_domains(crtc);
5041 for_each_power_domain(domain, domains)
5042 intel_display_power_get(dev_priv, domain);
5043 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005044
5045 dev_priv->display.crtc_enable(crtc);
5046 }
5047 } else {
5048 if (intel_crtc->active) {
5049 dev_priv->display.crtc_disable(crtc);
5050
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005051 domains = intel_crtc->enabled_power_domains;
5052 for_each_power_domain(domain, domains)
5053 intel_display_power_put(dev_priv, domain);
5054 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005055 }
5056 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305057}
5058
5059/**
5060 * Sets the power management mode of the pipe and plane.
5061 */
5062void intel_crtc_update_dpms(struct drm_crtc *crtc)
5063{
5064 struct drm_device *dev = crtc->dev;
5065 struct intel_encoder *intel_encoder;
5066 bool enable = false;
5067
5068 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5069 enable |= intel_encoder->connectors_active;
5070
5071 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005072
5073 intel_crtc_update_sarea(crtc, enable);
5074}
5075
Daniel Vetter976f8a22012-07-08 22:34:21 +02005076static void intel_crtc_disable(struct drm_crtc *crtc)
5077{
5078 struct drm_device *dev = crtc->dev;
5079 struct drm_connector *connector;
5080 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005081 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005082 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005083
5084 /* crtc should still be enabled when we disable it. */
5085 WARN_ON(!crtc->enabled);
5086
5087 dev_priv->display.crtc_disable(crtc);
5088 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005089 dev_priv->display.off(crtc);
5090
Matt Roperf4510a22014-04-01 15:22:40 -07005091 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005092 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005093 intel_unpin_fb_obj(old_obj);
5094 i915_gem_track_fb(old_obj, NULL,
5095 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005096 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005097 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005098 }
5099
5100 /* Update computed state. */
5101 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5102 if (!connector->encoder || !connector->encoder->crtc)
5103 continue;
5104
5105 if (connector->encoder->crtc != crtc)
5106 continue;
5107
5108 connector->dpms = DRM_MODE_DPMS_OFF;
5109 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005110 }
5111}
5112
Chris Wilsonea5b2132010-08-04 13:50:23 +01005113void intel_encoder_destroy(struct drm_encoder *encoder)
5114{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005115 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005116
Chris Wilsonea5b2132010-08-04 13:50:23 +01005117 drm_encoder_cleanup(encoder);
5118 kfree(intel_encoder);
5119}
5120
Damien Lespiau92373292013-08-08 22:28:57 +01005121/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005122 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5123 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005124static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005125{
5126 if (mode == DRM_MODE_DPMS_ON) {
5127 encoder->connectors_active = true;
5128
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005129 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005130 } else {
5131 encoder->connectors_active = false;
5132
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005133 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005134 }
5135}
5136
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005137/* Cross check the actual hw state with our own modeset state tracking (and it's
5138 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005139static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005140{
5141 if (connector->get_hw_state(connector)) {
5142 struct intel_encoder *encoder = connector->encoder;
5143 struct drm_crtc *crtc;
5144 bool encoder_enabled;
5145 enum pipe pipe;
5146
5147 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5148 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005149 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005150
Dave Airlie0e32b392014-05-02 14:02:48 +10005151 /* there is no real hw state for MST connectors */
5152 if (connector->mst_port)
5153 return;
5154
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005155 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5156 "wrong connector dpms state\n");
5157 WARN(connector->base.encoder != &encoder->base,
5158 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005159
Dave Airlie36cd7442014-05-02 13:44:18 +10005160 if (encoder) {
5161 WARN(!encoder->connectors_active,
5162 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005163
Dave Airlie36cd7442014-05-02 13:44:18 +10005164 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5165 WARN(!encoder_enabled, "encoder not enabled\n");
5166 if (WARN_ON(!encoder->base.crtc))
5167 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005168
Dave Airlie36cd7442014-05-02 13:44:18 +10005169 crtc = encoder->base.crtc;
5170
5171 WARN(!crtc->enabled, "crtc not enabled\n");
5172 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5173 WARN(pipe != to_intel_crtc(crtc)->pipe,
5174 "encoder active on the wrong pipe\n");
5175 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005176 }
5177}
5178
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005179/* Even simpler default implementation, if there's really no special case to
5180 * consider. */
5181void intel_connector_dpms(struct drm_connector *connector, int mode)
5182{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005183 /* All the simple cases only support two dpms states. */
5184 if (mode != DRM_MODE_DPMS_ON)
5185 mode = DRM_MODE_DPMS_OFF;
5186
5187 if (mode == connector->dpms)
5188 return;
5189
5190 connector->dpms = mode;
5191
5192 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005193 if (connector->encoder)
5194 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005195
Daniel Vetterb9805142012-08-31 17:37:33 +02005196 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005197}
5198
Daniel Vetterf0947c32012-07-02 13:10:34 +02005199/* Simple connector->get_hw_state implementation for encoders that support only
5200 * one connector and no cloning and hence the encoder state determines the state
5201 * of the connector. */
5202bool intel_connector_get_hw_state(struct intel_connector *connector)
5203{
Daniel Vetter24929352012-07-02 20:28:59 +02005204 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005205 struct intel_encoder *encoder = connector->encoder;
5206
5207 return encoder->get_hw_state(encoder, &pipe);
5208}
5209
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005210static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5211 struct intel_crtc_config *pipe_config)
5212{
5213 struct drm_i915_private *dev_priv = dev->dev_private;
5214 struct intel_crtc *pipe_B_crtc =
5215 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5216
5217 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5218 pipe_name(pipe), pipe_config->fdi_lanes);
5219 if (pipe_config->fdi_lanes > 4) {
5220 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5221 pipe_name(pipe), pipe_config->fdi_lanes);
5222 return false;
5223 }
5224
Paulo Zanonibafb6552013-11-02 21:07:44 -07005225 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005226 if (pipe_config->fdi_lanes > 2) {
5227 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5228 pipe_config->fdi_lanes);
5229 return false;
5230 } else {
5231 return true;
5232 }
5233 }
5234
5235 if (INTEL_INFO(dev)->num_pipes == 2)
5236 return true;
5237
5238 /* Ivybridge 3 pipe is really complicated */
5239 switch (pipe) {
5240 case PIPE_A:
5241 return true;
5242 case PIPE_B:
5243 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5244 pipe_config->fdi_lanes > 2) {
5245 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5246 pipe_name(pipe), pipe_config->fdi_lanes);
5247 return false;
5248 }
5249 return true;
5250 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005251 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005252 pipe_B_crtc->config.fdi_lanes <= 2) {
5253 if (pipe_config->fdi_lanes > 2) {
5254 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5255 pipe_name(pipe), pipe_config->fdi_lanes);
5256 return false;
5257 }
5258 } else {
5259 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5260 return false;
5261 }
5262 return true;
5263 default:
5264 BUG();
5265 }
5266}
5267
Daniel Vettere29c22c2013-02-21 00:00:16 +01005268#define RETRY 1
5269static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5270 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005271{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005272 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005273 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005274 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005275 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005276
Daniel Vettere29c22c2013-02-21 00:00:16 +01005277retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005278 /* FDI is a binary signal running at ~2.7GHz, encoding
5279 * each output octet as 10 bits. The actual frequency
5280 * is stored as a divider into a 100MHz clock, and the
5281 * mode pixel clock is stored in units of 1KHz.
5282 * Hence the bw of each lane in terms of the mode signal
5283 * is:
5284 */
5285 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5286
Damien Lespiau241bfc32013-09-25 16:45:37 +01005287 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005288
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005289 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005290 pipe_config->pipe_bpp);
5291
5292 pipe_config->fdi_lanes = lane;
5293
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005294 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005295 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005296
Daniel Vettere29c22c2013-02-21 00:00:16 +01005297 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5298 intel_crtc->pipe, pipe_config);
5299 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5300 pipe_config->pipe_bpp -= 2*3;
5301 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5302 pipe_config->pipe_bpp);
5303 needs_recompute = true;
5304 pipe_config->bw_constrained = true;
5305
5306 goto retry;
5307 }
5308
5309 if (needs_recompute)
5310 return RETRY;
5311
5312 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005313}
5314
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005315static void hsw_compute_ips_config(struct intel_crtc *crtc,
5316 struct intel_crtc_config *pipe_config)
5317{
Jani Nikulad330a952014-01-21 11:24:25 +02005318 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005319 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005320 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005321}
5322
Daniel Vettera43f6e02013-06-07 23:10:32 +02005323static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005324 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005325{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005326 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005327 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005328
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005329 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005330 if (INTEL_INFO(dev)->gen < 4) {
5331 struct drm_i915_private *dev_priv = dev->dev_private;
5332 int clock_limit =
5333 dev_priv->display.get_display_clock_speed(dev);
5334
5335 /*
5336 * Enable pixel doubling when the dot clock
5337 * is > 90% of the (display) core speed.
5338 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005339 * GDG double wide on either pipe,
5340 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005341 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005342 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005343 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005344 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005345 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005346 }
5347
Damien Lespiau241bfc32013-09-25 16:45:37 +01005348 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005349 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005350 }
Chris Wilson89749352010-09-12 18:25:19 +01005351
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005352 /*
5353 * Pipe horizontal size must be even in:
5354 * - DVO ganged mode
5355 * - LVDS dual channel mode
5356 * - Double wide pipe
5357 */
5358 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5359 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5360 pipe_config->pipe_src_w &= ~1;
5361
Damien Lespiau8693a822013-05-03 18:48:11 +01005362 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5363 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005364 */
5365 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5366 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005367 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005368
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005369 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005370 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005371 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005372 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5373 * for lvds. */
5374 pipe_config->pipe_bpp = 8*3;
5375 }
5376
Damien Lespiauf5adf942013-06-24 18:29:34 +01005377 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005378 hsw_compute_ips_config(crtc, pipe_config);
5379
Daniel Vetter12030432014-06-25 22:02:00 +03005380 /*
5381 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5382 * old clock survives for now.
5383 */
5384 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005385 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005386
Daniel Vetter877d48d2013-04-19 11:24:43 +02005387 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005388 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005389
Daniel Vettere29c22c2013-02-21 00:00:16 +01005390 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005391}
5392
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005393static int valleyview_get_display_clock_speed(struct drm_device *dev)
5394{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005395 struct drm_i915_private *dev_priv = dev->dev_private;
5396 int vco = valleyview_get_vco(dev_priv);
5397 u32 val;
5398 int divider;
5399
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005400 /* FIXME: Punit isn't quite ready yet */
5401 if (IS_CHERRYVIEW(dev))
5402 return 400000;
5403
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005404 mutex_lock(&dev_priv->dpio_lock);
5405 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5406 mutex_unlock(&dev_priv->dpio_lock);
5407
5408 divider = val & DISPLAY_FREQUENCY_VALUES;
5409
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005410 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5411 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5412 "cdclk change in progress\n");
5413
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005414 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005415}
5416
Jesse Barnese70236a2009-09-21 10:42:27 -07005417static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005418{
Jesse Barnese70236a2009-09-21 10:42:27 -07005419 return 400000;
5420}
Jesse Barnes79e53942008-11-07 14:24:08 -08005421
Jesse Barnese70236a2009-09-21 10:42:27 -07005422static int i915_get_display_clock_speed(struct drm_device *dev)
5423{
5424 return 333000;
5425}
Jesse Barnes79e53942008-11-07 14:24:08 -08005426
Jesse Barnese70236a2009-09-21 10:42:27 -07005427static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5428{
5429 return 200000;
5430}
Jesse Barnes79e53942008-11-07 14:24:08 -08005431
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005432static int pnv_get_display_clock_speed(struct drm_device *dev)
5433{
5434 u16 gcfgc = 0;
5435
5436 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5437
5438 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5439 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5440 return 267000;
5441 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5442 return 333000;
5443 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5444 return 444000;
5445 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5446 return 200000;
5447 default:
5448 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5449 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5450 return 133000;
5451 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5452 return 167000;
5453 }
5454}
5455
Jesse Barnese70236a2009-09-21 10:42:27 -07005456static int i915gm_get_display_clock_speed(struct drm_device *dev)
5457{
5458 u16 gcfgc = 0;
5459
5460 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5461
5462 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005463 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005464 else {
5465 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5466 case GC_DISPLAY_CLOCK_333_MHZ:
5467 return 333000;
5468 default:
5469 case GC_DISPLAY_CLOCK_190_200_MHZ:
5470 return 190000;
5471 }
5472 }
5473}
Jesse Barnes79e53942008-11-07 14:24:08 -08005474
Jesse Barnese70236a2009-09-21 10:42:27 -07005475static int i865_get_display_clock_speed(struct drm_device *dev)
5476{
5477 return 266000;
5478}
5479
5480static int i855_get_display_clock_speed(struct drm_device *dev)
5481{
5482 u16 hpllcc = 0;
5483 /* Assume that the hardware is in the high speed state. This
5484 * should be the default.
5485 */
5486 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5487 case GC_CLOCK_133_200:
5488 case GC_CLOCK_100_200:
5489 return 200000;
5490 case GC_CLOCK_166_250:
5491 return 250000;
5492 case GC_CLOCK_100_133:
5493 return 133000;
5494 }
5495
5496 /* Shouldn't happen */
5497 return 0;
5498}
5499
5500static int i830_get_display_clock_speed(struct drm_device *dev)
5501{
5502 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005503}
5504
Zhenyu Wang2c072452009-06-05 15:38:42 +08005505static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005506intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005507{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005508 while (*num > DATA_LINK_M_N_MASK ||
5509 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005510 *num >>= 1;
5511 *den >>= 1;
5512 }
5513}
5514
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005515static void compute_m_n(unsigned int m, unsigned int n,
5516 uint32_t *ret_m, uint32_t *ret_n)
5517{
5518 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5519 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5520 intel_reduce_m_n_ratio(ret_m, ret_n);
5521}
5522
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005523void
5524intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5525 int pixel_clock, int link_clock,
5526 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005527{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005528 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005529
5530 compute_m_n(bits_per_pixel * pixel_clock,
5531 link_clock * nlanes * 8,
5532 &m_n->gmch_m, &m_n->gmch_n);
5533
5534 compute_m_n(pixel_clock, link_clock,
5535 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005536}
5537
Chris Wilsona7615032011-01-12 17:04:08 +00005538static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5539{
Jani Nikulad330a952014-01-21 11:24:25 +02005540 if (i915.panel_use_ssc >= 0)
5541 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005542 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005543 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005544}
5545
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005546static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5547{
5548 struct drm_device *dev = crtc->dev;
5549 struct drm_i915_private *dev_priv = dev->dev_private;
5550 int refclk;
5551
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005552 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005553 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005554 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005555 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005556 refclk = dev_priv->vbt.lvds_ssc_freq;
5557 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005558 } else if (!IS_GEN2(dev)) {
5559 refclk = 96000;
5560 } else {
5561 refclk = 48000;
5562 }
5563
5564 return refclk;
5565}
5566
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005567static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005568{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005569 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005570}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005571
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005572static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5573{
5574 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005575}
5576
Daniel Vetterf47709a2013-03-28 10:42:02 +01005577static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005578 intel_clock_t *reduced_clock)
5579{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005580 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005581 u32 fp, fp2 = 0;
5582
5583 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005584 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005585 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005586 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005587 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005588 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005589 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005590 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005591 }
5592
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005593 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005594
Daniel Vetterf47709a2013-03-28 10:42:02 +01005595 crtc->lowfreq_avail = false;
5596 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005597 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005598 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005599 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005600 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005601 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005602 }
5603}
5604
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005605static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5606 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005607{
5608 u32 reg_val;
5609
5610 /*
5611 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5612 * and set it to a reasonable value instead.
5613 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005614 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005615 reg_val &= 0xffffff00;
5616 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005617 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005618
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005619 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005620 reg_val &= 0x8cffffff;
5621 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005622 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005623
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005624 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005625 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005626 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005627
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005628 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005629 reg_val &= 0x00ffffff;
5630 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005631 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005632}
5633
Daniel Vetterb5518422013-05-03 11:49:48 +02005634static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5635 struct intel_link_m_n *m_n)
5636{
5637 struct drm_device *dev = crtc->base.dev;
5638 struct drm_i915_private *dev_priv = dev->dev_private;
5639 int pipe = crtc->pipe;
5640
Daniel Vettere3b95f12013-05-03 11:49:49 +02005641 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5642 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5643 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5644 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005645}
5646
5647static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005648 struct intel_link_m_n *m_n,
5649 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005650{
5651 struct drm_device *dev = crtc->base.dev;
5652 struct drm_i915_private *dev_priv = dev->dev_private;
5653 int pipe = crtc->pipe;
5654 enum transcoder transcoder = crtc->config.cpu_transcoder;
5655
5656 if (INTEL_INFO(dev)->gen >= 5) {
5657 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5658 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5659 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5660 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005661 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5662 * for gen < 8) and if DRRS is supported (to make sure the
5663 * registers are not unnecessarily accessed).
5664 */
5665 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5666 crtc->config.has_drrs) {
5667 I915_WRITE(PIPE_DATA_M2(transcoder),
5668 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5669 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5670 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5671 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5672 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005673 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005674 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5675 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5676 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5677 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005678 }
5679}
5680
Vandana Kannanf769cd22014-08-05 07:51:22 -07005681void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005682{
5683 if (crtc->config.has_pch_encoder)
5684 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5685 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005686 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5687 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005688}
5689
Daniel Vetterf47709a2013-03-28 10:42:02 +01005690static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005691{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005692 u32 dpll, dpll_md;
5693
5694 /*
5695 * Enable DPIO clock input. We should never disable the reference
5696 * clock for pipe B, since VGA hotplug / manual detection depends
5697 * on it.
5698 */
5699 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5700 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5701 /* We should never disable this, set it here for state tracking */
5702 if (crtc->pipe == PIPE_B)
5703 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5704 dpll |= DPLL_VCO_ENABLE;
5705 crtc->config.dpll_hw_state.dpll = dpll;
5706
5707 dpll_md = (crtc->config.pixel_multiplier - 1)
5708 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5709 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5710}
5711
5712static void vlv_prepare_pll(struct intel_crtc *crtc)
5713{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005714 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005715 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005716 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005717 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005718 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005719 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005720
Daniel Vetter09153002012-12-12 14:06:44 +01005721 mutex_lock(&dev_priv->dpio_lock);
5722
Daniel Vetterf47709a2013-03-28 10:42:02 +01005723 bestn = crtc->config.dpll.n;
5724 bestm1 = crtc->config.dpll.m1;
5725 bestm2 = crtc->config.dpll.m2;
5726 bestp1 = crtc->config.dpll.p1;
5727 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005728
Jesse Barnes89b667f2013-04-18 14:51:36 -07005729 /* See eDP HDMI DPIO driver vbios notes doc */
5730
5731 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005732 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005733 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005734
5735 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005736 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005737
5738 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005739 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005740 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005741 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005742
5743 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005744 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005745
5746 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005747 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5748 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5749 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005750 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005751
5752 /*
5753 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5754 * but we don't support that).
5755 * Note: don't use the DAC post divider as it seems unstable.
5756 */
5757 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005758 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005759
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005760 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005761 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005762
Jesse Barnes89b667f2013-04-18 14:51:36 -07005763 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005764 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005765 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005766 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005767 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005768 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005769 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005770 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005771 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005772
Jesse Barnes89b667f2013-04-18 14:51:36 -07005773 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5774 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5775 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005776 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005777 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005778 0x0df40000);
5779 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005780 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005781 0x0df70000);
5782 } else { /* HDMI or VGA */
5783 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005784 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005785 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005786 0x0df70000);
5787 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005788 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005789 0x0df40000);
5790 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005791
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005792 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005793 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5794 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5795 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5796 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005797 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005798
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005799 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005800 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005801}
5802
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005803static void chv_update_pll(struct intel_crtc *crtc)
5804{
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005805 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5806 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5807 DPLL_VCO_ENABLE;
5808 if (crtc->pipe != PIPE_A)
5809 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5810
5811 crtc->config.dpll_hw_state.dpll_md =
5812 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5813}
5814
5815static void chv_prepare_pll(struct intel_crtc *crtc)
5816{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005817 struct drm_device *dev = crtc->base.dev;
5818 struct drm_i915_private *dev_priv = dev->dev_private;
5819 int pipe = crtc->pipe;
5820 int dpll_reg = DPLL(crtc->pipe);
5821 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005822 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005823 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5824 int refclk;
5825
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005826 bestn = crtc->config.dpll.n;
5827 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5828 bestm1 = crtc->config.dpll.m1;
5829 bestm2 = crtc->config.dpll.m2 >> 22;
5830 bestp1 = crtc->config.dpll.p1;
5831 bestp2 = crtc->config.dpll.p2;
5832
5833 /*
5834 * Enable Refclk and SSC
5835 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005836 I915_WRITE(dpll_reg,
5837 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5838
5839 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005840
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005841 /* p1 and p2 divider */
5842 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5843 5 << DPIO_CHV_S1_DIV_SHIFT |
5844 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5845 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5846 1 << DPIO_CHV_K_DIV_SHIFT);
5847
5848 /* Feedback post-divider - m2 */
5849 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5850
5851 /* Feedback refclk divider - n and m1 */
5852 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5853 DPIO_CHV_M1_DIV_BY_2 |
5854 1 << DPIO_CHV_N_DIV_SHIFT);
5855
5856 /* M2 fraction division */
5857 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5858
5859 /* M2 fraction division enable */
5860 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5861 DPIO_CHV_FRAC_DIV_EN |
5862 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5863
5864 /* Loop filter */
5865 refclk = i9xx_get_refclk(&crtc->base, 0);
5866 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5867 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5868 if (refclk == 100000)
5869 intcoeff = 11;
5870 else if (refclk == 38400)
5871 intcoeff = 10;
5872 else
5873 intcoeff = 9;
5874 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5875 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5876
5877 /* AFC Recal */
5878 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5879 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5880 DPIO_AFC_RECAL);
5881
5882 mutex_unlock(&dev_priv->dpio_lock);
5883}
5884
Daniel Vetterf47709a2013-03-28 10:42:02 +01005885static void i9xx_update_pll(struct intel_crtc *crtc,
5886 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005887 int num_connectors)
5888{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005889 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005890 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005891 u32 dpll;
5892 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005893 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005894
Daniel Vetterf47709a2013-03-28 10:42:02 +01005895 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305896
Daniel Vetterf47709a2013-03-28 10:42:02 +01005897 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5898 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005899
5900 dpll = DPLL_VGA_MODE_DIS;
5901
Daniel Vetterf47709a2013-03-28 10:42:02 +01005902 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005903 dpll |= DPLLB_MODE_LVDS;
5904 else
5905 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005906
Daniel Vetteref1b4602013-06-01 17:17:04 +02005907 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005908 dpll |= (crtc->config.pixel_multiplier - 1)
5909 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005910 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005911
5912 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005913 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005914
Daniel Vetterf47709a2013-03-28 10:42:02 +01005915 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005916 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005917
5918 /* compute bitmask from p1 value */
5919 if (IS_PINEVIEW(dev))
5920 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5921 else {
5922 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5923 if (IS_G4X(dev) && reduced_clock)
5924 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5925 }
5926 switch (clock->p2) {
5927 case 5:
5928 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5929 break;
5930 case 7:
5931 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5932 break;
5933 case 10:
5934 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5935 break;
5936 case 14:
5937 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5938 break;
5939 }
5940 if (INTEL_INFO(dev)->gen >= 4)
5941 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5942
Daniel Vetter09ede542013-04-30 14:01:45 +02005943 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005944 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005945 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005946 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5947 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5948 else
5949 dpll |= PLL_REF_INPUT_DREFCLK;
5950
5951 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005952 crtc->config.dpll_hw_state.dpll = dpll;
5953
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005954 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005955 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5956 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005957 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005958 }
5959}
5960
Daniel Vetterf47709a2013-03-28 10:42:02 +01005961static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005962 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005963 int num_connectors)
5964{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005965 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005966 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005967 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005968 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005969
Daniel Vetterf47709a2013-03-28 10:42:02 +01005970 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305971
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005972 dpll = DPLL_VGA_MODE_DIS;
5973
Daniel Vetterf47709a2013-03-28 10:42:02 +01005974 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005975 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5976 } else {
5977 if (clock->p1 == 2)
5978 dpll |= PLL_P1_DIVIDE_BY_TWO;
5979 else
5980 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5981 if (clock->p2 == 4)
5982 dpll |= PLL_P2_DIVIDE_BY_4;
5983 }
5984
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005985 if (!IS_I830(dev) && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005986 dpll |= DPLL_DVO_2X_MODE;
5987
Daniel Vetterf47709a2013-03-28 10:42:02 +01005988 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005989 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5990 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5991 else
5992 dpll |= PLL_REF_INPUT_DREFCLK;
5993
5994 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005995 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005996}
5997
Daniel Vetter8a654f32013-06-01 17:16:22 +02005998static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005999{
6000 struct drm_device *dev = intel_crtc->base.dev;
6001 struct drm_i915_private *dev_priv = dev->dev_private;
6002 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006003 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006004 struct drm_display_mode *adjusted_mode =
6005 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006006 uint32_t crtc_vtotal, crtc_vblank_end;
6007 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006008
6009 /* We need to be careful not to changed the adjusted mode, for otherwise
6010 * the hw state checker will get angry at the mismatch. */
6011 crtc_vtotal = adjusted_mode->crtc_vtotal;
6012 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006013
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006014 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006015 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006016 crtc_vtotal -= 1;
6017 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006018
6019 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6020 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6021 else
6022 vsyncshift = adjusted_mode->crtc_hsync_start -
6023 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006024 if (vsyncshift < 0)
6025 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006026 }
6027
6028 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006029 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006030
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006031 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006032 (adjusted_mode->crtc_hdisplay - 1) |
6033 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006034 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006035 (adjusted_mode->crtc_hblank_start - 1) |
6036 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006037 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006038 (adjusted_mode->crtc_hsync_start - 1) |
6039 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6040
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006041 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006042 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006043 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006044 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006045 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006046 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006047 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006048 (adjusted_mode->crtc_vsync_start - 1) |
6049 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6050
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006051 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6052 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6053 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6054 * bits. */
6055 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6056 (pipe == PIPE_B || pipe == PIPE_C))
6057 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6058
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006059 /* pipesrc controls the size that is scaled from, which should
6060 * always be the user's requested size.
6061 */
6062 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006063 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6064 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006065}
6066
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006067static void intel_get_pipe_timings(struct intel_crtc *crtc,
6068 struct intel_crtc_config *pipe_config)
6069{
6070 struct drm_device *dev = crtc->base.dev;
6071 struct drm_i915_private *dev_priv = dev->dev_private;
6072 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6073 uint32_t tmp;
6074
6075 tmp = I915_READ(HTOTAL(cpu_transcoder));
6076 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6077 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6078 tmp = I915_READ(HBLANK(cpu_transcoder));
6079 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6080 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6081 tmp = I915_READ(HSYNC(cpu_transcoder));
6082 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6083 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6084
6085 tmp = I915_READ(VTOTAL(cpu_transcoder));
6086 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6087 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6088 tmp = I915_READ(VBLANK(cpu_transcoder));
6089 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6090 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6091 tmp = I915_READ(VSYNC(cpu_transcoder));
6092 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6093 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6094
6095 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6096 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6097 pipe_config->adjusted_mode.crtc_vtotal += 1;
6098 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6099 }
6100
6101 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006102 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6103 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6104
6105 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6106 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006107}
6108
Daniel Vetterf6a83282014-02-11 15:28:57 -08006109void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6110 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006111{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006112 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6113 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6114 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6115 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006116
Daniel Vetterf6a83282014-02-11 15:28:57 -08006117 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6118 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6119 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6120 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006121
Daniel Vetterf6a83282014-02-11 15:28:57 -08006122 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006123
Daniel Vetterf6a83282014-02-11 15:28:57 -08006124 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6125 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006126}
6127
Daniel Vetter84b046f2013-02-19 18:48:54 +01006128static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6129{
6130 struct drm_device *dev = intel_crtc->base.dev;
6131 struct drm_i915_private *dev_priv = dev->dev_private;
6132 uint32_t pipeconf;
6133
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006134 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006135
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006136 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6137 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6138 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006139
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006140 if (intel_crtc->config.double_wide)
6141 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006142
Daniel Vetterff9ce462013-04-24 14:57:17 +02006143 /* only g4x and later have fancy bpc/dither controls */
6144 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006145 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6146 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6147 pipeconf |= PIPECONF_DITHER_EN |
6148 PIPECONF_DITHER_TYPE_SP;
6149
6150 switch (intel_crtc->config.pipe_bpp) {
6151 case 18:
6152 pipeconf |= PIPECONF_6BPC;
6153 break;
6154 case 24:
6155 pipeconf |= PIPECONF_8BPC;
6156 break;
6157 case 30:
6158 pipeconf |= PIPECONF_10BPC;
6159 break;
6160 default:
6161 /* Case prevented by intel_choose_pipe_bpp_dither. */
6162 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006163 }
6164 }
6165
6166 if (HAS_PIPE_CXSR(dev)) {
6167 if (intel_crtc->lowfreq_avail) {
6168 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6169 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6170 } else {
6171 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006172 }
6173 }
6174
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006175 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6176 if (INTEL_INFO(dev)->gen < 4 ||
6177 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6178 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6179 else
6180 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6181 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006182 pipeconf |= PIPECONF_PROGRESSIVE;
6183
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006184 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6185 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006186
Daniel Vetter84b046f2013-02-19 18:48:54 +01006187 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6188 POSTING_READ(PIPECONF(intel_crtc->pipe));
6189}
6190
Eric Anholtf564048e2011-03-30 13:01:02 -07006191static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006192 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006193 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006194{
6195 struct drm_device *dev = crtc->dev;
6196 struct drm_i915_private *dev_priv = dev->dev_private;
6197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006198 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006199 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006200 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006201 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006202 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006203 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006204
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006205 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006206 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006207 case INTEL_OUTPUT_LVDS:
6208 is_lvds = true;
6209 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006210 case INTEL_OUTPUT_DSI:
6211 is_dsi = true;
6212 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006213 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006214
Eric Anholtc751ce42010-03-25 11:48:48 -07006215 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006216 }
6217
Jani Nikulaf2335332013-09-13 11:03:09 +03006218 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006219 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006220
Jani Nikulaf2335332013-09-13 11:03:09 +03006221 if (!intel_crtc->config.clock_set) {
6222 refclk = i9xx_get_refclk(crtc, num_connectors);
6223
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006224 /*
6225 * Returns a set of divisors for the desired target clock with
6226 * the given refclk, or FALSE. The returned values represent
6227 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6228 * 2) / p1 / p2.
6229 */
6230 limit = intel_limit(crtc, refclk);
6231 ok = dev_priv->display.find_dpll(limit, crtc,
6232 intel_crtc->config.port_clock,
6233 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006234 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006235 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6236 return -EINVAL;
6237 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006238
Jani Nikulaf2335332013-09-13 11:03:09 +03006239 if (is_lvds && dev_priv->lvds_downclock_avail) {
6240 /*
6241 * Ensure we match the reduced clock's P to the target
6242 * clock. If the clocks don't match, we can't switch
6243 * the display clock by using the FP0/FP1. In such case
6244 * we will disable the LVDS downclock feature.
6245 */
6246 has_reduced_clock =
6247 dev_priv->display.find_dpll(limit, crtc,
6248 dev_priv->lvds_downclock,
6249 refclk, &clock,
6250 &reduced_clock);
6251 }
6252 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006253 intel_crtc->config.dpll.n = clock.n;
6254 intel_crtc->config.dpll.m1 = clock.m1;
6255 intel_crtc->config.dpll.m2 = clock.m2;
6256 intel_crtc->config.dpll.p1 = clock.p1;
6257 intel_crtc->config.dpll.p2 = clock.p2;
6258 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006259
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006260 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006261 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306262 has_reduced_clock ? &reduced_clock : NULL,
6263 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006264 } else if (IS_CHERRYVIEW(dev)) {
6265 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006266 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006267 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006268 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006269 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006270 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006271 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006272 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006273
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006274 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006275}
6276
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006277static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6278 struct intel_crtc_config *pipe_config)
6279{
6280 struct drm_device *dev = crtc->base.dev;
6281 struct drm_i915_private *dev_priv = dev->dev_private;
6282 uint32_t tmp;
6283
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006284 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6285 return;
6286
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006287 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006288 if (!(tmp & PFIT_ENABLE))
6289 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006290
Daniel Vetter06922822013-07-11 13:35:40 +02006291 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006292 if (INTEL_INFO(dev)->gen < 4) {
6293 if (crtc->pipe != PIPE_B)
6294 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006295 } else {
6296 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6297 return;
6298 }
6299
Daniel Vetter06922822013-07-11 13:35:40 +02006300 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006301 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6302 if (INTEL_INFO(dev)->gen < 5)
6303 pipe_config->gmch_pfit.lvds_border_bits =
6304 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6305}
6306
Jesse Barnesacbec812013-09-20 11:29:32 -07006307static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6308 struct intel_crtc_config *pipe_config)
6309{
6310 struct drm_device *dev = crtc->base.dev;
6311 struct drm_i915_private *dev_priv = dev->dev_private;
6312 int pipe = pipe_config->cpu_transcoder;
6313 intel_clock_t clock;
6314 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006315 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006316
Shobhit Kumarf573de52014-07-30 20:32:37 +05306317 /* In case of MIPI DPLL will not even be used */
6318 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6319 return;
6320
Jesse Barnesacbec812013-09-20 11:29:32 -07006321 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006322 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006323 mutex_unlock(&dev_priv->dpio_lock);
6324
6325 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6326 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6327 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6328 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6329 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6330
Ville Syrjäläf6466282013-10-14 14:50:31 +03006331 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006332
Ville Syrjäläf6466282013-10-14 14:50:31 +03006333 /* clock.dot is the fast clock */
6334 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006335}
6336
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006337static void i9xx_get_plane_config(struct intel_crtc *crtc,
6338 struct intel_plane_config *plane_config)
6339{
6340 struct drm_device *dev = crtc->base.dev;
6341 struct drm_i915_private *dev_priv = dev->dev_private;
6342 u32 val, base, offset;
6343 int pipe = crtc->pipe, plane = crtc->plane;
6344 int fourcc, pixel_format;
6345 int aligned_height;
6346
Dave Airlie66e514c2014-04-03 07:51:54 +10006347 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6348 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006349 DRM_DEBUG_KMS("failed to alloc fb\n");
6350 return;
6351 }
6352
6353 val = I915_READ(DSPCNTR(plane));
6354
6355 if (INTEL_INFO(dev)->gen >= 4)
6356 if (val & DISPPLANE_TILED)
6357 plane_config->tiled = true;
6358
6359 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6360 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006361 crtc->base.primary->fb->pixel_format = fourcc;
6362 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006363 drm_format_plane_cpp(fourcc, 0) * 8;
6364
6365 if (INTEL_INFO(dev)->gen >= 4) {
6366 if (plane_config->tiled)
6367 offset = I915_READ(DSPTILEOFF(plane));
6368 else
6369 offset = I915_READ(DSPLINOFF(plane));
6370 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6371 } else {
6372 base = I915_READ(DSPADDR(plane));
6373 }
6374 plane_config->base = base;
6375
6376 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006377 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6378 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006379
6380 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006381 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006382
Dave Airlie66e514c2014-04-03 07:51:54 +10006383 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006384 plane_config->tiled);
6385
Fabian Frederick1267a262014-07-01 20:39:41 +02006386 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6387 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006388
6389 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006390 pipe, plane, crtc->base.primary->fb->width,
6391 crtc->base.primary->fb->height,
6392 crtc->base.primary->fb->bits_per_pixel, base,
6393 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006394 plane_config->size);
6395
6396}
6397
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006398static void chv_crtc_clock_get(struct intel_crtc *crtc,
6399 struct intel_crtc_config *pipe_config)
6400{
6401 struct drm_device *dev = crtc->base.dev;
6402 struct drm_i915_private *dev_priv = dev->dev_private;
6403 int pipe = pipe_config->cpu_transcoder;
6404 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6405 intel_clock_t clock;
6406 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6407 int refclk = 100000;
6408
6409 mutex_lock(&dev_priv->dpio_lock);
6410 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6411 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6412 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6413 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6414 mutex_unlock(&dev_priv->dpio_lock);
6415
6416 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6417 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6418 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6419 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6420 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6421
6422 chv_clock(refclk, &clock);
6423
6424 /* clock.dot is the fast clock */
6425 pipe_config->port_clock = clock.dot / 5;
6426}
6427
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006428static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6429 struct intel_crtc_config *pipe_config)
6430{
6431 struct drm_device *dev = crtc->base.dev;
6432 struct drm_i915_private *dev_priv = dev->dev_private;
6433 uint32_t tmp;
6434
Imre Deakb5482bd2014-03-05 16:20:55 +02006435 if (!intel_display_power_enabled(dev_priv,
6436 POWER_DOMAIN_PIPE(crtc->pipe)))
6437 return false;
6438
Daniel Vettere143a212013-07-04 12:01:15 +02006439 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006440 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006441
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006442 tmp = I915_READ(PIPECONF(crtc->pipe));
6443 if (!(tmp & PIPECONF_ENABLE))
6444 return false;
6445
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006446 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6447 switch (tmp & PIPECONF_BPC_MASK) {
6448 case PIPECONF_6BPC:
6449 pipe_config->pipe_bpp = 18;
6450 break;
6451 case PIPECONF_8BPC:
6452 pipe_config->pipe_bpp = 24;
6453 break;
6454 case PIPECONF_10BPC:
6455 pipe_config->pipe_bpp = 30;
6456 break;
6457 default:
6458 break;
6459 }
6460 }
6461
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006462 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6463 pipe_config->limited_color_range = true;
6464
Ville Syrjälä282740f2013-09-04 18:30:03 +03006465 if (INTEL_INFO(dev)->gen < 4)
6466 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6467
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006468 intel_get_pipe_timings(crtc, pipe_config);
6469
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006470 i9xx_get_pfit_config(crtc, pipe_config);
6471
Daniel Vetter6c49f242013-06-06 12:45:25 +02006472 if (INTEL_INFO(dev)->gen >= 4) {
6473 tmp = I915_READ(DPLL_MD(crtc->pipe));
6474 pipe_config->pixel_multiplier =
6475 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6476 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006477 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006478 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6479 tmp = I915_READ(DPLL(crtc->pipe));
6480 pipe_config->pixel_multiplier =
6481 ((tmp & SDVO_MULTIPLIER_MASK)
6482 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6483 } else {
6484 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6485 * port and will be fixed up in the encoder->get_config
6486 * function. */
6487 pipe_config->pixel_multiplier = 1;
6488 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006489 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6490 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006491 /*
6492 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6493 * on 830. Filter it out here so that we don't
6494 * report errors due to that.
6495 */
6496 if (IS_I830(dev))
6497 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6498
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006499 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6500 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006501 } else {
6502 /* Mask out read-only status bits. */
6503 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6504 DPLL_PORTC_READY_MASK |
6505 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006506 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006507
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006508 if (IS_CHERRYVIEW(dev))
6509 chv_crtc_clock_get(crtc, pipe_config);
6510 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006511 vlv_crtc_clock_get(crtc, pipe_config);
6512 else
6513 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006514
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006515 return true;
6516}
6517
Paulo Zanonidde86e22012-12-01 12:04:25 -02006518static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006519{
6520 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006521 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006522 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006523 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006524 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006525 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006526 bool has_ck505 = false;
6527 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006528
6529 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006530 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006531 switch (encoder->type) {
6532 case INTEL_OUTPUT_LVDS:
6533 has_panel = true;
6534 has_lvds = true;
6535 break;
6536 case INTEL_OUTPUT_EDP:
6537 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006538 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006539 has_cpu_edp = true;
6540 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006541 }
6542 }
6543
Keith Packard99eb6a02011-09-26 14:29:12 -07006544 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006545 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006546 can_ssc = has_ck505;
6547 } else {
6548 has_ck505 = false;
6549 can_ssc = true;
6550 }
6551
Imre Deak2de69052013-05-08 13:14:04 +03006552 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6553 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006554
6555 /* Ironlake: try to setup display ref clock before DPLL
6556 * enabling. This is only under driver's control after
6557 * PCH B stepping, previous chipset stepping should be
6558 * ignoring this setting.
6559 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006560 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006561
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006562 /* As we must carefully and slowly disable/enable each source in turn,
6563 * compute the final state we want first and check if we need to
6564 * make any changes at all.
6565 */
6566 final = val;
6567 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006568 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006569 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006570 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006571 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6572
6573 final &= ~DREF_SSC_SOURCE_MASK;
6574 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6575 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006576
Keith Packard199e5d72011-09-22 12:01:57 -07006577 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006578 final |= DREF_SSC_SOURCE_ENABLE;
6579
6580 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6581 final |= DREF_SSC1_ENABLE;
6582
6583 if (has_cpu_edp) {
6584 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6585 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6586 else
6587 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6588 } else
6589 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6590 } else {
6591 final |= DREF_SSC_SOURCE_DISABLE;
6592 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6593 }
6594
6595 if (final == val)
6596 return;
6597
6598 /* Always enable nonspread source */
6599 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6600
6601 if (has_ck505)
6602 val |= DREF_NONSPREAD_CK505_ENABLE;
6603 else
6604 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6605
6606 if (has_panel) {
6607 val &= ~DREF_SSC_SOURCE_MASK;
6608 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006609
Keith Packard199e5d72011-09-22 12:01:57 -07006610 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006611 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006612 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006613 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006614 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006615 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006616
6617 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006618 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006619 POSTING_READ(PCH_DREF_CONTROL);
6620 udelay(200);
6621
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006622 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006623
6624 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006625 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006626 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006627 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006628 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006629 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006630 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006631 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006632 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006633
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006634 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006635 POSTING_READ(PCH_DREF_CONTROL);
6636 udelay(200);
6637 } else {
6638 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6639
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006640 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006641
6642 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006643 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006644
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006645 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006646 POSTING_READ(PCH_DREF_CONTROL);
6647 udelay(200);
6648
6649 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006650 val &= ~DREF_SSC_SOURCE_MASK;
6651 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006652
6653 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006654 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006655
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006656 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006657 POSTING_READ(PCH_DREF_CONTROL);
6658 udelay(200);
6659 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006660
6661 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006662}
6663
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006664static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006665{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006666 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006667
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006668 tmp = I915_READ(SOUTH_CHICKEN2);
6669 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6670 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006671
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006672 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6673 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6674 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006675
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006676 tmp = I915_READ(SOUTH_CHICKEN2);
6677 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6678 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006679
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006680 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6681 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6682 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006683}
6684
6685/* WaMPhyProgramming:hsw */
6686static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6687{
6688 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006689
6690 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6691 tmp &= ~(0xFF << 24);
6692 tmp |= (0x12 << 24);
6693 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6694
Paulo Zanonidde86e22012-12-01 12:04:25 -02006695 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6696 tmp |= (1 << 11);
6697 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6698
6699 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6700 tmp |= (1 << 11);
6701 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6702
Paulo Zanonidde86e22012-12-01 12:04:25 -02006703 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6704 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6705 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6706
6707 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6708 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6709 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6710
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006711 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6712 tmp &= ~(7 << 13);
6713 tmp |= (5 << 13);
6714 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006715
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006716 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6717 tmp &= ~(7 << 13);
6718 tmp |= (5 << 13);
6719 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006720
6721 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6722 tmp &= ~0xFF;
6723 tmp |= 0x1C;
6724 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6725
6726 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6727 tmp &= ~0xFF;
6728 tmp |= 0x1C;
6729 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6730
6731 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6732 tmp &= ~(0xFF << 16);
6733 tmp |= (0x1C << 16);
6734 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6735
6736 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6737 tmp &= ~(0xFF << 16);
6738 tmp |= (0x1C << 16);
6739 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6740
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006741 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6742 tmp |= (1 << 27);
6743 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006744
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006745 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6746 tmp |= (1 << 27);
6747 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006748
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006749 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6750 tmp &= ~(0xF << 28);
6751 tmp |= (4 << 28);
6752 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006753
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006754 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6755 tmp &= ~(0xF << 28);
6756 tmp |= (4 << 28);
6757 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006758}
6759
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006760/* Implements 3 different sequences from BSpec chapter "Display iCLK
6761 * Programming" based on the parameters passed:
6762 * - Sequence to enable CLKOUT_DP
6763 * - Sequence to enable CLKOUT_DP without spread
6764 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6765 */
6766static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6767 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006768{
6769 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006770 uint32_t reg, tmp;
6771
6772 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6773 with_spread = true;
6774 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6775 with_fdi, "LP PCH doesn't have FDI\n"))
6776 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006777
6778 mutex_lock(&dev_priv->dpio_lock);
6779
6780 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6781 tmp &= ~SBI_SSCCTL_DISABLE;
6782 tmp |= SBI_SSCCTL_PATHALT;
6783 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6784
6785 udelay(24);
6786
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006787 if (with_spread) {
6788 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6789 tmp &= ~SBI_SSCCTL_PATHALT;
6790 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006791
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006792 if (with_fdi) {
6793 lpt_reset_fdi_mphy(dev_priv);
6794 lpt_program_fdi_mphy(dev_priv);
6795 }
6796 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006797
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006798 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6799 SBI_GEN0 : SBI_DBUFF0;
6800 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6801 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6802 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006803
6804 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006805}
6806
Paulo Zanoni47701c32013-07-23 11:19:25 -03006807/* Sequence to disable CLKOUT_DP */
6808static void lpt_disable_clkout_dp(struct drm_device *dev)
6809{
6810 struct drm_i915_private *dev_priv = dev->dev_private;
6811 uint32_t reg, tmp;
6812
6813 mutex_lock(&dev_priv->dpio_lock);
6814
6815 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6816 SBI_GEN0 : SBI_DBUFF0;
6817 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6818 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6819 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6820
6821 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6822 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6823 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6824 tmp |= SBI_SSCCTL_PATHALT;
6825 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6826 udelay(32);
6827 }
6828 tmp |= SBI_SSCCTL_DISABLE;
6829 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6830 }
6831
6832 mutex_unlock(&dev_priv->dpio_lock);
6833}
6834
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006835static void lpt_init_pch_refclk(struct drm_device *dev)
6836{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006837 struct intel_encoder *encoder;
6838 bool has_vga = false;
6839
Damien Lespiaub2784e12014-08-05 11:29:37 +01006840 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006841 switch (encoder->type) {
6842 case INTEL_OUTPUT_ANALOG:
6843 has_vga = true;
6844 break;
6845 }
6846 }
6847
Paulo Zanoni47701c32013-07-23 11:19:25 -03006848 if (has_vga)
6849 lpt_enable_clkout_dp(dev, true, true);
6850 else
6851 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006852}
6853
Paulo Zanonidde86e22012-12-01 12:04:25 -02006854/*
6855 * Initialize reference clocks when the driver loads
6856 */
6857void intel_init_pch_refclk(struct drm_device *dev)
6858{
6859 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6860 ironlake_init_pch_refclk(dev);
6861 else if (HAS_PCH_LPT(dev))
6862 lpt_init_pch_refclk(dev);
6863}
6864
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006865static int ironlake_get_refclk(struct drm_crtc *crtc)
6866{
6867 struct drm_device *dev = crtc->dev;
6868 struct drm_i915_private *dev_priv = dev->dev_private;
6869 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006870 int num_connectors = 0;
6871 bool is_lvds = false;
6872
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006873 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006874 switch (encoder->type) {
6875 case INTEL_OUTPUT_LVDS:
6876 is_lvds = true;
6877 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006878 }
6879 num_connectors++;
6880 }
6881
6882 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006883 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006884 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006885 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006886 }
6887
6888 return 120000;
6889}
6890
Daniel Vetter6ff93602013-04-19 11:24:36 +02006891static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006892{
6893 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6895 int pipe = intel_crtc->pipe;
6896 uint32_t val;
6897
Daniel Vetter78114072013-06-13 00:54:57 +02006898 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006899
Daniel Vetter965e0c42013-03-27 00:44:57 +01006900 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006901 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006902 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006903 break;
6904 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006905 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006906 break;
6907 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006908 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006909 break;
6910 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006911 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006912 break;
6913 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006914 /* Case prevented by intel_choose_pipe_bpp_dither. */
6915 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006916 }
6917
Daniel Vetterd8b32242013-04-25 17:54:44 +02006918 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006919 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6920
Daniel Vetter6ff93602013-04-19 11:24:36 +02006921 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006922 val |= PIPECONF_INTERLACED_ILK;
6923 else
6924 val |= PIPECONF_PROGRESSIVE;
6925
Daniel Vetter50f3b012013-03-27 00:44:56 +01006926 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006927 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006928
Paulo Zanonic8203562012-09-12 10:06:29 -03006929 I915_WRITE(PIPECONF(pipe), val);
6930 POSTING_READ(PIPECONF(pipe));
6931}
6932
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006933/*
6934 * Set up the pipe CSC unit.
6935 *
6936 * Currently only full range RGB to limited range RGB conversion
6937 * is supported, but eventually this should handle various
6938 * RGB<->YCbCr scenarios as well.
6939 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006940static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006941{
6942 struct drm_device *dev = crtc->dev;
6943 struct drm_i915_private *dev_priv = dev->dev_private;
6944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6945 int pipe = intel_crtc->pipe;
6946 uint16_t coeff = 0x7800; /* 1.0 */
6947
6948 /*
6949 * TODO: Check what kind of values actually come out of the pipe
6950 * with these coeff/postoff values and adjust to get the best
6951 * accuracy. Perhaps we even need to take the bpc value into
6952 * consideration.
6953 */
6954
Daniel Vetter50f3b012013-03-27 00:44:56 +01006955 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006956 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6957
6958 /*
6959 * GY/GU and RY/RU should be the other way around according
6960 * to BSpec, but reality doesn't agree. Just set them up in
6961 * a way that results in the correct picture.
6962 */
6963 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6964 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6965
6966 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6967 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6968
6969 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6970 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6971
6972 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6973 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6974 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6975
6976 if (INTEL_INFO(dev)->gen > 6) {
6977 uint16_t postoff = 0;
6978
Daniel Vetter50f3b012013-03-27 00:44:56 +01006979 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006980 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006981
6982 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6983 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6984 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6985
6986 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6987 } else {
6988 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6989
Daniel Vetter50f3b012013-03-27 00:44:56 +01006990 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006991 mode |= CSC_BLACK_SCREEN_OFFSET;
6992
6993 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6994 }
6995}
6996
Daniel Vetter6ff93602013-04-19 11:24:36 +02006997static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006998{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006999 struct drm_device *dev = crtc->dev;
7000 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007002 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007003 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007004 uint32_t val;
7005
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007006 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007007
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007008 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007009 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7010
Daniel Vetter6ff93602013-04-19 11:24:36 +02007011 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007012 val |= PIPECONF_INTERLACED_ILK;
7013 else
7014 val |= PIPECONF_PROGRESSIVE;
7015
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007016 I915_WRITE(PIPECONF(cpu_transcoder), val);
7017 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007018
7019 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7020 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007021
7022 if (IS_BROADWELL(dev)) {
7023 val = 0;
7024
7025 switch (intel_crtc->config.pipe_bpp) {
7026 case 18:
7027 val |= PIPEMISC_DITHER_6_BPC;
7028 break;
7029 case 24:
7030 val |= PIPEMISC_DITHER_8_BPC;
7031 break;
7032 case 30:
7033 val |= PIPEMISC_DITHER_10_BPC;
7034 break;
7035 case 36:
7036 val |= PIPEMISC_DITHER_12_BPC;
7037 break;
7038 default:
7039 /* Case prevented by pipe_config_set_bpp. */
7040 BUG();
7041 }
7042
7043 if (intel_crtc->config.dither)
7044 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7045
7046 I915_WRITE(PIPEMISC(pipe), val);
7047 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007048}
7049
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007050static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007051 intel_clock_t *clock,
7052 bool *has_reduced_clock,
7053 intel_clock_t *reduced_clock)
7054{
7055 struct drm_device *dev = crtc->dev;
7056 struct drm_i915_private *dev_priv = dev->dev_private;
7057 struct intel_encoder *intel_encoder;
7058 int refclk;
7059 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007060 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007061
7062 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7063 switch (intel_encoder->type) {
7064 case INTEL_OUTPUT_LVDS:
7065 is_lvds = true;
7066 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007067 }
7068 }
7069
7070 refclk = ironlake_get_refclk(crtc);
7071
7072 /*
7073 * Returns a set of divisors for the desired target clock with the given
7074 * refclk, or FALSE. The returned values represent the clock equation:
7075 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7076 */
7077 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02007078 ret = dev_priv->display.find_dpll(limit, crtc,
7079 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007080 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007081 if (!ret)
7082 return false;
7083
7084 if (is_lvds && dev_priv->lvds_downclock_avail) {
7085 /*
7086 * Ensure we match the reduced clock's P to the target clock.
7087 * If the clocks don't match, we can't switch the display clock
7088 * by using the FP0/FP1. In such case we will disable the LVDS
7089 * downclock feature.
7090 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007091 *has_reduced_clock =
7092 dev_priv->display.find_dpll(limit, crtc,
7093 dev_priv->lvds_downclock,
7094 refclk, clock,
7095 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007096 }
7097
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007098 return true;
7099}
7100
Paulo Zanonid4b19312012-11-29 11:29:32 -02007101int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7102{
7103 /*
7104 * Account for spread spectrum to avoid
7105 * oversubscribing the link. Max center spread
7106 * is 2.5%; use 5% for safety's sake.
7107 */
7108 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007109 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007110}
7111
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007112static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007113{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007114 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007115}
7116
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007117static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007118 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007119 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007120{
7121 struct drm_crtc *crtc = &intel_crtc->base;
7122 struct drm_device *dev = crtc->dev;
7123 struct drm_i915_private *dev_priv = dev->dev_private;
7124 struct intel_encoder *intel_encoder;
7125 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007126 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007127 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007128
7129 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7130 switch (intel_encoder->type) {
7131 case INTEL_OUTPUT_LVDS:
7132 is_lvds = true;
7133 break;
7134 case INTEL_OUTPUT_SDVO:
7135 case INTEL_OUTPUT_HDMI:
7136 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007137 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007138 }
7139
7140 num_connectors++;
7141 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007142
Chris Wilsonc1858122010-12-03 21:35:48 +00007143 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007144 factor = 21;
7145 if (is_lvds) {
7146 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007147 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007148 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007149 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02007150 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007151 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007152
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007153 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007154 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007155
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007156 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7157 *fp2 |= FP_CB_TUNE;
7158
Chris Wilson5eddb702010-09-11 13:48:45 +01007159 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007160
Eric Anholta07d6782011-03-30 13:01:08 -07007161 if (is_lvds)
7162 dpll |= DPLLB_MODE_LVDS;
7163 else
7164 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007165
Daniel Vetteref1b4602013-06-01 17:17:04 +02007166 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7167 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007168
7169 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007170 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007171 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007172 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007173
Eric Anholta07d6782011-03-30 13:01:08 -07007174 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007175 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007176 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007177 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007178
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007179 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007180 case 5:
7181 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7182 break;
7183 case 7:
7184 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7185 break;
7186 case 10:
7187 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7188 break;
7189 case 14:
7190 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7191 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007192 }
7193
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007194 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007195 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007196 else
7197 dpll |= PLL_REF_INPUT_DREFCLK;
7198
Daniel Vetter959e16d2013-06-05 13:34:21 +02007199 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007200}
7201
Jesse Barnes79e53942008-11-07 14:24:08 -08007202static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007203 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007204 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007205{
7206 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007208 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007209 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007210 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007211 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007212 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007213 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007214 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007215
7216 for_each_encoder_on_crtc(dev, crtc, encoder) {
7217 switch (encoder->type) {
7218 case INTEL_OUTPUT_LVDS:
7219 is_lvds = true;
7220 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007221 }
7222
7223 num_connectors++;
7224 }
7225
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007226 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7227 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7228
Daniel Vetterff9a6752013-06-01 17:16:21 +02007229 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007230 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007231 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007232 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7233 return -EINVAL;
7234 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007235 /* Compat-code for transition, will disappear. */
7236 if (!intel_crtc->config.clock_set) {
7237 intel_crtc->config.dpll.n = clock.n;
7238 intel_crtc->config.dpll.m1 = clock.m1;
7239 intel_crtc->config.dpll.m2 = clock.m2;
7240 intel_crtc->config.dpll.p1 = clock.p1;
7241 intel_crtc->config.dpll.p2 = clock.p2;
7242 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007243
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007244 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007245 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007246 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007247 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007248 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007249
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007250 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007251 &fp, &reduced_clock,
7252 has_reduced_clock ? &fp2 : NULL);
7253
Daniel Vetter959e16d2013-06-05 13:34:21 +02007254 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007255 intel_crtc->config.dpll_hw_state.fp0 = fp;
7256 if (has_reduced_clock)
7257 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7258 else
7259 intel_crtc->config.dpll_hw_state.fp1 = fp;
7260
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007261 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007262 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007263 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007264 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007265 return -EINVAL;
7266 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007267 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007268 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007269
Jani Nikulad330a952014-01-21 11:24:25 +02007270 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007271 intel_crtc->lowfreq_avail = true;
7272 else
7273 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007274
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007275 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007276}
7277
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007278static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7279 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007280{
7281 struct drm_device *dev = crtc->base.dev;
7282 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007283 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007284
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007285 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7286 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7287 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7288 & ~TU_SIZE_MASK;
7289 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7290 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7291 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7292}
7293
7294static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7295 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007296 struct intel_link_m_n *m_n,
7297 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007298{
7299 struct drm_device *dev = crtc->base.dev;
7300 struct drm_i915_private *dev_priv = dev->dev_private;
7301 enum pipe pipe = crtc->pipe;
7302
7303 if (INTEL_INFO(dev)->gen >= 5) {
7304 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7305 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7306 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7307 & ~TU_SIZE_MASK;
7308 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7309 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7310 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007311 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7312 * gen < 8) and if DRRS is supported (to make sure the
7313 * registers are not unnecessarily read).
7314 */
7315 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7316 crtc->config.has_drrs) {
7317 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7318 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7319 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7320 & ~TU_SIZE_MASK;
7321 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7322 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7323 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7324 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007325 } else {
7326 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7327 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7328 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7329 & ~TU_SIZE_MASK;
7330 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7331 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7332 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7333 }
7334}
7335
7336void intel_dp_get_m_n(struct intel_crtc *crtc,
7337 struct intel_crtc_config *pipe_config)
7338{
7339 if (crtc->config.has_pch_encoder)
7340 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7341 else
7342 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007343 &pipe_config->dp_m_n,
7344 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007345}
7346
Daniel Vetter72419202013-04-04 13:28:53 +02007347static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7348 struct intel_crtc_config *pipe_config)
7349{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007350 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007351 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007352}
7353
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007354static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7355 struct intel_crtc_config *pipe_config)
7356{
7357 struct drm_device *dev = crtc->base.dev;
7358 struct drm_i915_private *dev_priv = dev->dev_private;
7359 uint32_t tmp;
7360
7361 tmp = I915_READ(PF_CTL(crtc->pipe));
7362
7363 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007364 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007365 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7366 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007367
7368 /* We currently do not free assignements of panel fitters on
7369 * ivb/hsw (since we don't use the higher upscaling modes which
7370 * differentiates them) so just WARN about this case for now. */
7371 if (IS_GEN7(dev)) {
7372 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7373 PF_PIPE_SEL_IVB(crtc->pipe));
7374 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007375 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007376}
7377
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007378static void ironlake_get_plane_config(struct intel_crtc *crtc,
7379 struct intel_plane_config *plane_config)
7380{
7381 struct drm_device *dev = crtc->base.dev;
7382 struct drm_i915_private *dev_priv = dev->dev_private;
7383 u32 val, base, offset;
7384 int pipe = crtc->pipe, plane = crtc->plane;
7385 int fourcc, pixel_format;
7386 int aligned_height;
7387
Dave Airlie66e514c2014-04-03 07:51:54 +10007388 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7389 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007390 DRM_DEBUG_KMS("failed to alloc fb\n");
7391 return;
7392 }
7393
7394 val = I915_READ(DSPCNTR(plane));
7395
7396 if (INTEL_INFO(dev)->gen >= 4)
7397 if (val & DISPPLANE_TILED)
7398 plane_config->tiled = true;
7399
7400 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7401 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007402 crtc->base.primary->fb->pixel_format = fourcc;
7403 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007404 drm_format_plane_cpp(fourcc, 0) * 8;
7405
7406 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7407 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7408 offset = I915_READ(DSPOFFSET(plane));
7409 } else {
7410 if (plane_config->tiled)
7411 offset = I915_READ(DSPTILEOFF(plane));
7412 else
7413 offset = I915_READ(DSPLINOFF(plane));
7414 }
7415 plane_config->base = base;
7416
7417 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007418 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7419 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007420
7421 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007422 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007423
Dave Airlie66e514c2014-04-03 07:51:54 +10007424 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007425 plane_config->tiled);
7426
Fabian Frederick1267a262014-07-01 20:39:41 +02007427 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7428 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007429
7430 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007431 pipe, plane, crtc->base.primary->fb->width,
7432 crtc->base.primary->fb->height,
7433 crtc->base.primary->fb->bits_per_pixel, base,
7434 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007435 plane_config->size);
7436}
7437
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007438static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7439 struct intel_crtc_config *pipe_config)
7440{
7441 struct drm_device *dev = crtc->base.dev;
7442 struct drm_i915_private *dev_priv = dev->dev_private;
7443 uint32_t tmp;
7444
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007445 if (!intel_display_power_enabled(dev_priv,
7446 POWER_DOMAIN_PIPE(crtc->pipe)))
7447 return false;
7448
Daniel Vettere143a212013-07-04 12:01:15 +02007449 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007450 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007451
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007452 tmp = I915_READ(PIPECONF(crtc->pipe));
7453 if (!(tmp & PIPECONF_ENABLE))
7454 return false;
7455
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007456 switch (tmp & PIPECONF_BPC_MASK) {
7457 case PIPECONF_6BPC:
7458 pipe_config->pipe_bpp = 18;
7459 break;
7460 case PIPECONF_8BPC:
7461 pipe_config->pipe_bpp = 24;
7462 break;
7463 case PIPECONF_10BPC:
7464 pipe_config->pipe_bpp = 30;
7465 break;
7466 case PIPECONF_12BPC:
7467 pipe_config->pipe_bpp = 36;
7468 break;
7469 default:
7470 break;
7471 }
7472
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007473 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7474 pipe_config->limited_color_range = true;
7475
Daniel Vetterab9412b2013-05-03 11:49:46 +02007476 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007477 struct intel_shared_dpll *pll;
7478
Daniel Vetter88adfff2013-03-28 10:42:01 +01007479 pipe_config->has_pch_encoder = true;
7480
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007481 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7482 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7483 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007484
7485 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007486
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007487 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007488 pipe_config->shared_dpll =
7489 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007490 } else {
7491 tmp = I915_READ(PCH_DPLL_SEL);
7492 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7493 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7494 else
7495 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7496 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007497
7498 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7499
7500 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7501 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007502
7503 tmp = pipe_config->dpll_hw_state.dpll;
7504 pipe_config->pixel_multiplier =
7505 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7506 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007507
7508 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007509 } else {
7510 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007511 }
7512
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007513 intel_get_pipe_timings(crtc, pipe_config);
7514
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007515 ironlake_get_pfit_config(crtc, pipe_config);
7516
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007517 return true;
7518}
7519
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007520static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7521{
7522 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007523 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007524
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007525 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007526 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007527 pipe_name(crtc->pipe));
7528
7529 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007530 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7531 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7532 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007533 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7534 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7535 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007536 if (IS_HASWELL(dev))
7537 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7538 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007539 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7540 "PCH PWM1 enabled\n");
7541 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7542 "Utility pin enabled\n");
7543 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7544
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007545 /*
7546 * In theory we can still leave IRQs enabled, as long as only the HPD
7547 * interrupts remain enabled. We used to check for that, but since it's
7548 * gen-specific and since we only disable LCPLL after we fully disable
7549 * the interrupts, the check below should be enough.
7550 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007551 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007552}
7553
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007554static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7555{
7556 struct drm_device *dev = dev_priv->dev;
7557
7558 if (IS_HASWELL(dev))
7559 return I915_READ(D_COMP_HSW);
7560 else
7561 return I915_READ(D_COMP_BDW);
7562}
7563
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007564static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7565{
7566 struct drm_device *dev = dev_priv->dev;
7567
7568 if (IS_HASWELL(dev)) {
7569 mutex_lock(&dev_priv->rps.hw_lock);
7570 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7571 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007572 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007573 mutex_unlock(&dev_priv->rps.hw_lock);
7574 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007575 I915_WRITE(D_COMP_BDW, val);
7576 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007577 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007578}
7579
7580/*
7581 * This function implements pieces of two sequences from BSpec:
7582 * - Sequence for display software to disable LCPLL
7583 * - Sequence for display software to allow package C8+
7584 * The steps implemented here are just the steps that actually touch the LCPLL
7585 * register. Callers should take care of disabling all the display engine
7586 * functions, doing the mode unset, fixing interrupts, etc.
7587 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007588static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7589 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007590{
7591 uint32_t val;
7592
7593 assert_can_disable_lcpll(dev_priv);
7594
7595 val = I915_READ(LCPLL_CTL);
7596
7597 if (switch_to_fclk) {
7598 val |= LCPLL_CD_SOURCE_FCLK;
7599 I915_WRITE(LCPLL_CTL, val);
7600
7601 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7602 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7603 DRM_ERROR("Switching to FCLK failed\n");
7604
7605 val = I915_READ(LCPLL_CTL);
7606 }
7607
7608 val |= LCPLL_PLL_DISABLE;
7609 I915_WRITE(LCPLL_CTL, val);
7610 POSTING_READ(LCPLL_CTL);
7611
7612 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7613 DRM_ERROR("LCPLL still locked\n");
7614
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007615 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007616 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007617 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007618 ndelay(100);
7619
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007620 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7621 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007622 DRM_ERROR("D_COMP RCOMP still in progress\n");
7623
7624 if (allow_power_down) {
7625 val = I915_READ(LCPLL_CTL);
7626 val |= LCPLL_POWER_DOWN_ALLOW;
7627 I915_WRITE(LCPLL_CTL, val);
7628 POSTING_READ(LCPLL_CTL);
7629 }
7630}
7631
7632/*
7633 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7634 * source.
7635 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007636static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007637{
7638 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007639 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007640
7641 val = I915_READ(LCPLL_CTL);
7642
7643 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7644 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7645 return;
7646
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007647 /*
7648 * Make sure we're not on PC8 state before disabling PC8, otherwise
7649 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7650 *
7651 * The other problem is that hsw_restore_lcpll() is called as part of
7652 * the runtime PM resume sequence, so we can't just call
7653 * gen6_gt_force_wake_get() because that function calls
7654 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7655 * while we are on the resume sequence. So to solve this problem we have
7656 * to call special forcewake code that doesn't touch runtime PM and
7657 * doesn't enable the forcewake delayed work.
7658 */
7659 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7660 if (dev_priv->uncore.forcewake_count++ == 0)
7661 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7662 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007663
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007664 if (val & LCPLL_POWER_DOWN_ALLOW) {
7665 val &= ~LCPLL_POWER_DOWN_ALLOW;
7666 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007667 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007668 }
7669
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007670 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007671 val |= D_COMP_COMP_FORCE;
7672 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007673 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007674
7675 val = I915_READ(LCPLL_CTL);
7676 val &= ~LCPLL_PLL_DISABLE;
7677 I915_WRITE(LCPLL_CTL, val);
7678
7679 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7680 DRM_ERROR("LCPLL not locked yet\n");
7681
7682 if (val & LCPLL_CD_SOURCE_FCLK) {
7683 val = I915_READ(LCPLL_CTL);
7684 val &= ~LCPLL_CD_SOURCE_FCLK;
7685 I915_WRITE(LCPLL_CTL, val);
7686
7687 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7688 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7689 DRM_ERROR("Switching back to LCPLL failed\n");
7690 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007691
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007692 /* See the big comment above. */
7693 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7694 if (--dev_priv->uncore.forcewake_count == 0)
7695 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7696 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007697}
7698
Paulo Zanoni765dab672014-03-07 20:08:18 -03007699/*
7700 * Package states C8 and deeper are really deep PC states that can only be
7701 * reached when all the devices on the system allow it, so even if the graphics
7702 * device allows PC8+, it doesn't mean the system will actually get to these
7703 * states. Our driver only allows PC8+ when going into runtime PM.
7704 *
7705 * The requirements for PC8+ are that all the outputs are disabled, the power
7706 * well is disabled and most interrupts are disabled, and these are also
7707 * requirements for runtime PM. When these conditions are met, we manually do
7708 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7709 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7710 * hang the machine.
7711 *
7712 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7713 * the state of some registers, so when we come back from PC8+ we need to
7714 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7715 * need to take care of the registers kept by RC6. Notice that this happens even
7716 * if we don't put the device in PCI D3 state (which is what currently happens
7717 * because of the runtime PM support).
7718 *
7719 * For more, read "Display Sequences for Package C8" on the hardware
7720 * documentation.
7721 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007722void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007723{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007724 struct drm_device *dev = dev_priv->dev;
7725 uint32_t val;
7726
Paulo Zanonic67a4702013-08-19 13:18:09 -03007727 DRM_DEBUG_KMS("Enabling package C8+\n");
7728
Paulo Zanonic67a4702013-08-19 13:18:09 -03007729 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7730 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7731 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7732 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7733 }
7734
7735 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007736 hsw_disable_lcpll(dev_priv, true, true);
7737}
7738
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007739void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007740{
7741 struct drm_device *dev = dev_priv->dev;
7742 uint32_t val;
7743
Paulo Zanonic67a4702013-08-19 13:18:09 -03007744 DRM_DEBUG_KMS("Disabling package C8+\n");
7745
7746 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007747 lpt_init_pch_refclk(dev);
7748
7749 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7750 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7751 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7752 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7753 }
7754
7755 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007756}
7757
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007758static void snb_modeset_global_resources(struct drm_device *dev)
7759{
7760 modeset_update_crtc_power_domains(dev);
7761}
7762
Imre Deak4f074122013-10-16 17:25:51 +03007763static void haswell_modeset_global_resources(struct drm_device *dev)
7764{
Paulo Zanonida723562013-12-19 11:54:51 -02007765 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007766}
7767
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007768static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007769 int x, int y,
7770 struct drm_framebuffer *fb)
7771{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007773
Paulo Zanoni566b7342013-11-25 15:27:08 -02007774 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007775 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007776
Daniel Vetter644cef32014-04-24 23:55:07 +02007777 intel_crtc->lowfreq_avail = false;
7778
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007779 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007780}
7781
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007782static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7783 enum port port,
7784 struct intel_crtc_config *pipe_config)
7785{
7786 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7787
7788 switch (pipe_config->ddi_pll_sel) {
7789 case PORT_CLK_SEL_WRPLL1:
7790 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7791 break;
7792 case PORT_CLK_SEL_WRPLL2:
7793 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7794 break;
7795 }
7796}
7797
Daniel Vetter26804af2014-06-25 22:01:55 +03007798static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7799 struct intel_crtc_config *pipe_config)
7800{
7801 struct drm_device *dev = crtc->base.dev;
7802 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007803 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007804 enum port port;
7805 uint32_t tmp;
7806
7807 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7808
7809 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7810
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007811 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007812
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007813 if (pipe_config->shared_dpll >= 0) {
7814 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7815
7816 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7817 &pipe_config->dpll_hw_state));
7818 }
7819
Daniel Vetter26804af2014-06-25 22:01:55 +03007820 /*
7821 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7822 * DDI E. So just check whether this pipe is wired to DDI E and whether
7823 * the PCH transcoder is on.
7824 */
7825 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7826 pipe_config->has_pch_encoder = true;
7827
7828 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7829 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7830 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7831
7832 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7833 }
7834}
7835
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007836static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7837 struct intel_crtc_config *pipe_config)
7838{
7839 struct drm_device *dev = crtc->base.dev;
7840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007841 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007842 uint32_t tmp;
7843
Imre Deakb5482bd2014-03-05 16:20:55 +02007844 if (!intel_display_power_enabled(dev_priv,
7845 POWER_DOMAIN_PIPE(crtc->pipe)))
7846 return false;
7847
Daniel Vettere143a212013-07-04 12:01:15 +02007848 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007849 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7850
Daniel Vettereccb1402013-05-22 00:50:22 +02007851 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7852 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7853 enum pipe trans_edp_pipe;
7854 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7855 default:
7856 WARN(1, "unknown pipe linked to edp transcoder\n");
7857 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7858 case TRANS_DDI_EDP_INPUT_A_ON:
7859 trans_edp_pipe = PIPE_A;
7860 break;
7861 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7862 trans_edp_pipe = PIPE_B;
7863 break;
7864 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7865 trans_edp_pipe = PIPE_C;
7866 break;
7867 }
7868
7869 if (trans_edp_pipe == crtc->pipe)
7870 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7871 }
7872
Imre Deakda7e29b2014-02-18 00:02:02 +02007873 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007874 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007875 return false;
7876
Daniel Vettereccb1402013-05-22 00:50:22 +02007877 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007878 if (!(tmp & PIPECONF_ENABLE))
7879 return false;
7880
Daniel Vetter26804af2014-06-25 22:01:55 +03007881 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007882
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007883 intel_get_pipe_timings(crtc, pipe_config);
7884
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007885 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007886 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007887 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007888
Jesse Barnese59150d2014-01-07 13:30:45 -08007889 if (IS_HASWELL(dev))
7890 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7891 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007892
Daniel Vetter6c49f242013-06-06 12:45:25 +02007893 pipe_config->pixel_multiplier = 1;
7894
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007895 return true;
7896}
7897
Jani Nikula1a915102013-10-16 12:34:48 +03007898static struct {
7899 int clock;
7900 u32 config;
7901} hdmi_audio_clock[] = {
7902 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7903 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7904 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7905 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7906 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7907 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7908 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7909 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7910 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7911 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7912};
7913
7914/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7915static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7916{
7917 int i;
7918
7919 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7920 if (mode->clock == hdmi_audio_clock[i].clock)
7921 break;
7922 }
7923
7924 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7925 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7926 i = 1;
7927 }
7928
7929 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7930 hdmi_audio_clock[i].clock,
7931 hdmi_audio_clock[i].config);
7932
7933 return hdmi_audio_clock[i].config;
7934}
7935
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007936static bool intel_eld_uptodate(struct drm_connector *connector,
7937 int reg_eldv, uint32_t bits_eldv,
7938 int reg_elda, uint32_t bits_elda,
7939 int reg_edid)
7940{
7941 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7942 uint8_t *eld = connector->eld;
7943 uint32_t i;
7944
7945 i = I915_READ(reg_eldv);
7946 i &= bits_eldv;
7947
7948 if (!eld[0])
7949 return !i;
7950
7951 if (!i)
7952 return false;
7953
7954 i = I915_READ(reg_elda);
7955 i &= ~bits_elda;
7956 I915_WRITE(reg_elda, i);
7957
7958 for (i = 0; i < eld[2]; i++)
7959 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7960 return false;
7961
7962 return true;
7963}
7964
Wu Fengguange0dac652011-09-05 14:25:34 +08007965static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007966 struct drm_crtc *crtc,
7967 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007968{
7969 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7970 uint8_t *eld = connector->eld;
7971 uint32_t eldv;
7972 uint32_t len;
7973 uint32_t i;
7974
7975 i = I915_READ(G4X_AUD_VID_DID);
7976
7977 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7978 eldv = G4X_ELDV_DEVCL_DEVBLC;
7979 else
7980 eldv = G4X_ELDV_DEVCTG;
7981
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007982 if (intel_eld_uptodate(connector,
7983 G4X_AUD_CNTL_ST, eldv,
7984 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7985 G4X_HDMIW_HDMIEDID))
7986 return;
7987
Wu Fengguange0dac652011-09-05 14:25:34 +08007988 i = I915_READ(G4X_AUD_CNTL_ST);
7989 i &= ~(eldv | G4X_ELD_ADDR);
7990 len = (i >> 9) & 0x1f; /* ELD buffer size */
7991 I915_WRITE(G4X_AUD_CNTL_ST, i);
7992
7993 if (!eld[0])
7994 return;
7995
7996 len = min_t(uint8_t, eld[2], len);
7997 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7998 for (i = 0; i < len; i++)
7999 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
8000
8001 i = I915_READ(G4X_AUD_CNTL_ST);
8002 i |= eldv;
8003 I915_WRITE(G4X_AUD_CNTL_ST, i);
8004}
8005
Wang Xingchao83358c852012-08-16 22:43:37 +08008006static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008007 struct drm_crtc *crtc,
8008 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08008009{
8010 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8011 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08008012 uint32_t eldv;
8013 uint32_t i;
8014 int len;
8015 int pipe = to_intel_crtc(crtc)->pipe;
8016 int tmp;
8017
8018 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
8019 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
8020 int aud_config = HSW_AUD_CFG(pipe);
8021 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
8022
Wang Xingchao83358c852012-08-16 22:43:37 +08008023 /* Audio output enable */
8024 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
8025 tmp = I915_READ(aud_cntrl_st2);
8026 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
8027 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02008028 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08008029
Daniel Vetterc7905792014-04-16 16:56:09 +02008030 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08008031
8032 /* Set ELD valid state */
8033 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008034 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008035 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
8036 I915_WRITE(aud_cntrl_st2, tmp);
8037 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008038 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008039
8040 /* Enable HDMI mode */
8041 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008042 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008043 /* clear N_programing_enable and N_value_index */
8044 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
8045 I915_WRITE(aud_config, tmp);
8046
8047 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
8048
8049 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
8050
8051 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8052 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8053 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
8054 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008055 } else {
8056 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8057 }
Wang Xingchao83358c852012-08-16 22:43:37 +08008058
8059 if (intel_eld_uptodate(connector,
8060 aud_cntrl_st2, eldv,
8061 aud_cntl_st, IBX_ELD_ADDRESS,
8062 hdmiw_hdmiedid))
8063 return;
8064
8065 i = I915_READ(aud_cntrl_st2);
8066 i &= ~eldv;
8067 I915_WRITE(aud_cntrl_st2, i);
8068
8069 if (!eld[0])
8070 return;
8071
8072 i = I915_READ(aud_cntl_st);
8073 i &= ~IBX_ELD_ADDRESS;
8074 I915_WRITE(aud_cntl_st, i);
8075 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
8076 DRM_DEBUG_DRIVER("port num:%d\n", i);
8077
8078 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8079 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8080 for (i = 0; i < len; i++)
8081 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8082
8083 i = I915_READ(aud_cntrl_st2);
8084 i |= eldv;
8085 I915_WRITE(aud_cntrl_st2, i);
8086
8087}
8088
Wu Fengguange0dac652011-09-05 14:25:34 +08008089static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008090 struct drm_crtc *crtc,
8091 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008092{
8093 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8094 uint8_t *eld = connector->eld;
8095 uint32_t eldv;
8096 uint32_t i;
8097 int len;
8098 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06008099 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08008100 int aud_cntl_st;
8101 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08008102 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08008103
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08008104 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008105 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
8106 aud_config = IBX_AUD_CFG(pipe);
8107 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008108 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008109 } else if (IS_VALLEYVIEW(connector->dev)) {
8110 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
8111 aud_config = VLV_AUD_CFG(pipe);
8112 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
8113 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008114 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008115 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
8116 aud_config = CPT_AUD_CFG(pipe);
8117 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008118 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008119 }
8120
Wang Xingchao9b138a82012-08-09 16:52:18 +08008121 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08008122
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008123 if (IS_VALLEYVIEW(connector->dev)) {
8124 struct intel_encoder *intel_encoder;
8125 struct intel_digital_port *intel_dig_port;
8126
8127 intel_encoder = intel_attached_encoder(connector);
8128 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
8129 i = intel_dig_port->port;
8130 } else {
8131 i = I915_READ(aud_cntl_st);
8132 i = (i >> 29) & DIP_PORT_SEL_MASK;
8133 /* DIP_Port_Select, 0x1 = PortB */
8134 }
8135
Wu Fengguange0dac652011-09-05 14:25:34 +08008136 if (!i) {
8137 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
8138 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008139 eldv = IBX_ELD_VALIDB;
8140 eldv |= IBX_ELD_VALIDB << 4;
8141 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08008142 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03008143 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008144 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08008145 }
8146
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008147 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8148 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8149 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06008150 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008151 } else {
8152 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8153 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008154
8155 if (intel_eld_uptodate(connector,
8156 aud_cntrl_st2, eldv,
8157 aud_cntl_st, IBX_ELD_ADDRESS,
8158 hdmiw_hdmiedid))
8159 return;
8160
Wu Fengguange0dac652011-09-05 14:25:34 +08008161 i = I915_READ(aud_cntrl_st2);
8162 i &= ~eldv;
8163 I915_WRITE(aud_cntrl_st2, i);
8164
8165 if (!eld[0])
8166 return;
8167
Wu Fengguange0dac652011-09-05 14:25:34 +08008168 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008169 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008170 I915_WRITE(aud_cntl_st, i);
8171
8172 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8173 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8174 for (i = 0; i < len; i++)
8175 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8176
8177 i = I915_READ(aud_cntrl_st2);
8178 i |= eldv;
8179 I915_WRITE(aud_cntrl_st2, i);
8180}
8181
8182void intel_write_eld(struct drm_encoder *encoder,
8183 struct drm_display_mode *mode)
8184{
8185 struct drm_crtc *crtc = encoder->crtc;
8186 struct drm_connector *connector;
8187 struct drm_device *dev = encoder->dev;
8188 struct drm_i915_private *dev_priv = dev->dev_private;
8189
8190 connector = drm_select_eld(encoder, mode);
8191 if (!connector)
8192 return;
8193
8194 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8195 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008196 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008197 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03008198 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008199
8200 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8201
8202 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008203 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008204}
8205
Chris Wilson560b85b2010-08-07 11:01:38 +01008206static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8207{
8208 struct drm_device *dev = crtc->dev;
8209 struct drm_i915_private *dev_priv = dev->dev_private;
8210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008211 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008212
Ville Syrjälädc41c152014-08-13 11:57:05 +03008213 if (base) {
8214 unsigned int width = intel_crtc->cursor_width;
8215 unsigned int height = intel_crtc->cursor_height;
8216 unsigned int stride = roundup_pow_of_two(width) * 4;
8217
8218 switch (stride) {
8219 default:
8220 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8221 width, stride);
8222 stride = 256;
8223 /* fallthrough */
8224 case 256:
8225 case 512:
8226 case 1024:
8227 case 2048:
8228 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008229 }
8230
Ville Syrjälädc41c152014-08-13 11:57:05 +03008231 cntl |= CURSOR_ENABLE |
8232 CURSOR_GAMMA_ENABLE |
8233 CURSOR_FORMAT_ARGB |
8234 CURSOR_STRIDE(stride);
8235
8236 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008237 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008238
Ville Syrjälädc41c152014-08-13 11:57:05 +03008239 if (intel_crtc->cursor_cntl != 0 &&
8240 (intel_crtc->cursor_base != base ||
8241 intel_crtc->cursor_size != size ||
8242 intel_crtc->cursor_cntl != cntl)) {
8243 /* On these chipsets we can only modify the base/size/stride
8244 * whilst the cursor is disabled.
8245 */
8246 I915_WRITE(_CURACNTR, 0);
8247 POSTING_READ(_CURACNTR);
8248 intel_crtc->cursor_cntl = 0;
8249 }
8250
8251 if (intel_crtc->cursor_base != base)
8252 I915_WRITE(_CURABASE, base);
8253
8254 if (intel_crtc->cursor_size != size) {
8255 I915_WRITE(CURSIZE, size);
8256 intel_crtc->cursor_size = size;
8257 }
8258
Chris Wilson4b0e3332014-05-30 16:35:26 +03008259 if (intel_crtc->cursor_cntl != cntl) {
8260 I915_WRITE(_CURACNTR, cntl);
8261 POSTING_READ(_CURACNTR);
8262 intel_crtc->cursor_cntl = cntl;
8263 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008264}
8265
8266static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8267{
8268 struct drm_device *dev = crtc->dev;
8269 struct drm_i915_private *dev_priv = dev->dev_private;
8270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8271 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008272 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008273
Chris Wilson4b0e3332014-05-30 16:35:26 +03008274 cntl = 0;
8275 if (base) {
8276 cntl = MCURSOR_GAMMA_ENABLE;
8277 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308278 case 64:
8279 cntl |= CURSOR_MODE_64_ARGB_AX;
8280 break;
8281 case 128:
8282 cntl |= CURSOR_MODE_128_ARGB_AX;
8283 break;
8284 case 256:
8285 cntl |= CURSOR_MODE_256_ARGB_AX;
8286 break;
8287 default:
8288 WARN_ON(1);
8289 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008290 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008291 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008292 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008293 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8294 cntl |= CURSOR_PIPE_CSC_ENABLE;
8295
8296 if (intel_crtc->cursor_cntl != cntl) {
8297 I915_WRITE(CURCNTR(pipe), cntl);
8298 POSTING_READ(CURCNTR(pipe));
8299 intel_crtc->cursor_cntl = cntl;
8300 }
8301
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008302 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008303 I915_WRITE(CURBASE(pipe), base);
8304 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008305}
8306
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008307/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008308static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8309 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008310{
8311 struct drm_device *dev = crtc->dev;
8312 struct drm_i915_private *dev_priv = dev->dev_private;
8313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8314 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008315 int x = crtc->cursor_x;
8316 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008317 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008318
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008319 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008320 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008321
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008322 if (x >= intel_crtc->config.pipe_src_w)
8323 base = 0;
8324
8325 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008326 base = 0;
8327
8328 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008329 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008330 base = 0;
8331
8332 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8333 x = -x;
8334 }
8335 pos |= x << CURSOR_X_SHIFT;
8336
8337 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008338 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008339 base = 0;
8340
8341 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8342 y = -y;
8343 }
8344 pos |= y << CURSOR_Y_SHIFT;
8345
Chris Wilson4b0e3332014-05-30 16:35:26 +03008346 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008347 return;
8348
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008349 I915_WRITE(CURPOS(pipe), pos);
8350
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008351 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008352 i845_update_cursor(crtc, base);
8353 else
8354 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008355 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008356}
8357
Ville Syrjälädc41c152014-08-13 11:57:05 +03008358static bool cursor_size_ok(struct drm_device *dev,
8359 uint32_t width, uint32_t height)
8360{
8361 if (width == 0 || height == 0)
8362 return false;
8363
8364 /*
8365 * 845g/865g are special in that they are only limited by
8366 * the width of their cursors, the height is arbitrary up to
8367 * the precision of the register. Everything else requires
8368 * square cursors, limited to a few power-of-two sizes.
8369 */
8370 if (IS_845G(dev) || IS_I865G(dev)) {
8371 if ((width & 63) != 0)
8372 return false;
8373
8374 if (width > (IS_845G(dev) ? 64 : 512))
8375 return false;
8376
8377 if (height > 1023)
8378 return false;
8379 } else {
8380 switch (width | height) {
8381 case 256:
8382 case 128:
8383 if (IS_GEN2(dev))
8384 return false;
8385 case 64:
8386 break;
8387 default:
8388 return false;
8389 }
8390 }
8391
8392 return true;
8393}
8394
Matt Ropere3287952014-06-10 08:28:12 -07008395/*
8396 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8397 *
8398 * Note that the object's reference will be consumed if the update fails. If
8399 * the update succeeds, the reference of the old object (if any) will be
8400 * consumed.
8401 */
8402static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8403 struct drm_i915_gem_object *obj,
8404 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008405{
8406 struct drm_device *dev = crtc->dev;
8407 struct drm_i915_private *dev_priv = dev->dev_private;
8408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008409 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008410 unsigned old_width, stride;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008411 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008412 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008413
Jesse Barnes79e53942008-11-07 14:24:08 -08008414 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008415 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008416 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008417 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008418 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008419 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008420 }
8421
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308422 /* Check for which cursor types we support */
Ville Syrjälädc41c152014-08-13 11:57:05 +03008423 if (!cursor_size_ok(dev, width, height)) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308424 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008425 return -EINVAL;
8426 }
8427
Ville Syrjälädc41c152014-08-13 11:57:05 +03008428 stride = roundup_pow_of_two(width) * 4;
8429 if (obj->base.size < stride * height) {
Matt Ropere3287952014-06-10 08:28:12 -07008430 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008431 ret = -ENOMEM;
8432 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008433 }
8434
Dave Airlie71acb5e2008-12-30 20:31:46 +10008435 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008436 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008437 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008438 unsigned alignment;
8439
Chris Wilsond9e86c02010-11-10 16:40:20 +00008440 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008441 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008442 ret = -EINVAL;
8443 goto fail_locked;
8444 }
8445
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008446 /*
8447 * Global gtt pte registers are special registers which actually
8448 * forward writes to a chunk of system memory. Which means that
8449 * there is no risk that the register values disappear as soon
8450 * as we call intel_runtime_pm_put(), so it is correct to wrap
8451 * only the pin/unpin/fence and not more.
8452 */
8453 intel_runtime_pm_get(dev_priv);
8454
Chris Wilson693db182013-03-05 14:52:39 +00008455 /* Note that the w/a also requires 2 PTE of padding following
8456 * the bo. We currently fill all unused PTE with the shadow
8457 * page and so we should always have valid PTE following the
8458 * cursor preventing the VT-d warning.
8459 */
8460 alignment = 0;
8461 if (need_vtd_wa(dev))
8462 alignment = 64*1024;
8463
8464 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008465 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008466 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008467 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008468 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008469 }
8470
Chris Wilsond9e86c02010-11-10 16:40:20 +00008471 ret = i915_gem_object_put_fence(obj);
8472 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008473 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008474 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008475 goto fail_unpin;
8476 }
8477
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008478 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008479
8480 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008481 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008482 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008483 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008484 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008485 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008486 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008487 }
Chris Wilson00731152014-05-21 12:42:56 +01008488 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008489 }
8490
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008491 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008492 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008493 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008494 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008495 }
Jesse Barnes80824002009-09-10 15:28:06 -07008496
Daniel Vettera071fa02014-06-18 23:28:09 +02008497 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8498 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008499 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008500
Chris Wilson64f962e2014-03-26 12:38:15 +00008501 old_width = intel_crtc->cursor_width;
8502
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008503 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008504 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008505 intel_crtc->cursor_width = width;
8506 intel_crtc->cursor_height = height;
8507
Chris Wilson64f962e2014-03-26 12:38:15 +00008508 if (intel_crtc->active) {
8509 if (old_width != width)
8510 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008511 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008512 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008513
Daniel Vetterf99d7062014-06-19 16:01:59 +02008514 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8515
Jesse Barnes79e53942008-11-07 14:24:08 -08008516 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008517fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008518 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008519fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008520 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008521fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008522 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008523 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008524}
8525
Jesse Barnes79e53942008-11-07 14:24:08 -08008526static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008527 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008528{
James Simmons72034252010-08-03 01:33:19 +01008529 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008531
James Simmons72034252010-08-03 01:33:19 +01008532 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008533 intel_crtc->lut_r[i] = red[i] >> 8;
8534 intel_crtc->lut_g[i] = green[i] >> 8;
8535 intel_crtc->lut_b[i] = blue[i] >> 8;
8536 }
8537
8538 intel_crtc_load_lut(crtc);
8539}
8540
Jesse Barnes79e53942008-11-07 14:24:08 -08008541/* VESA 640x480x72Hz mode to set on the pipe */
8542static struct drm_display_mode load_detect_mode = {
8543 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8544 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8545};
8546
Daniel Vettera8bb6812014-02-10 18:00:39 +01008547struct drm_framebuffer *
8548__intel_framebuffer_create(struct drm_device *dev,
8549 struct drm_mode_fb_cmd2 *mode_cmd,
8550 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008551{
8552 struct intel_framebuffer *intel_fb;
8553 int ret;
8554
8555 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8556 if (!intel_fb) {
8557 drm_gem_object_unreference_unlocked(&obj->base);
8558 return ERR_PTR(-ENOMEM);
8559 }
8560
8561 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008562 if (ret)
8563 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008564
8565 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008566err:
8567 drm_gem_object_unreference_unlocked(&obj->base);
8568 kfree(intel_fb);
8569
8570 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008571}
8572
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008573static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008574intel_framebuffer_create(struct drm_device *dev,
8575 struct drm_mode_fb_cmd2 *mode_cmd,
8576 struct drm_i915_gem_object *obj)
8577{
8578 struct drm_framebuffer *fb;
8579 int ret;
8580
8581 ret = i915_mutex_lock_interruptible(dev);
8582 if (ret)
8583 return ERR_PTR(ret);
8584 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8585 mutex_unlock(&dev->struct_mutex);
8586
8587 return fb;
8588}
8589
Chris Wilsond2dff872011-04-19 08:36:26 +01008590static u32
8591intel_framebuffer_pitch_for_width(int width, int bpp)
8592{
8593 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8594 return ALIGN(pitch, 64);
8595}
8596
8597static u32
8598intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8599{
8600 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008601 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008602}
8603
8604static struct drm_framebuffer *
8605intel_framebuffer_create_for_mode(struct drm_device *dev,
8606 struct drm_display_mode *mode,
8607 int depth, int bpp)
8608{
8609 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008610 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008611
8612 obj = i915_gem_alloc_object(dev,
8613 intel_framebuffer_size_for_mode(mode, bpp));
8614 if (obj == NULL)
8615 return ERR_PTR(-ENOMEM);
8616
8617 mode_cmd.width = mode->hdisplay;
8618 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008619 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8620 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008621 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008622
8623 return intel_framebuffer_create(dev, &mode_cmd, obj);
8624}
8625
8626static struct drm_framebuffer *
8627mode_fits_in_fbdev(struct drm_device *dev,
8628 struct drm_display_mode *mode)
8629{
Daniel Vetter4520f532013-10-09 09:18:51 +02008630#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008631 struct drm_i915_private *dev_priv = dev->dev_private;
8632 struct drm_i915_gem_object *obj;
8633 struct drm_framebuffer *fb;
8634
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008635 if (!dev_priv->fbdev)
8636 return NULL;
8637
8638 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008639 return NULL;
8640
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008641 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008642 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008643
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008644 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008645 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8646 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008647 return NULL;
8648
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008649 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008650 return NULL;
8651
8652 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008653#else
8654 return NULL;
8655#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008656}
8657
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008658bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008659 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008660 struct intel_load_detect_pipe *old,
8661 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008662{
8663 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008664 struct intel_encoder *intel_encoder =
8665 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008666 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008667 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008668 struct drm_crtc *crtc = NULL;
8669 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008670 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008671 struct drm_mode_config *config = &dev->mode_config;
8672 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008673
Chris Wilsond2dff872011-04-19 08:36:26 +01008674 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008675 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008676 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008677
Rob Clark51fd3712013-11-19 12:10:12 -05008678retry:
8679 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8680 if (ret)
8681 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008682
Jesse Barnes79e53942008-11-07 14:24:08 -08008683 /*
8684 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008685 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008686 * - if the connector already has an assigned crtc, use it (but make
8687 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008688 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008689 * - try to find the first unused crtc that can drive this connector,
8690 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008691 */
8692
8693 /* See if we already have a CRTC for this connector */
8694 if (encoder->crtc) {
8695 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008696
Rob Clark51fd3712013-11-19 12:10:12 -05008697 ret = drm_modeset_lock(&crtc->mutex, ctx);
8698 if (ret)
8699 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008700
Daniel Vetter24218aa2012-08-12 19:27:11 +02008701 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008702 old->load_detect_temp = false;
8703
8704 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008705 if (connector->dpms != DRM_MODE_DPMS_ON)
8706 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008707
Chris Wilson71731882011-04-19 23:10:58 +01008708 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008709 }
8710
8711 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008712 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008713 i++;
8714 if (!(encoder->possible_crtcs & (1 << i)))
8715 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008716 if (possible_crtc->enabled)
8717 continue;
8718 /* This can occur when applying the pipe A quirk on resume. */
8719 if (to_intel_crtc(possible_crtc)->new_enabled)
8720 continue;
8721
8722 crtc = possible_crtc;
8723 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008724 }
8725
8726 /*
8727 * If we didn't find an unused CRTC, don't use any.
8728 */
8729 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008730 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008731 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008732 }
8733
Rob Clark51fd3712013-11-19 12:10:12 -05008734 ret = drm_modeset_lock(&crtc->mutex, ctx);
8735 if (ret)
8736 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008737 intel_encoder->new_crtc = to_intel_crtc(crtc);
8738 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008739
8740 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008741 intel_crtc->new_enabled = true;
8742 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008743 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008744 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008745 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008746
Chris Wilson64927112011-04-20 07:25:26 +01008747 if (!mode)
8748 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008749
Chris Wilsond2dff872011-04-19 08:36:26 +01008750 /* We need a framebuffer large enough to accommodate all accesses
8751 * that the plane may generate whilst we perform load detection.
8752 * We can not rely on the fbcon either being present (we get called
8753 * during its initialisation to detect all boot displays, or it may
8754 * not even exist) or that it is large enough to satisfy the
8755 * requested mode.
8756 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008757 fb = mode_fits_in_fbdev(dev, mode);
8758 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008759 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008760 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8761 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008762 } else
8763 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008764 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008765 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008766 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008767 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008768
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008769 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008770 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008771 if (old->release_fb)
8772 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008773 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008774 }
Chris Wilson71731882011-04-19 23:10:58 +01008775
Jesse Barnes79e53942008-11-07 14:24:08 -08008776 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008777 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008778 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008779
8780 fail:
8781 intel_crtc->new_enabled = crtc->enabled;
8782 if (intel_crtc->new_enabled)
8783 intel_crtc->new_config = &intel_crtc->config;
8784 else
8785 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008786fail_unlock:
8787 if (ret == -EDEADLK) {
8788 drm_modeset_backoff(ctx);
8789 goto retry;
8790 }
8791
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008792 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008793}
8794
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008795void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008796 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008797{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008798 struct intel_encoder *intel_encoder =
8799 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008800 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008801 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008803
Chris Wilsond2dff872011-04-19 08:36:26 +01008804 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008805 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008806 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008807
Chris Wilson8261b192011-04-19 23:18:09 +01008808 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008809 to_intel_connector(connector)->new_encoder = NULL;
8810 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008811 intel_crtc->new_enabled = false;
8812 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008813 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008814
Daniel Vetter36206362012-12-10 20:42:17 +01008815 if (old->release_fb) {
8816 drm_framebuffer_unregister_private(old->release_fb);
8817 drm_framebuffer_unreference(old->release_fb);
8818 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008819
Chris Wilson0622a532011-04-21 09:32:11 +01008820 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008821 }
8822
Eric Anholtc751ce42010-03-25 11:48:48 -07008823 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008824 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8825 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008826}
8827
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008828static int i9xx_pll_refclk(struct drm_device *dev,
8829 const struct intel_crtc_config *pipe_config)
8830{
8831 struct drm_i915_private *dev_priv = dev->dev_private;
8832 u32 dpll = pipe_config->dpll_hw_state.dpll;
8833
8834 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008835 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008836 else if (HAS_PCH_SPLIT(dev))
8837 return 120000;
8838 else if (!IS_GEN2(dev))
8839 return 96000;
8840 else
8841 return 48000;
8842}
8843
Jesse Barnes79e53942008-11-07 14:24:08 -08008844/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008845static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8846 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008847{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008848 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008849 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008850 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008851 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008852 u32 fp;
8853 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008854 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008855
8856 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008857 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008858 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008859 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008860
8861 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008862 if (IS_PINEVIEW(dev)) {
8863 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8864 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008865 } else {
8866 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8867 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8868 }
8869
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008870 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008871 if (IS_PINEVIEW(dev))
8872 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8873 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008874 else
8875 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008876 DPLL_FPA01_P1_POST_DIV_SHIFT);
8877
8878 switch (dpll & DPLL_MODE_MASK) {
8879 case DPLLB_MODE_DAC_SERIAL:
8880 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8881 5 : 10;
8882 break;
8883 case DPLLB_MODE_LVDS:
8884 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8885 7 : 14;
8886 break;
8887 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008888 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008889 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008890 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008891 }
8892
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008893 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008894 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008895 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008896 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008897 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008898 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008899 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008900
8901 if (is_lvds) {
8902 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8903 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008904
8905 if (lvds & LVDS_CLKB_POWER_UP)
8906 clock.p2 = 7;
8907 else
8908 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008909 } else {
8910 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8911 clock.p1 = 2;
8912 else {
8913 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8914 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8915 }
8916 if (dpll & PLL_P2_DIVIDE_BY_4)
8917 clock.p2 = 4;
8918 else
8919 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008920 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008921
8922 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008923 }
8924
Ville Syrjälä18442d02013-09-13 16:00:08 +03008925 /*
8926 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008927 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008928 * encoder's get_config() function.
8929 */
8930 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008931}
8932
Ville Syrjälä6878da02013-09-13 15:59:11 +03008933int intel_dotclock_calculate(int link_freq,
8934 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008935{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008936 /*
8937 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008938 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008939 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008940 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008941 *
8942 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008943 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008944 */
8945
Ville Syrjälä6878da02013-09-13 15:59:11 +03008946 if (!m_n->link_n)
8947 return 0;
8948
8949 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8950}
8951
Ville Syrjälä18442d02013-09-13 16:00:08 +03008952static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8953 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008954{
8955 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008956
8957 /* read out port_clock from the DPLL */
8958 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008959
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008960 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008961 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008962 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008963 * agree once we know their relationship in the encoder's
8964 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008965 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008966 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008967 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8968 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008969}
8970
8971/** Returns the currently programmed mode of the given pipe. */
8972struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8973 struct drm_crtc *crtc)
8974{
Jesse Barnes548f2452011-02-17 10:40:53 -08008975 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008977 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008978 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008979 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008980 int htot = I915_READ(HTOTAL(cpu_transcoder));
8981 int hsync = I915_READ(HSYNC(cpu_transcoder));
8982 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8983 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008984 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008985
8986 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8987 if (!mode)
8988 return NULL;
8989
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008990 /*
8991 * Construct a pipe_config sufficient for getting the clock info
8992 * back out of crtc_clock_get.
8993 *
8994 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8995 * to use a real value here instead.
8996 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008997 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008998 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008999 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9000 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9001 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009002 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9003
Ville Syrjälä773ae032013-09-23 17:48:20 +03009004 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009005 mode->hdisplay = (htot & 0xffff) + 1;
9006 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9007 mode->hsync_start = (hsync & 0xffff) + 1;
9008 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9009 mode->vdisplay = (vtot & 0xffff) + 1;
9010 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9011 mode->vsync_start = (vsync & 0xffff) + 1;
9012 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9013
9014 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009015
9016 return mode;
9017}
9018
Daniel Vettercc365132014-06-18 13:59:13 +02009019static void intel_increase_pllclock(struct drm_device *dev,
9020 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07009021{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009022 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08009023 int dpll_reg = DPLL(pipe);
9024 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07009025
Sonika Jindalbaff2962014-07-22 11:16:35 +05309026 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009027 return;
9028
9029 if (!dev_priv->lvds_downclock_avail)
9030 return;
9031
Jesse Barnesdbdc6472010-12-30 09:36:39 -08009032 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009033 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08009034 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009035
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009036 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009037
9038 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
9039 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009040 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08009041
Jesse Barnes652c3932009-08-17 13:31:43 -07009042 dpll = I915_READ(dpll_reg);
9043 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08009044 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009045 }
Jesse Barnes652c3932009-08-17 13:31:43 -07009046}
9047
9048static void intel_decrease_pllclock(struct drm_crtc *crtc)
9049{
9050 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009051 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009053
Sonika Jindalbaff2962014-07-22 11:16:35 +05309054 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009055 return;
9056
9057 if (!dev_priv->lvds_downclock_avail)
9058 return;
9059
9060 /*
9061 * Since this is called by a timer, we should never get here in
9062 * the manual case.
9063 */
9064 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009065 int pipe = intel_crtc->pipe;
9066 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009067 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009068
Zhao Yakui44d98a62009-10-09 11:39:40 +08009069 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009070
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009071 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009072
Chris Wilson074b5e12012-05-02 12:07:06 +01009073 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009074 dpll |= DISPLAY_RATE_SELECT_FPA1;
9075 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009076 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009077 dpll = I915_READ(dpll_reg);
9078 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009079 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009080 }
9081
9082}
9083
Chris Wilsonf047e392012-07-21 12:31:41 +01009084void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009085{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009086 struct drm_i915_private *dev_priv = dev->dev_private;
9087
Chris Wilsonf62a0072014-02-21 17:55:39 +00009088 if (dev_priv->mm.busy)
9089 return;
9090
Paulo Zanoni43694d62014-03-07 20:08:08 -03009091 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009092 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009093 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009094}
9095
9096void intel_mark_idle(struct drm_device *dev)
9097{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009098 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009099 struct drm_crtc *crtc;
9100
Chris Wilsonf62a0072014-02-21 17:55:39 +00009101 if (!dev_priv->mm.busy)
9102 return;
9103
9104 dev_priv->mm.busy = false;
9105
Jani Nikulad330a952014-01-21 11:24:25 +02009106 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009107 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009108
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009109 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009110 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009111 continue;
9112
9113 intel_decrease_pllclock(crtc);
9114 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009115
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009116 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009117 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009118
9119out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009120 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009121}
9122
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07009123
Daniel Vetterf99d7062014-06-19 16:01:59 +02009124/**
9125 * intel_mark_fb_busy - mark given planes as busy
9126 * @dev: DRM device
9127 * @frontbuffer_bits: bits for the affected planes
9128 * @ring: optional ring for asynchronous commands
9129 *
9130 * This function gets called every time the screen contents change. It can be
9131 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
9132 */
9133static void intel_mark_fb_busy(struct drm_device *dev,
9134 unsigned frontbuffer_bits,
9135 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01009136{
Damien Lespiau055e3932014-08-18 13:49:10 +01009137 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettercc365132014-06-18 13:59:13 +02009138 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07009139
Jani Nikulad330a952014-01-21 11:24:25 +02009140 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07009141 return;
9142
Damien Lespiau055e3932014-08-18 13:49:10 +01009143 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02009144 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07009145 continue;
9146
Daniel Vettercc365132014-06-18 13:59:13 +02009147 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009148 if (ring && intel_fbc_enabled(dev))
9149 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07009150 }
Jesse Barnes652c3932009-08-17 13:31:43 -07009151}
9152
Daniel Vetterf99d7062014-06-19 16:01:59 +02009153/**
9154 * intel_fb_obj_invalidate - invalidate frontbuffer object
9155 * @obj: GEM object to invalidate
9156 * @ring: set for asynchronous rendering
9157 *
9158 * This function gets called every time rendering on the given object starts and
9159 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
9160 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
9161 * until the rendering completes or a flip on this frontbuffer plane is
9162 * scheduled.
9163 */
9164void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
9165 struct intel_engine_cs *ring)
9166{
9167 struct drm_device *dev = obj->base.dev;
9168 struct drm_i915_private *dev_priv = dev->dev_private;
9169
9170 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9171
9172 if (!obj->frontbuffer_bits)
9173 return;
9174
9175 if (ring) {
9176 mutex_lock(&dev_priv->fb_tracking.lock);
9177 dev_priv->fb_tracking.busy_bits
9178 |= obj->frontbuffer_bits;
9179 dev_priv->fb_tracking.flip_bits
9180 &= ~obj->frontbuffer_bits;
9181 mutex_unlock(&dev_priv->fb_tracking.lock);
9182 }
9183
9184 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
9185
Daniel Vetter9ca15302014-07-11 10:30:16 -07009186 intel_edp_psr_invalidate(dev, obj->frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009187}
9188
9189/**
9190 * intel_frontbuffer_flush - flush frontbuffer
9191 * @dev: DRM device
9192 * @frontbuffer_bits: frontbuffer plane tracking bits
9193 *
9194 * This function gets called every time rendering on the given planes has
9195 * completed and frontbuffer caching can be started again. Flushes will get
9196 * delayed if they're blocked by some oustanding asynchronous rendering.
9197 *
9198 * Can be called without any locks held.
9199 */
9200void intel_frontbuffer_flush(struct drm_device *dev,
9201 unsigned frontbuffer_bits)
9202{
9203 struct drm_i915_private *dev_priv = dev->dev_private;
9204
9205 /* Delay flushing when rings are still busy.*/
9206 mutex_lock(&dev_priv->fb_tracking.lock);
9207 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
9208 mutex_unlock(&dev_priv->fb_tracking.lock);
9209
9210 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
9211
Daniel Vetter9ca15302014-07-11 10:30:16 -07009212 intel_edp_psr_flush(dev, frontbuffer_bits);
Rodrigo Vivic5ad0112014-08-04 03:51:38 -07009213
Ville Syrjäläc317adc2014-09-03 14:09:50 +03009214 /*
9215 * FIXME: Unconditional fbc flushing here is a rather gross hack and
9216 * needs to be reworked into a proper frontbuffer tracking scheme like
9217 * psr employs.
9218 */
9219 if (IS_BROADWELL(dev))
Rodrigo Vivic5ad0112014-08-04 03:51:38 -07009220 gen8_fbc_sw_flush(dev, FBC_REND_CACHE_CLEAN);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009221}
9222
9223/**
9224 * intel_fb_obj_flush - flush frontbuffer object
9225 * @obj: GEM object to flush
9226 * @retire: set when retiring asynchronous rendering
9227 *
9228 * This function gets called every time rendering on the given object has
9229 * completed and frontbuffer caching can be started again. If @retire is true
9230 * then any delayed flushes will be unblocked.
9231 */
9232void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
9233 bool retire)
9234{
9235 struct drm_device *dev = obj->base.dev;
9236 struct drm_i915_private *dev_priv = dev->dev_private;
9237 unsigned frontbuffer_bits;
9238
9239 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9240
9241 if (!obj->frontbuffer_bits)
9242 return;
9243
9244 frontbuffer_bits = obj->frontbuffer_bits;
9245
9246 if (retire) {
9247 mutex_lock(&dev_priv->fb_tracking.lock);
9248 /* Filter out new bits since rendering started. */
9249 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9250
9251 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9252 mutex_unlock(&dev_priv->fb_tracking.lock);
9253 }
9254
9255 intel_frontbuffer_flush(dev, frontbuffer_bits);
9256}
9257
9258/**
9259 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9260 * @dev: DRM device
9261 * @frontbuffer_bits: frontbuffer plane tracking bits
9262 *
9263 * This function gets called after scheduling a flip on @obj. The actual
9264 * frontbuffer flushing will be delayed until completion is signalled with
9265 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9266 * flush will be cancelled.
9267 *
9268 * Can be called without any locks held.
9269 */
9270void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9271 unsigned frontbuffer_bits)
9272{
9273 struct drm_i915_private *dev_priv = dev->dev_private;
9274
9275 mutex_lock(&dev_priv->fb_tracking.lock);
9276 dev_priv->fb_tracking.flip_bits
9277 |= frontbuffer_bits;
9278 mutex_unlock(&dev_priv->fb_tracking.lock);
9279}
9280
9281/**
9282 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9283 * @dev: DRM device
9284 * @frontbuffer_bits: frontbuffer plane tracking bits
9285 *
9286 * This function gets called after the flip has been latched and will complete
9287 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9288 *
9289 * Can be called without any locks held.
9290 */
9291void intel_frontbuffer_flip_complete(struct drm_device *dev,
9292 unsigned frontbuffer_bits)
9293{
9294 struct drm_i915_private *dev_priv = dev->dev_private;
9295
9296 mutex_lock(&dev_priv->fb_tracking.lock);
9297 /* Mask any cancelled flips. */
9298 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9299 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9300 mutex_unlock(&dev_priv->fb_tracking.lock);
9301
9302 intel_frontbuffer_flush(dev, frontbuffer_bits);
9303}
9304
Jesse Barnes79e53942008-11-07 14:24:08 -08009305static void intel_crtc_destroy(struct drm_crtc *crtc)
9306{
9307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009308 struct drm_device *dev = crtc->dev;
9309 struct intel_unpin_work *work;
9310 unsigned long flags;
9311
9312 spin_lock_irqsave(&dev->event_lock, flags);
9313 work = intel_crtc->unpin_work;
9314 intel_crtc->unpin_work = NULL;
9315 spin_unlock_irqrestore(&dev->event_lock, flags);
9316
9317 if (work) {
9318 cancel_work_sync(&work->work);
9319 kfree(work);
9320 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009321
9322 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009323
Jesse Barnes79e53942008-11-07 14:24:08 -08009324 kfree(intel_crtc);
9325}
9326
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009327static void intel_unpin_work_fn(struct work_struct *__work)
9328{
9329 struct intel_unpin_work *work =
9330 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009331 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009332 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009333
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009334 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009335 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009336 drm_gem_object_unreference(&work->pending_flip_obj->base);
9337 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009338
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009339 intel_update_fbc(dev);
9340 mutex_unlock(&dev->struct_mutex);
9341
Daniel Vetterf99d7062014-06-19 16:01:59 +02009342 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9343
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009344 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9345 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9346
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009347 kfree(work);
9348}
9349
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009350static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009351 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009352{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9354 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009355 unsigned long flags;
9356
9357 /* Ignore early vblank irqs */
9358 if (intel_crtc == NULL)
9359 return;
9360
9361 spin_lock_irqsave(&dev->event_lock, flags);
9362 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009363
9364 /* Ensure we don't miss a work->pending update ... */
9365 smp_rmb();
9366
9367 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009368 spin_unlock_irqrestore(&dev->event_lock, flags);
9369 return;
9370 }
9371
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009372 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009373
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009374 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009375}
9376
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009377void intel_finish_page_flip(struct drm_device *dev, int pipe)
9378{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009379 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009380 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9381
Mario Kleiner49b14a52010-12-09 07:00:07 +01009382 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009383}
9384
9385void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9386{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009387 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009388 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9389
Mario Kleiner49b14a52010-12-09 07:00:07 +01009390 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009391}
9392
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009393/* Is 'a' after or equal to 'b'? */
9394static bool g4x_flip_count_after_eq(u32 a, u32 b)
9395{
9396 return !((a - b) & 0x80000000);
9397}
9398
9399static bool page_flip_finished(struct intel_crtc *crtc)
9400{
9401 struct drm_device *dev = crtc->base.dev;
9402 struct drm_i915_private *dev_priv = dev->dev_private;
9403
9404 /*
9405 * The relevant registers doen't exist on pre-ctg.
9406 * As the flip done interrupt doesn't trigger for mmio
9407 * flips on gmch platforms, a flip count check isn't
9408 * really needed there. But since ctg has the registers,
9409 * include it in the check anyway.
9410 */
9411 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9412 return true;
9413
9414 /*
9415 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9416 * used the same base address. In that case the mmio flip might
9417 * have completed, but the CS hasn't even executed the flip yet.
9418 *
9419 * A flip count check isn't enough as the CS might have updated
9420 * the base address just after start of vblank, but before we
9421 * managed to process the interrupt. This means we'd complete the
9422 * CS flip too soon.
9423 *
9424 * Combining both checks should get us a good enough result. It may
9425 * still happen that the CS flip has been executed, but has not
9426 * yet actually completed. But in case the base address is the same
9427 * anyway, we don't really care.
9428 */
9429 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9430 crtc->unpin_work->gtt_offset &&
9431 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9432 crtc->unpin_work->flip_count);
9433}
9434
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009435void intel_prepare_page_flip(struct drm_device *dev, int plane)
9436{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009437 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009438 struct intel_crtc *intel_crtc =
9439 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9440 unsigned long flags;
9441
Chris Wilsone7d841c2012-12-03 11:36:30 +00009442 /* NB: An MMIO update of the plane base pointer will also
9443 * generate a page-flip completion irq, i.e. every modeset
9444 * is also accompanied by a spurious intel_prepare_page_flip().
9445 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009446 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009447 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009448 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009449 spin_unlock_irqrestore(&dev->event_lock, flags);
9450}
9451
Robin Schroereba905b2014-05-18 02:24:50 +02009452static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009453{
9454 /* Ensure that the work item is consistent when activating it ... */
9455 smp_wmb();
9456 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9457 /* and that it is marked active as soon as the irq could fire. */
9458 smp_wmb();
9459}
9460
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009461static int intel_gen2_queue_flip(struct drm_device *dev,
9462 struct drm_crtc *crtc,
9463 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009464 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009465 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009466 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009467{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009469 u32 flip_mask;
9470 int ret;
9471
Daniel Vetter6d90c952012-04-26 23:28:05 +02009472 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009473 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009474 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009475
9476 /* Can't queue multiple flips, so wait for the previous
9477 * one to finish before executing the next.
9478 */
9479 if (intel_crtc->plane)
9480 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9481 else
9482 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009483 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9484 intel_ring_emit(ring, MI_NOOP);
9485 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9486 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9487 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009488 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009489 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009490
9491 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009492 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009493 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009494}
9495
9496static int intel_gen3_queue_flip(struct drm_device *dev,
9497 struct drm_crtc *crtc,
9498 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009499 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009500 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009501 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009502{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009504 u32 flip_mask;
9505 int ret;
9506
Daniel Vetter6d90c952012-04-26 23:28:05 +02009507 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009508 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009509 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009510
9511 if (intel_crtc->plane)
9512 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9513 else
9514 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009515 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9516 intel_ring_emit(ring, MI_NOOP);
9517 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9518 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9519 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009520 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009521 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009522
Chris Wilsone7d841c2012-12-03 11:36:30 +00009523 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009524 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009525 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009526}
9527
9528static int intel_gen4_queue_flip(struct drm_device *dev,
9529 struct drm_crtc *crtc,
9530 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009531 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009532 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009533 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009534{
9535 struct drm_i915_private *dev_priv = dev->dev_private;
9536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9537 uint32_t pf, pipesrc;
9538 int ret;
9539
Daniel Vetter6d90c952012-04-26 23:28:05 +02009540 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009541 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009542 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009543
9544 /* i965+ uses the linear or tiled offsets from the
9545 * Display Registers (which do not change across a page-flip)
9546 * so we need only reprogram the base address.
9547 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009548 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9549 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9550 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009551 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009552 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009553
9554 /* XXX Enabling the panel-fitter across page-flip is so far
9555 * untested on non-native modes, so ignore it for now.
9556 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9557 */
9558 pf = 0;
9559 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009560 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009561
9562 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009563 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009564 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009565}
9566
9567static int intel_gen6_queue_flip(struct drm_device *dev,
9568 struct drm_crtc *crtc,
9569 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009570 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009571 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009572 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009573{
9574 struct drm_i915_private *dev_priv = dev->dev_private;
9575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9576 uint32_t pf, pipesrc;
9577 int ret;
9578
Daniel Vetter6d90c952012-04-26 23:28:05 +02009579 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009580 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009581 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009582
Daniel Vetter6d90c952012-04-26 23:28:05 +02009583 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9584 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9585 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009586 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009587
Chris Wilson99d9acd2012-04-17 20:37:00 +01009588 /* Contrary to the suggestions in the documentation,
9589 * "Enable Panel Fitter" does not seem to be required when page
9590 * flipping with a non-native mode, and worse causes a normal
9591 * modeset to fail.
9592 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9593 */
9594 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009595 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009596 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009597
9598 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009599 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009600 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009601}
9602
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009603static int intel_gen7_queue_flip(struct drm_device *dev,
9604 struct drm_crtc *crtc,
9605 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009606 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009607 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009608 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009609{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009611 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009612 int len, ret;
9613
Robin Schroereba905b2014-05-18 02:24:50 +02009614 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009615 case PLANE_A:
9616 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9617 break;
9618 case PLANE_B:
9619 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9620 break;
9621 case PLANE_C:
9622 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9623 break;
9624 default:
9625 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009626 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009627 }
9628
Chris Wilsonffe74d72013-08-26 20:58:12 +01009629 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009630 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009631 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009632 /*
9633 * On Gen 8, SRM is now taking an extra dword to accommodate
9634 * 48bits addresses, and we need a NOOP for the batch size to
9635 * stay even.
9636 */
9637 if (IS_GEN8(dev))
9638 len += 2;
9639 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009640
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009641 /*
9642 * BSpec MI_DISPLAY_FLIP for IVB:
9643 * "The full packet must be contained within the same cache line."
9644 *
9645 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9646 * cacheline, if we ever start emitting more commands before
9647 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9648 * then do the cacheline alignment, and finally emit the
9649 * MI_DISPLAY_FLIP.
9650 */
9651 ret = intel_ring_cacheline_align(ring);
9652 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009653 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009654
Chris Wilsonffe74d72013-08-26 20:58:12 +01009655 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009656 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009657 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009658
Chris Wilsonffe74d72013-08-26 20:58:12 +01009659 /* Unmask the flip-done completion message. Note that the bspec says that
9660 * we should do this for both the BCS and RCS, and that we must not unmask
9661 * more than one flip event at any time (or ensure that one flip message
9662 * can be sent by waiting for flip-done prior to queueing new flips).
9663 * Experimentation says that BCS works despite DERRMR masking all
9664 * flip-done completion events and that unmasking all planes at once
9665 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9666 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9667 */
9668 if (ring->id == RCS) {
9669 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9670 intel_ring_emit(ring, DERRMR);
9671 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9672 DERRMR_PIPEB_PRI_FLIP_DONE |
9673 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009674 if (IS_GEN8(dev))
9675 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9676 MI_SRM_LRM_GLOBAL_GTT);
9677 else
9678 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9679 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009680 intel_ring_emit(ring, DERRMR);
9681 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009682 if (IS_GEN8(dev)) {
9683 intel_ring_emit(ring, 0);
9684 intel_ring_emit(ring, MI_NOOP);
9685 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009686 }
9687
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009688 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009689 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009690 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009691 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009692
9693 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009694 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009695 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009696}
9697
Sourab Gupta84c33a62014-06-02 16:47:17 +05309698static bool use_mmio_flip(struct intel_engine_cs *ring,
9699 struct drm_i915_gem_object *obj)
9700{
9701 /*
9702 * This is not being used for older platforms, because
9703 * non-availability of flip done interrupt forces us to use
9704 * CS flips. Older platforms derive flip done using some clever
9705 * tricks involving the flip_pending status bits and vblank irqs.
9706 * So using MMIO flips there would disrupt this mechanism.
9707 */
9708
Chris Wilson8e09bf82014-07-08 10:40:30 +01009709 if (ring == NULL)
9710 return true;
9711
Sourab Gupta84c33a62014-06-02 16:47:17 +05309712 if (INTEL_INFO(ring->dev)->gen < 5)
9713 return false;
9714
9715 if (i915.use_mmio_flip < 0)
9716 return false;
9717 else if (i915.use_mmio_flip > 0)
9718 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009719 else if (i915.enable_execlists)
9720 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309721 else
9722 return ring != obj->ring;
9723}
9724
9725static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9726{
9727 struct drm_device *dev = intel_crtc->base.dev;
9728 struct drm_i915_private *dev_priv = dev->dev_private;
9729 struct intel_framebuffer *intel_fb =
9730 to_intel_framebuffer(intel_crtc->base.primary->fb);
9731 struct drm_i915_gem_object *obj = intel_fb->obj;
9732 u32 dspcntr;
9733 u32 reg;
9734
9735 intel_mark_page_flip_active(intel_crtc);
9736
9737 reg = DSPCNTR(intel_crtc->plane);
9738 dspcntr = I915_READ(reg);
9739
9740 if (INTEL_INFO(dev)->gen >= 4) {
9741 if (obj->tiling_mode != I915_TILING_NONE)
9742 dspcntr |= DISPPLANE_TILED;
9743 else
9744 dspcntr &= ~DISPPLANE_TILED;
9745 }
9746 I915_WRITE(reg, dspcntr);
9747
9748 I915_WRITE(DSPSURF(intel_crtc->plane),
9749 intel_crtc->unpin_work->gtt_offset);
9750 POSTING_READ(DSPSURF(intel_crtc->plane));
9751}
9752
9753static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9754{
9755 struct intel_engine_cs *ring;
9756 int ret;
9757
9758 lockdep_assert_held(&obj->base.dev->struct_mutex);
9759
9760 if (!obj->last_write_seqno)
9761 return 0;
9762
9763 ring = obj->ring;
9764
9765 if (i915_seqno_passed(ring->get_seqno(ring, true),
9766 obj->last_write_seqno))
9767 return 0;
9768
9769 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9770 if (ret)
9771 return ret;
9772
9773 if (WARN_ON(!ring->irq_get(ring)))
9774 return 0;
9775
9776 return 1;
9777}
9778
9779void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9780{
9781 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9782 struct intel_crtc *intel_crtc;
9783 unsigned long irq_flags;
9784 u32 seqno;
9785
9786 seqno = ring->get_seqno(ring, false);
9787
9788 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9789 for_each_intel_crtc(ring->dev, intel_crtc) {
9790 struct intel_mmio_flip *mmio_flip;
9791
9792 mmio_flip = &intel_crtc->mmio_flip;
9793 if (mmio_flip->seqno == 0)
9794 continue;
9795
9796 if (ring->id != mmio_flip->ring_id)
9797 continue;
9798
9799 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9800 intel_do_mmio_flip(intel_crtc);
9801 mmio_flip->seqno = 0;
9802 ring->irq_put(ring);
9803 }
9804 }
9805 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9806}
9807
9808static int intel_queue_mmio_flip(struct drm_device *dev,
9809 struct drm_crtc *crtc,
9810 struct drm_framebuffer *fb,
9811 struct drm_i915_gem_object *obj,
9812 struct intel_engine_cs *ring,
9813 uint32_t flags)
9814{
9815 struct drm_i915_private *dev_priv = dev->dev_private;
9816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9817 unsigned long irq_flags;
9818 int ret;
9819
9820 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9821 return -EBUSY;
9822
9823 ret = intel_postpone_flip(obj);
9824 if (ret < 0)
9825 return ret;
9826 if (ret == 0) {
9827 intel_do_mmio_flip(intel_crtc);
9828 return 0;
9829 }
9830
9831 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9832 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9833 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9834 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9835
9836 /*
9837 * Double check to catch cases where irq fired before
9838 * mmio flip data was ready
9839 */
9840 intel_notify_mmio_flip(obj->ring);
9841 return 0;
9842}
9843
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009844static int intel_default_queue_flip(struct drm_device *dev,
9845 struct drm_crtc *crtc,
9846 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009847 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009848 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009849 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009850{
9851 return -ENODEV;
9852}
9853
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009854static bool __intel_pageflip_stall_check(struct drm_device *dev,
9855 struct drm_crtc *crtc)
9856{
9857 struct drm_i915_private *dev_priv = dev->dev_private;
9858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9859 struct intel_unpin_work *work = intel_crtc->unpin_work;
9860 u32 addr;
9861
9862 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9863 return true;
9864
9865 if (!work->enable_stall_check)
9866 return false;
9867
9868 if (work->flip_ready_vblank == 0) {
9869 if (work->flip_queued_ring &&
9870 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9871 work->flip_queued_seqno))
9872 return false;
9873
9874 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9875 }
9876
9877 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9878 return false;
9879
9880 /* Potential stall - if we see that the flip has happened,
9881 * assume a missed interrupt. */
9882 if (INTEL_INFO(dev)->gen >= 4)
9883 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9884 else
9885 addr = I915_READ(DSPADDR(intel_crtc->plane));
9886
9887 /* There is a potential issue here with a false positive after a flip
9888 * to the same address. We could address this by checking for a
9889 * non-incrementing frame counter.
9890 */
9891 return addr == work->gtt_offset;
9892}
9893
9894void intel_check_page_flip(struct drm_device *dev, int pipe)
9895{
9896 struct drm_i915_private *dev_priv = dev->dev_private;
9897 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9899 unsigned long flags;
9900
9901 if (crtc == NULL)
9902 return;
9903
9904 spin_lock_irqsave(&dev->event_lock, flags);
9905 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9906 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9907 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9908 page_flip_completed(intel_crtc);
9909 }
9910 spin_unlock_irqrestore(&dev->event_lock, flags);
9911}
9912
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009913static int intel_crtc_page_flip(struct drm_crtc *crtc,
9914 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009915 struct drm_pending_vblank_event *event,
9916 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009917{
9918 struct drm_device *dev = crtc->dev;
9919 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009920 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009921 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009923 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009924 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009925 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009926 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009927 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009928
Daisy Sunc76bb612014-08-11 11:08:38 -07009929 //trigger software GT busyness calculation
9930 gen8_flip_interrupt(dev);
9931
Matt Roper2ff8fde2014-07-08 07:50:07 -07009932 /*
9933 * drm_mode_page_flip_ioctl() should already catch this, but double
9934 * check to be safe. In the future we may enable pageflipping from
9935 * a disabled primary plane.
9936 */
9937 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9938 return -EBUSY;
9939
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009940 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009941 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009942 return -EINVAL;
9943
9944 /*
9945 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9946 * Note that pitch changes could also affect these register.
9947 */
9948 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009949 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9950 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009951 return -EINVAL;
9952
Chris Wilsonf900db42014-02-20 09:26:13 +00009953 if (i915_terminally_wedged(&dev_priv->gpu_error))
9954 goto out_hang;
9955
Daniel Vetterb14c5672013-09-19 12:18:32 +02009956 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009957 if (work == NULL)
9958 return -ENOMEM;
9959
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009960 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009961 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009962 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009963 INIT_WORK(&work->work, intel_unpin_work_fn);
9964
Daniel Vetter87b6b102014-05-15 15:33:46 +02009965 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009966 if (ret)
9967 goto free_work;
9968
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009969 /* We borrow the event spin lock for protecting unpin_work */
9970 spin_lock_irqsave(&dev->event_lock, flags);
9971 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009972 /* Before declaring the flip queue wedged, check if
9973 * the hardware completed the operation behind our backs.
9974 */
9975 if (__intel_pageflip_stall_check(dev, crtc)) {
9976 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9977 page_flip_completed(intel_crtc);
9978 } else {
9979 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
9980 spin_unlock_irqrestore(&dev->event_lock, flags);
Chris Wilson468f0b42010-05-27 13:18:13 +01009981
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009982 drm_crtc_vblank_put(crtc);
9983 kfree(work);
9984 return -EBUSY;
9985 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009986 }
9987 intel_crtc->unpin_work = work;
9988 spin_unlock_irqrestore(&dev->event_lock, flags);
9989
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009990 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9991 flush_workqueue(dev_priv->wq);
9992
Chris Wilson79158102012-05-23 11:13:58 +01009993 ret = i915_mutex_lock_interruptible(dev);
9994 if (ret)
9995 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009996
Jesse Barnes75dfca82010-02-10 15:09:44 -08009997 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009998 drm_gem_object_reference(&work->old_fb_obj->base);
9999 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010000
Matt Roperf4510a22014-04-01 15:22:40 -070010001 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +010010002
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010003 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010004
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010005 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020010006 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010007
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010008 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020010009 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010010
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010011 if (IS_VALLEYVIEW(dev)) {
10012 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +010010013 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
10014 /* vlv: DISPLAY_FLIP fails to change tiling */
10015 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +010010016 } else if (IS_IVYBRIDGE(dev)) {
10017 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010018 } else if (INTEL_INFO(dev)->gen >= 7) {
10019 ring = obj->ring;
10020 if (ring == NULL || ring->id != RCS)
10021 ring = &dev_priv->ring[BCS];
10022 } else {
10023 ring = &dev_priv->ring[RCS];
10024 }
10025
10026 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010027 if (ret)
10028 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010029
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010030 work->gtt_offset =
10031 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
10032
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010033 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010034 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
10035 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010036 if (ret)
10037 goto cleanup_unpin;
10038
10039 work->flip_queued_seqno = obj->last_write_seqno;
10040 work->flip_queued_ring = obj->ring;
10041 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010042 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010043 page_flip_flags);
10044 if (ret)
10045 goto cleanup_unpin;
10046
10047 work->flip_queued_seqno = intel_ring_get_seqno(ring);
10048 work->flip_queued_ring = ring;
10049 }
10050
10051 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
10052 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010053
Daniel Vettera071fa02014-06-18 23:28:09 +020010054 i915_gem_track_fb(work->old_fb_obj, obj,
10055 INTEL_FRONTBUFFER_PRIMARY(pipe));
10056
Chris Wilson7782de32011-07-08 12:22:41 +010010057 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010058 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010059 mutex_unlock(&dev->struct_mutex);
10060
Jesse Barnese5510fa2010-07-01 16:48:37 -070010061 trace_i915_flip_request(intel_crtc->plane, obj);
10062
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010063 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010064
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010065cleanup_unpin:
10066 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010067cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010068 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -070010069 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +000010070 drm_gem_object_unreference(&work->old_fb_obj->base);
10071 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +010010072 mutex_unlock(&dev->struct_mutex);
10073
Chris Wilson79158102012-05-23 11:13:58 +010010074cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +010010075 spin_lock_irqsave(&dev->event_lock, flags);
10076 intel_crtc->unpin_work = NULL;
10077 spin_unlock_irqrestore(&dev->event_lock, flags);
10078
Daniel Vetter87b6b102014-05-15 15:33:46 +020010079 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010080free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010081 kfree(work);
10082
Chris Wilsonf900db42014-02-20 09:26:13 +000010083 if (ret == -EIO) {
10084out_hang:
10085 intel_crtc_wait_for_pending_flips(crtc);
10086 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
10087 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +020010088 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +000010089 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010090 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010091}
10092
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010093static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010094 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10095 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010096};
10097
Daniel Vetter9a935852012-07-05 22:34:27 +020010098/**
10099 * intel_modeset_update_staged_output_state
10100 *
10101 * Updates the staged output configuration state, e.g. after we've read out the
10102 * current hw state.
10103 */
10104static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10105{
Ville Syrjälä76688512014-01-10 11:28:06 +020010106 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010107 struct intel_encoder *encoder;
10108 struct intel_connector *connector;
10109
10110 list_for_each_entry(connector, &dev->mode_config.connector_list,
10111 base.head) {
10112 connector->new_encoder =
10113 to_intel_encoder(connector->base.encoder);
10114 }
10115
Damien Lespiaub2784e12014-08-05 11:29:37 +010010116 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010117 encoder->new_crtc =
10118 to_intel_crtc(encoder->base.crtc);
10119 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010120
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010121 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010122 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010123
10124 if (crtc->new_enabled)
10125 crtc->new_config = &crtc->config;
10126 else
10127 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010128 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010129}
10130
10131/**
10132 * intel_modeset_commit_output_state
10133 *
10134 * This function copies the stage display pipe configuration to the real one.
10135 */
10136static void intel_modeset_commit_output_state(struct drm_device *dev)
10137{
Ville Syrjälä76688512014-01-10 11:28:06 +020010138 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010139 struct intel_encoder *encoder;
10140 struct intel_connector *connector;
10141
10142 list_for_each_entry(connector, &dev->mode_config.connector_list,
10143 base.head) {
10144 connector->base.encoder = &connector->new_encoder->base;
10145 }
10146
Damien Lespiaub2784e12014-08-05 11:29:37 +010010147 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010148 encoder->base.crtc = &encoder->new_crtc->base;
10149 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010150
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010151 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010152 crtc->base.enabled = crtc->new_enabled;
10153 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010154}
10155
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010156static void
Robin Schroereba905b2014-05-18 02:24:50 +020010157connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010158 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010159{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010160 int bpp = pipe_config->pipe_bpp;
10161
10162 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10163 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010164 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010165
10166 /* Don't use an invalid EDID bpc value */
10167 if (connector->base.display_info.bpc &&
10168 connector->base.display_info.bpc * 3 < bpp) {
10169 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10170 bpp, connector->base.display_info.bpc*3);
10171 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10172 }
10173
10174 /* Clamp bpp to 8 on screens without EDID 1.4 */
10175 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10176 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10177 bpp);
10178 pipe_config->pipe_bpp = 24;
10179 }
10180}
10181
10182static int
10183compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10184 struct drm_framebuffer *fb,
10185 struct intel_crtc_config *pipe_config)
10186{
10187 struct drm_device *dev = crtc->base.dev;
10188 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010189 int bpp;
10190
Daniel Vetterd42264b2013-03-28 16:38:08 +010010191 switch (fb->pixel_format) {
10192 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010193 bpp = 8*3; /* since we go through a colormap */
10194 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010195 case DRM_FORMAT_XRGB1555:
10196 case DRM_FORMAT_ARGB1555:
10197 /* checked in intel_framebuffer_init already */
10198 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10199 return -EINVAL;
10200 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010201 bpp = 6*3; /* min is 18bpp */
10202 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010203 case DRM_FORMAT_XBGR8888:
10204 case DRM_FORMAT_ABGR8888:
10205 /* checked in intel_framebuffer_init already */
10206 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10207 return -EINVAL;
10208 case DRM_FORMAT_XRGB8888:
10209 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010210 bpp = 8*3;
10211 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010212 case DRM_FORMAT_XRGB2101010:
10213 case DRM_FORMAT_ARGB2101010:
10214 case DRM_FORMAT_XBGR2101010:
10215 case DRM_FORMAT_ABGR2101010:
10216 /* checked in intel_framebuffer_init already */
10217 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010218 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010219 bpp = 10*3;
10220 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010221 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010222 default:
10223 DRM_DEBUG_KMS("unsupported depth\n");
10224 return -EINVAL;
10225 }
10226
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010227 pipe_config->pipe_bpp = bpp;
10228
10229 /* Clamp display bpp to EDID value */
10230 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010231 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010232 if (!connector->new_encoder ||
10233 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010234 continue;
10235
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010236 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010237 }
10238
10239 return bpp;
10240}
10241
Daniel Vetter644db712013-09-19 14:53:58 +020010242static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10243{
10244 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10245 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010246 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010247 mode->crtc_hdisplay, mode->crtc_hsync_start,
10248 mode->crtc_hsync_end, mode->crtc_htotal,
10249 mode->crtc_vdisplay, mode->crtc_vsync_start,
10250 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10251}
10252
Daniel Vetterc0b03412013-05-28 12:05:54 +020010253static void intel_dump_pipe_config(struct intel_crtc *crtc,
10254 struct intel_crtc_config *pipe_config,
10255 const char *context)
10256{
10257 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10258 context, pipe_name(crtc->pipe));
10259
10260 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10261 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10262 pipe_config->pipe_bpp, pipe_config->dither);
10263 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10264 pipe_config->has_pch_encoder,
10265 pipe_config->fdi_lanes,
10266 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10267 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10268 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010269 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10270 pipe_config->has_dp_encoder,
10271 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10272 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10273 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010274
10275 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10276 pipe_config->has_dp_encoder,
10277 pipe_config->dp_m2_n2.gmch_m,
10278 pipe_config->dp_m2_n2.gmch_n,
10279 pipe_config->dp_m2_n2.link_m,
10280 pipe_config->dp_m2_n2.link_n,
10281 pipe_config->dp_m2_n2.tu);
10282
Daniel Vetterc0b03412013-05-28 12:05:54 +020010283 DRM_DEBUG_KMS("requested mode:\n");
10284 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10285 DRM_DEBUG_KMS("adjusted mode:\n");
10286 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010287 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010288 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010289 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10290 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010291 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10292 pipe_config->gmch_pfit.control,
10293 pipe_config->gmch_pfit.pgm_ratios,
10294 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010295 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010296 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010297 pipe_config->pch_pfit.size,
10298 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010299 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010300 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010301}
10302
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010303static bool encoders_cloneable(const struct intel_encoder *a,
10304 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010305{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010306 /* masks could be asymmetric, so check both ways */
10307 return a == b || (a->cloneable & (1 << b->type) &&
10308 b->cloneable & (1 << a->type));
10309}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010310
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010311static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10312 struct intel_encoder *encoder)
10313{
10314 struct drm_device *dev = crtc->base.dev;
10315 struct intel_encoder *source_encoder;
10316
Damien Lespiaub2784e12014-08-05 11:29:37 +010010317 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010318 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010319 continue;
10320
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010321 if (!encoders_cloneable(encoder, source_encoder))
10322 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010323 }
10324
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010325 return true;
10326}
10327
10328static bool check_encoder_cloning(struct intel_crtc *crtc)
10329{
10330 struct drm_device *dev = crtc->base.dev;
10331 struct intel_encoder *encoder;
10332
Damien Lespiaub2784e12014-08-05 11:29:37 +010010333 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010334 if (encoder->new_crtc != crtc)
10335 continue;
10336
10337 if (!check_single_encoder_cloning(crtc, encoder))
10338 return false;
10339 }
10340
10341 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010342}
10343
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010344static struct intel_crtc_config *
10345intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010346 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010347 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010348{
10349 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010350 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010351 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010352 int plane_bpp, ret = -EINVAL;
10353 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010354
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010355 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010356 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10357 return ERR_PTR(-EINVAL);
10358 }
10359
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010360 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10361 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010362 return ERR_PTR(-ENOMEM);
10363
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010364 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10365 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010366
Daniel Vettere143a212013-07-04 12:01:15 +020010367 pipe_config->cpu_transcoder =
10368 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010369 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010370
Imre Deak2960bc92013-07-30 13:36:32 +030010371 /*
10372 * Sanitize sync polarity flags based on requested ones. If neither
10373 * positive or negative polarity is requested, treat this as meaning
10374 * negative polarity.
10375 */
10376 if (!(pipe_config->adjusted_mode.flags &
10377 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10378 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10379
10380 if (!(pipe_config->adjusted_mode.flags &
10381 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10382 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10383
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010384 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10385 * plane pixel format and any sink constraints into account. Returns the
10386 * source plane bpp so that dithering can be selected on mismatches
10387 * after encoders and crtc also have had their say. */
10388 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10389 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010390 if (plane_bpp < 0)
10391 goto fail;
10392
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010393 /*
10394 * Determine the real pipe dimensions. Note that stereo modes can
10395 * increase the actual pipe size due to the frame doubling and
10396 * insertion of additional space for blanks between the frame. This
10397 * is stored in the crtc timings. We use the requested mode to do this
10398 * computation to clearly distinguish it from the adjusted mode, which
10399 * can be changed by the connectors in the below retry loop.
10400 */
10401 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10402 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10403 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10404
Daniel Vettere29c22c2013-02-21 00:00:16 +010010405encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010406 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010407 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010408 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010409
Daniel Vetter135c81b2013-07-21 21:37:09 +020010410 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010411 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010412
Daniel Vetter7758a112012-07-08 19:40:39 +020010413 /* Pass our mode to the connectors and the CRTC to give them a chance to
10414 * adjust it according to limitations or connector properties, and also
10415 * a chance to reject the mode entirely.
10416 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010417 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010418
10419 if (&encoder->new_crtc->base != crtc)
10420 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010421
Daniel Vetterefea6e82013-07-21 21:36:59 +020010422 if (!(encoder->compute_config(encoder, pipe_config))) {
10423 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010424 goto fail;
10425 }
10426 }
10427
Daniel Vetterff9a6752013-06-01 17:16:21 +020010428 /* Set default port clock if not overwritten by the encoder. Needs to be
10429 * done afterwards in case the encoder adjusts the mode. */
10430 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010431 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10432 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010433
Daniel Vettera43f6e02013-06-07 23:10:32 +020010434 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010435 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010436 DRM_DEBUG_KMS("CRTC fixup failed\n");
10437 goto fail;
10438 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010439
10440 if (ret == RETRY) {
10441 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10442 ret = -EINVAL;
10443 goto fail;
10444 }
10445
10446 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10447 retry = false;
10448 goto encoder_retry;
10449 }
10450
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010451 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10452 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10453 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10454
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010455 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010456fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010457 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010458 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010459}
10460
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010461/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10462 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10463static void
10464intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10465 unsigned *prepare_pipes, unsigned *disable_pipes)
10466{
10467 struct intel_crtc *intel_crtc;
10468 struct drm_device *dev = crtc->dev;
10469 struct intel_encoder *encoder;
10470 struct intel_connector *connector;
10471 struct drm_crtc *tmp_crtc;
10472
10473 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10474
10475 /* Check which crtcs have changed outputs connected to them, these need
10476 * to be part of the prepare_pipes mask. We don't (yet) support global
10477 * modeset across multiple crtcs, so modeset_pipes will only have one
10478 * bit set at most. */
10479 list_for_each_entry(connector, &dev->mode_config.connector_list,
10480 base.head) {
10481 if (connector->base.encoder == &connector->new_encoder->base)
10482 continue;
10483
10484 if (connector->base.encoder) {
10485 tmp_crtc = connector->base.encoder->crtc;
10486
10487 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10488 }
10489
10490 if (connector->new_encoder)
10491 *prepare_pipes |=
10492 1 << connector->new_encoder->new_crtc->pipe;
10493 }
10494
Damien Lespiaub2784e12014-08-05 11:29:37 +010010495 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010496 if (encoder->base.crtc == &encoder->new_crtc->base)
10497 continue;
10498
10499 if (encoder->base.crtc) {
10500 tmp_crtc = encoder->base.crtc;
10501
10502 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10503 }
10504
10505 if (encoder->new_crtc)
10506 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10507 }
10508
Ville Syrjälä76688512014-01-10 11:28:06 +020010509 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010510 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010511 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010512 continue;
10513
Ville Syrjälä76688512014-01-10 11:28:06 +020010514 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010515 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010516 else
10517 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010518 }
10519
10520
10521 /* set_mode is also used to update properties on life display pipes. */
10522 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010523 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010524 *prepare_pipes |= 1 << intel_crtc->pipe;
10525
Daniel Vetterb6c51642013-04-12 18:48:43 +020010526 /*
10527 * For simplicity do a full modeset on any pipe where the output routing
10528 * changed. We could be more clever, but that would require us to be
10529 * more careful with calling the relevant encoder->mode_set functions.
10530 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010531 if (*prepare_pipes)
10532 *modeset_pipes = *prepare_pipes;
10533
10534 /* ... and mask these out. */
10535 *modeset_pipes &= ~(*disable_pipes);
10536 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010537
10538 /*
10539 * HACK: We don't (yet) fully support global modesets. intel_set_config
10540 * obies this rule, but the modeset restore mode of
10541 * intel_modeset_setup_hw_state does not.
10542 */
10543 *modeset_pipes &= 1 << intel_crtc->pipe;
10544 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010545
10546 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10547 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010548}
10549
Daniel Vetterea9d7582012-07-10 10:42:52 +020010550static bool intel_crtc_in_use(struct drm_crtc *crtc)
10551{
10552 struct drm_encoder *encoder;
10553 struct drm_device *dev = crtc->dev;
10554
10555 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10556 if (encoder->crtc == crtc)
10557 return true;
10558
10559 return false;
10560}
10561
10562static void
10563intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10564{
10565 struct intel_encoder *intel_encoder;
10566 struct intel_crtc *intel_crtc;
10567 struct drm_connector *connector;
10568
Damien Lespiaub2784e12014-08-05 11:29:37 +010010569 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010570 if (!intel_encoder->base.crtc)
10571 continue;
10572
10573 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10574
10575 if (prepare_pipes & (1 << intel_crtc->pipe))
10576 intel_encoder->connectors_active = false;
10577 }
10578
10579 intel_modeset_commit_output_state(dev);
10580
Ville Syrjälä76688512014-01-10 11:28:06 +020010581 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010582 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010583 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010584 WARN_ON(intel_crtc->new_config &&
10585 intel_crtc->new_config != &intel_crtc->config);
10586 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010587 }
10588
10589 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10590 if (!connector->encoder || !connector->encoder->crtc)
10591 continue;
10592
10593 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10594
10595 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010596 struct drm_property *dpms_property =
10597 dev->mode_config.dpms_property;
10598
Daniel Vetterea9d7582012-07-10 10:42:52 +020010599 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010600 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010601 dpms_property,
10602 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010603
10604 intel_encoder = to_intel_encoder(connector->encoder);
10605 intel_encoder->connectors_active = true;
10606 }
10607 }
10608
10609}
10610
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010611static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010612{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010613 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010614
10615 if (clock1 == clock2)
10616 return true;
10617
10618 if (!clock1 || !clock2)
10619 return false;
10620
10621 diff = abs(clock1 - clock2);
10622
10623 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10624 return true;
10625
10626 return false;
10627}
10628
Daniel Vetter25c5b262012-07-08 22:08:04 +020010629#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10630 list_for_each_entry((intel_crtc), \
10631 &(dev)->mode_config.crtc_list, \
10632 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010633 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010634
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010635static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010636intel_pipe_config_compare(struct drm_device *dev,
10637 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010638 struct intel_crtc_config *pipe_config)
10639{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010640#define PIPE_CONF_CHECK_X(name) \
10641 if (current_config->name != pipe_config->name) { \
10642 DRM_ERROR("mismatch in " #name " " \
10643 "(expected 0x%08x, found 0x%08x)\n", \
10644 current_config->name, \
10645 pipe_config->name); \
10646 return false; \
10647 }
10648
Daniel Vetter08a24032013-04-19 11:25:34 +020010649#define PIPE_CONF_CHECK_I(name) \
10650 if (current_config->name != pipe_config->name) { \
10651 DRM_ERROR("mismatch in " #name " " \
10652 "(expected %i, found %i)\n", \
10653 current_config->name, \
10654 pipe_config->name); \
10655 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010656 }
10657
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010658/* This is required for BDW+ where there is only one set of registers for
10659 * switching between high and low RR.
10660 * This macro can be used whenever a comparison has to be made between one
10661 * hw state and multiple sw state variables.
10662 */
10663#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10664 if ((current_config->name != pipe_config->name) && \
10665 (current_config->alt_name != pipe_config->name)) { \
10666 DRM_ERROR("mismatch in " #name " " \
10667 "(expected %i or %i, found %i)\n", \
10668 current_config->name, \
10669 current_config->alt_name, \
10670 pipe_config->name); \
10671 return false; \
10672 }
10673
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010674#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10675 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010676 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010677 "(expected %i, found %i)\n", \
10678 current_config->name & (mask), \
10679 pipe_config->name & (mask)); \
10680 return false; \
10681 }
10682
Ville Syrjälä5e550652013-09-06 23:29:07 +030010683#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10684 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10685 DRM_ERROR("mismatch in " #name " " \
10686 "(expected %i, found %i)\n", \
10687 current_config->name, \
10688 pipe_config->name); \
10689 return false; \
10690 }
10691
Daniel Vetterbb760062013-06-06 14:55:52 +020010692#define PIPE_CONF_QUIRK(quirk) \
10693 ((current_config->quirks | pipe_config->quirks) & (quirk))
10694
Daniel Vettereccb1402013-05-22 00:50:22 +020010695 PIPE_CONF_CHECK_I(cpu_transcoder);
10696
Daniel Vetter08a24032013-04-19 11:25:34 +020010697 PIPE_CONF_CHECK_I(has_pch_encoder);
10698 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010699 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10700 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10701 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10702 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10703 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010704
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010705 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010706
10707 if (INTEL_INFO(dev)->gen < 8) {
10708 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10709 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10710 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10711 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10712 PIPE_CONF_CHECK_I(dp_m_n.tu);
10713
10714 if (current_config->has_drrs) {
10715 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10716 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10717 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10718 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10719 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10720 }
10721 } else {
10722 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10723 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10724 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10725 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10726 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10727 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010728
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010729 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10730 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10731 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10732 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10733 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10734 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10735
10736 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10737 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10738 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10739 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10740 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10741 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10742
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010743 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020010744 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010745 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10746 IS_VALLEYVIEW(dev))
10747 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010748
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010749 PIPE_CONF_CHECK_I(has_audio);
10750
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010751 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10752 DRM_MODE_FLAG_INTERLACE);
10753
Daniel Vetterbb760062013-06-06 14:55:52 +020010754 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10755 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10756 DRM_MODE_FLAG_PHSYNC);
10757 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10758 DRM_MODE_FLAG_NHSYNC);
10759 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10760 DRM_MODE_FLAG_PVSYNC);
10761 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10762 DRM_MODE_FLAG_NVSYNC);
10763 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010764
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010765 PIPE_CONF_CHECK_I(pipe_src_w);
10766 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010767
Daniel Vetter99535992014-04-13 12:00:33 +020010768 /*
10769 * FIXME: BIOS likes to set up a cloned config with lvds+external
10770 * screen. Since we don't yet re-compute the pipe config when moving
10771 * just the lvds port away to another pipe the sw tracking won't match.
10772 *
10773 * Proper atomic modesets with recomputed global state will fix this.
10774 * Until then just don't check gmch state for inherited modes.
10775 */
10776 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10777 PIPE_CONF_CHECK_I(gmch_pfit.control);
10778 /* pfit ratios are autocomputed by the hw on gen4+ */
10779 if (INTEL_INFO(dev)->gen < 4)
10780 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10781 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10782 }
10783
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010784 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10785 if (current_config->pch_pfit.enabled) {
10786 PIPE_CONF_CHECK_I(pch_pfit.pos);
10787 PIPE_CONF_CHECK_I(pch_pfit.size);
10788 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010789
Jesse Barnese59150d2014-01-07 13:30:45 -080010790 /* BDW+ don't expose a synchronous way to read the state */
10791 if (IS_HASWELL(dev))
10792 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010793
Ville Syrjälä282740f2013-09-04 18:30:03 +030010794 PIPE_CONF_CHECK_I(double_wide);
10795
Daniel Vetter26804af2014-06-25 22:01:55 +030010796 PIPE_CONF_CHECK_X(ddi_pll_sel);
10797
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010798 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010799 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010800 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010801 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10802 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010803 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010804
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010805 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10806 PIPE_CONF_CHECK_I(pipe_bpp);
10807
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010808 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10809 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010810
Daniel Vetter66e985c2013-06-05 13:34:20 +020010811#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010812#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010813#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010814#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010815#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010816#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010817
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010818 return true;
10819}
10820
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010821static void
10822check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010823{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010824 struct intel_connector *connector;
10825
10826 list_for_each_entry(connector, &dev->mode_config.connector_list,
10827 base.head) {
10828 /* This also checks the encoder/connector hw state with the
10829 * ->get_hw_state callbacks. */
10830 intel_connector_check_state(connector);
10831
10832 WARN(&connector->new_encoder->base != connector->base.encoder,
10833 "connector's staged encoder doesn't match current encoder\n");
10834 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010835}
10836
10837static void
10838check_encoder_state(struct drm_device *dev)
10839{
10840 struct intel_encoder *encoder;
10841 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010842
Damien Lespiaub2784e12014-08-05 11:29:37 +010010843 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010844 bool enabled = false;
10845 bool active = false;
10846 enum pipe pipe, tracked_pipe;
10847
10848 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10849 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010850 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010851
10852 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10853 "encoder's stage crtc doesn't match current crtc\n");
10854 WARN(encoder->connectors_active && !encoder->base.crtc,
10855 "encoder's active_connectors set, but no crtc\n");
10856
10857 list_for_each_entry(connector, &dev->mode_config.connector_list,
10858 base.head) {
10859 if (connector->base.encoder != &encoder->base)
10860 continue;
10861 enabled = true;
10862 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10863 active = true;
10864 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010865 /*
10866 * for MST connectors if we unplug the connector is gone
10867 * away but the encoder is still connected to a crtc
10868 * until a modeset happens in response to the hotplug.
10869 */
10870 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10871 continue;
10872
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010873 WARN(!!encoder->base.crtc != enabled,
10874 "encoder's enabled state mismatch "
10875 "(expected %i, found %i)\n",
10876 !!encoder->base.crtc, enabled);
10877 WARN(active && !encoder->base.crtc,
10878 "active encoder with no crtc\n");
10879
10880 WARN(encoder->connectors_active != active,
10881 "encoder's computed active state doesn't match tracked active state "
10882 "(expected %i, found %i)\n", active, encoder->connectors_active);
10883
10884 active = encoder->get_hw_state(encoder, &pipe);
10885 WARN(active != encoder->connectors_active,
10886 "encoder's hw state doesn't match sw tracking "
10887 "(expected %i, found %i)\n",
10888 encoder->connectors_active, active);
10889
10890 if (!encoder->base.crtc)
10891 continue;
10892
10893 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10894 WARN(active && pipe != tracked_pipe,
10895 "active encoder's pipe doesn't match"
10896 "(expected %i, found %i)\n",
10897 tracked_pipe, pipe);
10898
10899 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010900}
10901
10902static void
10903check_crtc_state(struct drm_device *dev)
10904{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010905 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010906 struct intel_crtc *crtc;
10907 struct intel_encoder *encoder;
10908 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010909
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010910 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010911 bool enabled = false;
10912 bool active = false;
10913
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010914 memset(&pipe_config, 0, sizeof(pipe_config));
10915
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010916 DRM_DEBUG_KMS("[CRTC:%d]\n",
10917 crtc->base.base.id);
10918
10919 WARN(crtc->active && !crtc->base.enabled,
10920 "active crtc, but not enabled in sw tracking\n");
10921
Damien Lespiaub2784e12014-08-05 11:29:37 +010010922 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010923 if (encoder->base.crtc != &crtc->base)
10924 continue;
10925 enabled = true;
10926 if (encoder->connectors_active)
10927 active = true;
10928 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010929
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010930 WARN(active != crtc->active,
10931 "crtc's computed active state doesn't match tracked active state "
10932 "(expected %i, found %i)\n", active, crtc->active);
10933 WARN(enabled != crtc->base.enabled,
10934 "crtc's computed enabled state doesn't match tracked enabled state "
10935 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10936
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010937 active = dev_priv->display.get_pipe_config(crtc,
10938 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010939
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010940 /* hw state is inconsistent with the pipe quirk */
10941 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10942 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010943 active = crtc->active;
10944
Damien Lespiaub2784e12014-08-05 11:29:37 +010010945 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010946 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010947 if (encoder->base.crtc != &crtc->base)
10948 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010949 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010950 encoder->get_config(encoder, &pipe_config);
10951 }
10952
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010953 WARN(crtc->active != active,
10954 "crtc active state doesn't match with hw state "
10955 "(expected %i, found %i)\n", crtc->active, active);
10956
Daniel Vetterc0b03412013-05-28 12:05:54 +020010957 if (active &&
10958 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10959 WARN(1, "pipe state doesn't match!\n");
10960 intel_dump_pipe_config(crtc, &pipe_config,
10961 "[hw state]");
10962 intel_dump_pipe_config(crtc, &crtc->config,
10963 "[sw state]");
10964 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010965 }
10966}
10967
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010968static void
10969check_shared_dpll_state(struct drm_device *dev)
10970{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010971 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010972 struct intel_crtc *crtc;
10973 struct intel_dpll_hw_state dpll_hw_state;
10974 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010975
10976 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10977 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10978 int enabled_crtcs = 0, active_crtcs = 0;
10979 bool active;
10980
10981 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10982
10983 DRM_DEBUG_KMS("%s\n", pll->name);
10984
10985 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10986
10987 WARN(pll->active > pll->refcount,
10988 "more active pll users than references: %i vs %i\n",
10989 pll->active, pll->refcount);
10990 WARN(pll->active && !pll->on,
10991 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010992 WARN(pll->on && !pll->active,
10993 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010994 WARN(pll->on != active,
10995 "pll on state mismatch (expected %i, found %i)\n",
10996 pll->on, active);
10997
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010998 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010999 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
11000 enabled_crtcs++;
11001 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11002 active_crtcs++;
11003 }
11004 WARN(pll->active != active_crtcs,
11005 "pll active crtcs mismatch (expected %i, found %i)\n",
11006 pll->active, active_crtcs);
11007 WARN(pll->refcount != enabled_crtcs,
11008 "pll enabled crtcs mismatch (expected %i, found %i)\n",
11009 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011010
11011 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
11012 sizeof(dpll_hw_state)),
11013 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011014 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011015}
11016
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011017void
11018intel_modeset_check_state(struct drm_device *dev)
11019{
11020 check_connector_state(dev);
11021 check_encoder_state(dev);
11022 check_crtc_state(dev);
11023 check_shared_dpll_state(dev);
11024}
11025
Ville Syrjälä18442d02013-09-13 16:00:08 +030011026void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
11027 int dotclock)
11028{
11029 /*
11030 * FDI already provided one idea for the dotclock.
11031 * Yell if the encoder disagrees.
11032 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010011033 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011034 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010011035 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011036}
11037
Ville Syrjälä80715b22014-05-15 20:23:23 +030011038static void update_scanline_offset(struct intel_crtc *crtc)
11039{
11040 struct drm_device *dev = crtc->base.dev;
11041
11042 /*
11043 * The scanline counter increments at the leading edge of hsync.
11044 *
11045 * On most platforms it starts counting from vtotal-1 on the
11046 * first active line. That means the scanline counter value is
11047 * always one less than what we would expect. Ie. just after
11048 * start of vblank, which also occurs at start of hsync (on the
11049 * last active line), the scanline counter will read vblank_start-1.
11050 *
11051 * On gen2 the scanline counter starts counting from 1 instead
11052 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11053 * to keep the value positive), instead of adding one.
11054 *
11055 * On HSW+ the behaviour of the scanline counter depends on the output
11056 * type. For DP ports it behaves like most other platforms, but on HDMI
11057 * there's an extra 1 line difference. So we need to add two instead of
11058 * one to the value.
11059 */
11060 if (IS_GEN2(dev)) {
11061 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
11062 int vtotal;
11063
11064 vtotal = mode->crtc_vtotal;
11065 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11066 vtotal /= 2;
11067
11068 crtc->scanline_offset = vtotal - 1;
11069 } else if (HAS_DDI(dev) &&
11070 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
11071 crtc->scanline_offset = 2;
11072 } else
11073 crtc->scanline_offset = 1;
11074}
11075
Daniel Vetterf30da182013-04-11 20:22:50 +020011076static int __intel_set_mode(struct drm_crtc *crtc,
11077 struct drm_display_mode *mode,
11078 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020011079{
11080 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011081 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011082 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011083 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011084 struct intel_crtc *intel_crtc;
11085 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011086 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011087
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011088 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011089 if (!saved_mode)
11090 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011091
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011092 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020011093 &prepare_pipes, &disable_pipes);
11094
Tim Gardner3ac18232012-12-07 07:54:26 -070011095 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011096
Daniel Vetter25c5b262012-07-08 22:08:04 +020011097 /* Hack: Because we don't (yet) support global modeset on multiple
11098 * crtcs, we don't keep track of the new mode for more than one crtc.
11099 * Hence simply check whether any bit is set in modeset_pipes in all the
11100 * pieces of code that are not yet converted to deal with mutliple crtcs
11101 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011102 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011103 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011104 if (IS_ERR(pipe_config)) {
11105 ret = PTR_ERR(pipe_config);
11106 pipe_config = NULL;
11107
Tim Gardner3ac18232012-12-07 07:54:26 -070011108 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011109 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011110 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11111 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020011112 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020011113 }
11114
Jesse Barnes30a970c2013-11-04 13:48:12 -080011115 /*
11116 * See if the config requires any additional preparation, e.g.
11117 * to adjust global state with pipes off. We need to do this
11118 * here so we can get the modeset_pipe updated config for the new
11119 * mode set on this crtc. For other crtcs we need to use the
11120 * adjusted_mode bits in the crtc directly.
11121 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011122 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011123 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011124
Ville Syrjäläc164f832013-11-05 22:34:12 +020011125 /* may have added more to prepare_pipes than we should */
11126 prepare_pipes &= ~disable_pipes;
11127 }
11128
Daniel Vetter460da9162013-03-27 00:44:51 +010011129 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11130 intel_crtc_disable(&intel_crtc->base);
11131
Daniel Vetterea9d7582012-07-10 10:42:52 +020011132 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11133 if (intel_crtc->base.enabled)
11134 dev_priv->display.crtc_disable(&intel_crtc->base);
11135 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011136
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011137 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11138 * to set it here already despite that we pass it down the callchain.
11139 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011140 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011141 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011142 /* mode_set/enable/disable functions rely on a correct pipe
11143 * config. */
11144 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020011145 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011146
11147 /*
11148 * Calculate and store various constants which
11149 * are later needed by vblank and swap-completion
11150 * timestamping. They are derived from true hwmode.
11151 */
11152 drm_calc_timestamping_constants(crtc,
11153 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011154 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011155
Daniel Vetterea9d7582012-07-10 10:42:52 +020011156 /* Only after disabling all output pipelines that will be changed can we
11157 * update the the output configuration. */
11158 intel_modeset_update_state(dev, prepare_pipes);
11159
Daniel Vetter47fab732012-10-26 10:58:18 +020011160 if (dev_priv->display.modeset_global_resources)
11161 dev_priv->display.modeset_global_resources(dev);
11162
Daniel Vettera6778b32012-07-02 09:56:42 +020011163 /* Set up the DPLL and any encoders state that needs to adjust or depend
11164 * on the DPLL.
11165 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011166 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070011167 struct drm_framebuffer *old_fb = crtc->primary->fb;
11168 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
11169 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020011170
11171 mutex_lock(&dev->struct_mutex);
11172 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020011173 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020011174 NULL);
11175 if (ret != 0) {
11176 DRM_ERROR("pin & fence failed\n");
11177 mutex_unlock(&dev->struct_mutex);
11178 goto done;
11179 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070011180 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011181 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020011182 i915_gem_track_fb(old_obj, obj,
11183 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020011184 mutex_unlock(&dev->struct_mutex);
11185
11186 crtc->primary->fb = fb;
11187 crtc->x = x;
11188 crtc->y = y;
11189
Daniel Vetter4271b752014-04-24 23:55:00 +020011190 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
11191 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011192 if (ret)
11193 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020011194 }
11195
11196 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011197 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11198 update_scanline_offset(intel_crtc);
11199
Daniel Vetter25c5b262012-07-08 22:08:04 +020011200 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011201 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011202
Daniel Vettera6778b32012-07-02 09:56:42 +020011203 /* FIXME: add subpixel order */
11204done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011205 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011206 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011207
Tim Gardner3ac18232012-12-07 07:54:26 -070011208out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011209 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011210 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011211 return ret;
11212}
11213
Damien Lespiaue7457a92013-08-08 22:28:59 +010011214static int intel_set_mode(struct drm_crtc *crtc,
11215 struct drm_display_mode *mode,
11216 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011217{
11218 int ret;
11219
11220 ret = __intel_set_mode(crtc, mode, x, y, fb);
11221
11222 if (ret == 0)
11223 intel_modeset_check_state(crtc->dev);
11224
11225 return ret;
11226}
11227
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011228void intel_crtc_restore_mode(struct drm_crtc *crtc)
11229{
Matt Roperf4510a22014-04-01 15:22:40 -070011230 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011231}
11232
Daniel Vetter25c5b262012-07-08 22:08:04 +020011233#undef for_each_intel_crtc_masked
11234
Daniel Vetterd9e55602012-07-04 22:16:09 +020011235static void intel_set_config_free(struct intel_set_config *config)
11236{
11237 if (!config)
11238 return;
11239
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011240 kfree(config->save_connector_encoders);
11241 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011242 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011243 kfree(config);
11244}
11245
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011246static int intel_set_config_save_state(struct drm_device *dev,
11247 struct intel_set_config *config)
11248{
Ville Syrjälä76688512014-01-10 11:28:06 +020011249 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011250 struct drm_encoder *encoder;
11251 struct drm_connector *connector;
11252 int count;
11253
Ville Syrjälä76688512014-01-10 11:28:06 +020011254 config->save_crtc_enabled =
11255 kcalloc(dev->mode_config.num_crtc,
11256 sizeof(bool), GFP_KERNEL);
11257 if (!config->save_crtc_enabled)
11258 return -ENOMEM;
11259
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011260 config->save_encoder_crtcs =
11261 kcalloc(dev->mode_config.num_encoder,
11262 sizeof(struct drm_crtc *), GFP_KERNEL);
11263 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011264 return -ENOMEM;
11265
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011266 config->save_connector_encoders =
11267 kcalloc(dev->mode_config.num_connector,
11268 sizeof(struct drm_encoder *), GFP_KERNEL);
11269 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011270 return -ENOMEM;
11271
11272 /* Copy data. Note that driver private data is not affected.
11273 * Should anything bad happen only the expected state is
11274 * restored, not the drivers personal bookkeeping.
11275 */
11276 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011277 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011278 config->save_crtc_enabled[count++] = crtc->enabled;
11279 }
11280
11281 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011282 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011283 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011284 }
11285
11286 count = 0;
11287 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011288 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011289 }
11290
11291 return 0;
11292}
11293
11294static void intel_set_config_restore_state(struct drm_device *dev,
11295 struct intel_set_config *config)
11296{
Ville Syrjälä76688512014-01-10 11:28:06 +020011297 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011298 struct intel_encoder *encoder;
11299 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011300 int count;
11301
11302 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011303 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011304 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011305
11306 if (crtc->new_enabled)
11307 crtc->new_config = &crtc->config;
11308 else
11309 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011310 }
11311
11312 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011313 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011314 encoder->new_crtc =
11315 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011316 }
11317
11318 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011319 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11320 connector->new_encoder =
11321 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011322 }
11323}
11324
Imre Deake3de42b2013-05-03 19:44:07 +020011325static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011326is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011327{
11328 int i;
11329
Chris Wilson2e57f472013-07-17 12:14:40 +010011330 if (set->num_connectors == 0)
11331 return false;
11332
11333 if (WARN_ON(set->connectors == NULL))
11334 return false;
11335
11336 for (i = 0; i < set->num_connectors; i++)
11337 if (set->connectors[i]->encoder &&
11338 set->connectors[i]->encoder->crtc == set->crtc &&
11339 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011340 return true;
11341
11342 return false;
11343}
11344
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011345static void
11346intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11347 struct intel_set_config *config)
11348{
11349
11350 /* We should be able to check here if the fb has the same properties
11351 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011352 if (is_crtc_connector_off(set)) {
11353 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011354 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011355 /*
11356 * If we have no fb, we can only flip as long as the crtc is
11357 * active, otherwise we need a full mode set. The crtc may
11358 * be active if we've only disabled the primary plane, or
11359 * in fastboot situations.
11360 */
Matt Roperf4510a22014-04-01 15:22:40 -070011361 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011362 struct intel_crtc *intel_crtc =
11363 to_intel_crtc(set->crtc);
11364
Matt Roper3b150f02014-05-29 08:06:53 -070011365 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011366 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11367 config->fb_changed = true;
11368 } else {
11369 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11370 config->mode_changed = true;
11371 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011372 } else if (set->fb == NULL) {
11373 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011374 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011375 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011376 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011377 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011378 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011379 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011380 }
11381
Daniel Vetter835c5872012-07-10 18:11:08 +020011382 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011383 config->fb_changed = true;
11384
11385 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11386 DRM_DEBUG_KMS("modes are different, full mode set\n");
11387 drm_mode_debug_printmodeline(&set->crtc->mode);
11388 drm_mode_debug_printmodeline(set->mode);
11389 config->mode_changed = true;
11390 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011391
11392 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11393 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011394}
11395
Daniel Vetter2e431052012-07-04 22:42:15 +020011396static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011397intel_modeset_stage_output_state(struct drm_device *dev,
11398 struct drm_mode_set *set,
11399 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011400{
Daniel Vetter9a935852012-07-05 22:34:27 +020011401 struct intel_connector *connector;
11402 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011403 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011404 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011405
Damien Lespiau9abdda72013-02-13 13:29:23 +000011406 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011407 * of connectors. For paranoia, double-check this. */
11408 WARN_ON(!set->fb && (set->num_connectors != 0));
11409 WARN_ON(set->fb && (set->num_connectors == 0));
11410
Daniel Vetter9a935852012-07-05 22:34:27 +020011411 list_for_each_entry(connector, &dev->mode_config.connector_list,
11412 base.head) {
11413 /* Otherwise traverse passed in connector list and get encoders
11414 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011415 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011416 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011417 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011418 break;
11419 }
11420 }
11421
Daniel Vetter9a935852012-07-05 22:34:27 +020011422 /* If we disable the crtc, disable all its connectors. Also, if
11423 * the connector is on the changing crtc but not on the new
11424 * connector list, disable it. */
11425 if ((!set->fb || ro == set->num_connectors) &&
11426 connector->base.encoder &&
11427 connector->base.encoder->crtc == set->crtc) {
11428 connector->new_encoder = NULL;
11429
11430 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11431 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011432 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011433 }
11434
11435
11436 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011437 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011438 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011439 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011440 }
11441 /* connector->new_encoder is now updated for all connectors. */
11442
11443 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011444 list_for_each_entry(connector, &dev->mode_config.connector_list,
11445 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011446 struct drm_crtc *new_crtc;
11447
Daniel Vetter9a935852012-07-05 22:34:27 +020011448 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011449 continue;
11450
Daniel Vetter9a935852012-07-05 22:34:27 +020011451 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011452
11453 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011454 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011455 new_crtc = set->crtc;
11456 }
11457
11458 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011459 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11460 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011461 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011462 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011463 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011464
11465 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11466 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011467 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011468 new_crtc->base.id);
11469 }
11470
11471 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011472 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011473 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011474 list_for_each_entry(connector,
11475 &dev->mode_config.connector_list,
11476 base.head) {
11477 if (connector->new_encoder == encoder) {
11478 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011479 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011480 }
11481 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011482
11483 if (num_connectors == 0)
11484 encoder->new_crtc = NULL;
11485 else if (num_connectors > 1)
11486 return -EINVAL;
11487
Daniel Vetter9a935852012-07-05 22:34:27 +020011488 /* Only now check for crtc changes so we don't miss encoders
11489 * that will be disabled. */
11490 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011491 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011492 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011493 }
11494 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011495 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011496 list_for_each_entry(connector, &dev->mode_config.connector_list,
11497 base.head) {
11498 if (connector->new_encoder)
11499 if (connector->new_encoder != connector->encoder)
11500 connector->encoder = connector->new_encoder;
11501 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011502 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011503 crtc->new_enabled = false;
11504
Damien Lespiaub2784e12014-08-05 11:29:37 +010011505 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011506 if (encoder->new_crtc == crtc) {
11507 crtc->new_enabled = true;
11508 break;
11509 }
11510 }
11511
11512 if (crtc->new_enabled != crtc->base.enabled) {
11513 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11514 crtc->new_enabled ? "en" : "dis");
11515 config->mode_changed = true;
11516 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011517
11518 if (crtc->new_enabled)
11519 crtc->new_config = &crtc->config;
11520 else
11521 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011522 }
11523
Daniel Vetter2e431052012-07-04 22:42:15 +020011524 return 0;
11525}
11526
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011527static void disable_crtc_nofb(struct intel_crtc *crtc)
11528{
11529 struct drm_device *dev = crtc->base.dev;
11530 struct intel_encoder *encoder;
11531 struct intel_connector *connector;
11532
11533 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11534 pipe_name(crtc->pipe));
11535
11536 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11537 if (connector->new_encoder &&
11538 connector->new_encoder->new_crtc == crtc)
11539 connector->new_encoder = NULL;
11540 }
11541
Damien Lespiaub2784e12014-08-05 11:29:37 +010011542 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011543 if (encoder->new_crtc == crtc)
11544 encoder->new_crtc = NULL;
11545 }
11546
11547 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011548 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011549}
11550
Daniel Vetter2e431052012-07-04 22:42:15 +020011551static int intel_crtc_set_config(struct drm_mode_set *set)
11552{
11553 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011554 struct drm_mode_set save_set;
11555 struct intel_set_config *config;
11556 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011557
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011558 BUG_ON(!set);
11559 BUG_ON(!set->crtc);
11560 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011561
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011562 /* Enforce sane interface api - has been abused by the fb helper. */
11563 BUG_ON(!set->mode && set->fb);
11564 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011565
Daniel Vetter2e431052012-07-04 22:42:15 +020011566 if (set->fb) {
11567 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11568 set->crtc->base.id, set->fb->base.id,
11569 (int)set->num_connectors, set->x, set->y);
11570 } else {
11571 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011572 }
11573
11574 dev = set->crtc->dev;
11575
11576 ret = -ENOMEM;
11577 config = kzalloc(sizeof(*config), GFP_KERNEL);
11578 if (!config)
11579 goto out_config;
11580
11581 ret = intel_set_config_save_state(dev, config);
11582 if (ret)
11583 goto out_config;
11584
11585 save_set.crtc = set->crtc;
11586 save_set.mode = &set->crtc->mode;
11587 save_set.x = set->crtc->x;
11588 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011589 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011590
11591 /* Compute whether we need a full modeset, only an fb base update or no
11592 * change at all. In the future we might also check whether only the
11593 * mode changed, e.g. for LVDS where we only change the panel fitter in
11594 * such cases. */
11595 intel_set_config_compute_mode_changes(set, config);
11596
Daniel Vetter9a935852012-07-05 22:34:27 +020011597 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011598 if (ret)
11599 goto fail;
11600
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011601 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011602 ret = intel_set_mode(set->crtc, set->mode,
11603 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011604 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011605 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11606
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011607 intel_crtc_wait_for_pending_flips(set->crtc);
11608
Daniel Vetter4f660f42012-07-02 09:47:37 +020011609 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011610 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011611
11612 /*
11613 * We need to make sure the primary plane is re-enabled if it
11614 * has previously been turned off.
11615 */
11616 if (!intel_crtc->primary_enabled && ret == 0) {
11617 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011618 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011619 }
11620
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011621 /*
11622 * In the fastboot case this may be our only check of the
11623 * state after boot. It would be better to only do it on
11624 * the first update, but we don't have a nice way of doing that
11625 * (and really, set_config isn't used much for high freq page
11626 * flipping, so increasing its cost here shouldn't be a big
11627 * deal).
11628 */
Jani Nikulad330a952014-01-21 11:24:25 +020011629 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011630 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011631 }
11632
Chris Wilson2d05eae2013-05-03 17:36:25 +010011633 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011634 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11635 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011636fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011637 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011638
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011639 /*
11640 * HACK: if the pipe was on, but we didn't have a framebuffer,
11641 * force the pipe off to avoid oopsing in the modeset code
11642 * due to fb==NULL. This should only happen during boot since
11643 * we don't yet reconstruct the FB from the hardware state.
11644 */
11645 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11646 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11647
Chris Wilson2d05eae2013-05-03 17:36:25 +010011648 /* Try to restore the config */
11649 if (config->mode_changed &&
11650 intel_set_mode(save_set.crtc, save_set.mode,
11651 save_set.x, save_set.y, save_set.fb))
11652 DRM_ERROR("failed to restore config after modeset failure\n");
11653 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011654
Daniel Vetterd9e55602012-07-04 22:16:09 +020011655out_config:
11656 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011657 return ret;
11658}
11659
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011660static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011661 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011662 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011663 .destroy = intel_crtc_destroy,
11664 .page_flip = intel_crtc_page_flip,
11665};
11666
Daniel Vetter53589012013-06-05 13:34:16 +020011667static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11668 struct intel_shared_dpll *pll,
11669 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011670{
Daniel Vetter53589012013-06-05 13:34:16 +020011671 uint32_t val;
11672
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011673 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11674 return false;
11675
Daniel Vetter53589012013-06-05 13:34:16 +020011676 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011677 hw_state->dpll = val;
11678 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11679 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011680
11681 return val & DPLL_VCO_ENABLE;
11682}
11683
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011684static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11685 struct intel_shared_dpll *pll)
11686{
11687 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11688 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11689}
11690
Daniel Vettere7b903d2013-06-05 13:34:14 +020011691static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11692 struct intel_shared_dpll *pll)
11693{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011694 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011695 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011696
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011697 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11698
11699 /* Wait for the clocks to stabilize. */
11700 POSTING_READ(PCH_DPLL(pll->id));
11701 udelay(150);
11702
11703 /* The pixel multiplier can only be updated once the
11704 * DPLL is enabled and the clocks are stable.
11705 *
11706 * So write it again.
11707 */
11708 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11709 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011710 udelay(200);
11711}
11712
11713static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11714 struct intel_shared_dpll *pll)
11715{
11716 struct drm_device *dev = dev_priv->dev;
11717 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011718
11719 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011720 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011721 if (intel_crtc_to_shared_dpll(crtc) == pll)
11722 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11723 }
11724
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011725 I915_WRITE(PCH_DPLL(pll->id), 0);
11726 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011727 udelay(200);
11728}
11729
Daniel Vetter46edb022013-06-05 13:34:12 +020011730static char *ibx_pch_dpll_names[] = {
11731 "PCH DPLL A",
11732 "PCH DPLL B",
11733};
11734
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011735static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011736{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011737 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011738 int i;
11739
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011740 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011741
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011742 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011743 dev_priv->shared_dplls[i].id = i;
11744 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011745 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011746 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11747 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011748 dev_priv->shared_dplls[i].get_hw_state =
11749 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011750 }
11751}
11752
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011753static void intel_shared_dpll_init(struct drm_device *dev)
11754{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011755 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011756
Daniel Vetter9cd86932014-06-25 22:01:57 +030011757 if (HAS_DDI(dev))
11758 intel_ddi_pll_init(dev);
11759 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011760 ibx_pch_dpll_init(dev);
11761 else
11762 dev_priv->num_shared_dpll = 0;
11763
11764 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011765}
11766
Matt Roper465c1202014-05-29 08:06:54 -070011767static int
11768intel_primary_plane_disable(struct drm_plane *plane)
11769{
11770 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011771 struct intel_crtc *intel_crtc;
11772
11773 if (!plane->fb)
11774 return 0;
11775
11776 BUG_ON(!plane->crtc);
11777
11778 intel_crtc = to_intel_crtc(plane->crtc);
11779
11780 /*
11781 * Even though we checked plane->fb above, it's still possible that
11782 * the primary plane has been implicitly disabled because the crtc
11783 * coordinates given weren't visible, or because we detected
11784 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11785 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11786 * In either case, we need to unpin the FB and let the fb pointer get
11787 * updated, but otherwise we don't need to touch the hardware.
11788 */
11789 if (!intel_crtc->primary_enabled)
11790 goto disable_unpin;
11791
11792 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011793 intel_disable_primary_hw_plane(plane, plane->crtc);
11794
Matt Roper465c1202014-05-29 08:06:54 -070011795disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011796 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011797 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011798 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011799 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011800 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011801 plane->fb = NULL;
11802
11803 return 0;
11804}
11805
11806static int
11807intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11808 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11809 unsigned int crtc_w, unsigned int crtc_h,
11810 uint32_t src_x, uint32_t src_y,
11811 uint32_t src_w, uint32_t src_h)
11812{
11813 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011814 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011816 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11817 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011818 struct drm_rect dest = {
11819 /* integer pixels */
11820 .x1 = crtc_x,
11821 .y1 = crtc_y,
11822 .x2 = crtc_x + crtc_w,
11823 .y2 = crtc_y + crtc_h,
11824 };
11825 struct drm_rect src = {
11826 /* 16.16 fixed point */
11827 .x1 = src_x,
11828 .y1 = src_y,
11829 .x2 = src_x + src_w,
11830 .y2 = src_y + src_h,
11831 };
11832 const struct drm_rect clip = {
11833 /* integer pixels */
11834 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11835 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11836 };
Sonika Jindalce54d852014-08-21 11:44:39 +053011837 const struct {
11838 int crtc_x, crtc_y;
11839 unsigned int crtc_w, crtc_h;
11840 uint32_t src_x, src_y, src_w, src_h;
11841 } orig = {
11842 .crtc_x = crtc_x,
11843 .crtc_y = crtc_y,
11844 .crtc_w = crtc_w,
11845 .crtc_h = crtc_h,
11846 .src_x = src_x,
11847 .src_y = src_y,
11848 .src_w = src_w,
11849 .src_h = src_h,
11850 };
11851 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper465c1202014-05-29 08:06:54 -070011852 bool visible;
11853 int ret;
11854
11855 ret = drm_plane_helper_check_update(plane, crtc, fb,
11856 &src, &dest, &clip,
11857 DRM_PLANE_HELPER_NO_SCALING,
11858 DRM_PLANE_HELPER_NO_SCALING,
11859 false, true, &visible);
11860
11861 if (ret)
11862 return ret;
11863
11864 /*
11865 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11866 * updating the fb pointer, and returning without touching the
11867 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11868 * turn on the display with all planes setup as desired.
11869 */
11870 if (!crtc->enabled) {
Matt Roper4c345742014-07-09 16:22:10 -070011871 mutex_lock(&dev->struct_mutex);
11872
Matt Roper465c1202014-05-29 08:06:54 -070011873 /*
11874 * If we already called setplane while the crtc was disabled,
11875 * we may have an fb pinned; unpin it.
11876 */
11877 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011878 intel_unpin_fb_obj(old_obj);
11879
11880 i915_gem_track_fb(old_obj, obj,
11881 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011882
11883 /* Pin and return without programming hardware */
Matt Roper4c345742014-07-09 16:22:10 -070011884 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11885 mutex_unlock(&dev->struct_mutex);
11886
11887 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070011888 }
11889
11890 intel_crtc_wait_for_pending_flips(crtc);
11891
11892 /*
11893 * If clipping results in a non-visible primary plane, we'll disable
11894 * the primary plane. Note that this is a bit different than what
11895 * happens if userspace explicitly disables the plane by passing fb=0
11896 * because plane->fb still gets set and pinned.
11897 */
11898 if (!visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011899 mutex_lock(&dev->struct_mutex);
11900
Matt Roper465c1202014-05-29 08:06:54 -070011901 /*
11902 * Try to pin the new fb first so that we can bail out if we
11903 * fail.
11904 */
11905 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011906 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011907 if (ret) {
11908 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011909 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011910 }
Matt Roper465c1202014-05-29 08:06:54 -070011911 }
11912
Daniel Vettera071fa02014-06-18 23:28:09 +020011913 i915_gem_track_fb(old_obj, obj,
11914 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11915
Matt Roper465c1202014-05-29 08:06:54 -070011916 if (intel_crtc->primary_enabled)
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011917 intel_disable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011918
11919
11920 if (plane->fb != fb)
11921 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011922 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011923
Matt Roper4c345742014-07-09 16:22:10 -070011924 mutex_unlock(&dev->struct_mutex);
11925
Sonika Jindalce54d852014-08-21 11:44:39 +053011926 } else {
Sonika Jindal48404c12014-08-22 14:06:04 +053011927 if (intel_crtc && intel_crtc->active &&
11928 intel_crtc->primary_enabled) {
11929 /*
11930 * FBC does not work on some platforms for rotated
11931 * planes, so disable it when rotation is not 0 and
11932 * update it when rotation is set back to 0.
11933 *
11934 * FIXME: This is redundant with the fbc update done in
11935 * the primary plane enable function except that that
11936 * one is done too late. We eventually need to unify
11937 * this.
11938 */
11939 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11940 dev_priv->fbc.plane == intel_crtc->plane &&
11941 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11942 intel_disable_fbc(dev);
11943 }
11944 }
Sonika Jindalce54d852014-08-21 11:44:39 +053011945 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11946 if (ret)
11947 return ret;
11948
11949 if (!intel_crtc->primary_enabled)
11950 intel_enable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011951 }
11952
Sonika Jindalce54d852014-08-21 11:44:39 +053011953 intel_plane->crtc_x = orig.crtc_x;
11954 intel_plane->crtc_y = orig.crtc_y;
11955 intel_plane->crtc_w = orig.crtc_w;
11956 intel_plane->crtc_h = orig.crtc_h;
11957 intel_plane->src_x = orig.src_x;
11958 intel_plane->src_y = orig.src_y;
11959 intel_plane->src_w = orig.src_w;
11960 intel_plane->src_h = orig.src_h;
11961 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011962
11963 return 0;
11964}
11965
Matt Roper3d7d6512014-06-10 08:28:13 -070011966/* Common destruction function for both primary and cursor planes */
11967static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011968{
11969 struct intel_plane *intel_plane = to_intel_plane(plane);
11970 drm_plane_cleanup(plane);
11971 kfree(intel_plane);
11972}
11973
11974static const struct drm_plane_funcs intel_primary_plane_funcs = {
11975 .update_plane = intel_primary_plane_setplane,
11976 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011977 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011978 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011979};
11980
11981static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11982 int pipe)
11983{
11984 struct intel_plane *primary;
11985 const uint32_t *intel_primary_formats;
11986 int num_formats;
11987
11988 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11989 if (primary == NULL)
11990 return NULL;
11991
11992 primary->can_scale = false;
11993 primary->max_downscale = 1;
11994 primary->pipe = pipe;
11995 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011996 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011997 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11998 primary->plane = !pipe;
11999
12000 if (INTEL_INFO(dev)->gen <= 3) {
12001 intel_primary_formats = intel_primary_formats_gen2;
12002 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12003 } else {
12004 intel_primary_formats = intel_primary_formats_gen4;
12005 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12006 }
12007
12008 drm_universal_plane_init(dev, &primary->base, 0,
12009 &intel_primary_plane_funcs,
12010 intel_primary_formats, num_formats,
12011 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012012
12013 if (INTEL_INFO(dev)->gen >= 4) {
12014 if (!dev->mode_config.rotation_property)
12015 dev->mode_config.rotation_property =
12016 drm_mode_create_rotation_property(dev,
12017 BIT(DRM_ROTATE_0) |
12018 BIT(DRM_ROTATE_180));
12019 if (dev->mode_config.rotation_property)
12020 drm_object_attach_property(&primary->base.base,
12021 dev->mode_config.rotation_property,
12022 primary->rotation);
12023 }
12024
Matt Roper465c1202014-05-29 08:06:54 -070012025 return &primary->base;
12026}
12027
Matt Roper3d7d6512014-06-10 08:28:13 -070012028static int
12029intel_cursor_plane_disable(struct drm_plane *plane)
12030{
12031 if (!plane->fb)
12032 return 0;
12033
12034 BUG_ON(!plane->crtc);
12035
12036 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
12037}
12038
12039static int
12040intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
12041 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
12042 unsigned int crtc_w, unsigned int crtc_h,
12043 uint32_t src_x, uint32_t src_y,
12044 uint32_t src_w, uint32_t src_h)
12045{
12046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12047 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
12048 struct drm_i915_gem_object *obj = intel_fb->obj;
12049 struct drm_rect dest = {
12050 /* integer pixels */
12051 .x1 = crtc_x,
12052 .y1 = crtc_y,
12053 .x2 = crtc_x + crtc_w,
12054 .y2 = crtc_y + crtc_h,
12055 };
12056 struct drm_rect src = {
12057 /* 16.16 fixed point */
12058 .x1 = src_x,
12059 .y1 = src_y,
12060 .x2 = src_x + src_w,
12061 .y2 = src_y + src_h,
12062 };
12063 const struct drm_rect clip = {
12064 /* integer pixels */
Ville Syrjälä1add1432014-08-12 19:39:52 +030012065 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
12066 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
Matt Roper3d7d6512014-06-10 08:28:13 -070012067 };
12068 bool visible;
12069 int ret;
12070
12071 ret = drm_plane_helper_check_update(plane, crtc, fb,
12072 &src, &dest, &clip,
12073 DRM_PLANE_HELPER_NO_SCALING,
12074 DRM_PLANE_HELPER_NO_SCALING,
12075 true, true, &visible);
12076 if (ret)
12077 return ret;
12078
12079 crtc->cursor_x = crtc_x;
12080 crtc->cursor_y = crtc_y;
12081 if (fb != crtc->cursor->fb) {
12082 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
12083 } else {
12084 intel_crtc_update_cursor(crtc, visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020012085
12086 intel_frontbuffer_flip(crtc->dev,
12087 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
12088
Matt Roper3d7d6512014-06-10 08:28:13 -070012089 return 0;
12090 }
12091}
12092static const struct drm_plane_funcs intel_cursor_plane_funcs = {
12093 .update_plane = intel_cursor_plane_update,
12094 .disable_plane = intel_cursor_plane_disable,
12095 .destroy = intel_plane_destroy,
12096};
12097
12098static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12099 int pipe)
12100{
12101 struct intel_plane *cursor;
12102
12103 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12104 if (cursor == NULL)
12105 return NULL;
12106
12107 cursor->can_scale = false;
12108 cursor->max_downscale = 1;
12109 cursor->pipe = pipe;
12110 cursor->plane = pipe;
12111
12112 drm_universal_plane_init(dev, &cursor->base, 0,
12113 &intel_cursor_plane_funcs,
12114 intel_cursor_formats,
12115 ARRAY_SIZE(intel_cursor_formats),
12116 DRM_PLANE_TYPE_CURSOR);
12117 return &cursor->base;
12118}
12119
Hannes Ederb358d0a2008-12-18 21:18:47 +010012120static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012121{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012122 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012123 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012124 struct drm_plane *primary = NULL;
12125 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012126 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012127
Daniel Vetter955382f2013-09-19 14:05:45 +020012128 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012129 if (intel_crtc == NULL)
12130 return;
12131
Matt Roper465c1202014-05-29 08:06:54 -070012132 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012133 if (!primary)
12134 goto fail;
12135
12136 cursor = intel_cursor_plane_create(dev, pipe);
12137 if (!cursor)
12138 goto fail;
12139
Matt Roper465c1202014-05-29 08:06:54 -070012140 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012141 cursor, &intel_crtc_funcs);
12142 if (ret)
12143 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012144
12145 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012146 for (i = 0; i < 256; i++) {
12147 intel_crtc->lut_r[i] = i;
12148 intel_crtc->lut_g[i] = i;
12149 intel_crtc->lut_b[i] = i;
12150 }
12151
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012152 /*
12153 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012154 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012155 */
Jesse Barnes80824002009-09-10 15:28:06 -070012156 intel_crtc->pipe = pipe;
12157 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012158 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012159 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012160 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012161 }
12162
Chris Wilson4b0e3332014-05-30 16:35:26 +030012163 intel_crtc->cursor_base = ~0;
12164 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012165 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012166
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012167 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12168 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12169 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12170 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12171
Jesse Barnes79e53942008-11-07 14:24:08 -080012172 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012173
12174 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012175 return;
12176
12177fail:
12178 if (primary)
12179 drm_plane_cleanup(primary);
12180 if (cursor)
12181 drm_plane_cleanup(cursor);
12182 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012183}
12184
Jesse Barnes752aa882013-10-31 18:55:49 +020012185enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12186{
12187 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012188 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012189
Rob Clark51fd3712013-11-19 12:10:12 -050012190 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012191
12192 if (!encoder)
12193 return INVALID_PIPE;
12194
12195 return to_intel_crtc(encoder->crtc)->pipe;
12196}
12197
Carl Worth08d7b3d2009-04-29 14:43:54 -070012198int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012199 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012200{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012201 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012202 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012203 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012204
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012205 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12206 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012207
Rob Clark7707e652014-07-17 23:30:04 -040012208 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012209
Rob Clark7707e652014-07-17 23:30:04 -040012210 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012211 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012212 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012213 }
12214
Rob Clark7707e652014-07-17 23:30:04 -040012215 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012216 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012217
Daniel Vetterc05422d2009-08-11 16:05:30 +020012218 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012219}
12220
Daniel Vetter66a92782012-07-12 20:08:18 +020012221static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012222{
Daniel Vetter66a92782012-07-12 20:08:18 +020012223 struct drm_device *dev = encoder->base.dev;
12224 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012225 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012226 int entry = 0;
12227
Damien Lespiaub2784e12014-08-05 11:29:37 +010012228 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012229 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012230 index_mask |= (1 << entry);
12231
Jesse Barnes79e53942008-11-07 14:24:08 -080012232 entry++;
12233 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012234
Jesse Barnes79e53942008-11-07 14:24:08 -080012235 return index_mask;
12236}
12237
Chris Wilson4d302442010-12-14 19:21:29 +000012238static bool has_edp_a(struct drm_device *dev)
12239{
12240 struct drm_i915_private *dev_priv = dev->dev_private;
12241
12242 if (!IS_MOBILE(dev))
12243 return false;
12244
12245 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12246 return false;
12247
Damien Lespiaue3589902014-02-07 19:12:50 +000012248 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012249 return false;
12250
12251 return true;
12252}
12253
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012254const char *intel_output_name(int output)
12255{
12256 static const char *names[] = {
12257 [INTEL_OUTPUT_UNUSED] = "Unused",
12258 [INTEL_OUTPUT_ANALOG] = "Analog",
12259 [INTEL_OUTPUT_DVO] = "DVO",
12260 [INTEL_OUTPUT_SDVO] = "SDVO",
12261 [INTEL_OUTPUT_LVDS] = "LVDS",
12262 [INTEL_OUTPUT_TVOUT] = "TV",
12263 [INTEL_OUTPUT_HDMI] = "HDMI",
12264 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12265 [INTEL_OUTPUT_EDP] = "eDP",
12266 [INTEL_OUTPUT_DSI] = "DSI",
12267 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12268 };
12269
12270 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12271 return "Invalid";
12272
12273 return names[output];
12274}
12275
Jesse Barnes84b4e042014-06-25 08:24:29 -070012276static bool intel_crt_present(struct drm_device *dev)
12277{
12278 struct drm_i915_private *dev_priv = dev->dev_private;
12279
12280 if (IS_ULT(dev))
12281 return false;
12282
12283 if (IS_CHERRYVIEW(dev))
12284 return false;
12285
12286 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12287 return false;
12288
12289 return true;
12290}
12291
Jesse Barnes79e53942008-11-07 14:24:08 -080012292static void intel_setup_outputs(struct drm_device *dev)
12293{
Eric Anholt725e30a2009-01-22 13:01:02 -080012294 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012295 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012296 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012297
Daniel Vetterc9093352013-06-06 22:22:47 +020012298 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012299
Jesse Barnes84b4e042014-06-25 08:24:29 -070012300 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012301 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012302
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012303 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012304 int found;
12305
12306 /* Haswell uses DDI functions to detect digital outputs */
12307 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12308 /* DDI A only supports eDP */
12309 if (found)
12310 intel_ddi_init(dev, PORT_A);
12311
12312 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12313 * register */
12314 found = I915_READ(SFUSE_STRAP);
12315
12316 if (found & SFUSE_STRAP_DDIB_DETECTED)
12317 intel_ddi_init(dev, PORT_B);
12318 if (found & SFUSE_STRAP_DDIC_DETECTED)
12319 intel_ddi_init(dev, PORT_C);
12320 if (found & SFUSE_STRAP_DDID_DETECTED)
12321 intel_ddi_init(dev, PORT_D);
12322 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012323 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012324 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012325
12326 if (has_edp_a(dev))
12327 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012328
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012329 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012330 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012331 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012332 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012333 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012334 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012335 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012336 }
12337
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012338 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012339 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012340
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012341 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012342 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012343
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012344 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012345 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012346
Daniel Vetter270b3042012-10-27 15:52:05 +020012347 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012348 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012349 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012350 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
12351 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12352 PORT_B);
12353 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
12354 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
12355 }
12356
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012357 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
12358 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12359 PORT_C);
12360 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012361 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012362 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053012363
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012364 if (IS_CHERRYVIEW(dev)) {
12365 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
12366 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12367 PORT_D);
12368 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12369 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
12370 }
12371 }
12372
Jani Nikula3cfca972013-08-27 15:12:26 +030012373 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012374 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012375 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012376
Paulo Zanonie2debe92013-02-18 19:00:27 -030012377 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012378 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012379 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012380 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12381 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012382 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012383 }
Ma Ling27185ae2009-08-24 13:50:23 +080012384
Imre Deake7281ea2013-05-08 13:14:08 +030012385 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012386 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012387 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012388
12389 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012390
Paulo Zanonie2debe92013-02-18 19:00:27 -030012391 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012392 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012393 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012394 }
Ma Ling27185ae2009-08-24 13:50:23 +080012395
Paulo Zanonie2debe92013-02-18 19:00:27 -030012396 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012397
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012398 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12399 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012400 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012401 }
Imre Deake7281ea2013-05-08 13:14:08 +030012402 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012403 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012404 }
Ma Ling27185ae2009-08-24 13:50:23 +080012405
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012406 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012407 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012408 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012409 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012410 intel_dvo_init(dev);
12411
Zhenyu Wang103a1962009-11-27 11:44:36 +080012412 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012413 intel_tv_init(dev);
12414
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012415 intel_edp_psr_init(dev);
12416
Damien Lespiaub2784e12014-08-05 11:29:37 +010012417 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012418 encoder->base.possible_crtcs = encoder->crtc_mask;
12419 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012420 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012421 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012422
Paulo Zanonidde86e22012-12-01 12:04:25 -020012423 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012424
12425 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012426}
12427
12428static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12429{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012430 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012431 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012432
Daniel Vetteref2d6332014-02-10 18:00:38 +010012433 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012434 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012435 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012436 drm_gem_object_unreference(&intel_fb->obj->base);
12437 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012438 kfree(intel_fb);
12439}
12440
12441static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012442 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012443 unsigned int *handle)
12444{
12445 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012446 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012447
Chris Wilson05394f32010-11-08 19:18:58 +000012448 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012449}
12450
12451static const struct drm_framebuffer_funcs intel_fb_funcs = {
12452 .destroy = intel_user_framebuffer_destroy,
12453 .create_handle = intel_user_framebuffer_create_handle,
12454};
12455
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012456static int intel_framebuffer_init(struct drm_device *dev,
12457 struct intel_framebuffer *intel_fb,
12458 struct drm_mode_fb_cmd2 *mode_cmd,
12459 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012460{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012461 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012462 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012463 int ret;
12464
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012465 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12466
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012467 if (obj->tiling_mode == I915_TILING_Y) {
12468 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012469 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012470 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012471
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012472 if (mode_cmd->pitches[0] & 63) {
12473 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12474 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012475 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012476 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012477
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012478 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12479 pitch_limit = 32*1024;
12480 } else if (INTEL_INFO(dev)->gen >= 4) {
12481 if (obj->tiling_mode)
12482 pitch_limit = 16*1024;
12483 else
12484 pitch_limit = 32*1024;
12485 } else if (INTEL_INFO(dev)->gen >= 3) {
12486 if (obj->tiling_mode)
12487 pitch_limit = 8*1024;
12488 else
12489 pitch_limit = 16*1024;
12490 } else
12491 /* XXX DSPC is limited to 4k tiled */
12492 pitch_limit = 8*1024;
12493
12494 if (mode_cmd->pitches[0] > pitch_limit) {
12495 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12496 obj->tiling_mode ? "tiled" : "linear",
12497 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012498 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012499 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012500
12501 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012502 mode_cmd->pitches[0] != obj->stride) {
12503 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12504 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012505 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012506 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012507
Ville Syrjälä57779d02012-10-31 17:50:14 +020012508 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012509 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012510 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012511 case DRM_FORMAT_RGB565:
12512 case DRM_FORMAT_XRGB8888:
12513 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012514 break;
12515 case DRM_FORMAT_XRGB1555:
12516 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012517 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012518 DRM_DEBUG("unsupported pixel format: %s\n",
12519 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012520 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012521 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012522 break;
12523 case DRM_FORMAT_XBGR8888:
12524 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012525 case DRM_FORMAT_XRGB2101010:
12526 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012527 case DRM_FORMAT_XBGR2101010:
12528 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012529 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012530 DRM_DEBUG("unsupported pixel format: %s\n",
12531 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012532 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012533 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012534 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012535 case DRM_FORMAT_YUYV:
12536 case DRM_FORMAT_UYVY:
12537 case DRM_FORMAT_YVYU:
12538 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012539 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012540 DRM_DEBUG("unsupported pixel format: %s\n",
12541 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012542 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012543 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012544 break;
12545 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012546 DRM_DEBUG("unsupported pixel format: %s\n",
12547 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012548 return -EINVAL;
12549 }
12550
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012551 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12552 if (mode_cmd->offsets[0] != 0)
12553 return -EINVAL;
12554
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012555 aligned_height = intel_align_height(dev, mode_cmd->height,
12556 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012557 /* FIXME drm helper for size checks (especially planar formats)? */
12558 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12559 return -EINVAL;
12560
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012561 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12562 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012563 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012564
Jesse Barnes79e53942008-11-07 14:24:08 -080012565 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12566 if (ret) {
12567 DRM_ERROR("framebuffer init failed %d\n", ret);
12568 return ret;
12569 }
12570
Jesse Barnes79e53942008-11-07 14:24:08 -080012571 return 0;
12572}
12573
Jesse Barnes79e53942008-11-07 14:24:08 -080012574static struct drm_framebuffer *
12575intel_user_framebuffer_create(struct drm_device *dev,
12576 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012577 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012578{
Chris Wilson05394f32010-11-08 19:18:58 +000012579 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012580
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012581 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12582 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012583 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012584 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012585
Chris Wilsond2dff872011-04-19 08:36:26 +010012586 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012587}
12588
Daniel Vetter4520f532013-10-09 09:18:51 +020012589#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012590static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012591{
12592}
12593#endif
12594
Jesse Barnes79e53942008-11-07 14:24:08 -080012595static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012596 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012597 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012598};
12599
Jesse Barnese70236a2009-09-21 10:42:27 -070012600/* Set up chip specific display functions */
12601static void intel_init_display(struct drm_device *dev)
12602{
12603 struct drm_i915_private *dev_priv = dev->dev_private;
12604
Daniel Vetteree9300b2013-06-03 22:40:22 +020012605 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12606 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012607 else if (IS_CHERRYVIEW(dev))
12608 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012609 else if (IS_VALLEYVIEW(dev))
12610 dev_priv->display.find_dpll = vlv_find_best_dpll;
12611 else if (IS_PINEVIEW(dev))
12612 dev_priv->display.find_dpll = pnv_find_best_dpll;
12613 else
12614 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12615
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012616 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012617 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012618 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012619 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012620 dev_priv->display.crtc_enable = haswell_crtc_enable;
12621 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012622 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012623 dev_priv->display.update_primary_plane =
12624 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012625 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012626 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012627 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012628 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012629 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12630 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012631 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012632 dev_priv->display.update_primary_plane =
12633 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012634 } else if (IS_VALLEYVIEW(dev)) {
12635 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012636 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012637 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12638 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12639 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12640 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012641 dev_priv->display.update_primary_plane =
12642 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012643 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012644 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012645 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012646 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012647 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12648 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012649 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012650 dev_priv->display.update_primary_plane =
12651 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012652 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012653
Jesse Barnese70236a2009-09-21 10:42:27 -070012654 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012655 if (IS_VALLEYVIEW(dev))
12656 dev_priv->display.get_display_clock_speed =
12657 valleyview_get_display_clock_speed;
12658 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012659 dev_priv->display.get_display_clock_speed =
12660 i945_get_display_clock_speed;
12661 else if (IS_I915G(dev))
12662 dev_priv->display.get_display_clock_speed =
12663 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012664 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012665 dev_priv->display.get_display_clock_speed =
12666 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012667 else if (IS_PINEVIEW(dev))
12668 dev_priv->display.get_display_clock_speed =
12669 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012670 else if (IS_I915GM(dev))
12671 dev_priv->display.get_display_clock_speed =
12672 i915gm_get_display_clock_speed;
12673 else if (IS_I865G(dev))
12674 dev_priv->display.get_display_clock_speed =
12675 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012676 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012677 dev_priv->display.get_display_clock_speed =
12678 i855_get_display_clock_speed;
12679 else /* 852, 830 */
12680 dev_priv->display.get_display_clock_speed =
12681 i830_get_display_clock_speed;
12682
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012683 if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012684 dev_priv->display.write_eld = g4x_write_eld;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012685 } else if (IS_GEN5(dev)) {
12686 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
12687 dev_priv->display.write_eld = ironlake_write_eld;
12688 } else if (IS_GEN6(dev)) {
12689 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
12690 dev_priv->display.write_eld = ironlake_write_eld;
12691 dev_priv->display.modeset_global_resources =
12692 snb_modeset_global_resources;
12693 } else if (IS_IVYBRIDGE(dev)) {
12694 /* FIXME: detect B0+ stepping and use auto training */
12695 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
12696 dev_priv->display.write_eld = ironlake_write_eld;
12697 dev_priv->display.modeset_global_resources =
12698 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012699 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012700 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
12701 dev_priv->display.write_eld = haswell_write_eld;
12702 dev_priv->display.modeset_global_resources =
12703 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012704 } else if (IS_VALLEYVIEW(dev)) {
12705 dev_priv->display.modeset_global_resources =
12706 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012707 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012708 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012709
12710 /* Default just returns -ENODEV to indicate unsupported */
12711 dev_priv->display.queue_flip = intel_default_queue_flip;
12712
12713 switch (INTEL_INFO(dev)->gen) {
12714 case 2:
12715 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12716 break;
12717
12718 case 3:
12719 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12720 break;
12721
12722 case 4:
12723 case 5:
12724 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12725 break;
12726
12727 case 6:
12728 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12729 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012730 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012731 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012732 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12733 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012734 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012735
12736 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012737
12738 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012739}
12740
Jesse Barnesb690e962010-07-19 13:53:12 -070012741/*
12742 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12743 * resume, or other times. This quirk makes sure that's the case for
12744 * affected systems.
12745 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012746static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012747{
12748 struct drm_i915_private *dev_priv = dev->dev_private;
12749
12750 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012751 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012752}
12753
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012754static void quirk_pipeb_force(struct drm_device *dev)
12755{
12756 struct drm_i915_private *dev_priv = dev->dev_private;
12757
12758 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12759 DRM_INFO("applying pipe b force quirk\n");
12760}
12761
Keith Packard435793d2011-07-12 14:56:22 -070012762/*
12763 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12764 */
12765static void quirk_ssc_force_disable(struct drm_device *dev)
12766{
12767 struct drm_i915_private *dev_priv = dev->dev_private;
12768 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012769 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012770}
12771
Carsten Emde4dca20e2012-03-15 15:56:26 +010012772/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012773 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12774 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012775 */
12776static void quirk_invert_brightness(struct drm_device *dev)
12777{
12778 struct drm_i915_private *dev_priv = dev->dev_private;
12779 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012780 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012781}
12782
Scot Doyle9c72cc62014-07-03 23:27:50 +000012783/* Some VBT's incorrectly indicate no backlight is present */
12784static void quirk_backlight_present(struct drm_device *dev)
12785{
12786 struct drm_i915_private *dev_priv = dev->dev_private;
12787 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12788 DRM_INFO("applying backlight present quirk\n");
12789}
12790
Jesse Barnesb690e962010-07-19 13:53:12 -070012791struct intel_quirk {
12792 int device;
12793 int subsystem_vendor;
12794 int subsystem_device;
12795 void (*hook)(struct drm_device *dev);
12796};
12797
Egbert Eich5f85f172012-10-14 15:46:38 +020012798/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12799struct intel_dmi_quirk {
12800 void (*hook)(struct drm_device *dev);
12801 const struct dmi_system_id (*dmi_id_list)[];
12802};
12803
12804static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12805{
12806 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12807 return 1;
12808}
12809
12810static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12811 {
12812 .dmi_id_list = &(const struct dmi_system_id[]) {
12813 {
12814 .callback = intel_dmi_reverse_brightness,
12815 .ident = "NCR Corporation",
12816 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12817 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12818 },
12819 },
12820 { } /* terminating entry */
12821 },
12822 .hook = quirk_invert_brightness,
12823 },
12824};
12825
Ben Widawskyc43b5632012-04-16 14:07:40 -070012826static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012827 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012828 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012829
Jesse Barnesb690e962010-07-19 13:53:12 -070012830 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12831 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12832
Jesse Barnesb690e962010-07-19 13:53:12 -070012833 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12834 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12835
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012836 /* 830 needs to leave pipe A & dpll A up */
12837 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12838
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012839 /* 830 needs to leave pipe B & dpll B up */
12840 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12841
Keith Packard435793d2011-07-12 14:56:22 -070012842 /* Lenovo U160 cannot use SSC on LVDS */
12843 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012844
12845 /* Sony Vaio Y cannot use SSC on LVDS */
12846 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012847
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012848 /* Acer Aspire 5734Z must invert backlight brightness */
12849 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12850
12851 /* Acer/eMachines G725 */
12852 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12853
12854 /* Acer/eMachines e725 */
12855 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12856
12857 /* Acer/Packard Bell NCL20 */
12858 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12859
12860 /* Acer Aspire 4736Z */
12861 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012862
12863 /* Acer Aspire 5336 */
12864 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012865
12866 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12867 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012868
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012869 /* Acer C720 Chromebook (Core i3 4005U) */
12870 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12871
Scot Doyled4967d82014-07-03 23:27:52 +000012872 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12873 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012874
12875 /* HP Chromebook 14 (Celeron 2955U) */
12876 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012877};
12878
12879static void intel_init_quirks(struct drm_device *dev)
12880{
12881 struct pci_dev *d = dev->pdev;
12882 int i;
12883
12884 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12885 struct intel_quirk *q = &intel_quirks[i];
12886
12887 if (d->device == q->device &&
12888 (d->subsystem_vendor == q->subsystem_vendor ||
12889 q->subsystem_vendor == PCI_ANY_ID) &&
12890 (d->subsystem_device == q->subsystem_device ||
12891 q->subsystem_device == PCI_ANY_ID))
12892 q->hook(dev);
12893 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012894 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12895 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12896 intel_dmi_quirks[i].hook(dev);
12897 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012898}
12899
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012900/* Disable the VGA plane that we never use */
12901static void i915_disable_vga(struct drm_device *dev)
12902{
12903 struct drm_i915_private *dev_priv = dev->dev_private;
12904 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012905 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012906
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012907 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012908 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012909 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012910 sr1 = inb(VGA_SR_DATA);
12911 outb(sr1 | 1<<5, VGA_SR_DATA);
12912 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12913 udelay(300);
12914
Ville Syrjälä69769f92014-08-15 01:22:08 +030012915 /*
12916 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12917 * from S3 without preserving (some of?) the other bits.
12918 */
12919 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012920 POSTING_READ(vga_reg);
12921}
12922
Daniel Vetterf8175862012-04-10 15:50:11 +020012923void intel_modeset_init_hw(struct drm_device *dev)
12924{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012925 intel_prepare_ddi(dev);
12926
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012927 if (IS_VALLEYVIEW(dev))
12928 vlv_update_cdclk(dev);
12929
Daniel Vetterf8175862012-04-10 15:50:11 +020012930 intel_init_clock_gating(dev);
12931
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012932 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012933}
12934
Imre Deak7d708ee2013-04-17 14:04:50 +030012935void intel_modeset_suspend_hw(struct drm_device *dev)
12936{
12937 intel_suspend_hw(dev);
12938}
12939
Jesse Barnes79e53942008-11-07 14:24:08 -080012940void intel_modeset_init(struct drm_device *dev)
12941{
Jesse Barnes652c3932009-08-17 13:31:43 -070012942 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012943 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012944 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012945 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012946
12947 drm_mode_config_init(dev);
12948
12949 dev->mode_config.min_width = 0;
12950 dev->mode_config.min_height = 0;
12951
Dave Airlie019d96c2011-09-29 16:20:42 +010012952 dev->mode_config.preferred_depth = 24;
12953 dev->mode_config.prefer_shadow = 1;
12954
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012955 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012956
Jesse Barnesb690e962010-07-19 13:53:12 -070012957 intel_init_quirks(dev);
12958
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012959 intel_init_pm(dev);
12960
Ben Widawskye3c74752013-04-05 13:12:39 -070012961 if (INTEL_INFO(dev)->num_pipes == 0)
12962 return;
12963
Jesse Barnese70236a2009-09-21 10:42:27 -070012964 intel_init_display(dev);
12965
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012966 if (IS_GEN2(dev)) {
12967 dev->mode_config.max_width = 2048;
12968 dev->mode_config.max_height = 2048;
12969 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012970 dev->mode_config.max_width = 4096;
12971 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012972 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012973 dev->mode_config.max_width = 8192;
12974 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012975 }
Damien Lespiau068be562014-03-28 14:17:49 +000012976
Ville Syrjälädc41c152014-08-13 11:57:05 +030012977 if (IS_845G(dev) || IS_I865G(dev)) {
12978 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12979 dev->mode_config.cursor_height = 1023;
12980 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012981 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12982 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12983 } else {
12984 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12985 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12986 }
12987
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012988 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012989
Zhao Yakui28c97732009-10-09 11:39:41 +080012990 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012991 INTEL_INFO(dev)->num_pipes,
12992 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012993
Damien Lespiau055e3932014-08-18 13:49:10 +010012994 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012995 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012996 for_each_sprite(pipe, sprite) {
12997 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012998 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012999 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013000 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013001 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013002 }
13003
Jesse Barnesf42bb702013-12-16 16:34:23 -080013004 intel_init_dpio(dev);
13005
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013006 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013007
Ville Syrjälä69769f92014-08-15 01:22:08 +030013008 /* save the BIOS value before clobbering it */
13009 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013010 /* Just disable it once at startup */
13011 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013012 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013013
13014 /* Just in case the BIOS is doing something questionable. */
13015 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013016
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013017 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013018 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013019 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013020
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013021 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013022 if (!crtc->active)
13023 continue;
13024
Jesse Barnes46f297f2014-03-07 08:57:48 -080013025 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013026 * Note that reserving the BIOS fb up front prevents us
13027 * from stuffing other stolen allocations like the ring
13028 * on top. This prevents some ugliness at boot time, and
13029 * can even allow for smooth boot transitions if the BIOS
13030 * fb is large enough for the active pipe configuration.
13031 */
13032 if (dev_priv->display.get_plane_config) {
13033 dev_priv->display.get_plane_config(crtc,
13034 &crtc->plane_config);
13035 /*
13036 * If the fb is shared between multiple heads, we'll
13037 * just get the first one.
13038 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013039 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013040 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013041 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013042}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013043
Daniel Vetter7fad7982012-07-04 17:51:47 +020013044static void intel_enable_pipe_a(struct drm_device *dev)
13045{
13046 struct intel_connector *connector;
13047 struct drm_connector *crt = NULL;
13048 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013049 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013050
13051 /* We can't just switch on the pipe A, we need to set things up with a
13052 * proper mode and output configuration. As a gross hack, enable pipe A
13053 * by enabling the load detect pipe once. */
13054 list_for_each_entry(connector,
13055 &dev->mode_config.connector_list,
13056 base.head) {
13057 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13058 crt = &connector->base;
13059 break;
13060 }
13061 }
13062
13063 if (!crt)
13064 return;
13065
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013066 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13067 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013068}
13069
Daniel Vetterfa555832012-10-10 23:14:00 +020013070static bool
13071intel_check_plane_mapping(struct intel_crtc *crtc)
13072{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013073 struct drm_device *dev = crtc->base.dev;
13074 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013075 u32 reg, val;
13076
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013077 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013078 return true;
13079
13080 reg = DSPCNTR(!crtc->plane);
13081 val = I915_READ(reg);
13082
13083 if ((val & DISPLAY_PLANE_ENABLE) &&
13084 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13085 return false;
13086
13087 return true;
13088}
13089
Daniel Vetter24929352012-07-02 20:28:59 +020013090static void intel_sanitize_crtc(struct intel_crtc *crtc)
13091{
13092 struct drm_device *dev = crtc->base.dev;
13093 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013094 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013095
Daniel Vetter24929352012-07-02 20:28:59 +020013096 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020013097 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013098 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13099
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013100 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013101 if (crtc->active) {
13102 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013103 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013104 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013105 drm_vblank_off(dev, crtc->pipe);
13106
Daniel Vetter24929352012-07-02 20:28:59 +020013107 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013108 * disable the crtc (and hence change the state) if it is wrong. Note
13109 * that gen4+ has a fixed plane -> pipe mapping. */
13110 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013111 struct intel_connector *connector;
13112 bool plane;
13113
Daniel Vetter24929352012-07-02 20:28:59 +020013114 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13115 crtc->base.base.id);
13116
13117 /* Pipe has the wrong plane attached and the plane is active.
13118 * Temporarily change the plane mapping and disable everything
13119 * ... */
13120 plane = crtc->plane;
13121 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013122 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013123 dev_priv->display.crtc_disable(&crtc->base);
13124 crtc->plane = plane;
13125
13126 /* ... and break all links. */
13127 list_for_each_entry(connector, &dev->mode_config.connector_list,
13128 base.head) {
13129 if (connector->encoder->base.crtc != &crtc->base)
13130 continue;
13131
Egbert Eich7f1950f2014-04-25 10:56:22 +020013132 connector->base.dpms = DRM_MODE_DPMS_OFF;
13133 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013134 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013135 /* multiple connectors may have the same encoder:
13136 * handle them and break crtc link separately */
13137 list_for_each_entry(connector, &dev->mode_config.connector_list,
13138 base.head)
13139 if (connector->encoder->base.crtc == &crtc->base) {
13140 connector->encoder->base.crtc = NULL;
13141 connector->encoder->connectors_active = false;
13142 }
Daniel Vetter24929352012-07-02 20:28:59 +020013143
13144 WARN_ON(crtc->active);
13145 crtc->base.enabled = false;
13146 }
Daniel Vetter24929352012-07-02 20:28:59 +020013147
Daniel Vetter7fad7982012-07-04 17:51:47 +020013148 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13149 crtc->pipe == PIPE_A && !crtc->active) {
13150 /* BIOS forgot to enable pipe A, this mostly happens after
13151 * resume. Force-enable the pipe to fix this, the update_dpms
13152 * call below we restore the pipe to the right state, but leave
13153 * the required bits on. */
13154 intel_enable_pipe_a(dev);
13155 }
13156
Daniel Vetter24929352012-07-02 20:28:59 +020013157 /* Adjust the state of the output pipe according to whether we
13158 * have active connectors/encoders. */
13159 intel_crtc_update_dpms(&crtc->base);
13160
13161 if (crtc->active != crtc->base.enabled) {
13162 struct intel_encoder *encoder;
13163
13164 /* This can happen either due to bugs in the get_hw_state
13165 * functions or because the pipe is force-enabled due to the
13166 * pipe A quirk. */
13167 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13168 crtc->base.base.id,
13169 crtc->base.enabled ? "enabled" : "disabled",
13170 crtc->active ? "enabled" : "disabled");
13171
13172 crtc->base.enabled = crtc->active;
13173
13174 /* Because we only establish the connector -> encoder ->
13175 * crtc links if something is active, this means the
13176 * crtc is now deactivated. Break the links. connector
13177 * -> encoder links are only establish when things are
13178 * actually up, hence no need to break them. */
13179 WARN_ON(crtc->active);
13180
13181 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13182 WARN_ON(encoder->connectors_active);
13183 encoder->base.crtc = NULL;
13184 }
13185 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013186
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013187 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013188 /*
13189 * We start out with underrun reporting disabled to avoid races.
13190 * For correct bookkeeping mark this on active crtcs.
13191 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013192 * Also on gmch platforms we dont have any hardware bits to
13193 * disable the underrun reporting. Which means we need to start
13194 * out with underrun reporting disabled also on inactive pipes,
13195 * since otherwise we'll complain about the garbage we read when
13196 * e.g. coming up after runtime pm.
13197 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013198 * No protection against concurrent access is required - at
13199 * worst a fifo underrun happens which also sets this to false.
13200 */
13201 crtc->cpu_fifo_underrun_disabled = true;
13202 crtc->pch_fifo_underrun_disabled = true;
13203 }
Daniel Vetter24929352012-07-02 20:28:59 +020013204}
13205
13206static void intel_sanitize_encoder(struct intel_encoder *encoder)
13207{
13208 struct intel_connector *connector;
13209 struct drm_device *dev = encoder->base.dev;
13210
13211 /* We need to check both for a crtc link (meaning that the
13212 * encoder is active and trying to read from a pipe) and the
13213 * pipe itself being active. */
13214 bool has_active_crtc = encoder->base.crtc &&
13215 to_intel_crtc(encoder->base.crtc)->active;
13216
13217 if (encoder->connectors_active && !has_active_crtc) {
13218 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13219 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013220 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013221
13222 /* Connector is active, but has no active pipe. This is
13223 * fallout from our resume register restoring. Disable
13224 * the encoder manually again. */
13225 if (encoder->base.crtc) {
13226 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13227 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013228 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013229 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013230 if (encoder->post_disable)
13231 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013232 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013233 encoder->base.crtc = NULL;
13234 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013235
13236 /* Inconsistent output/port/pipe state happens presumably due to
13237 * a bug in one of the get_hw_state functions. Or someplace else
13238 * in our code, like the register restore mess on resume. Clamp
13239 * things to off as a safer default. */
13240 list_for_each_entry(connector,
13241 &dev->mode_config.connector_list,
13242 base.head) {
13243 if (connector->encoder != encoder)
13244 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013245 connector->base.dpms = DRM_MODE_DPMS_OFF;
13246 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013247 }
13248 }
13249 /* Enabled encoders without active connectors will be fixed in
13250 * the crtc fixup. */
13251}
13252
Imre Deak04098752014-02-18 00:02:16 +020013253void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013254{
13255 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013256 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013257
Imre Deak04098752014-02-18 00:02:16 +020013258 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13259 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13260 i915_disable_vga(dev);
13261 }
13262}
13263
13264void i915_redisable_vga(struct drm_device *dev)
13265{
13266 struct drm_i915_private *dev_priv = dev->dev_private;
13267
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013268 /* This function can be called both from intel_modeset_setup_hw_state or
13269 * at a very early point in our resume sequence, where the power well
13270 * structures are not yet restored. Since this function is at a very
13271 * paranoid "someone might have enabled VGA while we were not looking"
13272 * level, just check if the power well is enabled instead of trying to
13273 * follow the "don't touch the power well if we don't need it" policy
13274 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020013275 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013276 return;
13277
Imre Deak04098752014-02-18 00:02:16 +020013278 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013279}
13280
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013281static bool primary_get_hw_state(struct intel_crtc *crtc)
13282{
13283 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13284
13285 if (!crtc->active)
13286 return false;
13287
13288 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13289}
13290
Daniel Vetter30e984d2013-06-05 13:34:17 +020013291static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013292{
13293 struct drm_i915_private *dev_priv = dev->dev_private;
13294 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013295 struct intel_crtc *crtc;
13296 struct intel_encoder *encoder;
13297 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013298 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013299
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013300 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013301 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013302
Daniel Vetter99535992014-04-13 12:00:33 +020013303 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13304
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013305 crtc->active = dev_priv->display.get_pipe_config(crtc,
13306 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013307
13308 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013309 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013310
13311 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13312 crtc->base.base.id,
13313 crtc->active ? "enabled" : "disabled");
13314 }
13315
Daniel Vetter53589012013-06-05 13:34:16 +020013316 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13317 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13318
13319 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13320 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013321 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020013322 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13323 pll->active++;
13324 }
13325 pll->refcount = pll->active;
13326
Daniel Vetter35c95372013-07-17 06:55:04 +020013327 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13328 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013329
13330 if (pll->refcount)
13331 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013332 }
13333
Damien Lespiaub2784e12014-08-05 11:29:37 +010013334 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013335 pipe = 0;
13336
13337 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013338 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13339 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013340 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013341 } else {
13342 encoder->base.crtc = NULL;
13343 }
13344
13345 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013346 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013347 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013348 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013349 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013350 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013351 }
13352
13353 list_for_each_entry(connector, &dev->mode_config.connector_list,
13354 base.head) {
13355 if (connector->get_hw_state(connector)) {
13356 connector->base.dpms = DRM_MODE_DPMS_ON;
13357 connector->encoder->connectors_active = true;
13358 connector->base.encoder = &connector->encoder->base;
13359 } else {
13360 connector->base.dpms = DRM_MODE_DPMS_OFF;
13361 connector->base.encoder = NULL;
13362 }
13363 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13364 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013365 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013366 connector->base.encoder ? "enabled" : "disabled");
13367 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013368}
13369
13370/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13371 * and i915 state tracking structures. */
13372void intel_modeset_setup_hw_state(struct drm_device *dev,
13373 bool force_restore)
13374{
13375 struct drm_i915_private *dev_priv = dev->dev_private;
13376 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013377 struct intel_crtc *crtc;
13378 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013379 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013380
13381 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013382
Jesse Barnesbabea612013-06-26 18:57:38 +030013383 /*
13384 * Now that we have the config, copy it to each CRTC struct
13385 * Note that this could go away if we move to using crtc_config
13386 * checking everywhere.
13387 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013388 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013389 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013390 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013391 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13392 crtc->base.base.id);
13393 drm_mode_debug_printmodeline(&crtc->base.mode);
13394 }
13395 }
13396
Daniel Vetter24929352012-07-02 20:28:59 +020013397 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013398 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013399 intel_sanitize_encoder(encoder);
13400 }
13401
Damien Lespiau055e3932014-08-18 13:49:10 +010013402 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013403 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13404 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013405 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013406 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013407
Daniel Vetter35c95372013-07-17 06:55:04 +020013408 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13409 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13410
13411 if (!pll->on || pll->active)
13412 continue;
13413
13414 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13415
13416 pll->disable(dev_priv, pll);
13417 pll->on = false;
13418 }
13419
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013420 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013421 ilk_wm_get_hw_state(dev);
13422
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013423 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013424 i915_redisable_vga(dev);
13425
Daniel Vetterf30da182013-04-11 20:22:50 +020013426 /*
13427 * We need to use raw interfaces for restoring state to avoid
13428 * checking (bogus) intermediate states.
13429 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013430 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013431 struct drm_crtc *crtc =
13432 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013433
13434 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013435 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013436 }
13437 } else {
13438 intel_modeset_update_staged_output_state(dev);
13439 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013440
13441 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013442}
13443
13444void intel_modeset_gem_init(struct drm_device *dev)
13445{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013446 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013447 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013448
Imre Deakae484342014-03-31 15:10:44 +030013449 mutex_lock(&dev->struct_mutex);
13450 intel_init_gt_powersave(dev);
13451 mutex_unlock(&dev->struct_mutex);
13452
Chris Wilson1833b132012-05-09 11:56:28 +010013453 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013454
13455 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013456
13457 /*
13458 * Make sure any fbs we allocated at startup are properly
13459 * pinned & fenced. When we do the allocation it's too early
13460 * for this.
13461 */
13462 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013463 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013464 obj = intel_fb_obj(c->primary->fb);
13465 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013466 continue;
13467
Matt Roper2ff8fde2014-07-08 07:50:07 -070013468 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013469 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13470 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013471 drm_framebuffer_unreference(c->primary->fb);
13472 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013473 }
13474 }
13475 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013476}
13477
Imre Deak4932e2c2014-02-11 17:12:48 +020013478void intel_connector_unregister(struct intel_connector *intel_connector)
13479{
13480 struct drm_connector *connector = &intel_connector->base;
13481
13482 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013483 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013484}
13485
Jesse Barnes79e53942008-11-07 14:24:08 -080013486void intel_modeset_cleanup(struct drm_device *dev)
13487{
Jesse Barnes652c3932009-08-17 13:31:43 -070013488 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013489 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013490
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013491 /*
13492 * Interrupts and polling as the first thing to avoid creating havoc.
13493 * Too much stuff here (turning of rps, connectors, ...) would
13494 * experience fancy races otherwise.
13495 */
13496 drm_irq_uninstall(dev);
Imre Deak1d0d3432014-08-18 14:42:44 +030013497 intel_hpd_cancel_work(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013498 dev_priv->pm._irqs_disabled = true;
13499
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013500 /*
13501 * Due to the hpd irq storm handling the hotplug work can re-arm the
13502 * poll handlers. Hence disable polling after hpd handling is shut down.
13503 */
Keith Packardf87ea762010-10-03 19:36:26 -070013504 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013505
Jesse Barnes652c3932009-08-17 13:31:43 -070013506 mutex_lock(&dev->struct_mutex);
13507
Jesse Barnes723bfd72010-10-07 16:01:13 -070013508 intel_unregister_dsm_handler();
13509
Chris Wilson973d04f2011-07-08 12:22:37 +010013510 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013511
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013512 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013513
Daniel Vetter930ebb42012-06-29 23:32:16 +020013514 ironlake_teardown_rc6(dev);
13515
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013516 mutex_unlock(&dev->struct_mutex);
13517
Chris Wilson1630fe72011-07-08 12:22:42 +010013518 /* flush any delayed tasks or pending work */
13519 flush_scheduled_work();
13520
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013521 /* destroy the backlight and sysfs files before encoders/connectors */
13522 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013523 struct intel_connector *intel_connector;
13524
13525 intel_connector = to_intel_connector(connector);
13526 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013527 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013528
Jesse Barnes79e53942008-11-07 14:24:08 -080013529 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013530
13531 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013532
13533 mutex_lock(&dev->struct_mutex);
13534 intel_cleanup_gt_powersave(dev);
13535 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013536}
13537
Dave Airlie28d52042009-09-21 14:33:58 +100013538/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013539 * Return which encoder is currently attached for connector.
13540 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013541struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013542{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013543 return &intel_attached_encoder(connector)->base;
13544}
Jesse Barnes79e53942008-11-07 14:24:08 -080013545
Chris Wilsondf0e9242010-09-09 16:20:55 +010013546void intel_connector_attach_encoder(struct intel_connector *connector,
13547 struct intel_encoder *encoder)
13548{
13549 connector->encoder = encoder;
13550 drm_mode_connector_attach_encoder(&connector->base,
13551 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013552}
Dave Airlie28d52042009-09-21 14:33:58 +100013553
13554/*
13555 * set vga decode state - true == enable VGA decode
13556 */
13557int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13558{
13559 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013560 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013561 u16 gmch_ctrl;
13562
Chris Wilson75fa0412014-02-07 18:37:02 -020013563 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13564 DRM_ERROR("failed to read control word\n");
13565 return -EIO;
13566 }
13567
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013568 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13569 return 0;
13570
Dave Airlie28d52042009-09-21 14:33:58 +100013571 if (state)
13572 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13573 else
13574 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013575
13576 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13577 DRM_ERROR("failed to write control word\n");
13578 return -EIO;
13579 }
13580
Dave Airlie28d52042009-09-21 14:33:58 +100013581 return 0;
13582}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013583
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013584struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013585
13586 u32 power_well_driver;
13587
Chris Wilson63b66e52013-08-08 15:12:06 +020013588 int num_transcoders;
13589
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013590 struct intel_cursor_error_state {
13591 u32 control;
13592 u32 position;
13593 u32 base;
13594 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013595 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013596
13597 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013598 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013599 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030013600 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013601 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013602
13603 struct intel_plane_error_state {
13604 u32 control;
13605 u32 stride;
13606 u32 size;
13607 u32 pos;
13608 u32 addr;
13609 u32 surface;
13610 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013611 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013612
13613 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013614 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013615 enum transcoder cpu_transcoder;
13616
13617 u32 conf;
13618
13619 u32 htotal;
13620 u32 hblank;
13621 u32 hsync;
13622 u32 vtotal;
13623 u32 vblank;
13624 u32 vsync;
13625 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013626};
13627
13628struct intel_display_error_state *
13629intel_display_capture_error_state(struct drm_device *dev)
13630{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013631 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013632 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013633 int transcoders[] = {
13634 TRANSCODER_A,
13635 TRANSCODER_B,
13636 TRANSCODER_C,
13637 TRANSCODER_EDP,
13638 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013639 int i;
13640
Chris Wilson63b66e52013-08-08 15:12:06 +020013641 if (INTEL_INFO(dev)->num_pipes == 0)
13642 return NULL;
13643
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013644 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013645 if (error == NULL)
13646 return NULL;
13647
Imre Deak190be112013-11-25 17:15:31 +020013648 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013649 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13650
Damien Lespiau055e3932014-08-18 13:49:10 +010013651 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013652 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013653 intel_display_power_enabled_unlocked(dev_priv,
13654 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013655 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013656 continue;
13657
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013658 error->cursor[i].control = I915_READ(CURCNTR(i));
13659 error->cursor[i].position = I915_READ(CURPOS(i));
13660 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013661
13662 error->plane[i].control = I915_READ(DSPCNTR(i));
13663 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013664 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013665 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013666 error->plane[i].pos = I915_READ(DSPPOS(i));
13667 }
Paulo Zanonica291362013-03-06 20:03:14 -030013668 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13669 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013670 if (INTEL_INFO(dev)->gen >= 4) {
13671 error->plane[i].surface = I915_READ(DSPSURF(i));
13672 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13673 }
13674
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013675 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030013676
Sonika Jindal3abfce72014-07-21 15:23:43 +053013677 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030013678 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013679 }
13680
13681 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13682 if (HAS_DDI(dev_priv->dev))
13683 error->num_transcoders++; /* Account for eDP. */
13684
13685 for (i = 0; i < error->num_transcoders; i++) {
13686 enum transcoder cpu_transcoder = transcoders[i];
13687
Imre Deakddf9c532013-11-27 22:02:02 +020013688 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013689 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013690 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013691 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013692 continue;
13693
Chris Wilson63b66e52013-08-08 15:12:06 +020013694 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13695
13696 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13697 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13698 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13699 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13700 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13701 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13702 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013703 }
13704
13705 return error;
13706}
13707
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013708#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13709
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013710void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013711intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013712 struct drm_device *dev,
13713 struct intel_display_error_state *error)
13714{
Damien Lespiau055e3932014-08-18 13:49:10 +010013715 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013716 int i;
13717
Chris Wilson63b66e52013-08-08 15:12:06 +020013718 if (!error)
13719 return;
13720
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013721 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013722 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013723 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013724 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013725 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013726 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013727 err_printf(m, " Power: %s\n",
13728 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013729 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030013730 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013731
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013732 err_printf(m, "Plane [%d]:\n", i);
13733 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13734 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013735 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013736 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13737 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013738 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013739 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013740 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013741 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013742 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13743 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013744 }
13745
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013746 err_printf(m, "Cursor [%d]:\n", i);
13747 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13748 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13749 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013750 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013751
13752 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013753 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013754 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013755 err_printf(m, " Power: %s\n",
13756 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013757 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13758 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13759 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13760 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13761 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13762 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13763 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13764 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013765}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013766
13767void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13768{
13769 struct intel_crtc *crtc;
13770
13771 for_each_intel_crtc(dev, crtc) {
13772 struct intel_unpin_work *work;
13773 unsigned long irqflags;
13774
13775 spin_lock_irqsave(&dev->event_lock, irqflags);
13776
13777 work = crtc->unpin_work;
13778
13779 if (work && work->event &&
13780 work->event->base.file_priv == file) {
13781 kfree(work->event);
13782 work->event = NULL;
13783 }
13784
13785 spin_unlock_irqrestore(&dev->event_lock, irqflags);
13786 }
13787}