blob: 85274906f686d406589fffc67662b1dcacfda980 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Matt Roperc196e1d2015-01-21 16:35:48 -080040#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_dp_helper.h>
42#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070043#include <drm/drm_plane_helper.h>
44#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080045#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Matt Roper465c1202014-05-29 08:06:54 -070047/* Primary plane formats supported by all gen */
48#define COMMON_PRIMARY_FORMATS \
49 DRM_FORMAT_C8, \
50 DRM_FORMAT_RGB565, \
51 DRM_FORMAT_XRGB8888, \
52 DRM_FORMAT_ARGB8888
53
54/* Primary plane formats for gen <= 3 */
55static const uint32_t intel_primary_formats_gen2[] = {
56 COMMON_PRIMARY_FORMATS,
57 DRM_FORMAT_XRGB1555,
58 DRM_FORMAT_ARGB1555,
59};
60
61/* Primary plane formats for gen >= 4 */
62static const uint32_t intel_primary_formats_gen4[] = {
63 COMMON_PRIMARY_FORMATS, \
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_ABGR8888,
66 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_ARGB2101010,
68 DRM_FORMAT_XBGR2101010,
69 DRM_FORMAT_ABGR2101010,
70};
71
Matt Roper3d7d6512014-06-10 08:28:13 -070072/* Cursor formats */
73static const uint32_t intel_cursor_formats[] = {
74 DRM_FORMAT_ARGB8888,
75};
76
Chris Wilson6b383a72010-09-13 13:54:26 +010077static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnesf1f644d2013-06-27 00:39:25 +030079static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020080 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030081static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020082 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083
Damien Lespiaue7457a92013-08-08 22:28:59 +010084static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
85 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080086static int intel_framebuffer_init(struct drm_device *dev,
87 struct intel_framebuffer *ifb,
88 struct drm_mode_fb_cmd2 *mode_cmd,
89 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020090static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
91static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020092static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070093 struct intel_link_m_n *m_n,
94 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020096static void haswell_set_pipeconf(struct drm_crtc *crtc);
97static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020098static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020099 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200100static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200101 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800102static void intel_begin_crtc_commit(struct drm_crtc *crtc);
103static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
393 .vco = { .min = 4860000, .max = 6700000 },
394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
Damien Lespiau40935612014-10-29 11:16:59 +0000414bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300415{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 struct intel_encoder *encoder;
418
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300419 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200426/**
427 * Returns whether any output on the specified pipe will have the specified
428 * type after a staged modeset is complete, i.e., the same as
429 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
430 * encoder->crtc.
431 */
432static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
433{
434 struct drm_device *dev = crtc->base.dev;
435 struct intel_encoder *encoder;
436
437 for_each_intel_encoder(dev, encoder)
438 if (encoder->new_crtc == crtc && encoder->type == type)
439 return true;
440
441 return false;
442}
443
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800448 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800449
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000452 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 limit = &intel_limits_ironlake_dual_lvds_100m;
454 else
455 limit = &intel_limits_ironlake_dual_lvds;
456 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000457 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800458 limit = &intel_limits_ironlake_single_lvds_100m;
459 else
460 limit = &intel_limits_ironlake_single_lvds;
461 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200462 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800463 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800464
465 return limit;
466}
467
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300468static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800469{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300470 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800471 const intel_limit_t *limit;
472
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200473 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100474 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700475 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800476 else
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
479 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700480 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700484 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300489static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300491 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 const intel_limit_t *limit;
493
Eric Anholtbad720f2009-10-22 16:11:14 -0700494 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000495 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800496 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800497 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500498 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200499 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500500 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800501 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500502 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300503 } else if (IS_CHERRYVIEW(dev)) {
504 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700505 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300506 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100507 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200508 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100509 limit = &intel_limits_i9xx_lvds;
510 else
511 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200513 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200515 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700516 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200517 else
518 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 }
520 return limit;
521}
522
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523/* m1 is reserved as 0 in Pineview, n is a ring counter */
524static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800525{
Shaohua Li21778322009-02-23 15:19:16 +0800526 clock->m = clock->m2 + 2;
527 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200528 if (WARN_ON(clock->n == 0 || clock->p == 0))
529 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300530 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
531 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800532}
533
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200534static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
535{
536 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
537}
538
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200539static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800540{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200541 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200543 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
544 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300545 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
546 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800547}
548
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300549static void chv_clock(int refclk, intel_clock_t *clock)
550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
554 return;
555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Chris Wilson1b894b52010-12-14 20:04:54 +0000566static bool intel_PLL_is_valid(struct drm_device *dev,
567 const intel_limit_t *limit,
568 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
579 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
580 if (clock->m1 <= clock->m2)
581 INTELPllInvalid("m1 <= m2\n");
582
583 if (!IS_VALLEYVIEW(dev)) {
584 if (clock->p < limit->p.min || limit->p.max < clock->p)
585 INTELPllInvalid("p out of range\n");
586 if (clock->m < limit->m.min || limit->m.max < clock->m)
587 INTELPllInvalid("m out of range\n");
588 }
589
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400591 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
593 * connector, etc., rather than just a single range.
594 */
595 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400596 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800597
598 return true;
599}
600
Ma Lingd4906092009-03-18 20:13:27 +0800601static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300602i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800603 int target, int refclk, intel_clock_t *match_clock,
604 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300606 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200610 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 clock.p2 = limit->p2.p2_fast;
618 else
619 clock.p2 = limit->p2.p2_slow;
620 } else {
621 if (target < limit->p2.dot_limit)
622 clock.p2 = limit->p2.p2_slow;
623 else
624 clock.p2 = limit->p2.p2_fast;
625 }
626
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200641 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000642 if (!intel_PLL_is_valid(dev, limit,
643 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800645 if (match_clock &&
646 clock.p != match_clock->p)
647 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 this_err = abs(clock.dot - target);
650 if (this_err < err) {
651 *best_clock = clock;
652 err = this_err;
653 }
654 }
655 }
656 }
657 }
658
659 return (err != target);
660}
661
Ma Lingd4906092009-03-18 20:13:27 +0800662static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300663pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664 int target, int refclk, intel_clock_t *match_clock,
665 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200666{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300667 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200668 intel_clock_t clock;
669 int err = target;
670
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200671 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200672 /*
673 * For LVDS just rely on its current settings for dual-channel.
674 * We haven't figured out how to reliably set up different
675 * single/dual channel state, if we even can.
676 */
677 if (intel_is_dual_link_lvds(dev))
678 clock.p2 = limit->p2.p2_fast;
679 else
680 clock.p2 = limit->p2.p2_slow;
681 } else {
682 if (target < limit->p2.dot_limit)
683 clock.p2 = limit->p2.p2_slow;
684 else
685 clock.p2 = limit->p2.p2_fast;
686 }
687
688 memset(best_clock, 0, sizeof(*best_clock));
689
690 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
691 clock.m1++) {
692 for (clock.m2 = limit->m2.min;
693 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
698 int this_err;
699
700 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
703 continue;
704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ma Lingd4906092009-03-18 20:13:27 +0800721static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300722g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200723 int target, int refclk, intel_clock_t *match_clock,
724 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800725{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300726 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800727 intel_clock_t clock;
728 int max_n;
729 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400730 /* approximately equals target * 0.00585 */
731 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800732 found = false;
733
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200734 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100735 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800736 clock.p2 = limit->p2.p2_fast;
737 else
738 clock.p2 = limit->p2.p2_slow;
739 } else {
740 if (target < limit->p2.dot_limit)
741 clock.p2 = limit->p2.p2_slow;
742 else
743 clock.p2 = limit->p2.p2_fast;
744 }
745
746 memset(best_clock, 0, sizeof(*best_clock));
747 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200748 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800749 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200750 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800751 for (clock.m1 = limit->m1.max;
752 clock.m1 >= limit->m1.min; clock.m1--) {
753 for (clock.m2 = limit->m2.max;
754 clock.m2 >= limit->m2.min; clock.m2--) {
755 for (clock.p1 = limit->p1.max;
756 clock.p1 >= limit->p1.min; clock.p1--) {
757 int this_err;
758
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200759 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000760 if (!intel_PLL_is_valid(dev, limit,
761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Zhenyu Wang2c072452009-06-05 15:38:42 +0800778static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300779vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300783 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300785 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300786 /* min update 19.2 MHz */
787 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300788 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700789
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300790 target *= 5; /* fast clock */
791
792 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700793
794 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300796 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300797 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300799 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700800 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300802 unsigned int ppm, diff;
803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
805 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300806
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300807 vlv_clock(refclk, &clock);
808
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300809 if (!intel_PLL_is_valid(dev, limit,
810 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300811 continue;
812
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300813 diff = abs(clock.dot - target);
814 ppm = div_u64(1000000ULL * diff, target);
815
816 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300819 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300820 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821
Ville Syrjäläc6861222013-09-24 21:26:21 +0300822 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300823 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300824 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300825 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700826 }
827 }
828 }
829 }
830 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700831
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300832 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700833}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300835static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300836chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
839{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300840 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300841 intel_clock_t clock;
842 uint64_t m2;
843 int found = false;
844
845 memset(best_clock, 0, sizeof(*best_clock));
846
847 /*
848 * Based on hardware doc, the n always set to 1, and m1 always
849 * set to 2. If requires to support 200Mhz refclk, we need to
850 * revisit this because n may not 1 anymore.
851 */
852 clock.n = 1, clock.m1 = 2;
853 target *= 5; /* fast clock */
854
855 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
856 for (clock.p2 = limit->p2.p2_fast;
857 clock.p2 >= limit->p2.p2_slow;
858 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
859
860 clock.p = clock.p1 * clock.p2;
861
862 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
863 clock.n) << 22, refclk * clock.m1);
864
865 if (m2 > INT_MAX/clock.m1)
866 continue;
867
868 clock.m2 = m2;
869
870 chv_clock(refclk, &clock);
871
872 if (!intel_PLL_is_valid(dev, limit, &clock))
873 continue;
874
875 /* based on hardware requirement, prefer bigger p
876 */
877 if (clock.p > best_clock->p) {
878 *best_clock = clock;
879 found = true;
880 }
881 }
882 }
883
884 return found;
885}
886
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300887bool intel_crtc_active(struct drm_crtc *crtc)
888{
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
891 /* Be paranoid as we can arrive here with only partial
892 * state retrieved from the hardware during setup.
893 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100894 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * as Haswell has gained clock readout/fastboot support.
896 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000897 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300898 * properly reconstruct framebuffers.
899 */
Matt Roperf4510a22014-04-01 15:22:40 -0700900 return intel_crtc->active && crtc->primary->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200901 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300902}
903
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200904enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
905 enum pipe pipe)
906{
907 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200910 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200911}
912
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300913static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
914{
915 struct drm_i915_private *dev_priv = dev->dev_private;
916 u32 reg = PIPEDSL(pipe);
917 u32 line1, line2;
918 u32 line_mask;
919
920 if (IS_GEN2(dev))
921 line_mask = DSL_LINEMASK_GEN2;
922 else
923 line_mask = DSL_LINEMASK_GEN3;
924
925 line1 = I915_READ(reg) & line_mask;
926 mdelay(5);
927 line2 = I915_READ(reg) & line_mask;
928
929 return line1 == line2;
930}
931
Keith Packardab7ad7f2010-10-03 00:33:06 -0700932/*
933 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300934 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 *
936 * After disabling a pipe, we can't wait for vblank in the usual way,
937 * spinning on the vblank interrupt status bit, since we won't actually
938 * see an interrupt when the pipe is disabled.
939 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700940 * On Gen4 and above:
941 * wait for the pipe register state bit to turn off
942 *
943 * Otherwise:
944 * wait for the display line value to settle (it usually
945 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100946 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300948static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700949{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300950 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200952 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300953 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200956 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700957
Keith Packardab7ad7f2010-10-03 00:33:06 -0700958 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100959 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
960 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200961 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300964 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200965 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800967}
968
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000969/*
970 * ibx_digital_port_connected - is the specified port connected?
971 * @dev_priv: i915 private structure
972 * @port: the port to test
973 *
974 * Returns true if @port is connected, false otherwise.
975 */
976bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
977 struct intel_digital_port *port)
978{
979 u32 bit;
980
Damien Lespiauc36346e2012-12-13 16:09:03 +0000981 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200982 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000983 case PORT_B:
984 bit = SDE_PORTB_HOTPLUG;
985 break;
986 case PORT_C:
987 bit = SDE_PORTC_HOTPLUG;
988 break;
989 case PORT_D:
990 bit = SDE_PORTD_HOTPLUG;
991 break;
992 default:
993 return true;
994 }
995 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200996 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000997 case PORT_B:
998 bit = SDE_PORTB_HOTPLUG_CPT;
999 break;
1000 case PORT_C:
1001 bit = SDE_PORTC_HOTPLUG_CPT;
1002 break;
1003 case PORT_D:
1004 bit = SDE_PORTD_HOTPLUG_CPT;
1005 break;
1006 default:
1007 return true;
1008 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001009 }
1010
1011 return I915_READ(SDEISR) & bit;
1012}
1013
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014static const char *state_string(bool enabled)
1015{
1016 return enabled ? "on" : "off";
1017}
1018
1019/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001020void assert_pll(struct drm_i915_private *dev_priv,
1021 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001022{
1023 int reg;
1024 u32 val;
1025 bool cur_state;
1026
1027 reg = DPLL(pipe);
1028 val = I915_READ(reg);
1029 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001030 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031 "PLL state assertion failure (expected %s, current %s)\n",
1032 state_string(state), state_string(cur_state));
1033}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001034
Jani Nikula23538ef2013-08-27 15:12:22 +03001035/* XXX: the dsi pll is shared between MIPI DSI ports */
1036static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1037{
1038 u32 val;
1039 bool cur_state;
1040
1041 mutex_lock(&dev_priv->dpio_lock);
1042 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1043 mutex_unlock(&dev_priv->dpio_lock);
1044
1045 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001046 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001047 "DSI PLL state assertion failure (expected %s, current %s)\n",
1048 state_string(state), state_string(cur_state));
1049}
1050#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1051#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1052
Daniel Vetter55607e82013-06-16 21:42:39 +02001053struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001054intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001055{
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1057
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001058 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001059 return NULL;
1060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001061 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001062}
1063
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001065void assert_shared_dpll(struct drm_i915_private *dev_priv,
1066 struct intel_shared_dpll *pll,
1067 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001068{
Jesse Barnes040484a2011-01-03 12:14:26 -08001069 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001070 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001073 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001075
Daniel Vetter53589012013-06-05 13:34:16 +02001076 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001077 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001078 "%s assertion failure (expected %s, current %s)\n",
1079 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001080}
Jesse Barnes040484a2011-01-03 12:14:26 -08001081
1082static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1083 enum pipe pipe, bool state)
1084{
1085 int reg;
1086 u32 val;
1087 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001088 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1089 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001090
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001091 if (HAS_DDI(dev_priv->dev)) {
1092 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001093 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001094 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001096 } else {
1097 reg = FDI_TX_CTL(pipe);
1098 val = I915_READ(reg);
1099 cur_state = !!(val & FDI_TX_ENABLE);
1100 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001101 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 "FDI TX state assertion failure (expected %s, current %s)\n",
1103 state_string(state), state_string(cur_state));
1104}
1105#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1106#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1107
1108static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
1110{
1111 int reg;
1112 u32 val;
1113 bool cur_state;
1114
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001115 reg = FDI_RX_CTL(pipe);
1116 val = I915_READ(reg);
1117 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 "FDI RX state assertion failure (expected %s, current %s)\n",
1120 state_string(state), state_string(cur_state));
1121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
1128 int reg;
1129 u32 val;
1130
1131 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001132 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001133 return;
1134
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001136 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 return;
1138
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 reg = FDI_TX_CTL(pipe);
1140 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001142}
1143
Daniel Vetter55607e82013-06-16 21:42:39 +02001144void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1145 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001146{
1147 int reg;
1148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
1151 reg = FDI_RX_CTL(pipe);
1152 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001153 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001154 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001155 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1156 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001157}
1158
Daniel Vetterb680c372014-09-19 18:27:27 +02001159void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1160 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001162 struct drm_device *dev = dev_priv->dev;
1163 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164 u32 val;
1165 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001166 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001167
Jani Nikulabedd4db2014-08-22 15:04:13 +03001168 if (WARN_ON(HAS_DDI(dev)))
1169 return;
1170
1171 if (HAS_PCH_SPLIT(dev)) {
1172 u32 port_sel;
1173
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001175 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1176
1177 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1178 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1179 panel_pipe = PIPE_B;
1180 /* XXX: else fix for eDP */
1181 } else if (IS_VALLEYVIEW(dev)) {
1182 /* presumably write lock depends on pipe, not port select */
1183 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1184 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001185 } else {
1186 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001187 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1188 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 }
1190
1191 val = I915_READ(pp_reg);
1192 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001193 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 locked = false;
1195
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001197 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001198 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199}
1200
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001201static void assert_cursor(struct drm_i915_private *dev_priv,
1202 enum pipe pipe, bool state)
1203{
1204 struct drm_device *dev = dev_priv->dev;
1205 bool cur_state;
1206
Paulo Zanonid9d82082014-02-27 16:30:56 -03001207 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001209 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001210 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001211
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001213 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1214 pipe_name(pipe), state_string(state), state_string(cur_state));
1215}
1216#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1217#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1218
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001219void assert_pipe(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221{
1222 int reg;
1223 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001224 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001225 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1226 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001227
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001228 /* if we need the pipe quirk it must be always on */
1229 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1230 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001231 state = true;
1232
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001233 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001234 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001235 cur_state = false;
1236 } else {
1237 reg = PIPECONF(cpu_transcoder);
1238 val = I915_READ(reg);
1239 cur_state = !!(val & PIPECONF_ENABLE);
1240 }
1241
Rob Clarke2c719b2014-12-15 13:56:32 -05001242 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001243 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001244 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245}
1246
Chris Wilson931872f2012-01-16 23:01:13 +00001247static void assert_plane(struct drm_i915_private *dev_priv,
1248 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
1250 int reg;
1251 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001252 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253
1254 reg = DSPCNTR(plane);
1255 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001256 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001258 "plane %c assertion failure (expected %s, current %s)\n",
1259 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260}
1261
Chris Wilson931872f2012-01-16 23:01:13 +00001262#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1263#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1264
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe)
1267{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001268 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 int reg, i;
1270 u32 val;
1271 int cur_pipe;
1272
Ville Syrjälä653e1022013-06-04 13:49:05 +03001273 /* Primary planes are fixed to pipes on gen4+ */
1274 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001275 reg = DSPCNTR(pipe);
1276 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001278 "plane %c assertion failure, should be disabled but not\n",
1279 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001280 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001281 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001282
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001284 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 reg = DSPCNTR(i);
1286 val = I915_READ(reg);
1287 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1288 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001289 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1291 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292 }
1293}
1294
Jesse Barnes19332d72013-03-28 09:55:38 -07001295static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe)
1297{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001299 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001300 u32 val;
1301
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001302 if (INTEL_INFO(dev)->gen >= 9) {
1303 for_each_sprite(pipe, sprite) {
1304 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001305 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001306 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1307 sprite, pipe_name(pipe));
1308 }
1309 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001310 for_each_sprite(pipe, sprite) {
1311 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001312 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001313 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001316 }
1317 } else if (INTEL_INFO(dev)->gen >= 7) {
1318 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001319 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001320 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001321 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001322 plane_name(pipe), pipe_name(pipe));
1323 } else if (INTEL_INFO(dev)->gen >= 5) {
1324 reg = DVSCNTR(pipe);
1325 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001327 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1328 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001329 }
1330}
1331
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001332static void assert_vblank_disabled(struct drm_crtc *crtc)
1333{
Rob Clarke2c719b2014-12-15 13:56:32 -05001334 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001335 drm_crtc_vblank_put(crtc);
1336}
1337
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001338static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001339{
1340 u32 val;
1341 bool enabled;
1342
Rob Clarke2c719b2014-12-15 13:56:32 -05001343 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001344
Jesse Barnes92f25842011-01-04 15:09:34 -08001345 val = I915_READ(PCH_DREF_CONTROL);
1346 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1347 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001349}
1350
Daniel Vetterab9412b2013-05-03 11:49:46 +02001351static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001353{
1354 int reg;
1355 u32 val;
1356 bool enabled;
1357
Daniel Vetterab9412b2013-05-03 11:49:46 +02001358 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001359 val = I915_READ(reg);
1360 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001361 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001362 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1363 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001364}
1365
Keith Packard4e634382011-08-06 10:39:45 -07001366static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1367 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001368{
1369 if ((val & DP_PORT_EN) == 0)
1370 return false;
1371
1372 if (HAS_PCH_CPT(dev_priv->dev)) {
1373 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1374 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001377 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
1393 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001396 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
1412 if (HAS_PCH_CPT(dev_priv->dev)) {
1413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
1427 if (HAS_PCH_CPT(dev_priv->dev)) {
1428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001438 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001439{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001440 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001442 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001443 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001446 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001448}
1449
1450static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, int reg)
1452{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001453 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001454 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001455 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001456 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457
Rob Clarke2c719b2014-12-15 13:56:32 -05001458 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001459 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001461}
1462
1463static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
1465{
1466 int reg;
1467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
1473 reg = PCH_ADPA;
1474 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001475 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001476 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001477 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
1479 reg = PCH_LVDS;
1480 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
Paulo Zanonie2debe92013-02-18 19:00:27 -03001485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001488}
1489
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001490static void intel_init_dpio(struct drm_device *dev)
1491{
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493
1494 if (!IS_VALLEYVIEW(dev))
1495 return;
1496
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001497 /*
1498 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1499 * CHV x1 PHY (DP/HDMI D)
1500 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1501 */
1502 if (IS_CHERRYVIEW(dev)) {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1504 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1505 } else {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1507 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001508}
1509
Ville Syrjäläd288f652014-10-28 13:20:22 +02001510static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001511 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001512{
Daniel Vetter426115c2013-07-11 22:13:42 +02001513 struct drm_device *dev = crtc->base.dev;
1514 struct drm_i915_private *dev_priv = dev->dev_private;
1515 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001516 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517
Daniel Vetter426115c2013-07-11 22:13:42 +02001518 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001519
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001520 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1522
1523 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001524 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001525 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001526
Daniel Vetter426115c2013-07-11 22:13:42 +02001527 I915_WRITE(reg, dpll);
1528 POSTING_READ(reg);
1529 udelay(150);
1530
1531 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1532 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1533
Ville Syrjäläd288f652014-10-28 13:20:22 +02001534 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001536
1537 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001544 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001545 POSTING_READ(reg);
1546 udelay(150); /* wait for warmup */
1547}
1548
Ville Syrjäläd288f652014-10-28 13:20:22 +02001549static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001550 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551{
1552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 int pipe = crtc->pipe;
1555 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556 u32 tmp;
1557
1558 assert_pipe_disabled(dev_priv, crtc->pipe);
1559
1560 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1561
1562 mutex_lock(&dev_priv->dpio_lock);
1563
1564 /* Enable back the 10bit clock to display controller */
1565 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1566 tmp |= DPIO_DCLKP_EN;
1567 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1568
1569 /*
1570 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1571 */
1572 udelay(1);
1573
1574 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001575 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576
1577 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579 DRM_ERROR("PLL %d failed to lock\n", pipe);
1580
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001581 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001582 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001583 POSTING_READ(DPLL_MD(pipe));
1584
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001585 mutex_unlock(&dev_priv->dpio_lock);
1586}
1587
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001588static int intel_num_dvo_pipes(struct drm_device *dev)
1589{
1590 struct intel_crtc *crtc;
1591 int count = 0;
1592
1593 for_each_intel_crtc(dev, crtc)
1594 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001595 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001596
1597 return count;
1598}
1599
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001600static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001601{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
1604 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001605 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001608
1609 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001610 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611
1612 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 if (IS_MOBILE(dev) && !IS_I830(dev))
1614 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001616 /* Enable DVO 2x clock on both PLLs if necessary */
1617 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1618 /*
1619 * It appears to be important that we don't enable this
1620 * for the current pipe before otherwise configuring the
1621 * PLL. No idea how this should be handled if multiple
1622 * DVO outputs are enabled simultaneosly.
1623 */
1624 dpll |= DPLL_DVO_2X_MODE;
1625 I915_WRITE(DPLL(!crtc->pipe),
1626 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1627 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001628
1629 /* Wait for the clocks to stabilize. */
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (INTEL_INFO(dev)->gen >= 4) {
1634 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001635 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636 } else {
1637 /* The pixel multiplier can only be updated once the
1638 * DPLL is enabled and the clocks are stable.
1639 *
1640 * So write it again.
1641 */
1642 I915_WRITE(reg, dpll);
1643 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644
1645 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 POSTING_READ(reg);
1654 udelay(150); /* wait for warmup */
1655}
1656
1657/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001658 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 * @dev_priv: i915 private structure
1660 * @pipe: pipe PLL to disable
1661 *
1662 * Disable the PLL for @pipe, making sure the pipe is off first.
1663 *
1664 * Note! This is for pre-ILK only.
1665 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001668 struct drm_device *dev = crtc->base.dev;
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 enum pipe pipe = crtc->pipe;
1671
1672 /* Disable DVO 2x clock on both PLLs if necessary */
1673 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001674 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675 intel_num_dvo_pipes(dev) == 1) {
1676 I915_WRITE(DPLL(PIPE_B),
1677 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1678 I915_WRITE(DPLL(PIPE_A),
1679 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1680 }
1681
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001682 /* Don't disable pipe or pipe PLLs if needed */
1683 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1684 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685 return;
1686
1687 /* Make sure the pipe isn't still relying on us */
1688 assert_pipe_disabled(dev_priv, pipe);
1689
Daniel Vetter50b44a42013-06-05 13:34:33 +02001690 I915_WRITE(DPLL(pipe), 0);
1691 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692}
1693
Jesse Barnesf6071162013-10-01 10:41:38 -07001694static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1695{
1696 u32 val = 0;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Imre Deake5cbfbf2014-01-09 17:08:16 +02001701 /*
1702 * Leave integrated clock source and reference clock enabled for pipe B.
1703 * The latter is needed for VGA hotplug / manual detection.
1704 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001705 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001706 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001707 I915_WRITE(DPLL(pipe), val);
1708 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001709
1710}
1711
1712static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1713{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001714 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001715 u32 val;
1716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Make sure the pipe isn't still relying on us */
1718 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001720 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001721 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001722 if (pipe != PIPE_A)
1723 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1724 I915_WRITE(DPLL(pipe), val);
1725 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001726
1727 mutex_lock(&dev_priv->dpio_lock);
1728
1729 /* Disable 10bit clock to display controller */
1730 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1731 val &= ~DPIO_DCLKP_EN;
1732 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1733
Ville Syrjälä61407f62014-05-27 16:32:55 +03001734 /* disable left/right clock distribution */
1735 if (pipe != PIPE_B) {
1736 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1737 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1738 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1739 } else {
1740 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1741 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1742 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1743 }
1744
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001746}
1747
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1749 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001752 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
1762 break;
1763 case PORT_D:
1764 port_mask = DPLL_PORTD_READY_MASK;
1765 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001766 break;
1767 default:
1768 BUG();
1769 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001770
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001771 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001772 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001773 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774}
1775
Daniel Vetterb14b1052014-04-24 23:55:13 +02001776static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1777{
1778 struct drm_device *dev = crtc->base.dev;
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1781
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001782 if (WARN_ON(pll == NULL))
1783 return;
1784
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001785 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001786 if (pll->active == 0) {
1787 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1788 WARN_ON(pll->on);
1789 assert_shared_dpll_disabled(dev_priv, pll);
1790
1791 pll->mode_set(dev_priv, pll);
1792 }
1793}
1794
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001796 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001797 * @dev_priv: i915 private structure
1798 * @pipe: pipe PLL to enable
1799 *
1800 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1801 * drives the transcoder clock.
1802 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001803static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001804{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001805 struct drm_device *dev = crtc->base.dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001807 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001808
Daniel Vetter87a875b2013-06-05 13:34:19 +02001809 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
1811
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001812 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001813 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001814
Damien Lespiau74dd6922014-07-29 18:06:17 +01001815 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001816 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001817 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001818
Daniel Vettercdbd2312013-06-05 13:34:03 +02001819 if (pll->active++) {
1820 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001821 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822 return;
1823 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001824 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001826 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1827
Daniel Vetter46edb022013-06-05 13:34:12 +02001828 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001829 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001830 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001831}
1832
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001833static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001834{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001835 struct drm_device *dev = crtc->base.dev;
1836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001837 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001838
Jesse Barnes92f25842011-01-04 15:09:34 -08001839 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001840 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001841 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001842 return;
1843
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001844 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001845 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001846
Daniel Vetter46edb022013-06-05 13:34:12 +02001847 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1848 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001849 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001850
Chris Wilson48da64a2012-05-13 20:16:12 +01001851 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001852 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001853 return;
1854 }
1855
Daniel Vettere9d69442013-06-05 13:34:15 +02001856 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001857 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001858 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860
Daniel Vetter46edb022013-06-05 13:34:12 +02001861 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001862 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001863 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001864
1865 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001866}
1867
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001868static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1869 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001870{
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001872 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001877 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001878
1879 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001880 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001881 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001882
1883 /* FDI must be feeding us bits for PCH ports */
1884 assert_fdi_tx_enabled(dev_priv, pipe);
1885 assert_fdi_rx_enabled(dev_priv, pipe);
1886
Daniel Vetter23670b322012-11-01 09:15:30 +01001887 if (HAS_PCH_CPT(dev)) {
1888 /* Workaround: Set the timing override bit before enabling the
1889 * pch transcoder. */
1890 reg = TRANS_CHICKEN2(pipe);
1891 val = I915_READ(reg);
1892 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1893 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001894 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001895
Daniel Vetterab9412b2013-05-03 11:49:46 +02001896 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001897 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001898 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001899
1900 if (HAS_PCH_IBX(dev_priv->dev)) {
1901 /*
1902 * make the BPC in transcoder be consistent with
1903 * that in pipeconf reg.
1904 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001905 val &= ~PIPECONF_BPC_MASK;
1906 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001907 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001908
1909 val &= ~TRANS_INTERLACE_MASK;
1910 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001911 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001912 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001913 val |= TRANS_LEGACY_INTERLACED_ILK;
1914 else
1915 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001916 else
1917 val |= TRANS_PROGRESSIVE;
1918
Jesse Barnes040484a2011-01-03 12:14:26 -08001919 I915_WRITE(reg, val | TRANS_ENABLE);
1920 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001921 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001922}
1923
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001925 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001926{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
1929 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001930 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001933 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001934 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 /* Workaround: set timing override bit. */
1937 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001938 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001939 I915_WRITE(_TRANSA_CHICKEN2, val);
1940
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001941 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001942 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001943
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001944 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1945 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001946 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001947 else
1948 val |= TRANS_PROGRESSIVE;
1949
Daniel Vetterab9412b2013-05-03 11:49:46 +02001950 I915_WRITE(LPT_TRANSCONF, val);
1951 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953}
1954
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001955static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1956 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001957{
Daniel Vetter23670b322012-11-01 09:15:30 +01001958 struct drm_device *dev = dev_priv->dev;
1959 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* FDI relies on the transcoder */
1962 assert_fdi_tx_disabled(dev_priv, pipe);
1963 assert_fdi_rx_disabled(dev_priv, pipe);
1964
Jesse Barnes291906f2011-02-02 12:28:03 -08001965 /* Ports must be off as well */
1966 assert_pch_ports_disabled(dev_priv, pipe);
1967
Daniel Vetterab9412b2013-05-03 11:49:46 +02001968 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 val = I915_READ(reg);
1970 val &= ~TRANS_ENABLE;
1971 I915_WRITE(reg, val);
1972 /* wait for PCH transcoder off, transcoder state */
1973 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001974 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001975
1976 if (!HAS_PCH_IBX(dev)) {
1977 /* Workaround: Clear the timing override chicken bit again. */
1978 reg = TRANS_CHICKEN2(pipe);
1979 val = I915_READ(reg);
1980 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1981 I915_WRITE(reg, val);
1982 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001983}
1984
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001985static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 u32 val;
1988
Daniel Vetterab9412b2013-05-03 11:49:46 +02001989 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001990 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001991 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001992 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001993 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001994 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001995
1996 /* Workaround: clear timing override bit. */
1997 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001998 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001999 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002000}
2001
2002/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002003 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002004 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002006 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002008 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002009static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002010{
Paulo Zanoni03722642014-01-17 13:51:09 -02002011 struct drm_device *dev = crtc->base.dev;
2012 struct drm_i915_private *dev_priv = dev->dev_private;
2013 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002014 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2015 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002016 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 int reg;
2018 u32 val;
2019
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002020 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002021 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002022 assert_sprites_disabled(dev_priv, pipe);
2023
Paulo Zanoni681e5812012-12-06 11:12:38 -02002024 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002025 pch_transcoder = TRANSCODER_A;
2026 else
2027 pch_transcoder = pipe;
2028
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 /*
2030 * A pipe without a PLL won't actually be able to drive bits from
2031 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2032 * need the check.
2033 */
2034 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002035 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002036 assert_dsi_pll_enabled(dev_priv);
2037 else
2038 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002039 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002040 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002041 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002042 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002043 assert_fdi_tx_pll_enabled(dev_priv,
2044 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002045 }
2046 /* FIXME: assert CPU port conditions for SNB+ */
2047 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002049 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002051 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002052 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2053 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002054 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002055 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002056
2057 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002058 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059}
2060
2061/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002062 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002063 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002065 * Disable the pipe of @crtc, making sure that various hardware
2066 * specific requirements are met, if applicable, e.g. plane
2067 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002068 *
2069 * Will wait until the pipe has shut down before returning.
2070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002071static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002073 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002074 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002075 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 int reg;
2077 u32 val;
2078
2079 /*
2080 * Make sure planes won't keep trying to pump pixels to us,
2081 * or we might hang the display.
2082 */
2083 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002084 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002085 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002087 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002089 if ((val & PIPECONF_ENABLE) == 0)
2090 return;
2091
Ville Syrjälä67adc642014-08-15 01:21:57 +03002092 /*
2093 * Double wide has implications for planes
2094 * so best keep it disabled when not needed.
2095 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002096 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002097 val &= ~PIPECONF_DOUBLE_WIDE;
2098
2099 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002100 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2101 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002102 val &= ~PIPECONF_ENABLE;
2103
2104 I915_WRITE(reg, val);
2105 if ((val & PIPECONF_ENABLE) == 0)
2106 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107}
2108
Keith Packardd74362c2011-07-28 14:47:14 -07002109/*
2110 * Plane regs are double buffered, going from enabled->disabled needs a
2111 * trigger in order to latch. The display address reg provides this.
2112 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002113void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2114 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002115{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002116 struct drm_device *dev = dev_priv->dev;
2117 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002118
2119 I915_WRITE(reg, I915_READ(reg));
2120 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002121}
2122
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002124 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002125 * @plane: plane to be enabled
2126 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002128 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002130static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2131 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002133 struct drm_device *dev = plane->dev;
2134 struct drm_i915_private *dev_priv = dev->dev_private;
2135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
2137 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002138 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002140 if (intel_crtc->primary_enabled)
2141 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002142
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002143 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002144
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002145 dev_priv->display.update_primary_plane(crtc, plane->fb,
2146 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002147
2148 /*
2149 * BDW signals flip done immediately if the plane
2150 * is disabled, even if the plane enable is already
2151 * armed to occur at the next vblank :(
2152 */
2153 if (IS_BROADWELL(dev))
2154 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155}
2156
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002158 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002159 * @plane: plane to be disabled
2160 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 *
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002162 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 */
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002164static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2165 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166{
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002167 struct drm_device *dev = plane->dev;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2170
Matt Roper32b7eee2014-12-24 07:59:06 -08002171 if (WARN_ON(!intel_crtc->active))
2172 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002174 if (!intel_crtc->primary_enabled)
2175 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002176
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002177 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002178
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002179 dev_priv->display.update_primary_plane(crtc, plane->fb,
2180 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181}
2182
Chris Wilson693db182013-03-05 14:52:39 +00002183static bool need_vtd_wa(struct drm_device *dev)
2184{
2185#ifdef CONFIG_INTEL_IOMMU
2186 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2187 return true;
2188#endif
2189 return false;
2190}
2191
Damien Lespiauec2c9812015-01-20 12:51:45 +00002192int
2193intel_fb_align_height(struct drm_device *dev, int height, unsigned int tiling)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002194{
2195 int tile_height;
2196
Damien Lespiauec2c9812015-01-20 12:51:45 +00002197 tile_height = tiling ? (IS_GEN2(dev) ? 16 : 8) : 1;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002198 return ALIGN(height, tile_height);
2199}
2200
Chris Wilson127bd2a2010-07-23 23:32:05 +01002201int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002202intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2203 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002204 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002205{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002206 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002207 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002208 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002209 u32 alignment;
2210 int ret;
2211
Matt Roperebcdd392014-07-09 16:22:11 -07002212 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2213
Chris Wilson05394f32010-11-08 19:18:58 +00002214 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002215 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002216 if (INTEL_INFO(dev)->gen >= 9)
2217 alignment = 256 * 1024;
2218 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002219 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002220 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002221 alignment = 4 * 1024;
2222 else
2223 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002224 break;
2225 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002226 if (INTEL_INFO(dev)->gen >= 9)
2227 alignment = 256 * 1024;
2228 else {
2229 /* pin() will align the object as required by fence */
2230 alignment = 0;
2231 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232 break;
2233 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002234 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002235 return -EINVAL;
2236 default:
2237 BUG();
2238 }
2239
Chris Wilson693db182013-03-05 14:52:39 +00002240 /* Note that the w/a also requires 64 PTE of padding following the
2241 * bo. We currently fill all unused PTE with the shadow page and so
2242 * we should always have valid PTE following the scanout preventing
2243 * the VT-d warning.
2244 */
2245 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2246 alignment = 256 * 1024;
2247
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002248 /*
2249 * Global gtt pte registers are special registers which actually forward
2250 * writes to a chunk of system memory. Which means that there is no risk
2251 * that the register values disappear as soon as we call
2252 * intel_runtime_pm_put(), so it is correct to wrap only the
2253 * pin/unpin/fence and not more.
2254 */
2255 intel_runtime_pm_get(dev_priv);
2256
Chris Wilsonce453d82011-02-21 14:43:56 +00002257 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002258 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002259 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002260 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002261
2262 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2263 * fence, whereas 965+ only requires a fence if using
2264 * framebuffer compression. For simplicity, we always install
2265 * a fence as the cost is not that onerous.
2266 */
Chris Wilson06d98132012-04-17 15:31:24 +01002267 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002268 if (ret)
2269 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002270
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002271 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002272
Chris Wilsonce453d82011-02-21 14:43:56 +00002273 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002274 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002275 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002276
2277err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002278 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002279err_interruptible:
2280 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002281 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002282 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002283}
2284
Chris Wilson1690e1e2011-12-14 13:57:08 +01002285void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2286{
Matt Roperebcdd392014-07-09 16:22:11 -07002287 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2288
Chris Wilson1690e1e2011-12-14 13:57:08 +01002289 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002290 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002291}
2292
Daniel Vetterc2c75132012-07-05 12:17:30 +02002293/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2294 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002295unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2296 unsigned int tiling_mode,
2297 unsigned int cpp,
2298 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002299{
Chris Wilsonbc752862013-02-21 20:04:31 +00002300 if (tiling_mode != I915_TILING_NONE) {
2301 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002302
Chris Wilsonbc752862013-02-21 20:04:31 +00002303 tile_rows = *y / 8;
2304 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002305
Chris Wilsonbc752862013-02-21 20:04:31 +00002306 tiles = *x / (512/cpp);
2307 *x %= 512/cpp;
2308
2309 return tile_rows * pitch * 8 + tiles * 4096;
2310 } else {
2311 unsigned int offset;
2312
2313 offset = *y * pitch + *x * cpp;
2314 *y = 0;
2315 *x = (offset & 4095) / cpp;
2316 return offset & -4096;
2317 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002318}
2319
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002320static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002321{
2322 switch (format) {
2323 case DISPPLANE_8BPP:
2324 return DRM_FORMAT_C8;
2325 case DISPPLANE_BGRX555:
2326 return DRM_FORMAT_XRGB1555;
2327 case DISPPLANE_BGRX565:
2328 return DRM_FORMAT_RGB565;
2329 default:
2330 case DISPPLANE_BGRX888:
2331 return DRM_FORMAT_XRGB8888;
2332 case DISPPLANE_RGBX888:
2333 return DRM_FORMAT_XBGR8888;
2334 case DISPPLANE_BGRX101010:
2335 return DRM_FORMAT_XRGB2101010;
2336 case DISPPLANE_RGBX101010:
2337 return DRM_FORMAT_XBGR2101010;
2338 }
2339}
2340
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002341static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2342{
2343 switch (format) {
2344 case PLANE_CTL_FORMAT_RGB_565:
2345 return DRM_FORMAT_RGB565;
2346 default:
2347 case PLANE_CTL_FORMAT_XRGB_8888:
2348 if (rgb_order) {
2349 if (alpha)
2350 return DRM_FORMAT_ABGR8888;
2351 else
2352 return DRM_FORMAT_XBGR8888;
2353 } else {
2354 if (alpha)
2355 return DRM_FORMAT_ARGB8888;
2356 else
2357 return DRM_FORMAT_XRGB8888;
2358 }
2359 case PLANE_CTL_FORMAT_XRGB_2101010:
2360 if (rgb_order)
2361 return DRM_FORMAT_XBGR2101010;
2362 else
2363 return DRM_FORMAT_XRGB2101010;
2364 }
2365}
2366
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002367static bool
2368intel_alloc_plane_obj(struct intel_crtc *crtc,
2369 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002370{
2371 struct drm_device *dev = crtc->base.dev;
2372 struct drm_i915_gem_object *obj = NULL;
2373 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002374 struct drm_framebuffer *fb = &plane_config->fb->base;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002375 u32 base = plane_config->base;
2376
Chris Wilsonff2652e2014-03-10 08:07:02 +00002377 if (plane_config->size == 0)
2378 return false;
2379
Jesse Barnes46f297f2014-03-07 08:57:48 -08002380 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2381 plane_config->size);
2382 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002383 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002384
Damien Lespiau49af4492015-01-20 12:51:44 +00002385 obj->tiling_mode = plane_config->tiling;
2386 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002387 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002388
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002389 mode_cmd.pixel_format = fb->pixel_format;
2390 mode_cmd.width = fb->width;
2391 mode_cmd.height = fb->height;
2392 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002393 mode_cmd.modifier[0] = fb->modifier[0];
2394 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002395
2396 mutex_lock(&dev->struct_mutex);
2397
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002398 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002399 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002400 DRM_DEBUG_KMS("intel fb init failed\n");
2401 goto out_unref_obj;
2402 }
2403
Daniel Vettera071fa02014-06-18 23:28:09 +02002404 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002405 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002406
2407 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2408 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002409
2410out_unref_obj:
2411 drm_gem_object_unreference(&obj->base);
2412 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002413 return false;
2414}
2415
Matt Roperafd65eb2015-02-03 13:10:04 -08002416/* Update plane->state->fb to match plane->fb after driver-internal updates */
2417static void
2418update_state_fb(struct drm_plane *plane)
2419{
2420 if (plane->fb == plane->state->fb)
2421 return;
2422
2423 if (plane->state->fb)
2424 drm_framebuffer_unreference(plane->state->fb);
2425 plane->state->fb = plane->fb;
2426 if (plane->state->fb)
2427 drm_framebuffer_reference(plane->state->fb);
2428}
2429
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002430static void
2431intel_find_plane_obj(struct intel_crtc *intel_crtc,
2432 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002433{
2434 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002435 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002436 struct drm_crtc *c;
2437 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002438 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002439
Damien Lespiau2d140302015-02-05 17:22:18 +00002440 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002441 return;
2442
Damien Lespiauf55548b2015-02-05 18:30:20 +00002443 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002444 struct drm_plane *primary = intel_crtc->base.primary;
2445
2446 primary->fb = &plane_config->fb->base;
2447 primary->state->crtc = &intel_crtc->base;
2448 update_state_fb(primary);
2449
Jesse Barnes484b41d2014-03-07 08:57:55 -08002450 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002451 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002452
Damien Lespiau2d140302015-02-05 17:22:18 +00002453 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002454
2455 /*
2456 * Failed to alloc the obj, check to see if we should share
2457 * an fb with another CRTC instead
2458 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002459 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002460 i = to_intel_crtc(c);
2461
2462 if (c == &intel_crtc->base)
2463 continue;
2464
Matt Roper2ff8fde2014-07-08 07:50:07 -07002465 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002466 continue;
2467
Matt Roper2ff8fde2014-07-08 07:50:07 -07002468 obj = intel_fb_obj(c->primary->fb);
2469 if (obj == NULL)
2470 continue;
2471
2472 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002473 struct drm_plane *primary = intel_crtc->base.primary;
2474
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002475 if (obj->tiling_mode != I915_TILING_NONE)
2476 dev_priv->preserve_bios_swizzle = true;
2477
Dave Airlie66e514c2014-04-03 07:51:54 +10002478 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002479 primary->fb = c->primary->fb;
2480 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002481 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002482 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002483 break;
2484 }
2485 }
Matt Roperafd65eb2015-02-03 13:10:04 -08002486
Jesse Barnes46f297f2014-03-07 08:57:48 -08002487}
2488
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002489static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2490 struct drm_framebuffer *fb,
2491 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002492{
2493 struct drm_device *dev = crtc->dev;
2494 struct drm_i915_private *dev_priv = dev->dev_private;
2495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002496 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002497 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002498 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002499 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002500 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302501 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002502
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002503 if (!intel_crtc->primary_enabled) {
2504 I915_WRITE(reg, 0);
2505 if (INTEL_INFO(dev)->gen >= 4)
2506 I915_WRITE(DSPSURF(plane), 0);
2507 else
2508 I915_WRITE(DSPADDR(plane), 0);
2509 POSTING_READ(reg);
2510 return;
2511 }
2512
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002513 obj = intel_fb_obj(fb);
2514 if (WARN_ON(obj == NULL))
2515 return;
2516
2517 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2518
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002519 dspcntr = DISPPLANE_GAMMA_ENABLE;
2520
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002521 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002522
2523 if (INTEL_INFO(dev)->gen < 4) {
2524 if (intel_crtc->pipe == PIPE_B)
2525 dspcntr |= DISPPLANE_SEL_PIPE_B;
2526
2527 /* pipesrc and dspsize control the size that is scaled from,
2528 * which should always be the user's requested size.
2529 */
2530 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002531 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2532 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002533 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002534 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2535 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002536 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2537 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002538 I915_WRITE(PRIMPOS(plane), 0);
2539 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002540 }
2541
Ville Syrjälä57779d02012-10-31 17:50:14 +02002542 switch (fb->pixel_format) {
2543 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002544 dspcntr |= DISPPLANE_8BPP;
2545 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002546 case DRM_FORMAT_XRGB1555:
2547 case DRM_FORMAT_ARGB1555:
2548 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002549 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002550 case DRM_FORMAT_RGB565:
2551 dspcntr |= DISPPLANE_BGRX565;
2552 break;
2553 case DRM_FORMAT_XRGB8888:
2554 case DRM_FORMAT_ARGB8888:
2555 dspcntr |= DISPPLANE_BGRX888;
2556 break;
2557 case DRM_FORMAT_XBGR8888:
2558 case DRM_FORMAT_ABGR8888:
2559 dspcntr |= DISPPLANE_RGBX888;
2560 break;
2561 case DRM_FORMAT_XRGB2101010:
2562 case DRM_FORMAT_ARGB2101010:
2563 dspcntr |= DISPPLANE_BGRX101010;
2564 break;
2565 case DRM_FORMAT_XBGR2101010:
2566 case DRM_FORMAT_ABGR2101010:
2567 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002568 break;
2569 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002570 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002571 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002572
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002573 if (INTEL_INFO(dev)->gen >= 4 &&
2574 obj->tiling_mode != I915_TILING_NONE)
2575 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002576
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002577 if (IS_G4X(dev))
2578 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2579
Ville Syrjäläb98971272014-08-27 16:51:22 +03002580 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002581
Daniel Vetterc2c75132012-07-05 12:17:30 +02002582 if (INTEL_INFO(dev)->gen >= 4) {
2583 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002584 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002585 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002586 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002587 linear_offset -= intel_crtc->dspaddr_offset;
2588 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002589 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002590 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002591
Matt Roper8e7d6882015-01-21 16:35:41 -08002592 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302593 dspcntr |= DISPPLANE_ROTATE_180;
2594
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002595 x += (intel_crtc->config->pipe_src_w - 1);
2596 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302597
2598 /* Finding the last pixel of the last line of the display
2599 data and adding to linear_offset*/
2600 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002601 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2602 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302603 }
2604
2605 I915_WRITE(reg, dspcntr);
2606
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002607 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2608 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2609 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002610 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002611 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002612 I915_WRITE(DSPSURF(plane),
2613 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002614 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002615 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002616 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002617 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002618 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002619}
2620
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002621static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2622 struct drm_framebuffer *fb,
2623 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002624{
2625 struct drm_device *dev = crtc->dev;
2626 struct drm_i915_private *dev_priv = dev->dev_private;
2627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002628 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002629 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002630 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002631 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002632 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302633 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002634
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002635 if (!intel_crtc->primary_enabled) {
2636 I915_WRITE(reg, 0);
2637 I915_WRITE(DSPSURF(plane), 0);
2638 POSTING_READ(reg);
2639 return;
2640 }
2641
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002642 obj = intel_fb_obj(fb);
2643 if (WARN_ON(obj == NULL))
2644 return;
2645
2646 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2647
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002648 dspcntr = DISPPLANE_GAMMA_ENABLE;
2649
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002650 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002651
2652 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2653 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2654
Ville Syrjälä57779d02012-10-31 17:50:14 +02002655 switch (fb->pixel_format) {
2656 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002657 dspcntr |= DISPPLANE_8BPP;
2658 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002659 case DRM_FORMAT_RGB565:
2660 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002661 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002662 case DRM_FORMAT_XRGB8888:
2663 case DRM_FORMAT_ARGB8888:
2664 dspcntr |= DISPPLANE_BGRX888;
2665 break;
2666 case DRM_FORMAT_XBGR8888:
2667 case DRM_FORMAT_ABGR8888:
2668 dspcntr |= DISPPLANE_RGBX888;
2669 break;
2670 case DRM_FORMAT_XRGB2101010:
2671 case DRM_FORMAT_ARGB2101010:
2672 dspcntr |= DISPPLANE_BGRX101010;
2673 break;
2674 case DRM_FORMAT_XBGR2101010:
2675 case DRM_FORMAT_ABGR2101010:
2676 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002677 break;
2678 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002679 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002680 }
2681
2682 if (obj->tiling_mode != I915_TILING_NONE)
2683 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002684
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002685 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002686 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002687
Ville Syrjäläb98971272014-08-27 16:51:22 +03002688 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002689 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002690 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002691 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002692 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002693 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002694 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302695 dspcntr |= DISPPLANE_ROTATE_180;
2696
2697 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002698 x += (intel_crtc->config->pipe_src_w - 1);
2699 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302700
2701 /* Finding the last pixel of the last line of the display
2702 data and adding to linear_offset*/
2703 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002704 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2705 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302706 }
2707 }
2708
2709 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002710
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002711 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2712 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2713 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002714 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002715 I915_WRITE(DSPSURF(plane),
2716 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002717 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002718 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2719 } else {
2720 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2721 I915_WRITE(DSPLINOFF(plane), linear_offset);
2722 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002723 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002724}
2725
Damien Lespiau70d21f02013-07-03 21:06:04 +01002726static void skylake_update_primary_plane(struct drm_crtc *crtc,
2727 struct drm_framebuffer *fb,
2728 int x, int y)
2729{
2730 struct drm_device *dev = crtc->dev;
2731 struct drm_i915_private *dev_priv = dev->dev_private;
2732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2733 struct intel_framebuffer *intel_fb;
2734 struct drm_i915_gem_object *obj;
2735 int pipe = intel_crtc->pipe;
2736 u32 plane_ctl, stride;
2737
2738 if (!intel_crtc->primary_enabled) {
2739 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2740 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2741 POSTING_READ(PLANE_CTL(pipe, 0));
2742 return;
2743 }
2744
2745 plane_ctl = PLANE_CTL_ENABLE |
2746 PLANE_CTL_PIPE_GAMMA_ENABLE |
2747 PLANE_CTL_PIPE_CSC_ENABLE;
2748
2749 switch (fb->pixel_format) {
2750 case DRM_FORMAT_RGB565:
2751 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2752 break;
2753 case DRM_FORMAT_XRGB8888:
2754 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2755 break;
2756 case DRM_FORMAT_XBGR8888:
2757 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2758 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2759 break;
2760 case DRM_FORMAT_XRGB2101010:
2761 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2762 break;
2763 case DRM_FORMAT_XBGR2101010:
2764 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2765 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2766 break;
2767 default:
2768 BUG();
2769 }
2770
2771 intel_fb = to_intel_framebuffer(fb);
2772 obj = intel_fb->obj;
2773
2774 /*
2775 * The stride is either expressed as a multiple of 64 bytes chunks for
2776 * linear buffers or in number of tiles for tiled buffers.
2777 */
2778 switch (obj->tiling_mode) {
2779 case I915_TILING_NONE:
2780 stride = fb->pitches[0] >> 6;
2781 break;
2782 case I915_TILING_X:
2783 plane_ctl |= PLANE_CTL_TILED_X;
2784 stride = fb->pitches[0] >> 9;
2785 break;
2786 default:
2787 BUG();
2788 }
2789
2790 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002791 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002792 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002793
2794 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2795
2796 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2797 i915_gem_obj_ggtt_offset(obj),
2798 x, y, fb->width, fb->height,
2799 fb->pitches[0]);
2800
2801 I915_WRITE(PLANE_POS(pipe, 0), 0);
2802 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2803 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002804 (intel_crtc->config->pipe_src_h - 1) << 16 |
2805 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiau70d21f02013-07-03 21:06:04 +01002806 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2807 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2808
2809 POSTING_READ(PLANE_SURF(pipe, 0));
2810}
2811
Jesse Barnes17638cd2011-06-24 12:19:23 -07002812/* Assume fb object is pinned & idle & fenced and just update base pointers */
2813static int
2814intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2815 int x, int y, enum mode_set_atomic state)
2816{
2817 struct drm_device *dev = crtc->dev;
2818 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002819
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002820 if (dev_priv->display.disable_fbc)
2821 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002822
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002823 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2824
2825 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002826}
2827
Ville Syrjälä75147472014-11-24 18:28:11 +02002828static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002829{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002830 struct drm_crtc *crtc;
2831
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002832 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2834 enum plane plane = intel_crtc->plane;
2835
2836 intel_prepare_page_flip(dev, plane);
2837 intel_finish_page_flip_plane(dev, plane);
2838 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002839}
2840
2841static void intel_update_primary_planes(struct drm_device *dev)
2842{
2843 struct drm_i915_private *dev_priv = dev->dev_private;
2844 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002845
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002846 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2848
Rob Clark51fd3712013-11-19 12:10:12 -05002849 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002850 /*
2851 * FIXME: Once we have proper support for primary planes (and
2852 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002853 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002854 */
Matt Roperf4510a22014-04-01 15:22:40 -07002855 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002856 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002857 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002858 crtc->x,
2859 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002860 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002861 }
2862}
2863
Ville Syrjälä75147472014-11-24 18:28:11 +02002864void intel_prepare_reset(struct drm_device *dev)
2865{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002866 struct drm_i915_private *dev_priv = to_i915(dev);
2867 struct intel_crtc *crtc;
2868
Ville Syrjälä75147472014-11-24 18:28:11 +02002869 /* no reset support for gen2 */
2870 if (IS_GEN2(dev))
2871 return;
2872
2873 /* reset doesn't touch the display */
2874 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2875 return;
2876
2877 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002878
2879 /*
2880 * Disabling the crtcs gracefully seems nicer. Also the
2881 * g33 docs say we should at least disable all the planes.
2882 */
2883 for_each_intel_crtc(dev, crtc) {
2884 if (crtc->active)
2885 dev_priv->display.crtc_disable(&crtc->base);
2886 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002887}
2888
2889void intel_finish_reset(struct drm_device *dev)
2890{
2891 struct drm_i915_private *dev_priv = to_i915(dev);
2892
2893 /*
2894 * Flips in the rings will be nuked by the reset,
2895 * so complete all pending flips so that user space
2896 * will get its events and not get stuck.
2897 */
2898 intel_complete_page_flips(dev);
2899
2900 /* no reset support for gen2 */
2901 if (IS_GEN2(dev))
2902 return;
2903
2904 /* reset doesn't touch the display */
2905 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2906 /*
2907 * Flips in the rings have been nuked by the reset,
2908 * so update the base address of all primary
2909 * planes to the the last fb to make sure we're
2910 * showing the correct fb after a reset.
2911 */
2912 intel_update_primary_planes(dev);
2913 return;
2914 }
2915
2916 /*
2917 * The display has been reset as well,
2918 * so need a full re-initialization.
2919 */
2920 intel_runtime_pm_disable_interrupts(dev_priv);
2921 intel_runtime_pm_enable_interrupts(dev_priv);
2922
2923 intel_modeset_init_hw(dev);
2924
2925 spin_lock_irq(&dev_priv->irq_lock);
2926 if (dev_priv->display.hpd_irq_setup)
2927 dev_priv->display.hpd_irq_setup(dev);
2928 spin_unlock_irq(&dev_priv->irq_lock);
2929
2930 intel_modeset_setup_hw_state(dev, true);
2931
2932 intel_hpd_init(dev_priv);
2933
2934 drm_modeset_unlock_all(dev);
2935}
2936
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002937static int
Chris Wilson14667a42012-04-03 17:58:35 +01002938intel_finish_fb(struct drm_framebuffer *old_fb)
2939{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002940 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002941 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2942 bool was_interruptible = dev_priv->mm.interruptible;
2943 int ret;
2944
Chris Wilson14667a42012-04-03 17:58:35 +01002945 /* Big Hammer, we also need to ensure that any pending
2946 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2947 * current scanout is retired before unpinning the old
2948 * framebuffer.
2949 *
2950 * This should only fail upon a hung GPU, in which case we
2951 * can safely continue.
2952 */
2953 dev_priv->mm.interruptible = false;
2954 ret = i915_gem_object_finish_gpu(obj);
2955 dev_priv->mm.interruptible = was_interruptible;
2956
2957 return ret;
2958}
2959
Chris Wilson7d5e3792014-03-04 13:15:08 +00002960static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2961{
2962 struct drm_device *dev = crtc->dev;
2963 struct drm_i915_private *dev_priv = dev->dev_private;
2964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002965 bool pending;
2966
2967 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2968 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2969 return false;
2970
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002971 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002972 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002973 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002974
2975 return pending;
2976}
2977
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002978static void intel_update_pipe_size(struct intel_crtc *crtc)
2979{
2980 struct drm_device *dev = crtc->base.dev;
2981 struct drm_i915_private *dev_priv = dev->dev_private;
2982 const struct drm_display_mode *adjusted_mode;
2983
2984 if (!i915.fastboot)
2985 return;
2986
2987 /*
2988 * Update pipe size and adjust fitter if needed: the reason for this is
2989 * that in compute_mode_changes we check the native mode (not the pfit
2990 * mode) to see if we can flip rather than do a full mode set. In the
2991 * fastboot case, we'll flip, but if we don't update the pipesrc and
2992 * pfit state, we'll end up with a big fb scanned out into the wrong
2993 * sized surface.
2994 *
2995 * To fix this properly, we need to hoist the checks up into
2996 * compute_mode_changes (or above), check the actual pfit state and
2997 * whether the platform allows pfit disable with pipe active, and only
2998 * then update the pipesrc and pfit state, even on the flip path.
2999 */
3000
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003001 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003002
3003 I915_WRITE(PIPESRC(crtc->pipe),
3004 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3005 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003006 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003007 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3008 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003009 I915_WRITE(PF_CTL(crtc->pipe), 0);
3010 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3011 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3012 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003013 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3014 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003015}
3016
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003017static void intel_fdi_normal_train(struct drm_crtc *crtc)
3018{
3019 struct drm_device *dev = crtc->dev;
3020 struct drm_i915_private *dev_priv = dev->dev_private;
3021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3022 int pipe = intel_crtc->pipe;
3023 u32 reg, temp;
3024
3025 /* enable normal train */
3026 reg = FDI_TX_CTL(pipe);
3027 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003028 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003029 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3030 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003031 } else {
3032 temp &= ~FDI_LINK_TRAIN_NONE;
3033 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003034 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003035 I915_WRITE(reg, temp);
3036
3037 reg = FDI_RX_CTL(pipe);
3038 temp = I915_READ(reg);
3039 if (HAS_PCH_CPT(dev)) {
3040 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3041 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3042 } else {
3043 temp &= ~FDI_LINK_TRAIN_NONE;
3044 temp |= FDI_LINK_TRAIN_NONE;
3045 }
3046 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3047
3048 /* wait one idle pattern time */
3049 POSTING_READ(reg);
3050 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003051
3052 /* IVB wants error correction enabled */
3053 if (IS_IVYBRIDGE(dev))
3054 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3055 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003056}
3057
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003058static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003059{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003060 return crtc->base.enabled && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003061 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003062}
3063
Daniel Vetter01a415f2012-10-27 15:58:40 +02003064static void ivb_modeset_global_resources(struct drm_device *dev)
3065{
3066 struct drm_i915_private *dev_priv = dev->dev_private;
3067 struct intel_crtc *pipe_B_crtc =
3068 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3069 struct intel_crtc *pipe_C_crtc =
3070 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3071 uint32_t temp;
3072
Daniel Vetter1e833f42013-02-19 22:31:57 +01003073 /*
3074 * When everything is off disable fdi C so that we could enable fdi B
3075 * with all lanes. Note that we don't care about enabled pipes without
3076 * an enabled pch encoder.
3077 */
3078 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3079 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003080 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3081 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3082
3083 temp = I915_READ(SOUTH_CHICKEN1);
3084 temp &= ~FDI_BC_BIFURCATION_SELECT;
3085 DRM_DEBUG_KMS("disabling fdi C rx\n");
3086 I915_WRITE(SOUTH_CHICKEN1, temp);
3087 }
3088}
3089
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003090/* The FDI link training functions for ILK/Ibexpeak. */
3091static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3092{
3093 struct drm_device *dev = crtc->dev;
3094 struct drm_i915_private *dev_priv = dev->dev_private;
3095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3096 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003098
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003099 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003100 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003101
Adam Jacksone1a44742010-06-25 15:32:14 -04003102 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3103 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003104 reg = FDI_RX_IMR(pipe);
3105 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003106 temp &= ~FDI_RX_SYMBOL_LOCK;
3107 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 I915_WRITE(reg, temp);
3109 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003110 udelay(150);
3111
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003112 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 reg = FDI_TX_CTL(pipe);
3114 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003115 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003116 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003117 temp &= ~FDI_LINK_TRAIN_NONE;
3118 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003119 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003120
Chris Wilson5eddb702010-09-11 13:48:45 +01003121 reg = FDI_RX_CTL(pipe);
3122 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003123 temp &= ~FDI_LINK_TRAIN_NONE;
3124 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003125 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3126
3127 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003128 udelay(150);
3129
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003130 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003131 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3132 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3133 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003134
Chris Wilson5eddb702010-09-11 13:48:45 +01003135 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003136 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003137 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003138 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3139
3140 if ((temp & FDI_RX_BIT_LOCK)) {
3141 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003142 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003143 break;
3144 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003145 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003146 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003148
3149 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003150 reg = FDI_TX_CTL(pipe);
3151 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003152 temp &= ~FDI_LINK_TRAIN_NONE;
3153 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003155
Chris Wilson5eddb702010-09-11 13:48:45 +01003156 reg = FDI_RX_CTL(pipe);
3157 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003158 temp &= ~FDI_LINK_TRAIN_NONE;
3159 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003160 I915_WRITE(reg, temp);
3161
3162 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003163 udelay(150);
3164
Chris Wilson5eddb702010-09-11 13:48:45 +01003165 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003166 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003167 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003168 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3169
3170 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003171 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003172 DRM_DEBUG_KMS("FDI train 2 done.\n");
3173 break;
3174 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003175 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003176 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003177 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003178
3179 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003180
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003181}
3182
Akshay Joshi0206e352011-08-16 15:34:10 -04003183static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003184 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3185 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3186 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3187 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3188};
3189
3190/* The FDI link training functions for SNB/Cougarpoint. */
3191static void gen6_fdi_link_train(struct drm_crtc *crtc)
3192{
3193 struct drm_device *dev = crtc->dev;
3194 struct drm_i915_private *dev_priv = dev->dev_private;
3195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3196 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003197 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003198
Adam Jacksone1a44742010-06-25 15:32:14 -04003199 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3200 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 reg = FDI_RX_IMR(pipe);
3202 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003203 temp &= ~FDI_RX_SYMBOL_LOCK;
3204 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003205 I915_WRITE(reg, temp);
3206
3207 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003208 udelay(150);
3209
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003210 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003211 reg = FDI_TX_CTL(pipe);
3212 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003213 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003214 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003215 temp &= ~FDI_LINK_TRAIN_NONE;
3216 temp |= FDI_LINK_TRAIN_PATTERN_1;
3217 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3218 /* SNB-B */
3219 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003220 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003221
Daniel Vetterd74cf322012-10-26 10:58:13 +02003222 I915_WRITE(FDI_RX_MISC(pipe),
3223 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3224
Chris Wilson5eddb702010-09-11 13:48:45 +01003225 reg = FDI_RX_CTL(pipe);
3226 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003227 if (HAS_PCH_CPT(dev)) {
3228 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3229 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3230 } else {
3231 temp &= ~FDI_LINK_TRAIN_NONE;
3232 temp |= FDI_LINK_TRAIN_PATTERN_1;
3233 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003234 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3235
3236 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003237 udelay(150);
3238
Akshay Joshi0206e352011-08-16 15:34:10 -04003239 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003240 reg = FDI_TX_CTL(pipe);
3241 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003242 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3243 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003244 I915_WRITE(reg, temp);
3245
3246 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003247 udelay(500);
3248
Sean Paulfa37d392012-03-02 12:53:39 -05003249 for (retry = 0; retry < 5; retry++) {
3250 reg = FDI_RX_IIR(pipe);
3251 temp = I915_READ(reg);
3252 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3253 if (temp & FDI_RX_BIT_LOCK) {
3254 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3255 DRM_DEBUG_KMS("FDI train 1 done.\n");
3256 break;
3257 }
3258 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003259 }
Sean Paulfa37d392012-03-02 12:53:39 -05003260 if (retry < 5)
3261 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003262 }
3263 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003264 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003265
3266 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003267 reg = FDI_TX_CTL(pipe);
3268 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003269 temp &= ~FDI_LINK_TRAIN_NONE;
3270 temp |= FDI_LINK_TRAIN_PATTERN_2;
3271 if (IS_GEN6(dev)) {
3272 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3273 /* SNB-B */
3274 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3275 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003276 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003277
Chris Wilson5eddb702010-09-11 13:48:45 +01003278 reg = FDI_RX_CTL(pipe);
3279 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003280 if (HAS_PCH_CPT(dev)) {
3281 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3282 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3283 } else {
3284 temp &= ~FDI_LINK_TRAIN_NONE;
3285 temp |= FDI_LINK_TRAIN_PATTERN_2;
3286 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003287 I915_WRITE(reg, temp);
3288
3289 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003290 udelay(150);
3291
Akshay Joshi0206e352011-08-16 15:34:10 -04003292 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003293 reg = FDI_TX_CTL(pipe);
3294 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003295 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3296 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003297 I915_WRITE(reg, temp);
3298
3299 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003300 udelay(500);
3301
Sean Paulfa37d392012-03-02 12:53:39 -05003302 for (retry = 0; retry < 5; retry++) {
3303 reg = FDI_RX_IIR(pipe);
3304 temp = I915_READ(reg);
3305 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3306 if (temp & FDI_RX_SYMBOL_LOCK) {
3307 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3308 DRM_DEBUG_KMS("FDI train 2 done.\n");
3309 break;
3310 }
3311 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003312 }
Sean Paulfa37d392012-03-02 12:53:39 -05003313 if (retry < 5)
3314 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003315 }
3316 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003317 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003318
3319 DRM_DEBUG_KMS("FDI train done.\n");
3320}
3321
Jesse Barnes357555c2011-04-28 15:09:55 -07003322/* Manual link training for Ivy Bridge A0 parts */
3323static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3324{
3325 struct drm_device *dev = crtc->dev;
3326 struct drm_i915_private *dev_priv = dev->dev_private;
3327 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3328 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003329 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003330
3331 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3332 for train result */
3333 reg = FDI_RX_IMR(pipe);
3334 temp = I915_READ(reg);
3335 temp &= ~FDI_RX_SYMBOL_LOCK;
3336 temp &= ~FDI_RX_BIT_LOCK;
3337 I915_WRITE(reg, temp);
3338
3339 POSTING_READ(reg);
3340 udelay(150);
3341
Daniel Vetter01a415f2012-10-27 15:58:40 +02003342 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3343 I915_READ(FDI_RX_IIR(pipe)));
3344
Jesse Barnes139ccd32013-08-19 11:04:55 -07003345 /* Try each vswing and preemphasis setting twice before moving on */
3346 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3347 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003348 reg = FDI_TX_CTL(pipe);
3349 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003350 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3351 temp &= ~FDI_TX_ENABLE;
3352 I915_WRITE(reg, temp);
3353
3354 reg = FDI_RX_CTL(pipe);
3355 temp = I915_READ(reg);
3356 temp &= ~FDI_LINK_TRAIN_AUTO;
3357 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3358 temp &= ~FDI_RX_ENABLE;
3359 I915_WRITE(reg, temp);
3360
3361 /* enable CPU FDI TX and PCH FDI RX */
3362 reg = FDI_TX_CTL(pipe);
3363 temp = I915_READ(reg);
3364 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003365 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003366 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003367 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003368 temp |= snb_b_fdi_train_param[j/2];
3369 temp |= FDI_COMPOSITE_SYNC;
3370 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3371
3372 I915_WRITE(FDI_RX_MISC(pipe),
3373 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3374
3375 reg = FDI_RX_CTL(pipe);
3376 temp = I915_READ(reg);
3377 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3378 temp |= FDI_COMPOSITE_SYNC;
3379 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3380
3381 POSTING_READ(reg);
3382 udelay(1); /* should be 0.5us */
3383
3384 for (i = 0; i < 4; i++) {
3385 reg = FDI_RX_IIR(pipe);
3386 temp = I915_READ(reg);
3387 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3388
3389 if (temp & FDI_RX_BIT_LOCK ||
3390 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3391 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3392 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3393 i);
3394 break;
3395 }
3396 udelay(1); /* should be 0.5us */
3397 }
3398 if (i == 4) {
3399 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3400 continue;
3401 }
3402
3403 /* Train 2 */
3404 reg = FDI_TX_CTL(pipe);
3405 temp = I915_READ(reg);
3406 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3407 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3408 I915_WRITE(reg, temp);
3409
3410 reg = FDI_RX_CTL(pipe);
3411 temp = I915_READ(reg);
3412 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3413 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003414 I915_WRITE(reg, temp);
3415
3416 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003417 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003418
Jesse Barnes139ccd32013-08-19 11:04:55 -07003419 for (i = 0; i < 4; i++) {
3420 reg = FDI_RX_IIR(pipe);
3421 temp = I915_READ(reg);
3422 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003423
Jesse Barnes139ccd32013-08-19 11:04:55 -07003424 if (temp & FDI_RX_SYMBOL_LOCK ||
3425 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3426 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3427 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3428 i);
3429 goto train_done;
3430 }
3431 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003432 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003433 if (i == 4)
3434 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003435 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003436
Jesse Barnes139ccd32013-08-19 11:04:55 -07003437train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003438 DRM_DEBUG_KMS("FDI train done.\n");
3439}
3440
Daniel Vetter88cefb62012-08-12 19:27:14 +02003441static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003442{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003443 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003444 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003445 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003447
Jesse Barnesc64e3112010-09-10 11:27:03 -07003448
Jesse Barnes0e23b992010-09-10 11:10:00 -07003449 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 reg = FDI_RX_CTL(pipe);
3451 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003452 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003453 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003454 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3456
3457 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003458 udelay(200);
3459
3460 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003461 temp = I915_READ(reg);
3462 I915_WRITE(reg, temp | FDI_PCDCLK);
3463
3464 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003465 udelay(200);
3466
Paulo Zanoni20749732012-11-23 15:30:38 -02003467 /* Enable CPU FDI TX PLL, always on for Ironlake */
3468 reg = FDI_TX_CTL(pipe);
3469 temp = I915_READ(reg);
3470 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3471 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003472
Paulo Zanoni20749732012-11-23 15:30:38 -02003473 POSTING_READ(reg);
3474 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003475 }
3476}
3477
Daniel Vetter88cefb62012-08-12 19:27:14 +02003478static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3479{
3480 struct drm_device *dev = intel_crtc->base.dev;
3481 struct drm_i915_private *dev_priv = dev->dev_private;
3482 int pipe = intel_crtc->pipe;
3483 u32 reg, temp;
3484
3485 /* Switch from PCDclk to Rawclk */
3486 reg = FDI_RX_CTL(pipe);
3487 temp = I915_READ(reg);
3488 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3489
3490 /* Disable CPU FDI TX PLL */
3491 reg = FDI_TX_CTL(pipe);
3492 temp = I915_READ(reg);
3493 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3494
3495 POSTING_READ(reg);
3496 udelay(100);
3497
3498 reg = FDI_RX_CTL(pipe);
3499 temp = I915_READ(reg);
3500 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3501
3502 /* Wait for the clocks to turn off. */
3503 POSTING_READ(reg);
3504 udelay(100);
3505}
3506
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003507static void ironlake_fdi_disable(struct drm_crtc *crtc)
3508{
3509 struct drm_device *dev = crtc->dev;
3510 struct drm_i915_private *dev_priv = dev->dev_private;
3511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3512 int pipe = intel_crtc->pipe;
3513 u32 reg, temp;
3514
3515 /* disable CPU FDI tx and PCH FDI rx */
3516 reg = FDI_TX_CTL(pipe);
3517 temp = I915_READ(reg);
3518 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3519 POSTING_READ(reg);
3520
3521 reg = FDI_RX_CTL(pipe);
3522 temp = I915_READ(reg);
3523 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003524 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003525 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3526
3527 POSTING_READ(reg);
3528 udelay(100);
3529
3530 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003531 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003532 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003533
3534 /* still set train pattern 1 */
3535 reg = FDI_TX_CTL(pipe);
3536 temp = I915_READ(reg);
3537 temp &= ~FDI_LINK_TRAIN_NONE;
3538 temp |= FDI_LINK_TRAIN_PATTERN_1;
3539 I915_WRITE(reg, temp);
3540
3541 reg = FDI_RX_CTL(pipe);
3542 temp = I915_READ(reg);
3543 if (HAS_PCH_CPT(dev)) {
3544 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3545 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3546 } else {
3547 temp &= ~FDI_LINK_TRAIN_NONE;
3548 temp |= FDI_LINK_TRAIN_PATTERN_1;
3549 }
3550 /* BPC in FDI rx is consistent with that in PIPECONF */
3551 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003552 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003553 I915_WRITE(reg, temp);
3554
3555 POSTING_READ(reg);
3556 udelay(100);
3557}
3558
Chris Wilson5dce5b932014-01-20 10:17:36 +00003559bool intel_has_pending_fb_unpin(struct drm_device *dev)
3560{
3561 struct intel_crtc *crtc;
3562
3563 /* Note that we don't need to be called with mode_config.lock here
3564 * as our list of CRTC objects is static for the lifetime of the
3565 * device and so cannot disappear as we iterate. Similarly, we can
3566 * happily treat the predicates as racy, atomic checks as userspace
3567 * cannot claim and pin a new fb without at least acquring the
3568 * struct_mutex and so serialising with us.
3569 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003570 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003571 if (atomic_read(&crtc->unpin_work_count) == 0)
3572 continue;
3573
3574 if (crtc->unpin_work)
3575 intel_wait_for_vblank(dev, crtc->pipe);
3576
3577 return true;
3578 }
3579
3580 return false;
3581}
3582
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003583static void page_flip_completed(struct intel_crtc *intel_crtc)
3584{
3585 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3586 struct intel_unpin_work *work = intel_crtc->unpin_work;
3587
3588 /* ensure that the unpin work is consistent wrt ->pending. */
3589 smp_rmb();
3590 intel_crtc->unpin_work = NULL;
3591
3592 if (work->event)
3593 drm_send_vblank_event(intel_crtc->base.dev,
3594 intel_crtc->pipe,
3595 work->event);
3596
3597 drm_crtc_vblank_put(&intel_crtc->base);
3598
3599 wake_up_all(&dev_priv->pending_flip_queue);
3600 queue_work(dev_priv->wq, &work->work);
3601
3602 trace_i915_flip_complete(intel_crtc->plane,
3603 work->pending_flip_obj);
3604}
3605
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003606void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003607{
Chris Wilson0f911282012-04-17 10:05:38 +01003608 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003609 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003610
Daniel Vetter2c10d572012-12-20 21:24:07 +01003611 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003612 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3613 !intel_crtc_has_pending_flip(crtc),
3614 60*HZ) == 0)) {
3615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003616
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003617 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003618 if (intel_crtc->unpin_work) {
3619 WARN_ONCE(1, "Removing stuck page flip\n");
3620 page_flip_completed(intel_crtc);
3621 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003622 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003623 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003624
Chris Wilson975d5682014-08-20 13:13:34 +01003625 if (crtc->primary->fb) {
3626 mutex_lock(&dev->struct_mutex);
3627 intel_finish_fb(crtc->primary->fb);
3628 mutex_unlock(&dev->struct_mutex);
3629 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003630}
3631
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003632/* Program iCLKIP clock to the desired frequency */
3633static void lpt_program_iclkip(struct drm_crtc *crtc)
3634{
3635 struct drm_device *dev = crtc->dev;
3636 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003637 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003638 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3639 u32 temp;
3640
Daniel Vetter09153002012-12-12 14:06:44 +01003641 mutex_lock(&dev_priv->dpio_lock);
3642
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003643 /* It is necessary to ungate the pixclk gate prior to programming
3644 * the divisors, and gate it back when it is done.
3645 */
3646 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3647
3648 /* Disable SSCCTL */
3649 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003650 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3651 SBI_SSCCTL_DISABLE,
3652 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003653
3654 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003655 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003656 auxdiv = 1;
3657 divsel = 0x41;
3658 phaseinc = 0x20;
3659 } else {
3660 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003661 * but the adjusted_mode->crtc_clock in in KHz. To get the
3662 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003663 * convert the virtual clock precision to KHz here for higher
3664 * precision.
3665 */
3666 u32 iclk_virtual_root_freq = 172800 * 1000;
3667 u32 iclk_pi_range = 64;
3668 u32 desired_divisor, msb_divisor_value, pi_value;
3669
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003670 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003671 msb_divisor_value = desired_divisor / iclk_pi_range;
3672 pi_value = desired_divisor % iclk_pi_range;
3673
3674 auxdiv = 0;
3675 divsel = msb_divisor_value - 2;
3676 phaseinc = pi_value;
3677 }
3678
3679 /* This should not happen with any sane values */
3680 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3681 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3682 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3683 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3684
3685 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003686 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003687 auxdiv,
3688 divsel,
3689 phasedir,
3690 phaseinc);
3691
3692 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003693 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003694 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3695 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3696 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3697 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3698 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3699 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003700 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003701
3702 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003703 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003704 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3705 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003706 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003707
3708 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003709 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003710 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003711 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003712
3713 /* Wait for initialization time */
3714 udelay(24);
3715
3716 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003717
3718 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003719}
3720
Daniel Vetter275f01b22013-05-03 11:49:47 +02003721static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3722 enum pipe pch_transcoder)
3723{
3724 struct drm_device *dev = crtc->base.dev;
3725 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003726 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003727
3728 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3729 I915_READ(HTOTAL(cpu_transcoder)));
3730 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3731 I915_READ(HBLANK(cpu_transcoder)));
3732 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3733 I915_READ(HSYNC(cpu_transcoder)));
3734
3735 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3736 I915_READ(VTOTAL(cpu_transcoder)));
3737 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3738 I915_READ(VBLANK(cpu_transcoder)));
3739 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3740 I915_READ(VSYNC(cpu_transcoder)));
3741 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3742 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3743}
3744
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003745static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3746{
3747 struct drm_i915_private *dev_priv = dev->dev_private;
3748 uint32_t temp;
3749
3750 temp = I915_READ(SOUTH_CHICKEN1);
3751 if (temp & FDI_BC_BIFURCATION_SELECT)
3752 return;
3753
3754 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3755 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3756
3757 temp |= FDI_BC_BIFURCATION_SELECT;
3758 DRM_DEBUG_KMS("enabling fdi C rx\n");
3759 I915_WRITE(SOUTH_CHICKEN1, temp);
3760 POSTING_READ(SOUTH_CHICKEN1);
3761}
3762
3763static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3764{
3765 struct drm_device *dev = intel_crtc->base.dev;
3766 struct drm_i915_private *dev_priv = dev->dev_private;
3767
3768 switch (intel_crtc->pipe) {
3769 case PIPE_A:
3770 break;
3771 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003772 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003773 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3774 else
3775 cpt_enable_fdi_bc_bifurcation(dev);
3776
3777 break;
3778 case PIPE_C:
3779 cpt_enable_fdi_bc_bifurcation(dev);
3780
3781 break;
3782 default:
3783 BUG();
3784 }
3785}
3786
Jesse Barnesf67a5592011-01-05 10:31:48 -08003787/*
3788 * Enable PCH resources required for PCH ports:
3789 * - PCH PLLs
3790 * - FDI training & RX/TX
3791 * - update transcoder timings
3792 * - DP transcoding bits
3793 * - transcoder
3794 */
3795static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003796{
3797 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003798 struct drm_i915_private *dev_priv = dev->dev_private;
3799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3800 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003801 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003802
Daniel Vetterab9412b2013-05-03 11:49:46 +02003803 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003804
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003805 if (IS_IVYBRIDGE(dev))
3806 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3807
Daniel Vettercd986ab2012-10-26 10:58:12 +02003808 /* Write the TU size bits before fdi link training, so that error
3809 * detection works. */
3810 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3811 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3812
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003813 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003814 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003815
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003816 /* We need to program the right clock selection before writing the pixel
3817 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003818 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003819 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003820
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003821 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003822 temp |= TRANS_DPLL_ENABLE(pipe);
3823 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003824 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003825 temp |= sel;
3826 else
3827 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003828 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003829 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003830
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003831 /* XXX: pch pll's can be enabled any time before we enable the PCH
3832 * transcoder, and we actually should do this to not upset any PCH
3833 * transcoder that already use the clock when we share it.
3834 *
3835 * Note that enable_shared_dpll tries to do the right thing, but
3836 * get_shared_dpll unconditionally resets the pll - we need that to have
3837 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003838 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003839
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003840 /* set transcoder timing, panel must allow it */
3841 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003842 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003843
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003844 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003845
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003846 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003847 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003848 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003849 reg = TRANS_DP_CTL(pipe);
3850 temp = I915_READ(reg);
3851 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003852 TRANS_DP_SYNC_MASK |
3853 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003854 temp |= (TRANS_DP_OUTPUT_ENABLE |
3855 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003856 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003857
3858 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003859 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003860 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003861 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003862
3863 switch (intel_trans_dp_port_sel(crtc)) {
3864 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003865 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003866 break;
3867 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003868 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003869 break;
3870 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003871 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003872 break;
3873 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003874 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003875 }
3876
Chris Wilson5eddb702010-09-11 13:48:45 +01003877 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003878 }
3879
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003880 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003881}
3882
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003883static void lpt_pch_enable(struct drm_crtc *crtc)
3884{
3885 struct drm_device *dev = crtc->dev;
3886 struct drm_i915_private *dev_priv = dev->dev_private;
3887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003888 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003889
Daniel Vetterab9412b2013-05-03 11:49:46 +02003890 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003891
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003892 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003893
Paulo Zanoni0540e482012-10-31 18:12:40 -02003894 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003895 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003896
Paulo Zanoni937bb612012-10-31 18:12:47 -02003897 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003898}
3899
Daniel Vetter716c2e52014-06-25 22:02:02 +03003900void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003901{
Daniel Vettere2b78262013-06-07 23:10:03 +02003902 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003903
3904 if (pll == NULL)
3905 return;
3906
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003907 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003908 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003909 return;
3910 }
3911
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003912 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3913 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003914 WARN_ON(pll->on);
3915 WARN_ON(pll->active);
3916 }
3917
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003918 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003919}
3920
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003921struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3922 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003923{
Daniel Vettere2b78262013-06-07 23:10:03 +02003924 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003925 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003926 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003927
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003928 if (HAS_PCH_IBX(dev_priv->dev)) {
3929 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003930 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003931 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003932
Daniel Vetter46edb022013-06-05 13:34:12 +02003933 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3934 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003935
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003936 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003937
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003938 goto found;
3939 }
3940
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003941 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3942 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003943
3944 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003945 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003946 continue;
3947
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003948 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003949 &pll->new_config->hw_state,
3950 sizeof(pll->new_config->hw_state)) == 0) {
3951 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003952 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003953 pll->new_config->crtc_mask,
3954 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003955 goto found;
3956 }
3957 }
3958
3959 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003960 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3961 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003962 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003963 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3964 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003965 goto found;
3966 }
3967 }
3968
3969 return NULL;
3970
3971found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003972 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003973 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003974
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003975 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003976 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3977 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003978
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003979 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003980
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003981 return pll;
3982}
3983
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003984/**
3985 * intel_shared_dpll_start_config - start a new PLL staged config
3986 * @dev_priv: DRM device
3987 * @clear_pipes: mask of pipes that will have their PLLs freed
3988 *
3989 * Starts a new PLL staged config, copying the current config but
3990 * releasing the references of pipes specified in clear_pipes.
3991 */
3992static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3993 unsigned clear_pipes)
3994{
3995 struct intel_shared_dpll *pll;
3996 enum intel_dpll_id i;
3997
3998 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3999 pll = &dev_priv->shared_dplls[i];
4000
4001 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4002 GFP_KERNEL);
4003 if (!pll->new_config)
4004 goto cleanup;
4005
4006 pll->new_config->crtc_mask &= ~clear_pipes;
4007 }
4008
4009 return 0;
4010
4011cleanup:
4012 while (--i >= 0) {
4013 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004014 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004015 pll->new_config = NULL;
4016 }
4017
4018 return -ENOMEM;
4019}
4020
4021static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4022{
4023 struct intel_shared_dpll *pll;
4024 enum intel_dpll_id i;
4025
4026 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4027 pll = &dev_priv->shared_dplls[i];
4028
4029 WARN_ON(pll->new_config == &pll->config);
4030
4031 pll->config = *pll->new_config;
4032 kfree(pll->new_config);
4033 pll->new_config = NULL;
4034 }
4035}
4036
4037static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4038{
4039 struct intel_shared_dpll *pll;
4040 enum intel_dpll_id i;
4041
4042 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4043 pll = &dev_priv->shared_dplls[i];
4044
4045 WARN_ON(pll->new_config == &pll->config);
4046
4047 kfree(pll->new_config);
4048 pll->new_config = NULL;
4049 }
4050}
4051
Daniel Vettera1520312013-05-03 11:49:50 +02004052static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004053{
4054 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004055 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004056 u32 temp;
4057
4058 temp = I915_READ(dslreg);
4059 udelay(500);
4060 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004061 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004062 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004063 }
4064}
4065
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004066static void skylake_pfit_enable(struct intel_crtc *crtc)
4067{
4068 struct drm_device *dev = crtc->base.dev;
4069 struct drm_i915_private *dev_priv = dev->dev_private;
4070 int pipe = crtc->pipe;
4071
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004072 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004073 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004074 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4075 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004076 }
4077}
4078
Jesse Barnesb074cec2013-04-25 12:55:02 -07004079static void ironlake_pfit_enable(struct intel_crtc *crtc)
4080{
4081 struct drm_device *dev = crtc->base.dev;
4082 struct drm_i915_private *dev_priv = dev->dev_private;
4083 int pipe = crtc->pipe;
4084
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004085 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004086 /* Force use of hard-coded filter coefficients
4087 * as some pre-programmed values are broken,
4088 * e.g. x201.
4089 */
4090 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4091 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4092 PF_PIPE_SEL_IVB(pipe));
4093 else
4094 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004095 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4096 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004097 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004098}
4099
Matt Roper4a3b8762014-12-23 10:41:51 -08004100static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004101{
4102 struct drm_device *dev = crtc->dev;
4103 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004104 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004105 struct intel_plane *intel_plane;
4106
Matt Roperaf2b6532014-04-01 15:22:32 -07004107 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4108 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004109 if (intel_plane->pipe == pipe)
4110 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004111 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004112}
4113
Matt Roper4a3b8762014-12-23 10:41:51 -08004114static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004115{
4116 struct drm_device *dev = crtc->dev;
4117 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004118 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004119 struct intel_plane *intel_plane;
4120
Matt Roperaf2b6532014-04-01 15:22:32 -07004121 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4122 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004123 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004124 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004125 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004126}
4127
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004128void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004129{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004130 struct drm_device *dev = crtc->base.dev;
4131 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004132
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004133 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004134 return;
4135
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004136 /* We can only enable IPS after we enable a plane and wait for a vblank */
4137 intel_wait_for_vblank(dev, crtc->pipe);
4138
Paulo Zanonid77e4532013-09-24 13:52:55 -03004139 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004140 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004141 mutex_lock(&dev_priv->rps.hw_lock);
4142 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4143 mutex_unlock(&dev_priv->rps.hw_lock);
4144 /* Quoting Art Runyan: "its not safe to expect any particular
4145 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004146 * mailbox." Moreover, the mailbox may return a bogus state,
4147 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004148 */
4149 } else {
4150 I915_WRITE(IPS_CTL, IPS_ENABLE);
4151 /* The bit only becomes 1 in the next vblank, so this wait here
4152 * is essentially intel_wait_for_vblank. If we don't have this
4153 * and don't wait for vblanks until the end of crtc_enable, then
4154 * the HW state readout code will complain that the expected
4155 * IPS_CTL value is not the one we read. */
4156 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4157 DRM_ERROR("Timed out waiting for IPS enable\n");
4158 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004159}
4160
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004161void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004162{
4163 struct drm_device *dev = crtc->base.dev;
4164 struct drm_i915_private *dev_priv = dev->dev_private;
4165
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004166 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004167 return;
4168
4169 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004170 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004171 mutex_lock(&dev_priv->rps.hw_lock);
4172 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4173 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004174 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4175 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4176 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004177 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004178 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004179 POSTING_READ(IPS_CTL);
4180 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004181
4182 /* We need to wait for a vblank before we can disable the plane. */
4183 intel_wait_for_vblank(dev, crtc->pipe);
4184}
4185
4186/** Loads the palette/gamma unit for the CRTC with the prepared values */
4187static void intel_crtc_load_lut(struct drm_crtc *crtc)
4188{
4189 struct drm_device *dev = crtc->dev;
4190 struct drm_i915_private *dev_priv = dev->dev_private;
4191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4192 enum pipe pipe = intel_crtc->pipe;
4193 int palreg = PALETTE(pipe);
4194 int i;
4195 bool reenable_ips = false;
4196
4197 /* The clocks have to be on to load the palette. */
4198 if (!crtc->enabled || !intel_crtc->active)
4199 return;
4200
4201 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004202 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004203 assert_dsi_pll_enabled(dev_priv);
4204 else
4205 assert_pll_enabled(dev_priv, pipe);
4206 }
4207
4208 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304209 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004210 palreg = LGC_PALETTE(pipe);
4211
4212 /* Workaround : Do not read or write the pipe palette/gamma data while
4213 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4214 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004215 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004216 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4217 GAMMA_MODE_MODE_SPLIT)) {
4218 hsw_disable_ips(intel_crtc);
4219 reenable_ips = true;
4220 }
4221
4222 for (i = 0; i < 256; i++) {
4223 I915_WRITE(palreg + 4 * i,
4224 (intel_crtc->lut_r[i] << 16) |
4225 (intel_crtc->lut_g[i] << 8) |
4226 intel_crtc->lut_b[i]);
4227 }
4228
4229 if (reenable_ips)
4230 hsw_enable_ips(intel_crtc);
4231}
4232
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004233static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4234{
4235 if (!enable && intel_crtc->overlay) {
4236 struct drm_device *dev = intel_crtc->base.dev;
4237 struct drm_i915_private *dev_priv = dev->dev_private;
4238
4239 mutex_lock(&dev->struct_mutex);
4240 dev_priv->mm.interruptible = false;
4241 (void) intel_overlay_switch_off(intel_crtc->overlay);
4242 dev_priv->mm.interruptible = true;
4243 mutex_unlock(&dev->struct_mutex);
4244 }
4245
4246 /* Let userspace switch the overlay on again. In most cases userspace
4247 * has to recompute where to put it anyway.
4248 */
4249}
4250
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004251static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004252{
4253 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4255 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004256
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004257 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004258 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004259 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004260 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004261
4262 hsw_enable_ips(intel_crtc);
4263
4264 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004265 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004266 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004267
4268 /*
4269 * FIXME: Once we grow proper nuclear flip support out of this we need
4270 * to compute the mask of flip planes precisely. For the time being
4271 * consider this a flip from a NULL plane.
4272 */
4273 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004274}
4275
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004276static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004277{
4278 struct drm_device *dev = crtc->dev;
4279 struct drm_i915_private *dev_priv = dev->dev_private;
4280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4281 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004282
4283 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004284
Paulo Zanonie35fef22015-02-09 14:46:29 -02004285 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004286 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004287
4288 hsw_disable_ips(intel_crtc);
4289
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004290 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004291 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004292 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03004293 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004294
Daniel Vetterf99d7062014-06-19 16:01:59 +02004295 /*
4296 * FIXME: Once we grow proper nuclear flip support out of this we need
4297 * to compute the mask of flip planes precisely. For the time being
4298 * consider this a flip to a NULL plane.
4299 */
4300 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004301}
4302
Jesse Barnesf67a5592011-01-05 10:31:48 -08004303static void ironlake_crtc_enable(struct drm_crtc *crtc)
4304{
4305 struct drm_device *dev = crtc->dev;
4306 struct drm_i915_private *dev_priv = dev->dev_private;
4307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004308 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004309 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004310
Daniel Vetter08a48462012-07-02 11:43:47 +02004311 WARN_ON(!crtc->enabled);
4312
Jesse Barnesf67a5592011-01-05 10:31:48 -08004313 if (intel_crtc->active)
4314 return;
4315
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004316 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004317 intel_prepare_shared_dpll(intel_crtc);
4318
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004319 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter29407aa2014-04-24 23:55:08 +02004320 intel_dp_set_m_n(intel_crtc);
4321
4322 intel_set_pipe_timings(intel_crtc);
4323
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004324 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004325 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004326 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004327 }
4328
4329 ironlake_set_pipeconf(crtc);
4330
Jesse Barnesf67a5592011-01-05 10:31:48 -08004331 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004332
Daniel Vettera72e4c92014-09-30 10:56:47 +02004333 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4334 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004335
Daniel Vetterf6736a12013-06-05 13:34:30 +02004336 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004337 if (encoder->pre_enable)
4338 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004339
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004340 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004341 /* Note: FDI PLL enabling _must_ be done before we enable the
4342 * cpu pipes, hence this is separate from all the other fdi/pch
4343 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004344 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004345 } else {
4346 assert_fdi_tx_disabled(dev_priv, pipe);
4347 assert_fdi_rx_disabled(dev_priv, pipe);
4348 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004349
Jesse Barnesb074cec2013-04-25 12:55:02 -07004350 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004351
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004352 /*
4353 * On ILK+ LUT must be loaded before the pipe is running but with
4354 * clocks enabled
4355 */
4356 intel_crtc_load_lut(crtc);
4357
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004358 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004359 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004360
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004361 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004362 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004363
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004364 assert_vblank_disabled(crtc);
4365 drm_crtc_vblank_on(crtc);
4366
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004367 for_each_encoder_on_crtc(dev, crtc, encoder)
4368 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004369
4370 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004371 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004372
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004373 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004374}
4375
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004376/* IPS only exists on ULT machines and is tied to pipe A. */
4377static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4378{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004379 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004380}
4381
Paulo Zanonie4916942013-09-20 16:21:19 -03004382/*
4383 * This implements the workaround described in the "notes" section of the mode
4384 * set sequence documentation. When going from no pipes or single pipe to
4385 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4386 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4387 */
4388static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4389{
4390 struct drm_device *dev = crtc->base.dev;
4391 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4392
4393 /* We want to get the other_active_crtc only if there's only 1 other
4394 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004395 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004396 if (!crtc_it->active || crtc_it == crtc)
4397 continue;
4398
4399 if (other_active_crtc)
4400 return;
4401
4402 other_active_crtc = crtc_it;
4403 }
4404 if (!other_active_crtc)
4405 return;
4406
4407 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4408 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4409}
4410
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004411static void haswell_crtc_enable(struct drm_crtc *crtc)
4412{
4413 struct drm_device *dev = crtc->dev;
4414 struct drm_i915_private *dev_priv = dev->dev_private;
4415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4416 struct intel_encoder *encoder;
4417 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004418
4419 WARN_ON(!crtc->enabled);
4420
4421 if (intel_crtc->active)
4422 return;
4423
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004424 if (intel_crtc_to_shared_dpll(intel_crtc))
4425 intel_enable_shared_dpll(intel_crtc);
4426
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004427 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter229fca92014-04-24 23:55:09 +02004428 intel_dp_set_m_n(intel_crtc);
4429
4430 intel_set_pipe_timings(intel_crtc);
4431
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004432 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4433 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4434 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004435 }
4436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004437 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004438 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004439 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004440 }
4441
4442 haswell_set_pipeconf(crtc);
4443
4444 intel_set_pipe_csc(crtc);
4445
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004446 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004447
Daniel Vettera72e4c92014-09-30 10:56:47 +02004448 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004449 for_each_encoder_on_crtc(dev, crtc, encoder)
4450 if (encoder->pre_enable)
4451 encoder->pre_enable(encoder);
4452
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004453 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004454 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4455 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004456 dev_priv->display.fdi_link_train(crtc);
4457 }
4458
Paulo Zanoni1f544382012-10-24 11:32:00 -02004459 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004460
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004461 if (IS_SKYLAKE(dev))
4462 skylake_pfit_enable(intel_crtc);
4463 else
4464 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004465
4466 /*
4467 * On ILK+ LUT must be loaded before the pipe is running but with
4468 * clocks enabled
4469 */
4470 intel_crtc_load_lut(crtc);
4471
Paulo Zanoni1f544382012-10-24 11:32:00 -02004472 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004473 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004474
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004475 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004476 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004477
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004478 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004479 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004480
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004481 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004482 intel_ddi_set_vc_payload_alloc(crtc, true);
4483
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004484 assert_vblank_disabled(crtc);
4485 drm_crtc_vblank_on(crtc);
4486
Jani Nikula8807e552013-08-30 19:40:32 +03004487 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004488 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004489 intel_opregion_notify_encoder(encoder, true);
4490 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004491
Paulo Zanonie4916942013-09-20 16:21:19 -03004492 /* If we change the relative order between pipe/planes enabling, we need
4493 * to change the workaround. */
4494 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004495 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004496}
4497
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004498static void skylake_pfit_disable(struct intel_crtc *crtc)
4499{
4500 struct drm_device *dev = crtc->base.dev;
4501 struct drm_i915_private *dev_priv = dev->dev_private;
4502 int pipe = crtc->pipe;
4503
4504 /* To avoid upsetting the power well on haswell only disable the pfit if
4505 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004506 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004507 I915_WRITE(PS_CTL(pipe), 0);
4508 I915_WRITE(PS_WIN_POS(pipe), 0);
4509 I915_WRITE(PS_WIN_SZ(pipe), 0);
4510 }
4511}
4512
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004513static void ironlake_pfit_disable(struct intel_crtc *crtc)
4514{
4515 struct drm_device *dev = crtc->base.dev;
4516 struct drm_i915_private *dev_priv = dev->dev_private;
4517 int pipe = crtc->pipe;
4518
4519 /* To avoid upsetting the power well on haswell only disable the pfit if
4520 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004521 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004522 I915_WRITE(PF_CTL(pipe), 0);
4523 I915_WRITE(PF_WIN_POS(pipe), 0);
4524 I915_WRITE(PF_WIN_SZ(pipe), 0);
4525 }
4526}
4527
Jesse Barnes6be4a602010-09-10 10:26:01 -07004528static void ironlake_crtc_disable(struct drm_crtc *crtc)
4529{
4530 struct drm_device *dev = crtc->dev;
4531 struct drm_i915_private *dev_priv = dev->dev_private;
4532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004533 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004534 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004535 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004536
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004537 if (!intel_crtc->active)
4538 return;
4539
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004540 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004541
Daniel Vetterea9d7582012-07-10 10:42:52 +02004542 for_each_encoder_on_crtc(dev, crtc, encoder)
4543 encoder->disable(encoder);
4544
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004545 drm_crtc_vblank_off(crtc);
4546 assert_vblank_disabled(crtc);
4547
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004548 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004549 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004550
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004551 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004552
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004553 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004554
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004555 for_each_encoder_on_crtc(dev, crtc, encoder)
4556 if (encoder->post_disable)
4557 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004558
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004559 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004560 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004561
Daniel Vetterd925c592013-06-05 13:34:04 +02004562 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004563
Daniel Vetterd925c592013-06-05 13:34:04 +02004564 if (HAS_PCH_CPT(dev)) {
4565 /* disable TRANS_DP_CTL */
4566 reg = TRANS_DP_CTL(pipe);
4567 temp = I915_READ(reg);
4568 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4569 TRANS_DP_PORT_SEL_MASK);
4570 temp |= TRANS_DP_PORT_SEL_NONE;
4571 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004572
Daniel Vetterd925c592013-06-05 13:34:04 +02004573 /* disable DPLL_SEL */
4574 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004575 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004576 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004577 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004578
4579 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004580 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004581
4582 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004583 }
4584
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004585 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004586 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004587
4588 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004589 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004590 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004591}
4592
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004593static void haswell_crtc_disable(struct drm_crtc *crtc)
4594{
4595 struct drm_device *dev = crtc->dev;
4596 struct drm_i915_private *dev_priv = dev->dev_private;
4597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4598 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004599 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004600
4601 if (!intel_crtc->active)
4602 return;
4603
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004604 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004605
Jani Nikula8807e552013-08-30 19:40:32 +03004606 for_each_encoder_on_crtc(dev, crtc, encoder) {
4607 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004608 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004609 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004610
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004611 drm_crtc_vblank_off(crtc);
4612 assert_vblank_disabled(crtc);
4613
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004614 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004615 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4616 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004617 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004619 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004620 intel_ddi_set_vc_payload_alloc(crtc, false);
4621
Paulo Zanoniad80a812012-10-24 16:06:19 -02004622 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004623
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004624 if (IS_SKYLAKE(dev))
4625 skylake_pfit_disable(intel_crtc);
4626 else
4627 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004628
Paulo Zanoni1f544382012-10-24 11:32:00 -02004629 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004630
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004631 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004632 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004633 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004634 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004635
Imre Deak97b040a2014-06-25 22:01:50 +03004636 for_each_encoder_on_crtc(dev, crtc, encoder)
4637 if (encoder->post_disable)
4638 encoder->post_disable(encoder);
4639
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004640 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004641 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004642
4643 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004644 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004645 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004646
4647 if (intel_crtc_to_shared_dpll(intel_crtc))
4648 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004649}
4650
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004651static void ironlake_crtc_off(struct drm_crtc *crtc)
4652{
4653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004654 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004655}
4656
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004657
Jesse Barnes2dd24552013-04-25 12:55:01 -07004658static void i9xx_pfit_enable(struct intel_crtc *crtc)
4659{
4660 struct drm_device *dev = crtc->base.dev;
4661 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004662 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004663
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004664 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004665 return;
4666
Daniel Vetterc0b03412013-05-28 12:05:54 +02004667 /*
4668 * The panel fitter should only be adjusted whilst the pipe is disabled,
4669 * according to register description and PRM.
4670 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004671 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4672 assert_pipe_disabled(dev_priv, crtc->pipe);
4673
Jesse Barnesb074cec2013-04-25 12:55:02 -07004674 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4675 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004676
4677 /* Border color in case we don't scale up to the full screen. Black by
4678 * default, change to something else for debugging. */
4679 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004680}
4681
Dave Airlied05410f2014-06-05 13:22:59 +10004682static enum intel_display_power_domain port_to_power_domain(enum port port)
4683{
4684 switch (port) {
4685 case PORT_A:
4686 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4687 case PORT_B:
4688 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4689 case PORT_C:
4690 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4691 case PORT_D:
4692 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4693 default:
4694 WARN_ON_ONCE(1);
4695 return POWER_DOMAIN_PORT_OTHER;
4696 }
4697}
4698
Imre Deak77d22dc2014-03-05 16:20:52 +02004699#define for_each_power_domain(domain, mask) \
4700 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4701 if ((1 << (domain)) & (mask))
4702
Imre Deak319be8a2014-03-04 19:22:57 +02004703enum intel_display_power_domain
4704intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004705{
Imre Deak319be8a2014-03-04 19:22:57 +02004706 struct drm_device *dev = intel_encoder->base.dev;
4707 struct intel_digital_port *intel_dig_port;
4708
4709 switch (intel_encoder->type) {
4710 case INTEL_OUTPUT_UNKNOWN:
4711 /* Only DDI platforms should ever use this output type */
4712 WARN_ON_ONCE(!HAS_DDI(dev));
4713 case INTEL_OUTPUT_DISPLAYPORT:
4714 case INTEL_OUTPUT_HDMI:
4715 case INTEL_OUTPUT_EDP:
4716 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004717 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004718 case INTEL_OUTPUT_DP_MST:
4719 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4720 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004721 case INTEL_OUTPUT_ANALOG:
4722 return POWER_DOMAIN_PORT_CRT;
4723 case INTEL_OUTPUT_DSI:
4724 return POWER_DOMAIN_PORT_DSI;
4725 default:
4726 return POWER_DOMAIN_PORT_OTHER;
4727 }
4728}
4729
4730static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4731{
4732 struct drm_device *dev = crtc->dev;
4733 struct intel_encoder *intel_encoder;
4734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4735 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004736 unsigned long mask;
4737 enum transcoder transcoder;
4738
4739 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4740
4741 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4742 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004743 if (intel_crtc->config->pch_pfit.enabled ||
4744 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004745 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4746
Imre Deak319be8a2014-03-04 19:22:57 +02004747 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4748 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4749
Imre Deak77d22dc2014-03-05 16:20:52 +02004750 return mask;
4751}
4752
Imre Deak77d22dc2014-03-05 16:20:52 +02004753static void modeset_update_crtc_power_domains(struct drm_device *dev)
4754{
4755 struct drm_i915_private *dev_priv = dev->dev_private;
4756 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4757 struct intel_crtc *crtc;
4758
4759 /*
4760 * First get all needed power domains, then put all unneeded, to avoid
4761 * any unnecessary toggling of the power wells.
4762 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004763 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004764 enum intel_display_power_domain domain;
4765
4766 if (!crtc->base.enabled)
4767 continue;
4768
Imre Deak319be8a2014-03-04 19:22:57 +02004769 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004770
4771 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4772 intel_display_power_get(dev_priv, domain);
4773 }
4774
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004775 if (dev_priv->display.modeset_global_resources)
4776 dev_priv->display.modeset_global_resources(dev);
4777
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004778 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004779 enum intel_display_power_domain domain;
4780
4781 for_each_power_domain(domain, crtc->enabled_power_domains)
4782 intel_display_power_put(dev_priv, domain);
4783
4784 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4785 }
4786
4787 intel_display_set_init_power(dev_priv, false);
4788}
4789
Ville Syrjälädfcab172014-06-13 13:37:47 +03004790/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004791static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004792{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004793 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004794
Jesse Barnes586f49d2013-11-04 16:06:59 -08004795 /* Obtain SKU information */
4796 mutex_lock(&dev_priv->dpio_lock);
4797 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4798 CCK_FUSE_HPLL_FREQ_MASK;
4799 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004800
Ville Syrjälädfcab172014-06-13 13:37:47 +03004801 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004802}
4803
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004804static void vlv_update_cdclk(struct drm_device *dev)
4805{
4806 struct drm_i915_private *dev_priv = dev->dev_private;
4807
4808 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004809 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004810 dev_priv->vlv_cdclk_freq);
4811
4812 /*
4813 * Program the gmbus_freq based on the cdclk frequency.
4814 * BSpec erroneously claims we should aim for 4MHz, but
4815 * in fact 1MHz is the correct frequency.
4816 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004817 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004818}
4819
Jesse Barnes30a970c2013-11-04 13:48:12 -08004820/* Adjust CDclk dividers to allow high res or save power if possible */
4821static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4822{
4823 struct drm_i915_private *dev_priv = dev->dev_private;
4824 u32 val, cmd;
4825
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004826 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004827
Ville Syrjälädfcab172014-06-13 13:37:47 +03004828 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004829 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004830 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004831 cmd = 1;
4832 else
4833 cmd = 0;
4834
4835 mutex_lock(&dev_priv->rps.hw_lock);
4836 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4837 val &= ~DSPFREQGUAR_MASK;
4838 val |= (cmd << DSPFREQGUAR_SHIFT);
4839 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4840 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4841 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4842 50)) {
4843 DRM_ERROR("timed out waiting for CDclk change\n");
4844 }
4845 mutex_unlock(&dev_priv->rps.hw_lock);
4846
Ville Syrjälädfcab172014-06-13 13:37:47 +03004847 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004848 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004849
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004850 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004851
4852 mutex_lock(&dev_priv->dpio_lock);
4853 /* adjust cdclk divider */
4854 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004855 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004856 val |= divider;
4857 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004858
4859 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4860 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4861 50))
4862 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004863 mutex_unlock(&dev_priv->dpio_lock);
4864 }
4865
4866 mutex_lock(&dev_priv->dpio_lock);
4867 /* adjust self-refresh exit latency value */
4868 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4869 val &= ~0x7f;
4870
4871 /*
4872 * For high bandwidth configs, we set a higher latency in the bunit
4873 * so that the core display fetch happens in time to avoid underruns.
4874 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004875 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004876 val |= 4500 / 250; /* 4.5 usec */
4877 else
4878 val |= 3000 / 250; /* 3.0 usec */
4879 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4880 mutex_unlock(&dev_priv->dpio_lock);
4881
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004882 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004883}
4884
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004885static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4886{
4887 struct drm_i915_private *dev_priv = dev->dev_private;
4888 u32 val, cmd;
4889
4890 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4891
4892 switch (cdclk) {
4893 case 400000:
4894 cmd = 3;
4895 break;
4896 case 333333:
4897 case 320000:
4898 cmd = 2;
4899 break;
4900 case 266667:
4901 cmd = 1;
4902 break;
4903 case 200000:
4904 cmd = 0;
4905 break;
4906 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004907 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004908 return;
4909 }
4910
4911 mutex_lock(&dev_priv->rps.hw_lock);
4912 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4913 val &= ~DSPFREQGUAR_MASK_CHV;
4914 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4915 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4916 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4917 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4918 50)) {
4919 DRM_ERROR("timed out waiting for CDclk change\n");
4920 }
4921 mutex_unlock(&dev_priv->rps.hw_lock);
4922
4923 vlv_update_cdclk(dev);
4924}
4925
Jesse Barnes30a970c2013-11-04 13:48:12 -08004926static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4927 int max_pixclk)
4928{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004929 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004930
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004931 /* FIXME: Punit isn't quite ready yet */
4932 if (IS_CHERRYVIEW(dev_priv->dev))
4933 return 400000;
4934
Jesse Barnes30a970c2013-11-04 13:48:12 -08004935 /*
4936 * Really only a few cases to deal with, as only 4 CDclks are supported:
4937 * 200MHz
4938 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004939 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004940 * 400MHz
4941 * So we check to see whether we're above 90% of the lower bin and
4942 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004943 *
4944 * We seem to get an unstable or solid color picture at 200MHz.
4945 * Not sure what's wrong. For now use 200MHz only when all pipes
4946 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004947 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004948 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004949 return 400000;
4950 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004951 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004952 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004953 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004954 else
4955 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004956}
4957
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004958/* compute the max pixel clock for new configuration */
4959static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004960{
4961 struct drm_device *dev = dev_priv->dev;
4962 struct intel_crtc *intel_crtc;
4963 int max_pixclk = 0;
4964
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004965 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004966 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004967 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02004968 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004969 }
4970
4971 return max_pixclk;
4972}
4973
4974static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004975 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004976{
4977 struct drm_i915_private *dev_priv = dev->dev_private;
4978 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004979 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004980
Imre Deakd60c4472014-03-27 17:45:10 +02004981 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4982 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004983 return;
4984
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004985 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004986 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004987 if (intel_crtc->base.enabled)
4988 *prepare_pipes |= (1 << intel_crtc->pipe);
4989}
4990
4991static void valleyview_modeset_global_resources(struct drm_device *dev)
4992{
4993 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004994 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004995 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4996
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004997 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02004998 /*
4999 * FIXME: We can end up here with all power domains off, yet
5000 * with a CDCLK frequency other than the minimum. To account
5001 * for this take the PIPE-A power domain, which covers the HW
5002 * blocks needed for the following programming. This can be
5003 * removed once it's guaranteed that we get here either with
5004 * the minimum CDCLK set, or the required power domains
5005 * enabled.
5006 */
5007 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5008
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005009 if (IS_CHERRYVIEW(dev))
5010 cherryview_set_cdclk(dev, req_cdclk);
5011 else
5012 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005013
5014 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005015 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005016}
5017
Jesse Barnes89b667f2013-04-18 14:51:36 -07005018static void valleyview_crtc_enable(struct drm_crtc *crtc)
5019{
5020 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005021 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5023 struct intel_encoder *encoder;
5024 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005025 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005026
5027 WARN_ON(!crtc->enabled);
5028
5029 if (intel_crtc->active)
5030 return;
5031
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005032 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305033
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005034 if (!is_dsi) {
5035 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005036 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005037 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005038 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005039 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005040
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005041 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005042 intel_dp_set_m_n(intel_crtc);
5043
5044 intel_set_pipe_timings(intel_crtc);
5045
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005046 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5047 struct drm_i915_private *dev_priv = dev->dev_private;
5048
5049 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5050 I915_WRITE(CHV_CANVAS(pipe), 0);
5051 }
5052
Daniel Vetter5b18e572014-04-24 23:55:06 +02005053 i9xx_set_pipeconf(intel_crtc);
5054
Jesse Barnes89b667f2013-04-18 14:51:36 -07005055 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005056
Daniel Vettera72e4c92014-09-30 10:56:47 +02005057 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005058
Jesse Barnes89b667f2013-04-18 14:51:36 -07005059 for_each_encoder_on_crtc(dev, crtc, encoder)
5060 if (encoder->pre_pll_enable)
5061 encoder->pre_pll_enable(encoder);
5062
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005063 if (!is_dsi) {
5064 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005065 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005066 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005067 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005068 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005069
5070 for_each_encoder_on_crtc(dev, crtc, encoder)
5071 if (encoder->pre_enable)
5072 encoder->pre_enable(encoder);
5073
Jesse Barnes2dd24552013-04-25 12:55:01 -07005074 i9xx_pfit_enable(intel_crtc);
5075
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005076 intel_crtc_load_lut(crtc);
5077
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005078 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005079 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005080
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005081 assert_vblank_disabled(crtc);
5082 drm_crtc_vblank_on(crtc);
5083
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005084 for_each_encoder_on_crtc(dev, crtc, encoder)
5085 encoder->enable(encoder);
5086
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005087 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005088
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005089 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005090 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005091}
5092
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005093static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5094{
5095 struct drm_device *dev = crtc->base.dev;
5096 struct drm_i915_private *dev_priv = dev->dev_private;
5097
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005098 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5099 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005100}
5101
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005102static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005103{
5104 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005105 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005107 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005108 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005109
Daniel Vetter08a48462012-07-02 11:43:47 +02005110 WARN_ON(!crtc->enabled);
5111
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005112 if (intel_crtc->active)
5113 return;
5114
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005115 i9xx_set_pll_dividers(intel_crtc);
5116
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005117 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005118 intel_dp_set_m_n(intel_crtc);
5119
5120 intel_set_pipe_timings(intel_crtc);
5121
Daniel Vetter5b18e572014-04-24 23:55:06 +02005122 i9xx_set_pipeconf(intel_crtc);
5123
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005124 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005125
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005126 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005127 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005128
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005129 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005130 if (encoder->pre_enable)
5131 encoder->pre_enable(encoder);
5132
Daniel Vetterf6736a12013-06-05 13:34:30 +02005133 i9xx_enable_pll(intel_crtc);
5134
Jesse Barnes2dd24552013-04-25 12:55:01 -07005135 i9xx_pfit_enable(intel_crtc);
5136
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005137 intel_crtc_load_lut(crtc);
5138
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005139 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005140 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005141
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005142 assert_vblank_disabled(crtc);
5143 drm_crtc_vblank_on(crtc);
5144
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005145 for_each_encoder_on_crtc(dev, crtc, encoder)
5146 encoder->enable(encoder);
5147
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005148 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005149
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005150 /*
5151 * Gen2 reports pipe underruns whenever all planes are disabled.
5152 * So don't enable underrun reporting before at least some planes
5153 * are enabled.
5154 * FIXME: Need to fix the logic to work when we turn off all planes
5155 * but leave the pipe running.
5156 */
5157 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005158 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005159
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005160 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005161 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005162}
5163
Daniel Vetter87476d62013-04-11 16:29:06 +02005164static void i9xx_pfit_disable(struct intel_crtc *crtc)
5165{
5166 struct drm_device *dev = crtc->base.dev;
5167 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005168
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005169 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005170 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005171
5172 assert_pipe_disabled(dev_priv, crtc->pipe);
5173
Daniel Vetter328d8e82013-05-08 10:36:31 +02005174 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5175 I915_READ(PFIT_CONTROL));
5176 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005177}
5178
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005179static void i9xx_crtc_disable(struct drm_crtc *crtc)
5180{
5181 struct drm_device *dev = crtc->dev;
5182 struct drm_i915_private *dev_priv = dev->dev_private;
5183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005184 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005185 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005186
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005187 if (!intel_crtc->active)
5188 return;
5189
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005190 /*
5191 * Gen2 reports pipe underruns whenever all planes are disabled.
5192 * So diasble underrun reporting before all the planes get disabled.
5193 * FIXME: Need to fix the logic to work when we turn off all planes
5194 * but leave the pipe running.
5195 */
5196 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005197 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005198
Imre Deak564ed192014-06-13 14:54:21 +03005199 /*
5200 * Vblank time updates from the shadow to live plane control register
5201 * are blocked if the memory self-refresh mode is active at that
5202 * moment. So to make sure the plane gets truly disabled, disable
5203 * first the self-refresh mode. The self-refresh enable bit in turn
5204 * will be checked/applied by the HW only at the next frame start
5205 * event which is after the vblank start event, so we need to have a
5206 * wait-for-vblank between disabling the plane and the pipe.
5207 */
5208 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005209 intel_crtc_disable_planes(crtc);
5210
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005211 /*
5212 * On gen2 planes are double buffered but the pipe isn't, so we must
5213 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005214 * We also need to wait on all gmch platforms because of the
5215 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005216 */
Imre Deak564ed192014-06-13 14:54:21 +03005217 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005218
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005219 for_each_encoder_on_crtc(dev, crtc, encoder)
5220 encoder->disable(encoder);
5221
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005222 drm_crtc_vblank_off(crtc);
5223 assert_vblank_disabled(crtc);
5224
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005225 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005226
Daniel Vetter87476d62013-04-11 16:29:06 +02005227 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005228
Jesse Barnes89b667f2013-04-18 14:51:36 -07005229 for_each_encoder_on_crtc(dev, crtc, encoder)
5230 if (encoder->post_disable)
5231 encoder->post_disable(encoder);
5232
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005233 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005234 if (IS_CHERRYVIEW(dev))
5235 chv_disable_pll(dev_priv, pipe);
5236 else if (IS_VALLEYVIEW(dev))
5237 vlv_disable_pll(dev_priv, pipe);
5238 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005239 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005240 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005241
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005242 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005243 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005244
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005245 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005246 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005247
Daniel Vetterefa96242014-04-24 23:55:02 +02005248 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005249 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005250 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005251}
5252
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005253static void i9xx_crtc_off(struct drm_crtc *crtc)
5254{
5255}
5256
Borun Fub04c5bd2014-07-12 10:02:27 +05305257/* Master function to enable/disable CRTC and corresponding power wells */
5258void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005259{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005260 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005261 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005263 enum intel_display_power_domain domain;
5264 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005265
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005266 if (enable) {
5267 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005268 domains = get_crtc_power_domains(crtc);
5269 for_each_power_domain(domain, domains)
5270 intel_display_power_get(dev_priv, domain);
5271 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005272
5273 dev_priv->display.crtc_enable(crtc);
5274 }
5275 } else {
5276 if (intel_crtc->active) {
5277 dev_priv->display.crtc_disable(crtc);
5278
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005279 domains = intel_crtc->enabled_power_domains;
5280 for_each_power_domain(domain, domains)
5281 intel_display_power_put(dev_priv, domain);
5282 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005283 }
5284 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305285}
5286
5287/**
5288 * Sets the power management mode of the pipe and plane.
5289 */
5290void intel_crtc_update_dpms(struct drm_crtc *crtc)
5291{
5292 struct drm_device *dev = crtc->dev;
5293 struct intel_encoder *intel_encoder;
5294 bool enable = false;
5295
5296 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5297 enable |= intel_encoder->connectors_active;
5298
5299 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005300}
5301
Daniel Vetter976f8a22012-07-08 22:34:21 +02005302static void intel_crtc_disable(struct drm_crtc *crtc)
5303{
5304 struct drm_device *dev = crtc->dev;
5305 struct drm_connector *connector;
5306 struct drm_i915_private *dev_priv = dev->dev_private;
5307
5308 /* crtc should still be enabled when we disable it. */
5309 WARN_ON(!crtc->enabled);
5310
5311 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005312 dev_priv->display.off(crtc);
5313
Gustavo Padovan455a6802014-12-01 15:40:11 -08005314 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005315
5316 /* Update computed state. */
5317 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5318 if (!connector->encoder || !connector->encoder->crtc)
5319 continue;
5320
5321 if (connector->encoder->crtc != crtc)
5322 continue;
5323
5324 connector->dpms = DRM_MODE_DPMS_OFF;
5325 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005326 }
5327}
5328
Chris Wilsonea5b2132010-08-04 13:50:23 +01005329void intel_encoder_destroy(struct drm_encoder *encoder)
5330{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005331 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005332
Chris Wilsonea5b2132010-08-04 13:50:23 +01005333 drm_encoder_cleanup(encoder);
5334 kfree(intel_encoder);
5335}
5336
Damien Lespiau92373292013-08-08 22:28:57 +01005337/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005338 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5339 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005340static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005341{
5342 if (mode == DRM_MODE_DPMS_ON) {
5343 encoder->connectors_active = true;
5344
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005345 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005346 } else {
5347 encoder->connectors_active = false;
5348
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005349 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005350 }
5351}
5352
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005353/* Cross check the actual hw state with our own modeset state tracking (and it's
5354 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005355static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005356{
5357 if (connector->get_hw_state(connector)) {
5358 struct intel_encoder *encoder = connector->encoder;
5359 struct drm_crtc *crtc;
5360 bool encoder_enabled;
5361 enum pipe pipe;
5362
5363 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5364 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005365 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005366
Dave Airlie0e32b392014-05-02 14:02:48 +10005367 /* there is no real hw state for MST connectors */
5368 if (connector->mst_port)
5369 return;
5370
Rob Clarke2c719b2014-12-15 13:56:32 -05005371 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005372 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005373 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005374 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005375
Dave Airlie36cd7442014-05-02 13:44:18 +10005376 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005377 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005378 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005379
Dave Airlie36cd7442014-05-02 13:44:18 +10005380 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005381 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5382 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005383 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005384
Dave Airlie36cd7442014-05-02 13:44:18 +10005385 crtc = encoder->base.crtc;
5386
Rob Clarke2c719b2014-12-15 13:56:32 -05005387 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5388 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5389 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005390 "encoder active on the wrong pipe\n");
5391 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005392 }
5393}
5394
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005395/* Even simpler default implementation, if there's really no special case to
5396 * consider. */
5397void intel_connector_dpms(struct drm_connector *connector, int mode)
5398{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005399 /* All the simple cases only support two dpms states. */
5400 if (mode != DRM_MODE_DPMS_ON)
5401 mode = DRM_MODE_DPMS_OFF;
5402
5403 if (mode == connector->dpms)
5404 return;
5405
5406 connector->dpms = mode;
5407
5408 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005409 if (connector->encoder)
5410 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005411
Daniel Vetterb9805142012-08-31 17:37:33 +02005412 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005413}
5414
Daniel Vetterf0947c32012-07-02 13:10:34 +02005415/* Simple connector->get_hw_state implementation for encoders that support only
5416 * one connector and no cloning and hence the encoder state determines the state
5417 * of the connector. */
5418bool intel_connector_get_hw_state(struct intel_connector *connector)
5419{
Daniel Vetter24929352012-07-02 20:28:59 +02005420 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005421 struct intel_encoder *encoder = connector->encoder;
5422
5423 return encoder->get_hw_state(encoder, &pipe);
5424}
5425
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005426static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005427 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005428{
5429 struct drm_i915_private *dev_priv = dev->dev_private;
5430 struct intel_crtc *pipe_B_crtc =
5431 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5432
5433 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5434 pipe_name(pipe), pipe_config->fdi_lanes);
5435 if (pipe_config->fdi_lanes > 4) {
5436 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5437 pipe_name(pipe), pipe_config->fdi_lanes);
5438 return false;
5439 }
5440
Paulo Zanonibafb6552013-11-02 21:07:44 -07005441 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005442 if (pipe_config->fdi_lanes > 2) {
5443 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5444 pipe_config->fdi_lanes);
5445 return false;
5446 } else {
5447 return true;
5448 }
5449 }
5450
5451 if (INTEL_INFO(dev)->num_pipes == 2)
5452 return true;
5453
5454 /* Ivybridge 3 pipe is really complicated */
5455 switch (pipe) {
5456 case PIPE_A:
5457 return true;
5458 case PIPE_B:
5459 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5460 pipe_config->fdi_lanes > 2) {
5461 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5462 pipe_name(pipe), pipe_config->fdi_lanes);
5463 return false;
5464 }
5465 return true;
5466 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005467 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005468 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005469 if (pipe_config->fdi_lanes > 2) {
5470 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5471 pipe_name(pipe), pipe_config->fdi_lanes);
5472 return false;
5473 }
5474 } else {
5475 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5476 return false;
5477 }
5478 return true;
5479 default:
5480 BUG();
5481 }
5482}
5483
Daniel Vettere29c22c2013-02-21 00:00:16 +01005484#define RETRY 1
5485static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005486 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005487{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005488 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005489 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005490 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005491 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005492
Daniel Vettere29c22c2013-02-21 00:00:16 +01005493retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005494 /* FDI is a binary signal running at ~2.7GHz, encoding
5495 * each output octet as 10 bits. The actual frequency
5496 * is stored as a divider into a 100MHz clock, and the
5497 * mode pixel clock is stored in units of 1KHz.
5498 * Hence the bw of each lane in terms of the mode signal
5499 * is:
5500 */
5501 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5502
Damien Lespiau241bfc32013-09-25 16:45:37 +01005503 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005504
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005505 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005506 pipe_config->pipe_bpp);
5507
5508 pipe_config->fdi_lanes = lane;
5509
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005510 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005511 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005512
Daniel Vettere29c22c2013-02-21 00:00:16 +01005513 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5514 intel_crtc->pipe, pipe_config);
5515 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5516 pipe_config->pipe_bpp -= 2*3;
5517 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5518 pipe_config->pipe_bpp);
5519 needs_recompute = true;
5520 pipe_config->bw_constrained = true;
5521
5522 goto retry;
5523 }
5524
5525 if (needs_recompute)
5526 return RETRY;
5527
5528 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005529}
5530
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005531static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005532 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005533{
Jani Nikulad330a952014-01-21 11:24:25 +02005534 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005535 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005536 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005537}
5538
Daniel Vettera43f6e02013-06-07 23:10:32 +02005539static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005540 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005541{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005542 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005543 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005544 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005545
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005546 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005547 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005548 int clock_limit =
5549 dev_priv->display.get_display_clock_speed(dev);
5550
5551 /*
5552 * Enable pixel doubling when the dot clock
5553 * is > 90% of the (display) core speed.
5554 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005555 * GDG double wide on either pipe,
5556 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005557 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005558 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005559 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005560 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005561 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005562 }
5563
Damien Lespiau241bfc32013-09-25 16:45:37 +01005564 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005565 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005566 }
Chris Wilson89749352010-09-12 18:25:19 +01005567
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005568 /*
5569 * Pipe horizontal size must be even in:
5570 * - DVO ganged mode
5571 * - LVDS dual channel mode
5572 * - Double wide pipe
5573 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005574 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005575 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5576 pipe_config->pipe_src_w &= ~1;
5577
Damien Lespiau8693a822013-05-03 18:48:11 +01005578 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5579 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005580 */
5581 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5582 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005583 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005584
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005585 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005586 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005587 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005588 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5589 * for lvds. */
5590 pipe_config->pipe_bpp = 8*3;
5591 }
5592
Damien Lespiauf5adf942013-06-24 18:29:34 +01005593 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005594 hsw_compute_ips_config(crtc, pipe_config);
5595
Daniel Vetter877d48d2013-04-19 11:24:43 +02005596 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005597 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005598
Daniel Vettere29c22c2013-02-21 00:00:16 +01005599 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005600}
5601
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005602static int valleyview_get_display_clock_speed(struct drm_device *dev)
5603{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005604 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005605 u32 val;
5606 int divider;
5607
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005608 /* FIXME: Punit isn't quite ready yet */
5609 if (IS_CHERRYVIEW(dev))
5610 return 400000;
5611
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005612 if (dev_priv->hpll_freq == 0)
5613 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5614
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005615 mutex_lock(&dev_priv->dpio_lock);
5616 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5617 mutex_unlock(&dev_priv->dpio_lock);
5618
5619 divider = val & DISPLAY_FREQUENCY_VALUES;
5620
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005621 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5622 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5623 "cdclk change in progress\n");
5624
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005625 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005626}
5627
Jesse Barnese70236a2009-09-21 10:42:27 -07005628static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005629{
Jesse Barnese70236a2009-09-21 10:42:27 -07005630 return 400000;
5631}
Jesse Barnes79e53942008-11-07 14:24:08 -08005632
Jesse Barnese70236a2009-09-21 10:42:27 -07005633static int i915_get_display_clock_speed(struct drm_device *dev)
5634{
5635 return 333000;
5636}
Jesse Barnes79e53942008-11-07 14:24:08 -08005637
Jesse Barnese70236a2009-09-21 10:42:27 -07005638static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5639{
5640 return 200000;
5641}
Jesse Barnes79e53942008-11-07 14:24:08 -08005642
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005643static int pnv_get_display_clock_speed(struct drm_device *dev)
5644{
5645 u16 gcfgc = 0;
5646
5647 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5648
5649 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5650 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5651 return 267000;
5652 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5653 return 333000;
5654 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5655 return 444000;
5656 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5657 return 200000;
5658 default:
5659 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5660 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5661 return 133000;
5662 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5663 return 167000;
5664 }
5665}
5666
Jesse Barnese70236a2009-09-21 10:42:27 -07005667static int i915gm_get_display_clock_speed(struct drm_device *dev)
5668{
5669 u16 gcfgc = 0;
5670
5671 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5672
5673 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005674 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005675 else {
5676 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5677 case GC_DISPLAY_CLOCK_333_MHZ:
5678 return 333000;
5679 default:
5680 case GC_DISPLAY_CLOCK_190_200_MHZ:
5681 return 190000;
5682 }
5683 }
5684}
Jesse Barnes79e53942008-11-07 14:24:08 -08005685
Jesse Barnese70236a2009-09-21 10:42:27 -07005686static int i865_get_display_clock_speed(struct drm_device *dev)
5687{
5688 return 266000;
5689}
5690
5691static int i855_get_display_clock_speed(struct drm_device *dev)
5692{
5693 u16 hpllcc = 0;
5694 /* Assume that the hardware is in the high speed state. This
5695 * should be the default.
5696 */
5697 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5698 case GC_CLOCK_133_200:
5699 case GC_CLOCK_100_200:
5700 return 200000;
5701 case GC_CLOCK_166_250:
5702 return 250000;
5703 case GC_CLOCK_100_133:
5704 return 133000;
5705 }
5706
5707 /* Shouldn't happen */
5708 return 0;
5709}
5710
5711static int i830_get_display_clock_speed(struct drm_device *dev)
5712{
5713 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005714}
5715
Zhenyu Wang2c072452009-06-05 15:38:42 +08005716static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005717intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005718{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005719 while (*num > DATA_LINK_M_N_MASK ||
5720 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005721 *num >>= 1;
5722 *den >>= 1;
5723 }
5724}
5725
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005726static void compute_m_n(unsigned int m, unsigned int n,
5727 uint32_t *ret_m, uint32_t *ret_n)
5728{
5729 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5730 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5731 intel_reduce_m_n_ratio(ret_m, ret_n);
5732}
5733
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005734void
5735intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5736 int pixel_clock, int link_clock,
5737 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005738{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005739 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005740
5741 compute_m_n(bits_per_pixel * pixel_clock,
5742 link_clock * nlanes * 8,
5743 &m_n->gmch_m, &m_n->gmch_n);
5744
5745 compute_m_n(pixel_clock, link_clock,
5746 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005747}
5748
Chris Wilsona7615032011-01-12 17:04:08 +00005749static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5750{
Jani Nikulad330a952014-01-21 11:24:25 +02005751 if (i915.panel_use_ssc >= 0)
5752 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005753 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005754 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005755}
5756
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005757static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005758{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005759 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005760 struct drm_i915_private *dev_priv = dev->dev_private;
5761 int refclk;
5762
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005763 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005764 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005765 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005766 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005767 refclk = dev_priv->vbt.lvds_ssc_freq;
5768 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005769 } else if (!IS_GEN2(dev)) {
5770 refclk = 96000;
5771 } else {
5772 refclk = 48000;
5773 }
5774
5775 return refclk;
5776}
5777
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005778static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005779{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005780 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005781}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005782
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005783static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5784{
5785 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005786}
5787
Daniel Vetterf47709a2013-03-28 10:42:02 +01005788static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005789 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005790 intel_clock_t *reduced_clock)
5791{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005792 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005793 u32 fp, fp2 = 0;
5794
5795 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005796 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005797 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005798 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005799 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005800 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005801 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005802 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005803 }
5804
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005805 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005806
Daniel Vetterf47709a2013-03-28 10:42:02 +01005807 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005808 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005809 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005810 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005811 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005812 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005813 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005814 }
5815}
5816
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005817static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5818 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005819{
5820 u32 reg_val;
5821
5822 /*
5823 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5824 * and set it to a reasonable value instead.
5825 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005826 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005827 reg_val &= 0xffffff00;
5828 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005829 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005830
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005831 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005832 reg_val &= 0x8cffffff;
5833 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005834 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005835
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005836 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005837 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005838 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005839
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005840 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005841 reg_val &= 0x00ffffff;
5842 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005843 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005844}
5845
Daniel Vetterb5518422013-05-03 11:49:48 +02005846static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5847 struct intel_link_m_n *m_n)
5848{
5849 struct drm_device *dev = crtc->base.dev;
5850 struct drm_i915_private *dev_priv = dev->dev_private;
5851 int pipe = crtc->pipe;
5852
Daniel Vettere3b95f12013-05-03 11:49:49 +02005853 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5854 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5855 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5856 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005857}
5858
5859static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005860 struct intel_link_m_n *m_n,
5861 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005862{
5863 struct drm_device *dev = crtc->base.dev;
5864 struct drm_i915_private *dev_priv = dev->dev_private;
5865 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005866 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005867
5868 if (INTEL_INFO(dev)->gen >= 5) {
5869 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5870 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5871 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5872 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005873 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5874 * for gen < 8) and if DRRS is supported (to make sure the
5875 * registers are not unnecessarily accessed).
5876 */
5877 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005878 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005879 I915_WRITE(PIPE_DATA_M2(transcoder),
5880 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5881 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5882 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5883 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5884 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005885 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005886 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5887 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5888 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5889 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005890 }
5891}
5892
Vandana Kannanf769cd22014-08-05 07:51:22 -07005893void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005894{
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005895 if (crtc->config->has_pch_encoder)
5896 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005897 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005898 intel_cpu_transcoder_set_m_n(crtc, &crtc->config->dp_m_n,
5899 &crtc->config->dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005900}
5901
Ville Syrjäläd288f652014-10-28 13:20:22 +02005902static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005903 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005904{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005905 u32 dpll, dpll_md;
5906
5907 /*
5908 * Enable DPIO clock input. We should never disable the reference
5909 * clock for pipe B, since VGA hotplug / manual detection depends
5910 * on it.
5911 */
5912 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5913 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5914 /* We should never disable this, set it here for state tracking */
5915 if (crtc->pipe == PIPE_B)
5916 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5917 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005918 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005919
Ville Syrjäläd288f652014-10-28 13:20:22 +02005920 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005921 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005922 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005923}
5924
Ville Syrjäläd288f652014-10-28 13:20:22 +02005925static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005926 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005927{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005928 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005929 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005930 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005931 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005932 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005933 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005934
Daniel Vetter09153002012-12-12 14:06:44 +01005935 mutex_lock(&dev_priv->dpio_lock);
5936
Ville Syrjäläd288f652014-10-28 13:20:22 +02005937 bestn = pipe_config->dpll.n;
5938 bestm1 = pipe_config->dpll.m1;
5939 bestm2 = pipe_config->dpll.m2;
5940 bestp1 = pipe_config->dpll.p1;
5941 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005942
Jesse Barnes89b667f2013-04-18 14:51:36 -07005943 /* See eDP HDMI DPIO driver vbios notes doc */
5944
5945 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005946 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005947 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005948
5949 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005951
5952 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005953 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005954 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005955 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005956
5957 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005958 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005959
5960 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005961 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5962 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5963 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005964 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005965
5966 /*
5967 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5968 * but we don't support that).
5969 * Note: don't use the DAC post divider as it seems unstable.
5970 */
5971 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005972 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005973
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005974 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005975 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005976
Jesse Barnes89b667f2013-04-18 14:51:36 -07005977 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005978 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005979 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5980 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005981 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005982 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005983 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005984 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005985 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005986
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005987 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005988 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005989 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005990 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005991 0x0df40000);
5992 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005993 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005994 0x0df70000);
5995 } else { /* HDMI or VGA */
5996 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005997 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005998 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005999 0x0df70000);
6000 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006001 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006002 0x0df40000);
6003 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006004
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006005 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006006 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006007 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6008 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006009 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006010 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006011
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006012 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006013 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006014}
6015
Ville Syrjäläd288f652014-10-28 13:20:22 +02006016static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006017 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006018{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006019 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006020 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6021 DPLL_VCO_ENABLE;
6022 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006023 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006024
Ville Syrjäläd288f652014-10-28 13:20:22 +02006025 pipe_config->dpll_hw_state.dpll_md =
6026 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006027}
6028
Ville Syrjäläd288f652014-10-28 13:20:22 +02006029static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006030 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006031{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006032 struct drm_device *dev = crtc->base.dev;
6033 struct drm_i915_private *dev_priv = dev->dev_private;
6034 int pipe = crtc->pipe;
6035 int dpll_reg = DPLL(crtc->pipe);
6036 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03006037 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006038 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6039 int refclk;
6040
Ville Syrjäläd288f652014-10-28 13:20:22 +02006041 bestn = pipe_config->dpll.n;
6042 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6043 bestm1 = pipe_config->dpll.m1;
6044 bestm2 = pipe_config->dpll.m2 >> 22;
6045 bestp1 = pipe_config->dpll.p1;
6046 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006047
6048 /*
6049 * Enable Refclk and SSC
6050 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006051 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006052 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006053
6054 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006055
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006056 /* p1 and p2 divider */
6057 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6058 5 << DPIO_CHV_S1_DIV_SHIFT |
6059 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6060 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6061 1 << DPIO_CHV_K_DIV_SHIFT);
6062
6063 /* Feedback post-divider - m2 */
6064 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6065
6066 /* Feedback refclk divider - n and m1 */
6067 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6068 DPIO_CHV_M1_DIV_BY_2 |
6069 1 << DPIO_CHV_N_DIV_SHIFT);
6070
6071 /* M2 fraction division */
6072 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6073
6074 /* M2 fraction division enable */
6075 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6076 DPIO_CHV_FRAC_DIV_EN |
6077 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6078
6079 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006080 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006081 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6082 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6083 if (refclk == 100000)
6084 intcoeff = 11;
6085 else if (refclk == 38400)
6086 intcoeff = 10;
6087 else
6088 intcoeff = 9;
6089 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6090 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6091
6092 /* AFC Recal */
6093 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6094 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6095 DPIO_AFC_RECAL);
6096
6097 mutex_unlock(&dev_priv->dpio_lock);
6098}
6099
Ville Syrjäläd288f652014-10-28 13:20:22 +02006100/**
6101 * vlv_force_pll_on - forcibly enable just the PLL
6102 * @dev_priv: i915 private structure
6103 * @pipe: pipe PLL to enable
6104 * @dpll: PLL configuration
6105 *
6106 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6107 * in cases where we need the PLL enabled even when @pipe is not going to
6108 * be enabled.
6109 */
6110void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6111 const struct dpll *dpll)
6112{
6113 struct intel_crtc *crtc =
6114 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006115 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006116 .pixel_multiplier = 1,
6117 .dpll = *dpll,
6118 };
6119
6120 if (IS_CHERRYVIEW(dev)) {
6121 chv_update_pll(crtc, &pipe_config);
6122 chv_prepare_pll(crtc, &pipe_config);
6123 chv_enable_pll(crtc, &pipe_config);
6124 } else {
6125 vlv_update_pll(crtc, &pipe_config);
6126 vlv_prepare_pll(crtc, &pipe_config);
6127 vlv_enable_pll(crtc, &pipe_config);
6128 }
6129}
6130
6131/**
6132 * vlv_force_pll_off - forcibly disable just the PLL
6133 * @dev_priv: i915 private structure
6134 * @pipe: pipe PLL to disable
6135 *
6136 * Disable the PLL for @pipe. To be used in cases where we need
6137 * the PLL enabled even when @pipe is not going to be enabled.
6138 */
6139void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6140{
6141 if (IS_CHERRYVIEW(dev))
6142 chv_disable_pll(to_i915(dev), pipe);
6143 else
6144 vlv_disable_pll(to_i915(dev), pipe);
6145}
6146
Daniel Vetterf47709a2013-03-28 10:42:02 +01006147static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006148 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006149 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006150 int num_connectors)
6151{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006152 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006153 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006154 u32 dpll;
6155 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006156 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006157
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006158 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306159
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006160 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6161 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006162
6163 dpll = DPLL_VGA_MODE_DIS;
6164
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006165 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006166 dpll |= DPLLB_MODE_LVDS;
6167 else
6168 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006169
Daniel Vetteref1b4602013-06-01 17:17:04 +02006170 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006171 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006172 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006173 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006174
6175 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006176 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006177
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006178 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006179 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006180
6181 /* compute bitmask from p1 value */
6182 if (IS_PINEVIEW(dev))
6183 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6184 else {
6185 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6186 if (IS_G4X(dev) && reduced_clock)
6187 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6188 }
6189 switch (clock->p2) {
6190 case 5:
6191 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6192 break;
6193 case 7:
6194 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6195 break;
6196 case 10:
6197 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6198 break;
6199 case 14:
6200 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6201 break;
6202 }
6203 if (INTEL_INFO(dev)->gen >= 4)
6204 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6205
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006206 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006207 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006208 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006209 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6210 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6211 else
6212 dpll |= PLL_REF_INPUT_DREFCLK;
6213
6214 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006215 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006216
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006217 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006218 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006219 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006220 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006221 }
6222}
6223
Daniel Vetterf47709a2013-03-28 10:42:02 +01006224static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006225 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006226 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006227 int num_connectors)
6228{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006229 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006230 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006231 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006232 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006233
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006234 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306235
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006236 dpll = DPLL_VGA_MODE_DIS;
6237
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006238 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006239 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6240 } else {
6241 if (clock->p1 == 2)
6242 dpll |= PLL_P1_DIVIDE_BY_TWO;
6243 else
6244 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6245 if (clock->p2 == 4)
6246 dpll |= PLL_P2_DIVIDE_BY_4;
6247 }
6248
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006249 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006250 dpll |= DPLL_DVO_2X_MODE;
6251
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006252 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006253 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6254 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6255 else
6256 dpll |= PLL_REF_INPUT_DREFCLK;
6257
6258 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006259 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006260}
6261
Daniel Vetter8a654f32013-06-01 17:16:22 +02006262static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006263{
6264 struct drm_device *dev = intel_crtc->base.dev;
6265 struct drm_i915_private *dev_priv = dev->dev_private;
6266 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006267 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006268 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006269 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006270 uint32_t crtc_vtotal, crtc_vblank_end;
6271 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006272
6273 /* We need to be careful not to changed the adjusted mode, for otherwise
6274 * the hw state checker will get angry at the mismatch. */
6275 crtc_vtotal = adjusted_mode->crtc_vtotal;
6276 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006277
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006278 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006279 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006280 crtc_vtotal -= 1;
6281 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006282
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006283 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006284 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6285 else
6286 vsyncshift = adjusted_mode->crtc_hsync_start -
6287 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006288 if (vsyncshift < 0)
6289 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006290 }
6291
6292 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006293 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006294
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006295 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006296 (adjusted_mode->crtc_hdisplay - 1) |
6297 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006298 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006299 (adjusted_mode->crtc_hblank_start - 1) |
6300 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006301 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006302 (adjusted_mode->crtc_hsync_start - 1) |
6303 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6304
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006305 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006306 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006307 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006308 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006309 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006310 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006311 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006312 (adjusted_mode->crtc_vsync_start - 1) |
6313 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6314
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006315 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6316 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6317 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6318 * bits. */
6319 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6320 (pipe == PIPE_B || pipe == PIPE_C))
6321 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6322
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006323 /* pipesrc controls the size that is scaled from, which should
6324 * always be the user's requested size.
6325 */
6326 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006327 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6328 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006329}
6330
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006331static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006332 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006333{
6334 struct drm_device *dev = crtc->base.dev;
6335 struct drm_i915_private *dev_priv = dev->dev_private;
6336 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6337 uint32_t tmp;
6338
6339 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006340 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6341 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006342 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006343 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6344 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006345 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006346 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6347 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006348
6349 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006350 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6351 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006352 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006353 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6354 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006355 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006356 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6357 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006358
6359 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006360 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6361 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6362 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006363 }
6364
6365 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006366 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6367 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6368
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006369 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6370 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006371}
6372
Daniel Vetterf6a83282014-02-11 15:28:57 -08006373void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006374 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006375{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006376 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6377 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6378 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6379 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006380
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006381 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6382 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6383 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6384 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006385
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006386 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006387
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006388 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6389 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006390}
6391
Daniel Vetter84b046f2013-02-19 18:48:54 +01006392static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6393{
6394 struct drm_device *dev = intel_crtc->base.dev;
6395 struct drm_i915_private *dev_priv = dev->dev_private;
6396 uint32_t pipeconf;
6397
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006398 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006399
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006400 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6401 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6402 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006403
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006404 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006405 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006406
Daniel Vetterff9ce462013-04-24 14:57:17 +02006407 /* only g4x and later have fancy bpc/dither controls */
6408 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006409 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006410 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006411 pipeconf |= PIPECONF_DITHER_EN |
6412 PIPECONF_DITHER_TYPE_SP;
6413
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006414 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006415 case 18:
6416 pipeconf |= PIPECONF_6BPC;
6417 break;
6418 case 24:
6419 pipeconf |= PIPECONF_8BPC;
6420 break;
6421 case 30:
6422 pipeconf |= PIPECONF_10BPC;
6423 break;
6424 default:
6425 /* Case prevented by intel_choose_pipe_bpp_dither. */
6426 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006427 }
6428 }
6429
6430 if (HAS_PIPE_CXSR(dev)) {
6431 if (intel_crtc->lowfreq_avail) {
6432 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6433 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6434 } else {
6435 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006436 }
6437 }
6438
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006439 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006440 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006441 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006442 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6443 else
6444 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6445 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006446 pipeconf |= PIPECONF_PROGRESSIVE;
6447
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006448 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006449 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006450
Daniel Vetter84b046f2013-02-19 18:48:54 +01006451 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6452 POSTING_READ(PIPECONF(intel_crtc->pipe));
6453}
6454
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006455static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6456 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006457{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006458 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006459 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006460 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006461 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006462 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006463 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006464 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006465 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006466
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006467 for_each_intel_encoder(dev, encoder) {
6468 if (encoder->new_crtc != crtc)
6469 continue;
6470
Chris Wilson5eddb702010-09-11 13:48:45 +01006471 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006472 case INTEL_OUTPUT_LVDS:
6473 is_lvds = true;
6474 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006475 case INTEL_OUTPUT_DSI:
6476 is_dsi = true;
6477 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006478 default:
6479 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006480 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006481
Eric Anholtc751ce42010-03-25 11:48:48 -07006482 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006483 }
6484
Jani Nikulaf2335332013-09-13 11:03:09 +03006485 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006486 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006487
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006488 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006489 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006490
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006491 /*
6492 * Returns a set of divisors for the desired target clock with
6493 * the given refclk, or FALSE. The returned values represent
6494 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6495 * 2) / p1 / p2.
6496 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006497 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006498 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006499 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006500 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006501 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006502 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6503 return -EINVAL;
6504 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006505
Jani Nikulaf2335332013-09-13 11:03:09 +03006506 if (is_lvds && dev_priv->lvds_downclock_avail) {
6507 /*
6508 * Ensure we match the reduced clock's P to the target
6509 * clock. If the clocks don't match, we can't switch
6510 * the display clock by using the FP0/FP1. In such case
6511 * we will disable the LVDS downclock feature.
6512 */
6513 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006514 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006515 dev_priv->lvds_downclock,
6516 refclk, &clock,
6517 &reduced_clock);
6518 }
6519 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006520 crtc_state->dpll.n = clock.n;
6521 crtc_state->dpll.m1 = clock.m1;
6522 crtc_state->dpll.m2 = clock.m2;
6523 crtc_state->dpll.p1 = clock.p1;
6524 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006525 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006526
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006527 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006528 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306529 has_reduced_clock ? &reduced_clock : NULL,
6530 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006531 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006532 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006533 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006534 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006535 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006536 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006537 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006538 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006539 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006540
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006541 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006542}
6543
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006544static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006545 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006546{
6547 struct drm_device *dev = crtc->base.dev;
6548 struct drm_i915_private *dev_priv = dev->dev_private;
6549 uint32_t tmp;
6550
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006551 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6552 return;
6553
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006554 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006555 if (!(tmp & PFIT_ENABLE))
6556 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006557
Daniel Vetter06922822013-07-11 13:35:40 +02006558 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006559 if (INTEL_INFO(dev)->gen < 4) {
6560 if (crtc->pipe != PIPE_B)
6561 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006562 } else {
6563 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6564 return;
6565 }
6566
Daniel Vetter06922822013-07-11 13:35:40 +02006567 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006568 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6569 if (INTEL_INFO(dev)->gen < 5)
6570 pipe_config->gmch_pfit.lvds_border_bits =
6571 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6572}
6573
Jesse Barnesacbec812013-09-20 11:29:32 -07006574static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006575 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006576{
6577 struct drm_device *dev = crtc->base.dev;
6578 struct drm_i915_private *dev_priv = dev->dev_private;
6579 int pipe = pipe_config->cpu_transcoder;
6580 intel_clock_t clock;
6581 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006582 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006583
Shobhit Kumarf573de52014-07-30 20:32:37 +05306584 /* In case of MIPI DPLL will not even be used */
6585 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6586 return;
6587
Jesse Barnesacbec812013-09-20 11:29:32 -07006588 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006589 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006590 mutex_unlock(&dev_priv->dpio_lock);
6591
6592 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6593 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6594 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6595 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6596 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6597
Ville Syrjäläf6466282013-10-14 14:50:31 +03006598 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006599
Ville Syrjäläf6466282013-10-14 14:50:31 +03006600 /* clock.dot is the fast clock */
6601 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006602}
6603
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006604static void
6605i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6606 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006607{
6608 struct drm_device *dev = crtc->base.dev;
6609 struct drm_i915_private *dev_priv = dev->dev_private;
6610 u32 val, base, offset;
6611 int pipe = crtc->pipe, plane = crtc->plane;
6612 int fourcc, pixel_format;
6613 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006614 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006615 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006616
Damien Lespiau42a7b082015-02-05 19:35:13 +00006617 val = I915_READ(DSPCNTR(plane));
6618 if (!(val & DISPLAY_PLANE_ENABLE))
6619 return;
6620
Damien Lespiaud9806c92015-01-21 14:07:19 +00006621 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006622 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006623 DRM_DEBUG_KMS("failed to alloc fb\n");
6624 return;
6625 }
6626
Damien Lespiau1b842c82015-01-21 13:50:54 +00006627 fb = &intel_fb->base;
6628
Daniel Vetter18c52472015-02-10 17:16:09 +00006629 if (INTEL_INFO(dev)->gen >= 4) {
6630 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006631 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006632 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6633 }
6634 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006635
6636 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006637 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006638 fb->pixel_format = fourcc;
6639 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006640
6641 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006642 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006643 offset = I915_READ(DSPTILEOFF(plane));
6644 else
6645 offset = I915_READ(DSPLINOFF(plane));
6646 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6647 } else {
6648 base = I915_READ(DSPADDR(plane));
6649 }
6650 plane_config->base = base;
6651
6652 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006653 fb->width = ((val >> 16) & 0xfff) + 1;
6654 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006655
6656 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006657 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006658
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006659 aligned_height = intel_fb_align_height(dev, fb->height,
Damien Lespiauec2c9812015-01-20 12:51:45 +00006660 plane_config->tiling);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006661
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006662 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006663
Damien Lespiau2844a922015-01-20 12:51:48 +00006664 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6665 pipe_name(pipe), plane, fb->width, fb->height,
6666 fb->bits_per_pixel, base, fb->pitches[0],
6667 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006668
Damien Lespiau2d140302015-02-05 17:22:18 +00006669 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006670}
6671
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006672static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006673 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006674{
6675 struct drm_device *dev = crtc->base.dev;
6676 struct drm_i915_private *dev_priv = dev->dev_private;
6677 int pipe = pipe_config->cpu_transcoder;
6678 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6679 intel_clock_t clock;
6680 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6681 int refclk = 100000;
6682
6683 mutex_lock(&dev_priv->dpio_lock);
6684 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6685 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6686 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6687 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6688 mutex_unlock(&dev_priv->dpio_lock);
6689
6690 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6691 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6692 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6693 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6694 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6695
6696 chv_clock(refclk, &clock);
6697
6698 /* clock.dot is the fast clock */
6699 pipe_config->port_clock = clock.dot / 5;
6700}
6701
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006702static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006703 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006704{
6705 struct drm_device *dev = crtc->base.dev;
6706 struct drm_i915_private *dev_priv = dev->dev_private;
6707 uint32_t tmp;
6708
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006709 if (!intel_display_power_is_enabled(dev_priv,
6710 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006711 return false;
6712
Daniel Vettere143a212013-07-04 12:01:15 +02006713 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006714 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006715
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006716 tmp = I915_READ(PIPECONF(crtc->pipe));
6717 if (!(tmp & PIPECONF_ENABLE))
6718 return false;
6719
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006720 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6721 switch (tmp & PIPECONF_BPC_MASK) {
6722 case PIPECONF_6BPC:
6723 pipe_config->pipe_bpp = 18;
6724 break;
6725 case PIPECONF_8BPC:
6726 pipe_config->pipe_bpp = 24;
6727 break;
6728 case PIPECONF_10BPC:
6729 pipe_config->pipe_bpp = 30;
6730 break;
6731 default:
6732 break;
6733 }
6734 }
6735
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006736 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6737 pipe_config->limited_color_range = true;
6738
Ville Syrjälä282740f2013-09-04 18:30:03 +03006739 if (INTEL_INFO(dev)->gen < 4)
6740 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6741
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006742 intel_get_pipe_timings(crtc, pipe_config);
6743
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006744 i9xx_get_pfit_config(crtc, pipe_config);
6745
Daniel Vetter6c49f242013-06-06 12:45:25 +02006746 if (INTEL_INFO(dev)->gen >= 4) {
6747 tmp = I915_READ(DPLL_MD(crtc->pipe));
6748 pipe_config->pixel_multiplier =
6749 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6750 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006751 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006752 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6753 tmp = I915_READ(DPLL(crtc->pipe));
6754 pipe_config->pixel_multiplier =
6755 ((tmp & SDVO_MULTIPLIER_MASK)
6756 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6757 } else {
6758 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6759 * port and will be fixed up in the encoder->get_config
6760 * function. */
6761 pipe_config->pixel_multiplier = 1;
6762 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006763 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6764 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006765 /*
6766 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6767 * on 830. Filter it out here so that we don't
6768 * report errors due to that.
6769 */
6770 if (IS_I830(dev))
6771 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6772
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006773 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6774 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006775 } else {
6776 /* Mask out read-only status bits. */
6777 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6778 DPLL_PORTC_READY_MASK |
6779 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006780 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006781
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006782 if (IS_CHERRYVIEW(dev))
6783 chv_crtc_clock_get(crtc, pipe_config);
6784 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006785 vlv_crtc_clock_get(crtc, pipe_config);
6786 else
6787 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006788
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006789 return true;
6790}
6791
Paulo Zanonidde86e22012-12-01 12:04:25 -02006792static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006793{
6794 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006795 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006796 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006797 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006798 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006799 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006800 bool has_ck505 = false;
6801 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006802
6803 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006804 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006805 switch (encoder->type) {
6806 case INTEL_OUTPUT_LVDS:
6807 has_panel = true;
6808 has_lvds = true;
6809 break;
6810 case INTEL_OUTPUT_EDP:
6811 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006812 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006813 has_cpu_edp = true;
6814 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006815 default:
6816 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006817 }
6818 }
6819
Keith Packard99eb6a02011-09-26 14:29:12 -07006820 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006821 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006822 can_ssc = has_ck505;
6823 } else {
6824 has_ck505 = false;
6825 can_ssc = true;
6826 }
6827
Imre Deak2de69052013-05-08 13:14:04 +03006828 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6829 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006830
6831 /* Ironlake: try to setup display ref clock before DPLL
6832 * enabling. This is only under driver's control after
6833 * PCH B stepping, previous chipset stepping should be
6834 * ignoring this setting.
6835 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006836 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006837
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006838 /* As we must carefully and slowly disable/enable each source in turn,
6839 * compute the final state we want first and check if we need to
6840 * make any changes at all.
6841 */
6842 final = val;
6843 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006844 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006845 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006846 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006847 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6848
6849 final &= ~DREF_SSC_SOURCE_MASK;
6850 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6851 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006852
Keith Packard199e5d72011-09-22 12:01:57 -07006853 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006854 final |= DREF_SSC_SOURCE_ENABLE;
6855
6856 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6857 final |= DREF_SSC1_ENABLE;
6858
6859 if (has_cpu_edp) {
6860 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6861 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6862 else
6863 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6864 } else
6865 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6866 } else {
6867 final |= DREF_SSC_SOURCE_DISABLE;
6868 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6869 }
6870
6871 if (final == val)
6872 return;
6873
6874 /* Always enable nonspread source */
6875 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6876
6877 if (has_ck505)
6878 val |= DREF_NONSPREAD_CK505_ENABLE;
6879 else
6880 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6881
6882 if (has_panel) {
6883 val &= ~DREF_SSC_SOURCE_MASK;
6884 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006885
Keith Packard199e5d72011-09-22 12:01:57 -07006886 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006887 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006888 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006889 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006890 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006891 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006892
6893 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006894 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006895 POSTING_READ(PCH_DREF_CONTROL);
6896 udelay(200);
6897
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006898 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006899
6900 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006901 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006902 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006903 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006904 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006905 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006906 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006907 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006908 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006909
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006910 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006911 POSTING_READ(PCH_DREF_CONTROL);
6912 udelay(200);
6913 } else {
6914 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6915
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006916 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006917
6918 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006919 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006920
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006921 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006922 POSTING_READ(PCH_DREF_CONTROL);
6923 udelay(200);
6924
6925 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006926 val &= ~DREF_SSC_SOURCE_MASK;
6927 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006928
6929 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006930 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006931
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006932 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006933 POSTING_READ(PCH_DREF_CONTROL);
6934 udelay(200);
6935 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006936
6937 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006938}
6939
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006940static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006941{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006942 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006943
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006944 tmp = I915_READ(SOUTH_CHICKEN2);
6945 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6946 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006947
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006948 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6949 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6950 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006951
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006952 tmp = I915_READ(SOUTH_CHICKEN2);
6953 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6954 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006955
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006956 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6957 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6958 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006959}
6960
6961/* WaMPhyProgramming:hsw */
6962static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6963{
6964 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006965
6966 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6967 tmp &= ~(0xFF << 24);
6968 tmp |= (0x12 << 24);
6969 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6970
Paulo Zanonidde86e22012-12-01 12:04:25 -02006971 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6972 tmp |= (1 << 11);
6973 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6974
6975 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6976 tmp |= (1 << 11);
6977 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6978
Paulo Zanonidde86e22012-12-01 12:04:25 -02006979 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6980 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6981 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6982
6983 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6984 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6985 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6986
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006987 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6988 tmp &= ~(7 << 13);
6989 tmp |= (5 << 13);
6990 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006991
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006992 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6993 tmp &= ~(7 << 13);
6994 tmp |= (5 << 13);
6995 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006996
6997 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6998 tmp &= ~0xFF;
6999 tmp |= 0x1C;
7000 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7001
7002 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7003 tmp &= ~0xFF;
7004 tmp |= 0x1C;
7005 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7006
7007 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7008 tmp &= ~(0xFF << 16);
7009 tmp |= (0x1C << 16);
7010 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7011
7012 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7013 tmp &= ~(0xFF << 16);
7014 tmp |= (0x1C << 16);
7015 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7016
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007017 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7018 tmp |= (1 << 27);
7019 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007020
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007021 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7022 tmp |= (1 << 27);
7023 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007024
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007025 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7026 tmp &= ~(0xF << 28);
7027 tmp |= (4 << 28);
7028 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007029
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007030 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7031 tmp &= ~(0xF << 28);
7032 tmp |= (4 << 28);
7033 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007034}
7035
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007036/* Implements 3 different sequences from BSpec chapter "Display iCLK
7037 * Programming" based on the parameters passed:
7038 * - Sequence to enable CLKOUT_DP
7039 * - Sequence to enable CLKOUT_DP without spread
7040 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7041 */
7042static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7043 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007044{
7045 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007046 uint32_t reg, tmp;
7047
7048 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7049 with_spread = true;
7050 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7051 with_fdi, "LP PCH doesn't have FDI\n"))
7052 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007053
7054 mutex_lock(&dev_priv->dpio_lock);
7055
7056 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7057 tmp &= ~SBI_SSCCTL_DISABLE;
7058 tmp |= SBI_SSCCTL_PATHALT;
7059 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7060
7061 udelay(24);
7062
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007063 if (with_spread) {
7064 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7065 tmp &= ~SBI_SSCCTL_PATHALT;
7066 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007067
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007068 if (with_fdi) {
7069 lpt_reset_fdi_mphy(dev_priv);
7070 lpt_program_fdi_mphy(dev_priv);
7071 }
7072 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007073
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007074 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7075 SBI_GEN0 : SBI_DBUFF0;
7076 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7077 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7078 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007079
7080 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007081}
7082
Paulo Zanoni47701c32013-07-23 11:19:25 -03007083/* Sequence to disable CLKOUT_DP */
7084static void lpt_disable_clkout_dp(struct drm_device *dev)
7085{
7086 struct drm_i915_private *dev_priv = dev->dev_private;
7087 uint32_t reg, tmp;
7088
7089 mutex_lock(&dev_priv->dpio_lock);
7090
7091 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7092 SBI_GEN0 : SBI_DBUFF0;
7093 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7094 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7095 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7096
7097 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7098 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7099 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7100 tmp |= SBI_SSCCTL_PATHALT;
7101 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7102 udelay(32);
7103 }
7104 tmp |= SBI_SSCCTL_DISABLE;
7105 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7106 }
7107
7108 mutex_unlock(&dev_priv->dpio_lock);
7109}
7110
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007111static void lpt_init_pch_refclk(struct drm_device *dev)
7112{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007113 struct intel_encoder *encoder;
7114 bool has_vga = false;
7115
Damien Lespiaub2784e12014-08-05 11:29:37 +01007116 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007117 switch (encoder->type) {
7118 case INTEL_OUTPUT_ANALOG:
7119 has_vga = true;
7120 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007121 default:
7122 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007123 }
7124 }
7125
Paulo Zanoni47701c32013-07-23 11:19:25 -03007126 if (has_vga)
7127 lpt_enable_clkout_dp(dev, true, true);
7128 else
7129 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007130}
7131
Paulo Zanonidde86e22012-12-01 12:04:25 -02007132/*
7133 * Initialize reference clocks when the driver loads
7134 */
7135void intel_init_pch_refclk(struct drm_device *dev)
7136{
7137 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7138 ironlake_init_pch_refclk(dev);
7139 else if (HAS_PCH_LPT(dev))
7140 lpt_init_pch_refclk(dev);
7141}
7142
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007143static int ironlake_get_refclk(struct drm_crtc *crtc)
7144{
7145 struct drm_device *dev = crtc->dev;
7146 struct drm_i915_private *dev_priv = dev->dev_private;
7147 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007148 int num_connectors = 0;
7149 bool is_lvds = false;
7150
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007151 for_each_intel_encoder(dev, encoder) {
7152 if (encoder->new_crtc != to_intel_crtc(crtc))
7153 continue;
7154
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007155 switch (encoder->type) {
7156 case INTEL_OUTPUT_LVDS:
7157 is_lvds = true;
7158 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007159 default:
7160 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007161 }
7162 num_connectors++;
7163 }
7164
7165 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007166 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007167 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007168 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007169 }
7170
7171 return 120000;
7172}
7173
Daniel Vetter6ff93602013-04-19 11:24:36 +02007174static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007175{
7176 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7178 int pipe = intel_crtc->pipe;
7179 uint32_t val;
7180
Daniel Vetter78114072013-06-13 00:54:57 +02007181 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007182
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007183 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007184 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007185 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007186 break;
7187 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007188 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007189 break;
7190 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007191 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007192 break;
7193 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007194 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007195 break;
7196 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007197 /* Case prevented by intel_choose_pipe_bpp_dither. */
7198 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007199 }
7200
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007201 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007202 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7203
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007204 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007205 val |= PIPECONF_INTERLACED_ILK;
7206 else
7207 val |= PIPECONF_PROGRESSIVE;
7208
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007209 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007210 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007211
Paulo Zanonic8203562012-09-12 10:06:29 -03007212 I915_WRITE(PIPECONF(pipe), val);
7213 POSTING_READ(PIPECONF(pipe));
7214}
7215
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007216/*
7217 * Set up the pipe CSC unit.
7218 *
7219 * Currently only full range RGB to limited range RGB conversion
7220 * is supported, but eventually this should handle various
7221 * RGB<->YCbCr scenarios as well.
7222 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007223static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007224{
7225 struct drm_device *dev = crtc->dev;
7226 struct drm_i915_private *dev_priv = dev->dev_private;
7227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7228 int pipe = intel_crtc->pipe;
7229 uint16_t coeff = 0x7800; /* 1.0 */
7230
7231 /*
7232 * TODO: Check what kind of values actually come out of the pipe
7233 * with these coeff/postoff values and adjust to get the best
7234 * accuracy. Perhaps we even need to take the bpc value into
7235 * consideration.
7236 */
7237
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007238 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007239 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7240
7241 /*
7242 * GY/GU and RY/RU should be the other way around according
7243 * to BSpec, but reality doesn't agree. Just set them up in
7244 * a way that results in the correct picture.
7245 */
7246 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7247 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7248
7249 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7250 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7251
7252 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7253 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7254
7255 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7256 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7257 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7258
7259 if (INTEL_INFO(dev)->gen > 6) {
7260 uint16_t postoff = 0;
7261
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007262 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007263 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007264
7265 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7266 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7267 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7268
7269 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7270 } else {
7271 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7272
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007273 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007274 mode |= CSC_BLACK_SCREEN_OFFSET;
7275
7276 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7277 }
7278}
7279
Daniel Vetter6ff93602013-04-19 11:24:36 +02007280static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007281{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007282 struct drm_device *dev = crtc->dev;
7283 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007285 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007286 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007287 uint32_t val;
7288
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007289 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007290
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007291 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007292 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7293
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007294 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007295 val |= PIPECONF_INTERLACED_ILK;
7296 else
7297 val |= PIPECONF_PROGRESSIVE;
7298
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007299 I915_WRITE(PIPECONF(cpu_transcoder), val);
7300 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007301
7302 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7303 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007304
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05307305 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007306 val = 0;
7307
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007308 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007309 case 18:
7310 val |= PIPEMISC_DITHER_6_BPC;
7311 break;
7312 case 24:
7313 val |= PIPEMISC_DITHER_8_BPC;
7314 break;
7315 case 30:
7316 val |= PIPEMISC_DITHER_10_BPC;
7317 break;
7318 case 36:
7319 val |= PIPEMISC_DITHER_12_BPC;
7320 break;
7321 default:
7322 /* Case prevented by pipe_config_set_bpp. */
7323 BUG();
7324 }
7325
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007326 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007327 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7328
7329 I915_WRITE(PIPEMISC(pipe), val);
7330 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007331}
7332
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007333static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007334 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007335 intel_clock_t *clock,
7336 bool *has_reduced_clock,
7337 intel_clock_t *reduced_clock)
7338{
7339 struct drm_device *dev = crtc->dev;
7340 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007342 int refclk;
7343 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007344 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007345
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007346 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007347
7348 refclk = ironlake_get_refclk(crtc);
7349
7350 /*
7351 * Returns a set of divisors for the desired target clock with the given
7352 * refclk, or FALSE. The returned values represent the clock equation:
7353 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7354 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007355 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007356 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007357 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007358 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007359 if (!ret)
7360 return false;
7361
7362 if (is_lvds && dev_priv->lvds_downclock_avail) {
7363 /*
7364 * Ensure we match the reduced clock's P to the target clock.
7365 * If the clocks don't match, we can't switch the display clock
7366 * by using the FP0/FP1. In such case we will disable the LVDS
7367 * downclock feature.
7368 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007369 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007370 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007371 dev_priv->lvds_downclock,
7372 refclk, clock,
7373 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007374 }
7375
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007376 return true;
7377}
7378
Paulo Zanonid4b19312012-11-29 11:29:32 -02007379int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7380{
7381 /*
7382 * Account for spread spectrum to avoid
7383 * oversubscribing the link. Max center spread
7384 * is 2.5%; use 5% for safety's sake.
7385 */
7386 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007387 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007388}
7389
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007390static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007391{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007392 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007393}
7394
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007395static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007396 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007397 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007398 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007399{
7400 struct drm_crtc *crtc = &intel_crtc->base;
7401 struct drm_device *dev = crtc->dev;
7402 struct drm_i915_private *dev_priv = dev->dev_private;
7403 struct intel_encoder *intel_encoder;
7404 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007405 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007406 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007407
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007408 for_each_intel_encoder(dev, intel_encoder) {
7409 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7410 continue;
7411
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007412 switch (intel_encoder->type) {
7413 case INTEL_OUTPUT_LVDS:
7414 is_lvds = true;
7415 break;
7416 case INTEL_OUTPUT_SDVO:
7417 case INTEL_OUTPUT_HDMI:
7418 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007419 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007420 default:
7421 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007422 }
7423
7424 num_connectors++;
7425 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007426
Chris Wilsonc1858122010-12-03 21:35:48 +00007427 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007428 factor = 21;
7429 if (is_lvds) {
7430 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007431 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007432 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007433 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007434 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007435 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007436
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007437 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007438 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007439
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007440 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7441 *fp2 |= FP_CB_TUNE;
7442
Chris Wilson5eddb702010-09-11 13:48:45 +01007443 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007444
Eric Anholta07d6782011-03-30 13:01:08 -07007445 if (is_lvds)
7446 dpll |= DPLLB_MODE_LVDS;
7447 else
7448 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007449
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007450 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007451 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007452
7453 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007454 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007455 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007456 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007457
Eric Anholta07d6782011-03-30 13:01:08 -07007458 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007459 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007460 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007461 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007462
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007463 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007464 case 5:
7465 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7466 break;
7467 case 7:
7468 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7469 break;
7470 case 10:
7471 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7472 break;
7473 case 14:
7474 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7475 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007476 }
7477
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007478 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007479 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007480 else
7481 dpll |= PLL_REF_INPUT_DREFCLK;
7482
Daniel Vetter959e16d2013-06-05 13:34:21 +02007483 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007484}
7485
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007486static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7487 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007488{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007489 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007490 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007491 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007492 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007493 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007494 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007495
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007496 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007497
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007498 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7499 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7500
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007501 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007502 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007503 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007504 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7505 return -EINVAL;
7506 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007507 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007508 if (!crtc_state->clock_set) {
7509 crtc_state->dpll.n = clock.n;
7510 crtc_state->dpll.m1 = clock.m1;
7511 crtc_state->dpll.m2 = clock.m2;
7512 crtc_state->dpll.p1 = clock.p1;
7513 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007514 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007515
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007516 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007517 if (crtc_state->has_pch_encoder) {
7518 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007519 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007520 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007521
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007522 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007523 &fp, &reduced_clock,
7524 has_reduced_clock ? &fp2 : NULL);
7525
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007526 crtc_state->dpll_hw_state.dpll = dpll;
7527 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007528 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007529 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007530 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007531 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007532
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007533 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007534 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007535 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007536 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007537 return -EINVAL;
7538 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007539 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007540
Jani Nikulad330a952014-01-21 11:24:25 +02007541 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007542 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007543 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007544 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007545
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007546 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007547}
7548
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007549static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7550 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007551{
7552 struct drm_device *dev = crtc->base.dev;
7553 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007554 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007555
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007556 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7557 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7558 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7559 & ~TU_SIZE_MASK;
7560 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7561 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7562 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7563}
7564
7565static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7566 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007567 struct intel_link_m_n *m_n,
7568 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007569{
7570 struct drm_device *dev = crtc->base.dev;
7571 struct drm_i915_private *dev_priv = dev->dev_private;
7572 enum pipe pipe = crtc->pipe;
7573
7574 if (INTEL_INFO(dev)->gen >= 5) {
7575 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7576 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7577 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7578 & ~TU_SIZE_MASK;
7579 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7580 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7581 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007582 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7583 * gen < 8) and if DRRS is supported (to make sure the
7584 * registers are not unnecessarily read).
7585 */
7586 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007587 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007588 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7589 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7590 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7591 & ~TU_SIZE_MASK;
7592 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7593 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7594 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7595 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007596 } else {
7597 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7598 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7599 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7600 & ~TU_SIZE_MASK;
7601 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7602 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7603 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7604 }
7605}
7606
7607void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007608 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007609{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007610 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007611 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7612 else
7613 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007614 &pipe_config->dp_m_n,
7615 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007616}
7617
Daniel Vetter72419202013-04-04 13:28:53 +02007618static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007619 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007620{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007621 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007622 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007623}
7624
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007625static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007626 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007627{
7628 struct drm_device *dev = crtc->base.dev;
7629 struct drm_i915_private *dev_priv = dev->dev_private;
7630 uint32_t tmp;
7631
7632 tmp = I915_READ(PS_CTL(crtc->pipe));
7633
7634 if (tmp & PS_ENABLE) {
7635 pipe_config->pch_pfit.enabled = true;
7636 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7637 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7638 }
7639}
7640
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007641static void
7642skylake_get_initial_plane_config(struct intel_crtc *crtc,
7643 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007644{
7645 struct drm_device *dev = crtc->base.dev;
7646 struct drm_i915_private *dev_priv = dev->dev_private;
7647 u32 val, base, offset, stride_mult;
7648 int pipe = crtc->pipe;
7649 int fourcc, pixel_format;
7650 int aligned_height;
7651 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007652 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007653
Damien Lespiaud9806c92015-01-21 14:07:19 +00007654 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007655 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007656 DRM_DEBUG_KMS("failed to alloc fb\n");
7657 return;
7658 }
7659
Damien Lespiau1b842c82015-01-21 13:50:54 +00007660 fb = &intel_fb->base;
7661
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007662 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007663 if (!(val & PLANE_CTL_ENABLE))
7664 goto error;
7665
Daniel Vetter18c52472015-02-10 17:16:09 +00007666 if (val & PLANE_CTL_TILED_MASK) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007667 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007668 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7669 }
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007670
7671 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7672 fourcc = skl_format_to_fourcc(pixel_format,
7673 val & PLANE_CTL_ORDER_RGBX,
7674 val & PLANE_CTL_ALPHA_MASK);
7675 fb->pixel_format = fourcc;
7676 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7677
7678 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7679 plane_config->base = base;
7680
7681 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7682
7683 val = I915_READ(PLANE_SIZE(pipe, 0));
7684 fb->height = ((val >> 16) & 0xfff) + 1;
7685 fb->width = ((val >> 0) & 0x1fff) + 1;
7686
7687 val = I915_READ(PLANE_STRIDE(pipe, 0));
7688 switch (plane_config->tiling) {
7689 case I915_TILING_NONE:
7690 stride_mult = 64;
7691 break;
7692 case I915_TILING_X:
7693 stride_mult = 512;
7694 break;
7695 default:
7696 MISSING_CASE(plane_config->tiling);
7697 goto error;
7698 }
7699 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7700
7701 aligned_height = intel_fb_align_height(dev, fb->height,
7702 plane_config->tiling);
7703
7704 plane_config->size = ALIGN(fb->pitches[0] * aligned_height, PAGE_SIZE);
7705
7706 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7707 pipe_name(pipe), fb->width, fb->height,
7708 fb->bits_per_pixel, base, fb->pitches[0],
7709 plane_config->size);
7710
Damien Lespiau2d140302015-02-05 17:22:18 +00007711 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007712 return;
7713
7714error:
7715 kfree(fb);
7716}
7717
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007718static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007719 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007720{
7721 struct drm_device *dev = crtc->base.dev;
7722 struct drm_i915_private *dev_priv = dev->dev_private;
7723 uint32_t tmp;
7724
7725 tmp = I915_READ(PF_CTL(crtc->pipe));
7726
7727 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007728 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007729 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7730 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007731
7732 /* We currently do not free assignements of panel fitters on
7733 * ivb/hsw (since we don't use the higher upscaling modes which
7734 * differentiates them) so just WARN about this case for now. */
7735 if (IS_GEN7(dev)) {
7736 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7737 PF_PIPE_SEL_IVB(crtc->pipe));
7738 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007739 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007740}
7741
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007742static void
7743ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7744 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007745{
7746 struct drm_device *dev = crtc->base.dev;
7747 struct drm_i915_private *dev_priv = dev->dev_private;
7748 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007749 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007750 int fourcc, pixel_format;
7751 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007752 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007753 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007754
Damien Lespiau42a7b082015-02-05 19:35:13 +00007755 val = I915_READ(DSPCNTR(pipe));
7756 if (!(val & DISPLAY_PLANE_ENABLE))
7757 return;
7758
Damien Lespiaud9806c92015-01-21 14:07:19 +00007759 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007760 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007761 DRM_DEBUG_KMS("failed to alloc fb\n");
7762 return;
7763 }
7764
Damien Lespiau1b842c82015-01-21 13:50:54 +00007765 fb = &intel_fb->base;
7766
Daniel Vetter18c52472015-02-10 17:16:09 +00007767 if (INTEL_INFO(dev)->gen >= 4) {
7768 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007769 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007770 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7771 }
7772 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007773
7774 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007775 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007776 fb->pixel_format = fourcc;
7777 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007778
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007779 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007780 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007781 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007782 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007783 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007784 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007785 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007786 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007787 }
7788 plane_config->base = base;
7789
7790 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007791 fb->width = ((val >> 16) & 0xfff) + 1;
7792 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007793
7794 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007795 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007796
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007797 aligned_height = intel_fb_align_height(dev, fb->height,
Damien Lespiauec2c9812015-01-20 12:51:45 +00007798 plane_config->tiling);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007799
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007800 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007801
Damien Lespiau2844a922015-01-20 12:51:48 +00007802 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7803 pipe_name(pipe), fb->width, fb->height,
7804 fb->bits_per_pixel, base, fb->pitches[0],
7805 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007806
Damien Lespiau2d140302015-02-05 17:22:18 +00007807 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007808}
7809
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007810static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007811 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007812{
7813 struct drm_device *dev = crtc->base.dev;
7814 struct drm_i915_private *dev_priv = dev->dev_private;
7815 uint32_t tmp;
7816
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007817 if (!intel_display_power_is_enabled(dev_priv,
7818 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007819 return false;
7820
Daniel Vettere143a212013-07-04 12:01:15 +02007821 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007822 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007823
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007824 tmp = I915_READ(PIPECONF(crtc->pipe));
7825 if (!(tmp & PIPECONF_ENABLE))
7826 return false;
7827
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007828 switch (tmp & PIPECONF_BPC_MASK) {
7829 case PIPECONF_6BPC:
7830 pipe_config->pipe_bpp = 18;
7831 break;
7832 case PIPECONF_8BPC:
7833 pipe_config->pipe_bpp = 24;
7834 break;
7835 case PIPECONF_10BPC:
7836 pipe_config->pipe_bpp = 30;
7837 break;
7838 case PIPECONF_12BPC:
7839 pipe_config->pipe_bpp = 36;
7840 break;
7841 default:
7842 break;
7843 }
7844
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007845 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7846 pipe_config->limited_color_range = true;
7847
Daniel Vetterab9412b2013-05-03 11:49:46 +02007848 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007849 struct intel_shared_dpll *pll;
7850
Daniel Vetter88adfff2013-03-28 10:42:01 +01007851 pipe_config->has_pch_encoder = true;
7852
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007853 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7854 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7855 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007856
7857 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007858
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007859 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007860 pipe_config->shared_dpll =
7861 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007862 } else {
7863 tmp = I915_READ(PCH_DPLL_SEL);
7864 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7865 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7866 else
7867 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7868 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007869
7870 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7871
7872 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7873 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007874
7875 tmp = pipe_config->dpll_hw_state.dpll;
7876 pipe_config->pixel_multiplier =
7877 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7878 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007879
7880 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007881 } else {
7882 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007883 }
7884
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007885 intel_get_pipe_timings(crtc, pipe_config);
7886
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007887 ironlake_get_pfit_config(crtc, pipe_config);
7888
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007889 return true;
7890}
7891
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007892static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7893{
7894 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007895 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007896
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007897 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007898 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007899 pipe_name(crtc->pipe));
7900
Rob Clarke2c719b2014-12-15 13:56:32 -05007901 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7902 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7903 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7904 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7905 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7906 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007907 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007908 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05007909 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03007910 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007911 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007912 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007913 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007914 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007915 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007916
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007917 /*
7918 * In theory we can still leave IRQs enabled, as long as only the HPD
7919 * interrupts remain enabled. We used to check for that, but since it's
7920 * gen-specific and since we only disable LCPLL after we fully disable
7921 * the interrupts, the check below should be enough.
7922 */
Rob Clarke2c719b2014-12-15 13:56:32 -05007923 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007924}
7925
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007926static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7927{
7928 struct drm_device *dev = dev_priv->dev;
7929
7930 if (IS_HASWELL(dev))
7931 return I915_READ(D_COMP_HSW);
7932 else
7933 return I915_READ(D_COMP_BDW);
7934}
7935
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007936static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7937{
7938 struct drm_device *dev = dev_priv->dev;
7939
7940 if (IS_HASWELL(dev)) {
7941 mutex_lock(&dev_priv->rps.hw_lock);
7942 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7943 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007944 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007945 mutex_unlock(&dev_priv->rps.hw_lock);
7946 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007947 I915_WRITE(D_COMP_BDW, val);
7948 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007949 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007950}
7951
7952/*
7953 * This function implements pieces of two sequences from BSpec:
7954 * - Sequence for display software to disable LCPLL
7955 * - Sequence for display software to allow package C8+
7956 * The steps implemented here are just the steps that actually touch the LCPLL
7957 * register. Callers should take care of disabling all the display engine
7958 * functions, doing the mode unset, fixing interrupts, etc.
7959 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007960static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7961 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007962{
7963 uint32_t val;
7964
7965 assert_can_disable_lcpll(dev_priv);
7966
7967 val = I915_READ(LCPLL_CTL);
7968
7969 if (switch_to_fclk) {
7970 val |= LCPLL_CD_SOURCE_FCLK;
7971 I915_WRITE(LCPLL_CTL, val);
7972
7973 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7974 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7975 DRM_ERROR("Switching to FCLK failed\n");
7976
7977 val = I915_READ(LCPLL_CTL);
7978 }
7979
7980 val |= LCPLL_PLL_DISABLE;
7981 I915_WRITE(LCPLL_CTL, val);
7982 POSTING_READ(LCPLL_CTL);
7983
7984 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7985 DRM_ERROR("LCPLL still locked\n");
7986
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007987 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007988 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007989 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007990 ndelay(100);
7991
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007992 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7993 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007994 DRM_ERROR("D_COMP RCOMP still in progress\n");
7995
7996 if (allow_power_down) {
7997 val = I915_READ(LCPLL_CTL);
7998 val |= LCPLL_POWER_DOWN_ALLOW;
7999 I915_WRITE(LCPLL_CTL, val);
8000 POSTING_READ(LCPLL_CTL);
8001 }
8002}
8003
8004/*
8005 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8006 * source.
8007 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008008static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008009{
8010 uint32_t val;
8011
8012 val = I915_READ(LCPLL_CTL);
8013
8014 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8015 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8016 return;
8017
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008018 /*
8019 * Make sure we're not on PC8 state before disabling PC8, otherwise
8020 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008021 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008022 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008023
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008024 if (val & LCPLL_POWER_DOWN_ALLOW) {
8025 val &= ~LCPLL_POWER_DOWN_ALLOW;
8026 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008027 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008028 }
8029
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008030 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008031 val |= D_COMP_COMP_FORCE;
8032 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008033 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008034
8035 val = I915_READ(LCPLL_CTL);
8036 val &= ~LCPLL_PLL_DISABLE;
8037 I915_WRITE(LCPLL_CTL, val);
8038
8039 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8040 DRM_ERROR("LCPLL not locked yet\n");
8041
8042 if (val & LCPLL_CD_SOURCE_FCLK) {
8043 val = I915_READ(LCPLL_CTL);
8044 val &= ~LCPLL_CD_SOURCE_FCLK;
8045 I915_WRITE(LCPLL_CTL, val);
8046
8047 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8048 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8049 DRM_ERROR("Switching back to LCPLL failed\n");
8050 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008051
Mika Kuoppala59bad942015-01-16 11:34:40 +02008052 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008053}
8054
Paulo Zanoni765dab672014-03-07 20:08:18 -03008055/*
8056 * Package states C8 and deeper are really deep PC states that can only be
8057 * reached when all the devices on the system allow it, so even if the graphics
8058 * device allows PC8+, it doesn't mean the system will actually get to these
8059 * states. Our driver only allows PC8+ when going into runtime PM.
8060 *
8061 * The requirements for PC8+ are that all the outputs are disabled, the power
8062 * well is disabled and most interrupts are disabled, and these are also
8063 * requirements for runtime PM. When these conditions are met, we manually do
8064 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8065 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8066 * hang the machine.
8067 *
8068 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8069 * the state of some registers, so when we come back from PC8+ we need to
8070 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8071 * need to take care of the registers kept by RC6. Notice that this happens even
8072 * if we don't put the device in PCI D3 state (which is what currently happens
8073 * because of the runtime PM support).
8074 *
8075 * For more, read "Display Sequences for Package C8" on the hardware
8076 * documentation.
8077 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008078void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008079{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008080 struct drm_device *dev = dev_priv->dev;
8081 uint32_t val;
8082
Paulo Zanonic67a4702013-08-19 13:18:09 -03008083 DRM_DEBUG_KMS("Enabling package C8+\n");
8084
Paulo Zanonic67a4702013-08-19 13:18:09 -03008085 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8086 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8087 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8088 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8089 }
8090
8091 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008092 hsw_disable_lcpll(dev_priv, true, true);
8093}
8094
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008095void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008096{
8097 struct drm_device *dev = dev_priv->dev;
8098 uint32_t val;
8099
Paulo Zanonic67a4702013-08-19 13:18:09 -03008100 DRM_DEBUG_KMS("Disabling package C8+\n");
8101
8102 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008103 lpt_init_pch_refclk(dev);
8104
8105 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8106 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8107 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8108 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8109 }
8110
8111 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008112}
8113
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008114static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8115 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008116{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008117 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008118 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008119
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008120 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008121
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008122 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008123}
8124
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008125static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8126 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008127 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008128{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008129 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008130
8131 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8132 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8133
8134 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008135 case SKL_DPLL0:
8136 /*
8137 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8138 * of the shared DPLL framework and thus needs to be read out
8139 * separately
8140 */
8141 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8142 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8143 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008144 case SKL_DPLL1:
8145 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8146 break;
8147 case SKL_DPLL2:
8148 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8149 break;
8150 case SKL_DPLL3:
8151 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8152 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008153 }
8154}
8155
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008156static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8157 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008158 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008159{
8160 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8161
8162 switch (pipe_config->ddi_pll_sel) {
8163 case PORT_CLK_SEL_WRPLL1:
8164 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8165 break;
8166 case PORT_CLK_SEL_WRPLL2:
8167 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8168 break;
8169 }
8170}
8171
Daniel Vetter26804af2014-06-25 22:01:55 +03008172static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008173 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008174{
8175 struct drm_device *dev = crtc->base.dev;
8176 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008177 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008178 enum port port;
8179 uint32_t tmp;
8180
8181 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8182
8183 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8184
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008185 if (IS_SKYLAKE(dev))
8186 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8187 else
8188 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008189
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008190 if (pipe_config->shared_dpll >= 0) {
8191 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8192
8193 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8194 &pipe_config->dpll_hw_state));
8195 }
8196
Daniel Vetter26804af2014-06-25 22:01:55 +03008197 /*
8198 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8199 * DDI E. So just check whether this pipe is wired to DDI E and whether
8200 * the PCH transcoder is on.
8201 */
Damien Lespiauca370452013-12-03 13:56:24 +00008202 if (INTEL_INFO(dev)->gen < 9 &&
8203 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008204 pipe_config->has_pch_encoder = true;
8205
8206 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8207 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8208 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8209
8210 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8211 }
8212}
8213
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008214static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008215 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008216{
8217 struct drm_device *dev = crtc->base.dev;
8218 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008219 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008220 uint32_t tmp;
8221
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008222 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008223 POWER_DOMAIN_PIPE(crtc->pipe)))
8224 return false;
8225
Daniel Vettere143a212013-07-04 12:01:15 +02008226 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008227 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8228
Daniel Vettereccb1402013-05-22 00:50:22 +02008229 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8230 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8231 enum pipe trans_edp_pipe;
8232 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8233 default:
8234 WARN(1, "unknown pipe linked to edp transcoder\n");
8235 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8236 case TRANS_DDI_EDP_INPUT_A_ON:
8237 trans_edp_pipe = PIPE_A;
8238 break;
8239 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8240 trans_edp_pipe = PIPE_B;
8241 break;
8242 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8243 trans_edp_pipe = PIPE_C;
8244 break;
8245 }
8246
8247 if (trans_edp_pipe == crtc->pipe)
8248 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8249 }
8250
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008251 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008252 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008253 return false;
8254
Daniel Vettereccb1402013-05-22 00:50:22 +02008255 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008256 if (!(tmp & PIPECONF_ENABLE))
8257 return false;
8258
Daniel Vetter26804af2014-06-25 22:01:55 +03008259 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008260
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008261 intel_get_pipe_timings(crtc, pipe_config);
8262
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008263 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008264 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8265 if (IS_SKYLAKE(dev))
8266 skylake_get_pfit_config(crtc, pipe_config);
8267 else
8268 ironlake_get_pfit_config(crtc, pipe_config);
8269 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008270
Jesse Barnese59150d2014-01-07 13:30:45 -08008271 if (IS_HASWELL(dev))
8272 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8273 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008274
Clint Taylorebb69c92014-09-30 10:30:22 -07008275 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8276 pipe_config->pixel_multiplier =
8277 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8278 } else {
8279 pipe_config->pixel_multiplier = 1;
8280 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008281
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008282 return true;
8283}
8284
Chris Wilson560b85b2010-08-07 11:01:38 +01008285static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8286{
8287 struct drm_device *dev = crtc->dev;
8288 struct drm_i915_private *dev_priv = dev->dev_private;
8289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008290 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008291
Ville Syrjälädc41c152014-08-13 11:57:05 +03008292 if (base) {
8293 unsigned int width = intel_crtc->cursor_width;
8294 unsigned int height = intel_crtc->cursor_height;
8295 unsigned int stride = roundup_pow_of_two(width) * 4;
8296
8297 switch (stride) {
8298 default:
8299 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8300 width, stride);
8301 stride = 256;
8302 /* fallthrough */
8303 case 256:
8304 case 512:
8305 case 1024:
8306 case 2048:
8307 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008308 }
8309
Ville Syrjälädc41c152014-08-13 11:57:05 +03008310 cntl |= CURSOR_ENABLE |
8311 CURSOR_GAMMA_ENABLE |
8312 CURSOR_FORMAT_ARGB |
8313 CURSOR_STRIDE(stride);
8314
8315 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008316 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008317
Ville Syrjälädc41c152014-08-13 11:57:05 +03008318 if (intel_crtc->cursor_cntl != 0 &&
8319 (intel_crtc->cursor_base != base ||
8320 intel_crtc->cursor_size != size ||
8321 intel_crtc->cursor_cntl != cntl)) {
8322 /* On these chipsets we can only modify the base/size/stride
8323 * whilst the cursor is disabled.
8324 */
8325 I915_WRITE(_CURACNTR, 0);
8326 POSTING_READ(_CURACNTR);
8327 intel_crtc->cursor_cntl = 0;
8328 }
8329
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008330 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008331 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008332 intel_crtc->cursor_base = base;
8333 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008334
8335 if (intel_crtc->cursor_size != size) {
8336 I915_WRITE(CURSIZE, size);
8337 intel_crtc->cursor_size = size;
8338 }
8339
Chris Wilson4b0e3332014-05-30 16:35:26 +03008340 if (intel_crtc->cursor_cntl != cntl) {
8341 I915_WRITE(_CURACNTR, cntl);
8342 POSTING_READ(_CURACNTR);
8343 intel_crtc->cursor_cntl = cntl;
8344 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008345}
8346
8347static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8348{
8349 struct drm_device *dev = crtc->dev;
8350 struct drm_i915_private *dev_priv = dev->dev_private;
8351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8352 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008353 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008354
Chris Wilson4b0e3332014-05-30 16:35:26 +03008355 cntl = 0;
8356 if (base) {
8357 cntl = MCURSOR_GAMMA_ENABLE;
8358 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308359 case 64:
8360 cntl |= CURSOR_MODE_64_ARGB_AX;
8361 break;
8362 case 128:
8363 cntl |= CURSOR_MODE_128_ARGB_AX;
8364 break;
8365 case 256:
8366 cntl |= CURSOR_MODE_256_ARGB_AX;
8367 break;
8368 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008369 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308370 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008371 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008372 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008373
8374 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8375 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008376 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008377
Matt Roper8e7d6882015-01-21 16:35:41 -08008378 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008379 cntl |= CURSOR_ROTATE_180;
8380
Chris Wilson4b0e3332014-05-30 16:35:26 +03008381 if (intel_crtc->cursor_cntl != cntl) {
8382 I915_WRITE(CURCNTR(pipe), cntl);
8383 POSTING_READ(CURCNTR(pipe));
8384 intel_crtc->cursor_cntl = cntl;
8385 }
8386
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008387 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008388 I915_WRITE(CURBASE(pipe), base);
8389 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008390
8391 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008392}
8393
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008394/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008395static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8396 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008397{
8398 struct drm_device *dev = crtc->dev;
8399 struct drm_i915_private *dev_priv = dev->dev_private;
8400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8401 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008402 int x = crtc->cursor_x;
8403 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008404 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008405
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008406 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008407 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008408
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008409 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008410 base = 0;
8411
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008412 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008413 base = 0;
8414
8415 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008416 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008417 base = 0;
8418
8419 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8420 x = -x;
8421 }
8422 pos |= x << CURSOR_X_SHIFT;
8423
8424 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008425 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008426 base = 0;
8427
8428 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8429 y = -y;
8430 }
8431 pos |= y << CURSOR_Y_SHIFT;
8432
Chris Wilson4b0e3332014-05-30 16:35:26 +03008433 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008434 return;
8435
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008436 I915_WRITE(CURPOS(pipe), pos);
8437
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008438 /* ILK+ do this automagically */
8439 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008440 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008441 base += (intel_crtc->cursor_height *
8442 intel_crtc->cursor_width - 1) * 4;
8443 }
8444
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008445 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008446 i845_update_cursor(crtc, base);
8447 else
8448 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008449}
8450
Ville Syrjälädc41c152014-08-13 11:57:05 +03008451static bool cursor_size_ok(struct drm_device *dev,
8452 uint32_t width, uint32_t height)
8453{
8454 if (width == 0 || height == 0)
8455 return false;
8456
8457 /*
8458 * 845g/865g are special in that they are only limited by
8459 * the width of their cursors, the height is arbitrary up to
8460 * the precision of the register. Everything else requires
8461 * square cursors, limited to a few power-of-two sizes.
8462 */
8463 if (IS_845G(dev) || IS_I865G(dev)) {
8464 if ((width & 63) != 0)
8465 return false;
8466
8467 if (width > (IS_845G(dev) ? 64 : 512))
8468 return false;
8469
8470 if (height > 1023)
8471 return false;
8472 } else {
8473 switch (width | height) {
8474 case 256:
8475 case 128:
8476 if (IS_GEN2(dev))
8477 return false;
8478 case 64:
8479 break;
8480 default:
8481 return false;
8482 }
8483 }
8484
8485 return true;
8486}
8487
Jesse Barnes79e53942008-11-07 14:24:08 -08008488static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008489 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008490{
James Simmons72034252010-08-03 01:33:19 +01008491 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008493
James Simmons72034252010-08-03 01:33:19 +01008494 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008495 intel_crtc->lut_r[i] = red[i] >> 8;
8496 intel_crtc->lut_g[i] = green[i] >> 8;
8497 intel_crtc->lut_b[i] = blue[i] >> 8;
8498 }
8499
8500 intel_crtc_load_lut(crtc);
8501}
8502
Jesse Barnes79e53942008-11-07 14:24:08 -08008503/* VESA 640x480x72Hz mode to set on the pipe */
8504static struct drm_display_mode load_detect_mode = {
8505 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8506 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8507};
8508
Daniel Vettera8bb6812014-02-10 18:00:39 +01008509struct drm_framebuffer *
8510__intel_framebuffer_create(struct drm_device *dev,
8511 struct drm_mode_fb_cmd2 *mode_cmd,
8512 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008513{
8514 struct intel_framebuffer *intel_fb;
8515 int ret;
8516
8517 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8518 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008519 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008520 return ERR_PTR(-ENOMEM);
8521 }
8522
8523 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008524 if (ret)
8525 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008526
8527 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008528err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008529 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008530 kfree(intel_fb);
8531
8532 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008533}
8534
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008535static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008536intel_framebuffer_create(struct drm_device *dev,
8537 struct drm_mode_fb_cmd2 *mode_cmd,
8538 struct drm_i915_gem_object *obj)
8539{
8540 struct drm_framebuffer *fb;
8541 int ret;
8542
8543 ret = i915_mutex_lock_interruptible(dev);
8544 if (ret)
8545 return ERR_PTR(ret);
8546 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8547 mutex_unlock(&dev->struct_mutex);
8548
8549 return fb;
8550}
8551
Chris Wilsond2dff872011-04-19 08:36:26 +01008552static u32
8553intel_framebuffer_pitch_for_width(int width, int bpp)
8554{
8555 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8556 return ALIGN(pitch, 64);
8557}
8558
8559static u32
8560intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8561{
8562 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008563 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008564}
8565
8566static struct drm_framebuffer *
8567intel_framebuffer_create_for_mode(struct drm_device *dev,
8568 struct drm_display_mode *mode,
8569 int depth, int bpp)
8570{
8571 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008572 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008573
8574 obj = i915_gem_alloc_object(dev,
8575 intel_framebuffer_size_for_mode(mode, bpp));
8576 if (obj == NULL)
8577 return ERR_PTR(-ENOMEM);
8578
8579 mode_cmd.width = mode->hdisplay;
8580 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008581 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8582 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008583 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008584
8585 return intel_framebuffer_create(dev, &mode_cmd, obj);
8586}
8587
8588static struct drm_framebuffer *
8589mode_fits_in_fbdev(struct drm_device *dev,
8590 struct drm_display_mode *mode)
8591{
Daniel Vetter4520f532013-10-09 09:18:51 +02008592#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008593 struct drm_i915_private *dev_priv = dev->dev_private;
8594 struct drm_i915_gem_object *obj;
8595 struct drm_framebuffer *fb;
8596
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008597 if (!dev_priv->fbdev)
8598 return NULL;
8599
8600 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008601 return NULL;
8602
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008603 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008604 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008605
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008606 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008607 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8608 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008609 return NULL;
8610
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008611 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008612 return NULL;
8613
8614 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008615#else
8616 return NULL;
8617#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008618}
8619
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008620bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008621 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008622 struct intel_load_detect_pipe *old,
8623 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008624{
8625 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008626 struct intel_encoder *intel_encoder =
8627 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008628 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008629 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008630 struct drm_crtc *crtc = NULL;
8631 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008632 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008633 struct drm_mode_config *config = &dev->mode_config;
8634 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008635
Chris Wilsond2dff872011-04-19 08:36:26 +01008636 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008637 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008638 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008639
Rob Clark51fd3712013-11-19 12:10:12 -05008640retry:
8641 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8642 if (ret)
8643 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008644
Jesse Barnes79e53942008-11-07 14:24:08 -08008645 /*
8646 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008647 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008648 * - if the connector already has an assigned crtc, use it (but make
8649 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008650 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008651 * - try to find the first unused crtc that can drive this connector,
8652 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008653 */
8654
8655 /* See if we already have a CRTC for this connector */
8656 if (encoder->crtc) {
8657 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008658
Rob Clark51fd3712013-11-19 12:10:12 -05008659 ret = drm_modeset_lock(&crtc->mutex, ctx);
8660 if (ret)
8661 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008662 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8663 if (ret)
8664 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008665
Daniel Vetter24218aa2012-08-12 19:27:11 +02008666 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008667 old->load_detect_temp = false;
8668
8669 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008670 if (connector->dpms != DRM_MODE_DPMS_ON)
8671 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008672
Chris Wilson71731882011-04-19 23:10:58 +01008673 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008674 }
8675
8676 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008677 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008678 i++;
8679 if (!(encoder->possible_crtcs & (1 << i)))
8680 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008681 if (possible_crtc->enabled)
8682 continue;
8683 /* This can occur when applying the pipe A quirk on resume. */
8684 if (to_intel_crtc(possible_crtc)->new_enabled)
8685 continue;
8686
8687 crtc = possible_crtc;
8688 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008689 }
8690
8691 /*
8692 * If we didn't find an unused CRTC, don't use any.
8693 */
8694 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008695 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008696 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008697 }
8698
Rob Clark51fd3712013-11-19 12:10:12 -05008699 ret = drm_modeset_lock(&crtc->mutex, ctx);
8700 if (ret)
8701 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008702 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8703 if (ret)
8704 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008705 intel_encoder->new_crtc = to_intel_crtc(crtc);
8706 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008707
8708 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008709 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008710 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008711 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008712 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008713 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008714
Chris Wilson64927112011-04-20 07:25:26 +01008715 if (!mode)
8716 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008717
Chris Wilsond2dff872011-04-19 08:36:26 +01008718 /* We need a framebuffer large enough to accommodate all accesses
8719 * that the plane may generate whilst we perform load detection.
8720 * We can not rely on the fbcon either being present (we get called
8721 * during its initialisation to detect all boot displays, or it may
8722 * not even exist) or that it is large enough to satisfy the
8723 * requested mode.
8724 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008725 fb = mode_fits_in_fbdev(dev, mode);
8726 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008727 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008728 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8729 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008730 } else
8731 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008732 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008733 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008734 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008735 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008736
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008737 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008738 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008739 if (old->release_fb)
8740 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008741 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008742 }
Chris Wilson71731882011-04-19 23:10:58 +01008743
Jesse Barnes79e53942008-11-07 14:24:08 -08008744 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008745 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008746 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008747
8748 fail:
8749 intel_crtc->new_enabled = crtc->enabled;
8750 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008751 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008752 else
8753 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008754fail_unlock:
8755 if (ret == -EDEADLK) {
8756 drm_modeset_backoff(ctx);
8757 goto retry;
8758 }
8759
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008760 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008761}
8762
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008763void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008764 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008765{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008766 struct intel_encoder *intel_encoder =
8767 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008768 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008769 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008771
Chris Wilsond2dff872011-04-19 08:36:26 +01008772 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008773 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008774 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008775
Chris Wilson8261b192011-04-19 23:18:09 +01008776 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008777 to_intel_connector(connector)->new_encoder = NULL;
8778 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008779 intel_crtc->new_enabled = false;
8780 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008781 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008782
Daniel Vetter36206362012-12-10 20:42:17 +01008783 if (old->release_fb) {
8784 drm_framebuffer_unregister_private(old->release_fb);
8785 drm_framebuffer_unreference(old->release_fb);
8786 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008787
Chris Wilson0622a532011-04-21 09:32:11 +01008788 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008789 }
8790
Eric Anholtc751ce42010-03-25 11:48:48 -07008791 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008792 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8793 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008794}
8795
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008796static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008797 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008798{
8799 struct drm_i915_private *dev_priv = dev->dev_private;
8800 u32 dpll = pipe_config->dpll_hw_state.dpll;
8801
8802 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008803 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008804 else if (HAS_PCH_SPLIT(dev))
8805 return 120000;
8806 else if (!IS_GEN2(dev))
8807 return 96000;
8808 else
8809 return 48000;
8810}
8811
Jesse Barnes79e53942008-11-07 14:24:08 -08008812/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008813static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008814 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008815{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008816 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008817 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008818 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008819 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008820 u32 fp;
8821 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008822 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008823
8824 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008825 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008826 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008827 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008828
8829 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008830 if (IS_PINEVIEW(dev)) {
8831 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8832 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008833 } else {
8834 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8835 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8836 }
8837
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008838 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008839 if (IS_PINEVIEW(dev))
8840 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8841 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008842 else
8843 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008844 DPLL_FPA01_P1_POST_DIV_SHIFT);
8845
8846 switch (dpll & DPLL_MODE_MASK) {
8847 case DPLLB_MODE_DAC_SERIAL:
8848 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8849 5 : 10;
8850 break;
8851 case DPLLB_MODE_LVDS:
8852 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8853 7 : 14;
8854 break;
8855 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008856 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008857 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008858 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008859 }
8860
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008861 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008862 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008863 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008864 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008865 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008866 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008867 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008868
8869 if (is_lvds) {
8870 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8871 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008872
8873 if (lvds & LVDS_CLKB_POWER_UP)
8874 clock.p2 = 7;
8875 else
8876 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008877 } else {
8878 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8879 clock.p1 = 2;
8880 else {
8881 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8882 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8883 }
8884 if (dpll & PLL_P2_DIVIDE_BY_4)
8885 clock.p2 = 4;
8886 else
8887 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008888 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008889
8890 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008891 }
8892
Ville Syrjälä18442d02013-09-13 16:00:08 +03008893 /*
8894 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008895 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008896 * encoder's get_config() function.
8897 */
8898 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008899}
8900
Ville Syrjälä6878da02013-09-13 15:59:11 +03008901int intel_dotclock_calculate(int link_freq,
8902 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008903{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008904 /*
8905 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008906 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008907 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008908 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008909 *
8910 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008911 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008912 */
8913
Ville Syrjälä6878da02013-09-13 15:59:11 +03008914 if (!m_n->link_n)
8915 return 0;
8916
8917 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8918}
8919
Ville Syrjälä18442d02013-09-13 16:00:08 +03008920static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008921 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008922{
8923 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008924
8925 /* read out port_clock from the DPLL */
8926 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008927
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008928 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008929 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008930 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008931 * agree once we know their relationship in the encoder's
8932 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008933 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008934 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008935 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8936 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008937}
8938
8939/** Returns the currently programmed mode of the given pipe. */
8940struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8941 struct drm_crtc *crtc)
8942{
Jesse Barnes548f2452011-02-17 10:40:53 -08008943 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008945 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008946 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008947 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008948 int htot = I915_READ(HTOTAL(cpu_transcoder));
8949 int hsync = I915_READ(HSYNC(cpu_transcoder));
8950 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8951 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008952 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008953
8954 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8955 if (!mode)
8956 return NULL;
8957
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008958 /*
8959 * Construct a pipe_config sufficient for getting the clock info
8960 * back out of crtc_clock_get.
8961 *
8962 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8963 * to use a real value here instead.
8964 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008965 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008966 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008967 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8968 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8969 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008970 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8971
Ville Syrjälä773ae032013-09-23 17:48:20 +03008972 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008973 mode->hdisplay = (htot & 0xffff) + 1;
8974 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8975 mode->hsync_start = (hsync & 0xffff) + 1;
8976 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8977 mode->vdisplay = (vtot & 0xffff) + 1;
8978 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8979 mode->vsync_start = (vsync & 0xffff) + 1;
8980 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8981
8982 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008983
8984 return mode;
8985}
8986
Jesse Barnes652c3932009-08-17 13:31:43 -07008987static void intel_decrease_pllclock(struct drm_crtc *crtc)
8988{
8989 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008990 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008992
Sonika Jindalbaff2962014-07-22 11:16:35 +05308993 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008994 return;
8995
8996 if (!dev_priv->lvds_downclock_avail)
8997 return;
8998
8999 /*
9000 * Since this is called by a timer, we should never get here in
9001 * the manual case.
9002 */
9003 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009004 int pipe = intel_crtc->pipe;
9005 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009006 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009007
Zhao Yakui44d98a62009-10-09 11:39:40 +08009008 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009009
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009010 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009011
Chris Wilson074b5e12012-05-02 12:07:06 +01009012 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009013 dpll |= DISPLAY_RATE_SELECT_FPA1;
9014 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009015 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009016 dpll = I915_READ(dpll_reg);
9017 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009018 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009019 }
9020
9021}
9022
Chris Wilsonf047e392012-07-21 12:31:41 +01009023void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009024{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009025 struct drm_i915_private *dev_priv = dev->dev_private;
9026
Chris Wilsonf62a0072014-02-21 17:55:39 +00009027 if (dev_priv->mm.busy)
9028 return;
9029
Paulo Zanoni43694d62014-03-07 20:08:08 -03009030 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009031 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009032 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009033}
9034
9035void intel_mark_idle(struct drm_device *dev)
9036{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009037 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009038 struct drm_crtc *crtc;
9039
Chris Wilsonf62a0072014-02-21 17:55:39 +00009040 if (!dev_priv->mm.busy)
9041 return;
9042
9043 dev_priv->mm.busy = false;
9044
Jani Nikulad330a952014-01-21 11:24:25 +02009045 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009046 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009047
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009048 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009049 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009050 continue;
9051
9052 intel_decrease_pllclock(crtc);
9053 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009054
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009055 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009056 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009057
9058out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009059 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009060}
9061
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009062static void intel_crtc_set_state(struct intel_crtc *crtc,
9063 struct intel_crtc_state *crtc_state)
9064{
9065 kfree(crtc->config);
9066 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009067 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009068}
9069
Jesse Barnes79e53942008-11-07 14:24:08 -08009070static void intel_crtc_destroy(struct drm_crtc *crtc)
9071{
9072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009073 struct drm_device *dev = crtc->dev;
9074 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009075
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009076 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009077 work = intel_crtc->unpin_work;
9078 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009079 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009080
9081 if (work) {
9082 cancel_work_sync(&work->work);
9083 kfree(work);
9084 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009085
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009086 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009087 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009088
Jesse Barnes79e53942008-11-07 14:24:08 -08009089 kfree(intel_crtc);
9090}
9091
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009092static void intel_unpin_work_fn(struct work_struct *__work)
9093{
9094 struct intel_unpin_work *work =
9095 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009096 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009097 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009098
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009099 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009100 intel_unpin_fb_obj(intel_fb_obj(work->old_fb));
Chris Wilson05394f32010-11-08 19:18:58 +00009101 drm_gem_object_unreference(&work->pending_flip_obj->base);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009102 drm_framebuffer_unreference(work->old_fb);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009103
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009104 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009105
9106 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009107 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009108 mutex_unlock(&dev->struct_mutex);
9109
Daniel Vetterf99d7062014-06-19 16:01:59 +02009110 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9111
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009112 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9113 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9114
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009115 kfree(work);
9116}
9117
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009118static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009119 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009120{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9122 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009123 unsigned long flags;
9124
9125 /* Ignore early vblank irqs */
9126 if (intel_crtc == NULL)
9127 return;
9128
Daniel Vetterf3260382014-09-15 14:55:23 +02009129 /*
9130 * This is called both by irq handlers and the reset code (to complete
9131 * lost pageflips) so needs the full irqsave spinlocks.
9132 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009133 spin_lock_irqsave(&dev->event_lock, flags);
9134 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009135
9136 /* Ensure we don't miss a work->pending update ... */
9137 smp_rmb();
9138
9139 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009140 spin_unlock_irqrestore(&dev->event_lock, flags);
9141 return;
9142 }
9143
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009144 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009145
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009146 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009147}
9148
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009149void intel_finish_page_flip(struct drm_device *dev, int pipe)
9150{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009151 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009152 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9153
Mario Kleiner49b14a52010-12-09 07:00:07 +01009154 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009155}
9156
9157void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9158{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009159 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009160 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9161
Mario Kleiner49b14a52010-12-09 07:00:07 +01009162 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009163}
9164
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009165/* Is 'a' after or equal to 'b'? */
9166static bool g4x_flip_count_after_eq(u32 a, u32 b)
9167{
9168 return !((a - b) & 0x80000000);
9169}
9170
9171static bool page_flip_finished(struct intel_crtc *crtc)
9172{
9173 struct drm_device *dev = crtc->base.dev;
9174 struct drm_i915_private *dev_priv = dev->dev_private;
9175
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009176 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9177 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9178 return true;
9179
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009180 /*
9181 * The relevant registers doen't exist on pre-ctg.
9182 * As the flip done interrupt doesn't trigger for mmio
9183 * flips on gmch platforms, a flip count check isn't
9184 * really needed there. But since ctg has the registers,
9185 * include it in the check anyway.
9186 */
9187 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9188 return true;
9189
9190 /*
9191 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9192 * used the same base address. In that case the mmio flip might
9193 * have completed, but the CS hasn't even executed the flip yet.
9194 *
9195 * A flip count check isn't enough as the CS might have updated
9196 * the base address just after start of vblank, but before we
9197 * managed to process the interrupt. This means we'd complete the
9198 * CS flip too soon.
9199 *
9200 * Combining both checks should get us a good enough result. It may
9201 * still happen that the CS flip has been executed, but has not
9202 * yet actually completed. But in case the base address is the same
9203 * anyway, we don't really care.
9204 */
9205 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9206 crtc->unpin_work->gtt_offset &&
9207 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9208 crtc->unpin_work->flip_count);
9209}
9210
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009211void intel_prepare_page_flip(struct drm_device *dev, int plane)
9212{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009213 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009214 struct intel_crtc *intel_crtc =
9215 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9216 unsigned long flags;
9217
Daniel Vetterf3260382014-09-15 14:55:23 +02009218
9219 /*
9220 * This is called both by irq handlers and the reset code (to complete
9221 * lost pageflips) so needs the full irqsave spinlocks.
9222 *
9223 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009224 * generate a page-flip completion irq, i.e. every modeset
9225 * is also accompanied by a spurious intel_prepare_page_flip().
9226 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009227 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009228 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009229 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009230 spin_unlock_irqrestore(&dev->event_lock, flags);
9231}
9232
Robin Schroereba905b2014-05-18 02:24:50 +02009233static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009234{
9235 /* Ensure that the work item is consistent when activating it ... */
9236 smp_wmb();
9237 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9238 /* and that it is marked active as soon as the irq could fire. */
9239 smp_wmb();
9240}
9241
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009242static int intel_gen2_queue_flip(struct drm_device *dev,
9243 struct drm_crtc *crtc,
9244 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009245 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009246 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009247 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009248{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009250 u32 flip_mask;
9251 int ret;
9252
Daniel Vetter6d90c952012-04-26 23:28:05 +02009253 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009254 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009255 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009256
9257 /* Can't queue multiple flips, so wait for the previous
9258 * one to finish before executing the next.
9259 */
9260 if (intel_crtc->plane)
9261 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9262 else
9263 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009264 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9265 intel_ring_emit(ring, MI_NOOP);
9266 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9267 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9268 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009269 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009270 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009271
9272 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009273 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009274 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009275}
9276
9277static int intel_gen3_queue_flip(struct drm_device *dev,
9278 struct drm_crtc *crtc,
9279 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009280 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009281 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009282 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009283{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009285 u32 flip_mask;
9286 int ret;
9287
Daniel Vetter6d90c952012-04-26 23:28:05 +02009288 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009289 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009290 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009291
9292 if (intel_crtc->plane)
9293 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9294 else
9295 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009296 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9297 intel_ring_emit(ring, MI_NOOP);
9298 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9299 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9300 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009301 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009302 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009303
Chris Wilsone7d841c2012-12-03 11:36:30 +00009304 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009305 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009306 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009307}
9308
9309static int intel_gen4_queue_flip(struct drm_device *dev,
9310 struct drm_crtc *crtc,
9311 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009312 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009313 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009314 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009315{
9316 struct drm_i915_private *dev_priv = dev->dev_private;
9317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9318 uint32_t pf, pipesrc;
9319 int ret;
9320
Daniel Vetter6d90c952012-04-26 23:28:05 +02009321 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009322 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009323 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009324
9325 /* i965+ uses the linear or tiled offsets from the
9326 * Display Registers (which do not change across a page-flip)
9327 * so we need only reprogram the base address.
9328 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009329 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9330 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9331 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009332 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009333 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009334
9335 /* XXX Enabling the panel-fitter across page-flip is so far
9336 * untested on non-native modes, so ignore it for now.
9337 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9338 */
9339 pf = 0;
9340 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009341 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009342
9343 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009344 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009345 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009346}
9347
9348static int intel_gen6_queue_flip(struct drm_device *dev,
9349 struct drm_crtc *crtc,
9350 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009351 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009352 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009353 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009354{
9355 struct drm_i915_private *dev_priv = dev->dev_private;
9356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9357 uint32_t pf, pipesrc;
9358 int ret;
9359
Daniel Vetter6d90c952012-04-26 23:28:05 +02009360 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009361 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009362 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009363
Daniel Vetter6d90c952012-04-26 23:28:05 +02009364 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9365 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9366 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009367 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009368
Chris Wilson99d9acd2012-04-17 20:37:00 +01009369 /* Contrary to the suggestions in the documentation,
9370 * "Enable Panel Fitter" does not seem to be required when page
9371 * flipping with a non-native mode, and worse causes a normal
9372 * modeset to fail.
9373 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9374 */
9375 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009376 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009377 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009378
9379 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009380 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009381 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009382}
9383
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009384static int intel_gen7_queue_flip(struct drm_device *dev,
9385 struct drm_crtc *crtc,
9386 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009387 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009388 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009389 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009390{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009392 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009393 int len, ret;
9394
Robin Schroereba905b2014-05-18 02:24:50 +02009395 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009396 case PLANE_A:
9397 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9398 break;
9399 case PLANE_B:
9400 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9401 break;
9402 case PLANE_C:
9403 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9404 break;
9405 default:
9406 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009407 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009408 }
9409
Chris Wilsonffe74d72013-08-26 20:58:12 +01009410 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009411 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009412 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009413 /*
9414 * On Gen 8, SRM is now taking an extra dword to accommodate
9415 * 48bits addresses, and we need a NOOP for the batch size to
9416 * stay even.
9417 */
9418 if (IS_GEN8(dev))
9419 len += 2;
9420 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009421
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009422 /*
9423 * BSpec MI_DISPLAY_FLIP for IVB:
9424 * "The full packet must be contained within the same cache line."
9425 *
9426 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9427 * cacheline, if we ever start emitting more commands before
9428 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9429 * then do the cacheline alignment, and finally emit the
9430 * MI_DISPLAY_FLIP.
9431 */
9432 ret = intel_ring_cacheline_align(ring);
9433 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009434 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009435
Chris Wilsonffe74d72013-08-26 20:58:12 +01009436 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009437 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009438 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009439
Chris Wilsonffe74d72013-08-26 20:58:12 +01009440 /* Unmask the flip-done completion message. Note that the bspec says that
9441 * we should do this for both the BCS and RCS, and that we must not unmask
9442 * more than one flip event at any time (or ensure that one flip message
9443 * can be sent by waiting for flip-done prior to queueing new flips).
9444 * Experimentation says that BCS works despite DERRMR masking all
9445 * flip-done completion events and that unmasking all planes at once
9446 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9447 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9448 */
9449 if (ring->id == RCS) {
9450 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9451 intel_ring_emit(ring, DERRMR);
9452 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9453 DERRMR_PIPEB_PRI_FLIP_DONE |
9454 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009455 if (IS_GEN8(dev))
9456 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9457 MI_SRM_LRM_GLOBAL_GTT);
9458 else
9459 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9460 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009461 intel_ring_emit(ring, DERRMR);
9462 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009463 if (IS_GEN8(dev)) {
9464 intel_ring_emit(ring, 0);
9465 intel_ring_emit(ring, MI_NOOP);
9466 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009467 }
9468
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009469 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009470 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009471 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009472 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009473
9474 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009475 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009476 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009477}
9478
Sourab Gupta84c33a62014-06-02 16:47:17 +05309479static bool use_mmio_flip(struct intel_engine_cs *ring,
9480 struct drm_i915_gem_object *obj)
9481{
9482 /*
9483 * This is not being used for older platforms, because
9484 * non-availability of flip done interrupt forces us to use
9485 * CS flips. Older platforms derive flip done using some clever
9486 * tricks involving the flip_pending status bits and vblank irqs.
9487 * So using MMIO flips there would disrupt this mechanism.
9488 */
9489
Chris Wilson8e09bf82014-07-08 10:40:30 +01009490 if (ring == NULL)
9491 return true;
9492
Sourab Gupta84c33a62014-06-02 16:47:17 +05309493 if (INTEL_INFO(ring->dev)->gen < 5)
9494 return false;
9495
9496 if (i915.use_mmio_flip < 0)
9497 return false;
9498 else if (i915.use_mmio_flip > 0)
9499 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009500 else if (i915.enable_execlists)
9501 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309502 else
John Harrison41c52412014-11-24 18:49:43 +00009503 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309504}
9505
Damien Lespiauff944562014-11-20 14:58:16 +00009506static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9507{
9508 struct drm_device *dev = intel_crtc->base.dev;
9509 struct drm_i915_private *dev_priv = dev->dev_private;
9510 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9511 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9512 struct drm_i915_gem_object *obj = intel_fb->obj;
9513 const enum pipe pipe = intel_crtc->pipe;
9514 u32 ctl, stride;
9515
9516 ctl = I915_READ(PLANE_CTL(pipe, 0));
9517 ctl &= ~PLANE_CTL_TILED_MASK;
9518 if (obj->tiling_mode == I915_TILING_X)
9519 ctl |= PLANE_CTL_TILED_X;
9520
9521 /*
9522 * The stride is either expressed as a multiple of 64 bytes chunks for
9523 * linear buffers or in number of tiles for tiled buffers.
9524 */
9525 stride = fb->pitches[0] >> 6;
9526 if (obj->tiling_mode == I915_TILING_X)
9527 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9528
9529 /*
9530 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9531 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9532 */
9533 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9534 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9535
9536 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9537 POSTING_READ(PLANE_SURF(pipe, 0));
9538}
9539
9540static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309541{
9542 struct drm_device *dev = intel_crtc->base.dev;
9543 struct drm_i915_private *dev_priv = dev->dev_private;
9544 struct intel_framebuffer *intel_fb =
9545 to_intel_framebuffer(intel_crtc->base.primary->fb);
9546 struct drm_i915_gem_object *obj = intel_fb->obj;
9547 u32 dspcntr;
9548 u32 reg;
9549
Sourab Gupta84c33a62014-06-02 16:47:17 +05309550 reg = DSPCNTR(intel_crtc->plane);
9551 dspcntr = I915_READ(reg);
9552
Damien Lespiauc5d97472014-10-25 00:11:11 +01009553 if (obj->tiling_mode != I915_TILING_NONE)
9554 dspcntr |= DISPPLANE_TILED;
9555 else
9556 dspcntr &= ~DISPPLANE_TILED;
9557
Sourab Gupta84c33a62014-06-02 16:47:17 +05309558 I915_WRITE(reg, dspcntr);
9559
9560 I915_WRITE(DSPSURF(intel_crtc->plane),
9561 intel_crtc->unpin_work->gtt_offset);
9562 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009563
Damien Lespiauff944562014-11-20 14:58:16 +00009564}
9565
9566/*
9567 * XXX: This is the temporary way to update the plane registers until we get
9568 * around to using the usual plane update functions for MMIO flips
9569 */
9570static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9571{
9572 struct drm_device *dev = intel_crtc->base.dev;
9573 bool atomic_update;
9574 u32 start_vbl_count;
9575
9576 intel_mark_page_flip_active(intel_crtc);
9577
9578 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9579
9580 if (INTEL_INFO(dev)->gen >= 9)
9581 skl_do_mmio_flip(intel_crtc);
9582 else
9583 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9584 ilk_do_mmio_flip(intel_crtc);
9585
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009586 if (atomic_update)
9587 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309588}
9589
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009590static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309591{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009592 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009593 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009594 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309595
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009596 mmio_flip = &crtc->mmio_flip;
9597 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009598 WARN_ON(__i915_wait_request(mmio_flip->req,
9599 crtc->reset_counter,
9600 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309601
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009602 intel_do_mmio_flip(crtc);
9603 if (mmio_flip->req) {
9604 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009605 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009606 mutex_unlock(&crtc->base.dev->struct_mutex);
9607 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309608}
9609
9610static int intel_queue_mmio_flip(struct drm_device *dev,
9611 struct drm_crtc *crtc,
9612 struct drm_framebuffer *fb,
9613 struct drm_i915_gem_object *obj,
9614 struct intel_engine_cs *ring,
9615 uint32_t flags)
9616{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309618
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009619 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9620 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309621
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009622 schedule_work(&intel_crtc->mmio_flip.work);
9623
Sourab Gupta84c33a62014-06-02 16:47:17 +05309624 return 0;
9625}
9626
Damien Lespiau830c81d2014-11-13 17:51:46 +00009627static int intel_gen9_queue_flip(struct drm_device *dev,
9628 struct drm_crtc *crtc,
9629 struct drm_framebuffer *fb,
9630 struct drm_i915_gem_object *obj,
9631 struct intel_engine_cs *ring,
9632 uint32_t flags)
9633{
9634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9635 uint32_t plane = 0, stride;
9636 int ret;
9637
9638 switch(intel_crtc->pipe) {
9639 case PIPE_A:
9640 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9641 break;
9642 case PIPE_B:
9643 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9644 break;
9645 case PIPE_C:
9646 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9647 break;
9648 default:
9649 WARN_ONCE(1, "unknown plane in flip command\n");
9650 return -ENODEV;
9651 }
9652
9653 switch (obj->tiling_mode) {
9654 case I915_TILING_NONE:
9655 stride = fb->pitches[0] >> 6;
9656 break;
9657 case I915_TILING_X:
9658 stride = fb->pitches[0] >> 9;
9659 break;
9660 default:
9661 WARN_ONCE(1, "unknown tiling in flip command\n");
9662 return -ENODEV;
9663 }
9664
9665 ret = intel_ring_begin(ring, 10);
9666 if (ret)
9667 return ret;
9668
9669 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9670 intel_ring_emit(ring, DERRMR);
9671 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9672 DERRMR_PIPEB_PRI_FLIP_DONE |
9673 DERRMR_PIPEC_PRI_FLIP_DONE));
9674 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9675 MI_SRM_LRM_GLOBAL_GTT);
9676 intel_ring_emit(ring, DERRMR);
9677 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9678 intel_ring_emit(ring, 0);
9679
9680 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9681 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9682 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9683
9684 intel_mark_page_flip_active(intel_crtc);
9685 __intel_ring_advance(ring);
9686
9687 return 0;
9688}
9689
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009690static int intel_default_queue_flip(struct drm_device *dev,
9691 struct drm_crtc *crtc,
9692 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009693 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009694 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009695 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009696{
9697 return -ENODEV;
9698}
9699
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009700static bool __intel_pageflip_stall_check(struct drm_device *dev,
9701 struct drm_crtc *crtc)
9702{
9703 struct drm_i915_private *dev_priv = dev->dev_private;
9704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9705 struct intel_unpin_work *work = intel_crtc->unpin_work;
9706 u32 addr;
9707
9708 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9709 return true;
9710
9711 if (!work->enable_stall_check)
9712 return false;
9713
9714 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009715 if (work->flip_queued_req &&
9716 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009717 return false;
9718
9719 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9720 }
9721
9722 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9723 return false;
9724
9725 /* Potential stall - if we see that the flip has happened,
9726 * assume a missed interrupt. */
9727 if (INTEL_INFO(dev)->gen >= 4)
9728 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9729 else
9730 addr = I915_READ(DSPADDR(intel_crtc->plane));
9731
9732 /* There is a potential issue here with a false positive after a flip
9733 * to the same address. We could address this by checking for a
9734 * non-incrementing frame counter.
9735 */
9736 return addr == work->gtt_offset;
9737}
9738
9739void intel_check_page_flip(struct drm_device *dev, int pipe)
9740{
9741 struct drm_i915_private *dev_priv = dev->dev_private;
9742 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009744
9745 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009746
9747 if (crtc == NULL)
9748 return;
9749
Daniel Vetterf3260382014-09-15 14:55:23 +02009750 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009751 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9752 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9753 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9754 page_flip_completed(intel_crtc);
9755 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009756 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009757}
9758
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009759static int intel_crtc_page_flip(struct drm_crtc *crtc,
9760 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009761 struct drm_pending_vblank_event *event,
9762 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009763{
9764 struct drm_device *dev = crtc->dev;
9765 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009766 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009767 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009769 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009770 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009771 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009772 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009773 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009774
Matt Roper2ff8fde2014-07-08 07:50:07 -07009775 /*
9776 * drm_mode_page_flip_ioctl() should already catch this, but double
9777 * check to be safe. In the future we may enable pageflipping from
9778 * a disabled primary plane.
9779 */
9780 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9781 return -EBUSY;
9782
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009783 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009784 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009785 return -EINVAL;
9786
9787 /*
9788 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9789 * Note that pitch changes could also affect these register.
9790 */
9791 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009792 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9793 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009794 return -EINVAL;
9795
Chris Wilsonf900db42014-02-20 09:26:13 +00009796 if (i915_terminally_wedged(&dev_priv->gpu_error))
9797 goto out_hang;
9798
Daniel Vetterb14c5672013-09-19 12:18:32 +02009799 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009800 if (work == NULL)
9801 return -ENOMEM;
9802
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009803 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009804 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009805 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009806 INIT_WORK(&work->work, intel_unpin_work_fn);
9807
Daniel Vetter87b6b102014-05-15 15:33:46 +02009808 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009809 if (ret)
9810 goto free_work;
9811
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009812 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009813 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009814 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009815 /* Before declaring the flip queue wedged, check if
9816 * the hardware completed the operation behind our backs.
9817 */
9818 if (__intel_pageflip_stall_check(dev, crtc)) {
9819 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9820 page_flip_completed(intel_crtc);
9821 } else {
9822 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009823 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009824
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009825 drm_crtc_vblank_put(crtc);
9826 kfree(work);
9827 return -EBUSY;
9828 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009829 }
9830 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009831 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009832
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009833 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9834 flush_workqueue(dev_priv->wq);
9835
Chris Wilson79158102012-05-23 11:13:58 +01009836 ret = i915_mutex_lock_interruptible(dev);
9837 if (ret)
9838 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009839
Jesse Barnes75dfca82010-02-10 15:09:44 -08009840 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009841 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009842 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009843
Matt Roperf4510a22014-04-01 15:22:40 -07009844 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009845 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -08009846
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009847 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009848
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009849 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009850 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009851
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009852 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009853 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009854
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009855 if (IS_VALLEYVIEW(dev)) {
9856 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009857 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +01009858 /* vlv: DISPLAY_FLIP fails to change tiling */
9859 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009860 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009861 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009862 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009863 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009864 if (ring == NULL || ring->id != RCS)
9865 ring = &dev_priv->ring[BCS];
9866 } else {
9867 ring = &dev_priv->ring[RCS];
9868 }
9869
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009870 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009871 if (ret)
9872 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009873
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009874 work->gtt_offset =
9875 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9876
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009877 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309878 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9879 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009880 if (ret)
9881 goto cleanup_unpin;
9882
John Harrisonf06cc1b2014-11-24 18:49:37 +00009883 i915_gem_request_assign(&work->flip_queued_req,
9884 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009885 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309886 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009887 page_flip_flags);
9888 if (ret)
9889 goto cleanup_unpin;
9890
John Harrisonf06cc1b2014-11-24 18:49:37 +00009891 i915_gem_request_assign(&work->flip_queued_req,
9892 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009893 }
9894
9895 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9896 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009897
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009898 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02009899 INTEL_FRONTBUFFER_PRIMARY(pipe));
9900
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009901 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009902 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009903 mutex_unlock(&dev->struct_mutex);
9904
Jesse Barnese5510fa2010-07-01 16:48:37 -07009905 trace_i915_flip_request(intel_crtc->plane, obj);
9906
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009907 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009908
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009909cleanup_unpin:
9910 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009911cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009912 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009913 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009914 update_state_fb(crtc->primary);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009915 drm_framebuffer_unreference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009916 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009917 mutex_unlock(&dev->struct_mutex);
9918
Chris Wilson79158102012-05-23 11:13:58 +01009919cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009920 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009921 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009922 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009923
Daniel Vetter87b6b102014-05-15 15:33:46 +02009924 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009925free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009926 kfree(work);
9927
Chris Wilsonf900db42014-02-20 09:26:13 +00009928 if (ret == -EIO) {
9929out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -08009930 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009931 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009932 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009933 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009934 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009935 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009936 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009937 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009938}
9939
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009940static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009941 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9942 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -08009943 .atomic_begin = intel_begin_crtc_commit,
9944 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009945};
9946
Daniel Vetter9a935852012-07-05 22:34:27 +02009947/**
9948 * intel_modeset_update_staged_output_state
9949 *
9950 * Updates the staged output configuration state, e.g. after we've read out the
9951 * current hw state.
9952 */
9953static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9954{
Ville Syrjälä76688512014-01-10 11:28:06 +02009955 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009956 struct intel_encoder *encoder;
9957 struct intel_connector *connector;
9958
9959 list_for_each_entry(connector, &dev->mode_config.connector_list,
9960 base.head) {
9961 connector->new_encoder =
9962 to_intel_encoder(connector->base.encoder);
9963 }
9964
Damien Lespiaub2784e12014-08-05 11:29:37 +01009965 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009966 encoder->new_crtc =
9967 to_intel_crtc(encoder->base.crtc);
9968 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009969
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009970 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009971 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009972
9973 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009974 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009975 else
9976 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009977 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009978}
9979
9980/**
9981 * intel_modeset_commit_output_state
9982 *
9983 * This function copies the stage display pipe configuration to the real one.
9984 */
9985static void intel_modeset_commit_output_state(struct drm_device *dev)
9986{
Ville Syrjälä76688512014-01-10 11:28:06 +02009987 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009988 struct intel_encoder *encoder;
9989 struct intel_connector *connector;
9990
9991 list_for_each_entry(connector, &dev->mode_config.connector_list,
9992 base.head) {
9993 connector->base.encoder = &connector->new_encoder->base;
9994 }
9995
Damien Lespiaub2784e12014-08-05 11:29:37 +01009996 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009997 encoder->base.crtc = &encoder->new_crtc->base;
9998 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009999
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010000 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010001 crtc->base.enabled = crtc->new_enabled;
10002 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010003}
10004
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010005static void
Robin Schroereba905b2014-05-18 02:24:50 +020010006connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010007 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010008{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010009 int bpp = pipe_config->pipe_bpp;
10010
10011 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10012 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010013 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010014
10015 /* Don't use an invalid EDID bpc value */
10016 if (connector->base.display_info.bpc &&
10017 connector->base.display_info.bpc * 3 < bpp) {
10018 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10019 bpp, connector->base.display_info.bpc*3);
10020 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10021 }
10022
10023 /* Clamp bpp to 8 on screens without EDID 1.4 */
10024 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10025 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10026 bpp);
10027 pipe_config->pipe_bpp = 24;
10028 }
10029}
10030
10031static int
10032compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10033 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010034 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010035{
10036 struct drm_device *dev = crtc->base.dev;
10037 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010038 int bpp;
10039
Daniel Vetterd42264b2013-03-28 16:38:08 +010010040 switch (fb->pixel_format) {
10041 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010042 bpp = 8*3; /* since we go through a colormap */
10043 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010044 case DRM_FORMAT_XRGB1555:
10045 case DRM_FORMAT_ARGB1555:
10046 /* checked in intel_framebuffer_init already */
10047 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10048 return -EINVAL;
10049 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010050 bpp = 6*3; /* min is 18bpp */
10051 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010052 case DRM_FORMAT_XBGR8888:
10053 case DRM_FORMAT_ABGR8888:
10054 /* checked in intel_framebuffer_init already */
10055 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10056 return -EINVAL;
10057 case DRM_FORMAT_XRGB8888:
10058 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010059 bpp = 8*3;
10060 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010061 case DRM_FORMAT_XRGB2101010:
10062 case DRM_FORMAT_ARGB2101010:
10063 case DRM_FORMAT_XBGR2101010:
10064 case DRM_FORMAT_ABGR2101010:
10065 /* checked in intel_framebuffer_init already */
10066 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010067 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010068 bpp = 10*3;
10069 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010070 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010071 default:
10072 DRM_DEBUG_KMS("unsupported depth\n");
10073 return -EINVAL;
10074 }
10075
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010076 pipe_config->pipe_bpp = bpp;
10077
10078 /* Clamp display bpp to EDID value */
10079 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010080 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010081 if (!connector->new_encoder ||
10082 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010083 continue;
10084
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010085 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010086 }
10087
10088 return bpp;
10089}
10090
Daniel Vetter644db712013-09-19 14:53:58 +020010091static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10092{
10093 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10094 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010095 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010096 mode->crtc_hdisplay, mode->crtc_hsync_start,
10097 mode->crtc_hsync_end, mode->crtc_htotal,
10098 mode->crtc_vdisplay, mode->crtc_vsync_start,
10099 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10100}
10101
Daniel Vetterc0b03412013-05-28 12:05:54 +020010102static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010103 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010104 const char *context)
10105{
10106 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10107 context, pipe_name(crtc->pipe));
10108
10109 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10110 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10111 pipe_config->pipe_bpp, pipe_config->dither);
10112 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10113 pipe_config->has_pch_encoder,
10114 pipe_config->fdi_lanes,
10115 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10116 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10117 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010118 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10119 pipe_config->has_dp_encoder,
10120 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10121 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10122 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010123
10124 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10125 pipe_config->has_dp_encoder,
10126 pipe_config->dp_m2_n2.gmch_m,
10127 pipe_config->dp_m2_n2.gmch_n,
10128 pipe_config->dp_m2_n2.link_m,
10129 pipe_config->dp_m2_n2.link_n,
10130 pipe_config->dp_m2_n2.tu);
10131
Daniel Vetter55072d12014-11-20 16:10:28 +010010132 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10133 pipe_config->has_audio,
10134 pipe_config->has_infoframe);
10135
Daniel Vetterc0b03412013-05-28 12:05:54 +020010136 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010137 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010138 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010139 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10140 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010141 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010142 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10143 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010144 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10145 pipe_config->gmch_pfit.control,
10146 pipe_config->gmch_pfit.pgm_ratios,
10147 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010148 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010149 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010150 pipe_config->pch_pfit.size,
10151 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010152 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010153 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010154}
10155
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010156static bool encoders_cloneable(const struct intel_encoder *a,
10157 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010158{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010159 /* masks could be asymmetric, so check both ways */
10160 return a == b || (a->cloneable & (1 << b->type) &&
10161 b->cloneable & (1 << a->type));
10162}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010163
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010164static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10165 struct intel_encoder *encoder)
10166{
10167 struct drm_device *dev = crtc->base.dev;
10168 struct intel_encoder *source_encoder;
10169
Damien Lespiaub2784e12014-08-05 11:29:37 +010010170 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010171 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010172 continue;
10173
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010174 if (!encoders_cloneable(encoder, source_encoder))
10175 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010176 }
10177
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010178 return true;
10179}
10180
10181static bool check_encoder_cloning(struct intel_crtc *crtc)
10182{
10183 struct drm_device *dev = crtc->base.dev;
10184 struct intel_encoder *encoder;
10185
Damien Lespiaub2784e12014-08-05 11:29:37 +010010186 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010187 if (encoder->new_crtc != crtc)
10188 continue;
10189
10190 if (!check_single_encoder_cloning(crtc, encoder))
10191 return false;
10192 }
10193
10194 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010195}
10196
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010197static bool check_digital_port_conflicts(struct drm_device *dev)
10198{
10199 struct intel_connector *connector;
10200 unsigned int used_ports = 0;
10201
10202 /*
10203 * Walk the connector list instead of the encoder
10204 * list to detect the problem on ddi platforms
10205 * where there's just one encoder per digital port.
10206 */
10207 list_for_each_entry(connector,
10208 &dev->mode_config.connector_list, base.head) {
10209 struct intel_encoder *encoder = connector->new_encoder;
10210
10211 if (!encoder)
10212 continue;
10213
10214 WARN_ON(!encoder->new_crtc);
10215
10216 switch (encoder->type) {
10217 unsigned int port_mask;
10218 case INTEL_OUTPUT_UNKNOWN:
10219 if (WARN_ON(!HAS_DDI(dev)))
10220 break;
10221 case INTEL_OUTPUT_DISPLAYPORT:
10222 case INTEL_OUTPUT_HDMI:
10223 case INTEL_OUTPUT_EDP:
10224 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10225
10226 /* the same port mustn't appear more than once */
10227 if (used_ports & port_mask)
10228 return false;
10229
10230 used_ports |= port_mask;
10231 default:
10232 break;
10233 }
10234 }
10235
10236 return true;
10237}
10238
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010239static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010240intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010241 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010242 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010243{
10244 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010245 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010246 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010247 int plane_bpp, ret = -EINVAL;
10248 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010249
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010250 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010251 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10252 return ERR_PTR(-EINVAL);
10253 }
10254
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010255 if (!check_digital_port_conflicts(dev)) {
10256 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10257 return ERR_PTR(-EINVAL);
10258 }
10259
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010260 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10261 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010262 return ERR_PTR(-ENOMEM);
10263
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010264 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10265 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010266
Daniel Vettere143a212013-07-04 12:01:15 +020010267 pipe_config->cpu_transcoder =
10268 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010269 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010270
Imre Deak2960bc92013-07-30 13:36:32 +030010271 /*
10272 * Sanitize sync polarity flags based on requested ones. If neither
10273 * positive or negative polarity is requested, treat this as meaning
10274 * negative polarity.
10275 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010276 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010277 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010278 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010279
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010280 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010281 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010282 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010283
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010284 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10285 * plane pixel format and any sink constraints into account. Returns the
10286 * source plane bpp so that dithering can be selected on mismatches
10287 * after encoders and crtc also have had their say. */
10288 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10289 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010290 if (plane_bpp < 0)
10291 goto fail;
10292
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010293 /*
10294 * Determine the real pipe dimensions. Note that stereo modes can
10295 * increase the actual pipe size due to the frame doubling and
10296 * insertion of additional space for blanks between the frame. This
10297 * is stored in the crtc timings. We use the requested mode to do this
10298 * computation to clearly distinguish it from the adjusted mode, which
10299 * can be changed by the connectors in the below retry loop.
10300 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010301 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010302 &pipe_config->pipe_src_w,
10303 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010304
Daniel Vettere29c22c2013-02-21 00:00:16 +010010305encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010306 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010307 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010308 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010309
Daniel Vetter135c81b2013-07-21 21:37:09 +020010310 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010311 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10312 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010313
Daniel Vetter7758a112012-07-08 19:40:39 +020010314 /* Pass our mode to the connectors and the CRTC to give them a chance to
10315 * adjust it according to limitations or connector properties, and also
10316 * a chance to reject the mode entirely.
10317 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010318 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010319
10320 if (&encoder->new_crtc->base != crtc)
10321 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010322
Daniel Vetterefea6e82013-07-21 21:36:59 +020010323 if (!(encoder->compute_config(encoder, pipe_config))) {
10324 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010325 goto fail;
10326 }
10327 }
10328
Daniel Vetterff9a6752013-06-01 17:16:21 +020010329 /* Set default port clock if not overwritten by the encoder. Needs to be
10330 * done afterwards in case the encoder adjusts the mode. */
10331 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010332 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010333 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010334
Daniel Vettera43f6e02013-06-07 23:10:32 +020010335 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010336 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010337 DRM_DEBUG_KMS("CRTC fixup failed\n");
10338 goto fail;
10339 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010340
10341 if (ret == RETRY) {
10342 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10343 ret = -EINVAL;
10344 goto fail;
10345 }
10346
10347 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10348 retry = false;
10349 goto encoder_retry;
10350 }
10351
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010352 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10353 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10354 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10355
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010356 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010357fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010358 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010359 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010360}
10361
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010362/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10363 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10364static void
10365intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10366 unsigned *prepare_pipes, unsigned *disable_pipes)
10367{
10368 struct intel_crtc *intel_crtc;
10369 struct drm_device *dev = crtc->dev;
10370 struct intel_encoder *encoder;
10371 struct intel_connector *connector;
10372 struct drm_crtc *tmp_crtc;
10373
10374 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10375
10376 /* Check which crtcs have changed outputs connected to them, these need
10377 * to be part of the prepare_pipes mask. We don't (yet) support global
10378 * modeset across multiple crtcs, so modeset_pipes will only have one
10379 * bit set at most. */
10380 list_for_each_entry(connector, &dev->mode_config.connector_list,
10381 base.head) {
10382 if (connector->base.encoder == &connector->new_encoder->base)
10383 continue;
10384
10385 if (connector->base.encoder) {
10386 tmp_crtc = connector->base.encoder->crtc;
10387
10388 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10389 }
10390
10391 if (connector->new_encoder)
10392 *prepare_pipes |=
10393 1 << connector->new_encoder->new_crtc->pipe;
10394 }
10395
Damien Lespiaub2784e12014-08-05 11:29:37 +010010396 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010397 if (encoder->base.crtc == &encoder->new_crtc->base)
10398 continue;
10399
10400 if (encoder->base.crtc) {
10401 tmp_crtc = encoder->base.crtc;
10402
10403 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10404 }
10405
10406 if (encoder->new_crtc)
10407 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10408 }
10409
Ville Syrjälä76688512014-01-10 11:28:06 +020010410 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010411 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010412 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010413 continue;
10414
Ville Syrjälä76688512014-01-10 11:28:06 +020010415 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010416 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010417 else
10418 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010419 }
10420
10421
10422 /* set_mode is also used to update properties on life display pipes. */
10423 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010424 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010425 *prepare_pipes |= 1 << intel_crtc->pipe;
10426
Daniel Vetterb6c51642013-04-12 18:48:43 +020010427 /*
10428 * For simplicity do a full modeset on any pipe where the output routing
10429 * changed. We could be more clever, but that would require us to be
10430 * more careful with calling the relevant encoder->mode_set functions.
10431 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010432 if (*prepare_pipes)
10433 *modeset_pipes = *prepare_pipes;
10434
10435 /* ... and mask these out. */
10436 *modeset_pipes &= ~(*disable_pipes);
10437 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010438
10439 /*
10440 * HACK: We don't (yet) fully support global modesets. intel_set_config
10441 * obies this rule, but the modeset restore mode of
10442 * intel_modeset_setup_hw_state does not.
10443 */
10444 *modeset_pipes &= 1 << intel_crtc->pipe;
10445 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010446
10447 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10448 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010449}
10450
Daniel Vetterea9d7582012-07-10 10:42:52 +020010451static bool intel_crtc_in_use(struct drm_crtc *crtc)
10452{
10453 struct drm_encoder *encoder;
10454 struct drm_device *dev = crtc->dev;
10455
10456 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10457 if (encoder->crtc == crtc)
10458 return true;
10459
10460 return false;
10461}
10462
10463static void
10464intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10465{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010466 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010467 struct intel_encoder *intel_encoder;
10468 struct intel_crtc *intel_crtc;
10469 struct drm_connector *connector;
10470
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010471 intel_shared_dpll_commit(dev_priv);
10472
Damien Lespiaub2784e12014-08-05 11:29:37 +010010473 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010474 if (!intel_encoder->base.crtc)
10475 continue;
10476
10477 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10478
10479 if (prepare_pipes & (1 << intel_crtc->pipe))
10480 intel_encoder->connectors_active = false;
10481 }
10482
10483 intel_modeset_commit_output_state(dev);
10484
Ville Syrjälä76688512014-01-10 11:28:06 +020010485 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010486 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010487 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010488 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010489 intel_crtc->new_config != intel_crtc->config);
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010490 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010491 }
10492
10493 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10494 if (!connector->encoder || !connector->encoder->crtc)
10495 continue;
10496
10497 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10498
10499 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010500 struct drm_property *dpms_property =
10501 dev->mode_config.dpms_property;
10502
Daniel Vetterea9d7582012-07-10 10:42:52 +020010503 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010504 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010505 dpms_property,
10506 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010507
10508 intel_encoder = to_intel_encoder(connector->encoder);
10509 intel_encoder->connectors_active = true;
10510 }
10511 }
10512
10513}
10514
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010515static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010516{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010517 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010518
10519 if (clock1 == clock2)
10520 return true;
10521
10522 if (!clock1 || !clock2)
10523 return false;
10524
10525 diff = abs(clock1 - clock2);
10526
10527 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10528 return true;
10529
10530 return false;
10531}
10532
Daniel Vetter25c5b262012-07-08 22:08:04 +020010533#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10534 list_for_each_entry((intel_crtc), \
10535 &(dev)->mode_config.crtc_list, \
10536 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010537 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010538
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010539static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010540intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010541 struct intel_crtc_state *current_config,
10542 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010543{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010544#define PIPE_CONF_CHECK_X(name) \
10545 if (current_config->name != pipe_config->name) { \
10546 DRM_ERROR("mismatch in " #name " " \
10547 "(expected 0x%08x, found 0x%08x)\n", \
10548 current_config->name, \
10549 pipe_config->name); \
10550 return false; \
10551 }
10552
Daniel Vetter08a24032013-04-19 11:25:34 +020010553#define PIPE_CONF_CHECK_I(name) \
10554 if (current_config->name != pipe_config->name) { \
10555 DRM_ERROR("mismatch in " #name " " \
10556 "(expected %i, found %i)\n", \
10557 current_config->name, \
10558 pipe_config->name); \
10559 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010560 }
10561
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010562/* This is required for BDW+ where there is only one set of registers for
10563 * switching between high and low RR.
10564 * This macro can be used whenever a comparison has to be made between one
10565 * hw state and multiple sw state variables.
10566 */
10567#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10568 if ((current_config->name != pipe_config->name) && \
10569 (current_config->alt_name != pipe_config->name)) { \
10570 DRM_ERROR("mismatch in " #name " " \
10571 "(expected %i or %i, found %i)\n", \
10572 current_config->name, \
10573 current_config->alt_name, \
10574 pipe_config->name); \
10575 return false; \
10576 }
10577
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010578#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10579 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010580 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010581 "(expected %i, found %i)\n", \
10582 current_config->name & (mask), \
10583 pipe_config->name & (mask)); \
10584 return false; \
10585 }
10586
Ville Syrjälä5e550652013-09-06 23:29:07 +030010587#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10588 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10589 DRM_ERROR("mismatch in " #name " " \
10590 "(expected %i, found %i)\n", \
10591 current_config->name, \
10592 pipe_config->name); \
10593 return false; \
10594 }
10595
Daniel Vetterbb760062013-06-06 14:55:52 +020010596#define PIPE_CONF_QUIRK(quirk) \
10597 ((current_config->quirks | pipe_config->quirks) & (quirk))
10598
Daniel Vettereccb1402013-05-22 00:50:22 +020010599 PIPE_CONF_CHECK_I(cpu_transcoder);
10600
Daniel Vetter08a24032013-04-19 11:25:34 +020010601 PIPE_CONF_CHECK_I(has_pch_encoder);
10602 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010603 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10604 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10605 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10606 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10607 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010608
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010609 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010610
10611 if (INTEL_INFO(dev)->gen < 8) {
10612 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10613 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10614 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10615 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10616 PIPE_CONF_CHECK_I(dp_m_n.tu);
10617
10618 if (current_config->has_drrs) {
10619 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10620 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10621 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10622 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10623 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10624 }
10625 } else {
10626 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10627 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10628 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10629 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10630 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10631 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010632
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010633 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10634 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10635 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10636 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10637 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10638 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010639
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010640 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10641 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10642 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10643 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10644 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10645 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010646
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010647 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020010648 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010649 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10650 IS_VALLEYVIEW(dev))
10651 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010652 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010653
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010654 PIPE_CONF_CHECK_I(has_audio);
10655
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010656 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010657 DRM_MODE_FLAG_INTERLACE);
10658
Daniel Vetterbb760062013-06-06 14:55:52 +020010659 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010660 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010661 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010662 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010663 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010664 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010665 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010666 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010667 DRM_MODE_FLAG_NVSYNC);
10668 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010669
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010670 PIPE_CONF_CHECK_I(pipe_src_w);
10671 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010672
Daniel Vetter99535992014-04-13 12:00:33 +020010673 /*
10674 * FIXME: BIOS likes to set up a cloned config with lvds+external
10675 * screen. Since we don't yet re-compute the pipe config when moving
10676 * just the lvds port away to another pipe the sw tracking won't match.
10677 *
10678 * Proper atomic modesets with recomputed global state will fix this.
10679 * Until then just don't check gmch state for inherited modes.
10680 */
10681 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10682 PIPE_CONF_CHECK_I(gmch_pfit.control);
10683 /* pfit ratios are autocomputed by the hw on gen4+ */
10684 if (INTEL_INFO(dev)->gen < 4)
10685 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10686 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10687 }
10688
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010689 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10690 if (current_config->pch_pfit.enabled) {
10691 PIPE_CONF_CHECK_I(pch_pfit.pos);
10692 PIPE_CONF_CHECK_I(pch_pfit.size);
10693 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010694
Jesse Barnese59150d2014-01-07 13:30:45 -080010695 /* BDW+ don't expose a synchronous way to read the state */
10696 if (IS_HASWELL(dev))
10697 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010698
Ville Syrjälä282740f2013-09-04 18:30:03 +030010699 PIPE_CONF_CHECK_I(double_wide);
10700
Daniel Vetter26804af2014-06-25 22:01:55 +030010701 PIPE_CONF_CHECK_X(ddi_pll_sel);
10702
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010703 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010704 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010705 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010706 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10707 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010708 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010709 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10710 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10711 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010712
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010713 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10714 PIPE_CONF_CHECK_I(pipe_bpp);
10715
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010716 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010717 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010718
Daniel Vetter66e985c2013-06-05 13:34:20 +020010719#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010720#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010721#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010722#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010723#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010724#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010725
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010726 return true;
10727}
10728
Damien Lespiau08db6652014-11-04 17:06:52 +000010729static void check_wm_state(struct drm_device *dev)
10730{
10731 struct drm_i915_private *dev_priv = dev->dev_private;
10732 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10733 struct intel_crtc *intel_crtc;
10734 int plane;
10735
10736 if (INTEL_INFO(dev)->gen < 9)
10737 return;
10738
10739 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10740 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10741
10742 for_each_intel_crtc(dev, intel_crtc) {
10743 struct skl_ddb_entry *hw_entry, *sw_entry;
10744 const enum pipe pipe = intel_crtc->pipe;
10745
10746 if (!intel_crtc->active)
10747 continue;
10748
10749 /* planes */
10750 for_each_plane(pipe, plane) {
10751 hw_entry = &hw_ddb.plane[pipe][plane];
10752 sw_entry = &sw_ddb->plane[pipe][plane];
10753
10754 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10755 continue;
10756
10757 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10758 "(expected (%u,%u), found (%u,%u))\n",
10759 pipe_name(pipe), plane + 1,
10760 sw_entry->start, sw_entry->end,
10761 hw_entry->start, hw_entry->end);
10762 }
10763
10764 /* cursor */
10765 hw_entry = &hw_ddb.cursor[pipe];
10766 sw_entry = &sw_ddb->cursor[pipe];
10767
10768 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10769 continue;
10770
10771 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10772 "(expected (%u,%u), found (%u,%u))\n",
10773 pipe_name(pipe),
10774 sw_entry->start, sw_entry->end,
10775 hw_entry->start, hw_entry->end);
10776 }
10777}
10778
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010779static void
10780check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010781{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010782 struct intel_connector *connector;
10783
10784 list_for_each_entry(connector, &dev->mode_config.connector_list,
10785 base.head) {
10786 /* This also checks the encoder/connector hw state with the
10787 * ->get_hw_state callbacks. */
10788 intel_connector_check_state(connector);
10789
Rob Clarke2c719b2014-12-15 13:56:32 -050010790 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010791 "connector's staged encoder doesn't match current encoder\n");
10792 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010793}
10794
10795static void
10796check_encoder_state(struct drm_device *dev)
10797{
10798 struct intel_encoder *encoder;
10799 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010800
Damien Lespiaub2784e12014-08-05 11:29:37 +010010801 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010802 bool enabled = false;
10803 bool active = false;
10804 enum pipe pipe, tracked_pipe;
10805
10806 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10807 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010808 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010809
Rob Clarke2c719b2014-12-15 13:56:32 -050010810 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010811 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010812 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010813 "encoder's active_connectors set, but no crtc\n");
10814
10815 list_for_each_entry(connector, &dev->mode_config.connector_list,
10816 base.head) {
10817 if (connector->base.encoder != &encoder->base)
10818 continue;
10819 enabled = true;
10820 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10821 active = true;
10822 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010823 /*
10824 * for MST connectors if we unplug the connector is gone
10825 * away but the encoder is still connected to a crtc
10826 * until a modeset happens in response to the hotplug.
10827 */
10828 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10829 continue;
10830
Rob Clarke2c719b2014-12-15 13:56:32 -050010831 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010832 "encoder's enabled state mismatch "
10833 "(expected %i, found %i)\n",
10834 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010835 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010836 "active encoder with no crtc\n");
10837
Rob Clarke2c719b2014-12-15 13:56:32 -050010838 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010839 "encoder's computed active state doesn't match tracked active state "
10840 "(expected %i, found %i)\n", active, encoder->connectors_active);
10841
10842 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010843 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010844 "encoder's hw state doesn't match sw tracking "
10845 "(expected %i, found %i)\n",
10846 encoder->connectors_active, active);
10847
10848 if (!encoder->base.crtc)
10849 continue;
10850
10851 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010852 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010853 "active encoder's pipe doesn't match"
10854 "(expected %i, found %i)\n",
10855 tracked_pipe, pipe);
10856
10857 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010858}
10859
10860static void
10861check_crtc_state(struct drm_device *dev)
10862{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010863 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010864 struct intel_crtc *crtc;
10865 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010866 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010867
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010868 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010869 bool enabled = false;
10870 bool active = false;
10871
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010872 memset(&pipe_config, 0, sizeof(pipe_config));
10873
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010874 DRM_DEBUG_KMS("[CRTC:%d]\n",
10875 crtc->base.base.id);
10876
Rob Clarke2c719b2014-12-15 13:56:32 -050010877 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010878 "active crtc, but not enabled in sw tracking\n");
10879
Damien Lespiaub2784e12014-08-05 11:29:37 +010010880 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010881 if (encoder->base.crtc != &crtc->base)
10882 continue;
10883 enabled = true;
10884 if (encoder->connectors_active)
10885 active = true;
10886 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010887
Rob Clarke2c719b2014-12-15 13:56:32 -050010888 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010889 "crtc's computed active state doesn't match tracked active state "
10890 "(expected %i, found %i)\n", active, crtc->active);
Rob Clarke2c719b2014-12-15 13:56:32 -050010891 I915_STATE_WARN(enabled != crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010892 "crtc's computed enabled state doesn't match tracked enabled state "
10893 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10894
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010895 active = dev_priv->display.get_pipe_config(crtc,
10896 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010897
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010898 /* hw state is inconsistent with the pipe quirk */
10899 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10900 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010901 active = crtc->active;
10902
Damien Lespiaub2784e12014-08-05 11:29:37 +010010903 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010904 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010905 if (encoder->base.crtc != &crtc->base)
10906 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010907 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010908 encoder->get_config(encoder, &pipe_config);
10909 }
10910
Rob Clarke2c719b2014-12-15 13:56:32 -050010911 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010912 "crtc active state doesn't match with hw state "
10913 "(expected %i, found %i)\n", crtc->active, active);
10914
Daniel Vetterc0b03412013-05-28 12:05:54 +020010915 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010916 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010917 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010918 intel_dump_pipe_config(crtc, &pipe_config,
10919 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010920 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010921 "[sw state]");
10922 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010923 }
10924}
10925
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010926static void
10927check_shared_dpll_state(struct drm_device *dev)
10928{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010929 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010930 struct intel_crtc *crtc;
10931 struct intel_dpll_hw_state dpll_hw_state;
10932 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010933
10934 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10935 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10936 int enabled_crtcs = 0, active_crtcs = 0;
10937 bool active;
10938
10939 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10940
10941 DRM_DEBUG_KMS("%s\n", pll->name);
10942
10943 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10944
Rob Clarke2c719b2014-12-15 13:56:32 -050010945 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010946 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010947 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010948 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010949 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010950 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010951 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010952 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010953 "pll on state mismatch (expected %i, found %i)\n",
10954 pll->on, active);
10955
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010956 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010957 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10958 enabled_crtcs++;
10959 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10960 active_crtcs++;
10961 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010962 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010963 "pll active crtcs mismatch (expected %i, found %i)\n",
10964 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050010965 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010966 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010967 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010968
Rob Clarke2c719b2014-12-15 13:56:32 -050010969 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010970 sizeof(dpll_hw_state)),
10971 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010972 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010973}
10974
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010975void
10976intel_modeset_check_state(struct drm_device *dev)
10977{
Damien Lespiau08db6652014-11-04 17:06:52 +000010978 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010979 check_connector_state(dev);
10980 check_encoder_state(dev);
10981 check_crtc_state(dev);
10982 check_shared_dpll_state(dev);
10983}
10984
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010985void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030010986 int dotclock)
10987{
10988 /*
10989 * FDI already provided one idea for the dotclock.
10990 * Yell if the encoder disagrees.
10991 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010992 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010993 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010994 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010995}
10996
Ville Syrjälä80715b22014-05-15 20:23:23 +030010997static void update_scanline_offset(struct intel_crtc *crtc)
10998{
10999 struct drm_device *dev = crtc->base.dev;
11000
11001 /*
11002 * The scanline counter increments at the leading edge of hsync.
11003 *
11004 * On most platforms it starts counting from vtotal-1 on the
11005 * first active line. That means the scanline counter value is
11006 * always one less than what we would expect. Ie. just after
11007 * start of vblank, which also occurs at start of hsync (on the
11008 * last active line), the scanline counter will read vblank_start-1.
11009 *
11010 * On gen2 the scanline counter starts counting from 1 instead
11011 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11012 * to keep the value positive), instead of adding one.
11013 *
11014 * On HSW+ the behaviour of the scanline counter depends on the output
11015 * type. For DP ports it behaves like most other platforms, but on HDMI
11016 * there's an extra 1 line difference. So we need to add two instead of
11017 * one to the value.
11018 */
11019 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011020 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011021 int vtotal;
11022
11023 vtotal = mode->crtc_vtotal;
11024 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11025 vtotal /= 2;
11026
11027 crtc->scanline_offset = vtotal - 1;
11028 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011029 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011030 crtc->scanline_offset = 2;
11031 } else
11032 crtc->scanline_offset = 1;
11033}
11034
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011035static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011036intel_modeset_compute_config(struct drm_crtc *crtc,
11037 struct drm_display_mode *mode,
11038 struct drm_framebuffer *fb,
11039 unsigned *modeset_pipes,
11040 unsigned *prepare_pipes,
11041 unsigned *disable_pipes)
11042{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011043 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011044
11045 intel_modeset_affected_pipes(crtc, modeset_pipes,
11046 prepare_pipes, disable_pipes);
11047
11048 if ((*modeset_pipes) == 0)
11049 goto out;
11050
11051 /*
11052 * Note this needs changes when we start tracking multiple modes
11053 * and crtcs. At that point we'll need to compute the whole config
11054 * (i.e. one pipe_config for each crtc) rather than just the one
11055 * for this crtc.
11056 */
11057 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11058 if (IS_ERR(pipe_config)) {
11059 goto out;
11060 }
11061 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11062 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011063
11064out:
11065 return pipe_config;
11066}
11067
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011068static int __intel_set_mode_setup_plls(struct drm_device *dev,
11069 unsigned modeset_pipes,
11070 unsigned disable_pipes)
11071{
11072 struct drm_i915_private *dev_priv = to_i915(dev);
11073 unsigned clear_pipes = modeset_pipes | disable_pipes;
11074 struct intel_crtc *intel_crtc;
11075 int ret = 0;
11076
11077 if (!dev_priv->display.crtc_compute_clock)
11078 return 0;
11079
11080 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11081 if (ret)
11082 goto done;
11083
11084 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11085 struct intel_crtc_state *state = intel_crtc->new_config;
11086 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11087 state);
11088 if (ret) {
11089 intel_shared_dpll_abort_config(dev_priv);
11090 goto done;
11091 }
11092 }
11093
11094done:
11095 return ret;
11096}
11097
Daniel Vetterf30da182013-04-11 20:22:50 +020011098static int __intel_set_mode(struct drm_crtc *crtc,
11099 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011100 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011101 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011102 unsigned modeset_pipes,
11103 unsigned prepare_pipes,
11104 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011105{
11106 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011107 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011108 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011109 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011110 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011111
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011112 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011113 if (!saved_mode)
11114 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011115
Tim Gardner3ac18232012-12-07 07:54:26 -070011116 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011117
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011118 if (modeset_pipes)
11119 to_intel_crtc(crtc)->new_config = pipe_config;
11120
Jesse Barnes30a970c2013-11-04 13:48:12 -080011121 /*
11122 * See if the config requires any additional preparation, e.g.
11123 * to adjust global state with pipes off. We need to do this
11124 * here so we can get the modeset_pipe updated config for the new
11125 * mode set on this crtc. For other crtcs we need to use the
11126 * adjusted_mode bits in the crtc directly.
11127 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011128 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011129 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011130
Ville Syrjäläc164f832013-11-05 22:34:12 +020011131 /* may have added more to prepare_pipes than we should */
11132 prepare_pipes &= ~disable_pipes;
11133 }
11134
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011135 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11136 if (ret)
11137 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011138
Daniel Vetter460da9162013-03-27 00:44:51 +010011139 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11140 intel_crtc_disable(&intel_crtc->base);
11141
Daniel Vetterea9d7582012-07-10 10:42:52 +020011142 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11143 if (intel_crtc->base.enabled)
11144 dev_priv->display.crtc_disable(&intel_crtc->base);
11145 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011146
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011147 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11148 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011149 *
11150 * Note we'll need to fix this up when we start tracking multiple
11151 * pipes; here we assume a single modeset_pipe and only track the
11152 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011153 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011154 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011155 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011156 /* mode_set/enable/disable functions rely on a correct pipe
11157 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011158 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011159
11160 /*
11161 * Calculate and store various constants which
11162 * are later needed by vblank and swap-completion
11163 * timestamping. They are derived from true hwmode.
11164 */
11165 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011166 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011167 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011168
Daniel Vetterea9d7582012-07-10 10:42:52 +020011169 /* Only after disabling all output pipelines that will be changed can we
11170 * update the the output configuration. */
11171 intel_modeset_update_state(dev, prepare_pipes);
11172
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011173 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011174
Daniel Vettera6778b32012-07-02 09:56:42 +020011175 /* Set up the DPLL and any encoders state that needs to adjust or depend
11176 * on the DPLL.
11177 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011178 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011179 struct drm_plane *primary = intel_crtc->base.primary;
11180 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011181
Gustavo Padovan455a6802014-12-01 15:40:11 -080011182 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11183 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11184 fb, 0, 0,
11185 hdisplay, vdisplay,
11186 x << 16, y << 16,
11187 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011188 }
11189
11190 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011191 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11192 update_scanline_offset(intel_crtc);
11193
Daniel Vetter25c5b262012-07-08 22:08:04 +020011194 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011195 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011196
Daniel Vettera6778b32012-07-02 09:56:42 +020011197 /* FIXME: add subpixel order */
11198done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011199 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011200 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011201
Tim Gardner3ac18232012-12-07 07:54:26 -070011202 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011203 return ret;
11204}
11205
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011206static int intel_set_mode_pipes(struct drm_crtc *crtc,
11207 struct drm_display_mode *mode,
11208 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011209 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011210 unsigned modeset_pipes,
11211 unsigned prepare_pipes,
11212 unsigned disable_pipes)
11213{
11214 int ret;
11215
11216 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11217 prepare_pipes, disable_pipes);
11218
11219 if (ret == 0)
11220 intel_modeset_check_state(crtc->dev);
11221
11222 return ret;
11223}
11224
Damien Lespiaue7457a92013-08-08 22:28:59 +010011225static int intel_set_mode(struct drm_crtc *crtc,
11226 struct drm_display_mode *mode,
11227 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011228{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011229 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011230 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011231
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011232 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11233 &modeset_pipes,
11234 &prepare_pipes,
11235 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011236
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011237 if (IS_ERR(pipe_config))
11238 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011239
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011240 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11241 modeset_pipes, prepare_pipes,
11242 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011243}
11244
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011245void intel_crtc_restore_mode(struct drm_crtc *crtc)
11246{
Matt Roperf4510a22014-04-01 15:22:40 -070011247 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011248}
11249
Daniel Vetter25c5b262012-07-08 22:08:04 +020011250#undef for_each_intel_crtc_masked
11251
Daniel Vetterd9e55602012-07-04 22:16:09 +020011252static void intel_set_config_free(struct intel_set_config *config)
11253{
11254 if (!config)
11255 return;
11256
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011257 kfree(config->save_connector_encoders);
11258 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011259 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011260 kfree(config);
11261}
11262
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011263static int intel_set_config_save_state(struct drm_device *dev,
11264 struct intel_set_config *config)
11265{
Ville Syrjälä76688512014-01-10 11:28:06 +020011266 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011267 struct drm_encoder *encoder;
11268 struct drm_connector *connector;
11269 int count;
11270
Ville Syrjälä76688512014-01-10 11:28:06 +020011271 config->save_crtc_enabled =
11272 kcalloc(dev->mode_config.num_crtc,
11273 sizeof(bool), GFP_KERNEL);
11274 if (!config->save_crtc_enabled)
11275 return -ENOMEM;
11276
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011277 config->save_encoder_crtcs =
11278 kcalloc(dev->mode_config.num_encoder,
11279 sizeof(struct drm_crtc *), GFP_KERNEL);
11280 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011281 return -ENOMEM;
11282
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011283 config->save_connector_encoders =
11284 kcalloc(dev->mode_config.num_connector,
11285 sizeof(struct drm_encoder *), GFP_KERNEL);
11286 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011287 return -ENOMEM;
11288
11289 /* Copy data. Note that driver private data is not affected.
11290 * Should anything bad happen only the expected state is
11291 * restored, not the drivers personal bookkeeping.
11292 */
11293 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011294 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011295 config->save_crtc_enabled[count++] = crtc->enabled;
11296 }
11297
11298 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011299 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011300 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011301 }
11302
11303 count = 0;
11304 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011305 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011306 }
11307
11308 return 0;
11309}
11310
11311static void intel_set_config_restore_state(struct drm_device *dev,
11312 struct intel_set_config *config)
11313{
Ville Syrjälä76688512014-01-10 11:28:06 +020011314 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011315 struct intel_encoder *encoder;
11316 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011317 int count;
11318
11319 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011320 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011321 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011322
11323 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011324 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011325 else
11326 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011327 }
11328
11329 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011330 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011331 encoder->new_crtc =
11332 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011333 }
11334
11335 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011336 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11337 connector->new_encoder =
11338 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011339 }
11340}
11341
Imre Deake3de42b2013-05-03 19:44:07 +020011342static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011343is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011344{
11345 int i;
11346
Chris Wilson2e57f472013-07-17 12:14:40 +010011347 if (set->num_connectors == 0)
11348 return false;
11349
11350 if (WARN_ON(set->connectors == NULL))
11351 return false;
11352
11353 for (i = 0; i < set->num_connectors; i++)
11354 if (set->connectors[i]->encoder &&
11355 set->connectors[i]->encoder->crtc == set->crtc &&
11356 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011357 return true;
11358
11359 return false;
11360}
11361
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011362static void
11363intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11364 struct intel_set_config *config)
11365{
11366
11367 /* We should be able to check here if the fb has the same properties
11368 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011369 if (is_crtc_connector_off(set)) {
11370 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011371 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011372 /*
11373 * If we have no fb, we can only flip as long as the crtc is
11374 * active, otherwise we need a full mode set. The crtc may
11375 * be active if we've only disabled the primary plane, or
11376 * in fastboot situations.
11377 */
Matt Roperf4510a22014-04-01 15:22:40 -070011378 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011379 struct intel_crtc *intel_crtc =
11380 to_intel_crtc(set->crtc);
11381
Matt Roper3b150f02014-05-29 08:06:53 -070011382 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011383 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11384 config->fb_changed = true;
11385 } else {
11386 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11387 config->mode_changed = true;
11388 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011389 } else if (set->fb == NULL) {
11390 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011391 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011392 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011393 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011394 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011395 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011396 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011397 }
11398
Daniel Vetter835c5872012-07-10 18:11:08 +020011399 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011400 config->fb_changed = true;
11401
11402 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11403 DRM_DEBUG_KMS("modes are different, full mode set\n");
11404 drm_mode_debug_printmodeline(&set->crtc->mode);
11405 drm_mode_debug_printmodeline(set->mode);
11406 config->mode_changed = true;
11407 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011408
11409 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11410 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011411}
11412
Daniel Vetter2e431052012-07-04 22:42:15 +020011413static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011414intel_modeset_stage_output_state(struct drm_device *dev,
11415 struct drm_mode_set *set,
11416 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011417{
Daniel Vetter9a935852012-07-05 22:34:27 +020011418 struct intel_connector *connector;
11419 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011420 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011421 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011422
Damien Lespiau9abdda72013-02-13 13:29:23 +000011423 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011424 * of connectors. For paranoia, double-check this. */
11425 WARN_ON(!set->fb && (set->num_connectors != 0));
11426 WARN_ON(set->fb && (set->num_connectors == 0));
11427
Daniel Vetter9a935852012-07-05 22:34:27 +020011428 list_for_each_entry(connector, &dev->mode_config.connector_list,
11429 base.head) {
11430 /* Otherwise traverse passed in connector list and get encoders
11431 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011432 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011433 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011434 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011435 break;
11436 }
11437 }
11438
Daniel Vetter9a935852012-07-05 22:34:27 +020011439 /* If we disable the crtc, disable all its connectors. Also, if
11440 * the connector is on the changing crtc but not on the new
11441 * connector list, disable it. */
11442 if ((!set->fb || ro == set->num_connectors) &&
11443 connector->base.encoder &&
11444 connector->base.encoder->crtc == set->crtc) {
11445 connector->new_encoder = NULL;
11446
11447 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11448 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011449 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011450 }
11451
11452
11453 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011454 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011455 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011456 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011457 }
11458 /* connector->new_encoder is now updated for all connectors. */
11459
11460 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011461 list_for_each_entry(connector, &dev->mode_config.connector_list,
11462 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011463 struct drm_crtc *new_crtc;
11464
Daniel Vetter9a935852012-07-05 22:34:27 +020011465 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011466 continue;
11467
Daniel Vetter9a935852012-07-05 22:34:27 +020011468 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011469
11470 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011471 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011472 new_crtc = set->crtc;
11473 }
11474
11475 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011476 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11477 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011478 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011479 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011480 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011481
11482 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11483 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011484 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011485 new_crtc->base.id);
11486 }
11487
11488 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011489 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011490 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011491 list_for_each_entry(connector,
11492 &dev->mode_config.connector_list,
11493 base.head) {
11494 if (connector->new_encoder == encoder) {
11495 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011496 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011497 }
11498 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011499
11500 if (num_connectors == 0)
11501 encoder->new_crtc = NULL;
11502 else if (num_connectors > 1)
11503 return -EINVAL;
11504
Daniel Vetter9a935852012-07-05 22:34:27 +020011505 /* Only now check for crtc changes so we don't miss encoders
11506 * that will be disabled. */
11507 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011508 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011509 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011510 }
11511 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011512 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011513 list_for_each_entry(connector, &dev->mode_config.connector_list,
11514 base.head) {
11515 if (connector->new_encoder)
11516 if (connector->new_encoder != connector->encoder)
11517 connector->encoder = connector->new_encoder;
11518 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011519 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011520 crtc->new_enabled = false;
11521
Damien Lespiaub2784e12014-08-05 11:29:37 +010011522 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011523 if (encoder->new_crtc == crtc) {
11524 crtc->new_enabled = true;
11525 break;
11526 }
11527 }
11528
11529 if (crtc->new_enabled != crtc->base.enabled) {
11530 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11531 crtc->new_enabled ? "en" : "dis");
11532 config->mode_changed = true;
11533 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011534
11535 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011536 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011537 else
11538 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011539 }
11540
Daniel Vetter2e431052012-07-04 22:42:15 +020011541 return 0;
11542}
11543
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011544static void disable_crtc_nofb(struct intel_crtc *crtc)
11545{
11546 struct drm_device *dev = crtc->base.dev;
11547 struct intel_encoder *encoder;
11548 struct intel_connector *connector;
11549
11550 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11551 pipe_name(crtc->pipe));
11552
11553 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11554 if (connector->new_encoder &&
11555 connector->new_encoder->new_crtc == crtc)
11556 connector->new_encoder = NULL;
11557 }
11558
Damien Lespiaub2784e12014-08-05 11:29:37 +010011559 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011560 if (encoder->new_crtc == crtc)
11561 encoder->new_crtc = NULL;
11562 }
11563
11564 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011565 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011566}
11567
Daniel Vetter2e431052012-07-04 22:42:15 +020011568static int intel_crtc_set_config(struct drm_mode_set *set)
11569{
11570 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011571 struct drm_mode_set save_set;
11572 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011573 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011574 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011575 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011576
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011577 BUG_ON(!set);
11578 BUG_ON(!set->crtc);
11579 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011580
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011581 /* Enforce sane interface api - has been abused by the fb helper. */
11582 BUG_ON(!set->mode && set->fb);
11583 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011584
Daniel Vetter2e431052012-07-04 22:42:15 +020011585 if (set->fb) {
11586 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11587 set->crtc->base.id, set->fb->base.id,
11588 (int)set->num_connectors, set->x, set->y);
11589 } else {
11590 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011591 }
11592
11593 dev = set->crtc->dev;
11594
11595 ret = -ENOMEM;
11596 config = kzalloc(sizeof(*config), GFP_KERNEL);
11597 if (!config)
11598 goto out_config;
11599
11600 ret = intel_set_config_save_state(dev, config);
11601 if (ret)
11602 goto out_config;
11603
11604 save_set.crtc = set->crtc;
11605 save_set.mode = &set->crtc->mode;
11606 save_set.x = set->crtc->x;
11607 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011608 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011609
11610 /* Compute whether we need a full modeset, only an fb base update or no
11611 * change at all. In the future we might also check whether only the
11612 * mode changed, e.g. for LVDS where we only change the panel fitter in
11613 * such cases. */
11614 intel_set_config_compute_mode_changes(set, config);
11615
Daniel Vetter9a935852012-07-05 22:34:27 +020011616 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011617 if (ret)
11618 goto fail;
11619
Jesse Barnes50f52752014-11-07 13:11:00 -080011620 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11621 set->fb,
11622 &modeset_pipes,
11623 &prepare_pipes,
11624 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011625 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011626 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011627 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011628 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011629 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011630 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011631 config->mode_changed = true;
11632
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011633 /*
11634 * Note we have an issue here with infoframes: current code
11635 * only updates them on the full mode set path per hw
11636 * requirements. So here we should be checking for any
11637 * required changes and forcing a mode set.
11638 */
Jesse Barnes20664592014-11-05 14:26:09 -080011639 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011640
11641 /* set_mode will free it in the mode_changed case */
11642 if (!config->mode_changed)
11643 kfree(pipe_config);
11644
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011645 intel_update_pipe_size(to_intel_crtc(set->crtc));
11646
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011647 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011648 ret = intel_set_mode_pipes(set->crtc, set->mode,
11649 set->x, set->y, set->fb, pipe_config,
11650 modeset_pipes, prepare_pipes,
11651 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011652 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011653 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011654 struct drm_plane *primary = set->crtc->primary;
11655 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011656
Gustavo Padovan455a6802014-12-01 15:40:11 -080011657 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11658 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11659 0, 0, hdisplay, vdisplay,
11660 set->x << 16, set->y << 16,
11661 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011662
11663 /*
11664 * We need to make sure the primary plane is re-enabled if it
11665 * has previously been turned off.
11666 */
11667 if (!intel_crtc->primary_enabled && ret == 0) {
11668 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a62014-08-08 21:51:11 +030011669 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011670 }
11671
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011672 /*
11673 * In the fastboot case this may be our only check of the
11674 * state after boot. It would be better to only do it on
11675 * the first update, but we don't have a nice way of doing that
11676 * (and really, set_config isn't used much for high freq page
11677 * flipping, so increasing its cost here shouldn't be a big
11678 * deal).
11679 */
Jani Nikulad330a952014-01-21 11:24:25 +020011680 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011681 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011682 }
11683
Chris Wilson2d05eae2013-05-03 17:36:25 +010011684 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011685 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11686 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011687fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011688 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011689
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011690 /*
11691 * HACK: if the pipe was on, but we didn't have a framebuffer,
11692 * force the pipe off to avoid oopsing in the modeset code
11693 * due to fb==NULL. This should only happen during boot since
11694 * we don't yet reconstruct the FB from the hardware state.
11695 */
11696 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11697 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11698
Chris Wilson2d05eae2013-05-03 17:36:25 +010011699 /* Try to restore the config */
11700 if (config->mode_changed &&
11701 intel_set_mode(save_set.crtc, save_set.mode,
11702 save_set.x, save_set.y, save_set.fb))
11703 DRM_ERROR("failed to restore config after modeset failure\n");
11704 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011705
Daniel Vetterd9e55602012-07-04 22:16:09 +020011706out_config:
11707 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011708 return ret;
11709}
11710
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011711static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011712 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011713 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011714 .destroy = intel_crtc_destroy,
11715 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011716 .atomic_duplicate_state = intel_crtc_duplicate_state,
11717 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011718};
11719
Daniel Vetter53589012013-06-05 13:34:16 +020011720static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11721 struct intel_shared_dpll *pll,
11722 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011723{
Daniel Vetter53589012013-06-05 13:34:16 +020011724 uint32_t val;
11725
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011726 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011727 return false;
11728
Daniel Vetter53589012013-06-05 13:34:16 +020011729 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011730 hw_state->dpll = val;
11731 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11732 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011733
11734 return val & DPLL_VCO_ENABLE;
11735}
11736
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011737static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11738 struct intel_shared_dpll *pll)
11739{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011740 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11741 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011742}
11743
Daniel Vettere7b903d2013-06-05 13:34:14 +020011744static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11745 struct intel_shared_dpll *pll)
11746{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011747 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011748 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011749
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011750 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011751
11752 /* Wait for the clocks to stabilize. */
11753 POSTING_READ(PCH_DPLL(pll->id));
11754 udelay(150);
11755
11756 /* The pixel multiplier can only be updated once the
11757 * DPLL is enabled and the clocks are stable.
11758 *
11759 * So write it again.
11760 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011761 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011762 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011763 udelay(200);
11764}
11765
11766static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11767 struct intel_shared_dpll *pll)
11768{
11769 struct drm_device *dev = dev_priv->dev;
11770 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011771
11772 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011773 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011774 if (intel_crtc_to_shared_dpll(crtc) == pll)
11775 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11776 }
11777
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011778 I915_WRITE(PCH_DPLL(pll->id), 0);
11779 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011780 udelay(200);
11781}
11782
Daniel Vetter46edb022013-06-05 13:34:12 +020011783static char *ibx_pch_dpll_names[] = {
11784 "PCH DPLL A",
11785 "PCH DPLL B",
11786};
11787
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011788static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011789{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011790 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011791 int i;
11792
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011793 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011794
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011795 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011796 dev_priv->shared_dplls[i].id = i;
11797 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011798 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011799 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11800 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011801 dev_priv->shared_dplls[i].get_hw_state =
11802 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011803 }
11804}
11805
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011806static void intel_shared_dpll_init(struct drm_device *dev)
11807{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011808 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011809
Daniel Vetter9cd86932014-06-25 22:01:57 +030011810 if (HAS_DDI(dev))
11811 intel_ddi_pll_init(dev);
11812 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011813 ibx_pch_dpll_init(dev);
11814 else
11815 dev_priv->num_shared_dpll = 0;
11816
11817 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011818}
11819
Matt Roper6beb8c232014-12-01 15:40:14 -080011820/**
11821 * intel_prepare_plane_fb - Prepare fb for usage on plane
11822 * @plane: drm plane to prepare for
11823 * @fb: framebuffer to prepare for presentation
11824 *
11825 * Prepares a framebuffer for usage on a display plane. Generally this
11826 * involves pinning the underlying object and updating the frontbuffer tracking
11827 * bits. Some older platforms need special physical address handling for
11828 * cursor planes.
11829 *
11830 * Returns 0 on success, negative error code on failure.
11831 */
11832int
11833intel_prepare_plane_fb(struct drm_plane *plane,
11834 struct drm_framebuffer *fb)
Matt Roper465c1202014-05-29 08:06:54 -070011835{
11836 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011837 struct intel_plane *intel_plane = to_intel_plane(plane);
11838 enum pipe pipe = intel_plane->pipe;
11839 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11840 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11841 unsigned frontbuffer_bits = 0;
11842 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011843
Matt Roperea2c67b2014-12-23 10:41:52 -080011844 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011845 return 0;
11846
Matt Roper6beb8c232014-12-01 15:40:14 -080011847 switch (plane->type) {
11848 case DRM_PLANE_TYPE_PRIMARY:
11849 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11850 break;
11851 case DRM_PLANE_TYPE_CURSOR:
11852 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11853 break;
11854 case DRM_PLANE_TYPE_OVERLAY:
11855 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11856 break;
11857 }
Matt Roper465c1202014-05-29 08:06:54 -070011858
Matt Roper4c345742014-07-09 16:22:10 -070011859 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011860
Matt Roper6beb8c232014-12-01 15:40:14 -080011861 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11862 INTEL_INFO(dev)->cursor_needs_physical) {
11863 int align = IS_I830(dev) ? 16 * 1024 : 256;
11864 ret = i915_gem_object_attach_phys(obj, align);
11865 if (ret)
11866 DRM_DEBUG_KMS("failed to attach phys object\n");
11867 } else {
11868 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11869 }
11870
11871 if (ret == 0)
11872 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11873
11874 mutex_unlock(&dev->struct_mutex);
11875
11876 return ret;
11877}
11878
Matt Roper38f3ce32014-12-02 07:45:25 -080011879/**
11880 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11881 * @plane: drm plane to clean up for
11882 * @fb: old framebuffer that was on plane
11883 *
11884 * Cleans up a framebuffer that has just been removed from a plane.
11885 */
11886void
11887intel_cleanup_plane_fb(struct drm_plane *plane,
11888 struct drm_framebuffer *fb)
11889{
11890 struct drm_device *dev = plane->dev;
11891 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11892
11893 if (WARN_ON(!obj))
11894 return;
11895
11896 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11897 !INTEL_INFO(dev)->cursor_needs_physical) {
11898 mutex_lock(&dev->struct_mutex);
11899 intel_unpin_fb_obj(obj);
11900 mutex_unlock(&dev->struct_mutex);
11901 }
Matt Roper465c1202014-05-29 08:06:54 -070011902}
11903
11904static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011905intel_check_primary_plane(struct drm_plane *plane,
11906 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011907{
Matt Roper32b7eee2014-12-24 07:59:06 -080011908 struct drm_device *dev = plane->dev;
11909 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011910 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011911 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080011912 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011913 struct drm_rect *dest = &state->dst;
11914 struct drm_rect *src = &state->src;
11915 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011916 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011917
Matt Roperea2c67b2014-12-23 10:41:52 -080011918 crtc = crtc ? crtc : plane->crtc;
11919 intel_crtc = to_intel_crtc(crtc);
11920
Matt Roperc59cb172014-12-01 15:40:16 -080011921 ret = drm_plane_helper_check_update(plane, crtc, fb,
11922 src, dest, clip,
11923 DRM_PLANE_HELPER_NO_SCALING,
11924 DRM_PLANE_HELPER_NO_SCALING,
11925 false, true, &state->visible);
11926 if (ret)
11927 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011928
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011929 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011930 intel_crtc->atomic.wait_for_flips = true;
11931
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011932 /*
11933 * FBC does not work on some platforms for rotated
11934 * planes, so disable it when rotation is not 0 and
11935 * update it when rotation is set back to 0.
11936 *
11937 * FIXME: This is redundant with the fbc update done in
11938 * the primary plane enable function except that that
11939 * one is done too late. We eventually need to unify
11940 * this.
11941 */
11942 if (intel_crtc->primary_enabled &&
11943 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020011944 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080011945 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011946 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011947 }
11948
11949 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011950 /*
11951 * BDW signals flip done immediately if the plane
11952 * is disabled, even if the plane enable is already
11953 * armed to occur at the next vblank :(
11954 */
11955 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11956 intel_crtc->atomic.wait_vblank = true;
11957 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011958
Matt Roper32b7eee2014-12-24 07:59:06 -080011959 intel_crtc->atomic.fb_bits |=
11960 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11961
11962 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011963 }
11964
11965 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070011966}
11967
Sonika Jindal48404c12014-08-22 14:06:04 +053011968static void
11969intel_commit_primary_plane(struct drm_plane *plane,
11970 struct intel_plane_state *state)
11971{
Matt Roper2b875c22014-12-01 15:40:13 -080011972 struct drm_crtc *crtc = state->base.crtc;
11973 struct drm_framebuffer *fb = state->base.fb;
11974 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011975 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080011976 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053011977 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011978 struct intel_plane *intel_plane = to_intel_plane(plane);
11979 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080011980
Matt Roperea2c67b2014-12-23 10:41:52 -080011981 crtc = crtc ? crtc : plane->crtc;
11982 intel_crtc = to_intel_crtc(crtc);
11983
Matt Ropercf4c7c12014-12-04 10:27:42 -080011984 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053011985 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070011986 crtc->y = src->y1 >> 16;
11987
Sonika Jindalce54d852014-08-21 11:44:39 +053011988 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011989
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011990 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011991 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011992 /* FIXME: kill this fastboot hack */
11993 intel_update_pipe_size(intel_crtc);
11994
11995 intel_crtc->primary_enabled = true;
11996
11997 dev_priv->display.update_primary_plane(crtc, plane->fb,
11998 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011999 } else {
12000 /*
12001 * If clipping results in a non-visible primary plane,
12002 * we'll disable the primary plane. Note that this is
12003 * a bit different than what happens if userspace
12004 * explicitly disables the plane by passing fb=0
12005 * because plane->fb still gets set and pinned.
12006 */
12007 intel_disable_primary_hw_plane(plane, crtc);
12008 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012009 }
12010}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012011
Matt Roper32b7eee2014-12-24 07:59:06 -080012012static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12013{
12014 struct drm_device *dev = crtc->dev;
12015 struct drm_i915_private *dev_priv = dev->dev_private;
12016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012017 struct intel_plane *intel_plane;
12018 struct drm_plane *p;
12019 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012020
Matt Roperea2c67b2014-12-23 10:41:52 -080012021 /* Track fb's for any planes being disabled */
12022 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12023 intel_plane = to_intel_plane(p);
12024
12025 if (intel_crtc->atomic.disabled_planes &
12026 (1 << drm_plane_index(p))) {
12027 switch (p->type) {
12028 case DRM_PLANE_TYPE_PRIMARY:
12029 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12030 break;
12031 case DRM_PLANE_TYPE_CURSOR:
12032 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12033 break;
12034 case DRM_PLANE_TYPE_OVERLAY:
12035 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12036 break;
12037 }
12038
12039 mutex_lock(&dev->struct_mutex);
12040 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12041 mutex_unlock(&dev->struct_mutex);
12042 }
12043 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012044
Matt Roper32b7eee2014-12-24 07:59:06 -080012045 if (intel_crtc->atomic.wait_for_flips)
12046 intel_crtc_wait_for_pending_flips(crtc);
12047
12048 if (intel_crtc->atomic.disable_fbc)
12049 intel_fbc_disable(dev);
12050
12051 if (intel_crtc->atomic.pre_disable_primary)
12052 intel_pre_disable_primary(crtc);
12053
12054 if (intel_crtc->atomic.update_wm)
12055 intel_update_watermarks(crtc);
12056
12057 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012058
12059 /* Perform vblank evasion around commit operation */
12060 if (intel_crtc->active)
12061 intel_crtc->atomic.evade =
12062 intel_pipe_update_start(intel_crtc,
12063 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012064}
12065
12066static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12067{
12068 struct drm_device *dev = crtc->dev;
12069 struct drm_i915_private *dev_priv = dev->dev_private;
12070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12071 struct drm_plane *p;
12072
Matt Roperc34c9ee2014-12-23 10:41:50 -080012073 if (intel_crtc->atomic.evade)
12074 intel_pipe_update_end(intel_crtc,
12075 intel_crtc->atomic.start_vbl_count);
12076
Matt Roper32b7eee2014-12-24 07:59:06 -080012077 intel_runtime_pm_put(dev_priv);
12078
12079 if (intel_crtc->atomic.wait_vblank)
12080 intel_wait_for_vblank(dev, intel_crtc->pipe);
12081
12082 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12083
12084 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012085 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012086 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012087 mutex_unlock(&dev->struct_mutex);
12088 }
Matt Roper465c1202014-05-29 08:06:54 -070012089
Matt Roper32b7eee2014-12-24 07:59:06 -080012090 if (intel_crtc->atomic.post_enable_primary)
12091 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012092
Matt Roper32b7eee2014-12-24 07:59:06 -080012093 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12094 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12095 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12096 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012097
Matt Roper32b7eee2014-12-24 07:59:06 -080012098 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012099}
12100
Matt Ropercf4c7c12014-12-04 10:27:42 -080012101/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012102 * intel_plane_destroy - destroy a plane
12103 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012104 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012105 * Common destruction function for all types of planes (primary, cursor,
12106 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012107 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012108void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012109{
12110 struct intel_plane *intel_plane = to_intel_plane(plane);
12111 drm_plane_cleanup(plane);
12112 kfree(intel_plane);
12113}
12114
Matt Roper65a3fea2015-01-21 16:35:42 -080012115const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper3f678c92015-01-30 16:22:37 -080012116 .update_plane = drm_atomic_helper_update_plane,
12117 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070012118 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012119 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012120 .atomic_get_property = intel_plane_atomic_get_property,
12121 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012122 .atomic_duplicate_state = intel_plane_duplicate_state,
12123 .atomic_destroy_state = intel_plane_destroy_state,
12124
Matt Roper465c1202014-05-29 08:06:54 -070012125};
12126
12127static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12128 int pipe)
12129{
12130 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012131 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012132 const uint32_t *intel_primary_formats;
12133 int num_formats;
12134
12135 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12136 if (primary == NULL)
12137 return NULL;
12138
Matt Roper8e7d6882015-01-21 16:35:41 -080012139 state = intel_create_plane_state(&primary->base);
12140 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012141 kfree(primary);
12142 return NULL;
12143 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012144 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012145
Matt Roper465c1202014-05-29 08:06:54 -070012146 primary->can_scale = false;
12147 primary->max_downscale = 1;
12148 primary->pipe = pipe;
12149 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012150 primary->check_plane = intel_check_primary_plane;
12151 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012152 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12153 primary->plane = !pipe;
12154
12155 if (INTEL_INFO(dev)->gen <= 3) {
12156 intel_primary_formats = intel_primary_formats_gen2;
12157 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12158 } else {
12159 intel_primary_formats = intel_primary_formats_gen4;
12160 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12161 }
12162
12163 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012164 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012165 intel_primary_formats, num_formats,
12166 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012167
12168 if (INTEL_INFO(dev)->gen >= 4) {
12169 if (!dev->mode_config.rotation_property)
12170 dev->mode_config.rotation_property =
12171 drm_mode_create_rotation_property(dev,
12172 BIT(DRM_ROTATE_0) |
12173 BIT(DRM_ROTATE_180));
12174 if (dev->mode_config.rotation_property)
12175 drm_object_attach_property(&primary->base.base,
12176 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012177 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012178 }
12179
Matt Roperea2c67b2014-12-23 10:41:52 -080012180 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12181
Matt Roper465c1202014-05-29 08:06:54 -070012182 return &primary->base;
12183}
12184
Matt Roper3d7d6512014-06-10 08:28:13 -070012185static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012186intel_check_cursor_plane(struct drm_plane *plane,
12187 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012188{
Matt Roper2b875c22014-12-01 15:40:13 -080012189 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012190 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012191 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012192 struct drm_rect *dest = &state->dst;
12193 struct drm_rect *src = &state->src;
12194 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012195 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012196 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012197 unsigned stride;
12198 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012199
Matt Roperea2c67b2014-12-23 10:41:52 -080012200 crtc = crtc ? crtc : plane->crtc;
12201 intel_crtc = to_intel_crtc(crtc);
12202
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012203 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012204 src, dest, clip,
12205 DRM_PLANE_HELPER_NO_SCALING,
12206 DRM_PLANE_HELPER_NO_SCALING,
12207 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012208 if (ret)
12209 return ret;
12210
12211
12212 /* if we want to turn off the cursor ignore width and height */
12213 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012214 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012215
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012216 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012217 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12218 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12219 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012220 return -EINVAL;
12221 }
12222
Matt Roperea2c67b2014-12-23 10:41:52 -080012223 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12224 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012225 DRM_DEBUG_KMS("buffer is too small\n");
12226 return -ENOMEM;
12227 }
12228
Gustavo Padovane391ea82014-09-24 14:20:25 -030012229 if (fb == crtc->cursor->fb)
12230 return 0;
12231
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012232 /* we only need to pin inside GTT if cursor is non-phy */
12233 mutex_lock(&dev->struct_mutex);
12234 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12235 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12236 ret = -EINVAL;
12237 }
12238 mutex_unlock(&dev->struct_mutex);
12239
Matt Roper32b7eee2014-12-24 07:59:06 -080012240finish:
12241 if (intel_crtc->active) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012242 if (intel_crtc->cursor_width != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012243 intel_crtc->atomic.update_wm = true;
12244
12245 intel_crtc->atomic.fb_bits |=
12246 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12247 }
12248
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012249 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012250}
12251
Matt Roperf4a2cf22014-12-01 15:40:12 -080012252static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012253intel_commit_cursor_plane(struct drm_plane *plane,
12254 struct intel_plane_state *state)
12255{
Matt Roper2b875c22014-12-01 15:40:13 -080012256 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012257 struct drm_device *dev = plane->dev;
12258 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012259 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012260 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012261 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012262
Matt Roperea2c67b2014-12-23 10:41:52 -080012263 crtc = crtc ? crtc : plane->crtc;
12264 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012265
Matt Roperea2c67b2014-12-23 10:41:52 -080012266 plane->fb = state->base.fb;
12267 crtc->cursor_x = state->base.crtc_x;
12268 crtc->cursor_y = state->base.crtc_y;
12269
Sonika Jindala919db92014-10-23 07:41:33 -070012270 intel_plane->obj = obj;
12271
Gustavo Padovana912f122014-12-01 15:40:10 -080012272 if (intel_crtc->cursor_bo == obj)
12273 goto update;
12274
Matt Roperf4a2cf22014-12-01 15:40:12 -080012275 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012276 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012277 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012278 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012279 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012280 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012281
Gustavo Padovana912f122014-12-01 15:40:10 -080012282 intel_crtc->cursor_addr = addr;
12283 intel_crtc->cursor_bo = obj;
12284update:
Matt Roperea2c67b2014-12-23 10:41:52 -080012285 intel_crtc->cursor_width = state->base.crtc_w;
12286 intel_crtc->cursor_height = state->base.crtc_h;
Gustavo Padovana912f122014-12-01 15:40:10 -080012287
Matt Roper32b7eee2014-12-24 07:59:06 -080012288 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012289 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012290}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012291
Matt Roper3d7d6512014-06-10 08:28:13 -070012292static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12293 int pipe)
12294{
12295 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012296 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012297
12298 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12299 if (cursor == NULL)
12300 return NULL;
12301
Matt Roper8e7d6882015-01-21 16:35:41 -080012302 state = intel_create_plane_state(&cursor->base);
12303 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012304 kfree(cursor);
12305 return NULL;
12306 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012307 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012308
Matt Roper3d7d6512014-06-10 08:28:13 -070012309 cursor->can_scale = false;
12310 cursor->max_downscale = 1;
12311 cursor->pipe = pipe;
12312 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012313 cursor->check_plane = intel_check_cursor_plane;
12314 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012315
12316 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012317 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012318 intel_cursor_formats,
12319 ARRAY_SIZE(intel_cursor_formats),
12320 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012321
12322 if (INTEL_INFO(dev)->gen >= 4) {
12323 if (!dev->mode_config.rotation_property)
12324 dev->mode_config.rotation_property =
12325 drm_mode_create_rotation_property(dev,
12326 BIT(DRM_ROTATE_0) |
12327 BIT(DRM_ROTATE_180));
12328 if (dev->mode_config.rotation_property)
12329 drm_object_attach_property(&cursor->base.base,
12330 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012331 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012332 }
12333
Matt Roperea2c67b2014-12-23 10:41:52 -080012334 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12335
Matt Roper3d7d6512014-06-10 08:28:13 -070012336 return &cursor->base;
12337}
12338
Hannes Ederb358d0a2008-12-18 21:18:47 +010012339static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012340{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012341 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012342 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012343 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012344 struct drm_plane *primary = NULL;
12345 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012346 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012347
Daniel Vetter955382f2013-09-19 14:05:45 +020012348 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012349 if (intel_crtc == NULL)
12350 return;
12351
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012352 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12353 if (!crtc_state)
12354 goto fail;
12355 intel_crtc_set_state(intel_crtc, crtc_state);
12356
Matt Roper465c1202014-05-29 08:06:54 -070012357 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012358 if (!primary)
12359 goto fail;
12360
12361 cursor = intel_cursor_plane_create(dev, pipe);
12362 if (!cursor)
12363 goto fail;
12364
Matt Roper465c1202014-05-29 08:06:54 -070012365 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012366 cursor, &intel_crtc_funcs);
12367 if (ret)
12368 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012369
12370 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012371 for (i = 0; i < 256; i++) {
12372 intel_crtc->lut_r[i] = i;
12373 intel_crtc->lut_g[i] = i;
12374 intel_crtc->lut_b[i] = i;
12375 }
12376
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012377 /*
12378 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012379 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012380 */
Jesse Barnes80824002009-09-10 15:28:06 -070012381 intel_crtc->pipe = pipe;
12382 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012383 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012384 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012385 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012386 }
12387
Chris Wilson4b0e3332014-05-30 16:35:26 +030012388 intel_crtc->cursor_base = ~0;
12389 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012390 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012391
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012392 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12393 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12394 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12395 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12396
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012397 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12398
Jesse Barnes79e53942008-11-07 14:24:08 -080012399 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012400
12401 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012402 return;
12403
12404fail:
12405 if (primary)
12406 drm_plane_cleanup(primary);
12407 if (cursor)
12408 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012409 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012410 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012411}
12412
Jesse Barnes752aa882013-10-31 18:55:49 +020012413enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12414{
12415 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012416 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012417
Rob Clark51fd3712013-11-19 12:10:12 -050012418 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012419
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012420 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012421 return INVALID_PIPE;
12422
12423 return to_intel_crtc(encoder->crtc)->pipe;
12424}
12425
Carl Worth08d7b3d2009-04-29 14:43:54 -070012426int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012427 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012428{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012429 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012430 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012431 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012432
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012433 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12434 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012435
Rob Clark7707e652014-07-17 23:30:04 -040012436 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012437
Rob Clark7707e652014-07-17 23:30:04 -040012438 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012439 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012440 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012441 }
12442
Rob Clark7707e652014-07-17 23:30:04 -040012443 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012444 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012445
Daniel Vetterc05422d2009-08-11 16:05:30 +020012446 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012447}
12448
Daniel Vetter66a92782012-07-12 20:08:18 +020012449static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012450{
Daniel Vetter66a92782012-07-12 20:08:18 +020012451 struct drm_device *dev = encoder->base.dev;
12452 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012453 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012454 int entry = 0;
12455
Damien Lespiaub2784e12014-08-05 11:29:37 +010012456 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012457 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012458 index_mask |= (1 << entry);
12459
Jesse Barnes79e53942008-11-07 14:24:08 -080012460 entry++;
12461 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012462
Jesse Barnes79e53942008-11-07 14:24:08 -080012463 return index_mask;
12464}
12465
Chris Wilson4d302442010-12-14 19:21:29 +000012466static bool has_edp_a(struct drm_device *dev)
12467{
12468 struct drm_i915_private *dev_priv = dev->dev_private;
12469
12470 if (!IS_MOBILE(dev))
12471 return false;
12472
12473 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12474 return false;
12475
Damien Lespiaue3589902014-02-07 19:12:50 +000012476 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012477 return false;
12478
12479 return true;
12480}
12481
Jesse Barnes84b4e042014-06-25 08:24:29 -070012482static bool intel_crt_present(struct drm_device *dev)
12483{
12484 struct drm_i915_private *dev_priv = dev->dev_private;
12485
Damien Lespiau884497e2013-12-03 13:56:23 +000012486 if (INTEL_INFO(dev)->gen >= 9)
12487 return false;
12488
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012489 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012490 return false;
12491
12492 if (IS_CHERRYVIEW(dev))
12493 return false;
12494
12495 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12496 return false;
12497
12498 return true;
12499}
12500
Jesse Barnes79e53942008-11-07 14:24:08 -080012501static void intel_setup_outputs(struct drm_device *dev)
12502{
Eric Anholt725e30a2009-01-22 13:01:02 -080012503 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012504 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012505 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012506 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012507
Daniel Vetterc9093352013-06-06 22:22:47 +020012508 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012509
Jesse Barnes84b4e042014-06-25 08:24:29 -070012510 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012511 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012512
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012513 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012514 int found;
12515
12516 /* Haswell uses DDI functions to detect digital outputs */
12517 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12518 /* DDI A only supports eDP */
12519 if (found)
12520 intel_ddi_init(dev, PORT_A);
12521
12522 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12523 * register */
12524 found = I915_READ(SFUSE_STRAP);
12525
12526 if (found & SFUSE_STRAP_DDIB_DETECTED)
12527 intel_ddi_init(dev, PORT_B);
12528 if (found & SFUSE_STRAP_DDIC_DETECTED)
12529 intel_ddi_init(dev, PORT_C);
12530 if (found & SFUSE_STRAP_DDID_DETECTED)
12531 intel_ddi_init(dev, PORT_D);
12532 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012533 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012534 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012535
12536 if (has_edp_a(dev))
12537 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012538
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012539 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012540 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012541 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012542 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012543 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012544 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012545 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012546 }
12547
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012548 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012549 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012550
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012551 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012552 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012553
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012554 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012555 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012556
Daniel Vetter270b3042012-10-27 15:52:05 +020012557 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012558 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012559 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012560 /*
12561 * The DP_DETECTED bit is the latched state of the DDC
12562 * SDA pin at boot. However since eDP doesn't require DDC
12563 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12564 * eDP ports may have been muxed to an alternate function.
12565 * Thus we can't rely on the DP_DETECTED bit alone to detect
12566 * eDP ports. Consult the VBT as well as DP_DETECTED to
12567 * detect eDP ports.
12568 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012569 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12570 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012571 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12572 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012573 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12574 intel_dp_is_edp(dev, PORT_B))
12575 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012576
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012577 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12578 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012579 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12580 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012581 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12582 intel_dp_is_edp(dev, PORT_C))
12583 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012584
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012585 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012586 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012587 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12588 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012589 /* eDP not supported on port D, so don't check VBT */
12590 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12591 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012592 }
12593
Jani Nikula3cfca972013-08-27 15:12:26 +030012594 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012595 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012596 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012597
Paulo Zanonie2debe92013-02-18 19:00:27 -030012598 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012599 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012600 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012601 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12602 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012603 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012604 }
Ma Ling27185ae2009-08-24 13:50:23 +080012605
Imre Deake7281ea2013-05-08 13:14:08 +030012606 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012607 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012608 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012609
12610 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012611
Paulo Zanonie2debe92013-02-18 19:00:27 -030012612 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012613 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012614 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012615 }
Ma Ling27185ae2009-08-24 13:50:23 +080012616
Paulo Zanonie2debe92013-02-18 19:00:27 -030012617 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012618
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012619 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12620 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012621 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012622 }
Imre Deake7281ea2013-05-08 13:14:08 +030012623 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012624 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012625 }
Ma Ling27185ae2009-08-24 13:50:23 +080012626
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012627 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012628 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012629 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012630 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012631 intel_dvo_init(dev);
12632
Zhenyu Wang103a1962009-11-27 11:44:36 +080012633 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012634 intel_tv_init(dev);
12635
Matt Roperc6f95f22015-01-22 16:50:32 -080012636 /*
12637 * FIXME: We don't have full atomic support yet, but we want to be
12638 * able to enable/test plane updates via the atomic interface in the
12639 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12640 * will take some atomic codepaths to lookup properties during
12641 * drmModeGetConnector() that unconditionally dereference
12642 * connector->state.
12643 *
12644 * We create a dummy connector state here for each connector to ensure
12645 * the DRM core doesn't try to dereference a NULL connector->state.
12646 * The actual connector properties will never be updated or contain
12647 * useful information, but since we're doing this specifically for
12648 * testing/debug of the plane operations (and only when a specific
12649 * kernel module option is given), that shouldn't really matter.
12650 *
12651 * Once atomic support for crtc's + connectors lands, this loop should
12652 * be removed since we'll be setting up real connector state, which
12653 * will contain Intel-specific properties.
12654 */
12655 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12656 list_for_each_entry(connector,
12657 &dev->mode_config.connector_list,
12658 head) {
12659 if (!WARN_ON(connector->state)) {
12660 connector->state =
12661 kzalloc(sizeof(*connector->state),
12662 GFP_KERNEL);
12663 }
12664 }
12665 }
12666
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012667 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012668
Damien Lespiaub2784e12014-08-05 11:29:37 +010012669 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012670 encoder->base.possible_crtcs = encoder->crtc_mask;
12671 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012672 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012673 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012674
Paulo Zanonidde86e22012-12-01 12:04:25 -020012675 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012676
12677 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012678}
12679
12680static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12681{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012682 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012683 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012684
Daniel Vetteref2d6332014-02-10 18:00:38 +010012685 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012686 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012687 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012688 drm_gem_object_unreference(&intel_fb->obj->base);
12689 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012690 kfree(intel_fb);
12691}
12692
12693static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012694 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012695 unsigned int *handle)
12696{
12697 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012698 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012699
Chris Wilson05394f32010-11-08 19:18:58 +000012700 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012701}
12702
12703static const struct drm_framebuffer_funcs intel_fb_funcs = {
12704 .destroy = intel_user_framebuffer_destroy,
12705 .create_handle = intel_user_framebuffer_create_handle,
12706};
12707
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012708static int intel_framebuffer_init(struct drm_device *dev,
12709 struct intel_framebuffer *intel_fb,
12710 struct drm_mode_fb_cmd2 *mode_cmd,
12711 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012712{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012713 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012714 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012715 int ret;
12716
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012717 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12718
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012719 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12720 /* Enforce that fb modifier and tiling mode match, but only for
12721 * X-tiled. This is needed for FBC. */
12722 if (!!(obj->tiling_mode == I915_TILING_X) !=
12723 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12724 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12725 return -EINVAL;
12726 }
12727 } else {
12728 if (obj->tiling_mode == I915_TILING_X)
12729 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12730 else if (obj->tiling_mode == I915_TILING_Y) {
12731 DRM_DEBUG("No Y tiling for legacy addfb\n");
12732 return -EINVAL;
12733 }
12734 }
12735
12736 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_Y_TILED) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012737 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012738 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012739 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012740
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012741 if (mode_cmd->pitches[0] & 63) {
12742 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12743 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012744 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012745 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012746
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012747 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12748 pitch_limit = 32*1024;
12749 } else if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012750 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012751 pitch_limit = 16*1024;
12752 else
12753 pitch_limit = 32*1024;
12754 } else if (INTEL_INFO(dev)->gen >= 3) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012755 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012756 pitch_limit = 8*1024;
12757 else
12758 pitch_limit = 16*1024;
12759 } else
12760 /* XXX DSPC is limited to 4k tiled */
12761 pitch_limit = 8*1024;
12762
12763 if (mode_cmd->pitches[0] > pitch_limit) {
12764 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012765 mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED ?
12766 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012767 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012768 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012769 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012770
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012771 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012772 mode_cmd->pitches[0] != obj->stride) {
12773 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12774 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012775 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012776 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012777
Ville Syrjälä57779d02012-10-31 17:50:14 +020012778 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012779 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012780 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012781 case DRM_FORMAT_RGB565:
12782 case DRM_FORMAT_XRGB8888:
12783 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012784 break;
12785 case DRM_FORMAT_XRGB1555:
12786 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012787 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012788 DRM_DEBUG("unsupported pixel format: %s\n",
12789 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012790 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012791 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012792 break;
12793 case DRM_FORMAT_XBGR8888:
12794 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012795 case DRM_FORMAT_XRGB2101010:
12796 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012797 case DRM_FORMAT_XBGR2101010:
12798 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012799 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012800 DRM_DEBUG("unsupported pixel format: %s\n",
12801 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012802 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012803 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012804 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012805 case DRM_FORMAT_YUYV:
12806 case DRM_FORMAT_UYVY:
12807 case DRM_FORMAT_YVYU:
12808 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012809 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012810 DRM_DEBUG("unsupported pixel format: %s\n",
12811 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012812 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012813 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012814 break;
12815 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012816 DRM_DEBUG("unsupported pixel format: %s\n",
12817 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012818 return -EINVAL;
12819 }
12820
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012821 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12822 if (mode_cmd->offsets[0] != 0)
12823 return -EINVAL;
12824
Damien Lespiauec2c9812015-01-20 12:51:45 +000012825 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
12826 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012827 /* FIXME drm helper for size checks (especially planar formats)? */
12828 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12829 return -EINVAL;
12830
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012831 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12832 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012833 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012834
Jesse Barnes79e53942008-11-07 14:24:08 -080012835 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12836 if (ret) {
12837 DRM_ERROR("framebuffer init failed %d\n", ret);
12838 return ret;
12839 }
12840
Jesse Barnes79e53942008-11-07 14:24:08 -080012841 return 0;
12842}
12843
Jesse Barnes79e53942008-11-07 14:24:08 -080012844static struct drm_framebuffer *
12845intel_user_framebuffer_create(struct drm_device *dev,
12846 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012847 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012848{
Chris Wilson05394f32010-11-08 19:18:58 +000012849 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012850
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012851 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12852 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012853 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012854 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012855
Chris Wilsond2dff872011-04-19 08:36:26 +010012856 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012857}
12858
Daniel Vetter4520f532013-10-09 09:18:51 +020012859#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012860static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012861{
12862}
12863#endif
12864
Jesse Barnes79e53942008-11-07 14:24:08 -080012865static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012866 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012867 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080012868 .atomic_check = intel_atomic_check,
12869 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080012870};
12871
Jesse Barnese70236a2009-09-21 10:42:27 -070012872/* Set up chip specific display functions */
12873static void intel_init_display(struct drm_device *dev)
12874{
12875 struct drm_i915_private *dev_priv = dev->dev_private;
12876
Daniel Vetteree9300b2013-06-03 22:40:22 +020012877 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12878 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012879 else if (IS_CHERRYVIEW(dev))
12880 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012881 else if (IS_VALLEYVIEW(dev))
12882 dev_priv->display.find_dpll = vlv_find_best_dpll;
12883 else if (IS_PINEVIEW(dev))
12884 dev_priv->display.find_dpll = pnv_find_best_dpll;
12885 else
12886 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12887
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012888 if (INTEL_INFO(dev)->gen >= 9) {
12889 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012890 dev_priv->display.get_initial_plane_config =
12891 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012892 dev_priv->display.crtc_compute_clock =
12893 haswell_crtc_compute_clock;
12894 dev_priv->display.crtc_enable = haswell_crtc_enable;
12895 dev_priv->display.crtc_disable = haswell_crtc_disable;
12896 dev_priv->display.off = ironlake_crtc_off;
12897 dev_priv->display.update_primary_plane =
12898 skylake_update_primary_plane;
12899 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012900 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012901 dev_priv->display.get_initial_plane_config =
12902 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012903 dev_priv->display.crtc_compute_clock =
12904 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012905 dev_priv->display.crtc_enable = haswell_crtc_enable;
12906 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012907 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012908 dev_priv->display.update_primary_plane =
12909 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012910 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012911 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012912 dev_priv->display.get_initial_plane_config =
12913 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012914 dev_priv->display.crtc_compute_clock =
12915 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012916 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12917 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012918 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012919 dev_priv->display.update_primary_plane =
12920 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012921 } else if (IS_VALLEYVIEW(dev)) {
12922 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012923 dev_priv->display.get_initial_plane_config =
12924 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012925 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012926 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12927 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12928 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012929 dev_priv->display.update_primary_plane =
12930 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012931 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012932 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012933 dev_priv->display.get_initial_plane_config =
12934 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012935 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012936 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12937 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012938 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012939 dev_priv->display.update_primary_plane =
12940 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012941 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012942
Jesse Barnese70236a2009-09-21 10:42:27 -070012943 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012944 if (IS_VALLEYVIEW(dev))
12945 dev_priv->display.get_display_clock_speed =
12946 valleyview_get_display_clock_speed;
12947 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012948 dev_priv->display.get_display_clock_speed =
12949 i945_get_display_clock_speed;
12950 else if (IS_I915G(dev))
12951 dev_priv->display.get_display_clock_speed =
12952 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012953 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012954 dev_priv->display.get_display_clock_speed =
12955 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012956 else if (IS_PINEVIEW(dev))
12957 dev_priv->display.get_display_clock_speed =
12958 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012959 else if (IS_I915GM(dev))
12960 dev_priv->display.get_display_clock_speed =
12961 i915gm_get_display_clock_speed;
12962 else if (IS_I865G(dev))
12963 dev_priv->display.get_display_clock_speed =
12964 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012965 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012966 dev_priv->display.get_display_clock_speed =
12967 i855_get_display_clock_speed;
12968 else /* 852, 830 */
12969 dev_priv->display.get_display_clock_speed =
12970 i830_get_display_clock_speed;
12971
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012972 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012973 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012974 } else if (IS_GEN6(dev)) {
12975 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012976 } else if (IS_IVYBRIDGE(dev)) {
12977 /* FIXME: detect B0+ stepping and use auto training */
12978 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012979 dev_priv->display.modeset_global_resources =
12980 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012981 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012982 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012983 } else if (IS_VALLEYVIEW(dev)) {
12984 dev_priv->display.modeset_global_resources =
12985 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012986 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012987
12988 /* Default just returns -ENODEV to indicate unsupported */
12989 dev_priv->display.queue_flip = intel_default_queue_flip;
12990
12991 switch (INTEL_INFO(dev)->gen) {
12992 case 2:
12993 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12994 break;
12995
12996 case 3:
12997 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12998 break;
12999
13000 case 4:
13001 case 5:
13002 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13003 break;
13004
13005 case 6:
13006 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13007 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013008 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070013009 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013010 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13011 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000013012 case 9:
13013 dev_priv->display.queue_flip = intel_gen9_queue_flip;
13014 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013015 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020013016
13017 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030013018
13019 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070013020}
13021
Jesse Barnesb690e962010-07-19 13:53:12 -070013022/*
13023 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13024 * resume, or other times. This quirk makes sure that's the case for
13025 * affected systems.
13026 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013027static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013028{
13029 struct drm_i915_private *dev_priv = dev->dev_private;
13030
13031 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013032 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013033}
13034
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013035static void quirk_pipeb_force(struct drm_device *dev)
13036{
13037 struct drm_i915_private *dev_priv = dev->dev_private;
13038
13039 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13040 DRM_INFO("applying pipe b force quirk\n");
13041}
13042
Keith Packard435793d2011-07-12 14:56:22 -070013043/*
13044 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13045 */
13046static void quirk_ssc_force_disable(struct drm_device *dev)
13047{
13048 struct drm_i915_private *dev_priv = dev->dev_private;
13049 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013050 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013051}
13052
Carsten Emde4dca20e2012-03-15 15:56:26 +010013053/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013054 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13055 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013056 */
13057static void quirk_invert_brightness(struct drm_device *dev)
13058{
13059 struct drm_i915_private *dev_priv = dev->dev_private;
13060 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013061 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013062}
13063
Scot Doyle9c72cc62014-07-03 23:27:50 +000013064/* Some VBT's incorrectly indicate no backlight is present */
13065static void quirk_backlight_present(struct drm_device *dev)
13066{
13067 struct drm_i915_private *dev_priv = dev->dev_private;
13068 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13069 DRM_INFO("applying backlight present quirk\n");
13070}
13071
Jesse Barnesb690e962010-07-19 13:53:12 -070013072struct intel_quirk {
13073 int device;
13074 int subsystem_vendor;
13075 int subsystem_device;
13076 void (*hook)(struct drm_device *dev);
13077};
13078
Egbert Eich5f85f172012-10-14 15:46:38 +020013079/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13080struct intel_dmi_quirk {
13081 void (*hook)(struct drm_device *dev);
13082 const struct dmi_system_id (*dmi_id_list)[];
13083};
13084
13085static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13086{
13087 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13088 return 1;
13089}
13090
13091static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13092 {
13093 .dmi_id_list = &(const struct dmi_system_id[]) {
13094 {
13095 .callback = intel_dmi_reverse_brightness,
13096 .ident = "NCR Corporation",
13097 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13098 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13099 },
13100 },
13101 { } /* terminating entry */
13102 },
13103 .hook = quirk_invert_brightness,
13104 },
13105};
13106
Ben Widawskyc43b5632012-04-16 14:07:40 -070013107static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013108 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013109 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013110
Jesse Barnesb690e962010-07-19 13:53:12 -070013111 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13112 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13113
Jesse Barnesb690e962010-07-19 13:53:12 -070013114 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13115 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13116
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013117 /* 830 needs to leave pipe A & dpll A up */
13118 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13119
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013120 /* 830 needs to leave pipe B & dpll B up */
13121 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13122
Keith Packard435793d2011-07-12 14:56:22 -070013123 /* Lenovo U160 cannot use SSC on LVDS */
13124 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013125
13126 /* Sony Vaio Y cannot use SSC on LVDS */
13127 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013128
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013129 /* Acer Aspire 5734Z must invert backlight brightness */
13130 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13131
13132 /* Acer/eMachines G725 */
13133 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13134
13135 /* Acer/eMachines e725 */
13136 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13137
13138 /* Acer/Packard Bell NCL20 */
13139 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13140
13141 /* Acer Aspire 4736Z */
13142 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013143
13144 /* Acer Aspire 5336 */
13145 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013146
13147 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13148 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013149
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013150 /* Acer C720 Chromebook (Core i3 4005U) */
13151 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13152
jens steinb2a96012014-10-28 20:25:53 +010013153 /* Apple Macbook 2,1 (Core 2 T7400) */
13154 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13155
Scot Doyled4967d82014-07-03 23:27:52 +000013156 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13157 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013158
13159 /* HP Chromebook 14 (Celeron 2955U) */
13160 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013161};
13162
13163static void intel_init_quirks(struct drm_device *dev)
13164{
13165 struct pci_dev *d = dev->pdev;
13166 int i;
13167
13168 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13169 struct intel_quirk *q = &intel_quirks[i];
13170
13171 if (d->device == q->device &&
13172 (d->subsystem_vendor == q->subsystem_vendor ||
13173 q->subsystem_vendor == PCI_ANY_ID) &&
13174 (d->subsystem_device == q->subsystem_device ||
13175 q->subsystem_device == PCI_ANY_ID))
13176 q->hook(dev);
13177 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013178 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13179 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13180 intel_dmi_quirks[i].hook(dev);
13181 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013182}
13183
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013184/* Disable the VGA plane that we never use */
13185static void i915_disable_vga(struct drm_device *dev)
13186{
13187 struct drm_i915_private *dev_priv = dev->dev_private;
13188 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013189 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013190
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013191 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013192 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013193 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013194 sr1 = inb(VGA_SR_DATA);
13195 outb(sr1 | 1<<5, VGA_SR_DATA);
13196 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13197 udelay(300);
13198
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013199 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013200 POSTING_READ(vga_reg);
13201}
13202
Daniel Vetterf8175862012-04-10 15:50:11 +020013203void intel_modeset_init_hw(struct drm_device *dev)
13204{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013205 intel_prepare_ddi(dev);
13206
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013207 if (IS_VALLEYVIEW(dev))
13208 vlv_update_cdclk(dev);
13209
Daniel Vetterf8175862012-04-10 15:50:11 +020013210 intel_init_clock_gating(dev);
13211
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013212 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013213}
13214
Jesse Barnes79e53942008-11-07 14:24:08 -080013215void intel_modeset_init(struct drm_device *dev)
13216{
Jesse Barnes652c3932009-08-17 13:31:43 -070013217 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013218 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013219 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013220 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013221
13222 drm_mode_config_init(dev);
13223
13224 dev->mode_config.min_width = 0;
13225 dev->mode_config.min_height = 0;
13226
Dave Airlie019d96c2011-09-29 16:20:42 +010013227 dev->mode_config.preferred_depth = 24;
13228 dev->mode_config.prefer_shadow = 1;
13229
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013230 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013231
Jesse Barnesb690e962010-07-19 13:53:12 -070013232 intel_init_quirks(dev);
13233
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013234 intel_init_pm(dev);
13235
Ben Widawskye3c74752013-04-05 13:12:39 -070013236 if (INTEL_INFO(dev)->num_pipes == 0)
13237 return;
13238
Jesse Barnese70236a2009-09-21 10:42:27 -070013239 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013240 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013241
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013242 if (IS_GEN2(dev)) {
13243 dev->mode_config.max_width = 2048;
13244 dev->mode_config.max_height = 2048;
13245 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013246 dev->mode_config.max_width = 4096;
13247 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013248 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013249 dev->mode_config.max_width = 8192;
13250 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013251 }
Damien Lespiau068be562014-03-28 14:17:49 +000013252
Ville Syrjälädc41c152014-08-13 11:57:05 +030013253 if (IS_845G(dev) || IS_I865G(dev)) {
13254 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13255 dev->mode_config.cursor_height = 1023;
13256 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013257 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13258 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13259 } else {
13260 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13261 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13262 }
13263
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013264 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013265
Zhao Yakui28c97732009-10-09 11:39:41 +080013266 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013267 INTEL_INFO(dev)->num_pipes,
13268 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013269
Damien Lespiau055e3932014-08-18 13:49:10 +010013270 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013271 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013272 for_each_sprite(pipe, sprite) {
13273 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013274 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013275 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013276 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013277 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013278 }
13279
Jesse Barnesf42bb702013-12-16 16:34:23 -080013280 intel_init_dpio(dev);
13281
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013282 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013283
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013284 /* Just disable it once at startup */
13285 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013286 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013287
13288 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013289 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013290
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013291 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013292 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013293 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013294
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013295 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013296 if (!crtc->active)
13297 continue;
13298
Jesse Barnes46f297f2014-03-07 08:57:48 -080013299 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013300 * Note that reserving the BIOS fb up front prevents us
13301 * from stuffing other stolen allocations like the ring
13302 * on top. This prevents some ugliness at boot time, and
13303 * can even allow for smooth boot transitions if the BIOS
13304 * fb is large enough for the active pipe configuration.
13305 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013306 if (dev_priv->display.get_initial_plane_config) {
13307 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013308 &crtc->plane_config);
13309 /*
13310 * If the fb is shared between multiple heads, we'll
13311 * just get the first one.
13312 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013313 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013314 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013315 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013316}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013317
Daniel Vetter7fad7982012-07-04 17:51:47 +020013318static void intel_enable_pipe_a(struct drm_device *dev)
13319{
13320 struct intel_connector *connector;
13321 struct drm_connector *crt = NULL;
13322 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013323 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013324
13325 /* We can't just switch on the pipe A, we need to set things up with a
13326 * proper mode and output configuration. As a gross hack, enable pipe A
13327 * by enabling the load detect pipe once. */
13328 list_for_each_entry(connector,
13329 &dev->mode_config.connector_list,
13330 base.head) {
13331 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13332 crt = &connector->base;
13333 break;
13334 }
13335 }
13336
13337 if (!crt)
13338 return;
13339
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013340 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13341 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013342}
13343
Daniel Vetterfa555832012-10-10 23:14:00 +020013344static bool
13345intel_check_plane_mapping(struct intel_crtc *crtc)
13346{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013347 struct drm_device *dev = crtc->base.dev;
13348 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013349 u32 reg, val;
13350
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013351 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013352 return true;
13353
13354 reg = DSPCNTR(!crtc->plane);
13355 val = I915_READ(reg);
13356
13357 if ((val & DISPLAY_PLANE_ENABLE) &&
13358 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13359 return false;
13360
13361 return true;
13362}
13363
Daniel Vetter24929352012-07-02 20:28:59 +020013364static void intel_sanitize_crtc(struct intel_crtc *crtc)
13365{
13366 struct drm_device *dev = crtc->base.dev;
13367 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013368 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013369
Daniel Vetter24929352012-07-02 20:28:59 +020013370 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013371 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013372 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13373
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013374 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013375 if (crtc->active) {
13376 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013377 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013378 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013379 drm_vblank_off(dev, crtc->pipe);
13380
Daniel Vetter24929352012-07-02 20:28:59 +020013381 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013382 * disable the crtc (and hence change the state) if it is wrong. Note
13383 * that gen4+ has a fixed plane -> pipe mapping. */
13384 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013385 struct intel_connector *connector;
13386 bool plane;
13387
Daniel Vetter24929352012-07-02 20:28:59 +020013388 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13389 crtc->base.base.id);
13390
13391 /* Pipe has the wrong plane attached and the plane is active.
13392 * Temporarily change the plane mapping and disable everything
13393 * ... */
13394 plane = crtc->plane;
13395 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013396 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013397 dev_priv->display.crtc_disable(&crtc->base);
13398 crtc->plane = plane;
13399
13400 /* ... and break all links. */
13401 list_for_each_entry(connector, &dev->mode_config.connector_list,
13402 base.head) {
13403 if (connector->encoder->base.crtc != &crtc->base)
13404 continue;
13405
Egbert Eich7f1950f2014-04-25 10:56:22 +020013406 connector->base.dpms = DRM_MODE_DPMS_OFF;
13407 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013408 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013409 /* multiple connectors may have the same encoder:
13410 * handle them and break crtc link separately */
13411 list_for_each_entry(connector, &dev->mode_config.connector_list,
13412 base.head)
13413 if (connector->encoder->base.crtc == &crtc->base) {
13414 connector->encoder->base.crtc = NULL;
13415 connector->encoder->connectors_active = false;
13416 }
Daniel Vetter24929352012-07-02 20:28:59 +020013417
13418 WARN_ON(crtc->active);
13419 crtc->base.enabled = false;
13420 }
Daniel Vetter24929352012-07-02 20:28:59 +020013421
Daniel Vetter7fad7982012-07-04 17:51:47 +020013422 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13423 crtc->pipe == PIPE_A && !crtc->active) {
13424 /* BIOS forgot to enable pipe A, this mostly happens after
13425 * resume. Force-enable the pipe to fix this, the update_dpms
13426 * call below we restore the pipe to the right state, but leave
13427 * the required bits on. */
13428 intel_enable_pipe_a(dev);
13429 }
13430
Daniel Vetter24929352012-07-02 20:28:59 +020013431 /* Adjust the state of the output pipe according to whether we
13432 * have active connectors/encoders. */
13433 intel_crtc_update_dpms(&crtc->base);
13434
13435 if (crtc->active != crtc->base.enabled) {
13436 struct intel_encoder *encoder;
13437
13438 /* This can happen either due to bugs in the get_hw_state
13439 * functions or because the pipe is force-enabled due to the
13440 * pipe A quirk. */
13441 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13442 crtc->base.base.id,
13443 crtc->base.enabled ? "enabled" : "disabled",
13444 crtc->active ? "enabled" : "disabled");
13445
13446 crtc->base.enabled = crtc->active;
13447
13448 /* Because we only establish the connector -> encoder ->
13449 * crtc links if something is active, this means the
13450 * crtc is now deactivated. Break the links. connector
13451 * -> encoder links are only establish when things are
13452 * actually up, hence no need to break them. */
13453 WARN_ON(crtc->active);
13454
13455 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13456 WARN_ON(encoder->connectors_active);
13457 encoder->base.crtc = NULL;
13458 }
13459 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013460
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013461 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013462 /*
13463 * We start out with underrun reporting disabled to avoid races.
13464 * For correct bookkeeping mark this on active crtcs.
13465 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013466 * Also on gmch platforms we dont have any hardware bits to
13467 * disable the underrun reporting. Which means we need to start
13468 * out with underrun reporting disabled also on inactive pipes,
13469 * since otherwise we'll complain about the garbage we read when
13470 * e.g. coming up after runtime pm.
13471 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013472 * No protection against concurrent access is required - at
13473 * worst a fifo underrun happens which also sets this to false.
13474 */
13475 crtc->cpu_fifo_underrun_disabled = true;
13476 crtc->pch_fifo_underrun_disabled = true;
13477 }
Daniel Vetter24929352012-07-02 20:28:59 +020013478}
13479
13480static void intel_sanitize_encoder(struct intel_encoder *encoder)
13481{
13482 struct intel_connector *connector;
13483 struct drm_device *dev = encoder->base.dev;
13484
13485 /* We need to check both for a crtc link (meaning that the
13486 * encoder is active and trying to read from a pipe) and the
13487 * pipe itself being active. */
13488 bool has_active_crtc = encoder->base.crtc &&
13489 to_intel_crtc(encoder->base.crtc)->active;
13490
13491 if (encoder->connectors_active && !has_active_crtc) {
13492 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13493 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013494 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013495
13496 /* Connector is active, but has no active pipe. This is
13497 * fallout from our resume register restoring. Disable
13498 * the encoder manually again. */
13499 if (encoder->base.crtc) {
13500 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13501 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013502 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013503 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013504 if (encoder->post_disable)
13505 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013506 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013507 encoder->base.crtc = NULL;
13508 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013509
13510 /* Inconsistent output/port/pipe state happens presumably due to
13511 * a bug in one of the get_hw_state functions. Or someplace else
13512 * in our code, like the register restore mess on resume. Clamp
13513 * things to off as a safer default. */
13514 list_for_each_entry(connector,
13515 &dev->mode_config.connector_list,
13516 base.head) {
13517 if (connector->encoder != encoder)
13518 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013519 connector->base.dpms = DRM_MODE_DPMS_OFF;
13520 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013521 }
13522 }
13523 /* Enabled encoders without active connectors will be fixed in
13524 * the crtc fixup. */
13525}
13526
Imre Deak04098752014-02-18 00:02:16 +020013527void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013528{
13529 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013530 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013531
Imre Deak04098752014-02-18 00:02:16 +020013532 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13533 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13534 i915_disable_vga(dev);
13535 }
13536}
13537
13538void i915_redisable_vga(struct drm_device *dev)
13539{
13540 struct drm_i915_private *dev_priv = dev->dev_private;
13541
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013542 /* This function can be called both from intel_modeset_setup_hw_state or
13543 * at a very early point in our resume sequence, where the power well
13544 * structures are not yet restored. Since this function is at a very
13545 * paranoid "someone might have enabled VGA while we were not looking"
13546 * level, just check if the power well is enabled instead of trying to
13547 * follow the "don't touch the power well if we don't need it" policy
13548 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013549 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013550 return;
13551
Imre Deak04098752014-02-18 00:02:16 +020013552 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013553}
13554
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013555static bool primary_get_hw_state(struct intel_crtc *crtc)
13556{
13557 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13558
13559 if (!crtc->active)
13560 return false;
13561
13562 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13563}
13564
Daniel Vetter30e984d2013-06-05 13:34:17 +020013565static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013566{
13567 struct drm_i915_private *dev_priv = dev->dev_private;
13568 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013569 struct intel_crtc *crtc;
13570 struct intel_encoder *encoder;
13571 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013572 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013573
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013574 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013575 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013576
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013577 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013578
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013579 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013580 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013581
13582 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013583 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013584
13585 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13586 crtc->base.base.id,
13587 crtc->active ? "enabled" : "disabled");
13588 }
13589
Daniel Vetter53589012013-06-05 13:34:16 +020013590 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13591 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13592
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013593 pll->on = pll->get_hw_state(dev_priv, pll,
13594 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013595 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013596 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013597 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013598 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013599 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013600 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013601 }
Daniel Vetter53589012013-06-05 13:34:16 +020013602 }
Daniel Vetter53589012013-06-05 13:34:16 +020013603
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013604 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013605 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013606
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013607 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013608 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013609 }
13610
Damien Lespiaub2784e12014-08-05 11:29:37 +010013611 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013612 pipe = 0;
13613
13614 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013615 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13616 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013617 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013618 } else {
13619 encoder->base.crtc = NULL;
13620 }
13621
13622 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013623 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013624 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013625 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013626 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013627 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013628 }
13629
13630 list_for_each_entry(connector, &dev->mode_config.connector_list,
13631 base.head) {
13632 if (connector->get_hw_state(connector)) {
13633 connector->base.dpms = DRM_MODE_DPMS_ON;
13634 connector->encoder->connectors_active = true;
13635 connector->base.encoder = &connector->encoder->base;
13636 } else {
13637 connector->base.dpms = DRM_MODE_DPMS_OFF;
13638 connector->base.encoder = NULL;
13639 }
13640 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13641 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013642 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013643 connector->base.encoder ? "enabled" : "disabled");
13644 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013645}
13646
13647/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13648 * and i915 state tracking structures. */
13649void intel_modeset_setup_hw_state(struct drm_device *dev,
13650 bool force_restore)
13651{
13652 struct drm_i915_private *dev_priv = dev->dev_private;
13653 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013654 struct intel_crtc *crtc;
13655 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013656 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013657
13658 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013659
Jesse Barnesbabea612013-06-26 18:57:38 +030013660 /*
13661 * Now that we have the config, copy it to each CRTC struct
13662 * Note that this could go away if we move to using crtc_config
13663 * checking everywhere.
13664 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013665 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013666 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013667 intel_mode_from_pipe_config(&crtc->base.mode,
13668 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013669 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13670 crtc->base.base.id);
13671 drm_mode_debug_printmodeline(&crtc->base.mode);
13672 }
13673 }
13674
Daniel Vetter24929352012-07-02 20:28:59 +020013675 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013676 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013677 intel_sanitize_encoder(encoder);
13678 }
13679
Damien Lespiau055e3932014-08-18 13:49:10 +010013680 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013681 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13682 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013683 intel_dump_pipe_config(crtc, crtc->config,
13684 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013685 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013686
Daniel Vetter35c95372013-07-17 06:55:04 +020013687 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13688 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13689
13690 if (!pll->on || pll->active)
13691 continue;
13692
13693 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13694
13695 pll->disable(dev_priv, pll);
13696 pll->on = false;
13697 }
13698
Pradeep Bhat30789992014-11-04 17:06:45 +000013699 if (IS_GEN9(dev))
13700 skl_wm_get_hw_state(dev);
13701 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013702 ilk_wm_get_hw_state(dev);
13703
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013704 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013705 i915_redisable_vga(dev);
13706
Daniel Vetterf30da182013-04-11 20:22:50 +020013707 /*
13708 * We need to use raw interfaces for restoring state to avoid
13709 * checking (bogus) intermediate states.
13710 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013711 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013712 struct drm_crtc *crtc =
13713 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013714
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013715 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13716 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013717 }
13718 } else {
13719 intel_modeset_update_staged_output_state(dev);
13720 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013721
13722 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013723}
13724
13725void intel_modeset_gem_init(struct drm_device *dev)
13726{
Jesse Barnes92122782014-10-09 12:57:42 -070013727 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013728 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013729 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013730
Imre Deakae484342014-03-31 15:10:44 +030013731 mutex_lock(&dev->struct_mutex);
13732 intel_init_gt_powersave(dev);
13733 mutex_unlock(&dev->struct_mutex);
13734
Jesse Barnes92122782014-10-09 12:57:42 -070013735 /*
13736 * There may be no VBT; and if the BIOS enabled SSC we can
13737 * just keep using it to avoid unnecessary flicker. Whereas if the
13738 * BIOS isn't using it, don't assume it will work even if the VBT
13739 * indicates as much.
13740 */
13741 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13742 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13743 DREF_SSC1_ENABLE);
13744
Chris Wilson1833b132012-05-09 11:56:28 +010013745 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013746
13747 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013748
13749 /*
13750 * Make sure any fbs we allocated at startup are properly
13751 * pinned & fenced. When we do the allocation it's too early
13752 * for this.
13753 */
13754 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013755 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013756 obj = intel_fb_obj(c->primary->fb);
13757 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013758 continue;
13759
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013760 if (intel_pin_and_fence_fb_obj(c->primary,
13761 c->primary->fb,
13762 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013763 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13764 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013765 drm_framebuffer_unreference(c->primary->fb);
13766 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013767 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013768 }
13769 }
13770 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013771
13772 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013773}
13774
Imre Deak4932e2c2014-02-11 17:12:48 +020013775void intel_connector_unregister(struct intel_connector *intel_connector)
13776{
13777 struct drm_connector *connector = &intel_connector->base;
13778
13779 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013780 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013781}
13782
Jesse Barnes79e53942008-11-07 14:24:08 -080013783void intel_modeset_cleanup(struct drm_device *dev)
13784{
Jesse Barnes652c3932009-08-17 13:31:43 -070013785 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013786 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013787
Imre Deak2eb52522014-11-19 15:30:05 +020013788 intel_disable_gt_powersave(dev);
13789
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013790 intel_backlight_unregister(dev);
13791
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013792 /*
13793 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013794 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013795 * experience fancy races otherwise.
13796 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013797 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013798
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013799 /*
13800 * Due to the hpd irq storm handling the hotplug work can re-arm the
13801 * poll handlers. Hence disable polling after hpd handling is shut down.
13802 */
Keith Packardf87ea762010-10-03 19:36:26 -070013803 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013804
Jesse Barnes652c3932009-08-17 13:31:43 -070013805 mutex_lock(&dev->struct_mutex);
13806
Jesse Barnes723bfd72010-10-07 16:01:13 -070013807 intel_unregister_dsm_handler();
13808
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013809 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013810
Daniel Vetter930ebb42012-06-29 23:32:16 +020013811 ironlake_teardown_rc6(dev);
13812
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013813 mutex_unlock(&dev->struct_mutex);
13814
Chris Wilson1630fe72011-07-08 12:22:42 +010013815 /* flush any delayed tasks or pending work */
13816 flush_scheduled_work();
13817
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013818 /* destroy the backlight and sysfs files before encoders/connectors */
13819 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013820 struct intel_connector *intel_connector;
13821
13822 intel_connector = to_intel_connector(connector);
13823 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013824 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013825
Jesse Barnes79e53942008-11-07 14:24:08 -080013826 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013827
13828 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013829
13830 mutex_lock(&dev->struct_mutex);
13831 intel_cleanup_gt_powersave(dev);
13832 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013833}
13834
Dave Airlie28d52042009-09-21 14:33:58 +100013835/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013836 * Return which encoder is currently attached for connector.
13837 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013838struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013839{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013840 return &intel_attached_encoder(connector)->base;
13841}
Jesse Barnes79e53942008-11-07 14:24:08 -080013842
Chris Wilsondf0e9242010-09-09 16:20:55 +010013843void intel_connector_attach_encoder(struct intel_connector *connector,
13844 struct intel_encoder *encoder)
13845{
13846 connector->encoder = encoder;
13847 drm_mode_connector_attach_encoder(&connector->base,
13848 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013849}
Dave Airlie28d52042009-09-21 14:33:58 +100013850
13851/*
13852 * set vga decode state - true == enable VGA decode
13853 */
13854int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13855{
13856 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013857 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013858 u16 gmch_ctrl;
13859
Chris Wilson75fa0412014-02-07 18:37:02 -020013860 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13861 DRM_ERROR("failed to read control word\n");
13862 return -EIO;
13863 }
13864
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013865 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13866 return 0;
13867
Dave Airlie28d52042009-09-21 14:33:58 +100013868 if (state)
13869 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13870 else
13871 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013872
13873 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13874 DRM_ERROR("failed to write control word\n");
13875 return -EIO;
13876 }
13877
Dave Airlie28d52042009-09-21 14:33:58 +100013878 return 0;
13879}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013880
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013881struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013882
13883 u32 power_well_driver;
13884
Chris Wilson63b66e52013-08-08 15:12:06 +020013885 int num_transcoders;
13886
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013887 struct intel_cursor_error_state {
13888 u32 control;
13889 u32 position;
13890 u32 base;
13891 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013892 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013893
13894 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013895 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013896 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030013897 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013898 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013899
13900 struct intel_plane_error_state {
13901 u32 control;
13902 u32 stride;
13903 u32 size;
13904 u32 pos;
13905 u32 addr;
13906 u32 surface;
13907 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013908 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013909
13910 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013911 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013912 enum transcoder cpu_transcoder;
13913
13914 u32 conf;
13915
13916 u32 htotal;
13917 u32 hblank;
13918 u32 hsync;
13919 u32 vtotal;
13920 u32 vblank;
13921 u32 vsync;
13922 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013923};
13924
13925struct intel_display_error_state *
13926intel_display_capture_error_state(struct drm_device *dev)
13927{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013928 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013929 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013930 int transcoders[] = {
13931 TRANSCODER_A,
13932 TRANSCODER_B,
13933 TRANSCODER_C,
13934 TRANSCODER_EDP,
13935 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013936 int i;
13937
Chris Wilson63b66e52013-08-08 15:12:06 +020013938 if (INTEL_INFO(dev)->num_pipes == 0)
13939 return NULL;
13940
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013941 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013942 if (error == NULL)
13943 return NULL;
13944
Imre Deak190be112013-11-25 17:15:31 +020013945 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013946 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13947
Damien Lespiau055e3932014-08-18 13:49:10 +010013948 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013949 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013950 __intel_display_power_is_enabled(dev_priv,
13951 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013952 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013953 continue;
13954
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013955 error->cursor[i].control = I915_READ(CURCNTR(i));
13956 error->cursor[i].position = I915_READ(CURPOS(i));
13957 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013958
13959 error->plane[i].control = I915_READ(DSPCNTR(i));
13960 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013961 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013962 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013963 error->plane[i].pos = I915_READ(DSPPOS(i));
13964 }
Paulo Zanonica291362013-03-06 20:03:14 -030013965 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13966 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013967 if (INTEL_INFO(dev)->gen >= 4) {
13968 error->plane[i].surface = I915_READ(DSPSURF(i));
13969 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13970 }
13971
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013972 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030013973
Sonika Jindal3abfce72014-07-21 15:23:43 +053013974 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030013975 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013976 }
13977
13978 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13979 if (HAS_DDI(dev_priv->dev))
13980 error->num_transcoders++; /* Account for eDP. */
13981
13982 for (i = 0; i < error->num_transcoders; i++) {
13983 enum transcoder cpu_transcoder = transcoders[i];
13984
Imre Deakddf9c532013-11-27 22:02:02 +020013985 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013986 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013987 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013988 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013989 continue;
13990
Chris Wilson63b66e52013-08-08 15:12:06 +020013991 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13992
13993 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13994 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13995 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13996 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13997 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13998 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13999 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014000 }
14001
14002 return error;
14003}
14004
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014005#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14006
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014007void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014008intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014009 struct drm_device *dev,
14010 struct intel_display_error_state *error)
14011{
Damien Lespiau055e3932014-08-18 13:49:10 +010014012 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014013 int i;
14014
Chris Wilson63b66e52013-08-08 15:12:06 +020014015 if (!error)
14016 return;
14017
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014018 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020014019 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014020 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014021 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010014022 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014023 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020014024 err_printf(m, " Power: %s\n",
14025 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014026 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030014027 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014028
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014029 err_printf(m, "Plane [%d]:\n", i);
14030 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14031 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014032 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014033 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14034 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014035 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014036 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014037 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014038 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014039 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14040 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014041 }
14042
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014043 err_printf(m, "Cursor [%d]:\n", i);
14044 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14045 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14046 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014047 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014048
14049 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014050 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014051 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014052 err_printf(m, " Power: %s\n",
14053 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014054 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14055 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14056 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14057 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14058 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14059 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14060 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14061 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014062}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014063
14064void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14065{
14066 struct intel_crtc *crtc;
14067
14068 for_each_intel_crtc(dev, crtc) {
14069 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014070
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014071 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014072
14073 work = crtc->unpin_work;
14074
14075 if (work && work->event &&
14076 work->event->base.file_priv == file) {
14077 kfree(work->event);
14078 work->event = NULL;
14079 }
14080
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014081 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014082 }
14083}