blob: 29926244f4f2f1e555ae319deb76be6acaf78682 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
222 else if (IS_GEN5(dev_priv))
223 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200224 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200225 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100226}
227
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300228static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200230 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200231 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .m = { .min = 96, .max = 140 },
233 .m1 = { .min = 18, .max = 26 },
234 .m2 = { .min = 6, .max = 16 },
235 .p = { .min = 4, .max = 128 },
236 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300241static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200242 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200243 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200244 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200245 .m = { .min = 96, .max = 140 },
246 .m1 = { .min = 18, .max = 26 },
247 .m2 = { .min = 6, .max = 16 },
248 .p = { .min = 4, .max = 128 },
249 .p1 = { .min = 2, .max = 33 },
250 .p2 = { .dot_limit = 165000,
251 .p2_slow = 4, .p2_fast = 4 },
252};
253
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300254static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400255 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200256 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200257 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .m = { .min = 96, .max = 140 },
259 .m1 = { .min = 18, .max = 26 },
260 .m2 = { .min = 6, .max = 16 },
261 .p = { .min = 4, .max = 128 },
262 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .p2 = { .dot_limit = 165000,
264 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
Eric Anholt273e27c2011-03-30 13:01:10 -0700266
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300267static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .dot = { .min = 20000, .max = 400000 },
269 .vco = { .min = 1400000, .max = 2800000 },
270 .n = { .min = 1, .max = 6 },
271 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100272 .m1 = { .min = 8, .max = 18 },
273 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .p = { .min = 5, .max = 80 },
275 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .p2 = { .dot_limit = 200000,
277 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700278};
279
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300280static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .dot = { .min = 20000, .max = 400000 },
282 .vco = { .min = 1400000, .max = 2800000 },
283 .n = { .min = 1, .max = 6 },
284 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100285 .m1 = { .min = 8, .max = 18 },
286 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .p = { .min = 7, .max = 98 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 112000,
290 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Eric Anholt273e27c2011-03-30 13:01:10 -0700293
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300294static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 270000 },
296 .vco = { .min = 1750000, .max = 3500000},
297 .n = { .min = 1, .max = 4 },
298 .m = { .min = 104, .max = 138 },
299 .m1 = { .min = 17, .max = 23 },
300 .m2 = { .min = 5, .max = 11 },
301 .p = { .min = 10, .max = 30 },
302 .p1 = { .min = 1, .max = 3},
303 .p2 = { .dot_limit = 270000,
304 .p2_slow = 10,
305 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800306 },
Keith Packarde4b36692009-06-05 19:22:17 -0700307};
308
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300309static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700310 .dot = { .min = 22000, .max = 400000 },
311 .vco = { .min = 1750000, .max = 3500000},
312 .n = { .min = 1, .max = 4 },
313 .m = { .min = 104, .max = 138 },
314 .m1 = { .min = 16, .max = 23 },
315 .m2 = { .min = 5, .max = 11 },
316 .p = { .min = 5, .max = 80 },
317 .p1 = { .min = 1, .max = 8},
318 .p2 = { .dot_limit = 165000,
319 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700320};
321
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300322static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .dot = { .min = 20000, .max = 115000 },
324 .vco = { .min = 1750000, .max = 3500000 },
325 .n = { .min = 1, .max = 3 },
326 .m = { .min = 104, .max = 138 },
327 .m1 = { .min = 17, .max = 23 },
328 .m2 = { .min = 5, .max = 11 },
329 .p = { .min = 28, .max = 112 },
330 .p1 = { .min = 2, .max = 8 },
331 .p2 = { .dot_limit = 0,
332 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800333 },
Keith Packarde4b36692009-06-05 19:22:17 -0700334};
335
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300336static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .dot = { .min = 80000, .max = 224000 },
338 .vco = { .min = 1750000, .max = 3500000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 104, .max = 138 },
341 .m1 = { .min = 17, .max = 23 },
342 .m2 = { .min = 5, .max = 11 },
343 .p = { .min = 14, .max = 42 },
344 .p1 = { .min = 2, .max = 6 },
345 .p2 = { .dot_limit = 0,
346 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800347 },
Keith Packarde4b36692009-06-05 19:22:17 -0700348};
349
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300350static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .dot = { .min = 20000, .max = 400000},
352 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700353 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400354 .n = { .min = 3, .max = 6 },
355 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .m1 = { .min = 0, .max = 0 },
358 .m2 = { .min = 0, .max = 254 },
359 .p = { .min = 5, .max = 80 },
360 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 .p2 = { .dot_limit = 200000,
362 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700363};
364
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300365static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400366 .dot = { .min = 20000, .max = 400000 },
367 .vco = { .min = 1700000, .max = 3500000 },
368 .n = { .min = 3, .max = 6 },
369 .m = { .min = 2, .max = 256 },
370 .m1 = { .min = 0, .max = 0 },
371 .m2 = { .min = 0, .max = 254 },
372 .p = { .min = 7, .max = 112 },
373 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700374 .p2 = { .dot_limit = 112000,
375 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700376};
377
Eric Anholt273e27c2011-03-30 13:01:10 -0700378/* Ironlake / Sandybridge
379 *
380 * We calculate clock using (register_value + 2) for N/M1/M2, so here
381 * the range value for them is (actual_value - 2).
382 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300383static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 .dot = { .min = 25000, .max = 350000 },
385 .vco = { .min = 1760000, .max = 3510000 },
386 .n = { .min = 1, .max = 5 },
387 .m = { .min = 79, .max = 127 },
388 .m1 = { .min = 12, .max = 22 },
389 .m2 = { .min = 5, .max = 9 },
390 .p = { .min = 5, .max = 80 },
391 .p1 = { .min = 1, .max = 8 },
392 .p2 = { .dot_limit = 225000,
393 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700394};
395
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300396static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .dot = { .min = 25000, .max = 350000 },
398 .vco = { .min = 1760000, .max = 3510000 },
399 .n = { .min = 1, .max = 3 },
400 .m = { .min = 79, .max = 118 },
401 .m1 = { .min = 12, .max = 22 },
402 .m2 = { .min = 5, .max = 9 },
403 .p = { .min = 28, .max = 112 },
404 .p1 = { .min = 2, .max = 8 },
405 .p2 = { .dot_limit = 225000,
406 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800407};
408
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300409static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700410 .dot = { .min = 25000, .max = 350000 },
411 .vco = { .min = 1760000, .max = 3510000 },
412 .n = { .min = 1, .max = 3 },
413 .m = { .min = 79, .max = 127 },
414 .m1 = { .min = 12, .max = 22 },
415 .m2 = { .min = 5, .max = 9 },
416 .p = { .min = 14, .max = 56 },
417 .p1 = { .min = 2, .max = 8 },
418 .p2 = { .dot_limit = 225000,
419 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420};
421
Eric Anholt273e27c2011-03-30 13:01:10 -0700422/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300423static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700424 .dot = { .min = 25000, .max = 350000 },
425 .vco = { .min = 1760000, .max = 3510000 },
426 .n = { .min = 1, .max = 2 },
427 .m = { .min = 79, .max = 126 },
428 .m1 = { .min = 12, .max = 22 },
429 .m2 = { .min = 5, .max = 9 },
430 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400431 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .p2 = { .dot_limit = 225000,
433 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434};
435
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300436static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700437 .dot = { .min = 25000, .max = 350000 },
438 .vco = { .min = 1760000, .max = 3510000 },
439 .n = { .min = 1, .max = 3 },
440 .m = { .min = 79, .max = 126 },
441 .m1 = { .min = 12, .max = 22 },
442 .m2 = { .min = 5, .max = 9 },
443 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400444 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .p2 = { .dot_limit = 225000,
446 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800447};
448
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300449static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300450 /*
451 * These are the data rate limits (measured in fast clocks)
452 * since those are the strictest limits we have. The fast
453 * clock and actual rate limits are more relaxed, so checking
454 * them would make no difference.
455 */
456 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200457 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700458 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700459 .m1 = { .min = 2, .max = 3 },
460 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300461 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300462 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700463};
464
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300465static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300466 /*
467 * These are the data rate limits (measured in fast clocks)
468 * since those are the strictest limits we have. The fast
469 * clock and actual rate limits are more relaxed, so checking
470 * them would make no difference.
471 */
472 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200473 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300474 .n = { .min = 1, .max = 1 },
475 .m1 = { .min = 2, .max = 2 },
476 .m2 = { .min = 24 << 22, .max = 175 << 22 },
477 .p1 = { .min = 2, .max = 4 },
478 .p2 = { .p2_slow = 1, .p2_fast = 14 },
479};
480
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300481static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200482 /* FIXME: find real dot limits */
483 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530484 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200485 .n = { .min = 1, .max = 1 },
486 .m1 = { .min = 2, .max = 2 },
487 /* FIXME: find real m2 limits */
488 .m2 = { .min = 2 << 22, .max = 255 << 22 },
489 .p1 = { .min = 2, .max = 4 },
490 .p2 = { .p2_slow = 1, .p2_fast = 20 },
491};
492
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200493static bool
494needs_modeset(struct drm_crtc_state *state)
495{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200496 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200497}
498
Imre Deakdccbea32015-06-22 23:35:51 +0300499/*
500 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
501 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
502 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
503 * The helpers' return value is the rate of the clock that is fed to the
504 * display engine's pipe which can be the above fast dot clock rate or a
505 * divided-down version of it.
506 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500507/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300508static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800509{
Shaohua Li21778322009-02-23 15:19:16 +0800510 clock->m = clock->m2 + 2;
511 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200512 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300513 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300514 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
515 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300516
517 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800518}
519
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200520static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
521{
522 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
523}
524
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300525static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800526{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200527 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200529 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300530 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300531 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800535}
536
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300537static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300538{
539 clock->m = clock->m1 * clock->m2;
540 clock->p = clock->p1 * clock->p2;
541 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300542 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300543 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
544 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300545
546 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300547}
548
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300549int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300554 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300558
559 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300560}
561
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800562#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800563/**
564 * Returns whether the given set of divisors are valid for a given refclk with
565 * the given connectors.
566 */
567
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100568static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300569 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300570 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800571{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300572 if (clock->n < limit->n.min || limit->n.max < clock->n)
573 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800578 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400579 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300580
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100581 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200582 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300583 if (clock->m1 <= clock->m2)
584 INTELPllInvalid("m1 <= m2\n");
585
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100586 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200587 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300588 if (clock->p < limit->p.min || limit->p.max < clock->p)
589 INTELPllInvalid("p out of range\n");
590 if (clock->m < limit->m.min || limit->m.max < clock->m)
591 INTELPllInvalid("m out of range\n");
592 }
593
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400595 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
597 * connector, etc., rather than just a single range.
598 */
599 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
602 return true;
603}
604
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300606i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300607 const struct intel_crtc_state *crtc_state,
608 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800609{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300610 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800611
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300612 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100614 * For LVDS just rely on its current settings for dual-channel.
615 * We haven't figured out how to reliably set up different
616 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100618 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300621 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 } else {
623 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300628}
629
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200630/*
631 * Returns a set of divisors for the desired target clock with the given
632 * refclk, or FALSE. The returned values represent the clock equation:
633 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
634 *
635 * Target and reference clocks are specified in kHz.
636 *
637 * If match_clock is provided, then best_clock P divider must match the P
638 * divider from @match_clock used for LVDS downclocking.
639 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300643 int target, int refclk, struct dpll *match_clock,
644 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645{
646 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300647 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300648 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800651
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300652 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
653
Zhao Yakui42158662009-11-20 11:24:18 +0800654 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
655 clock.m1++) {
656 for (clock.m2 = limit->m2.min;
657 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200658 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800659 break;
660 for (clock.n = limit->n.min;
661 clock.n <= limit->n.max; clock.n++) {
662 for (clock.p1 = limit->p1.min;
663 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 int this_err;
665
Imre Deakdccbea32015-06-22 23:35:51 +0300666 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100667 if (!intel_PLL_is_valid(to_i915(dev),
668 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000669 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800671 if (match_clock &&
672 clock.p != match_clock->p)
673 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674
675 this_err = abs(clock.dot - target);
676 if (this_err < err) {
677 *best_clock = clock;
678 err = this_err;
679 }
680 }
681 }
682 }
683 }
684
685 return (err != target);
686}
687
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200688/*
689 * Returns a set of divisors for the desired target clock with the given
690 * refclk, or FALSE. The returned values represent the clock equation:
691 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
692 *
693 * Target and reference clocks are specified in kHz.
694 *
695 * If match_clock is provided, then best_clock P divider must match the P
696 * divider from @match_clock used for LVDS downclocking.
697 */
Ma Lingd4906092009-03-18 20:13:27 +0800698static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300699pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200700 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300701 int target, int refclk, struct dpll *match_clock,
702 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200703{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300704 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300705 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 int err = target;
707
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200708 memset(best_clock, 0, sizeof(*best_clock));
709
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300710 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
711
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200712 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
713 clock.m1++) {
714 for (clock.m2 = limit->m2.min;
715 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200716 for (clock.n = limit->n.min;
717 clock.n <= limit->n.max; clock.n++) {
718 for (clock.p1 = limit->p1.min;
719 clock.p1 <= limit->p1.max; clock.p1++) {
720 int this_err;
721
Imre Deakdccbea32015-06-22 23:35:51 +0300722 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100723 if (!intel_PLL_is_valid(to_i915(dev),
724 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800725 &clock))
726 continue;
727 if (match_clock &&
728 clock.p != match_clock->p)
729 continue;
730
731 this_err = abs(clock.dot - target);
732 if (this_err < err) {
733 *best_clock = clock;
734 err = this_err;
735 }
736 }
737 }
738 }
739 }
740
741 return (err != target);
742}
743
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200744/*
745 * Returns a set of divisors for the desired target clock with the given
746 * refclk, or FALSE. The returned values represent the clock equation:
747 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200748 *
749 * Target and reference clocks are specified in kHz.
750 *
751 * If match_clock is provided, then best_clock P divider must match the P
752 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200753 */
Ma Lingd4906092009-03-18 20:13:27 +0800754static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300755g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200756 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300757 int target, int refclk, struct dpll *match_clock,
758 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800759{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300761 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800762 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300763 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400764 /* approximately equals target * 0.00585 */
765 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800766
767 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300768
769 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
770
Ma Lingd4906092009-03-18 20:13:27 +0800771 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200774 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800775 for (clock.m1 = limit->m1.max;
776 clock.m1 >= limit->m1.min; clock.m1--) {
777 for (clock.m2 = limit->m2.max;
778 clock.m2 >= limit->m2.min; clock.m2--) {
779 for (clock.p1 = limit->p1.max;
780 clock.p1 >= limit->p1.min; clock.p1--) {
781 int this_err;
782
Imre Deakdccbea32015-06-22 23:35:51 +0300783 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100784 if (!intel_PLL_is_valid(to_i915(dev),
785 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000786 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800787 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000788
789 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800790 if (this_err < err_most) {
791 *best_clock = clock;
792 err_most = this_err;
793 max_n = clock.n;
794 found = true;
795 }
796 }
797 }
798 }
799 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800800 return found;
801}
Ma Lingd4906092009-03-18 20:13:27 +0800802
Imre Deakd5dd62b2015-03-17 11:40:03 +0200803/*
804 * Check if the calculated PLL configuration is more optimal compared to the
805 * best configuration and error found so far. Return the calculated error.
806 */
807static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300808 const struct dpll *calculated_clock,
809 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200810 unsigned int best_error_ppm,
811 unsigned int *error_ppm)
812{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200813 /*
814 * For CHV ignore the error and consider only the P value.
815 * Prefer a bigger P value based on HW requirements.
816 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100817 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200818 *error_ppm = 0;
819
820 return calculated_clock->p > best_clock->p;
821 }
822
Imre Deak24be4e42015-03-17 11:40:04 +0200823 if (WARN_ON_ONCE(!target_freq))
824 return false;
825
Imre Deakd5dd62b2015-03-17 11:40:03 +0200826 *error_ppm = div_u64(1000000ULL *
827 abs(target_freq - calculated_clock->dot),
828 target_freq);
829 /*
830 * Prefer a better P value over a better (smaller) error if the error
831 * is small. Ensure this preference for future configurations too by
832 * setting the error to 0.
833 */
834 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
835 *error_ppm = 0;
836
837 return true;
838 }
839
840 return *error_ppm + 10 < best_error_ppm;
841}
842
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200843/*
844 * Returns a set of divisors for the desired target clock with the given
845 * refclk, or FALSE. The returned values represent the clock equation:
846 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
847 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800848static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300849vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200850 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300851 int target, int refclk, struct dpll *match_clock,
852 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700853{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200854 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300855 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300856 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300857 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300858 /* min update 19.2 MHz */
859 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300860 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700861
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300862 target *= 5; /* fast clock */
863
864 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700865
866 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300867 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300868 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300869 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300870 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700872 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300873 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200874 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300875
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300876 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
877 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300878
Imre Deakdccbea32015-06-22 23:35:51 +0300879 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100881 if (!intel_PLL_is_valid(to_i915(dev),
882 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300883 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300884 continue;
885
Imre Deakd5dd62b2015-03-17 11:40:03 +0200886 if (!vlv_PLL_is_optimal(dev, target,
887 &clock,
888 best_clock,
889 bestppm, &ppm))
890 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300891
Imre Deakd5dd62b2015-03-17 11:40:03 +0200892 *best_clock = clock;
893 bestppm = ppm;
894 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700895 }
896 }
897 }
898 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300900 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700901}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200903/*
904 * Returns a set of divisors for the desired target clock with the given
905 * refclk, or FALSE. The returned values represent the clock equation:
906 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
907 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300908static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300909chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200910 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300911 int target, int refclk, struct dpll *match_clock,
912 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300913{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200914 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300915 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300917 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300918 uint64_t m2;
919 int found = false;
920
921 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200922 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300923
924 /*
925 * Based on hardware doc, the n always set to 1, and m1 always
926 * set to 2. If requires to support 200Mhz refclk, we need to
927 * revisit this because n may not 1 anymore.
928 */
929 clock.n = 1, clock.m1 = 2;
930 target *= 5; /* fast clock */
931
932 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
933 for (clock.p2 = limit->p2.p2_fast;
934 clock.p2 >= limit->p2.p2_slow;
935 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200936 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300937
938 clock.p = clock.p1 * clock.p2;
939
940 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
941 clock.n) << 22, refclk * clock.m1);
942
943 if (m2 > INT_MAX/clock.m1)
944 continue;
945
946 clock.m2 = m2;
947
Imre Deakdccbea32015-06-22 23:35:51 +0300948 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100950 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300951 continue;
952
Imre Deak9ca3ba02015-03-17 11:40:05 +0200953 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
954 best_error_ppm, &error_ppm))
955 continue;
956
957 *best_clock = clock;
958 best_error_ppm = error_ppm;
959 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300960 }
961 }
962
963 return found;
964}
965
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300967 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200968{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200969 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300970 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200972 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200973 target_clock, refclk, NULL, best_clock);
974}
975
Ville Syrjälä525b9312016-10-31 22:37:02 +0200976bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300977{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978 /* Be paranoid as we can arrive here with only partial
979 * state retrieved from the hardware during setup.
980 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100981 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300982 * as Haswell has gained clock readout/fastboot support.
983 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000984 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300985 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700986 *
987 * FIXME: The intel_crtc->active here should be switched to
988 * crtc->state->active once we have proper CRTC states wired up
989 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300990 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200991 return crtc->active && crtc->base.primary->state->fb &&
992 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300993}
994
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200995enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
996 enum pipe pipe)
997{
Ville Syrjälä98187832016-10-31 22:37:10 +0200998 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001000 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001001}
1002
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001003static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001004{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001005 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001006 u32 line1, line2;
1007 u32 line_mask;
1008
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001009 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001010 line_mask = DSL_LINEMASK_GEN2;
1011 else
1012 line_mask = DSL_LINEMASK_GEN3;
1013
1014 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001015 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001016 line2 = I915_READ(reg) & line_mask;
1017
1018 return line1 == line2;
1019}
1020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021/*
1022 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001023 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001029 * On Gen4 and above:
1030 * wait for the pipe register state bit to turn off
1031 *
1032 * Otherwise:
1033 * wait for the display line value to settle (it usually
1034 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001035 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001036 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001037static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001039 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001040 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001041 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001043 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001044 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001045
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001047 if (intel_wait_for_register(dev_priv,
1048 reg, I965_PIPECONF_ACTIVE, 0,
1049 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001050 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001051 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001052 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001053 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001054 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001056}
1057
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001059void assert_pll(struct drm_i915_private *dev_priv,
1060 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001062 u32 val;
1063 bool cur_state;
1064
Ville Syrjälä649636e2015-09-22 19:50:01 +03001065 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001066 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001067 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001069 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001070}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001071
Jani Nikula23538ef2013-08-27 15:12:22 +03001072/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001073void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001074{
1075 u32 val;
1076 bool cur_state;
1077
Ville Syrjäläa5805162015-05-26 20:42:30 +03001078 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001079 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001080 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001081
1082 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001083 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001084 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001085 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001086}
Jani Nikula23538ef2013-08-27 15:12:22 +03001087
Jesse Barnes040484a2011-01-03 12:14:26 -08001088static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1089 enum pipe pipe, bool state)
1090{
Jesse Barnes040484a2011-01-03 12:14:26 -08001091 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1093 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001094
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001095 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001096 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001097 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001098 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001099 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001101 cur_state = !!(val & FDI_TX_ENABLE);
1102 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001103 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001104 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001105 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001106}
1107#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1108#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1109
1110static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1111 enum pipe pipe, bool state)
1112{
Jesse Barnes040484a2011-01-03 12:14:26 -08001113 u32 val;
1114 bool cur_state;
1115
Ville Syrjälä649636e2015-09-22 19:50:01 +03001116 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001117 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
Jesse Barnes040484a2011-01-03 12:14:26 -08001128 u32 val;
1129
1130 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001131 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001132 return;
1133
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001135 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 return;
1137
Ville Syrjälä649636e2015-09-22 19:50:01 +03001138 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001139 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001140}
1141
Daniel Vetter55607e82013-06-16 21:42:39 +02001142void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1143 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001144{
Jesse Barnes040484a2011-01-03 12:14:26 -08001145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
Ville Syrjälä649636e2015-09-22 19:50:01 +03001148 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001150 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001151 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001152 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001153}
1154
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001155void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001156{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001157 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 u32 val;
1159 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001160 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001162 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001163 return;
1164
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001165 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001166 u32 port_sel;
1167
Imre Deak44cb7342016-08-10 14:07:29 +03001168 pp_reg = PP_CONTROL(0);
1169 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001170
1171 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1172 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1173 panel_pipe = PIPE_B;
1174 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001175 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001176 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001177 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001178 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001179 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001180 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001181 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1182 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001183 }
1184
1185 val = I915_READ(pp_reg);
1186 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001187 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188 locked = false;
1189
Rob Clarke2c719b2014-12-15 13:56:32 -05001190 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001192 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193}
1194
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001195static void assert_cursor(struct drm_i915_private *dev_priv,
1196 enum pipe pipe, bool state)
1197{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001198 bool cur_state;
1199
Jani Nikula2a307c22016-11-30 17:43:04 +02001200 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001201 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001202 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001203 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001204
Rob Clarke2c719b2014-12-15 13:56:32 -05001205 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001206 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001207 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208}
1209#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1210#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1211
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001212void assert_pipe(struct drm_i915_private *dev_priv,
1213 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001214{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001215 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001216 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1217 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001218 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001220 /* we keep both pipes enabled on 830 */
1221 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001222 state = true;
1223
Imre Deak4feed0e2016-02-12 18:55:14 +02001224 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1225 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001227 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001228
1229 intel_display_power_put(dev_priv, power_domain);
1230 } else {
1231 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001232 }
1233
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001235 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001236 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001237}
1238
Chris Wilson931872f2012-01-16 23:01:13 +00001239static void assert_plane(struct drm_i915_private *dev_priv,
1240 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001243 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001246 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001248 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001249 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250}
1251
Chris Wilson931872f2012-01-16 23:01:13 +00001252#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1253#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1254
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001258 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
Ville Syrjälä653e1022013-06-04 13:49:05 +03001260 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001262 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001263 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001264 "plane %c assertion failure, should be disabled but not\n",
1265 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001266 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001267 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001268
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001270 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001271 u32 val = I915_READ(DSPCNTR(i));
1272 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001274 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001275 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1276 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277 }
1278}
1279
Jesse Barnes19332d72013-03-28 09:55:38 -07001280static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
1282{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001283 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001284
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001285 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001286 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001287 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001289 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1290 sprite, pipe_name(pipe));
1291 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001292 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001293 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001294 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001295 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001297 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001299 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001301 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001302 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001303 plane_name(pipe), pipe_name(pipe));
Ville Syrjäläab330812017-04-21 21:14:32 +03001304 } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001305 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001306 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001307 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1308 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001309 }
1310}
1311
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001312static void assert_vblank_disabled(struct drm_crtc *crtc)
1313{
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001315 drm_crtc_vblank_put(crtc);
1316}
1317
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001318void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1319 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001320{
Jesse Barnes92f25842011-01-04 15:09:34 -08001321 u32 val;
1322 bool enabled;
1323
Ville Syrjälä649636e2015-09-22 19:50:01 +03001324 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001325 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001327 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001329}
1330
Keith Packard4e634382011-08-06 10:39:45 -07001331static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001333{
1334 if ((val & DP_PORT_EN) == 0)
1335 return false;
1336
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001337 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001338 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001339 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1340 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001341 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001342 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1343 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001344 } else {
1345 if ((val & DP_PIPE_MASK) != (pipe << 30))
1346 return false;
1347 }
1348 return true;
1349}
1350
Keith Packard1519b992011-08-06 10:35:34 -07001351static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe, u32 val)
1353{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001354 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001355 return false;
1356
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001357 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001358 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001359 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001360 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001361 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1362 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001363 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001364 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001365 return false;
1366 }
1367 return true;
1368}
1369
1370static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1371 enum pipe pipe, u32 val)
1372{
1373 if ((val & LVDS_PORT_EN) == 0)
1374 return false;
1375
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001376 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001377 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1378 return false;
1379 } else {
1380 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1381 return false;
1382 }
1383 return true;
1384}
1385
1386static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
1389 if ((val & ADPA_DAC_ENABLE) == 0)
1390 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001391 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001392 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1393 return false;
1394 } else {
1395 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1396 return false;
1397 }
1398 return true;
1399}
1400
Jesse Barnes291906f2011-02-02 12:28:03 -08001401static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001402 enum pipe pipe, i915_reg_t reg,
1403 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001404{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001405 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001406 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001408 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001409
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001410 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001411 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001412 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001413}
1414
1415static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001416 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001417{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001418 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001420 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001421 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001422
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001423 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001424 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001425 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
1428static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1429 enum pipe pipe)
1430{
Jesse Barnes291906f2011-02-02 12:28:03 -08001431 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001432
Keith Packardf0575e92011-07-25 22:12:43 -07001433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1434 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1435 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001436
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001441
Ville Syrjälä649636e2015-09-22 19:50:01 +03001442 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001443 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001444 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001445 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001446
Paulo Zanonie2debe92013-02-18 19:00:27 -03001447 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1448 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1449 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001450}
1451
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001452static void _vlv_enable_pll(struct intel_crtc *crtc,
1453 const struct intel_crtc_state *pipe_config)
1454{
1455 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1456 enum pipe pipe = crtc->pipe;
1457
1458 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1459 POSTING_READ(DPLL(pipe));
1460 udelay(150);
1461
Chris Wilson2c30b432016-06-30 15:32:54 +01001462 if (intel_wait_for_register(dev_priv,
1463 DPLL(pipe),
1464 DPLL_LOCK_VLV,
1465 DPLL_LOCK_VLV,
1466 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001467 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1468}
1469
Ville Syrjäläd288f652014-10-28 13:20:22 +02001470static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001471 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001473 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001474 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001476 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001477
Daniel Vetter87442f72013-06-06 00:52:17 +02001478 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001479 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001480
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001481 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1482 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001483
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001484 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1485 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001486}
1487
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001488
1489static void _chv_enable_pll(struct intel_crtc *crtc,
1490 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001491{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001492 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001493 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001495 u32 tmp;
1496
Ville Syrjäläa5805162015-05-26 20:42:30 +03001497 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001498
1499 /* Enable back the 10bit clock to display controller */
1500 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1501 tmp |= DPIO_DCLKP_EN;
1502 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1503
Ville Syrjälä54433e92015-05-26 20:42:31 +03001504 mutex_unlock(&dev_priv->sb_lock);
1505
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001506 /*
1507 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1508 */
1509 udelay(1);
1510
1511 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001512 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001513
1514 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001515 if (intel_wait_for_register(dev_priv,
1516 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1517 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001518 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001519}
1520
1521static void chv_enable_pll(struct intel_crtc *crtc,
1522 const struct intel_crtc_state *pipe_config)
1523{
1524 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1525 enum pipe pipe = crtc->pipe;
1526
1527 assert_pipe_disabled(dev_priv, pipe);
1528
1529 /* PLL is protected by panel, make sure we can write it */
1530 assert_panel_unlocked(dev_priv, pipe);
1531
1532 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1533 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534
Ville Syrjäläc2317752016-03-15 16:39:56 +02001535 if (pipe != PIPE_A) {
1536 /*
1537 * WaPixelRepeatModeFixForC0:chv
1538 *
1539 * DPLLCMD is AWOL. Use chicken bits to propagate
1540 * the value from DPLLBMD to either pipe B or C.
1541 */
1542 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1543 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1544 I915_WRITE(CBR4_VLV, 0);
1545 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1546
1547 /*
1548 * DPLLB VGA mode also seems to cause problems.
1549 * We should always have it disabled.
1550 */
1551 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1552 } else {
1553 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1554 POSTING_READ(DPLL_MD(pipe));
1555 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556}
1557
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001558static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559{
1560 struct intel_crtc *crtc;
1561 int count = 0;
1562
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001563 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001564 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001565 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1566 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001567
1568 return count;
1569}
1570
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001572{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001573 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001574 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001575 u32 dpll = crtc->config->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001576 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001577
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001578 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001579
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001580 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001581 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001582 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001583
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001584 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001586 /*
1587 * It appears to be important that we don't enable this
1588 * for the current pipe before otherwise configuring the
1589 * PLL. No idea how this should be handled if multiple
1590 * DVO outputs are enabled simultaneosly.
1591 */
1592 dpll |= DPLL_DVO_2X_MODE;
1593 I915_WRITE(DPLL(!crtc->pipe),
1594 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1595 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001596
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001597 /*
1598 * Apparently we need to have VGA mode enabled prior to changing
1599 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1600 * dividers, even though the register value does change.
1601 */
1602 I915_WRITE(reg, 0);
1603
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001604 I915_WRITE(reg, dpll);
1605
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606 /* Wait for the clocks to stabilize. */
1607 POSTING_READ(reg);
1608 udelay(150);
1609
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001610 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001611 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001612 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 } else {
1614 /* The pixel multiplier can only be updated once the
1615 * DPLL is enabled and the clocks are stable.
1616 *
1617 * So write it again.
1618 */
1619 I915_WRITE(reg, dpll);
1620 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001621
1622 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001623 for (i = 0; i < 3; i++) {
1624 I915_WRITE(reg, dpll);
1625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
1627 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628}
1629
1630/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001631 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001632 * @dev_priv: i915 private structure
1633 * @pipe: pipe PLL to disable
1634 *
1635 * Disable the PLL for @pipe, making sure the pipe is off first.
1636 *
1637 * Note! This is for pre-ILK only.
1638 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001639static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001640{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001641 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001642 enum pipe pipe = crtc->pipe;
1643
1644 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001645 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001646 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001647 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001648 I915_WRITE(DPLL(PIPE_B),
1649 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1650 I915_WRITE(DPLL(PIPE_A),
1651 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1652 }
1653
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001654 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001655 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 return;
1657
1658 /* Make sure the pipe isn't still relying on us */
1659 assert_pipe_disabled(dev_priv, pipe);
1660
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001661 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001662 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663}
1664
Jesse Barnesf6071162013-10-01 10:41:38 -07001665static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1666{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001667 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001668
1669 /* Make sure the pipe isn't still relying on us */
1670 assert_pipe_disabled(dev_priv, pipe);
1671
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001672 val = DPLL_INTEGRATED_REF_CLK_VLV |
1673 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1674 if (pipe != PIPE_A)
1675 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1676
Jesse Barnesf6071162013-10-01 10:41:38 -07001677 I915_WRITE(DPLL(pipe), val);
1678 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001679}
1680
1681static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1682{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001683 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001684 u32 val;
1685
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001686 /* Make sure the pipe isn't still relying on us */
1687 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001688
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001689 val = DPLL_SSC_REF_CLK_CHV |
1690 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001691 if (pipe != PIPE_A)
1692 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001693
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001694 I915_WRITE(DPLL(pipe), val);
1695 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001696
Ville Syrjäläa5805162015-05-26 20:42:30 +03001697 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001698
1699 /* Disable 10bit clock to display controller */
1700 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1701 val &= ~DPIO_DCLKP_EN;
1702 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1703
Ville Syrjäläa5805162015-05-26 20:42:30 +03001704 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001705}
1706
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001708 struct intel_digital_port *dport,
1709 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001710{
1711 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001712 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001713
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001714 switch (dport->port) {
1715 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001716 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001717 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001718 break;
1719 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001720 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001721 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001722 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001723 break;
1724 case PORT_D:
1725 port_mask = DPLL_PORTD_READY_MASK;
1726 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001727 break;
1728 default:
1729 BUG();
1730 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731
Chris Wilson370004d2016-06-30 15:32:56 +01001732 if (intel_wait_for_register(dev_priv,
1733 dpll_reg, port_mask, expected_mask,
1734 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001735 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1736 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001737}
1738
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001739static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1740 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001741{
Ville Syrjälä98187832016-10-31 22:37:10 +02001742 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1743 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001744 i915_reg_t reg;
1745 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001746
Jesse Barnes040484a2011-01-03 12:14:26 -08001747 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001748 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001749
1750 /* FDI must be feeding us bits for PCH ports */
1751 assert_fdi_tx_enabled(dev_priv, pipe);
1752 assert_fdi_rx_enabled(dev_priv, pipe);
1753
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001754 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001755 /* Workaround: Set the timing override bit before enabling the
1756 * pch transcoder. */
1757 reg = TRANS_CHICKEN2(pipe);
1758 val = I915_READ(reg);
1759 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1760 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001761 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001762
Daniel Vetterab9412b2013-05-03 11:49:46 +02001763 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001764 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001765 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001766
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001767 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001768 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001769 * Make the BPC in transcoder be consistent with
1770 * that in pipeconf reg. For HDMI we must use 8bpc
1771 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001772 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001773 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001774 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001775 val |= PIPECONF_8BPC;
1776 else
1777 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001778 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001779
1780 val &= ~TRANS_INTERLACE_MASK;
1781 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001782 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001783 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001784 val |= TRANS_LEGACY_INTERLACED_ILK;
1785 else
1786 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001787 else
1788 val |= TRANS_PROGRESSIVE;
1789
Jesse Barnes040484a2011-01-03 12:14:26 -08001790 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001791 if (intel_wait_for_register(dev_priv,
1792 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1793 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001794 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001795}
1796
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001798 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001799{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001800 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001801
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001802 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001803 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001804 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001805
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001806 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001807 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001808 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001809 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001810
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001811 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001812 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001813
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001814 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1815 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001816 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001817 else
1818 val |= TRANS_PROGRESSIVE;
1819
Daniel Vetterab9412b2013-05-03 11:49:46 +02001820 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001821 if (intel_wait_for_register(dev_priv,
1822 LPT_TRANSCONF,
1823 TRANS_STATE_ENABLE,
1824 TRANS_STATE_ENABLE,
1825 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001826 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001827}
1828
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001829static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1830 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001831{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001832 i915_reg_t reg;
1833 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001834
1835 /* FDI relies on the transcoder */
1836 assert_fdi_tx_disabled(dev_priv, pipe);
1837 assert_fdi_rx_disabled(dev_priv, pipe);
1838
Jesse Barnes291906f2011-02-02 12:28:03 -08001839 /* Ports must be off as well */
1840 assert_pch_ports_disabled(dev_priv, pipe);
1841
Daniel Vetterab9412b2013-05-03 11:49:46 +02001842 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001843 val = I915_READ(reg);
1844 val &= ~TRANS_ENABLE;
1845 I915_WRITE(reg, val);
1846 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001847 if (intel_wait_for_register(dev_priv,
1848 reg, TRANS_STATE_ENABLE, 0,
1849 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001850 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001851
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001852 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001853 /* Workaround: Clear the timing override chicken bit again. */
1854 reg = TRANS_CHICKEN2(pipe);
1855 val = I915_READ(reg);
1856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1857 I915_WRITE(reg, val);
1858 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001859}
1860
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001861void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001862{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001863 u32 val;
1864
Daniel Vetterab9412b2013-05-03 11:49:46 +02001865 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001866 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001867 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001868 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001869 if (intel_wait_for_register(dev_priv,
1870 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1871 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001872 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001873
1874 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001875 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001876 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001877 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001878}
1879
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001880enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001881{
1882 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1883
1884 WARN_ON(!crtc->config->has_pch_encoder);
1885
1886 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001887 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001888 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001889 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001890}
1891
Jesse Barnes92f25842011-01-04 15:09:34 -08001892/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001893 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001894 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001895 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001896 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001898 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001899static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001900{
Paulo Zanoni03722642014-01-17 13:51:09 -02001901 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001902 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001903 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001904 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001905 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001906 u32 val;
1907
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001908 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1909
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001910 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001911 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001912 assert_sprites_disabled(dev_priv, pipe);
1913
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914 /*
1915 * A pipe without a PLL won't actually be able to drive bits from
1916 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1917 * need the check.
1918 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001919 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001920 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001921 assert_dsi_pll_enabled(dev_priv);
1922 else
1923 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001924 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001925 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001926 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001927 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001928 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001929 assert_fdi_tx_pll_enabled(dev_priv,
1930 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001931 }
1932 /* FIXME: assert CPU port conditions for SNB+ */
1933 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001935 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001937 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001938 /* we keep both pipes enabled on 830 */
1939 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001940 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001941 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001942
1943 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001944 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001945
1946 /*
1947 * Until the pipe starts DSL will read as 0, which would cause
1948 * an apparent vblank timestamp jump, which messes up also the
1949 * frame count when it's derived from the timestamps. So let's
1950 * wait for the pipe to start properly before we call
1951 * drm_crtc_vblank_on()
1952 */
1953 if (dev->max_vblank_count == 0 &&
1954 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1955 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001956}
1957
1958/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001959 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001960 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001961 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001962 * Disable the pipe of @crtc, making sure that various hardware
1963 * specific requirements are met, if applicable, e.g. plane
1964 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965 *
1966 * Will wait until the pipe has shut down before returning.
1967 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001968static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001969{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001970 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001971 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001972 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001973 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001974 u32 val;
1975
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001976 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1977
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 /*
1979 * Make sure planes won't keep trying to pump pixels to us,
1980 * or we might hang the display.
1981 */
1982 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001983 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001984 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001985
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001986 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001987 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001988 if ((val & PIPECONF_ENABLE) == 0)
1989 return;
1990
Ville Syrjälä67adc642014-08-15 01:21:57 +03001991 /*
1992 * Double wide has implications for planes
1993 * so best keep it disabled when not needed.
1994 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001995 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001996 val &= ~PIPECONF_DOUBLE_WIDE;
1997
1998 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001999 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002000 val &= ~PIPECONF_ENABLE;
2001
2002 I915_WRITE(reg, val);
2003 if ((val & PIPECONF_ENABLE) == 0)
2004 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005}
2006
Ville Syrjälä832be822016-01-12 21:08:33 +02002007static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2008{
2009 return IS_GEN2(dev_priv) ? 2048 : 4096;
2010}
2011
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002012static unsigned int
2013intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002014{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002015 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2016 unsigned int cpp = fb->format->cpp[plane];
2017
2018 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002019 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002020 return cpp;
2021 case I915_FORMAT_MOD_X_TILED:
2022 if (IS_GEN2(dev_priv))
2023 return 128;
2024 else
2025 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002026 case I915_FORMAT_MOD_Y_TILED_CCS:
2027 if (plane == 1)
2028 return 128;
2029 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002030 case I915_FORMAT_MOD_Y_TILED:
2031 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2032 return 128;
2033 else
2034 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002035 case I915_FORMAT_MOD_Yf_TILED_CCS:
2036 if (plane == 1)
2037 return 128;
2038 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002039 case I915_FORMAT_MOD_Yf_TILED:
2040 switch (cpp) {
2041 case 1:
2042 return 64;
2043 case 2:
2044 case 4:
2045 return 128;
2046 case 8:
2047 case 16:
2048 return 256;
2049 default:
2050 MISSING_CASE(cpp);
2051 return cpp;
2052 }
2053 break;
2054 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002055 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002056 return cpp;
2057 }
2058}
2059
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002060static unsigned int
2061intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062{
Ben Widawsky2f075562017-03-24 14:29:48 -07002063 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02002064 return 1;
2065 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002066 return intel_tile_size(to_i915(fb->dev)) /
2067 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002068}
2069
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002070/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002071static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002072 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002073 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002074{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002075 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2076 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002077
2078 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002079 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002080}
2081
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002082unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002083intel_fb_align_height(const struct drm_framebuffer *fb,
2084 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002085{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002086 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002087
2088 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002089}
2090
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002091unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2092{
2093 unsigned int size = 0;
2094 int i;
2095
2096 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2097 size += rot_info->plane[i].width * rot_info->plane[i].height;
2098
2099 return size;
2100}
2101
Daniel Vetter75c82a52015-10-14 16:51:04 +02002102static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002103intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2104 const struct drm_framebuffer *fb,
2105 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002106{
Chris Wilson7b92c042017-01-14 00:28:26 +00002107 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002108 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002109 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002110 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002111 }
2112}
2113
Ville Syrjäläfabac482017-03-27 21:55:43 +03002114static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2115{
2116 if (IS_I830(dev_priv))
2117 return 16 * 1024;
2118 else if (IS_I85X(dev_priv))
2119 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002120 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2121 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002122 else
2123 return 4 * 1024;
2124}
2125
Ville Syrjälä603525d2016-01-12 21:08:37 +02002126static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002127{
2128 if (INTEL_INFO(dev_priv)->gen >= 9)
2129 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002130 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002131 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002132 return 128 * 1024;
2133 else if (INTEL_INFO(dev_priv)->gen >= 4)
2134 return 4 * 1024;
2135 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002136 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002137}
2138
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002139static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2140 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002141{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002142 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2143
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002144 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002145 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002146 return 4096;
2147
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002148 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002149 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002150 return intel_linear_alignment(dev_priv);
2151 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002152 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002153 return 256 * 1024;
2154 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002155 case I915_FORMAT_MOD_Y_TILED_CCS:
2156 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002157 case I915_FORMAT_MOD_Y_TILED:
2158 case I915_FORMAT_MOD_Yf_TILED:
2159 return 1 * 1024 * 1024;
2160 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002161 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002162 return 0;
2163 }
2164}
2165
Chris Wilson058d88c2016-08-15 10:49:06 +01002166struct i915_vma *
2167intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002168{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002169 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002170 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002171 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002172 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002173 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002174 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002175
Matt Roperebcdd392014-07-09 16:22:11 -07002176 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2177
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002178 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002179
Ville Syrjälä3465c582016-02-15 22:54:43 +02002180 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002181
Chris Wilson693db182013-03-05 14:52:39 +00002182 /* Note that the w/a also requires 64 PTE of padding following the
2183 * bo. We currently fill all unused PTE with the shadow page and so
2184 * we should always have valid PTE following the scanout preventing
2185 * the VT-d warning.
2186 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002187 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002188 alignment = 256 * 1024;
2189
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002190 /*
2191 * Global gtt pte registers are special registers which actually forward
2192 * writes to a chunk of system memory. Which means that there is no risk
2193 * that the register values disappear as soon as we call
2194 * intel_runtime_pm_put(), so it is correct to wrap only the
2195 * pin/unpin/fence and not more.
2196 */
2197 intel_runtime_pm_get(dev_priv);
2198
Daniel Vetter9db529a2017-08-08 10:08:28 +02002199 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2200
Chris Wilson058d88c2016-08-15 10:49:06 +01002201 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002202 if (IS_ERR(vma))
2203 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002204
Chris Wilson05a20d02016-08-18 17:16:55 +01002205 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002206 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2207 * fence, whereas 965+ only requires a fence if using
2208 * framebuffer compression. For simplicity, we always, when
2209 * possible, install a fence as the cost is not that onerous.
2210 *
2211 * If we fail to fence the tiled scanout, then either the
2212 * modeset will reject the change (which is highly unlikely as
2213 * the affected systems, all but one, do not have unmappable
2214 * space) or we will not be able to enable full powersaving
2215 * techniques (also likely not to apply due to various limits
2216 * FBC and the like impose on the size of the buffer, which
2217 * presumably we violated anyway with this unmappable buffer).
2218 * Anyway, it is presumably better to stumble onwards with
2219 * something and try to run the system in a "less than optimal"
2220 * mode that matches the user configuration.
2221 */
2222 if (i915_vma_get_fence(vma) == 0)
2223 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002224 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002225
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002226 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002227err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002228 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2229
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002230 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002231 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232}
2233
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002234void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002235{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002236 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002237
Chris Wilson49ef5292016-08-18 17:17:00 +01002238 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002239 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002240 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002241}
2242
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002243static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2244 unsigned int rotation)
2245{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002246 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002247 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2248 else
2249 return fb->pitches[plane];
2250}
2251
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002252/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002253 * Convert the x/y offsets into a linear offset.
2254 * Only valid with 0/180 degree rotation, which is fine since linear
2255 * offset is only used with linear buffers on pre-hsw and tiled buffers
2256 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2257 */
2258u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002259 const struct intel_plane_state *state,
2260 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002261{
Ville Syrjälä29490562016-01-20 18:02:50 +02002262 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002263 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002264 unsigned int pitch = fb->pitches[plane];
2265
2266 return y * pitch + x * cpp;
2267}
2268
2269/*
2270 * Add the x/y offsets derived from fb->offsets[] to the user
2271 * specified plane src x/y offsets. The resulting x/y offsets
2272 * specify the start of scanout from the beginning of the gtt mapping.
2273 */
2274void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002275 const struct intel_plane_state *state,
2276 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002277
2278{
Ville Syrjälä29490562016-01-20 18:02:50 +02002279 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2280 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002281
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002282 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002283 *x += intel_fb->rotated[plane].x;
2284 *y += intel_fb->rotated[plane].y;
2285 } else {
2286 *x += intel_fb->normal[plane].x;
2287 *y += intel_fb->normal[plane].y;
2288 }
2289}
2290
2291/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002292 * Input tile dimensions and pitch must already be
2293 * rotated to match x and y, and in pixel units.
2294 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002295static u32 _intel_adjust_tile_offset(int *x, int *y,
2296 unsigned int tile_width,
2297 unsigned int tile_height,
2298 unsigned int tile_size,
2299 unsigned int pitch_tiles,
2300 u32 old_offset,
2301 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002302{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002303 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002304 unsigned int tiles;
2305
2306 WARN_ON(old_offset & (tile_size - 1));
2307 WARN_ON(new_offset & (tile_size - 1));
2308 WARN_ON(new_offset > old_offset);
2309
2310 tiles = (old_offset - new_offset) / tile_size;
2311
2312 *y += tiles / pitch_tiles * tile_height;
2313 *x += tiles % pitch_tiles * tile_width;
2314
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002315 /* minimize x in case it got needlessly big */
2316 *y += *x / pitch_pixels * tile_height;
2317 *x %= pitch_pixels;
2318
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002319 return new_offset;
2320}
2321
2322/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002323 * Adjust the tile offset by moving the difference into
2324 * the x/y offsets.
2325 */
2326static u32 intel_adjust_tile_offset(int *x, int *y,
2327 const struct intel_plane_state *state, int plane,
2328 u32 old_offset, u32 new_offset)
2329{
2330 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2331 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002332 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002333 unsigned int rotation = state->base.rotation;
2334 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2335
2336 WARN_ON(new_offset > old_offset);
2337
Ben Widawsky2f075562017-03-24 14:29:48 -07002338 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002339 unsigned int tile_size, tile_width, tile_height;
2340 unsigned int pitch_tiles;
2341
2342 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002343 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002344
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002345 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002346 pitch_tiles = pitch / tile_height;
2347 swap(tile_width, tile_height);
2348 } else {
2349 pitch_tiles = pitch / (tile_width * cpp);
2350 }
2351
2352 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2353 tile_size, pitch_tiles,
2354 old_offset, new_offset);
2355 } else {
2356 old_offset += *y * pitch + *x * cpp;
2357
2358 *y = (old_offset - new_offset) / pitch;
2359 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2360 }
2361
2362 return new_offset;
2363}
2364
2365/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002366 * Computes the linear offset to the base tile and adjusts
2367 * x, y. bytes per pixel is assumed to be a power-of-two.
2368 *
2369 * In the 90/270 rotated case, x and y are assumed
2370 * to be already rotated to match the rotated GTT view, and
2371 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002372 *
2373 * This function is used when computing the derived information
2374 * under intel_framebuffer, so using any of that information
2375 * here is not allowed. Anything under drm_framebuffer can be
2376 * used. This is why the user has to pass in the pitch since it
2377 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002378 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002379static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2380 int *x, int *y,
2381 const struct drm_framebuffer *fb, int plane,
2382 unsigned int pitch,
2383 unsigned int rotation,
2384 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002385{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002386 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002387 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002388 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002389
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002390 if (alignment)
2391 alignment--;
2392
Ben Widawsky2f075562017-03-24 14:29:48 -07002393 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002394 unsigned int tile_size, tile_width, tile_height;
2395 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002396
Ville Syrjäläd8433102016-01-12 21:08:35 +02002397 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002398 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002399
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002400 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002401 pitch_tiles = pitch / tile_height;
2402 swap(tile_width, tile_height);
2403 } else {
2404 pitch_tiles = pitch / (tile_width * cpp);
2405 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002406
Ville Syrjäläd8433102016-01-12 21:08:35 +02002407 tile_rows = *y / tile_height;
2408 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002409
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002410 tiles = *x / tile_width;
2411 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002412
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002413 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2414 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002415
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002416 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2417 tile_size, pitch_tiles,
2418 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002419 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002420 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002421 offset_aligned = offset & ~alignment;
2422
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002423 *y = (offset & alignment) / pitch;
2424 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002425 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002426
2427 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002428}
2429
Ville Syrjälä6687c902015-09-15 13:16:41 +03002430u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002431 const struct intel_plane_state *state,
2432 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002433{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002434 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2435 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002436 const struct drm_framebuffer *fb = state->base.fb;
2437 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002438 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002439 u32 alignment;
2440
2441 if (intel_plane->id == PLANE_CURSOR)
2442 alignment = intel_cursor_alignment(dev_priv);
2443 else
2444 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002445
2446 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2447 rotation, alignment);
2448}
2449
2450/* Convert the fb->offset[] linear offset into x/y offsets */
2451static void intel_fb_offset_to_xy(int *x, int *y,
2452 const struct drm_framebuffer *fb, int plane)
2453{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002454 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002455 unsigned int pitch = fb->pitches[plane];
2456 u32 linear_offset = fb->offsets[plane];
2457
2458 *y = linear_offset / pitch;
2459 *x = linear_offset % pitch / cpp;
2460}
2461
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002462static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2463{
2464 switch (fb_modifier) {
2465 case I915_FORMAT_MOD_X_TILED:
2466 return I915_TILING_X;
2467 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002468 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002469 return I915_TILING_Y;
2470 default:
2471 return I915_TILING_NONE;
2472 }
2473}
2474
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002475static const struct drm_format_info ccs_formats[] = {
2476 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2477 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2478 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2479 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2480};
2481
2482static const struct drm_format_info *
2483lookup_format_info(const struct drm_format_info formats[],
2484 int num_formats, u32 format)
2485{
2486 int i;
2487
2488 for (i = 0; i < num_formats; i++) {
2489 if (formats[i].format == format)
2490 return &formats[i];
2491 }
2492
2493 return NULL;
2494}
2495
2496static const struct drm_format_info *
2497intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2498{
2499 switch (cmd->modifier[0]) {
2500 case I915_FORMAT_MOD_Y_TILED_CCS:
2501 case I915_FORMAT_MOD_Yf_TILED_CCS:
2502 return lookup_format_info(ccs_formats,
2503 ARRAY_SIZE(ccs_formats),
2504 cmd->pixel_format);
2505 default:
2506 return NULL;
2507 }
2508}
2509
Ville Syrjälä6687c902015-09-15 13:16:41 +03002510static int
2511intel_fill_fb_info(struct drm_i915_private *dev_priv,
2512 struct drm_framebuffer *fb)
2513{
2514 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2515 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2516 u32 gtt_offset_rotated = 0;
2517 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002518 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002519 unsigned int tile_size = intel_tile_size(dev_priv);
2520
2521 for (i = 0; i < num_planes; i++) {
2522 unsigned int width, height;
2523 unsigned int cpp, size;
2524 u32 offset;
2525 int x, y;
2526
Ville Syrjälä353c8592016-12-14 23:30:57 +02002527 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002528 width = drm_framebuffer_plane_width(fb->width, fb, i);
2529 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002530
2531 intel_fb_offset_to_xy(&x, &y, fb, i);
2532
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002533 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2534 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2535 int hsub = fb->format->hsub;
2536 int vsub = fb->format->vsub;
2537 int tile_width, tile_height;
2538 int main_x, main_y;
2539 int ccs_x, ccs_y;
2540
2541 intel_tile_dims(fb, i, &tile_width, &tile_height);
2542
2543 ccs_x = (x * hsub) % (tile_width * hsub);
2544 ccs_y = (y * vsub) % (tile_height * vsub);
2545 main_x = intel_fb->normal[0].x % (tile_width * hsub);
2546 main_y = intel_fb->normal[0].y % (tile_height * vsub);
2547
2548 /*
2549 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2550 * x/y offsets must match between CCS and the main surface.
2551 */
2552 if (main_x != ccs_x || main_y != ccs_y) {
2553 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2554 main_x, main_y,
2555 ccs_x, ccs_y,
2556 intel_fb->normal[0].x,
2557 intel_fb->normal[0].y,
2558 x, y);
2559 return -EINVAL;
2560 }
2561 }
2562
Ville Syrjälä6687c902015-09-15 13:16:41 +03002563 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002564 * The fence (if used) is aligned to the start of the object
2565 * so having the framebuffer wrap around across the edge of the
2566 * fenced region doesn't really work. We have no API to configure
2567 * the fence start offset within the object (nor could we probably
2568 * on gen2/3). So it's just easier if we just require that the
2569 * fb layout agrees with the fence layout. We already check that the
2570 * fb stride matches the fence stride elsewhere.
2571 */
2572 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2573 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002574 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2575 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002576 return -EINVAL;
2577 }
2578
2579 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002580 * First pixel of the framebuffer from
2581 * the start of the normal gtt mapping.
2582 */
2583 intel_fb->normal[i].x = x;
2584 intel_fb->normal[i].y = y;
2585
2586 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002587 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002588 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002589 offset /= tile_size;
2590
Ben Widawsky2f075562017-03-24 14:29:48 -07002591 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002592 unsigned int tile_width, tile_height;
2593 unsigned int pitch_tiles;
2594 struct drm_rect r;
2595
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002596 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002597
2598 rot_info->plane[i].offset = offset;
2599 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2600 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2601 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2602
2603 intel_fb->rotated[i].pitch =
2604 rot_info->plane[i].height * tile_height;
2605
2606 /* how many tiles does this plane need */
2607 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2608 /*
2609 * If the plane isn't horizontally tile aligned,
2610 * we need one more tile.
2611 */
2612 if (x != 0)
2613 size++;
2614
2615 /* rotate the x/y offsets to match the GTT view */
2616 r.x1 = x;
2617 r.y1 = y;
2618 r.x2 = x + width;
2619 r.y2 = y + height;
2620 drm_rect_rotate(&r,
2621 rot_info->plane[i].width * tile_width,
2622 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002623 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002624 x = r.x1;
2625 y = r.y1;
2626
2627 /* rotate the tile dimensions to match the GTT view */
2628 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2629 swap(tile_width, tile_height);
2630
2631 /*
2632 * We only keep the x/y offsets, so push all of the
2633 * gtt offset into the x/y offsets.
2634 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002635 _intel_adjust_tile_offset(&x, &y,
2636 tile_width, tile_height,
2637 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002638 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002639
2640 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2641
2642 /*
2643 * First pixel of the framebuffer from
2644 * the start of the rotated gtt mapping.
2645 */
2646 intel_fb->rotated[i].x = x;
2647 intel_fb->rotated[i].y = y;
2648 } else {
2649 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2650 x * cpp, tile_size);
2651 }
2652
2653 /* how many tiles in total needed in the bo */
2654 max_size = max(max_size, offset + size);
2655 }
2656
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002657 if (max_size * tile_size > intel_fb->obj->base.size) {
2658 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2659 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002660 return -EINVAL;
2661 }
2662
2663 return 0;
2664}
2665
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002666static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002667{
2668 switch (format) {
2669 case DISPPLANE_8BPP:
2670 return DRM_FORMAT_C8;
2671 case DISPPLANE_BGRX555:
2672 return DRM_FORMAT_XRGB1555;
2673 case DISPPLANE_BGRX565:
2674 return DRM_FORMAT_RGB565;
2675 default:
2676 case DISPPLANE_BGRX888:
2677 return DRM_FORMAT_XRGB8888;
2678 case DISPPLANE_RGBX888:
2679 return DRM_FORMAT_XBGR8888;
2680 case DISPPLANE_BGRX101010:
2681 return DRM_FORMAT_XRGB2101010;
2682 case DISPPLANE_RGBX101010:
2683 return DRM_FORMAT_XBGR2101010;
2684 }
2685}
2686
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002687static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2688{
2689 switch (format) {
2690 case PLANE_CTL_FORMAT_RGB_565:
2691 return DRM_FORMAT_RGB565;
2692 default:
2693 case PLANE_CTL_FORMAT_XRGB_8888:
2694 if (rgb_order) {
2695 if (alpha)
2696 return DRM_FORMAT_ABGR8888;
2697 else
2698 return DRM_FORMAT_XBGR8888;
2699 } else {
2700 if (alpha)
2701 return DRM_FORMAT_ARGB8888;
2702 else
2703 return DRM_FORMAT_XRGB8888;
2704 }
2705 case PLANE_CTL_FORMAT_XRGB_2101010:
2706 if (rgb_order)
2707 return DRM_FORMAT_XBGR2101010;
2708 else
2709 return DRM_FORMAT_XRGB2101010;
2710 }
2711}
2712
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002713static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002714intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2715 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002716{
2717 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002718 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002719 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002720 struct drm_i915_gem_object *obj = NULL;
2721 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002722 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002723 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2724 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2725 PAGE_SIZE);
2726
2727 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002728
Chris Wilsonff2652e2014-03-10 08:07:02 +00002729 if (plane_config->size == 0)
2730 return false;
2731
Paulo Zanoni3badb492015-09-23 12:52:23 -03002732 /* If the FB is too big, just don't use it since fbdev is not very
2733 * important and we should probably use that space with FBC or other
2734 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002735 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002736 return false;
2737
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002738 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002739 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002740 base_aligned,
2741 base_aligned,
2742 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002743 mutex_unlock(&dev->struct_mutex);
2744 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002745 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002746
Chris Wilson3e510a82016-08-05 10:14:23 +01002747 if (plane_config->tiling == I915_TILING_X)
2748 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002749
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002750 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002751 mode_cmd.width = fb->width;
2752 mode_cmd.height = fb->height;
2753 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002754 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002755 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002756
Chris Wilson24dbf512017-02-15 10:59:18 +00002757 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002758 DRM_DEBUG_KMS("intel fb init failed\n");
2759 goto out_unref_obj;
2760 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002761
Jesse Barnes484b41d2014-03-07 08:57:55 -08002762
Daniel Vetterf6936e22015-03-26 12:17:05 +01002763 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002764 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002765
2766out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002767 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002768 return false;
2769}
2770
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002771static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002772intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2773 struct intel_plane_state *plane_state,
2774 bool visible)
2775{
2776 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2777
2778 plane_state->base.visible = visible;
2779
2780 /* FIXME pre-g4x don't work like this */
2781 if (visible) {
2782 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2783 crtc_state->active_planes |= BIT(plane->id);
2784 } else {
2785 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2786 crtc_state->active_planes &= ~BIT(plane->id);
2787 }
2788
2789 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2790 crtc_state->base.crtc->name,
2791 crtc_state->active_planes);
2792}
2793
2794static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002795intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2796 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002797{
2798 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002799 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002800 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002801 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002802 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002803 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002804 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2805 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002806 struct intel_plane_state *intel_state =
2807 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002808 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002809
Damien Lespiau2d140302015-02-05 17:22:18 +00002810 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002811 return;
2812
Daniel Vetterf6936e22015-03-26 12:17:05 +01002813 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002814 fb = &plane_config->fb->base;
2815 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002816 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002817
Damien Lespiau2d140302015-02-05 17:22:18 +00002818 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002819
2820 /*
2821 * Failed to alloc the obj, check to see if we should share
2822 * an fb with another CRTC instead
2823 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002824 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002825 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002826
2827 if (c == &intel_crtc->base)
2828 continue;
2829
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002830 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002831 continue;
2832
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002833 state = to_intel_plane_state(c->primary->state);
2834 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002835 continue;
2836
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002837 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2838 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002839 drm_framebuffer_reference(fb);
2840 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002841 }
2842 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002843
Matt Roper200757f2015-12-03 11:37:36 -08002844 /*
2845 * We've failed to reconstruct the BIOS FB. Current display state
2846 * indicates that the primary plane is visible, but has a NULL FB,
2847 * which will lead to problems later if we don't fix it up. The
2848 * simplest solution is to just disable the primary plane now and
2849 * pretend the BIOS never had it enabled.
2850 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002851 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2852 to_intel_plane_state(plane_state),
2853 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002854 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002855 trace_intel_disable_plane(primary, intel_crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03002856 intel_plane->disable_plane(intel_plane, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002857
Daniel Vetter88595ac2015-03-26 12:42:24 +01002858 return;
2859
2860valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002861 mutex_lock(&dev->struct_mutex);
2862 intel_state->vma =
2863 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2864 mutex_unlock(&dev->struct_mutex);
2865 if (IS_ERR(intel_state->vma)) {
2866 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2867 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2868
2869 intel_state->vma = NULL;
2870 drm_framebuffer_unreference(fb);
2871 return;
2872 }
2873
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002874 plane_state->src_x = 0;
2875 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002876 plane_state->src_w = fb->width << 16;
2877 plane_state->src_h = fb->height << 16;
2878
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002879 plane_state->crtc_x = 0;
2880 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002881 plane_state->crtc_w = fb->width;
2882 plane_state->crtc_h = fb->height;
2883
Rob Clark1638d302016-11-05 11:08:08 -04002884 intel_state->base.src = drm_plane_state_src(plane_state);
2885 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002886
Daniel Vetter88595ac2015-03-26 12:42:24 +01002887 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002888 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002889 dev_priv->preserve_bios_swizzle = true;
2890
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002891 drm_framebuffer_reference(fb);
2892 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002893 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002894
2895 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2896 to_intel_plane_state(plane_state),
2897 true);
2898
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002899 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2900 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002901}
2902
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002903static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2904 unsigned int rotation)
2905{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002906 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002907
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002908 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002909 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002910 case I915_FORMAT_MOD_X_TILED:
2911 switch (cpp) {
2912 case 8:
2913 return 4096;
2914 case 4:
2915 case 2:
2916 case 1:
2917 return 8192;
2918 default:
2919 MISSING_CASE(cpp);
2920 break;
2921 }
2922 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002923 case I915_FORMAT_MOD_Y_TILED_CCS:
2924 case I915_FORMAT_MOD_Yf_TILED_CCS:
2925 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002926 case I915_FORMAT_MOD_Y_TILED:
2927 case I915_FORMAT_MOD_Yf_TILED:
2928 switch (cpp) {
2929 case 8:
2930 return 2048;
2931 case 4:
2932 return 4096;
2933 case 2:
2934 case 1:
2935 return 8192;
2936 default:
2937 MISSING_CASE(cpp);
2938 break;
2939 }
2940 break;
2941 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002942 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002943 }
2944
2945 return 2048;
2946}
2947
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002948static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2949 int main_x, int main_y, u32 main_offset)
2950{
2951 const struct drm_framebuffer *fb = plane_state->base.fb;
2952 int hsub = fb->format->hsub;
2953 int vsub = fb->format->vsub;
2954 int aux_x = plane_state->aux.x;
2955 int aux_y = plane_state->aux.y;
2956 u32 aux_offset = plane_state->aux.offset;
2957 u32 alignment = intel_surf_alignment(fb, 1);
2958
2959 while (aux_offset >= main_offset && aux_y <= main_y) {
2960 int x, y;
2961
2962 if (aux_x == main_x && aux_y == main_y)
2963 break;
2964
2965 if (aux_offset == 0)
2966 break;
2967
2968 x = aux_x / hsub;
2969 y = aux_y / vsub;
2970 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2971 aux_offset, aux_offset - alignment);
2972 aux_x = x * hsub + aux_x % hsub;
2973 aux_y = y * vsub + aux_y % vsub;
2974 }
2975
2976 if (aux_x != main_x || aux_y != main_y)
2977 return false;
2978
2979 plane_state->aux.offset = aux_offset;
2980 plane_state->aux.x = aux_x;
2981 plane_state->aux.y = aux_y;
2982
2983 return true;
2984}
2985
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002986static int skl_check_main_surface(struct intel_plane_state *plane_state)
2987{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002988 const struct drm_framebuffer *fb = plane_state->base.fb;
2989 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002990 int x = plane_state->base.src.x1 >> 16;
2991 int y = plane_state->base.src.y1 >> 16;
2992 int w = drm_rect_width(&plane_state->base.src) >> 16;
2993 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002994 int max_width = skl_max_plane_width(fb, 0, rotation);
2995 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002996 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002997
2998 if (w > max_width || h > max_height) {
2999 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
3000 w, h, max_width, max_height);
3001 return -EINVAL;
3002 }
3003
3004 intel_add_fb_offsets(&x, &y, plane_state, 0);
3005 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003006 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003007
3008 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003009 * AUX surface offset is specified as the distance from the
3010 * main surface offset, and it must be non-negative. Make
3011 * sure that is what we will get.
3012 */
3013 if (offset > aux_offset)
3014 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3015 offset, aux_offset & ~(alignment - 1));
3016
3017 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003018 * When using an X-tiled surface, the plane blows up
3019 * if the x offset + width exceed the stride.
3020 *
3021 * TODO: linear and Y-tiled seem fine, Yf untested,
3022 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003023 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003024 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003025
3026 while ((x + w) * cpp > fb->pitches[0]) {
3027 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003028 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003029 return -EINVAL;
3030 }
3031
3032 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3033 offset, offset - alignment);
3034 }
3035 }
3036
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003037 /*
3038 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3039 * they match with the main surface x/y offsets.
3040 */
3041 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3042 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3043 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3044 if (offset == 0)
3045 break;
3046
3047 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3048 offset, offset - alignment);
3049 }
3050
3051 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3052 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3053 return -EINVAL;
3054 }
3055 }
3056
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003057 plane_state->main.offset = offset;
3058 plane_state->main.x = x;
3059 plane_state->main.y = y;
3060
3061 return 0;
3062}
3063
Ville Syrjälä8d970652016-01-28 16:30:28 +02003064static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3065{
3066 const struct drm_framebuffer *fb = plane_state->base.fb;
3067 unsigned int rotation = plane_state->base.rotation;
3068 int max_width = skl_max_plane_width(fb, 1, rotation);
3069 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003070 int x = plane_state->base.src.x1 >> 17;
3071 int y = plane_state->base.src.y1 >> 17;
3072 int w = drm_rect_width(&plane_state->base.src) >> 17;
3073 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003074 u32 offset;
3075
3076 intel_add_fb_offsets(&x, &y, plane_state, 1);
3077 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3078
3079 /* FIXME not quite sure how/if these apply to the chroma plane */
3080 if (w > max_width || h > max_height) {
3081 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3082 w, h, max_width, max_height);
3083 return -EINVAL;
3084 }
3085
3086 plane_state->aux.offset = offset;
3087 plane_state->aux.x = x;
3088 plane_state->aux.y = y;
3089
3090 return 0;
3091}
3092
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003093static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3094{
3095 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
3096 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3097 const struct drm_framebuffer *fb = plane_state->base.fb;
3098 int src_x = plane_state->base.src.x1 >> 16;
3099 int src_y = plane_state->base.src.y1 >> 16;
3100 int hsub = fb->format->hsub;
3101 int vsub = fb->format->vsub;
3102 int x = src_x / hsub;
3103 int y = src_y / vsub;
3104 u32 offset;
3105
3106 switch (plane->id) {
3107 case PLANE_PRIMARY:
3108 case PLANE_SPRITE0:
3109 break;
3110 default:
3111 DRM_DEBUG_KMS("RC support only on plane 1 and 2\n");
3112 return -EINVAL;
3113 }
3114
3115 if (crtc->pipe == PIPE_C) {
3116 DRM_DEBUG_KMS("No RC support on pipe C\n");
3117 return -EINVAL;
3118 }
3119
3120 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3121 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3122 plane_state->base.rotation);
3123 return -EINVAL;
3124 }
3125
3126 intel_add_fb_offsets(&x, &y, plane_state, 1);
3127 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3128
3129 plane_state->aux.offset = offset;
3130 plane_state->aux.x = x * hsub + src_x % hsub;
3131 plane_state->aux.y = y * vsub + src_y % vsub;
3132
3133 return 0;
3134}
3135
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003136int skl_check_plane_surface(struct intel_plane_state *plane_state)
3137{
3138 const struct drm_framebuffer *fb = plane_state->base.fb;
3139 unsigned int rotation = plane_state->base.rotation;
3140 int ret;
3141
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003142 if (!plane_state->base.visible)
3143 return 0;
3144
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003145 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003146 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003147 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003148 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003149 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003150
Ville Syrjälä8d970652016-01-28 16:30:28 +02003151 /*
3152 * Handle the AUX surface first since
3153 * the main surface setup depends on it.
3154 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003155 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003156 ret = skl_check_nv12_aux_surface(plane_state);
3157 if (ret)
3158 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003159 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3160 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3161 ret = skl_check_ccs_aux_surface(plane_state);
3162 if (ret)
3163 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003164 } else {
3165 plane_state->aux.offset = ~0xfff;
3166 plane_state->aux.x = 0;
3167 plane_state->aux.y = 0;
3168 }
3169
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003170 ret = skl_check_main_surface(plane_state);
3171 if (ret)
3172 return ret;
3173
3174 return 0;
3175}
3176
Ville Syrjälä7145f602017-03-23 21:27:07 +02003177static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3178 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003179{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003180 struct drm_i915_private *dev_priv =
3181 to_i915(plane_state->base.plane->dev);
3182 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3183 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003184 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003185 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003186
Ville Syrjälä7145f602017-03-23 21:27:07 +02003187 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003188
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003189 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3190 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003191 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003192
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003193 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3194 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003195
Ville Syrjäläd509e282017-03-27 21:55:32 +03003196 if (INTEL_GEN(dev_priv) < 4)
3197 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003198
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003199 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003200 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003201 dspcntr |= DISPPLANE_8BPP;
3202 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003203 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003204 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003205 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003206 case DRM_FORMAT_RGB565:
3207 dspcntr |= DISPPLANE_BGRX565;
3208 break;
3209 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003210 dspcntr |= DISPPLANE_BGRX888;
3211 break;
3212 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003213 dspcntr |= DISPPLANE_RGBX888;
3214 break;
3215 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003216 dspcntr |= DISPPLANE_BGRX101010;
3217 break;
3218 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003219 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003220 break;
3221 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003222 MISSING_CASE(fb->format->format);
3223 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003224 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003225
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003226 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003227 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003228 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003229
Robert Fossc2c446a2017-05-19 16:50:17 -04003230 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003231 dspcntr |= DISPPLANE_ROTATE_180;
3232
Robert Fossc2c446a2017-05-19 16:50:17 -04003233 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003234 dspcntr |= DISPPLANE_MIRROR;
3235
Ville Syrjälä7145f602017-03-23 21:27:07 +02003236 return dspcntr;
3237}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003238
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003239int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003240{
3241 struct drm_i915_private *dev_priv =
3242 to_i915(plane_state->base.plane->dev);
3243 int src_x = plane_state->base.src.x1 >> 16;
3244 int src_y = plane_state->base.src.y1 >> 16;
3245 u32 offset;
3246
3247 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003248
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003249 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003250 offset = intel_compute_tile_offset(&src_x, &src_y,
3251 plane_state, 0);
3252 else
3253 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003254
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003255 /* HSW/BDW do this automagically in hardware */
3256 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3257 unsigned int rotation = plane_state->base.rotation;
3258 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3259 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3260
Robert Fossc2c446a2017-05-19 16:50:17 -04003261 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003262 src_x += src_w - 1;
3263 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003264 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003265 src_x += src_w - 1;
3266 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303267 }
3268
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003269 plane_state->main.offset = offset;
3270 plane_state->main.x = src_x;
3271 plane_state->main.y = src_y;
3272
3273 return 0;
3274}
3275
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003276static void i9xx_update_primary_plane(struct intel_plane *primary,
Ville Syrjälä7145f602017-03-23 21:27:07 +02003277 const struct intel_crtc_state *crtc_state,
3278 const struct intel_plane_state *plane_state)
3279{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003280 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3281 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3282 const struct drm_framebuffer *fb = plane_state->base.fb;
3283 enum plane plane = primary->plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003284 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003285 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003286 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003287 int x = plane_state->main.x;
3288 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003289 unsigned long irqflags;
3290
Ville Syrjälä29490562016-01-20 18:02:50 +02003291 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003292
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003293 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003294 crtc->dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003295 else
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003296 crtc->dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003297
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003298 crtc->adjusted_x = x;
3299 crtc->adjusted_y = y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003300
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003301 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3302
Ville Syrjälä78587de2017-03-09 17:44:32 +02003303 if (INTEL_GEN(dev_priv) < 4) {
3304 /* pipesrc and dspsize control the size that is scaled from,
3305 * which should always be the user's requested size.
3306 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003307 I915_WRITE_FW(DSPSIZE(plane),
3308 ((crtc_state->pipe_src_h - 1) << 16) |
3309 (crtc_state->pipe_src_w - 1));
3310 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003311 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003312 I915_WRITE_FW(PRIMSIZE(plane),
3313 ((crtc_state->pipe_src_h - 1) << 16) |
3314 (crtc_state->pipe_src_w - 1));
3315 I915_WRITE_FW(PRIMPOS(plane), 0);
3316 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003317 }
3318
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003319 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303320
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003321 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003322 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3323 I915_WRITE_FW(DSPSURF(plane),
3324 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003325 crtc->dspaddr_offset);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003326 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3327 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003328 I915_WRITE_FW(DSPSURF(plane),
3329 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003330 crtc->dspaddr_offset);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003331 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3332 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003333 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003334 I915_WRITE_FW(DSPADDR(plane),
3335 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003336 crtc->dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003337 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003338 POSTING_READ_FW(reg);
3339
3340 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003341}
3342
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003343static void i9xx_disable_primary_plane(struct intel_plane *primary,
3344 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003345{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003346 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3347 enum plane plane = primary->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003348 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003349
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003350 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3351
3352 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003353 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003354 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003355 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003356 I915_WRITE_FW(DSPADDR(plane), 0);
3357 POSTING_READ_FW(DSPCNTR(plane));
3358
3359 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003360}
3361
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003362static u32
3363intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003364{
Ben Widawsky2f075562017-03-24 14:29:48 -07003365 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003366 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003367 else
3368 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003369}
3370
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003371static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3372{
3373 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003374 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003375
3376 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3377 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3378 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003379}
3380
Chandra Kondurua1b22782015-04-07 15:28:45 -07003381/*
3382 * This function detaches (aka. unbinds) unused scalers in hardware
3383 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003384static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003385{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003386 struct intel_crtc_scaler_state *scaler_state;
3387 int i;
3388
Chandra Kondurua1b22782015-04-07 15:28:45 -07003389 scaler_state = &intel_crtc->config->scaler_state;
3390
3391 /* loop through and disable scalers that aren't in use */
3392 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003393 if (!scaler_state->scalers[i].in_use)
3394 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003395 }
3396}
3397
Ville Syrjäläd2196772016-01-28 18:33:11 +02003398u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3399 unsigned int rotation)
3400{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003401 u32 stride;
3402
3403 if (plane >= fb->format->num_planes)
3404 return 0;
3405
3406 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003407
3408 /*
3409 * The stride is either expressed as a multiple of 64 bytes chunks for
3410 * linear buffers or in number of tiles for tiled buffers.
3411 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003412 if (drm_rotation_90_or_270(rotation))
3413 stride /= intel_tile_height(fb, plane);
3414 else
3415 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003416
3417 return stride;
3418}
3419
Ville Syrjälä2e881262017-03-17 23:17:56 +02003420static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003421{
Chandra Konduru6156a452015-04-27 13:48:39 -07003422 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003423 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003424 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003425 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003426 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003427 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003428 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003429 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003430 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003431 /*
3432 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3433 * to be already pre-multiplied. We need to add a knob (or a different
3434 * DRM_FORMAT) for user-space to configure that.
3435 */
3436 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003437 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003438 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003439 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003440 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003441 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003442 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003443 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003444 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003445 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003446 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003447 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003448 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003449 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003450 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003451 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003452 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003453 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003454 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003455 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003456 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003457
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003458 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003459}
3460
Ville Syrjälä2e881262017-03-17 23:17:56 +02003461static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003462{
Chandra Konduru6156a452015-04-27 13:48:39 -07003463 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003464 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003465 break;
3466 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003467 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003468 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003469 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003470 case I915_FORMAT_MOD_Y_TILED_CCS:
3471 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003472 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003473 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003474 case I915_FORMAT_MOD_Yf_TILED_CCS:
3475 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003476 default:
3477 MISSING_CASE(fb_modifier);
3478 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003479
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003480 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003481}
3482
Ville Syrjälä2e881262017-03-17 23:17:56 +02003483static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003484{
Chandra Konduru6156a452015-04-27 13:48:39 -07003485 switch (rotation) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003486 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003487 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303488 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003489 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303490 * while i915 HW rotation is clockwise, thats why this swapping.
3491 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003492 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303493 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003494 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003495 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003496 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303497 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003498 default:
3499 MISSING_CASE(rotation);
3500 }
3501
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003502 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003503}
3504
Ville Syrjälä2e881262017-03-17 23:17:56 +02003505u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3506 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003507{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003508 struct drm_i915_private *dev_priv =
3509 to_i915(plane_state->base.plane->dev);
3510 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003511 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003512 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003513 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003514
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003515 plane_ctl = PLANE_CTL_ENABLE;
3516
Rodrigo Vivi6602be02017-07-06 14:01:13 -07003517 if (!IS_GEMINILAKE(dev_priv) && !IS_CANNONLAKE(dev_priv)) {
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003518 plane_ctl |=
3519 PLANE_CTL_PIPE_GAMMA_ENABLE |
3520 PLANE_CTL_PIPE_CSC_ENABLE |
3521 PLANE_CTL_PLANE_GAMMA_DISABLE;
3522 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003523
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003524 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003525 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003526 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003527
Ville Syrjälä2e881262017-03-17 23:17:56 +02003528 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3529 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3530 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3531 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3532
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003533 return plane_ctl;
3534}
3535
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003536static void skylake_update_primary_plane(struct intel_plane *plane,
Damien Lespiau70d21f02013-07-03 21:06:04 +01003537 const struct intel_crtc_state *crtc_state,
3538 const struct intel_plane_state *plane_state)
3539{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003540 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3541 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3542 const struct drm_framebuffer *fb = plane_state->base.fb;
3543 enum plane_id plane_id = plane->id;
3544 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003545 u32 plane_ctl = plane_state->ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003546 unsigned int rotation = plane_state->base.rotation;
3547 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003548 u32 aux_stride = skl_plane_stride(fb, 1, rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003549 u32 surf_addr = plane_state->main.offset;
3550 int scaler_id = plane_state->scaler_id;
3551 int src_x = plane_state->main.x;
3552 int src_y = plane_state->main.y;
3553 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3554 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3555 int dst_x = plane_state->base.dst.x1;
3556 int dst_y = plane_state->base.dst.y1;
3557 int dst_w = drm_rect_width(&plane_state->base.dst);
3558 int dst_h = drm_rect_height(&plane_state->base.dst);
3559 unsigned long irqflags;
3560
Ville Syrjälä6687c902015-09-15 13:16:41 +03003561 /* Sizes are 0 based */
3562 src_w--;
3563 src_h--;
3564 dst_w--;
3565 dst_h--;
3566
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003567 crtc->dspaddr_offset = surf_addr;
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003568
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003569 crtc->adjusted_x = src_x;
3570 crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003571
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003572 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3573
Rodrigo Vivi6602be02017-07-06 14:01:13 -07003574 if (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003575 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3576 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3577 PLANE_COLOR_PIPE_CSC_ENABLE |
3578 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003579 }
3580
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003581 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3582 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3583 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3584 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003585 I915_WRITE_FW(PLANE_AUX_DIST(pipe, plane_id),
3586 (plane_state->aux.offset - surf_addr) | aux_stride);
3587 I915_WRITE_FW(PLANE_AUX_OFFSET(pipe, plane_id),
3588 (plane_state->aux.y << 16) | plane_state->aux.x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003589
3590 if (scaler_id >= 0) {
3591 uint32_t ps_ctrl = 0;
3592
3593 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003594 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003595 crtc_state->scaler_state.scalers[scaler_id].mode;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003596 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3597 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3598 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3599 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3600 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003601 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003602 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003603 }
3604
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003605 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3606 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003607
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003608 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3609
3610 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003611}
3612
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003613static void skylake_disable_primary_plane(struct intel_plane *primary,
3614 struct intel_crtc *crtc)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003615{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003616 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3617 enum plane_id plane_id = primary->id;
3618 enum pipe pipe = primary->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003619 unsigned long irqflags;
Lyude62e0fb82016-08-22 12:50:08 -04003620
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003621 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3622
3623 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3624 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3625 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3626
3627 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003628}
3629
Maarten Lankhorst73974892016-08-05 23:28:27 +03003630static int
3631__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003632 struct drm_atomic_state *state,
3633 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003634{
3635 struct drm_crtc_state *crtc_state;
3636 struct drm_crtc *crtc;
3637 int i, ret;
3638
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003639 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003640 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003641
3642 if (!state)
3643 return 0;
3644
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003645 /*
3646 * We've duplicated the state, pointers to the old state are invalid.
3647 *
3648 * Don't attempt to use the old state until we commit the duplicated state.
3649 */
3650 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003651 /*
3652 * Force recalculation even if we restore
3653 * current state. With fast modeset this may not result
3654 * in a modeset when the state is compatible.
3655 */
3656 crtc_state->mode_changed = true;
3657 }
3658
3659 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003660 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3661 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003662
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003663 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003664
3665 WARN_ON(ret == -EDEADLK);
3666 return ret;
3667}
3668
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003669static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3670{
Ville Syrjäläae981042016-08-05 23:28:30 +03003671 return intel_has_gpu_reset(dev_priv) &&
3672 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003673}
3674
Chris Wilsonc0336662016-05-06 15:40:21 +01003675void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003676{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003677 struct drm_device *dev = &dev_priv->drm;
3678 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3679 struct drm_atomic_state *state;
3680 int ret;
3681
Daniel Vetterce87ea12017-07-19 14:54:55 +02003682
3683 /* reset doesn't touch the display */
3684 if (!i915.force_reset_modeset_test &&
3685 !gpu_reset_clobbers_display(dev_priv))
3686 return;
3687
Daniel Vetter9db529a2017-08-08 10:08:28 +02003688 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3689 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3690 wake_up_all(&dev_priv->gpu_error.wait_queue);
3691
3692 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3693 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3694 i915_gem_set_wedged(dev_priv);
3695 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003696
Maarten Lankhorst73974892016-08-05 23:28:27 +03003697 /*
3698 * Need mode_config.mutex so that we don't
3699 * trample ongoing ->detect() and whatnot.
3700 */
3701 mutex_lock(&dev->mode_config.mutex);
3702 drm_modeset_acquire_init(ctx, 0);
3703 while (1) {
3704 ret = drm_modeset_lock_all_ctx(dev, ctx);
3705 if (ret != -EDEADLK)
3706 break;
3707
3708 drm_modeset_backoff(ctx);
3709 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003710 /*
3711 * Disabling the crtcs gracefully seems nicer. Also the
3712 * g33 docs say we should at least disable all the planes.
3713 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003714 state = drm_atomic_helper_duplicate_state(dev, ctx);
3715 if (IS_ERR(state)) {
3716 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003717 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003718 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003719 }
3720
3721 ret = drm_atomic_helper_disable_all(dev, ctx);
3722 if (ret) {
3723 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003724 drm_atomic_state_put(state);
3725 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003726 }
3727
3728 dev_priv->modeset_restore_state = state;
3729 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003730}
3731
Chris Wilsonc0336662016-05-06 15:40:21 +01003732void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003733{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003734 struct drm_device *dev = &dev_priv->drm;
3735 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3736 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3737 int ret;
3738
Daniel Vetterce87ea12017-07-19 14:54:55 +02003739 /* reset doesn't touch the display */
3740 if (!i915.force_reset_modeset_test &&
3741 !gpu_reset_clobbers_display(dev_priv))
3742 return;
3743
3744 if (!state)
3745 goto unlock;
3746
Maarten Lankhorst73974892016-08-05 23:28:27 +03003747 dev_priv->modeset_restore_state = NULL;
3748
Ville Syrjälä75147472014-11-24 18:28:11 +02003749 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003750 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003751 /* for testing only restore the display */
3752 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003753 if (ret)
3754 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003755 } else {
3756 /*
3757 * The display has been reset as well,
3758 * so need a full re-initialization.
3759 */
3760 intel_runtime_pm_disable_interrupts(dev_priv);
3761 intel_runtime_pm_enable_interrupts(dev_priv);
3762
Imre Deak51f59202016-09-14 13:04:13 +03003763 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003764 intel_modeset_init_hw(dev);
3765
3766 spin_lock_irq(&dev_priv->irq_lock);
3767 if (dev_priv->display.hpd_irq_setup)
3768 dev_priv->display.hpd_irq_setup(dev_priv);
3769 spin_unlock_irq(&dev_priv->irq_lock);
3770
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003771 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003772 if (ret)
3773 DRM_ERROR("Restoring old state failed with %i\n", ret);
3774
3775 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003776 }
3777
Daniel Vetterce87ea12017-07-19 14:54:55 +02003778 drm_atomic_state_put(state);
3779unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003780 drm_modeset_drop_locks(ctx);
3781 drm_modeset_acquire_fini(ctx);
3782 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003783
3784 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003785}
3786
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003787static void intel_update_pipe_config(struct intel_crtc *crtc,
3788 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003789{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003790 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003791 struct intel_crtc_state *pipe_config =
3792 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003793
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003794 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3795 crtc->base.mode = crtc->base.state->mode;
3796
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003797 /*
3798 * Update pipe size and adjust fitter if needed: the reason for this is
3799 * that in compute_mode_changes we check the native mode (not the pfit
3800 * mode) to see if we can flip rather than do a full mode set. In the
3801 * fastboot case, we'll flip, but if we don't update the pipesrc and
3802 * pfit state, we'll end up with a big fb scanned out into the wrong
3803 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003804 */
3805
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003806 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003807 ((pipe_config->pipe_src_w - 1) << 16) |
3808 (pipe_config->pipe_src_h - 1));
3809
3810 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003811 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003812 skl_detach_scalers(crtc);
3813
3814 if (pipe_config->pch_pfit.enabled)
3815 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003816 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003817 if (pipe_config->pch_pfit.enabled)
3818 ironlake_pfit_enable(crtc);
3819 else if (old_crtc_state->pch_pfit.enabled)
3820 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003821 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003822}
3823
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003824static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003825{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003826 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003827 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003828 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003829 i915_reg_t reg;
3830 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003831
3832 /* enable normal train */
3833 reg = FDI_TX_CTL(pipe);
3834 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003835 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003836 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3837 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003838 } else {
3839 temp &= ~FDI_LINK_TRAIN_NONE;
3840 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003841 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003842 I915_WRITE(reg, temp);
3843
3844 reg = FDI_RX_CTL(pipe);
3845 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003846 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003847 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3848 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3849 } else {
3850 temp &= ~FDI_LINK_TRAIN_NONE;
3851 temp |= FDI_LINK_TRAIN_NONE;
3852 }
3853 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3854
3855 /* wait one idle pattern time */
3856 POSTING_READ(reg);
3857 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003858
3859 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003860 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003861 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3862 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003863}
3864
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003865/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003866static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3867 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003868{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003869 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003870 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003871 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003872 i915_reg_t reg;
3873 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003874
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003875 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003876 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003877
Adam Jacksone1a44742010-06-25 15:32:14 -04003878 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3879 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003880 reg = FDI_RX_IMR(pipe);
3881 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003882 temp &= ~FDI_RX_SYMBOL_LOCK;
3883 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003884 I915_WRITE(reg, temp);
3885 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003886 udelay(150);
3887
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003888 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003889 reg = FDI_TX_CTL(pipe);
3890 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003891 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003892 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003893 temp &= ~FDI_LINK_TRAIN_NONE;
3894 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003896
Chris Wilson5eddb702010-09-11 13:48:45 +01003897 reg = FDI_RX_CTL(pipe);
3898 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003899 temp &= ~FDI_LINK_TRAIN_NONE;
3900 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003901 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3902
3903 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904 udelay(150);
3905
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003906 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003907 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3908 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3909 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003910
Chris Wilson5eddb702010-09-11 13:48:45 +01003911 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003912 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003913 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003914 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3915
3916 if ((temp & FDI_RX_BIT_LOCK)) {
3917 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003918 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003919 break;
3920 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003921 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003922 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003923 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003924
3925 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003926 reg = FDI_TX_CTL(pipe);
3927 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003928 temp &= ~FDI_LINK_TRAIN_NONE;
3929 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003930 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003931
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 reg = FDI_RX_CTL(pipe);
3933 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003934 temp &= ~FDI_LINK_TRAIN_NONE;
3935 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003936 I915_WRITE(reg, temp);
3937
3938 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003939 udelay(150);
3940
Chris Wilson5eddb702010-09-11 13:48:45 +01003941 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003942 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003943 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003944 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3945
3946 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003947 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003948 DRM_DEBUG_KMS("FDI train 2 done.\n");
3949 break;
3950 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003951 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003952 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003953 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003954
3955 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003956
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003957}
3958
Akshay Joshi0206e352011-08-16 15:34:10 -04003959static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003960 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3961 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3962 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3963 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3964};
3965
3966/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003967static void gen6_fdi_link_train(struct intel_crtc *crtc,
3968 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003969{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003970 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003971 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003972 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003973 i915_reg_t reg;
3974 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003975
Adam Jacksone1a44742010-06-25 15:32:14 -04003976 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3977 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003978 reg = FDI_RX_IMR(pipe);
3979 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003980 temp &= ~FDI_RX_SYMBOL_LOCK;
3981 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003982 I915_WRITE(reg, temp);
3983
3984 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003985 udelay(150);
3986
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003987 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003988 reg = FDI_TX_CTL(pipe);
3989 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003990 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003991 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003992 temp &= ~FDI_LINK_TRAIN_NONE;
3993 temp |= FDI_LINK_TRAIN_PATTERN_1;
3994 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3995 /* SNB-B */
3996 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003997 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003998
Daniel Vetterd74cf322012-10-26 10:58:13 +02003999 I915_WRITE(FDI_RX_MISC(pipe),
4000 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4001
Chris Wilson5eddb702010-09-11 13:48:45 +01004002 reg = FDI_RX_CTL(pipe);
4003 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004004 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004005 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4006 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4007 } else {
4008 temp &= ~FDI_LINK_TRAIN_NONE;
4009 temp |= FDI_LINK_TRAIN_PATTERN_1;
4010 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004011 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4012
4013 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004014 udelay(150);
4015
Akshay Joshi0206e352011-08-16 15:34:10 -04004016 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004017 reg = FDI_TX_CTL(pipe);
4018 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004019 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4020 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004021 I915_WRITE(reg, temp);
4022
4023 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004024 udelay(500);
4025
Sean Paulfa37d392012-03-02 12:53:39 -05004026 for (retry = 0; retry < 5; retry++) {
4027 reg = FDI_RX_IIR(pipe);
4028 temp = I915_READ(reg);
4029 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4030 if (temp & FDI_RX_BIT_LOCK) {
4031 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4032 DRM_DEBUG_KMS("FDI train 1 done.\n");
4033 break;
4034 }
4035 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004036 }
Sean Paulfa37d392012-03-02 12:53:39 -05004037 if (retry < 5)
4038 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004039 }
4040 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004041 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004042
4043 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004044 reg = FDI_TX_CTL(pipe);
4045 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004046 temp &= ~FDI_LINK_TRAIN_NONE;
4047 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004048 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004049 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4050 /* SNB-B */
4051 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4052 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004053 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004054
Chris Wilson5eddb702010-09-11 13:48:45 +01004055 reg = FDI_RX_CTL(pipe);
4056 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004057 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004058 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4059 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4060 } else {
4061 temp &= ~FDI_LINK_TRAIN_NONE;
4062 temp |= FDI_LINK_TRAIN_PATTERN_2;
4063 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004064 I915_WRITE(reg, temp);
4065
4066 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004067 udelay(150);
4068
Akshay Joshi0206e352011-08-16 15:34:10 -04004069 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004070 reg = FDI_TX_CTL(pipe);
4071 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004072 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4073 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004074 I915_WRITE(reg, temp);
4075
4076 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004077 udelay(500);
4078
Sean Paulfa37d392012-03-02 12:53:39 -05004079 for (retry = 0; retry < 5; retry++) {
4080 reg = FDI_RX_IIR(pipe);
4081 temp = I915_READ(reg);
4082 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4083 if (temp & FDI_RX_SYMBOL_LOCK) {
4084 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4085 DRM_DEBUG_KMS("FDI train 2 done.\n");
4086 break;
4087 }
4088 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004089 }
Sean Paulfa37d392012-03-02 12:53:39 -05004090 if (retry < 5)
4091 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004092 }
4093 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004094 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004095
4096 DRM_DEBUG_KMS("FDI train done.\n");
4097}
4098
Jesse Barnes357555c2011-04-28 15:09:55 -07004099/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004100static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4101 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004102{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004103 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004104 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004105 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004106 i915_reg_t reg;
4107 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004108
4109 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4110 for train result */
4111 reg = FDI_RX_IMR(pipe);
4112 temp = I915_READ(reg);
4113 temp &= ~FDI_RX_SYMBOL_LOCK;
4114 temp &= ~FDI_RX_BIT_LOCK;
4115 I915_WRITE(reg, temp);
4116
4117 POSTING_READ(reg);
4118 udelay(150);
4119
Daniel Vetter01a415f2012-10-27 15:58:40 +02004120 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4121 I915_READ(FDI_RX_IIR(pipe)));
4122
Jesse Barnes139ccd32013-08-19 11:04:55 -07004123 /* Try each vswing and preemphasis setting twice before moving on */
4124 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4125 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004126 reg = FDI_TX_CTL(pipe);
4127 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004128 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4129 temp &= ~FDI_TX_ENABLE;
4130 I915_WRITE(reg, temp);
4131
4132 reg = FDI_RX_CTL(pipe);
4133 temp = I915_READ(reg);
4134 temp &= ~FDI_LINK_TRAIN_AUTO;
4135 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4136 temp &= ~FDI_RX_ENABLE;
4137 I915_WRITE(reg, temp);
4138
4139 /* enable CPU FDI TX and PCH FDI RX */
4140 reg = FDI_TX_CTL(pipe);
4141 temp = I915_READ(reg);
4142 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004143 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004144 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004145 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004146 temp |= snb_b_fdi_train_param[j/2];
4147 temp |= FDI_COMPOSITE_SYNC;
4148 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4149
4150 I915_WRITE(FDI_RX_MISC(pipe),
4151 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4152
4153 reg = FDI_RX_CTL(pipe);
4154 temp = I915_READ(reg);
4155 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4156 temp |= FDI_COMPOSITE_SYNC;
4157 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4158
4159 POSTING_READ(reg);
4160 udelay(1); /* should be 0.5us */
4161
4162 for (i = 0; i < 4; i++) {
4163 reg = FDI_RX_IIR(pipe);
4164 temp = I915_READ(reg);
4165 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4166
4167 if (temp & FDI_RX_BIT_LOCK ||
4168 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4169 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4170 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4171 i);
4172 break;
4173 }
4174 udelay(1); /* should be 0.5us */
4175 }
4176 if (i == 4) {
4177 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4178 continue;
4179 }
4180
4181 /* Train 2 */
4182 reg = FDI_TX_CTL(pipe);
4183 temp = I915_READ(reg);
4184 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4185 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4186 I915_WRITE(reg, temp);
4187
4188 reg = FDI_RX_CTL(pipe);
4189 temp = I915_READ(reg);
4190 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4191 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004192 I915_WRITE(reg, temp);
4193
4194 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004195 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004196
Jesse Barnes139ccd32013-08-19 11:04:55 -07004197 for (i = 0; i < 4; i++) {
4198 reg = FDI_RX_IIR(pipe);
4199 temp = I915_READ(reg);
4200 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004201
Jesse Barnes139ccd32013-08-19 11:04:55 -07004202 if (temp & FDI_RX_SYMBOL_LOCK ||
4203 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4204 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4205 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4206 i);
4207 goto train_done;
4208 }
4209 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004210 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004211 if (i == 4)
4212 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004213 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004214
Jesse Barnes139ccd32013-08-19 11:04:55 -07004215train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004216 DRM_DEBUG_KMS("FDI train done.\n");
4217}
4218
Daniel Vetter88cefb62012-08-12 19:27:14 +02004219static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004220{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004221 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004222 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004223 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004224 i915_reg_t reg;
4225 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004226
Jesse Barnes0e23b992010-09-10 11:10:00 -07004227 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004228 reg = FDI_RX_CTL(pipe);
4229 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004230 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004231 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004232 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004233 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4234
4235 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004236 udelay(200);
4237
4238 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004239 temp = I915_READ(reg);
4240 I915_WRITE(reg, temp | FDI_PCDCLK);
4241
4242 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004243 udelay(200);
4244
Paulo Zanoni20749732012-11-23 15:30:38 -02004245 /* Enable CPU FDI TX PLL, always on for Ironlake */
4246 reg = FDI_TX_CTL(pipe);
4247 temp = I915_READ(reg);
4248 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4249 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004250
Paulo Zanoni20749732012-11-23 15:30:38 -02004251 POSTING_READ(reg);
4252 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004253 }
4254}
4255
Daniel Vetter88cefb62012-08-12 19:27:14 +02004256static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4257{
4258 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004259 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004260 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004261 i915_reg_t reg;
4262 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004263
4264 /* Switch from PCDclk to Rawclk */
4265 reg = FDI_RX_CTL(pipe);
4266 temp = I915_READ(reg);
4267 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4268
4269 /* Disable CPU FDI TX PLL */
4270 reg = FDI_TX_CTL(pipe);
4271 temp = I915_READ(reg);
4272 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4273
4274 POSTING_READ(reg);
4275 udelay(100);
4276
4277 reg = FDI_RX_CTL(pipe);
4278 temp = I915_READ(reg);
4279 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4280
4281 /* Wait for the clocks to turn off. */
4282 POSTING_READ(reg);
4283 udelay(100);
4284}
4285
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004286static void ironlake_fdi_disable(struct drm_crtc *crtc)
4287{
4288 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004289 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4291 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004292 i915_reg_t reg;
4293 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004294
4295 /* disable CPU FDI tx and PCH FDI rx */
4296 reg = FDI_TX_CTL(pipe);
4297 temp = I915_READ(reg);
4298 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4299 POSTING_READ(reg);
4300
4301 reg = FDI_RX_CTL(pipe);
4302 temp = I915_READ(reg);
4303 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004304 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004305 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4306
4307 POSTING_READ(reg);
4308 udelay(100);
4309
4310 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004311 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004312 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004313
4314 /* still set train pattern 1 */
4315 reg = FDI_TX_CTL(pipe);
4316 temp = I915_READ(reg);
4317 temp &= ~FDI_LINK_TRAIN_NONE;
4318 temp |= FDI_LINK_TRAIN_PATTERN_1;
4319 I915_WRITE(reg, temp);
4320
4321 reg = FDI_RX_CTL(pipe);
4322 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004323 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004324 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4325 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4326 } else {
4327 temp &= ~FDI_LINK_TRAIN_NONE;
4328 temp |= FDI_LINK_TRAIN_PATTERN_1;
4329 }
4330 /* BPC in FDI rx is consistent with that in PIPECONF */
4331 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004332 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004333 I915_WRITE(reg, temp);
4334
4335 POSTING_READ(reg);
4336 udelay(100);
4337}
4338
Chris Wilson49d73912016-11-29 09:50:08 +00004339bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004340{
Daniel Vetterfa058872017-07-20 19:57:52 +02004341 struct drm_crtc *crtc;
4342 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004343
Daniel Vetterfa058872017-07-20 19:57:52 +02004344 drm_for_each_crtc(crtc, &dev_priv->drm) {
4345 struct drm_crtc_commit *commit;
4346 spin_lock(&crtc->commit_lock);
4347 commit = list_first_entry_or_null(&crtc->commit_list,
4348 struct drm_crtc_commit, commit_entry);
4349 cleanup_done = commit ?
4350 try_wait_for_completion(&commit->cleanup_done) : true;
4351 spin_unlock(&crtc->commit_lock);
4352
4353 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004354 continue;
4355
Daniel Vetterfa058872017-07-20 19:57:52 +02004356 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004357
4358 return true;
4359 }
4360
4361 return false;
4362}
4363
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004364void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004365{
4366 u32 temp;
4367
4368 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4369
4370 mutex_lock(&dev_priv->sb_lock);
4371
4372 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4373 temp |= SBI_SSCCTL_DISABLE;
4374 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4375
4376 mutex_unlock(&dev_priv->sb_lock);
4377}
4378
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004379/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004380static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004381{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004382 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4383 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004384 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4385 u32 temp;
4386
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004387 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004388
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004389 /* The iCLK virtual clock root frequency is in MHz,
4390 * but the adjusted_mode->crtc_clock in in KHz. To get the
4391 * divisors, it is necessary to divide one by another, so we
4392 * convert the virtual clock precision to KHz here for higher
4393 * precision.
4394 */
4395 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004396 u32 iclk_virtual_root_freq = 172800 * 1000;
4397 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004398 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004399
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004400 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4401 clock << auxdiv);
4402 divsel = (desired_divisor / iclk_pi_range) - 2;
4403 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004404
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004405 /*
4406 * Near 20MHz is a corner case which is
4407 * out of range for the 7-bit divisor
4408 */
4409 if (divsel <= 0x7f)
4410 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004411 }
4412
4413 /* This should not happen with any sane values */
4414 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4415 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4416 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4417 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4418
4419 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004420 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004421 auxdiv,
4422 divsel,
4423 phasedir,
4424 phaseinc);
4425
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004426 mutex_lock(&dev_priv->sb_lock);
4427
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004428 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004429 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004430 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4431 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4432 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4433 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4434 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4435 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004436 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004437
4438 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004439 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004440 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4441 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004442 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004443
4444 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004445 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004446 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004447 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004448
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004449 mutex_unlock(&dev_priv->sb_lock);
4450
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004451 /* Wait for initialization time */
4452 udelay(24);
4453
4454 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4455}
4456
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004457int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4458{
4459 u32 divsel, phaseinc, auxdiv;
4460 u32 iclk_virtual_root_freq = 172800 * 1000;
4461 u32 iclk_pi_range = 64;
4462 u32 desired_divisor;
4463 u32 temp;
4464
4465 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4466 return 0;
4467
4468 mutex_lock(&dev_priv->sb_lock);
4469
4470 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4471 if (temp & SBI_SSCCTL_DISABLE) {
4472 mutex_unlock(&dev_priv->sb_lock);
4473 return 0;
4474 }
4475
4476 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4477 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4478 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4479 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4480 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4481
4482 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4483 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4484 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4485
4486 mutex_unlock(&dev_priv->sb_lock);
4487
4488 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4489
4490 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4491 desired_divisor << auxdiv);
4492}
4493
Daniel Vetter275f01b22013-05-03 11:49:47 +02004494static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4495 enum pipe pch_transcoder)
4496{
4497 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004498 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004499 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004500
4501 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4502 I915_READ(HTOTAL(cpu_transcoder)));
4503 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4504 I915_READ(HBLANK(cpu_transcoder)));
4505 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4506 I915_READ(HSYNC(cpu_transcoder)));
4507
4508 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4509 I915_READ(VTOTAL(cpu_transcoder)));
4510 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4511 I915_READ(VBLANK(cpu_transcoder)));
4512 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4513 I915_READ(VSYNC(cpu_transcoder)));
4514 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4515 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4516}
4517
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004518static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004519{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004520 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004521 uint32_t temp;
4522
4523 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004524 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004525 return;
4526
4527 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4528 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4529
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004530 temp &= ~FDI_BC_BIFURCATION_SELECT;
4531 if (enable)
4532 temp |= FDI_BC_BIFURCATION_SELECT;
4533
4534 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004535 I915_WRITE(SOUTH_CHICKEN1, temp);
4536 POSTING_READ(SOUTH_CHICKEN1);
4537}
4538
4539static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4540{
4541 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004542
4543 switch (intel_crtc->pipe) {
4544 case PIPE_A:
4545 break;
4546 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004547 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004548 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004549 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004550 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004551
4552 break;
4553 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004554 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004555
4556 break;
4557 default:
4558 BUG();
4559 }
4560}
4561
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004562/* Return which DP Port should be selected for Transcoder DP control */
4563static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004564intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004565{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004566 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004567 struct intel_encoder *encoder;
4568
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004569 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004570 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004571 encoder->type == INTEL_OUTPUT_EDP)
4572 return enc_to_dig_port(&encoder->base)->port;
4573 }
4574
4575 return -1;
4576}
4577
Jesse Barnesf67a5592011-01-05 10:31:48 -08004578/*
4579 * Enable PCH resources required for PCH ports:
4580 * - PCH PLLs
4581 * - FDI training & RX/TX
4582 * - update transcoder timings
4583 * - DP transcoding bits
4584 * - transcoder
4585 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004586static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004587{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004588 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004589 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004590 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004591 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004592 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004593
Daniel Vetterab9412b2013-05-03 11:49:46 +02004594 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004595
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004596 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004597 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004598
Daniel Vettercd986ab2012-10-26 10:58:12 +02004599 /* Write the TU size bits before fdi link training, so that error
4600 * detection works. */
4601 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4602 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4603
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004604 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004605 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004606
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004607 /* We need to program the right clock selection before writing the pixel
4608 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004609 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004610 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004611
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004612 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004613 temp |= TRANS_DPLL_ENABLE(pipe);
4614 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004615 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004616 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004617 temp |= sel;
4618 else
4619 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004620 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004621 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004622
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004623 /* XXX: pch pll's can be enabled any time before we enable the PCH
4624 * transcoder, and we actually should do this to not upset any PCH
4625 * transcoder that already use the clock when we share it.
4626 *
4627 * Note that enable_shared_dpll tries to do the right thing, but
4628 * get_shared_dpll unconditionally resets the pll - we need that to have
4629 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004630 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004631
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004632 /* set transcoder timing, panel must allow it */
4633 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004634 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004635
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004636 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004637
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004638 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004639 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004640 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004641 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004642 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004643 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004644 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004645 temp = I915_READ(reg);
4646 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004647 TRANS_DP_SYNC_MASK |
4648 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004649 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004650 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004651
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004652 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004653 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004654 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004655 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004656
4657 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004658 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004659 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004660 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004661 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004662 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004663 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004664 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004665 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004666 break;
4667 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004668 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004669 }
4670
Chris Wilson5eddb702010-09-11 13:48:45 +01004671 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004672 }
4673
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004674 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004675}
4676
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004677static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004678{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004679 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004680 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004681 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004682
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004683 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004684
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004685 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004686
Paulo Zanoni0540e482012-10-31 18:12:40 -02004687 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004688 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004689
Paulo Zanoni937bb612012-10-31 18:12:47 -02004690 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004691}
4692
Daniel Vettera1520312013-05-03 11:49:50 +02004693static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004694{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004695 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004696 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004697 u32 temp;
4698
4699 temp = I915_READ(dslreg);
4700 udelay(500);
4701 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004702 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004703 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004704 }
4705}
4706
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004707static int
4708skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004709 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004710 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004711{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004712 struct intel_crtc_scaler_state *scaler_state =
4713 &crtc_state->scaler_state;
4714 struct intel_crtc *intel_crtc =
4715 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304716 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4717 const struct drm_display_mode *adjusted_mode =
4718 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004719 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004720
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004721 /*
4722 * Src coordinates are already rotated by 270 degrees for
4723 * the 90/270 degree plane rotation cases (to match the
4724 * GTT mapping), hence no need to account for rotation here.
4725 */
4726 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004727
Shashank Sharmae5c05932017-07-21 20:55:05 +05304728 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4729 need_scaling = true;
4730
Chandra Kondurua1b22782015-04-07 15:28:45 -07004731 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304732 * Scaling/fitting not supported in IF-ID mode in GEN9+
4733 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4734 * Once NV12 is enabled, handle it here while allocating scaler
4735 * for NV12.
4736 */
4737 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4738 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4739 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4740 return -EINVAL;
4741 }
4742
4743 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004744 * if plane is being disabled or scaler is no more required or force detach
4745 * - free scaler binded to this plane/crtc
4746 * - in order to do this, update crtc->scaler_usage
4747 *
4748 * Here scaler state in crtc_state is set free so that
4749 * scaler can be assigned to other user. Actual register
4750 * update to free the scaler is done in plane/panel-fit programming.
4751 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4752 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004753 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004754 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004755 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004756 scaler_state->scalers[*scaler_id].in_use = 0;
4757
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004758 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4759 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4760 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004761 scaler_state->scaler_users);
4762 *scaler_id = -1;
4763 }
4764 return 0;
4765 }
4766
4767 /* range checks */
4768 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4769 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4770
4771 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4772 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004773 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004774 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004775 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004776 return -EINVAL;
4777 }
4778
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004779 /* mark this plane as a scaler user in crtc_state */
4780 scaler_state->scaler_users |= (1 << scaler_user);
4781 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4782 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4783 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4784 scaler_state->scaler_users);
4785
4786 return 0;
4787}
4788
4789/**
4790 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4791 *
4792 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004793 *
4794 * Return
4795 * 0 - scaler_usage updated successfully
4796 * error - requested scaling cannot be supported or other error condition
4797 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004798int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004799{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004800 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004801
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004802 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004803 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004804 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004805 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004806}
4807
4808/**
4809 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4810 *
4811 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004812 * @plane_state: atomic plane state to update
4813 *
4814 * Return
4815 * 0 - scaler_usage updated successfully
4816 * error - requested scaling cannot be supported or other error condition
4817 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004818static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4819 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004820{
4821
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004822 struct intel_plane *intel_plane =
4823 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004824 struct drm_framebuffer *fb = plane_state->base.fb;
4825 int ret;
4826
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004827 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004828
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004829 ret = skl_update_scaler(crtc_state, force_detach,
4830 drm_plane_index(&intel_plane->base),
4831 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004832 drm_rect_width(&plane_state->base.src) >> 16,
4833 drm_rect_height(&plane_state->base.src) >> 16,
4834 drm_rect_width(&plane_state->base.dst),
4835 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004836
4837 if (ret || plane_state->scaler_id < 0)
4838 return ret;
4839
Chandra Kondurua1b22782015-04-07 15:28:45 -07004840 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004841 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004842 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4843 intel_plane->base.base.id,
4844 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004845 return -EINVAL;
4846 }
4847
4848 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004849 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004850 case DRM_FORMAT_RGB565:
4851 case DRM_FORMAT_XBGR8888:
4852 case DRM_FORMAT_XRGB8888:
4853 case DRM_FORMAT_ABGR8888:
4854 case DRM_FORMAT_ARGB8888:
4855 case DRM_FORMAT_XRGB2101010:
4856 case DRM_FORMAT_XBGR2101010:
4857 case DRM_FORMAT_YUYV:
4858 case DRM_FORMAT_YVYU:
4859 case DRM_FORMAT_UYVY:
4860 case DRM_FORMAT_VYUY:
4861 break;
4862 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004863 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4864 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004865 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004866 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004867 }
4868
Chandra Kondurua1b22782015-04-07 15:28:45 -07004869 return 0;
4870}
4871
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004872static void skylake_scaler_disable(struct intel_crtc *crtc)
4873{
4874 int i;
4875
4876 for (i = 0; i < crtc->num_scalers; i++)
4877 skl_detach_scaler(crtc, i);
4878}
4879
4880static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004881{
4882 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004883 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004884 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004885 struct intel_crtc_scaler_state *scaler_state =
4886 &crtc->config->scaler_state;
4887
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004888 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004889 int id;
4890
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004891 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004892 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004893
4894 id = scaler_state->scaler_id;
4895 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4896 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4897 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4898 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004899 }
4900}
4901
Jesse Barnesb074cec2013-04-25 12:55:02 -07004902static void ironlake_pfit_enable(struct intel_crtc *crtc)
4903{
4904 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004905 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004906 int pipe = crtc->pipe;
4907
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004908 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004909 /* Force use of hard-coded filter coefficients
4910 * as some pre-programmed values are broken,
4911 * e.g. x201.
4912 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004913 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004914 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4915 PF_PIPE_SEL_IVB(pipe));
4916 else
4917 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004918 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4919 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004920 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004921}
4922
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004923void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004924{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004925 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004926 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004927
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004928 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004929 return;
4930
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004931 /*
4932 * We can only enable IPS after we enable a plane and wait for a vblank
4933 * This function is called from post_plane_update, which is run after
4934 * a vblank wait.
4935 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004936
Paulo Zanonid77e4532013-09-24 13:52:55 -03004937 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004938 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004939 mutex_lock(&dev_priv->rps.hw_lock);
4940 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4941 mutex_unlock(&dev_priv->rps.hw_lock);
4942 /* Quoting Art Runyan: "its not safe to expect any particular
4943 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004944 * mailbox." Moreover, the mailbox may return a bogus state,
4945 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004946 */
4947 } else {
4948 I915_WRITE(IPS_CTL, IPS_ENABLE);
4949 /* The bit only becomes 1 in the next vblank, so this wait here
4950 * is essentially intel_wait_for_vblank. If we don't have this
4951 * and don't wait for vblanks until the end of crtc_enable, then
4952 * the HW state readout code will complain that the expected
4953 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004954 if (intel_wait_for_register(dev_priv,
4955 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4956 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004957 DRM_ERROR("Timed out waiting for IPS enable\n");
4958 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004959}
4960
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004961void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004962{
4963 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004964 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004965
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004966 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004967 return;
4968
4969 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004970 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004971 mutex_lock(&dev_priv->rps.hw_lock);
4972 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4973 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004974 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004975 if (intel_wait_for_register(dev_priv,
4976 IPS_CTL, IPS_ENABLE, 0,
4977 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004978 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004979 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004980 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004981 POSTING_READ(IPS_CTL);
4982 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004983
4984 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004985 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004986}
4987
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004988static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004989{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004990 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004991 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004992
4993 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004994 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004995 mutex_unlock(&dev->struct_mutex);
4996 }
4997
4998 /* Let userspace switch the overlay on again. In most cases userspace
4999 * has to recompute where to put it anyway.
5000 */
5001}
5002
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005003/**
5004 * intel_post_enable_primary - Perform operations after enabling primary plane
5005 * @crtc: the CRTC whose primary plane was just enabled
5006 *
5007 * Performs potentially sleeping operations that must be done after the primary
5008 * plane is enabled, such as updating FBC and IPS. Note that this may be
5009 * called due to an explicit primary plane update, or due to an implicit
5010 * re-enable that is caused when a sprite plane is updated to no longer
5011 * completely hide the primary plane.
5012 */
5013static void
5014intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005015{
5016 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005017 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5019 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005020
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005021 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005022 * FIXME IPS should be fine as long as one plane is
5023 * enabled, but in practice it seems to have problems
5024 * when going from primary only to sprite only and vice
5025 * versa.
5026 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005027 hsw_enable_ips(intel_crtc);
5028
Daniel Vetterf99d7062014-06-19 16:01:59 +02005029 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005030 * Gen2 reports pipe underruns whenever all planes are disabled.
5031 * So don't enable underrun reporting before at least some planes
5032 * are enabled.
5033 * FIXME: Need to fix the logic to work when we turn off all planes
5034 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005035 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005036 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005037 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5038
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005039 /* Underruns don't always raise interrupts, so check manually. */
5040 intel_check_cpu_fifo_underruns(dev_priv);
5041 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005042}
5043
Ville Syrjälä2622a082016-03-09 19:07:26 +02005044/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005045static void
5046intel_pre_disable_primary(struct drm_crtc *crtc)
5047{
5048 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005049 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5051 int pipe = intel_crtc->pipe;
5052
5053 /*
5054 * Gen2 reports pipe underruns whenever all planes are disabled.
5055 * So diasble underrun reporting before all the planes get disabled.
5056 * FIXME: Need to fix the logic to work when we turn off all planes
5057 * but leave the pipe running.
5058 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005059 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005060 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5061
5062 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02005063 * FIXME IPS should be fine as long as one plane is
5064 * enabled, but in practice it seems to have problems
5065 * when going from primary only to sprite only and vice
5066 * versa.
5067 */
5068 hsw_disable_ips(intel_crtc);
5069}
5070
5071/* FIXME get rid of this and use pre_plane_update */
5072static void
5073intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5074{
5075 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005076 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5078 int pipe = intel_crtc->pipe;
5079
5080 intel_pre_disable_primary(crtc);
5081
5082 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005083 * Vblank time updates from the shadow to live plane control register
5084 * are blocked if the memory self-refresh mode is active at that
5085 * moment. So to make sure the plane gets truly disabled, disable
5086 * first the self-refresh mode. The self-refresh enable bit in turn
5087 * will be checked/applied by the HW only at the next frame start
5088 * event which is after the vblank start event, so we need to have a
5089 * wait-for-vblank between disabling the plane and the pipe.
5090 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005091 if (HAS_GMCH_DISPLAY(dev_priv) &&
5092 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005093 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005094}
5095
Daniel Vetter5a21b662016-05-24 17:13:53 +02005096static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5097{
5098 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5099 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5100 struct intel_crtc_state *pipe_config =
5101 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005102 struct drm_plane *primary = crtc->base.primary;
5103 struct drm_plane_state *old_pri_state =
5104 drm_atomic_get_existing_plane_state(old_state, primary);
5105
Chris Wilson5748b6a2016-08-04 16:32:38 +01005106 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005107
Daniel Vetter5a21b662016-05-24 17:13:53 +02005108 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005109 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005110
5111 if (old_pri_state) {
5112 struct intel_plane_state *primary_state =
5113 to_intel_plane_state(primary->state);
5114 struct intel_plane_state *old_primary_state =
5115 to_intel_plane_state(old_pri_state);
5116
5117 intel_fbc_post_update(crtc);
5118
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005119 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005120 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005121 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005122 intel_post_enable_primary(&crtc->base);
5123 }
5124}
5125
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005126static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5127 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005128{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005129 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005130 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005131 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005132 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5133 struct drm_plane *primary = crtc->base.primary;
5134 struct drm_plane_state *old_pri_state =
5135 drm_atomic_get_existing_plane_state(old_state, primary);
5136 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005137 struct intel_atomic_state *old_intel_state =
5138 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005139
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005140 if (old_pri_state) {
5141 struct intel_plane_state *primary_state =
5142 to_intel_plane_state(primary->state);
5143 struct intel_plane_state *old_primary_state =
5144 to_intel_plane_state(old_pri_state);
5145
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005146 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005147
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005148 if (old_primary_state->base.visible &&
5149 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005150 intel_pre_disable_primary(&crtc->base);
5151 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005152
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005153 /*
5154 * Vblank time updates from the shadow to live plane control register
5155 * are blocked if the memory self-refresh mode is active at that
5156 * moment. So to make sure the plane gets truly disabled, disable
5157 * first the self-refresh mode. The self-refresh enable bit in turn
5158 * will be checked/applied by the HW only at the next frame start
5159 * event which is after the vblank start event, so we need to have a
5160 * wait-for-vblank between disabling the plane and the pipe.
5161 */
5162 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5163 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5164 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005165
Matt Ropered4a6a72016-02-23 17:20:13 -08005166 /*
5167 * IVB workaround: must disable low power watermarks for at least
5168 * one frame before enabling scaling. LP watermarks can be re-enabled
5169 * when scaling is disabled.
5170 *
5171 * WaCxSRDisabledForSpriteScaling:ivb
5172 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005173 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005174 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005175
5176 /*
5177 * If we're doing a modeset, we're done. No need to do any pre-vblank
5178 * watermark programming here.
5179 */
5180 if (needs_modeset(&pipe_config->base))
5181 return;
5182
5183 /*
5184 * For platforms that support atomic watermarks, program the
5185 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5186 * will be the intermediate values that are safe for both pre- and
5187 * post- vblank; when vblank happens, the 'active' values will be set
5188 * to the final 'target' values and we'll do this again to get the
5189 * optimal watermarks. For gen9+ platforms, the values we program here
5190 * will be the final target values which will get automatically latched
5191 * at vblank time; no further programming will be necessary.
5192 *
5193 * If a platform hasn't been transitioned to atomic watermarks yet,
5194 * we'll continue to update watermarks the old way, if flags tell
5195 * us to.
5196 */
5197 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005198 dev_priv->display.initial_watermarks(old_intel_state,
5199 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005200 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005201 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005202}
5203
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005204static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005205{
5206 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005208 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005209 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005210
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005211 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005212
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005213 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005214 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005215
Daniel Vetterf99d7062014-06-19 16:01:59 +02005216 /*
5217 * FIXME: Once we grow proper nuclear flip support out of this we need
5218 * to compute the mask of flip planes precisely. For the time being
5219 * consider this a flip to a NULL plane.
5220 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005221 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005222}
5223
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005224static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005225 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005226 struct drm_atomic_state *old_state)
5227{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005228 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005229 struct drm_connector *conn;
5230 int i;
5231
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005232 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005233 struct intel_encoder *encoder =
5234 to_intel_encoder(conn_state->best_encoder);
5235
5236 if (conn_state->crtc != crtc)
5237 continue;
5238
5239 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005240 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005241 }
5242}
5243
5244static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005245 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005246 struct drm_atomic_state *old_state)
5247{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005248 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005249 struct drm_connector *conn;
5250 int i;
5251
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005252 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005253 struct intel_encoder *encoder =
5254 to_intel_encoder(conn_state->best_encoder);
5255
5256 if (conn_state->crtc != crtc)
5257 continue;
5258
5259 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005260 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005261 }
5262}
5263
5264static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005265 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005266 struct drm_atomic_state *old_state)
5267{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005268 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005269 struct drm_connector *conn;
5270 int i;
5271
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005272 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005273 struct intel_encoder *encoder =
5274 to_intel_encoder(conn_state->best_encoder);
5275
5276 if (conn_state->crtc != crtc)
5277 continue;
5278
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005279 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005280 intel_opregion_notify_encoder(encoder, true);
5281 }
5282}
5283
5284static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005285 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005286 struct drm_atomic_state *old_state)
5287{
5288 struct drm_connector_state *old_conn_state;
5289 struct drm_connector *conn;
5290 int i;
5291
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005292 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005293 struct intel_encoder *encoder =
5294 to_intel_encoder(old_conn_state->best_encoder);
5295
5296 if (old_conn_state->crtc != crtc)
5297 continue;
5298
5299 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005300 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005301 }
5302}
5303
5304static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005305 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005306 struct drm_atomic_state *old_state)
5307{
5308 struct drm_connector_state *old_conn_state;
5309 struct drm_connector *conn;
5310 int i;
5311
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005312 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005313 struct intel_encoder *encoder =
5314 to_intel_encoder(old_conn_state->best_encoder);
5315
5316 if (old_conn_state->crtc != crtc)
5317 continue;
5318
5319 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005320 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005321 }
5322}
5323
5324static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005325 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005326 struct drm_atomic_state *old_state)
5327{
5328 struct drm_connector_state *old_conn_state;
5329 struct drm_connector *conn;
5330 int i;
5331
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005332 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005333 struct intel_encoder *encoder =
5334 to_intel_encoder(old_conn_state->best_encoder);
5335
5336 if (old_conn_state->crtc != crtc)
5337 continue;
5338
5339 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005340 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005341 }
5342}
5343
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005344static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5345 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005346{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005347 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005348 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005349 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5351 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005352 struct intel_atomic_state *old_intel_state =
5353 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005354
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005355 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005356 return;
5357
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005358 /*
5359 * Sometimes spurious CPU pipe underruns happen during FDI
5360 * training, at least with VGA+HDMI cloning. Suppress them.
5361 *
5362 * On ILK we get an occasional spurious CPU pipe underruns
5363 * between eDP port A enable and vdd enable. Also PCH port
5364 * enable seems to result in the occasional CPU pipe underrun.
5365 *
5366 * Spurious PCH underruns also occur during PCH enabling.
5367 */
5368 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5369 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005370 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005371 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5372
5373 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005374 intel_prepare_shared_dpll(intel_crtc);
5375
Ville Syrjälä37a56502016-06-22 21:57:04 +03005376 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305377 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005378
5379 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005380 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005381
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005382 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005383 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005384 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005385 }
5386
5387 ironlake_set_pipeconf(crtc);
5388
Jesse Barnesf67a5592011-01-05 10:31:48 -08005389 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005390
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005391 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005392
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005393 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005394 /* Note: FDI PLL enabling _must_ be done before we enable the
5395 * cpu pipes, hence this is separate from all the other fdi/pch
5396 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005397 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005398 } else {
5399 assert_fdi_tx_disabled(dev_priv, pipe);
5400 assert_fdi_rx_disabled(dev_priv, pipe);
5401 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005402
Jesse Barnesb074cec2013-04-25 12:55:02 -07005403 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005404
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005405 /*
5406 * On ILK+ LUT must be loaded before the pipe is running but with
5407 * clocks enabled
5408 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005409 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005410
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005411 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005412 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005413 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005414
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005415 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005416 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005417
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005418 assert_vblank_disabled(crtc);
5419 drm_crtc_vblank_on(crtc);
5420
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005421 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005422
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005423 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005424 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005425
5426 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5427 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005428 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005429 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005430 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005431}
5432
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005433/* IPS only exists on ULT machines and is tied to pipe A. */
5434static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5435{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005436 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005437}
5438
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005439static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5440 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005441{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005442 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005443 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005445 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005446 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005447 struct intel_atomic_state *old_intel_state =
5448 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005449
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005450 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005451 return;
5452
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005453 if (intel_crtc->config->has_pch_encoder)
Matthias Kaehlcke29012152017-07-19 10:39:28 -07005454 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005455
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005456 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005457
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005458 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005459 intel_enable_shared_dpll(intel_crtc);
5460
Ville Syrjälä37a56502016-06-22 21:57:04 +03005461 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305462 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005463
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005464 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005465 intel_set_pipe_timings(intel_crtc);
5466
Jani Nikulabc58be62016-03-18 17:05:39 +02005467 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005468
Jani Nikula4d1de972016-03-18 17:05:42 +02005469 if (cpu_transcoder != TRANSCODER_EDP &&
5470 !transcoder_is_dsi(cpu_transcoder)) {
5471 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005472 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005473 }
5474
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005475 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005476 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005477 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005478 }
5479
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005480 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005481 haswell_set_pipeconf(crtc);
5482
Jani Nikula391bf042016-03-18 17:05:40 +02005483 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005484
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005485 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005486
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005487 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005488
Daniel Vetter6b698512015-11-28 11:05:39 +01005489 if (intel_crtc->config->has_pch_encoder)
5490 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5491 else
5492 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5493
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005494 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005495
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005496 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005497 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005498
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005499 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005500 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005501
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005502 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005503 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005504 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005505 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005506
5507 /*
5508 * On ILK+ LUT must be loaded before the pipe is running but with
5509 * clocks enabled
5510 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005511 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005512
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005513 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005514 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005515 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005516
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005517 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005518 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005519
5520 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005521 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005522 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005523
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005524 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005525 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005526
Ville Syrjälä00370712016-11-14 19:44:06 +02005527 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005528 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005529
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005530 assert_vblank_disabled(crtc);
5531 drm_crtc_vblank_on(crtc);
5532
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005533 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005534
Daniel Vetter6b698512015-11-28 11:05:39 +01005535 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005536 intel_wait_for_vblank(dev_priv, pipe);
5537 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005538 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Matthias Kaehlcke29012152017-07-19 10:39:28 -07005539 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005540 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005541
Paulo Zanonie4916942013-09-20 16:21:19 -03005542 /* If we change the relative order between pipe/planes enabling, we need
5543 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005544 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005545 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005546 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5547 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005548 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005549}
5550
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005551static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005552{
5553 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005554 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005555 int pipe = crtc->pipe;
5556
5557 /* To avoid upsetting the power well on haswell only disable the pfit if
5558 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005559 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005560 I915_WRITE(PF_CTL(pipe), 0);
5561 I915_WRITE(PF_WIN_POS(pipe), 0);
5562 I915_WRITE(PF_WIN_SZ(pipe), 0);
5563 }
5564}
5565
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005566static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5567 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005568{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005569 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005570 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005571 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5573 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005574
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005575 /*
5576 * Sometimes spurious CPU pipe underruns happen when the
5577 * pipe is already disabled, but FDI RX/TX is still enabled.
5578 * Happens at least with VGA+HDMI cloning. Suppress them.
5579 */
5580 if (intel_crtc->config->has_pch_encoder) {
5581 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005582 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005583 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005584
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005585 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005586
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005587 drm_crtc_vblank_off(crtc);
5588 assert_vblank_disabled(crtc);
5589
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005590 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005591
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005592 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005593
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005594 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005595 ironlake_fdi_disable(crtc);
5596
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005597 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005598
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005599 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005600 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005601
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005602 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005603 i915_reg_t reg;
5604 u32 temp;
5605
Daniel Vetterd925c592013-06-05 13:34:04 +02005606 /* disable TRANS_DP_CTL */
5607 reg = TRANS_DP_CTL(pipe);
5608 temp = I915_READ(reg);
5609 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5610 TRANS_DP_PORT_SEL_MASK);
5611 temp |= TRANS_DP_PORT_SEL_NONE;
5612 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005613
Daniel Vetterd925c592013-06-05 13:34:04 +02005614 /* disable DPLL_SEL */
5615 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005616 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005617 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005618 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005619
Daniel Vetterd925c592013-06-05 13:34:04 +02005620 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005621 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005622
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005623 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005624 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005625}
5626
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005627static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5628 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005629{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005630 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005631 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005633 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005634
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005635 if (intel_crtc->config->has_pch_encoder)
Matthias Kaehlcke29012152017-07-19 10:39:28 -07005636 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005637
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005638 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005639
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005640 drm_crtc_vblank_off(crtc);
5641 assert_vblank_disabled(crtc);
5642
Jani Nikula4d1de972016-03-18 17:05:42 +02005643 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005644 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005645 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005646
Ville Syrjälä00370712016-11-14 19:44:06 +02005647 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005648 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005649
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005650 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305651 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005652
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005653 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005654 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005655 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005656 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005657
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005658 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005659 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005660
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005661 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005662
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005663 if (old_crtc_state->has_pch_encoder)
Matthias Kaehlcke29012152017-07-19 10:39:28 -07005664 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005665}
5666
Jesse Barnes2dd24552013-04-25 12:55:01 -07005667static void i9xx_pfit_enable(struct intel_crtc *crtc)
5668{
5669 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005670 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005671 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005672
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005673 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005674 return;
5675
Daniel Vetterc0b03412013-05-28 12:05:54 +02005676 /*
5677 * The panel fitter should only be adjusted whilst the pipe is disabled,
5678 * according to register description and PRM.
5679 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005680 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5681 assert_pipe_disabled(dev_priv, crtc->pipe);
5682
Jesse Barnesb074cec2013-04-25 12:55:02 -07005683 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5684 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005685
5686 /* Border color in case we don't scale up to the full screen. Black by
5687 * default, change to something else for debugging. */
5688 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005689}
5690
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005691enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005692{
5693 switch (port) {
5694 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005695 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005696 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005697 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005698 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005699 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005700 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005701 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005702 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005703 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005704 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005705 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005706 return POWER_DOMAIN_PORT_OTHER;
5707 }
5708}
5709
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005710static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5711 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005712{
5713 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005714 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005715 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5717 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005718 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005719 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005720
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005721 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005722 return 0;
5723
Imre Deak77d22dc2014-03-05 16:20:52 +02005724 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5725 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005726 if (crtc_state->pch_pfit.enabled ||
5727 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005728 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005729
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005730 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5731 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5732
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005733 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005734 }
Imre Deak319be8a2014-03-04 19:22:57 +02005735
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005736 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5737 mask |= BIT(POWER_DOMAIN_AUDIO);
5738
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005739 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005740 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005741
Imre Deak77d22dc2014-03-05 16:20:52 +02005742 return mask;
5743}
5744
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005745static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005746modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5747 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005748{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005749 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5751 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005752 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005753
5754 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005755 intel_crtc->enabled_power_domains = new_domains =
5756 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005757
Daniel Vetter5a21b662016-05-24 17:13:53 +02005758 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005759
5760 for_each_power_domain(domain, domains)
5761 intel_display_power_get(dev_priv, domain);
5762
Daniel Vetter5a21b662016-05-24 17:13:53 +02005763 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005764}
5765
5766static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005767 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005768{
5769 enum intel_display_power_domain domain;
5770
5771 for_each_power_domain(domain, domains)
5772 intel_display_power_put(dev_priv, domain);
5773}
5774
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005775static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5776 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005777{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005778 struct intel_atomic_state *old_intel_state =
5779 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005780 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005781 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005782 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005784 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005785
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005786 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005787 return;
5788
Ville Syrjälä37a56502016-06-22 21:57:04 +03005789 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305790 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005791
5792 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005793 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005794
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005795 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005796 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005797
5798 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5799 I915_WRITE(CHV_CANVAS(pipe), 0);
5800 }
5801
Daniel Vetter5b18e572014-04-24 23:55:06 +02005802 i9xx_set_pipeconf(intel_crtc);
5803
Jesse Barnes89b667f2013-04-18 14:51:36 -07005804 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005805
Daniel Vettera72e4c92014-09-30 10:56:47 +02005806 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005807
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005808 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005809
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005810 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005811 chv_prepare_pll(intel_crtc, intel_crtc->config);
5812 chv_enable_pll(intel_crtc, intel_crtc->config);
5813 } else {
5814 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5815 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005816 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005817
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005818 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005819
Jesse Barnes2dd24552013-04-25 12:55:01 -07005820 i9xx_pfit_enable(intel_crtc);
5821
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005822 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005823
Ville Syrjäläff32c542017-03-02 19:14:57 +02005824 dev_priv->display.initial_watermarks(old_intel_state,
5825 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005826 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005827
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005828 assert_vblank_disabled(crtc);
5829 drm_crtc_vblank_on(crtc);
5830
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005831 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005832}
5833
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005834static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5835{
5836 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005837 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005838
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005839 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5840 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005841}
5842
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005843static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5844 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005845{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005846 struct intel_atomic_state *old_intel_state =
5847 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005848 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005849 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005850 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005852 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005853
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005854 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005855 return;
5856
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005857 i9xx_set_pll_dividers(intel_crtc);
5858
Ville Syrjälä37a56502016-06-22 21:57:04 +03005859 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305860 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005861
5862 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005863 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005864
Daniel Vetter5b18e572014-04-24 23:55:06 +02005865 i9xx_set_pipeconf(intel_crtc);
5866
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005867 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005868
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005869 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005870 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005871
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005872 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005873
Daniel Vetterf6736a12013-06-05 13:34:30 +02005874 i9xx_enable_pll(intel_crtc);
5875
Jesse Barnes2dd24552013-04-25 12:55:01 -07005876 i9xx_pfit_enable(intel_crtc);
5877
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005878 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005879
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005880 if (dev_priv->display.initial_watermarks != NULL)
5881 dev_priv->display.initial_watermarks(old_intel_state,
5882 intel_crtc->config);
5883 else
5884 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005885 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005886
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005887 assert_vblank_disabled(crtc);
5888 drm_crtc_vblank_on(crtc);
5889
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005890 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005891}
5892
Daniel Vetter87476d62013-04-11 16:29:06 +02005893static void i9xx_pfit_disable(struct intel_crtc *crtc)
5894{
5895 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005896 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005897
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005898 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005899 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005900
5901 assert_pipe_disabled(dev_priv, crtc->pipe);
5902
Daniel Vetter328d8e82013-05-08 10:36:31 +02005903 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5904 I915_READ(PFIT_CONTROL));
5905 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005906}
5907
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005908static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5909 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005910{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005911 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005912 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005913 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5915 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005916
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005917 /*
5918 * On gen2 planes are double buffered but the pipe isn't, so we must
5919 * wait for planes to fully turn off before disabling the pipe.
5920 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005921 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005922 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005923
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005924 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005925
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005926 drm_crtc_vblank_off(crtc);
5927 assert_vblank_disabled(crtc);
5928
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005929 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005930
Daniel Vetter87476d62013-04-11 16:29:06 +02005931 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005932
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005933 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005934
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005935 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005936 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005937 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005938 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005939 vlv_disable_pll(dev_priv, pipe);
5940 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005941 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005942 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005943
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005944 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005945
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005946 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005947 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005948
5949 if (!dev_priv->display.initial_watermarks)
5950 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005951
5952 /* clock the pipe down to 640x480@60 to potentially save power */
5953 if (IS_I830(dev_priv))
5954 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005955}
5956
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005957static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5958 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005959{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005960 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005962 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005963 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005964 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005965 struct drm_atomic_state *state;
5966 struct intel_crtc_state *crtc_state;
5967 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005968
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005969 if (!intel_crtc->active)
5970 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005971
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005972 if (crtc->primary->state->visible) {
Ville Syrjälä2622a082016-03-09 19:07:26 +02005973 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005974
5975 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005976 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005977 }
5978
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005979 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005980 if (!state) {
5981 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5982 crtc->base.id, crtc->name);
5983 return;
5984 }
5985
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005986 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005987
5988 /* Everything's already locked, -EDEADLK can't happen. */
5989 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5990 ret = drm_atomic_add_affected_connectors(state, crtc);
5991
5992 WARN_ON(IS_ERR(crtc_state) || ret);
5993
5994 dev_priv->display.crtc_disable(crtc_state, state);
5995
Chris Wilson08536952016-10-14 13:18:18 +01005996 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005997
Ville Syrjälä78108b72016-05-27 20:59:19 +03005998 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5999 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006000
6001 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6002 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006003 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006004 crtc->enabled = false;
6005 crtc->state->connector_mask = 0;
6006 crtc->state->encoder_mask = 0;
6007
6008 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6009 encoder->base.crtc = NULL;
6010
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006011 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006012 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006013 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006014
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006015 domains = intel_crtc->enabled_power_domains;
6016 for_each_power_domain(domain, domains)
6017 intel_display_power_put(dev_priv, domain);
6018 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006019
6020 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6021 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006022}
6023
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006024/*
6025 * turn all crtc's off, but do not adjust state
6026 * This has to be paired with a call to intel_modeset_setup_hw_state.
6027 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006028int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006029{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006030 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006031 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006032 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006033
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006034 state = drm_atomic_helper_suspend(dev);
6035 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006036 if (ret)
6037 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006038 else
6039 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006040 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006041}
6042
Chris Wilsonea5b2132010-08-04 13:50:23 +01006043void intel_encoder_destroy(struct drm_encoder *encoder)
6044{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006045 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006046
Chris Wilsonea5b2132010-08-04 13:50:23 +01006047 drm_encoder_cleanup(encoder);
6048 kfree(intel_encoder);
6049}
6050
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006051/* Cross check the actual hw state with our own modeset state tracking (and it's
6052 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006053static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6054 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006055{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006056 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006057
6058 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6059 connector->base.base.id,
6060 connector->base.name);
6061
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006062 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006063 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006064
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006065 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006066 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006067
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006068 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006069 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006070
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006071 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006072 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006073
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006074 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006075 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006076
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006077 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006078 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006079
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006080 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006081 "attached encoder crtc differs from connector crtc\n");
6082 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006083 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006084 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006085 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006086 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006087 }
6088}
6089
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006090int intel_connector_init(struct intel_connector *connector)
6091{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006092 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006093
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006094 /*
6095 * Allocate enough memory to hold intel_digital_connector_state,
6096 * This might be a few bytes too many, but for connectors that don't
6097 * need it we'll free the state and allocate a smaller one on the first
6098 * succesful commit anyway.
6099 */
6100 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6101 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006102 return -ENOMEM;
6103
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006104 __drm_atomic_helper_connector_reset(&connector->base,
6105 &conn_state->base);
6106
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006107 return 0;
6108}
6109
6110struct intel_connector *intel_connector_alloc(void)
6111{
6112 struct intel_connector *connector;
6113
6114 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6115 if (!connector)
6116 return NULL;
6117
6118 if (intel_connector_init(connector) < 0) {
6119 kfree(connector);
6120 return NULL;
6121 }
6122
6123 return connector;
6124}
6125
Daniel Vetterf0947c32012-07-02 13:10:34 +02006126/* Simple connector->get_hw_state implementation for encoders that support only
6127 * one connector and no cloning and hence the encoder state determines the state
6128 * of the connector. */
6129bool intel_connector_get_hw_state(struct intel_connector *connector)
6130{
Daniel Vetter24929352012-07-02 20:28:59 +02006131 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006132 struct intel_encoder *encoder = connector->encoder;
6133
6134 return encoder->get_hw_state(encoder, &pipe);
6135}
6136
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006137static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006138{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006139 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6140 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006141
6142 return 0;
6143}
6144
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006145static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006146 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006147{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006148 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006149 struct drm_atomic_state *state = pipe_config->base.state;
6150 struct intel_crtc *other_crtc;
6151 struct intel_crtc_state *other_crtc_state;
6152
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006153 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6154 pipe_name(pipe), pipe_config->fdi_lanes);
6155 if (pipe_config->fdi_lanes > 4) {
6156 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6157 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006158 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006159 }
6160
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006161 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006162 if (pipe_config->fdi_lanes > 2) {
6163 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6164 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006165 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006166 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006167 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006168 }
6169 }
6170
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006171 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006172 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006173
6174 /* Ivybridge 3 pipe is really complicated */
6175 switch (pipe) {
6176 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006177 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006178 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006179 if (pipe_config->fdi_lanes <= 2)
6180 return 0;
6181
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006182 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006183 other_crtc_state =
6184 intel_atomic_get_crtc_state(state, other_crtc);
6185 if (IS_ERR(other_crtc_state))
6186 return PTR_ERR(other_crtc_state);
6187
6188 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006189 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6190 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006191 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006192 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006193 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006194 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006195 if (pipe_config->fdi_lanes > 2) {
6196 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6197 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006198 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006199 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006200
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006201 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006202 other_crtc_state =
6203 intel_atomic_get_crtc_state(state, other_crtc);
6204 if (IS_ERR(other_crtc_state))
6205 return PTR_ERR(other_crtc_state);
6206
6207 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006208 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006209 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006210 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006211 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006212 default:
6213 BUG();
6214 }
6215}
6216
Daniel Vettere29c22c2013-02-21 00:00:16 +01006217#define RETRY 1
6218static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006219 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006220{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006221 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006222 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006223 int lane, link_bw, fdi_dotclock, ret;
6224 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006225
Daniel Vettere29c22c2013-02-21 00:00:16 +01006226retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006227 /* FDI is a binary signal running at ~2.7GHz, encoding
6228 * each output octet as 10 bits. The actual frequency
6229 * is stored as a divider into a 100MHz clock, and the
6230 * mode pixel clock is stored in units of 1KHz.
6231 * Hence the bw of each lane in terms of the mode signal
6232 * is:
6233 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006234 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006235
Damien Lespiau241bfc32013-09-25 16:45:37 +01006236 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006237
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006238 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006239 pipe_config->pipe_bpp);
6240
6241 pipe_config->fdi_lanes = lane;
6242
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006243 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006244 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006245
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006246 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006247 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006248 pipe_config->pipe_bpp -= 2*3;
6249 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6250 pipe_config->pipe_bpp);
6251 needs_recompute = true;
6252 pipe_config->bw_constrained = true;
6253
6254 goto retry;
6255 }
6256
6257 if (needs_recompute)
6258 return RETRY;
6259
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006260 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006261}
6262
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006263static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6264 struct intel_crtc_state *pipe_config)
6265{
6266 if (pipe_config->pipe_bpp > 24)
6267 return false;
6268
6269 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006270 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006271 return true;
6272
6273 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006274 * We compare against max which means we must take
6275 * the increased cdclk requirement into account when
6276 * calculating the new cdclk.
6277 *
6278 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006279 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006280 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006281 dev_priv->max_cdclk_freq * 95 / 100;
6282}
6283
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006284static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006285 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006286{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006287 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006288 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006289
Jani Nikulad330a952014-01-21 11:24:25 +02006290 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006291 hsw_crtc_supports_ips(crtc) &&
6292 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006293}
6294
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006295static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6296{
6297 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6298
6299 /* GDG double wide on either pipe, otherwise pipe A only */
6300 return INTEL_INFO(dev_priv)->gen < 4 &&
6301 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6302}
6303
Ville Syrjäläceb99322017-01-20 20:22:05 +02006304static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6305{
6306 uint32_t pixel_rate;
6307
6308 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6309
6310 /*
6311 * We only use IF-ID interlacing. If we ever use
6312 * PF-ID we'll need to adjust the pixel_rate here.
6313 */
6314
6315 if (pipe_config->pch_pfit.enabled) {
6316 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6317 uint32_t pfit_size = pipe_config->pch_pfit.size;
6318
6319 pipe_w = pipe_config->pipe_src_w;
6320 pipe_h = pipe_config->pipe_src_h;
6321
6322 pfit_w = (pfit_size >> 16) & 0xFFFF;
6323 pfit_h = pfit_size & 0xFFFF;
6324 if (pipe_w < pfit_w)
6325 pipe_w = pfit_w;
6326 if (pipe_h < pfit_h)
6327 pipe_h = pfit_h;
6328
6329 if (WARN_ON(!pfit_w || !pfit_h))
6330 return pixel_rate;
6331
6332 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6333 pfit_w * pfit_h);
6334 }
6335
6336 return pixel_rate;
6337}
6338
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006339static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6340{
6341 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6342
6343 if (HAS_GMCH_DISPLAY(dev_priv))
6344 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6345 crtc_state->pixel_rate =
6346 crtc_state->base.adjusted_mode.crtc_clock;
6347 else
6348 crtc_state->pixel_rate =
6349 ilk_pipe_pixel_rate(crtc_state);
6350}
6351
Daniel Vettera43f6e02013-06-07 23:10:32 +02006352static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006353 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006354{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006355 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006356 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006357 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006358 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006359
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006360 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006361 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006362
6363 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006364 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006365 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006366 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006367 if (intel_crtc_supports_double_wide(crtc) &&
6368 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006369 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006370 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006371 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006372 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006373
Ville Syrjäläf3261152016-05-24 21:34:18 +03006374 if (adjusted_mode->crtc_clock > clock_limit) {
6375 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6376 adjusted_mode->crtc_clock, clock_limit,
6377 yesno(pipe_config->double_wide));
6378 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006379 }
Chris Wilson89749352010-09-12 18:25:19 +01006380
Shashank Sharma25edf912017-07-21 20:55:07 +05306381 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6382 /*
6383 * There is only one pipe CSC unit per pipe, and we need that
6384 * for output conversion from RGB->YCBCR. So if CTM is already
6385 * applied we can't support YCBCR420 output.
6386 */
6387 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6388 return -EINVAL;
6389 }
6390
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006391 /*
6392 * Pipe horizontal size must be even in:
6393 * - DVO ganged mode
6394 * - LVDS dual channel mode
6395 * - Double wide pipe
6396 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006397 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006398 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6399 pipe_config->pipe_src_w &= ~1;
6400
Damien Lespiau8693a822013-05-03 18:48:11 +01006401 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6402 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006403 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006404 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006405 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006406 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006407
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006408 intel_crtc_compute_pixel_rate(pipe_config);
6409
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006410 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006411 hsw_compute_ips_config(crtc, pipe_config);
6412
Daniel Vetter877d48d2013-04-19 11:24:43 +02006413 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006414 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006415
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006416 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006417}
6418
Zhenyu Wang2c072452009-06-05 15:38:42 +08006419static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006420intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006421{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006422 while (*num > DATA_LINK_M_N_MASK ||
6423 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006424 *num >>= 1;
6425 *den >>= 1;
6426 }
6427}
6428
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006429static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006430 uint32_t *ret_m, uint32_t *ret_n,
6431 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006432{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006433 /*
6434 * Reduce M/N as much as possible without loss in precision. Several DP
6435 * dongles in particular seem to be fussy about too large *link* M/N
6436 * values. The passed in values are more likely to have the least
6437 * significant bits zero than M after rounding below, so do this first.
6438 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006439 if (reduce_m_n) {
6440 while ((m & 1) == 0 && (n & 1) == 0) {
6441 m >>= 1;
6442 n >>= 1;
6443 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006444 }
6445
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006446 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6447 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6448 intel_reduce_m_n_ratio(ret_m, ret_n);
6449}
6450
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006451void
6452intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6453 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006454 struct intel_link_m_n *m_n,
6455 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006456{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006457 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006458
6459 compute_m_n(bits_per_pixel * pixel_clock,
6460 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006461 &m_n->gmch_m, &m_n->gmch_n,
6462 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006463
6464 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006465 &m_n->link_m, &m_n->link_n,
6466 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006467}
6468
Chris Wilsona7615032011-01-12 17:04:08 +00006469static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6470{
Jani Nikulad330a952014-01-21 11:24:25 +02006471 if (i915.panel_use_ssc >= 0)
6472 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006473 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006474 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006475}
6476
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006477static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006478{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006479 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006480}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006481
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006482static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6483{
6484 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006485}
6486
Daniel Vetterf47709a2013-03-28 10:42:02 +01006487static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006488 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006489 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006490{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006491 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006492 u32 fp, fp2 = 0;
6493
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006494 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006495 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006496 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006497 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006498 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006499 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006500 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006501 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006502 }
6503
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006504 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006505
Daniel Vetterf47709a2013-03-28 10:42:02 +01006506 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006507 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006508 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006509 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006510 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006511 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006512 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006513 }
6514}
6515
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006516static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6517 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006518{
6519 u32 reg_val;
6520
6521 /*
6522 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6523 * and set it to a reasonable value instead.
6524 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006525 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006526 reg_val &= 0xffffff00;
6527 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006528 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006529
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006530 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006531 reg_val &= 0x00ffffff;
6532 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006533 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006534
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006535 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006536 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006537 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006538
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006539 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006540 reg_val &= 0x00ffffff;
6541 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006542 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006543}
6544
Daniel Vetterb5518422013-05-03 11:49:48 +02006545static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6546 struct intel_link_m_n *m_n)
6547{
6548 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006549 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006550 int pipe = crtc->pipe;
6551
Daniel Vettere3b95f12013-05-03 11:49:49 +02006552 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6553 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6554 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6555 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006556}
6557
6558static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006559 struct intel_link_m_n *m_n,
6560 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006561{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006562 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006563 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006564 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006565
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006566 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006567 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6568 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6569 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6570 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006571 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6572 * for gen < 8) and if DRRS is supported (to make sure the
6573 * registers are not unnecessarily accessed).
6574 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006575 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6576 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006577 I915_WRITE(PIPE_DATA_M2(transcoder),
6578 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6579 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6580 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6581 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6582 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006583 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006584 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6585 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6586 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6587 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006588 }
6589}
6590
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306591void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006592{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306593 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6594
6595 if (m_n == M1_N1) {
6596 dp_m_n = &crtc->config->dp_m_n;
6597 dp_m2_n2 = &crtc->config->dp_m2_n2;
6598 } else if (m_n == M2_N2) {
6599
6600 /*
6601 * M2_N2 registers are not supported. Hence m2_n2 divider value
6602 * needs to be programmed into M1_N1.
6603 */
6604 dp_m_n = &crtc->config->dp_m2_n2;
6605 } else {
6606 DRM_ERROR("Unsupported divider value\n");
6607 return;
6608 }
6609
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006610 if (crtc->config->has_pch_encoder)
6611 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006612 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306613 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006614}
6615
Daniel Vetter251ac862015-06-18 10:30:24 +02006616static void vlv_compute_dpll(struct intel_crtc *crtc,
6617 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006618{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006619 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006620 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006621 if (crtc->pipe != PIPE_A)
6622 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006623
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006624 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006625 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006626 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6627 DPLL_EXT_BUFFER_ENABLE_VLV;
6628
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006629 pipe_config->dpll_hw_state.dpll_md =
6630 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6631}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006632
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006633static void chv_compute_dpll(struct intel_crtc *crtc,
6634 struct intel_crtc_state *pipe_config)
6635{
6636 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006637 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006638 if (crtc->pipe != PIPE_A)
6639 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6640
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006641 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006642 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006643 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6644
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006645 pipe_config->dpll_hw_state.dpll_md =
6646 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006647}
6648
Ville Syrjäläd288f652014-10-28 13:20:22 +02006649static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006650 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006651{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006652 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006653 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006654 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006655 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006656 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006657 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006658
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006659 /* Enable Refclk */
6660 I915_WRITE(DPLL(pipe),
6661 pipe_config->dpll_hw_state.dpll &
6662 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6663
6664 /* No need to actually set up the DPLL with DSI */
6665 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6666 return;
6667
Ville Syrjäläa5805162015-05-26 20:42:30 +03006668 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006669
Ville Syrjäläd288f652014-10-28 13:20:22 +02006670 bestn = pipe_config->dpll.n;
6671 bestm1 = pipe_config->dpll.m1;
6672 bestm2 = pipe_config->dpll.m2;
6673 bestp1 = pipe_config->dpll.p1;
6674 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006675
Jesse Barnes89b667f2013-04-18 14:51:36 -07006676 /* See eDP HDMI DPIO driver vbios notes doc */
6677
6678 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006679 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006680 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006681
6682 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006683 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006684
6685 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006686 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006687 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006688 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006689
6690 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006691 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006692
6693 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006694 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6695 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6696 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006697 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006698
6699 /*
6700 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6701 * but we don't support that).
6702 * Note: don't use the DAC post divider as it seems unstable.
6703 */
6704 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006705 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006706
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006707 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006708 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006709
Jesse Barnes89b667f2013-04-18 14:51:36 -07006710 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006711 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006712 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6713 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006714 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006715 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006716 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006717 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006718 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006719
Ville Syrjälä37a56502016-06-22 21:57:04 +03006720 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006721 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006722 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006723 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006724 0x0df40000);
6725 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006726 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006727 0x0df70000);
6728 } else { /* HDMI or VGA */
6729 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006730 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006731 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006732 0x0df70000);
6733 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006734 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006735 0x0df40000);
6736 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006737
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006738 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006739 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006740 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006741 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006742 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006743
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006744 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006745 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006746}
6747
Ville Syrjäläd288f652014-10-28 13:20:22 +02006748static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006749 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006750{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006751 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006752 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006753 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006754 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306755 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006756 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306757 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306758 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006759
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006760 /* Enable Refclk and SSC */
6761 I915_WRITE(DPLL(pipe),
6762 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6763
6764 /* No need to actually set up the DPLL with DSI */
6765 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6766 return;
6767
Ville Syrjäläd288f652014-10-28 13:20:22 +02006768 bestn = pipe_config->dpll.n;
6769 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6770 bestm1 = pipe_config->dpll.m1;
6771 bestm2 = pipe_config->dpll.m2 >> 22;
6772 bestp1 = pipe_config->dpll.p1;
6773 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306774 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306775 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306776 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006777
Ville Syrjäläa5805162015-05-26 20:42:30 +03006778 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006779
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006780 /* p1 and p2 divider */
6781 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6782 5 << DPIO_CHV_S1_DIV_SHIFT |
6783 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6784 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6785 1 << DPIO_CHV_K_DIV_SHIFT);
6786
6787 /* Feedback post-divider - m2 */
6788 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6789
6790 /* Feedback refclk divider - n and m1 */
6791 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6792 DPIO_CHV_M1_DIV_BY_2 |
6793 1 << DPIO_CHV_N_DIV_SHIFT);
6794
6795 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006796 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006797
6798 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306799 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6800 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6801 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6802 if (bestm2_frac)
6803 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6804 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006805
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306806 /* Program digital lock detect threshold */
6807 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6808 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6809 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6810 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6811 if (!bestm2_frac)
6812 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6813 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6814
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006815 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306816 if (vco == 5400000) {
6817 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6818 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6819 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6820 tribuf_calcntr = 0x9;
6821 } else if (vco <= 6200000) {
6822 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6823 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6824 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6825 tribuf_calcntr = 0x9;
6826 } else if (vco <= 6480000) {
6827 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6828 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6829 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6830 tribuf_calcntr = 0x8;
6831 } else {
6832 /* Not supported. Apply the same limits as in the max case */
6833 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6834 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6835 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6836 tribuf_calcntr = 0;
6837 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006838 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6839
Ville Syrjälä968040b2015-03-11 22:52:08 +02006840 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306841 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6842 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6843 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6844
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006845 /* AFC Recal */
6846 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6847 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6848 DPIO_AFC_RECAL);
6849
Ville Syrjäläa5805162015-05-26 20:42:30 +03006850 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006851}
6852
Ville Syrjäläd288f652014-10-28 13:20:22 +02006853/**
6854 * vlv_force_pll_on - forcibly enable just the PLL
6855 * @dev_priv: i915 private structure
6856 * @pipe: pipe PLL to enable
6857 * @dpll: PLL configuration
6858 *
6859 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6860 * in cases where we need the PLL enabled even when @pipe is not going to
6861 * be enabled.
6862 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006863int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006864 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006865{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006866 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006867 struct intel_crtc_state *pipe_config;
6868
6869 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6870 if (!pipe_config)
6871 return -ENOMEM;
6872
6873 pipe_config->base.crtc = &crtc->base;
6874 pipe_config->pixel_multiplier = 1;
6875 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006876
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006877 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006878 chv_compute_dpll(crtc, pipe_config);
6879 chv_prepare_pll(crtc, pipe_config);
6880 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006881 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006882 vlv_compute_dpll(crtc, pipe_config);
6883 vlv_prepare_pll(crtc, pipe_config);
6884 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006885 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006886
6887 kfree(pipe_config);
6888
6889 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006890}
6891
6892/**
6893 * vlv_force_pll_off - forcibly disable just the PLL
6894 * @dev_priv: i915 private structure
6895 * @pipe: pipe PLL to disable
6896 *
6897 * Disable the PLL for @pipe. To be used in cases where we need
6898 * the PLL enabled even when @pipe is not going to be enabled.
6899 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006900void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006901{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006902 if (IS_CHERRYVIEW(dev_priv))
6903 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006904 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006905 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006906}
6907
Daniel Vetter251ac862015-06-18 10:30:24 +02006908static void i9xx_compute_dpll(struct intel_crtc *crtc,
6909 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006910 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006911{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006912 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006913 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006914 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006915
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006916 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306917
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006918 dpll = DPLL_VGA_MODE_DIS;
6919
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006920 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006921 dpll |= DPLLB_MODE_LVDS;
6922 else
6923 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006924
Jani Nikula73f67aa2016-12-07 22:48:09 +02006925 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6926 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006927 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006928 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006929 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006930
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006931 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6932 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006933 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006934
Ville Syrjälä37a56502016-06-22 21:57:04 +03006935 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006936 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006937
6938 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006939 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006940 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6941 else {
6942 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006943 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006944 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6945 }
6946 switch (clock->p2) {
6947 case 5:
6948 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6949 break;
6950 case 7:
6951 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6952 break;
6953 case 10:
6954 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6955 break;
6956 case 14:
6957 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6958 break;
6959 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006960 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006961 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6962
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006963 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006964 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006965 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006966 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006967 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6968 else
6969 dpll |= PLL_REF_INPUT_DREFCLK;
6970
6971 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006972 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006973
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006974 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006975 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006976 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006977 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006978 }
6979}
6980
Daniel Vetter251ac862015-06-18 10:30:24 +02006981static void i8xx_compute_dpll(struct intel_crtc *crtc,
6982 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006983 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006984{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006985 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006986 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006987 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006988 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006989
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006990 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306991
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006992 dpll = DPLL_VGA_MODE_DIS;
6993
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006994 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006995 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6996 } else {
6997 if (clock->p1 == 2)
6998 dpll |= PLL_P1_DIVIDE_BY_TWO;
6999 else
7000 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7001 if (clock->p2 == 4)
7002 dpll |= PLL_P2_DIVIDE_BY_4;
7003 }
7004
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007005 if (!IS_I830(dev_priv) &&
7006 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007007 dpll |= DPLL_DVO_2X_MODE;
7008
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007009 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007010 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007011 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7012 else
7013 dpll |= PLL_REF_INPUT_DREFCLK;
7014
7015 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007016 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007017}
7018
Daniel Vetter8a654f32013-06-01 17:16:22 +02007019static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007020{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007021 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007022 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007023 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007024 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007025 uint32_t crtc_vtotal, crtc_vblank_end;
7026 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007027
7028 /* We need to be careful not to changed the adjusted mode, for otherwise
7029 * the hw state checker will get angry at the mismatch. */
7030 crtc_vtotal = adjusted_mode->crtc_vtotal;
7031 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007032
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007033 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007034 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007035 crtc_vtotal -= 1;
7036 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007037
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007038 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007039 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7040 else
7041 vsyncshift = adjusted_mode->crtc_hsync_start -
7042 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007043 if (vsyncshift < 0)
7044 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007045 }
7046
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007047 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007048 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007049
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007050 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007051 (adjusted_mode->crtc_hdisplay - 1) |
7052 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007053 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007054 (adjusted_mode->crtc_hblank_start - 1) |
7055 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007056 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007057 (adjusted_mode->crtc_hsync_start - 1) |
7058 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7059
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007060 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007061 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007062 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007063 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007064 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007065 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007066 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007067 (adjusted_mode->crtc_vsync_start - 1) |
7068 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7069
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007070 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7071 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7072 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7073 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007074 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007075 (pipe == PIPE_B || pipe == PIPE_C))
7076 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7077
Jani Nikulabc58be62016-03-18 17:05:39 +02007078}
7079
7080static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7081{
7082 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007083 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007084 enum pipe pipe = intel_crtc->pipe;
7085
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007086 /* pipesrc controls the size that is scaled from, which should
7087 * always be the user's requested size.
7088 */
7089 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007090 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7091 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007092}
7093
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007094static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007095 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007096{
7097 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007098 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007099 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7100 uint32_t tmp;
7101
7102 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007103 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7104 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007105 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007106 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7107 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007108 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007109 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7110 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007111
7112 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007113 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7114 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007115 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007116 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7117 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007118 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007119 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7120 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007121
7122 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007123 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7124 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7125 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007126 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007127}
7128
7129static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7130 struct intel_crtc_state *pipe_config)
7131{
7132 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007133 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007134 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007135
7136 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007137 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7138 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7139
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007140 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7141 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007142}
7143
Daniel Vetterf6a83282014-02-11 15:28:57 -08007144void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007145 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007146{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007147 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7148 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7149 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7150 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007151
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007152 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7153 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7154 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7155 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007156
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007157 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007158 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007159
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007160 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007161
7162 mode->hsync = drm_mode_hsync(mode);
7163 mode->vrefresh = drm_mode_vrefresh(mode);
7164 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007165}
7166
Daniel Vetter84b046f2013-02-19 18:48:54 +01007167static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7168{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007169 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007170 uint32_t pipeconf;
7171
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007172 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007173
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007174 /* we keep both pipes enabled on 830 */
7175 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007176 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007177
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007178 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007179 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007180
Daniel Vetterff9ce462013-04-24 14:57:17 +02007181 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007182 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7183 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007184 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007185 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007186 pipeconf |= PIPECONF_DITHER_EN |
7187 PIPECONF_DITHER_TYPE_SP;
7188
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007189 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007190 case 18:
7191 pipeconf |= PIPECONF_6BPC;
7192 break;
7193 case 24:
7194 pipeconf |= PIPECONF_8BPC;
7195 break;
7196 case 30:
7197 pipeconf |= PIPECONF_10BPC;
7198 break;
7199 default:
7200 /* Case prevented by intel_choose_pipe_bpp_dither. */
7201 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007202 }
7203 }
7204
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007205 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007206 if (intel_crtc->lowfreq_avail) {
7207 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7208 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7209 } else {
7210 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007211 }
7212 }
7213
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007214 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007215 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007216 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007217 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7218 else
7219 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7220 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007221 pipeconf |= PIPECONF_PROGRESSIVE;
7222
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007223 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007224 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007225 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007226
Daniel Vetter84b046f2013-02-19 18:48:54 +01007227 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7228 POSTING_READ(PIPECONF(intel_crtc->pipe));
7229}
7230
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007231static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7232 struct intel_crtc_state *crtc_state)
7233{
7234 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007235 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007236 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007237 int refclk = 48000;
7238
7239 memset(&crtc_state->dpll_hw_state, 0,
7240 sizeof(crtc_state->dpll_hw_state));
7241
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007242 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007243 if (intel_panel_use_ssc(dev_priv)) {
7244 refclk = dev_priv->vbt.lvds_ssc_freq;
7245 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7246 }
7247
7248 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007249 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007250 limit = &intel_limits_i8xx_dvo;
7251 } else {
7252 limit = &intel_limits_i8xx_dac;
7253 }
7254
7255 if (!crtc_state->clock_set &&
7256 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7257 refclk, NULL, &crtc_state->dpll)) {
7258 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7259 return -EINVAL;
7260 }
7261
7262 i8xx_compute_dpll(crtc, crtc_state, NULL);
7263
7264 return 0;
7265}
7266
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007267static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7268 struct intel_crtc_state *crtc_state)
7269{
7270 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007271 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007272 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007273 int refclk = 96000;
7274
7275 memset(&crtc_state->dpll_hw_state, 0,
7276 sizeof(crtc_state->dpll_hw_state));
7277
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007278 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007279 if (intel_panel_use_ssc(dev_priv)) {
7280 refclk = dev_priv->vbt.lvds_ssc_freq;
7281 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7282 }
7283
7284 if (intel_is_dual_link_lvds(dev))
7285 limit = &intel_limits_g4x_dual_channel_lvds;
7286 else
7287 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007288 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7289 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007290 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007291 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007292 limit = &intel_limits_g4x_sdvo;
7293 } else {
7294 /* The option is for other outputs */
7295 limit = &intel_limits_i9xx_sdvo;
7296 }
7297
7298 if (!crtc_state->clock_set &&
7299 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7300 refclk, NULL, &crtc_state->dpll)) {
7301 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7302 return -EINVAL;
7303 }
7304
7305 i9xx_compute_dpll(crtc, crtc_state, NULL);
7306
7307 return 0;
7308}
7309
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007310static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7311 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007312{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007313 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007314 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007315 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007316 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007317
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007318 memset(&crtc_state->dpll_hw_state, 0,
7319 sizeof(crtc_state->dpll_hw_state));
7320
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007321 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007322 if (intel_panel_use_ssc(dev_priv)) {
7323 refclk = dev_priv->vbt.lvds_ssc_freq;
7324 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7325 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007326
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007327 limit = &intel_limits_pineview_lvds;
7328 } else {
7329 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007330 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007331
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007332 if (!crtc_state->clock_set &&
7333 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7334 refclk, NULL, &crtc_state->dpll)) {
7335 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7336 return -EINVAL;
7337 }
7338
7339 i9xx_compute_dpll(crtc, crtc_state, NULL);
7340
7341 return 0;
7342}
7343
7344static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7345 struct intel_crtc_state *crtc_state)
7346{
7347 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007348 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007349 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007350 int refclk = 96000;
7351
7352 memset(&crtc_state->dpll_hw_state, 0,
7353 sizeof(crtc_state->dpll_hw_state));
7354
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007355 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007356 if (intel_panel_use_ssc(dev_priv)) {
7357 refclk = dev_priv->vbt.lvds_ssc_freq;
7358 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007359 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007360
7361 limit = &intel_limits_i9xx_lvds;
7362 } else {
7363 limit = &intel_limits_i9xx_sdvo;
7364 }
7365
7366 if (!crtc_state->clock_set &&
7367 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7368 refclk, NULL, &crtc_state->dpll)) {
7369 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7370 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007371 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007372
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007373 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007374
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007375 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007376}
7377
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007378static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7379 struct intel_crtc_state *crtc_state)
7380{
7381 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007382 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007383
7384 memset(&crtc_state->dpll_hw_state, 0,
7385 sizeof(crtc_state->dpll_hw_state));
7386
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007387 if (!crtc_state->clock_set &&
7388 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7389 refclk, NULL, &crtc_state->dpll)) {
7390 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7391 return -EINVAL;
7392 }
7393
7394 chv_compute_dpll(crtc, crtc_state);
7395
7396 return 0;
7397}
7398
7399static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7400 struct intel_crtc_state *crtc_state)
7401{
7402 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007403 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007404
7405 memset(&crtc_state->dpll_hw_state, 0,
7406 sizeof(crtc_state->dpll_hw_state));
7407
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007408 if (!crtc_state->clock_set &&
7409 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7410 refclk, NULL, &crtc_state->dpll)) {
7411 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7412 return -EINVAL;
7413 }
7414
7415 vlv_compute_dpll(crtc, crtc_state);
7416
7417 return 0;
7418}
7419
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007420static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007421 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007422{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007423 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007424 uint32_t tmp;
7425
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007426 if (INTEL_GEN(dev_priv) <= 3 &&
7427 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007428 return;
7429
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007430 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007431 if (!(tmp & PFIT_ENABLE))
7432 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007433
Daniel Vetter06922822013-07-11 13:35:40 +02007434 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007435 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007436 if (crtc->pipe != PIPE_B)
7437 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007438 } else {
7439 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7440 return;
7441 }
7442
Daniel Vetter06922822013-07-11 13:35:40 +02007443 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007444 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007445}
7446
Jesse Barnesacbec812013-09-20 11:29:32 -07007447static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007448 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007449{
7450 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007451 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007452 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007453 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007454 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007455 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007456
Ville Syrjäläb5219732016-03-15 16:40:01 +02007457 /* In case of DSI, DPLL will not be used */
7458 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307459 return;
7460
Ville Syrjäläa5805162015-05-26 20:42:30 +03007461 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007462 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007463 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007464
7465 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7466 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7467 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7468 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7469 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7470
Imre Deakdccbea32015-06-22 23:35:51 +03007471 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007472}
7473
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007474static void
7475i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7476 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007477{
7478 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007479 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007480 u32 val, base, offset;
7481 int pipe = crtc->pipe, plane = crtc->plane;
7482 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007483 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007484 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007485 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007486
Damien Lespiau42a7b082015-02-05 19:35:13 +00007487 val = I915_READ(DSPCNTR(plane));
7488 if (!(val & DISPLAY_PLANE_ENABLE))
7489 return;
7490
Damien Lespiaud9806c92015-01-21 14:07:19 +00007491 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007492 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007493 DRM_DEBUG_KMS("failed to alloc fb\n");
7494 return;
7495 }
7496
Damien Lespiau1b842c82015-01-21 13:50:54 +00007497 fb = &intel_fb->base;
7498
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007499 fb->dev = dev;
7500
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007501 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007502 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007503 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007504 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007505 }
7506 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007507
7508 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007509 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007510 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007511
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007512 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007513 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007514 offset = I915_READ(DSPTILEOFF(plane));
7515 else
7516 offset = I915_READ(DSPLINOFF(plane));
7517 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7518 } else {
7519 base = I915_READ(DSPADDR(plane));
7520 }
7521 plane_config->base = base;
7522
7523 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007524 fb->width = ((val >> 16) & 0xfff) + 1;
7525 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007526
7527 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007528 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007529
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007530 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007531
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007532 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007533
Damien Lespiau2844a922015-01-20 12:51:48 +00007534 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7535 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007536 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007537 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007538
Damien Lespiau2d140302015-02-05 17:22:18 +00007539 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007540}
7541
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007542static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007543 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007544{
7545 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007546 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007547 int pipe = pipe_config->cpu_transcoder;
7548 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007549 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007550 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007551 int refclk = 100000;
7552
Ville Syrjäläb5219732016-03-15 16:40:01 +02007553 /* In case of DSI, DPLL will not be used */
7554 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7555 return;
7556
Ville Syrjäläa5805162015-05-26 20:42:30 +03007557 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007558 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7559 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7560 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7561 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007562 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007563 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007564
7565 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007566 clock.m2 = (pll_dw0 & 0xff) << 22;
7567 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7568 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007569 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7570 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7571 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7572
Imre Deakdccbea32015-06-22 23:35:51 +03007573 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007574}
7575
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007576static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007577 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007578{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007579 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007580 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007581 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007582 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007583
Imre Deak17290502016-02-12 18:55:11 +02007584 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7585 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007586 return false;
7587
Daniel Vettere143a212013-07-04 12:01:15 +02007588 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007589 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007590
Imre Deak17290502016-02-12 18:55:11 +02007591 ret = false;
7592
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007593 tmp = I915_READ(PIPECONF(crtc->pipe));
7594 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007595 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007596
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007597 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7598 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007599 switch (tmp & PIPECONF_BPC_MASK) {
7600 case PIPECONF_6BPC:
7601 pipe_config->pipe_bpp = 18;
7602 break;
7603 case PIPECONF_8BPC:
7604 pipe_config->pipe_bpp = 24;
7605 break;
7606 case PIPECONF_10BPC:
7607 pipe_config->pipe_bpp = 30;
7608 break;
7609 default:
7610 break;
7611 }
7612 }
7613
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007614 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007615 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007616 pipe_config->limited_color_range = true;
7617
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007618 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007619 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7620
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007621 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007622 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007623
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007624 i9xx_get_pfit_config(crtc, pipe_config);
7625
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007626 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007627 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007628 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007629 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7630 else
7631 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007632 pipe_config->pixel_multiplier =
7633 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7634 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007635 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007636 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007637 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007638 tmp = I915_READ(DPLL(crtc->pipe));
7639 pipe_config->pixel_multiplier =
7640 ((tmp & SDVO_MULTIPLIER_MASK)
7641 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7642 } else {
7643 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7644 * port and will be fixed up in the encoder->get_config
7645 * function. */
7646 pipe_config->pixel_multiplier = 1;
7647 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007648 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007649 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007650 /*
7651 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7652 * on 830. Filter it out here so that we don't
7653 * report errors due to that.
7654 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007655 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007656 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7657
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007658 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7659 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007660 } else {
7661 /* Mask out read-only status bits. */
7662 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7663 DPLL_PORTC_READY_MASK |
7664 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007665 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007666
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007667 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007668 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007669 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007670 vlv_crtc_clock_get(crtc, pipe_config);
7671 else
7672 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007673
Ville Syrjälä0f646142015-08-26 19:39:18 +03007674 /*
7675 * Normally the dotclock is filled in by the encoder .get_config()
7676 * but in case the pipe is enabled w/o any ports we need a sane
7677 * default.
7678 */
7679 pipe_config->base.adjusted_mode.crtc_clock =
7680 pipe_config->port_clock / pipe_config->pixel_multiplier;
7681
Imre Deak17290502016-02-12 18:55:11 +02007682 ret = true;
7683
7684out:
7685 intel_display_power_put(dev_priv, power_domain);
7686
7687 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007688}
7689
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007690static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007691{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007692 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007693 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007694 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007695 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007696 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007697 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007698 bool has_ck505 = false;
7699 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007700 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007701
7702 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007703 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007704 switch (encoder->type) {
7705 case INTEL_OUTPUT_LVDS:
7706 has_panel = true;
7707 has_lvds = true;
7708 break;
7709 case INTEL_OUTPUT_EDP:
7710 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007711 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007712 has_cpu_edp = true;
7713 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007714 default:
7715 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007716 }
7717 }
7718
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007719 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007720 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007721 can_ssc = has_ck505;
7722 } else {
7723 has_ck505 = false;
7724 can_ssc = true;
7725 }
7726
Lyude1c1a24d2016-06-14 11:04:09 -04007727 /* Check if any DPLLs are using the SSC source */
7728 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7729 u32 temp = I915_READ(PCH_DPLL(i));
7730
7731 if (!(temp & DPLL_VCO_ENABLE))
7732 continue;
7733
7734 if ((temp & PLL_REF_INPUT_MASK) ==
7735 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7736 using_ssc_source = true;
7737 break;
7738 }
7739 }
7740
7741 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7742 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007743
7744 /* Ironlake: try to setup display ref clock before DPLL
7745 * enabling. This is only under driver's control after
7746 * PCH B stepping, previous chipset stepping should be
7747 * ignoring this setting.
7748 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007749 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007750
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007751 /* As we must carefully and slowly disable/enable each source in turn,
7752 * compute the final state we want first and check if we need to
7753 * make any changes at all.
7754 */
7755 final = val;
7756 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007757 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007758 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007759 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007760 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7761
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007762 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007763 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007764 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007765
Keith Packard199e5d72011-09-22 12:01:57 -07007766 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007767 final |= DREF_SSC_SOURCE_ENABLE;
7768
7769 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7770 final |= DREF_SSC1_ENABLE;
7771
7772 if (has_cpu_edp) {
7773 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7774 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7775 else
7776 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7777 } else
7778 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007779 } else if (using_ssc_source) {
7780 final |= DREF_SSC_SOURCE_ENABLE;
7781 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007782 }
7783
7784 if (final == val)
7785 return;
7786
7787 /* Always enable nonspread source */
7788 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7789
7790 if (has_ck505)
7791 val |= DREF_NONSPREAD_CK505_ENABLE;
7792 else
7793 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7794
7795 if (has_panel) {
7796 val &= ~DREF_SSC_SOURCE_MASK;
7797 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007798
Keith Packard199e5d72011-09-22 12:01:57 -07007799 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007800 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007801 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007802 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007803 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007804 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007805
7806 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007807 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007808 POSTING_READ(PCH_DREF_CONTROL);
7809 udelay(200);
7810
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007811 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007812
7813 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007814 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007815 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007816 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007817 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007818 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007819 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007820 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007821 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007822
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007823 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007824 POSTING_READ(PCH_DREF_CONTROL);
7825 udelay(200);
7826 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007827 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007828
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007829 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007830
7831 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007832 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007833
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007834 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007835 POSTING_READ(PCH_DREF_CONTROL);
7836 udelay(200);
7837
Lyude1c1a24d2016-06-14 11:04:09 -04007838 if (!using_ssc_source) {
7839 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007840
Lyude1c1a24d2016-06-14 11:04:09 -04007841 /* Turn off the SSC source */
7842 val &= ~DREF_SSC_SOURCE_MASK;
7843 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007844
Lyude1c1a24d2016-06-14 11:04:09 -04007845 /* Turn off SSC1 */
7846 val &= ~DREF_SSC1_ENABLE;
7847
7848 I915_WRITE(PCH_DREF_CONTROL, val);
7849 POSTING_READ(PCH_DREF_CONTROL);
7850 udelay(200);
7851 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007852 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007853
7854 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007855}
7856
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007857static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007858{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007859 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007860
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007861 tmp = I915_READ(SOUTH_CHICKEN2);
7862 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7863 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007864
Imre Deakcf3598c2016-06-28 13:37:31 +03007865 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7866 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007867 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007868
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007869 tmp = I915_READ(SOUTH_CHICKEN2);
7870 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7871 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007872
Imre Deakcf3598c2016-06-28 13:37:31 +03007873 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7874 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007875 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007876}
7877
7878/* WaMPhyProgramming:hsw */
7879static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7880{
7881 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007882
7883 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7884 tmp &= ~(0xFF << 24);
7885 tmp |= (0x12 << 24);
7886 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7887
Paulo Zanonidde86e22012-12-01 12:04:25 -02007888 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7889 tmp |= (1 << 11);
7890 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7891
7892 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7893 tmp |= (1 << 11);
7894 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7895
Paulo Zanonidde86e22012-12-01 12:04:25 -02007896 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7897 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7898 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7899
7900 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7901 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7902 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7903
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007904 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7905 tmp &= ~(7 << 13);
7906 tmp |= (5 << 13);
7907 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007908
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007909 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7910 tmp &= ~(7 << 13);
7911 tmp |= (5 << 13);
7912 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007913
7914 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7915 tmp &= ~0xFF;
7916 tmp |= 0x1C;
7917 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7918
7919 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7920 tmp &= ~0xFF;
7921 tmp |= 0x1C;
7922 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7923
7924 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7925 tmp &= ~(0xFF << 16);
7926 tmp |= (0x1C << 16);
7927 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7928
7929 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7930 tmp &= ~(0xFF << 16);
7931 tmp |= (0x1C << 16);
7932 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7933
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007934 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7935 tmp |= (1 << 27);
7936 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007937
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007938 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7939 tmp |= (1 << 27);
7940 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007941
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007942 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7943 tmp &= ~(0xF << 28);
7944 tmp |= (4 << 28);
7945 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007946
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007947 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7948 tmp &= ~(0xF << 28);
7949 tmp |= (4 << 28);
7950 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007951}
7952
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007953/* Implements 3 different sequences from BSpec chapter "Display iCLK
7954 * Programming" based on the parameters passed:
7955 * - Sequence to enable CLKOUT_DP
7956 * - Sequence to enable CLKOUT_DP without spread
7957 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7958 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007959static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7960 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007961{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007962 uint32_t reg, tmp;
7963
7964 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7965 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007966 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7967 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007968 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007969
Ville Syrjäläa5805162015-05-26 20:42:30 +03007970 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007971
7972 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7973 tmp &= ~SBI_SSCCTL_DISABLE;
7974 tmp |= SBI_SSCCTL_PATHALT;
7975 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7976
7977 udelay(24);
7978
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007979 if (with_spread) {
7980 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7981 tmp &= ~SBI_SSCCTL_PATHALT;
7982 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007983
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007984 if (with_fdi) {
7985 lpt_reset_fdi_mphy(dev_priv);
7986 lpt_program_fdi_mphy(dev_priv);
7987 }
7988 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007989
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007990 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007991 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7992 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7993 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007994
Ville Syrjäläa5805162015-05-26 20:42:30 +03007995 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007996}
7997
Paulo Zanoni47701c32013-07-23 11:19:25 -03007998/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007999static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008000{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008001 uint32_t reg, tmp;
8002
Ville Syrjäläa5805162015-05-26 20:42:30 +03008003 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008004
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008005 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008006 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8007 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8008 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8009
8010 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8011 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8012 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8013 tmp |= SBI_SSCCTL_PATHALT;
8014 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8015 udelay(32);
8016 }
8017 tmp |= SBI_SSCCTL_DISABLE;
8018 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8019 }
8020
Ville Syrjäläa5805162015-05-26 20:42:30 +03008021 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008022}
8023
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008024#define BEND_IDX(steps) ((50 + (steps)) / 5)
8025
8026static const uint16_t sscdivintphase[] = {
8027 [BEND_IDX( 50)] = 0x3B23,
8028 [BEND_IDX( 45)] = 0x3B23,
8029 [BEND_IDX( 40)] = 0x3C23,
8030 [BEND_IDX( 35)] = 0x3C23,
8031 [BEND_IDX( 30)] = 0x3D23,
8032 [BEND_IDX( 25)] = 0x3D23,
8033 [BEND_IDX( 20)] = 0x3E23,
8034 [BEND_IDX( 15)] = 0x3E23,
8035 [BEND_IDX( 10)] = 0x3F23,
8036 [BEND_IDX( 5)] = 0x3F23,
8037 [BEND_IDX( 0)] = 0x0025,
8038 [BEND_IDX( -5)] = 0x0025,
8039 [BEND_IDX(-10)] = 0x0125,
8040 [BEND_IDX(-15)] = 0x0125,
8041 [BEND_IDX(-20)] = 0x0225,
8042 [BEND_IDX(-25)] = 0x0225,
8043 [BEND_IDX(-30)] = 0x0325,
8044 [BEND_IDX(-35)] = 0x0325,
8045 [BEND_IDX(-40)] = 0x0425,
8046 [BEND_IDX(-45)] = 0x0425,
8047 [BEND_IDX(-50)] = 0x0525,
8048};
8049
8050/*
8051 * Bend CLKOUT_DP
8052 * steps -50 to 50 inclusive, in steps of 5
8053 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8054 * change in clock period = -(steps / 10) * 5.787 ps
8055 */
8056static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8057{
8058 uint32_t tmp;
8059 int idx = BEND_IDX(steps);
8060
8061 if (WARN_ON(steps % 5 != 0))
8062 return;
8063
8064 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8065 return;
8066
8067 mutex_lock(&dev_priv->sb_lock);
8068
8069 if (steps % 10 != 0)
8070 tmp = 0xAAAAAAAB;
8071 else
8072 tmp = 0x00000000;
8073 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8074
8075 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8076 tmp &= 0xffff0000;
8077 tmp |= sscdivintphase[idx];
8078 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8079
8080 mutex_unlock(&dev_priv->sb_lock);
8081}
8082
8083#undef BEND_IDX
8084
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008085static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008086{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008087 struct intel_encoder *encoder;
8088 bool has_vga = false;
8089
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008090 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008091 switch (encoder->type) {
8092 case INTEL_OUTPUT_ANALOG:
8093 has_vga = true;
8094 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008095 default:
8096 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008097 }
8098 }
8099
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008100 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008101 lpt_bend_clkout_dp(dev_priv, 0);
8102 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008103 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008104 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008105 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008106}
8107
Paulo Zanonidde86e22012-12-01 12:04:25 -02008108/*
8109 * Initialize reference clocks when the driver loads
8110 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008111void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008112{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008113 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008114 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008115 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008116 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008117}
8118
Daniel Vetter6ff93602013-04-19 11:24:36 +02008119static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008120{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008121 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8123 int pipe = intel_crtc->pipe;
8124 uint32_t val;
8125
Daniel Vetter78114072013-06-13 00:54:57 +02008126 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008127
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008128 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008129 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008130 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008131 break;
8132 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008133 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008134 break;
8135 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008136 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008137 break;
8138 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008139 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008140 break;
8141 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008142 /* Case prevented by intel_choose_pipe_bpp_dither. */
8143 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008144 }
8145
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008146 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008147 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8148
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008149 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008150 val |= PIPECONF_INTERLACED_ILK;
8151 else
8152 val |= PIPECONF_PROGRESSIVE;
8153
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008154 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008155 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008156
Paulo Zanonic8203562012-09-12 10:06:29 -03008157 I915_WRITE(PIPECONF(pipe), val);
8158 POSTING_READ(PIPECONF(pipe));
8159}
8160
Daniel Vetter6ff93602013-04-19 11:24:36 +02008161static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008162{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008163 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008165 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008166 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008167
Jani Nikula391bf042016-03-18 17:05:40 +02008168 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008169 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8170
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008171 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008172 val |= PIPECONF_INTERLACED_ILK;
8173 else
8174 val |= PIPECONF_PROGRESSIVE;
8175
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008176 I915_WRITE(PIPECONF(cpu_transcoder), val);
8177 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008178}
8179
Jani Nikula391bf042016-03-18 17:05:40 +02008180static void haswell_set_pipemisc(struct drm_crtc *crtc)
8181{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008182 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308184 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008185
8186 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8187 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008188
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008189 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008190 case 18:
8191 val |= PIPEMISC_DITHER_6_BPC;
8192 break;
8193 case 24:
8194 val |= PIPEMISC_DITHER_8_BPC;
8195 break;
8196 case 30:
8197 val |= PIPEMISC_DITHER_10_BPC;
8198 break;
8199 case 36:
8200 val |= PIPEMISC_DITHER_12_BPC;
8201 break;
8202 default:
8203 /* Case prevented by pipe_config_set_bpp. */
8204 BUG();
8205 }
8206
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008207 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008208 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8209
Shashank Sharmab22ca992017-07-24 19:19:32 +05308210 if (config->ycbcr420) {
8211 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8212 PIPEMISC_YUV420_ENABLE |
8213 PIPEMISC_YUV420_MODE_FULL_BLEND;
8214 }
8215
Jani Nikula391bf042016-03-18 17:05:40 +02008216 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008217 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008218}
8219
Paulo Zanonid4b19312012-11-29 11:29:32 -02008220int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8221{
8222 /*
8223 * Account for spread spectrum to avoid
8224 * oversubscribing the link. Max center spread
8225 * is 2.5%; use 5% for safety's sake.
8226 */
8227 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008228 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008229}
8230
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008231static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008232{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008233 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008234}
8235
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008236static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8237 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008238 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008239{
8240 struct drm_crtc *crtc = &intel_crtc->base;
8241 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008242 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008243 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008244 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008245
Chris Wilsonc1858122010-12-03 21:35:48 +00008246 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008247 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008248 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008249 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008250 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008251 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008252 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008253 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008254 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008255
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008256 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008257
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008258 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8259 fp |= FP_CB_TUNE;
8260
8261 if (reduced_clock) {
8262 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8263
8264 if (reduced_clock->m < factor * reduced_clock->n)
8265 fp2 |= FP_CB_TUNE;
8266 } else {
8267 fp2 = fp;
8268 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008269
Chris Wilson5eddb702010-09-11 13:48:45 +01008270 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008271
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008272 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008273 dpll |= DPLLB_MODE_LVDS;
8274 else
8275 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008276
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008277 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008278 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008279
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008280 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8281 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008282 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008283
Ville Syrjälä37a56502016-06-22 21:57:04 +03008284 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008285 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008286
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008287 /*
8288 * The high speed IO clock is only really required for
8289 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8290 * possible to share the DPLL between CRT and HDMI. Enabling
8291 * the clock needlessly does no real harm, except use up a
8292 * bit of power potentially.
8293 *
8294 * We'll limit this to IVB with 3 pipes, since it has only two
8295 * DPLLs and so DPLL sharing is the only way to get three pipes
8296 * driving PCH ports at the same time. On SNB we could do this,
8297 * and potentially avoid enabling the second DPLL, but it's not
8298 * clear if it''s a win or loss power wise. No point in doing
8299 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8300 */
8301 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8302 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8303 dpll |= DPLL_SDVO_HIGH_SPEED;
8304
Eric Anholta07d6782011-03-30 13:01:08 -07008305 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008306 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008307 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008308 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008309
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008310 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008311 case 5:
8312 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8313 break;
8314 case 7:
8315 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8316 break;
8317 case 10:
8318 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8319 break;
8320 case 14:
8321 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8322 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008323 }
8324
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008325 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8326 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008327 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008328 else
8329 dpll |= PLL_REF_INPUT_DREFCLK;
8330
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008331 dpll |= DPLL_VCO_ENABLE;
8332
8333 crtc_state->dpll_hw_state.dpll = dpll;
8334 crtc_state->dpll_hw_state.fp0 = fp;
8335 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008336}
8337
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008338static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8339 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008340{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008341 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008342 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008343 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008344 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008345
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008346 memset(&crtc_state->dpll_hw_state, 0,
8347 sizeof(crtc_state->dpll_hw_state));
8348
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008349 crtc->lowfreq_avail = false;
8350
8351 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8352 if (!crtc_state->has_pch_encoder)
8353 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008354
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008355 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008356 if (intel_panel_use_ssc(dev_priv)) {
8357 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8358 dev_priv->vbt.lvds_ssc_freq);
8359 refclk = dev_priv->vbt.lvds_ssc_freq;
8360 }
8361
8362 if (intel_is_dual_link_lvds(dev)) {
8363 if (refclk == 100000)
8364 limit = &intel_limits_ironlake_dual_lvds_100m;
8365 else
8366 limit = &intel_limits_ironlake_dual_lvds;
8367 } else {
8368 if (refclk == 100000)
8369 limit = &intel_limits_ironlake_single_lvds_100m;
8370 else
8371 limit = &intel_limits_ironlake_single_lvds;
8372 }
8373 } else {
8374 limit = &intel_limits_ironlake_dac;
8375 }
8376
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008377 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008378 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8379 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008380 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8381 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008382 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008383
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008384 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008385
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008386 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008387 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8388 pipe_name(crtc->pipe));
8389 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008390 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008391
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008392 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008393}
8394
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008395static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8396 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008397{
8398 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008399 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008400 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008401
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008402 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8403 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8404 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8405 & ~TU_SIZE_MASK;
8406 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8407 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8408 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8409}
8410
8411static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8412 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008413 struct intel_link_m_n *m_n,
8414 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008415{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008416 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008417 enum pipe pipe = crtc->pipe;
8418
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008419 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008420 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8421 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8422 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8423 & ~TU_SIZE_MASK;
8424 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8425 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8426 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008427 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8428 * gen < 8) and if DRRS is supported (to make sure the
8429 * registers are not unnecessarily read).
8430 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008431 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008432 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008433 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8434 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8435 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8436 & ~TU_SIZE_MASK;
8437 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8438 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8439 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8440 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008441 } else {
8442 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8443 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8444 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8445 & ~TU_SIZE_MASK;
8446 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8447 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8448 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8449 }
8450}
8451
8452void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008453 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008454{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008455 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008456 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8457 else
8458 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008459 &pipe_config->dp_m_n,
8460 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008461}
8462
Daniel Vetter72419202013-04-04 13:28:53 +02008463static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008464 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008465{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008466 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008467 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008468}
8469
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008470static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008471 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008472{
8473 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008474 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008475 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8476 uint32_t ps_ctrl = 0;
8477 int id = -1;
8478 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008479
Chandra Kondurua1b22782015-04-07 15:28:45 -07008480 /* find scaler attached to this pipe */
8481 for (i = 0; i < crtc->num_scalers; i++) {
8482 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8483 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8484 id = i;
8485 pipe_config->pch_pfit.enabled = true;
8486 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8487 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8488 break;
8489 }
8490 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008491
Chandra Kondurua1b22782015-04-07 15:28:45 -07008492 scaler_state->scaler_id = id;
8493 if (id >= 0) {
8494 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8495 } else {
8496 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008497 }
8498}
8499
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008500static void
8501skylake_get_initial_plane_config(struct intel_crtc *crtc,
8502 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008503{
8504 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008505 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008506 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008507 int pipe = crtc->pipe;
8508 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008509 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008510 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008511 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008512
Damien Lespiaud9806c92015-01-21 14:07:19 +00008513 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008514 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008515 DRM_DEBUG_KMS("failed to alloc fb\n");
8516 return;
8517 }
8518
Damien Lespiau1b842c82015-01-21 13:50:54 +00008519 fb = &intel_fb->base;
8520
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008521 fb->dev = dev;
8522
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008523 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008524 if (!(val & PLANE_CTL_ENABLE))
8525 goto error;
8526
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008527 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8528 fourcc = skl_format_to_fourcc(pixel_format,
8529 val & PLANE_CTL_ORDER_RGBX,
8530 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008531 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008532
Damien Lespiau40f46282015-02-27 11:15:21 +00008533 tiling = val & PLANE_CTL_TILED_MASK;
8534 switch (tiling) {
8535 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008536 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008537 break;
8538 case PLANE_CTL_TILED_X:
8539 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008540 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008541 break;
8542 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008543 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8544 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8545 else
8546 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008547 break;
8548 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008549 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8550 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8551 else
8552 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008553 break;
8554 default:
8555 MISSING_CASE(tiling);
8556 goto error;
8557 }
8558
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008559 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8560 plane_config->base = base;
8561
8562 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8563
8564 val = I915_READ(PLANE_SIZE(pipe, 0));
8565 fb->height = ((val >> 16) & 0xfff) + 1;
8566 fb->width = ((val >> 0) & 0x1fff) + 1;
8567
8568 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008569 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008570 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8571
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008572 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008573
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008574 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008575
8576 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8577 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008578 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008579 plane_config->size);
8580
Damien Lespiau2d140302015-02-05 17:22:18 +00008581 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008582 return;
8583
8584error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008585 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008586}
8587
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008588static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008589 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008590{
8591 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008592 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008593 uint32_t tmp;
8594
8595 tmp = I915_READ(PF_CTL(crtc->pipe));
8596
8597 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008598 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008599 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8600 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008601
8602 /* We currently do not free assignements of panel fitters on
8603 * ivb/hsw (since we don't use the higher upscaling modes which
8604 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008605 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008606 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8607 PF_PIPE_SEL_IVB(crtc->pipe));
8608 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008609 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008610}
8611
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008612static void
8613ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8614 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008615{
8616 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008617 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008618 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008619 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008620 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008621 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008622 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008623 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008624
Damien Lespiau42a7b082015-02-05 19:35:13 +00008625 val = I915_READ(DSPCNTR(pipe));
8626 if (!(val & DISPLAY_PLANE_ENABLE))
8627 return;
8628
Damien Lespiaud9806c92015-01-21 14:07:19 +00008629 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008630 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008631 DRM_DEBUG_KMS("failed to alloc fb\n");
8632 return;
8633 }
8634
Damien Lespiau1b842c82015-01-21 13:50:54 +00008635 fb = &intel_fb->base;
8636
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008637 fb->dev = dev;
8638
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008639 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008640 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008641 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008642 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008643 }
8644 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008645
8646 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008647 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008648 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008649
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008650 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008651 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008652 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008653 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008654 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008655 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008656 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008657 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008658 }
8659 plane_config->base = base;
8660
8661 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008662 fb->width = ((val >> 16) & 0xfff) + 1;
8663 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008664
8665 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008666 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008667
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008668 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008669
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008670 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008671
Damien Lespiau2844a922015-01-20 12:51:48 +00008672 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8673 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008674 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008675 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008676
Damien Lespiau2d140302015-02-05 17:22:18 +00008677 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008678}
8679
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008680static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008681 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008682{
8683 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008684 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008685 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008686 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008687 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008688
Imre Deak17290502016-02-12 18:55:11 +02008689 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8690 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008691 return false;
8692
Daniel Vettere143a212013-07-04 12:01:15 +02008693 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008694 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008695
Imre Deak17290502016-02-12 18:55:11 +02008696 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008697 tmp = I915_READ(PIPECONF(crtc->pipe));
8698 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008699 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008700
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008701 switch (tmp & PIPECONF_BPC_MASK) {
8702 case PIPECONF_6BPC:
8703 pipe_config->pipe_bpp = 18;
8704 break;
8705 case PIPECONF_8BPC:
8706 pipe_config->pipe_bpp = 24;
8707 break;
8708 case PIPECONF_10BPC:
8709 pipe_config->pipe_bpp = 30;
8710 break;
8711 case PIPECONF_12BPC:
8712 pipe_config->pipe_bpp = 36;
8713 break;
8714 default:
8715 break;
8716 }
8717
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008718 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8719 pipe_config->limited_color_range = true;
8720
Daniel Vetterab9412b2013-05-03 11:49:46 +02008721 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008722 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008723 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008724
Daniel Vetter88adfff2013-03-28 10:42:01 +01008725 pipe_config->has_pch_encoder = true;
8726
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008727 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8728 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8729 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008730
8731 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008732
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008733 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008734 /*
8735 * The pipe->pch transcoder and pch transcoder->pll
8736 * mapping is fixed.
8737 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008738 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008739 } else {
8740 tmp = I915_READ(PCH_DPLL_SEL);
8741 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008742 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008743 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008744 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008745 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008746
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008747 pipe_config->shared_dpll =
8748 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8749 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008750
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008751 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8752 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008753
8754 tmp = pipe_config->dpll_hw_state.dpll;
8755 pipe_config->pixel_multiplier =
8756 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8757 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008758
8759 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008760 } else {
8761 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008762 }
8763
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008764 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008765 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008766
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008767 ironlake_get_pfit_config(crtc, pipe_config);
8768
Imre Deak17290502016-02-12 18:55:11 +02008769 ret = true;
8770
8771out:
8772 intel_display_power_put(dev_priv, power_domain);
8773
8774 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008775}
8776
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008777static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8778{
Chris Wilson91c8a322016-07-05 10:40:23 +01008779 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008780 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008781
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008782 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008783 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008784 pipe_name(crtc->pipe));
8785
Imre Deak9c3a16c2017-08-14 18:15:30 +03008786 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8787 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008788 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008789 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8790 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008791 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008792 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008793 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008794 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008795 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008796 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008797 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008798 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008799 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008800 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008801 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008802
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008803 /*
8804 * In theory we can still leave IRQs enabled, as long as only the HPD
8805 * interrupts remain enabled. We used to check for that, but since it's
8806 * gen-specific and since we only disable LCPLL after we fully disable
8807 * the interrupts, the check below should be enough.
8808 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008809 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008810}
8811
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008812static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8813{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008814 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008815 return I915_READ(D_COMP_HSW);
8816 else
8817 return I915_READ(D_COMP_BDW);
8818}
8819
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008820static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8821{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008822 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008823 mutex_lock(&dev_priv->rps.hw_lock);
8824 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8825 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008826 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008827 mutex_unlock(&dev_priv->rps.hw_lock);
8828 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008829 I915_WRITE(D_COMP_BDW, val);
8830 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008831 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008832}
8833
8834/*
8835 * This function implements pieces of two sequences from BSpec:
8836 * - Sequence for display software to disable LCPLL
8837 * - Sequence for display software to allow package C8+
8838 * The steps implemented here are just the steps that actually touch the LCPLL
8839 * register. Callers should take care of disabling all the display engine
8840 * functions, doing the mode unset, fixing interrupts, etc.
8841 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008842static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8843 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008844{
8845 uint32_t val;
8846
8847 assert_can_disable_lcpll(dev_priv);
8848
8849 val = I915_READ(LCPLL_CTL);
8850
8851 if (switch_to_fclk) {
8852 val |= LCPLL_CD_SOURCE_FCLK;
8853 I915_WRITE(LCPLL_CTL, val);
8854
Imre Deakf53dd632016-06-28 13:37:32 +03008855 if (wait_for_us(I915_READ(LCPLL_CTL) &
8856 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008857 DRM_ERROR("Switching to FCLK failed\n");
8858
8859 val = I915_READ(LCPLL_CTL);
8860 }
8861
8862 val |= LCPLL_PLL_DISABLE;
8863 I915_WRITE(LCPLL_CTL, val);
8864 POSTING_READ(LCPLL_CTL);
8865
Chris Wilson24d84412016-06-30 15:33:07 +01008866 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008867 DRM_ERROR("LCPLL still locked\n");
8868
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008869 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008870 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008871 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008872 ndelay(100);
8873
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008874 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8875 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008876 DRM_ERROR("D_COMP RCOMP still in progress\n");
8877
8878 if (allow_power_down) {
8879 val = I915_READ(LCPLL_CTL);
8880 val |= LCPLL_POWER_DOWN_ALLOW;
8881 I915_WRITE(LCPLL_CTL, val);
8882 POSTING_READ(LCPLL_CTL);
8883 }
8884}
8885
8886/*
8887 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8888 * source.
8889 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008890static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008891{
8892 uint32_t val;
8893
8894 val = I915_READ(LCPLL_CTL);
8895
8896 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8897 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8898 return;
8899
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008900 /*
8901 * Make sure we're not on PC8 state before disabling PC8, otherwise
8902 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008903 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008904 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008905
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008906 if (val & LCPLL_POWER_DOWN_ALLOW) {
8907 val &= ~LCPLL_POWER_DOWN_ALLOW;
8908 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008909 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008910 }
8911
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008912 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008913 val |= D_COMP_COMP_FORCE;
8914 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008915 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008916
8917 val = I915_READ(LCPLL_CTL);
8918 val &= ~LCPLL_PLL_DISABLE;
8919 I915_WRITE(LCPLL_CTL, val);
8920
Chris Wilson93220c02016-06-30 15:33:08 +01008921 if (intel_wait_for_register(dev_priv,
8922 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8923 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008924 DRM_ERROR("LCPLL not locked yet\n");
8925
8926 if (val & LCPLL_CD_SOURCE_FCLK) {
8927 val = I915_READ(LCPLL_CTL);
8928 val &= ~LCPLL_CD_SOURCE_FCLK;
8929 I915_WRITE(LCPLL_CTL, val);
8930
Imre Deakf53dd632016-06-28 13:37:32 +03008931 if (wait_for_us((I915_READ(LCPLL_CTL) &
8932 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008933 DRM_ERROR("Switching back to LCPLL failed\n");
8934 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008935
Mika Kuoppala59bad942015-01-16 11:34:40 +02008936 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008937 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008938}
8939
Paulo Zanoni765dab672014-03-07 20:08:18 -03008940/*
8941 * Package states C8 and deeper are really deep PC states that can only be
8942 * reached when all the devices on the system allow it, so even if the graphics
8943 * device allows PC8+, it doesn't mean the system will actually get to these
8944 * states. Our driver only allows PC8+ when going into runtime PM.
8945 *
8946 * The requirements for PC8+ are that all the outputs are disabled, the power
8947 * well is disabled and most interrupts are disabled, and these are also
8948 * requirements for runtime PM. When these conditions are met, we manually do
8949 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8950 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8951 * hang the machine.
8952 *
8953 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8954 * the state of some registers, so when we come back from PC8+ we need to
8955 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8956 * need to take care of the registers kept by RC6. Notice that this happens even
8957 * if we don't put the device in PCI D3 state (which is what currently happens
8958 * because of the runtime PM support).
8959 *
8960 * For more, read "Display Sequences for Package C8" on the hardware
8961 * documentation.
8962 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008963void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008964{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008965 uint32_t val;
8966
Paulo Zanonic67a4702013-08-19 13:18:09 -03008967 DRM_DEBUG_KMS("Enabling package C8+\n");
8968
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008969 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008970 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8971 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8972 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8973 }
8974
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008975 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008976 hsw_disable_lcpll(dev_priv, true, true);
8977}
8978
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008979void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008980{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008981 uint32_t val;
8982
Paulo Zanonic67a4702013-08-19 13:18:09 -03008983 DRM_DEBUG_KMS("Disabling package C8+\n");
8984
8985 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008986 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008987
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008988 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008989 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8990 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8991 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8992 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008993}
8994
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008995static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8996 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008997{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008998 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008999 struct intel_encoder *encoder =
9000 intel_ddi_get_crtc_new_encoder(crtc_state);
9001
9002 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
9003 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9004 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009005 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009006 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009007 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009008
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009009 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009010
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009011 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009012}
9013
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009014static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9015 enum port port,
9016 struct intel_crtc_state *pipe_config)
9017{
9018 enum intel_dpll_id id;
9019 u32 temp;
9020
9021 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
9022 id = temp >> (port * 2);
9023
9024 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9025 return;
9026
9027 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9028}
9029
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309030static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9031 enum port port,
9032 struct intel_crtc_state *pipe_config)
9033{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009034 enum intel_dpll_id id;
9035
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309036 switch (port) {
9037 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009038 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309039 break;
9040 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009041 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309042 break;
9043 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009044 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309045 break;
9046 default:
9047 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009048 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309049 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009050
9051 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309052}
9053
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009054static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9055 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009056 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009057{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009058 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009059 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009060
9061 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009062 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009063
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009064 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009065 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009066
9067 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009068}
9069
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009070static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9071 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009072 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009073{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009074 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009075 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009076
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009077 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009078 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009079 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009080 break;
9081 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009082 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009083 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009084 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009085 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009086 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009087 case PORT_CLK_SEL_LCPLL_810:
9088 id = DPLL_ID_LCPLL_810;
9089 break;
9090 case PORT_CLK_SEL_LCPLL_1350:
9091 id = DPLL_ID_LCPLL_1350;
9092 break;
9093 case PORT_CLK_SEL_LCPLL_2700:
9094 id = DPLL_ID_LCPLL_2700;
9095 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009096 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009097 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009098 /* fall through */
9099 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009100 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009101 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009102
9103 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009104}
9105
Jani Nikulacf304292016-03-18 17:05:41 +02009106static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9107 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009108 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009109{
9110 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009111 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009112 enum intel_display_power_domain power_domain;
9113 u32 tmp;
9114
Imre Deakd9a7bc62016-05-12 16:18:50 +03009115 /*
9116 * The pipe->transcoder mapping is fixed with the exception of the eDP
9117 * transcoder handled below.
9118 */
Jani Nikulacf304292016-03-18 17:05:41 +02009119 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9120
9121 /*
9122 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9123 * consistency and less surprising code; it's in always on power).
9124 */
9125 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9126 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9127 enum pipe trans_edp_pipe;
9128 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9129 default:
9130 WARN(1, "unknown pipe linked to edp transcoder\n");
9131 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9132 case TRANS_DDI_EDP_INPUT_A_ON:
9133 trans_edp_pipe = PIPE_A;
9134 break;
9135 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9136 trans_edp_pipe = PIPE_B;
9137 break;
9138 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9139 trans_edp_pipe = PIPE_C;
9140 break;
9141 }
9142
9143 if (trans_edp_pipe == crtc->pipe)
9144 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9145 }
9146
9147 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9148 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9149 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009150 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009151
9152 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9153
9154 return tmp & PIPECONF_ENABLE;
9155}
9156
Jani Nikula4d1de972016-03-18 17:05:42 +02009157static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9158 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009159 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009160{
9161 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009162 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009163 enum intel_display_power_domain power_domain;
9164 enum port port;
9165 enum transcoder cpu_transcoder;
9166 u32 tmp;
9167
Jani Nikula4d1de972016-03-18 17:05:42 +02009168 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9169 if (port == PORT_A)
9170 cpu_transcoder = TRANSCODER_DSI_A;
9171 else
9172 cpu_transcoder = TRANSCODER_DSI_C;
9173
9174 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9175 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9176 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009177 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009178
Imre Deakdb18b6a2016-03-24 12:41:40 +02009179 /*
9180 * The PLL needs to be enabled with a valid divider
9181 * configuration, otherwise accessing DSI registers will hang
9182 * the machine. See BSpec North Display Engine
9183 * registers/MIPI[BXT]. We can break out here early, since we
9184 * need the same DSI PLL to be enabled for both DSI ports.
9185 */
9186 if (!intel_dsi_pll_is_enabled(dev_priv))
9187 break;
9188
Jani Nikula4d1de972016-03-18 17:05:42 +02009189 /* XXX: this works for video mode only */
9190 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9191 if (!(tmp & DPI_ENABLE))
9192 continue;
9193
9194 tmp = I915_READ(MIPI_CTRL(port));
9195 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9196 continue;
9197
9198 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009199 break;
9200 }
9201
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009202 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009203}
9204
Daniel Vetter26804af2014-06-25 22:01:55 +03009205static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009206 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009207{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009208 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009209 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009210 enum port port;
9211 uint32_t tmp;
9212
9213 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9214
9215 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9216
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009217 if (IS_CANNONLAKE(dev_priv))
9218 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9219 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009220 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009221 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309222 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009223 else
9224 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009225
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009226 pll = pipe_config->shared_dpll;
9227 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009228 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9229 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009230 }
9231
Daniel Vetter26804af2014-06-25 22:01:55 +03009232 /*
9233 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9234 * DDI E. So just check whether this pipe is wired to DDI E and whether
9235 * the PCH transcoder is on.
9236 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009237 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009238 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009239 pipe_config->has_pch_encoder = true;
9240
9241 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9242 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9243 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9244
9245 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9246 }
9247}
9248
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009249static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009250 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009251{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009252 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009253 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009254 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009255 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009256
Imre Deake79dfb52017-07-20 01:50:57 +03009257 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009258
Imre Deak17290502016-02-12 18:55:11 +02009259 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9260 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009261 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009262 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009263
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009264 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009265
Jani Nikulacf304292016-03-18 17:05:41 +02009266 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009267
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009268 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009269 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9270 WARN_ON(active);
9271 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009272 }
9273
Jani Nikulacf304292016-03-18 17:05:41 +02009274 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009275 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009276
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009277 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009278 haswell_get_ddi_port_state(crtc, pipe_config);
9279 intel_get_pipe_timings(crtc, pipe_config);
9280 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009281
Jani Nikulabc58be62016-03-18 17:05:39 +02009282 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009283
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009284 pipe_config->gamma_mode =
9285 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9286
Shashank Sharmab22ca992017-07-24 19:19:32 +05309287 if (IS_BROADWELL(dev_priv) || dev_priv->info.gen >= 9) {
9288 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9289 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9290
9291 if (IS_GEMINILAKE(dev_priv) || dev_priv->info.gen >= 10) {
9292 bool blend_mode_420 = tmp &
9293 PIPEMISC_YUV420_MODE_FULL_BLEND;
9294
9295 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9296 if (pipe_config->ycbcr420 != clrspace_yuv ||
9297 pipe_config->ycbcr420 != blend_mode_420)
9298 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9299 } else if (clrspace_yuv) {
9300 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9301 }
9302 }
9303
Imre Deak17290502016-02-12 18:55:11 +02009304 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9305 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009306 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009307 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009308 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009309 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009310 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009311 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009312
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009313 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009314 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9315 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009316
Jani Nikula4d1de972016-03-18 17:05:42 +02009317 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9318 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009319 pipe_config->pixel_multiplier =
9320 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9321 } else {
9322 pipe_config->pixel_multiplier = 1;
9323 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009324
Imre Deak17290502016-02-12 18:55:11 +02009325out:
9326 for_each_power_domain(power_domain, power_domain_mask)
9327 intel_display_power_put(dev_priv, power_domain);
9328
Jani Nikulacf304292016-03-18 17:05:41 +02009329 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009330}
9331
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009332static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009333{
9334 struct drm_i915_private *dev_priv =
9335 to_i915(plane_state->base.plane->dev);
9336 const struct drm_framebuffer *fb = plane_state->base.fb;
9337 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9338 u32 base;
9339
9340 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9341 base = obj->phys_handle->busaddr;
9342 else
9343 base = intel_plane_ggtt_offset(plane_state);
9344
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009345 base += plane_state->main.offset;
9346
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009347 /* ILK+ do this automagically */
9348 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009349 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009350 base += (plane_state->base.crtc_h *
9351 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9352
9353 return base;
9354}
9355
Ville Syrjäläed270222017-03-27 21:55:36 +03009356static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9357{
9358 int x = plane_state->base.crtc_x;
9359 int y = plane_state->base.crtc_y;
9360 u32 pos = 0;
9361
9362 if (x < 0) {
9363 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9364 x = -x;
9365 }
9366 pos |= x << CURSOR_X_SHIFT;
9367
9368 if (y < 0) {
9369 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9370 y = -y;
9371 }
9372 pos |= y << CURSOR_Y_SHIFT;
9373
9374 return pos;
9375}
9376
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009377static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9378{
9379 const struct drm_mode_config *config =
9380 &plane_state->base.plane->dev->mode_config;
9381 int width = plane_state->base.crtc_w;
9382 int height = plane_state->base.crtc_h;
9383
9384 return width > 0 && width <= config->cursor_width &&
9385 height > 0 && height <= config->cursor_height;
9386}
9387
Ville Syrjälä659056f2017-03-27 21:55:39 +03009388static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9389 struct intel_plane_state *plane_state)
9390{
9391 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009392 int src_x, src_y;
9393 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009394 int ret;
9395
9396 ret = drm_plane_helper_check_state(&plane_state->base,
9397 &plane_state->clip,
9398 DRM_PLANE_HELPER_NO_SCALING,
9399 DRM_PLANE_HELPER_NO_SCALING,
9400 true, true);
9401 if (ret)
9402 return ret;
9403
9404 if (!fb)
9405 return 0;
9406
9407 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9408 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9409 return -EINVAL;
9410 }
9411
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009412 src_x = plane_state->base.src_x >> 16;
9413 src_y = plane_state->base.src_y >> 16;
9414
9415 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9416 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9417
9418 if (src_x != 0 || src_y != 0) {
9419 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9420 return -EINVAL;
9421 }
9422
9423 plane_state->main.offset = offset;
9424
Ville Syrjälä659056f2017-03-27 21:55:39 +03009425 return 0;
9426}
9427
Ville Syrjälä292889e2017-03-17 23:18:01 +02009428static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9429 const struct intel_plane_state *plane_state)
9430{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009431 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009432
Ville Syrjälä292889e2017-03-17 23:18:01 +02009433 return CURSOR_ENABLE |
9434 CURSOR_GAMMA_ENABLE |
9435 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009436 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009437}
9438
Ville Syrjälä659056f2017-03-27 21:55:39 +03009439static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9440{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009441 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009442
9443 /*
9444 * 845g/865g are only limited by the width of their cursors,
9445 * the height is arbitrary up to the precision of the register.
9446 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009447 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009448}
9449
9450static int i845_check_cursor(struct intel_plane *plane,
9451 struct intel_crtc_state *crtc_state,
9452 struct intel_plane_state *plane_state)
9453{
9454 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009455 int ret;
9456
9457 ret = intel_check_cursor(crtc_state, plane_state);
9458 if (ret)
9459 return ret;
9460
9461 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009462 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009463 return 0;
9464
9465 /* Check for which cursor types we support */
9466 if (!i845_cursor_size_ok(plane_state)) {
9467 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9468 plane_state->base.crtc_w,
9469 plane_state->base.crtc_h);
9470 return -EINVAL;
9471 }
9472
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009473 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009474 case 256:
9475 case 512:
9476 case 1024:
9477 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009478 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009479 default:
9480 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9481 fb->pitches[0]);
9482 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009483 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009484
Ville Syrjälä659056f2017-03-27 21:55:39 +03009485 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9486
9487 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009488}
9489
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009490static void i845_update_cursor(struct intel_plane *plane,
9491 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009492 const struct intel_plane_state *plane_state)
9493{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009494 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009495 u32 cntl = 0, base = 0, pos = 0, size = 0;
9496 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009497
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009498 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009499 unsigned int width = plane_state->base.crtc_w;
9500 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009501
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009502 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009503 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009504
9505 base = intel_cursor_base(plane_state);
9506 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009507 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009508
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009509 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9510
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009511 /* On these chipsets we can only modify the base/size/stride
9512 * whilst the cursor is disabled.
9513 */
9514 if (plane->cursor.base != base ||
9515 plane->cursor.size != size ||
9516 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009517 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009518 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009519 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009520 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009521 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009522
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009523 plane->cursor.base = base;
9524 plane->cursor.size = size;
9525 plane->cursor.cntl = cntl;
9526 } else {
9527 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009528 }
9529
Ville Syrjälä75343a42017-03-27 21:55:38 +03009530 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009531
9532 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9533}
9534
9535static void i845_disable_cursor(struct intel_plane *plane,
9536 struct intel_crtc *crtc)
9537{
9538 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009539}
9540
Ville Syrjälä292889e2017-03-17 23:18:01 +02009541static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9542 const struct intel_plane_state *plane_state)
9543{
9544 struct drm_i915_private *dev_priv =
9545 to_i915(plane_state->base.plane->dev);
9546 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009547 u32 cntl;
9548
9549 cntl = MCURSOR_GAMMA_ENABLE;
9550
9551 if (HAS_DDI(dev_priv))
9552 cntl |= CURSOR_PIPE_CSC_ENABLE;
9553
Ville Syrjäläd509e282017-03-27 21:55:32 +03009554 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009555
9556 switch (plane_state->base.crtc_w) {
9557 case 64:
9558 cntl |= CURSOR_MODE_64_ARGB_AX;
9559 break;
9560 case 128:
9561 cntl |= CURSOR_MODE_128_ARGB_AX;
9562 break;
9563 case 256:
9564 cntl |= CURSOR_MODE_256_ARGB_AX;
9565 break;
9566 default:
9567 MISSING_CASE(plane_state->base.crtc_w);
9568 return 0;
9569 }
9570
Robert Fossc2c446a2017-05-19 16:50:17 -04009571 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009572 cntl |= CURSOR_ROTATE_180;
9573
9574 return cntl;
9575}
9576
Ville Syrjälä659056f2017-03-27 21:55:39 +03009577static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009578{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009579 struct drm_i915_private *dev_priv =
9580 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009581 int width = plane_state->base.crtc_w;
9582 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009583
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009584 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009585 return false;
9586
Ville Syrjälä024faac2017-03-27 21:55:42 +03009587 /* Cursor width is limited to a few power-of-two sizes */
9588 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009589 case 256:
9590 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009591 case 64:
9592 break;
9593 default:
9594 return false;
9595 }
9596
Ville Syrjälädc41c152014-08-13 11:57:05 +03009597 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009598 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9599 * height from 8 lines up to the cursor width, when the
9600 * cursor is not rotated. Everything else requires square
9601 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009602 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009603 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009604 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009605 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009606 return false;
9607 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009608 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009609 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009610 }
9611
9612 return true;
9613}
9614
Ville Syrjälä659056f2017-03-27 21:55:39 +03009615static int i9xx_check_cursor(struct intel_plane *plane,
9616 struct intel_crtc_state *crtc_state,
9617 struct intel_plane_state *plane_state)
9618{
9619 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9620 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009621 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009622 int ret;
9623
9624 ret = intel_check_cursor(crtc_state, plane_state);
9625 if (ret)
9626 return ret;
9627
9628 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009629 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009630 return 0;
9631
9632 /* Check for which cursor types we support */
9633 if (!i9xx_cursor_size_ok(plane_state)) {
9634 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9635 plane_state->base.crtc_w,
9636 plane_state->base.crtc_h);
9637 return -EINVAL;
9638 }
9639
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009640 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9641 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9642 fb->pitches[0], plane_state->base.crtc_w);
9643 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009644 }
9645
9646 /*
9647 * There's something wrong with the cursor on CHV pipe C.
9648 * If it straddles the left edge of the screen then
9649 * moving it away from the edge or disabling it often
9650 * results in a pipe underrun, and often that can lead to
9651 * dead pipe (constant underrun reported, and it scans
9652 * out just a solid color). To recover from that, the
9653 * display power well must be turned off and on again.
9654 * Refuse the put the cursor into that compromised position.
9655 */
9656 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9657 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9658 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9659 return -EINVAL;
9660 }
9661
9662 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9663
9664 return 0;
9665}
9666
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009667static void i9xx_update_cursor(struct intel_plane *plane,
9668 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309669 const struct intel_plane_state *plane_state)
9670{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009671 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9672 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009673 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009674 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309675
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009676 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009677 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009678
Ville Syrjälä024faac2017-03-27 21:55:42 +03009679 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9680 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9681
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009682 base = intel_cursor_base(plane_state);
9683 pos = intel_cursor_position(plane_state);
9684 }
9685
9686 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9687
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009688 /*
9689 * On some platforms writing CURCNTR first will also
9690 * cause CURPOS to be armed by the CURBASE write.
9691 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009692 * arm itself. Thus we always start the full update
9693 * with a CURCNTR write.
9694 *
9695 * On other platforms CURPOS always requires the
9696 * CURBASE write to arm the update. Additonally
9697 * a write to any of the cursor register will cancel
9698 * an already armed cursor update. Thus leaving out
9699 * the CURBASE write after CURPOS could lead to a
9700 * cursor that doesn't appear to move, or even change
9701 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009702 *
9703 * CURCNTR and CUR_FBC_CTL are always
9704 * armed by the CURBASE write only.
9705 */
9706 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009707 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009708 plane->cursor.cntl != cntl) {
9709 I915_WRITE_FW(CURCNTR(pipe), cntl);
9710 if (HAS_CUR_FBC(dev_priv))
9711 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9712 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009713 I915_WRITE_FW(CURBASE(pipe), base);
9714
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009715 plane->cursor.base = base;
9716 plane->cursor.size = fbc_ctl;
9717 plane->cursor.cntl = cntl;
9718 } else {
9719 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009720 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009721 }
9722
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309723 POSTING_READ_FW(CURBASE(pipe));
9724
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009725 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009726}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009727
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009728static void i9xx_disable_cursor(struct intel_plane *plane,
9729 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009730{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009731 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009732}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009733
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009734
Jesse Barnes79e53942008-11-07 14:24:08 -08009735/* VESA 640x480x72Hz mode to set on the pipe */
9736static struct drm_display_mode load_detect_mode = {
9737 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9738 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9739};
9740
Daniel Vettera8bb6812014-02-10 18:00:39 +01009741struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009742intel_framebuffer_create(struct drm_i915_gem_object *obj,
9743 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009744{
9745 struct intel_framebuffer *intel_fb;
9746 int ret;
9747
9748 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009749 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009750 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009751
Chris Wilson24dbf512017-02-15 10:59:18 +00009752 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009753 if (ret)
9754 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009755
9756 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009757
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009758err:
9759 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009760 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009761}
9762
9763static u32
9764intel_framebuffer_pitch_for_width(int width, int bpp)
9765{
9766 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9767 return ALIGN(pitch, 64);
9768}
9769
9770static u32
9771intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9772{
9773 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009774 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009775}
9776
9777static struct drm_framebuffer *
9778intel_framebuffer_create_for_mode(struct drm_device *dev,
9779 struct drm_display_mode *mode,
9780 int depth, int bpp)
9781{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009782 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009783 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009784 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009785
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009786 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009787 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009788 if (IS_ERR(obj))
9789 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009790
9791 mode_cmd.width = mode->hdisplay;
9792 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009793 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9794 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009795 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009796
Chris Wilson24dbf512017-02-15 10:59:18 +00009797 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009798 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009799 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009800
9801 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009802}
9803
9804static struct drm_framebuffer *
9805mode_fits_in_fbdev(struct drm_device *dev,
9806 struct drm_display_mode *mode)
9807{
Daniel Vetter06957262015-08-10 13:34:08 +02009808#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009809 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009810 struct drm_i915_gem_object *obj;
9811 struct drm_framebuffer *fb;
9812
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009813 if (!dev_priv->fbdev)
9814 return NULL;
9815
9816 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009817 return NULL;
9818
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009819 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009820 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009821
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009822 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009823 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009824 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009825 return NULL;
9826
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009827 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009828 return NULL;
9829
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009830 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009831 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009832#else
9833 return NULL;
9834#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009835}
9836
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009837static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9838 struct drm_crtc *crtc,
9839 struct drm_display_mode *mode,
9840 struct drm_framebuffer *fb,
9841 int x, int y)
9842{
9843 struct drm_plane_state *plane_state;
9844 int hdisplay, vdisplay;
9845 int ret;
9846
9847 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9848 if (IS_ERR(plane_state))
9849 return PTR_ERR(plane_state);
9850
9851 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009852 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009853 else
9854 hdisplay = vdisplay = 0;
9855
9856 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9857 if (ret)
9858 return ret;
9859 drm_atomic_set_fb_for_plane(plane_state, fb);
9860 plane_state->crtc_x = 0;
9861 plane_state->crtc_y = 0;
9862 plane_state->crtc_w = hdisplay;
9863 plane_state->crtc_h = vdisplay;
9864 plane_state->src_x = x << 16;
9865 plane_state->src_y = y << 16;
9866 plane_state->src_w = hdisplay << 16;
9867 plane_state->src_h = vdisplay << 16;
9868
9869 return 0;
9870}
9871
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009872int intel_get_load_detect_pipe(struct drm_connector *connector,
9873 struct drm_display_mode *mode,
9874 struct intel_load_detect_pipe *old,
9875 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009876{
9877 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009878 struct intel_encoder *intel_encoder =
9879 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009880 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009881 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009882 struct drm_crtc *crtc = NULL;
9883 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009884 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009885 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009886 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009887 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009888 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009889 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009890 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009891
Chris Wilsond2dff872011-04-19 08:36:26 +01009892 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009893 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009894 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009895
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009896 old->restore_state = NULL;
9897
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009898 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009899
Jesse Barnes79e53942008-11-07 14:24:08 -08009900 /*
9901 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009902 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009903 * - if the connector already has an assigned crtc, use it (but make
9904 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009905 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009906 * - try to find the first unused crtc that can drive this connector,
9907 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009908 */
9909
9910 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009911 if (connector->state->crtc) {
9912 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009913
Rob Clark51fd3712013-11-19 12:10:12 -05009914 ret = drm_modeset_lock(&crtc->mutex, ctx);
9915 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009916 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009917
9918 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009919 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009920 }
9921
9922 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009923 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009924 i++;
9925 if (!(encoder->possible_crtcs & (1 << i)))
9926 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009927
9928 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9929 if (ret)
9930 goto fail;
9931
9932 if (possible_crtc->state->enable) {
9933 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009934 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009935 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009936
9937 crtc = possible_crtc;
9938 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009939 }
9940
9941 /*
9942 * If we didn't find an unused CRTC, don't use any.
9943 */
9944 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009945 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009946 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009947 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009948 }
9949
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009950found:
9951 intel_crtc = to_intel_crtc(crtc);
9952
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009953 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9954 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009955 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009956
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009957 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009958 restore_state = drm_atomic_state_alloc(dev);
9959 if (!state || !restore_state) {
9960 ret = -ENOMEM;
9961 goto fail;
9962 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009963
9964 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009965 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009966
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009967 connector_state = drm_atomic_get_connector_state(state, connector);
9968 if (IS_ERR(connector_state)) {
9969 ret = PTR_ERR(connector_state);
9970 goto fail;
9971 }
9972
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009973 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9974 if (ret)
9975 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009976
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009977 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9978 if (IS_ERR(crtc_state)) {
9979 ret = PTR_ERR(crtc_state);
9980 goto fail;
9981 }
9982
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009983 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009984
Chris Wilson64927112011-04-20 07:25:26 +01009985 if (!mode)
9986 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009987
Chris Wilsond2dff872011-04-19 08:36:26 +01009988 /* We need a framebuffer large enough to accommodate all accesses
9989 * that the plane may generate whilst we perform load detection.
9990 * We can not rely on the fbcon either being present (we get called
9991 * during its initialisation to detect all boot displays, or it may
9992 * not even exist) or that it is large enough to satisfy the
9993 * requested mode.
9994 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009995 fb = mode_fits_in_fbdev(dev, mode);
9996 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009997 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009998 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009999 } else
10000 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010001 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010002 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +030010003 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010004 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010005 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010006
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010007 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10008 if (ret)
10009 goto fail;
10010
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010011 drm_framebuffer_unreference(fb);
10012
10013 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10014 if (ret)
10015 goto fail;
10016
10017 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10018 if (!ret)
10019 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10020 if (!ret)
10021 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10022 if (ret) {
10023 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10024 goto fail;
10025 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010026
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010027 ret = drm_atomic_commit(state);
10028 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010029 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010030 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010031 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010032
10033 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000010034 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010010035
Jesse Barnes79e53942008-11-07 14:24:08 -080010036 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010037 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010038 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010039
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010040fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010010041 if (state) {
10042 drm_atomic_state_put(state);
10043 state = NULL;
10044 }
10045 if (restore_state) {
10046 drm_atomic_state_put(restore_state);
10047 restore_state = NULL;
10048 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010049
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010050 if (ret == -EDEADLK)
10051 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010052
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010053 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010054}
10055
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010056void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010057 struct intel_load_detect_pipe *old,
10058 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010059{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010060 struct intel_encoder *intel_encoder =
10061 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010062 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010063 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010064 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010065
Chris Wilsond2dff872011-04-19 08:36:26 +010010066 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010067 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010068 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010069
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010070 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010071 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010072
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010073 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010074 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010075 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010076 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010077}
10078
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010079static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010080 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010081{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010082 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010083 u32 dpll = pipe_config->dpll_hw_state.dpll;
10084
10085 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010086 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010087 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010088 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010089 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010090 return 96000;
10091 else
10092 return 48000;
10093}
10094
Jesse Barnes79e53942008-11-07 14:24:08 -080010095/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010096static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010097 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010098{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010099 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010100 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010101 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010102 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010103 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010104 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010105 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010106 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010107
10108 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010109 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010110 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010111 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010112
10113 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010114 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010115 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10116 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010117 } else {
10118 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10119 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10120 }
10121
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010122 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010123 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010124 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10125 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010126 else
10127 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010128 DPLL_FPA01_P1_POST_DIV_SHIFT);
10129
10130 switch (dpll & DPLL_MODE_MASK) {
10131 case DPLLB_MODE_DAC_SERIAL:
10132 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10133 5 : 10;
10134 break;
10135 case DPLLB_MODE_LVDS:
10136 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10137 7 : 14;
10138 break;
10139 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010140 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010141 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010142 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010143 }
10144
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010145 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010146 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010147 else
Imre Deakdccbea32015-06-22 23:35:51 +030010148 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010149 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010150 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010151 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010152
10153 if (is_lvds) {
10154 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10155 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010156
10157 if (lvds & LVDS_CLKB_POWER_UP)
10158 clock.p2 = 7;
10159 else
10160 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010161 } else {
10162 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10163 clock.p1 = 2;
10164 else {
10165 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10166 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10167 }
10168 if (dpll & PLL_P2_DIVIDE_BY_4)
10169 clock.p2 = 4;
10170 else
10171 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010172 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010173
Imre Deakdccbea32015-06-22 23:35:51 +030010174 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010175 }
10176
Ville Syrjälä18442d02013-09-13 16:00:08 +030010177 /*
10178 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010179 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010180 * encoder's get_config() function.
10181 */
Imre Deakdccbea32015-06-22 23:35:51 +030010182 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010183}
10184
Ville Syrjälä6878da02013-09-13 15:59:11 +030010185int intel_dotclock_calculate(int link_freq,
10186 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010187{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010188 /*
10189 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010190 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010191 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010192 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010193 *
10194 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010195 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010196 */
10197
Ville Syrjälä6878da02013-09-13 15:59:11 +030010198 if (!m_n->link_n)
10199 return 0;
10200
10201 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10202}
10203
Ville Syrjälä18442d02013-09-13 16:00:08 +030010204static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010205 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010206{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010207 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010208
10209 /* read out port_clock from the DPLL */
10210 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010211
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010212 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010213 * In case there is an active pipe without active ports,
10214 * we may need some idea for the dotclock anyway.
10215 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010216 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010217 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010218 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010219 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010220}
10221
10222/** Returns the currently programmed mode of the given pipe. */
10223struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10224 struct drm_crtc *crtc)
10225{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010226 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010228 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010229 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010230 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010231 int htot = I915_READ(HTOTAL(cpu_transcoder));
10232 int hsync = I915_READ(HSYNC(cpu_transcoder));
10233 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10234 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010235 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010236
10237 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10238 if (!mode)
10239 return NULL;
10240
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010241 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10242 if (!pipe_config) {
10243 kfree(mode);
10244 return NULL;
10245 }
10246
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010247 /*
10248 * Construct a pipe_config sufficient for getting the clock info
10249 * back out of crtc_clock_get.
10250 *
10251 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10252 * to use a real value here instead.
10253 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010254 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10255 pipe_config->pixel_multiplier = 1;
10256 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10257 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10258 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10259 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010260
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010261 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010262 mode->hdisplay = (htot & 0xffff) + 1;
10263 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10264 mode->hsync_start = (hsync & 0xffff) + 1;
10265 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10266 mode->vdisplay = (vtot & 0xffff) + 1;
10267 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10268 mode->vsync_start = (vsync & 0xffff) + 1;
10269 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10270
10271 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010272
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010273 kfree(pipe_config);
10274
Jesse Barnes79e53942008-11-07 14:24:08 -080010275 return mode;
10276}
10277
10278static void intel_crtc_destroy(struct drm_crtc *crtc)
10279{
10280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10281
10282 drm_crtc_cleanup(crtc);
10283 kfree(intel_crtc);
10284}
10285
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010286/**
10287 * intel_wm_need_update - Check whether watermarks need updating
10288 * @plane: drm plane
10289 * @state: new plane state
10290 *
10291 * Check current plane state versus the new one to determine whether
10292 * watermarks need to be recalculated.
10293 *
10294 * Returns true or false.
10295 */
10296static bool intel_wm_need_update(struct drm_plane *plane,
10297 struct drm_plane_state *state)
10298{
Matt Roperd21fbe82015-09-24 15:53:12 -070010299 struct intel_plane_state *new = to_intel_plane_state(state);
10300 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10301
10302 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010303 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010304 return true;
10305
10306 if (!cur->base.fb || !new->base.fb)
10307 return false;
10308
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010309 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010310 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010311 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10312 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10313 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10314 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010315 return true;
10316
10317 return false;
10318}
10319
Matt Roperd21fbe82015-09-24 15:53:12 -070010320static bool needs_scaling(struct intel_plane_state *state)
10321{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010322 int src_w = drm_rect_width(&state->base.src) >> 16;
10323 int src_h = drm_rect_height(&state->base.src) >> 16;
10324 int dst_w = drm_rect_width(&state->base.dst);
10325 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010326
10327 return (src_w != dst_w || src_h != dst_h);
10328}
10329
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010330int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10331 struct drm_plane_state *plane_state)
10332{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010333 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010334 struct drm_crtc *crtc = crtc_state->crtc;
10335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010336 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010337 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010338 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010339 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010340 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010341 bool mode_changed = needs_modeset(crtc_state);
10342 bool was_crtc_enabled = crtc->state->active;
10343 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010344 bool turn_off, turn_on, visible, was_visible;
10345 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010346 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010347
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010348 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010349 ret = skl_update_scaler_plane(
10350 to_intel_crtc_state(crtc_state),
10351 to_intel_plane_state(plane_state));
10352 if (ret)
10353 return ret;
10354 }
10355
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010356 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010357 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010358
10359 if (!was_crtc_enabled && WARN_ON(was_visible))
10360 was_visible = false;
10361
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010362 /*
10363 * Visibility is calculated as if the crtc was on, but
10364 * after scaler setup everything depends on it being off
10365 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010366 *
10367 * FIXME this is wrong for watermarks. Watermarks should also
10368 * be computed as if the pipe would be active. Perhaps move
10369 * per-plane wm computation to the .check_plane() hook, and
10370 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010371 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010372 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010373 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010374 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10375 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010376
10377 if (!was_visible && !visible)
10378 return 0;
10379
Maarten Lankhorste8861672016-02-24 11:24:26 +010010380 if (fb != old_plane_state->base.fb)
10381 pipe_config->fb_changed = true;
10382
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010383 turn_off = was_visible && (!visible || mode_changed);
10384 turn_on = visible && (!was_visible || mode_changed);
10385
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010386 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010387 intel_crtc->base.base.id, intel_crtc->base.name,
10388 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010389 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010390
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010391 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010392 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010393 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010394 turn_off, turn_on, mode_changed);
10395
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010396 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010397 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010398 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010399
10400 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010401 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010402 pipe_config->disable_cxsr = true;
10403 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010404 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010405 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010406
Ville Syrjälä852eb002015-06-24 22:00:07 +030010407 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010408 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010409 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010410 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010411 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010412 /* FIXME bollocks */
10413 pipe_config->update_wm_pre = true;
10414 pipe_config->update_wm_post = true;
10415 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010416 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010417
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010418 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010419 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010420
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010421 /*
10422 * WaCxSRDisabledForSpriteScaling:ivb
10423 *
10424 * cstate->update_wm was already set above, so this flag will
10425 * take effect when we commit and program watermarks.
10426 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010427 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010428 needs_scaling(to_intel_plane_state(plane_state)) &&
10429 !needs_scaling(old_plane_state))
10430 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010431
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010432 return 0;
10433}
10434
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010435static bool encoders_cloneable(const struct intel_encoder *a,
10436 const struct intel_encoder *b)
10437{
10438 /* masks could be asymmetric, so check both ways */
10439 return a == b || (a->cloneable & (1 << b->type) &&
10440 b->cloneable & (1 << a->type));
10441}
10442
10443static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10444 struct intel_crtc *crtc,
10445 struct intel_encoder *encoder)
10446{
10447 struct intel_encoder *source_encoder;
10448 struct drm_connector *connector;
10449 struct drm_connector_state *connector_state;
10450 int i;
10451
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010452 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010453 if (connector_state->crtc != &crtc->base)
10454 continue;
10455
10456 source_encoder =
10457 to_intel_encoder(connector_state->best_encoder);
10458 if (!encoders_cloneable(encoder, source_encoder))
10459 return false;
10460 }
10461
10462 return true;
10463}
10464
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010465static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10466 struct drm_crtc_state *crtc_state)
10467{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010468 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010469 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010471 struct intel_crtc_state *pipe_config =
10472 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010473 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010474 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010475 bool mode_changed = needs_modeset(crtc_state);
10476
Ville Syrjälä852eb002015-06-24 22:00:07 +030010477 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010478 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010479
Maarten Lankhorstad421372015-06-15 12:33:42 +020010480 if (mode_changed && crtc_state->enable &&
10481 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010482 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010483 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10484 pipe_config);
10485 if (ret)
10486 return ret;
10487 }
10488
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010489 if (crtc_state->color_mgmt_changed) {
10490 ret = intel_color_check(crtc, crtc_state);
10491 if (ret)
10492 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010493
10494 /*
10495 * Changing color management on Intel hardware is
10496 * handled as part of planes update.
10497 */
10498 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010499 }
10500
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010501 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010502 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010503 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010504 if (ret) {
10505 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010506 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010507 }
10508 }
10509
10510 if (dev_priv->display.compute_intermediate_wm &&
10511 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10512 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10513 return 0;
10514
10515 /*
10516 * Calculate 'intermediate' watermarks that satisfy both the
10517 * old state and the new state. We can program these
10518 * immediately.
10519 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010520 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010521 intel_crtc,
10522 pipe_config);
10523 if (ret) {
10524 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10525 return ret;
10526 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010527 } else if (dev_priv->display.compute_intermediate_wm) {
10528 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10529 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010530 }
10531
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010532 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010533 if (mode_changed)
10534 ret = skl_update_scaler_crtc(pipe_config);
10535
10536 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010537 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10538 pipe_config);
10539 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010540 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010541 pipe_config);
10542 }
10543
10544 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010545}
10546
Jani Nikula65b38e02015-04-13 11:26:56 +030010547static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010548 .atomic_begin = intel_begin_crtc_commit,
10549 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010550 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010551};
10552
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010553static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10554{
10555 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010556 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010557
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010558 drm_connector_list_iter_begin(dev, &conn_iter);
10559 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010560 if (connector->base.state->crtc)
10561 drm_connector_unreference(&connector->base);
10562
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010563 if (connector->base.encoder) {
10564 connector->base.state->best_encoder =
10565 connector->base.encoder;
10566 connector->base.state->crtc =
10567 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010568
10569 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010570 } else {
10571 connector->base.state->best_encoder = NULL;
10572 connector->base.state->crtc = NULL;
10573 }
10574 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010575 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010576}
10577
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010578static void
Robin Schroereba905b2014-05-18 02:24:50 +020010579connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010580 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010581{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010582 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010583 int bpp = pipe_config->pipe_bpp;
10584
10585 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010586 connector->base.base.id,
10587 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010588
10589 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010590 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010591 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010592 bpp, info->bpc * 3);
10593 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010594 }
10595
Mario Kleiner196f9542016-07-06 12:05:45 +020010596 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010597 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010598 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10599 bpp);
10600 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010601 }
10602}
10603
10604static int
10605compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010606 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010607{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010608 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010609 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010610 struct drm_connector *connector;
10611 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010612 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010613
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010614 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10615 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010616 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010617 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010618 bpp = 12*3;
10619 else
10620 bpp = 8*3;
10621
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010622
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010623 pipe_config->pipe_bpp = bpp;
10624
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010625 state = pipe_config->base.state;
10626
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010627 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010628 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010629 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010630 continue;
10631
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010632 connected_sink_compute_bpp(to_intel_connector(connector),
10633 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010634 }
10635
10636 return bpp;
10637}
10638
Daniel Vetter644db712013-09-19 14:53:58 +020010639static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10640{
10641 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10642 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010643 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010644 mode->crtc_hdisplay, mode->crtc_hsync_start,
10645 mode->crtc_hsync_end, mode->crtc_htotal,
10646 mode->crtc_vdisplay, mode->crtc_vsync_start,
10647 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10648}
10649
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010650static inline void
10651intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010652 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010653{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010654 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10655 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010656 m_n->gmch_m, m_n->gmch_n,
10657 m_n->link_m, m_n->link_n, m_n->tu);
10658}
10659
Daniel Vetterc0b03412013-05-28 12:05:54 +020010660static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010661 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010662 const char *context)
10663{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010664 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010665 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010666 struct drm_plane *plane;
10667 struct intel_plane *intel_plane;
10668 struct intel_plane_state *state;
10669 struct drm_framebuffer *fb;
10670
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010671 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10672 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010673
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010674 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10675 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010676 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010677
10678 if (pipe_config->has_pch_encoder)
10679 intel_dump_m_n_config(pipe_config, "fdi",
10680 pipe_config->fdi_lanes,
10681 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010682
Shashank Sharmab22ca992017-07-24 19:19:32 +053010683 if (pipe_config->ycbcr420)
10684 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10685
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010686 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010687 intel_dump_m_n_config(pipe_config, "dp m_n",
10688 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010689 if (pipe_config->has_drrs)
10690 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10691 pipe_config->lane_count,
10692 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010693 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010694
Daniel Vetter55072d12014-11-20 16:10:28 +010010695 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010696 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010697
Daniel Vetterc0b03412013-05-28 12:05:54 +020010698 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010699 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010700 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010701 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10702 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010703 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010704 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010705 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10706 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010707
10708 if (INTEL_GEN(dev_priv) >= 9)
10709 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10710 crtc->num_scalers,
10711 pipe_config->scaler_state.scaler_users,
10712 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010713
10714 if (HAS_GMCH_DISPLAY(dev_priv))
10715 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10716 pipe_config->gmch_pfit.control,
10717 pipe_config->gmch_pfit.pgm_ratios,
10718 pipe_config->gmch_pfit.lvds_border_bits);
10719 else
10720 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10721 pipe_config->pch_pfit.pos,
10722 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010723 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010724
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010725 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10726 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010727
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010728 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010729
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010730 DRM_DEBUG_KMS("planes on this crtc\n");
10731 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010732 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010733 intel_plane = to_intel_plane(plane);
10734 if (intel_plane->pipe != crtc->pipe)
10735 continue;
10736
10737 state = to_intel_plane_state(plane->state);
10738 fb = state->base.fb;
10739 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010740 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10741 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010742 continue;
10743 }
10744
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010745 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10746 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010747 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010748 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010749 if (INTEL_GEN(dev_priv) >= 9)
10750 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10751 state->scaler_id,
10752 state->base.src.x1 >> 16,
10753 state->base.src.y1 >> 16,
10754 drm_rect_width(&state->base.src) >> 16,
10755 drm_rect_height(&state->base.src) >> 16,
10756 state->base.dst.x1, state->base.dst.y1,
10757 drm_rect_width(&state->base.dst),
10758 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010759 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010760}
10761
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010762static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010763{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010764 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010765 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010766 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010767 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010768 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010769
10770 /*
10771 * Walk the connector list instead of the encoder
10772 * list to detect the problem on ddi platforms
10773 * where there's just one encoder per digital port.
10774 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010775 drm_connector_list_iter_begin(dev, &conn_iter);
10776 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010777 struct drm_connector_state *connector_state;
10778 struct intel_encoder *encoder;
10779
10780 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10781 if (!connector_state)
10782 connector_state = connector->state;
10783
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010784 if (!connector_state->best_encoder)
10785 continue;
10786
10787 encoder = to_intel_encoder(connector_state->best_encoder);
10788
10789 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010790
10791 switch (encoder->type) {
10792 unsigned int port_mask;
10793 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010794 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010795 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010796 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010797 case INTEL_OUTPUT_HDMI:
10798 case INTEL_OUTPUT_EDP:
10799 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10800
10801 /* the same port mustn't appear more than once */
10802 if (used_ports & port_mask)
10803 return false;
10804
10805 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010806 break;
10807 case INTEL_OUTPUT_DP_MST:
10808 used_mst_ports |=
10809 1 << enc_to_mst(&encoder->base)->primary->port;
10810 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010811 default:
10812 break;
10813 }
10814 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010815 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010816
Ville Syrjälä477321e2016-07-28 17:50:40 +030010817 /* can't mix MST and SST/HDMI on the same port */
10818 if (used_ports & used_mst_ports)
10819 return false;
10820
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010821 return true;
10822}
10823
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010824static void
10825clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10826{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010827 struct drm_i915_private *dev_priv =
10828 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010829 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010830 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010831 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010832 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010833 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010834
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010835 /* FIXME: before the switch to atomic started, a new pipe_config was
10836 * kzalloc'd. Code that depends on any field being zero should be
10837 * fixed, so that the crtc_state can be safely duplicated. For now,
10838 * only fields that are know to not cause problems are preserved. */
10839
Chandra Konduru663a3642015-04-07 15:28:41 -070010840 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010841 shared_dpll = crtc_state->shared_dpll;
10842 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010843 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010844 if (IS_G4X(dev_priv) ||
10845 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010846 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010847
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010848 /* Keep base drm_crtc_state intact, only clear our extended struct */
10849 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10850 memset(&crtc_state->base + 1, 0,
10851 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010852
Chandra Konduru663a3642015-04-07 15:28:41 -070010853 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010854 crtc_state->shared_dpll = shared_dpll;
10855 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010856 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010857 if (IS_G4X(dev_priv) ||
10858 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010859 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010860}
10861
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010862static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010863intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010864 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010865{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010866 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010867 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010868 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010869 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010870 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010871 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010872 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010873
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010874 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010875
Daniel Vettere143a212013-07-04 12:01:15 +020010876 pipe_config->cpu_transcoder =
10877 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010878
Imre Deak2960bc92013-07-30 13:36:32 +030010879 /*
10880 * Sanitize sync polarity flags based on requested ones. If neither
10881 * positive or negative polarity is requested, treat this as meaning
10882 * negative polarity.
10883 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010884 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010885 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010886 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010887
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010888 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010889 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010890 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010891
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010892 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10893 pipe_config);
10894 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010895 goto fail;
10896
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010897 /*
10898 * Determine the real pipe dimensions. Note that stereo modes can
10899 * increase the actual pipe size due to the frame doubling and
10900 * insertion of additional space for blanks between the frame. This
10901 * is stored in the crtc timings. We use the requested mode to do this
10902 * computation to clearly distinguish it from the adjusted mode, which
10903 * can be changed by the connectors in the below retry loop.
10904 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010905 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010906 &pipe_config->pipe_src_w,
10907 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010908
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010909 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010910 if (connector_state->crtc != crtc)
10911 continue;
10912
10913 encoder = to_intel_encoder(connector_state->best_encoder);
10914
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010915 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10916 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10917 goto fail;
10918 }
10919
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010920 /*
10921 * Determine output_types before calling the .compute_config()
10922 * hooks so that the hooks can use this information safely.
10923 */
10924 pipe_config->output_types |= 1 << encoder->type;
10925 }
10926
Daniel Vettere29c22c2013-02-21 00:00:16 +010010927encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010928 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010929 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010930 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010931
Daniel Vetter135c81b2013-07-21 21:37:09 +020010932 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010933 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10934 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010935
Daniel Vetter7758a112012-07-08 19:40:39 +020010936 /* Pass our mode to the connectors and the CRTC to give them a chance to
10937 * adjust it according to limitations or connector properties, and also
10938 * a chance to reject the mode entirely.
10939 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010940 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010941 if (connector_state->crtc != crtc)
10942 continue;
10943
10944 encoder = to_intel_encoder(connector_state->best_encoder);
10945
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010946 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010947 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010948 goto fail;
10949 }
10950 }
10951
Daniel Vetterff9a6752013-06-01 17:16:21 +020010952 /* Set default port clock if not overwritten by the encoder. Needs to be
10953 * done afterwards in case the encoder adjusts the mode. */
10954 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010955 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010956 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010957
Daniel Vettera43f6e02013-06-07 23:10:32 +020010958 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010959 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010960 DRM_DEBUG_KMS("CRTC fixup failed\n");
10961 goto fail;
10962 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010963
10964 if (ret == RETRY) {
10965 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10966 ret = -EINVAL;
10967 goto fail;
10968 }
10969
10970 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10971 retry = false;
10972 goto encoder_retry;
10973 }
10974
Daniel Vettere8fa4272015-08-12 11:43:34 +020010975 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080010976 * only enable it on 6bpc panels and when its not a compliance
10977 * test requesting 6bpc video pattern.
10978 */
10979 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10980 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020010981 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010982 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010983
Daniel Vetter7758a112012-07-08 19:40:39 +020010984fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010985 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020010986}
10987
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010988static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020010989intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010990{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010991 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010992 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020010993 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010994
Ville Syrjälä76688512014-01-10 11:28:06 +020010995 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010996 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10997 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020010998
Maarten Lankhorst61067a52015-09-23 16:29:36 +020010999 /*
11000 * Update legacy state to satisfy fbc code. This can
11001 * be removed when fbc uses the atomic state.
11002 */
11003 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11004 struct drm_plane_state *plane_state = crtc->primary->state;
11005
11006 crtc->primary->fb = plane_state->fb;
11007 crtc->x = plane_state->src_x >> 16;
11008 crtc->y = plane_state->src_y >> 16;
11009 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011010 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011011}
11012
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011013static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011014{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011015 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011016
11017 if (clock1 == clock2)
11018 return true;
11019
11020 if (!clock1 || !clock2)
11021 return false;
11022
11023 diff = abs(clock1 - clock2);
11024
11025 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11026 return true;
11027
11028 return false;
11029}
11030
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011031static bool
11032intel_compare_m_n(unsigned int m, unsigned int n,
11033 unsigned int m2, unsigned int n2,
11034 bool exact)
11035{
11036 if (m == m2 && n == n2)
11037 return true;
11038
11039 if (exact || !m || !n || !m2 || !n2)
11040 return false;
11041
11042 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11043
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011044 if (n > n2) {
11045 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011046 m2 <<= 1;
11047 n2 <<= 1;
11048 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011049 } else if (n < n2) {
11050 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011051 m <<= 1;
11052 n <<= 1;
11053 }
11054 }
11055
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011056 if (n != n2)
11057 return false;
11058
11059 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011060}
11061
11062static bool
11063intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11064 struct intel_link_m_n *m2_n2,
11065 bool adjust)
11066{
11067 if (m_n->tu == m2_n2->tu &&
11068 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11069 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11070 intel_compare_m_n(m_n->link_m, m_n->link_n,
11071 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11072 if (adjust)
11073 *m2_n2 = *m_n;
11074
11075 return true;
11076 }
11077
11078 return false;
11079}
11080
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011081static void __printf(3, 4)
11082pipe_config_err(bool adjust, const char *name, const char *format, ...)
11083{
11084 char *level;
11085 unsigned int category;
11086 struct va_format vaf;
11087 va_list args;
11088
11089 if (adjust) {
11090 level = KERN_DEBUG;
11091 category = DRM_UT_KMS;
11092 } else {
11093 level = KERN_ERR;
11094 category = DRM_UT_NONE;
11095 }
11096
11097 va_start(args, format);
11098 vaf.fmt = format;
11099 vaf.va = &args;
11100
11101 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11102
11103 va_end(args);
11104}
11105
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011106static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011107intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011108 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011109 struct intel_crtc_state *pipe_config,
11110 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011111{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011112 bool ret = true;
11113
Daniel Vetter66e985c2013-06-05 13:34:20 +020011114#define PIPE_CONF_CHECK_X(name) \
11115 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011116 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011117 "(expected 0x%08x, found 0x%08x)\n", \
11118 current_config->name, \
11119 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011120 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011121 }
11122
Daniel Vetter08a24032013-04-19 11:25:34 +020011123#define PIPE_CONF_CHECK_I(name) \
11124 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011125 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011126 "(expected %i, found %i)\n", \
11127 current_config->name, \
11128 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011129 ret = false; \
11130 }
11131
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011132#define PIPE_CONF_CHECK_P(name) \
11133 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011134 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011135 "(expected %p, found %p)\n", \
11136 current_config->name, \
11137 pipe_config->name); \
11138 ret = false; \
11139 }
11140
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011141#define PIPE_CONF_CHECK_M_N(name) \
11142 if (!intel_compare_link_m_n(&current_config->name, \
11143 &pipe_config->name,\
11144 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011145 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011146 "(expected tu %i gmch %i/%i link %i/%i, " \
11147 "found tu %i, gmch %i/%i link %i/%i)\n", \
11148 current_config->name.tu, \
11149 current_config->name.gmch_m, \
11150 current_config->name.gmch_n, \
11151 current_config->name.link_m, \
11152 current_config->name.link_n, \
11153 pipe_config->name.tu, \
11154 pipe_config->name.gmch_m, \
11155 pipe_config->name.gmch_n, \
11156 pipe_config->name.link_m, \
11157 pipe_config->name.link_n); \
11158 ret = false; \
11159 }
11160
Daniel Vetter55c561a2016-03-30 11:34:36 +020011161/* This is required for BDW+ where there is only one set of registers for
11162 * switching between high and low RR.
11163 * This macro can be used whenever a comparison has to be made between one
11164 * hw state and multiple sw state variables.
11165 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011166#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11167 if (!intel_compare_link_m_n(&current_config->name, \
11168 &pipe_config->name, adjust) && \
11169 !intel_compare_link_m_n(&current_config->alt_name, \
11170 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011171 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011172 "(expected tu %i gmch %i/%i link %i/%i, " \
11173 "or tu %i gmch %i/%i link %i/%i, " \
11174 "found tu %i, gmch %i/%i link %i/%i)\n", \
11175 current_config->name.tu, \
11176 current_config->name.gmch_m, \
11177 current_config->name.gmch_n, \
11178 current_config->name.link_m, \
11179 current_config->name.link_n, \
11180 current_config->alt_name.tu, \
11181 current_config->alt_name.gmch_m, \
11182 current_config->alt_name.gmch_n, \
11183 current_config->alt_name.link_m, \
11184 current_config->alt_name.link_n, \
11185 pipe_config->name.tu, \
11186 pipe_config->name.gmch_m, \
11187 pipe_config->name.gmch_n, \
11188 pipe_config->name.link_m, \
11189 pipe_config->name.link_n); \
11190 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011191 }
11192
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011193#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11194 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011195 pipe_config_err(adjust, __stringify(name), \
11196 "(%x) (expected %i, found %i)\n", \
11197 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011198 current_config->name & (mask), \
11199 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011200 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011201 }
11202
Ville Syrjälä5e550652013-09-06 23:29:07 +030011203#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11204 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011205 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011206 "(expected %i, found %i)\n", \
11207 current_config->name, \
11208 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011209 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011210 }
11211
Daniel Vetterbb760062013-06-06 14:55:52 +020011212#define PIPE_CONF_QUIRK(quirk) \
11213 ((current_config->quirks | pipe_config->quirks) & (quirk))
11214
Daniel Vettereccb1402013-05-22 00:50:22 +020011215 PIPE_CONF_CHECK_I(cpu_transcoder);
11216
Daniel Vetter08a24032013-04-19 11:25:34 +020011217 PIPE_CONF_CHECK_I(has_pch_encoder);
11218 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011219 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011220
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011221 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011222 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011223
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011224 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011225 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011226
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011227 if (current_config->has_drrs)
11228 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11229 } else
11230 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011231
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011232 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011233
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011234 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11235 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11236 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11237 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11238 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11239 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011240
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011241 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11242 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11243 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11244 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11245 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11246 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011247
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011248 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011249 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011250 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011251 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011252 PIPE_CONF_CHECK_I(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011253
11254 PIPE_CONF_CHECK_I(hdmi_scrambling);
11255 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
Jesse Barnese43823e2014-11-05 14:26:08 -080011256 PIPE_CONF_CHECK_I(has_infoframe);
Shashank Sharma60436fd2017-07-21 20:55:04 +053011257 PIPE_CONF_CHECK_I(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011258
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011259 PIPE_CONF_CHECK_I(has_audio);
11260
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011261 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011262 DRM_MODE_FLAG_INTERLACE);
11263
Daniel Vetterbb760062013-06-06 14:55:52 +020011264 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011265 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011266 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011267 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011268 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011269 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011270 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011271 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011272 DRM_MODE_FLAG_NVSYNC);
11273 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011274
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011275 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011276 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011277 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011278 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011279 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011280
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011281 if (!adjust) {
11282 PIPE_CONF_CHECK_I(pipe_src_w);
11283 PIPE_CONF_CHECK_I(pipe_src_h);
11284
11285 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11286 if (current_config->pch_pfit.enabled) {
11287 PIPE_CONF_CHECK_X(pch_pfit.pos);
11288 PIPE_CONF_CHECK_X(pch_pfit.size);
11289 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011290
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011291 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011292 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011293 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011294
Jesse Barnese59150d2014-01-07 13:30:45 -080011295 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011296 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011297 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011298
Ville Syrjälä282740f2013-09-04 18:30:03 +030011299 PIPE_CONF_CHECK_I(double_wide);
11300
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011301 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011302 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011303 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011304 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11305 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011306 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011307 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011308 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11309 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11310 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011311
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011312 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11313 PIPE_CONF_CHECK_X(dsi_pll.div);
11314
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011315 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011316 PIPE_CONF_CHECK_I(pipe_bpp);
11317
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011318 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011319 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011320
Daniel Vetter66e985c2013-06-05 13:34:20 +020011321#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011322#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011323#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011324#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011325#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011326#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011327
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011328 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011329}
11330
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011331static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11332 const struct intel_crtc_state *pipe_config)
11333{
11334 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011335 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011336 &pipe_config->fdi_m_n);
11337 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11338
11339 /*
11340 * FDI already provided one idea for the dotclock.
11341 * Yell if the encoder disagrees.
11342 */
11343 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11344 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11345 fdi_dotclock, dotclock);
11346 }
11347}
11348
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011349static void verify_wm_state(struct drm_crtc *crtc,
11350 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011351{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011352 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011353 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011354 struct skl_pipe_wm hw_wm, *sw_wm;
11355 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11356 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11358 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011359 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011360
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011361 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011362 return;
11363
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011364 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011365 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011366
Damien Lespiau08db6652014-11-04 17:06:52 +000011367 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11368 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11369
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011370 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011371 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011372 hw_plane_wm = &hw_wm.planes[plane];
11373 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011374
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011375 /* Watermarks */
11376 for (level = 0; level <= max_level; level++) {
11377 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11378 &sw_plane_wm->wm[level]))
11379 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011380
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011381 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11382 pipe_name(pipe), plane + 1, level,
11383 sw_plane_wm->wm[level].plane_en,
11384 sw_plane_wm->wm[level].plane_res_b,
11385 sw_plane_wm->wm[level].plane_res_l,
11386 hw_plane_wm->wm[level].plane_en,
11387 hw_plane_wm->wm[level].plane_res_b,
11388 hw_plane_wm->wm[level].plane_res_l);
11389 }
11390
11391 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11392 &sw_plane_wm->trans_wm)) {
11393 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11394 pipe_name(pipe), plane + 1,
11395 sw_plane_wm->trans_wm.plane_en,
11396 sw_plane_wm->trans_wm.plane_res_b,
11397 sw_plane_wm->trans_wm.plane_res_l,
11398 hw_plane_wm->trans_wm.plane_en,
11399 hw_plane_wm->trans_wm.plane_res_b,
11400 hw_plane_wm->trans_wm.plane_res_l);
11401 }
11402
11403 /* DDB */
11404 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11405 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11406
11407 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011408 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011409 pipe_name(pipe), plane + 1,
11410 sw_ddb_entry->start, sw_ddb_entry->end,
11411 hw_ddb_entry->start, hw_ddb_entry->end);
11412 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011413 }
11414
Lyude27082492016-08-24 07:48:10 +020011415 /*
11416 * cursor
11417 * If the cursor plane isn't active, we may not have updated it's ddb
11418 * allocation. In that case since the ddb allocation will be updated
11419 * once the plane becomes visible, we can skip this check
11420 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011421 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011422 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11423 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011424
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011425 /* Watermarks */
11426 for (level = 0; level <= max_level; level++) {
11427 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11428 &sw_plane_wm->wm[level]))
11429 continue;
11430
11431 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11432 pipe_name(pipe), level,
11433 sw_plane_wm->wm[level].plane_en,
11434 sw_plane_wm->wm[level].plane_res_b,
11435 sw_plane_wm->wm[level].plane_res_l,
11436 hw_plane_wm->wm[level].plane_en,
11437 hw_plane_wm->wm[level].plane_res_b,
11438 hw_plane_wm->wm[level].plane_res_l);
11439 }
11440
11441 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11442 &sw_plane_wm->trans_wm)) {
11443 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11444 pipe_name(pipe),
11445 sw_plane_wm->trans_wm.plane_en,
11446 sw_plane_wm->trans_wm.plane_res_b,
11447 sw_plane_wm->trans_wm.plane_res_l,
11448 hw_plane_wm->trans_wm.plane_en,
11449 hw_plane_wm->trans_wm.plane_res_b,
11450 hw_plane_wm->trans_wm.plane_res_l);
11451 }
11452
11453 /* DDB */
11454 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11455 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11456
11457 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011458 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011459 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011460 sw_ddb_entry->start, sw_ddb_entry->end,
11461 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011462 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011463 }
11464}
11465
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011466static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011467verify_connector_state(struct drm_device *dev,
11468 struct drm_atomic_state *state,
11469 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011470{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011471 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011472 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011473 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011474
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011475 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011476 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011477 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011478
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011479 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011480 continue;
11481
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011482 if (crtc)
11483 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11484
11485 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011486
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011487 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011488 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011489 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011490}
11491
11492static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011493verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011494{
11495 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011496 struct drm_connector *connector;
11497 struct drm_connector_state *old_conn_state, *new_conn_state;
11498 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011499
Damien Lespiaub2784e12014-08-05 11:29:37 +010011500 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011501 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011502 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011503
11504 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11505 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011506 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011507
Daniel Vetter86b04262017-03-01 10:52:26 +010011508 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11509 new_conn_state, i) {
11510 if (old_conn_state->best_encoder == &encoder->base)
11511 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011512
Daniel Vetter86b04262017-03-01 10:52:26 +010011513 if (new_conn_state->best_encoder != &encoder->base)
11514 continue;
11515 found = enabled = true;
11516
11517 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011518 encoder->base.crtc,
11519 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011520 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011521
11522 if (!found)
11523 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011524
Rob Clarke2c719b2014-12-15 13:56:32 -050011525 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011526 "encoder's enabled state mismatch "
11527 "(expected %i, found %i)\n",
11528 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011529
11530 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011531 bool active;
11532
11533 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011534 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011535 "encoder detached but still enabled on pipe %c.\n",
11536 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011537 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011538 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011539}
11540
11541static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011542verify_crtc_state(struct drm_crtc *crtc,
11543 struct drm_crtc_state *old_crtc_state,
11544 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011545{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011546 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011547 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011548 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11550 struct intel_crtc_state *pipe_config, *sw_config;
11551 struct drm_atomic_state *old_state;
11552 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011553
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011554 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011555 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011556 pipe_config = to_intel_crtc_state(old_crtc_state);
11557 memset(pipe_config, 0, sizeof(*pipe_config));
11558 pipe_config->base.crtc = crtc;
11559 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011560
Ville Syrjälä78108b72016-05-27 20:59:19 +030011561 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011562
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011563 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011564
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011565 /* we keep both pipes enabled on 830 */
11566 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011567 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011568
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011569 I915_STATE_WARN(new_crtc_state->active != active,
11570 "crtc active state doesn't match with hw state "
11571 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011572
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011573 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11574 "transitional active state does not match atomic hw state "
11575 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011576
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011577 for_each_encoder_on_crtc(dev, crtc, encoder) {
11578 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011579
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011580 active = encoder->get_hw_state(encoder, &pipe);
11581 I915_STATE_WARN(active != new_crtc_state->active,
11582 "[ENCODER:%i] active %i with crtc active %i\n",
11583 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011584
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011585 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11586 "Encoder connected to wrong pipe %c\n",
11587 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011588
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011589 if (active) {
11590 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011591 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011592 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011593 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011594
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011595 intel_crtc_compute_pixel_rate(pipe_config);
11596
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011597 if (!new_crtc_state->active)
11598 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011599
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011600 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011601
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011602 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011603 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011604 pipe_config, false)) {
11605 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11606 intel_dump_pipe_config(intel_crtc, pipe_config,
11607 "[hw state]");
11608 intel_dump_pipe_config(intel_crtc, sw_config,
11609 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011610 }
11611}
11612
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011613static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011614verify_single_dpll_state(struct drm_i915_private *dev_priv,
11615 struct intel_shared_dpll *pll,
11616 struct drm_crtc *crtc,
11617 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011618{
11619 struct intel_dpll_hw_state dpll_hw_state;
11620 unsigned crtc_mask;
11621 bool active;
11622
11623 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11624
11625 DRM_DEBUG_KMS("%s\n", pll->name);
11626
11627 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11628
11629 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11630 I915_STATE_WARN(!pll->on && pll->active_mask,
11631 "pll in active use but not on in sw tracking\n");
11632 I915_STATE_WARN(pll->on && !pll->active_mask,
11633 "pll is on but not used by any active crtc\n");
11634 I915_STATE_WARN(pll->on != active,
11635 "pll on state mismatch (expected %i, found %i)\n",
11636 pll->on, active);
11637 }
11638
11639 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011640 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011641 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011642 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011643
11644 return;
11645 }
11646
11647 crtc_mask = 1 << drm_crtc_index(crtc);
11648
11649 if (new_state->active)
11650 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11651 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11652 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11653 else
11654 I915_STATE_WARN(pll->active_mask & crtc_mask,
11655 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11656 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11657
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011658 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011659 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011660 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011661
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011662 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011663 &dpll_hw_state,
11664 sizeof(dpll_hw_state)),
11665 "pll hw state mismatch\n");
11666}
11667
11668static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011669verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11670 struct drm_crtc_state *old_crtc_state,
11671 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011672{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011673 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011674 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11675 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11676
11677 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011678 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011679
11680 if (old_state->shared_dpll &&
11681 old_state->shared_dpll != new_state->shared_dpll) {
11682 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11683 struct intel_shared_dpll *pll = old_state->shared_dpll;
11684
11685 I915_STATE_WARN(pll->active_mask & crtc_mask,
11686 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11687 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011688 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011689 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11690 pipe_name(drm_crtc_index(crtc)));
11691 }
11692}
11693
11694static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011695intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011696 struct drm_atomic_state *state,
11697 struct drm_crtc_state *old_state,
11698 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011699{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011700 if (!needs_modeset(new_state) &&
11701 !to_intel_crtc_state(new_state)->update_pipe)
11702 return;
11703
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011704 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011705 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011706 verify_crtc_state(crtc, old_state, new_state);
11707 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011708}
11709
11710static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011711verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011712{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011713 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011714 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011715
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011716 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011717 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011718}
Daniel Vetter53589012013-06-05 13:34:16 +020011719
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011720static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011721intel_modeset_verify_disabled(struct drm_device *dev,
11722 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011723{
Daniel Vetter86b04262017-03-01 10:52:26 +010011724 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011725 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011726 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011727}
11728
Ville Syrjälä80715b22014-05-15 20:23:23 +030011729static void update_scanline_offset(struct intel_crtc *crtc)
11730{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011731 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011732
11733 /*
11734 * The scanline counter increments at the leading edge of hsync.
11735 *
11736 * On most platforms it starts counting from vtotal-1 on the
11737 * first active line. That means the scanline counter value is
11738 * always one less than what we would expect. Ie. just after
11739 * start of vblank, which also occurs at start of hsync (on the
11740 * last active line), the scanline counter will read vblank_start-1.
11741 *
11742 * On gen2 the scanline counter starts counting from 1 instead
11743 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11744 * to keep the value positive), instead of adding one.
11745 *
11746 * On HSW+ the behaviour of the scanline counter depends on the output
11747 * type. For DP ports it behaves like most other platforms, but on HDMI
11748 * there's an extra 1 line difference. So we need to add two instead of
11749 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011750 *
11751 * On VLV/CHV DSI the scanline counter would appear to increment
11752 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11753 * that means we can't tell whether we're in vblank or not while
11754 * we're on that particular line. We must still set scanline_offset
11755 * to 1 so that the vblank timestamps come out correct when we query
11756 * the scanline counter from within the vblank interrupt handler.
11757 * However if queried just before the start of vblank we'll get an
11758 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011759 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011760 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011761 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011762 int vtotal;
11763
Ville Syrjälä124abe02015-09-08 13:40:45 +030011764 vtotal = adjusted_mode->crtc_vtotal;
11765 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011766 vtotal /= 2;
11767
11768 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011769 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011770 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011771 crtc->scanline_offset = 2;
11772 } else
11773 crtc->scanline_offset = 1;
11774}
11775
Maarten Lankhorstad421372015-06-15 12:33:42 +020011776static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011777{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011778 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011779 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011780 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011781 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011782 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011783
11784 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011785 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011786
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011787 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011789 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011790 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011791
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011792 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011793 continue;
11794
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011795 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011796
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011797 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011798 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011799
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011800 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011801 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011802}
11803
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011804/*
11805 * This implements the workaround described in the "notes" section of the mode
11806 * set sequence documentation. When going from no pipes or single pipe to
11807 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11808 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11809 */
11810static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11811{
11812 struct drm_crtc_state *crtc_state;
11813 struct intel_crtc *intel_crtc;
11814 struct drm_crtc *crtc;
11815 struct intel_crtc_state *first_crtc_state = NULL;
11816 struct intel_crtc_state *other_crtc_state = NULL;
11817 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11818 int i;
11819
11820 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011821 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011822 intel_crtc = to_intel_crtc(crtc);
11823
11824 if (!crtc_state->active || !needs_modeset(crtc_state))
11825 continue;
11826
11827 if (first_crtc_state) {
11828 other_crtc_state = to_intel_crtc_state(crtc_state);
11829 break;
11830 } else {
11831 first_crtc_state = to_intel_crtc_state(crtc_state);
11832 first_pipe = intel_crtc->pipe;
11833 }
11834 }
11835
11836 /* No workaround needed? */
11837 if (!first_crtc_state)
11838 return 0;
11839
11840 /* w/a possibly needed, check how many crtc's are already enabled. */
11841 for_each_intel_crtc(state->dev, intel_crtc) {
11842 struct intel_crtc_state *pipe_config;
11843
11844 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11845 if (IS_ERR(pipe_config))
11846 return PTR_ERR(pipe_config);
11847
11848 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11849
11850 if (!pipe_config->base.active ||
11851 needs_modeset(&pipe_config->base))
11852 continue;
11853
11854 /* 2 or more enabled crtcs means no need for w/a */
11855 if (enabled_pipe != INVALID_PIPE)
11856 return 0;
11857
11858 enabled_pipe = intel_crtc->pipe;
11859 }
11860
11861 if (enabled_pipe != INVALID_PIPE)
11862 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11863 else if (other_crtc_state)
11864 other_crtc_state->hsw_workaround_pipe = first_pipe;
11865
11866 return 0;
11867}
11868
Ville Syrjälä8d965612016-11-14 18:35:10 +020011869static int intel_lock_all_pipes(struct drm_atomic_state *state)
11870{
11871 struct drm_crtc *crtc;
11872
11873 /* Add all pipes to the state */
11874 for_each_crtc(state->dev, crtc) {
11875 struct drm_crtc_state *crtc_state;
11876
11877 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11878 if (IS_ERR(crtc_state))
11879 return PTR_ERR(crtc_state);
11880 }
11881
11882 return 0;
11883}
11884
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011885static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11886{
11887 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011888
Ville Syrjälä8d965612016-11-14 18:35:10 +020011889 /*
11890 * Add all pipes to the state, and force
11891 * a modeset on all the active ones.
11892 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011893 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011894 struct drm_crtc_state *crtc_state;
11895 int ret;
11896
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011897 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11898 if (IS_ERR(crtc_state))
11899 return PTR_ERR(crtc_state);
11900
11901 if (!crtc_state->active || needs_modeset(crtc_state))
11902 continue;
11903
11904 crtc_state->mode_changed = true;
11905
11906 ret = drm_atomic_add_affected_connectors(state, crtc);
11907 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011908 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011909
11910 ret = drm_atomic_add_affected_planes(state, crtc);
11911 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011912 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011913 }
11914
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011915 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011916}
11917
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011918static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011919{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011920 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011921 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011922 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011923 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011924 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011925
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011926 if (!check_digital_port_conflicts(state)) {
11927 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11928 return -EINVAL;
11929 }
11930
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011931 intel_state->modeset = true;
11932 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011933 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11934 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011935
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011936 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11937 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011938 intel_state->active_crtcs |= 1 << i;
11939 else
11940 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011941
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011942 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011943 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011944 }
11945
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011946 /*
11947 * See if the config requires any additional preparation, e.g.
11948 * to adjust global state with pipes off. We need to do this
11949 * here so we can get the modeset_pipe updated config for the new
11950 * mode set on this crtc. For other crtcs we need to use the
11951 * adjusted_mode bits in the crtc directly.
11952 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011953 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011954 ret = dev_priv->display.modeset_calc_cdclk(state);
11955 if (ret < 0)
11956 return ret;
11957
Ville Syrjälä8d965612016-11-14 18:35:10 +020011958 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011959 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020011960 * holding all the crtc locks, even if we don't end up
11961 * touching the hardware
11962 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011963 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
11964 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011965 ret = intel_lock_all_pipes(state);
11966 if (ret < 0)
11967 return ret;
11968 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011969
Ville Syrjälä8d965612016-11-14 18:35:10 +020011970 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011971 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
11972 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011973 ret = intel_modeset_all_pipes(state);
11974 if (ret < 0)
11975 return ret;
11976 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010011977
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011978 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
11979 intel_state->cdclk.logical.cdclk,
11980 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011981 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011982 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011983 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011984
Maarten Lankhorstad421372015-06-15 12:33:42 +020011985 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011986
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011987 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020011988 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011989
Maarten Lankhorstad421372015-06-15 12:33:42 +020011990 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011991}
11992
Matt Roperaa363132015-09-24 15:53:18 -070011993/*
11994 * Handle calculation of various watermark data at the end of the atomic check
11995 * phase. The code here should be run after the per-crtc and per-plane 'check'
11996 * handlers to ensure that all derived state has been updated.
11997 */
Matt Roper55994c22016-05-12 07:06:08 -070011998static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070011999{
12000 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012001 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012002
12003 /* Is there platform-specific watermark information to calculate? */
12004 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012005 return dev_priv->display.compute_global_watermarks(state);
12006
12007 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012008}
12009
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012010/**
12011 * intel_atomic_check - validate state object
12012 * @dev: drm device
12013 * @state: state to validate
12014 */
12015static int intel_atomic_check(struct drm_device *dev,
12016 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012017{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012018 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012019 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012020 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012021 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012022 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012023 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012024
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012025 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012026 if (ret)
12027 return ret;
12028
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012029 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012030 struct intel_crtc_state *pipe_config =
12031 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012032
12033 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012034 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012035 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012036
Daniel Vetter26495482015-07-15 14:15:52 +020012037 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012038 continue;
12039
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012040 if (!crtc_state->enable) {
12041 any_ms = true;
12042 continue;
12043 }
12044
Daniel Vetter26495482015-07-15 14:15:52 +020012045 /* FIXME: For only active_changed we shouldn't need to do any
12046 * state recomputation at all. */
12047
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012048 ret = drm_atomic_add_affected_connectors(state, crtc);
12049 if (ret)
12050 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012051
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012052 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012053 if (ret) {
12054 intel_dump_pipe_config(to_intel_crtc(crtc),
12055 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012056 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012057 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012058
Jani Nikula73831232015-11-19 10:26:30 +020012059 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012060 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012061 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012062 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012063 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012064 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012065 }
12066
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012067 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012068 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012069
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012070 ret = drm_atomic_add_affected_planes(state, crtc);
12071 if (ret)
12072 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012073
Daniel Vetter26495482015-07-15 14:15:52 +020012074 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12075 needs_modeset(crtc_state) ?
12076 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012077 }
12078
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012079 if (any_ms) {
12080 ret = intel_modeset_checks(state);
12081
12082 if (ret)
12083 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012084 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012085 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012086 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012087
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012088 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012089 if (ret)
12090 return ret;
12091
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012092 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012093 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012094}
12095
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012096static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012097 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012098{
Chris Wilsonfd700752017-07-26 17:00:36 +010012099 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012100}
12101
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012102u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12103{
12104 struct drm_device *dev = crtc->base.dev;
12105
12106 if (!dev->max_vblank_count)
Daniel Vetterca814b22017-05-24 16:51:47 +020012107 return drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012108
12109 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12110}
12111
Daniel Vetter5a21b662016-05-24 17:13:53 +020012112static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12113 struct drm_i915_private *dev_priv,
12114 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012115{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012116 unsigned last_vblank_count[I915_MAX_PIPES];
12117 enum pipe pipe;
12118 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012119
Daniel Vetter5a21b662016-05-24 17:13:53 +020012120 if (!crtc_mask)
12121 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012122
Daniel Vetter5a21b662016-05-24 17:13:53 +020012123 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012124 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12125 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012126
Daniel Vetter5a21b662016-05-24 17:13:53 +020012127 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012128 continue;
12129
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012130 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012131 if (WARN_ON(ret != 0)) {
12132 crtc_mask &= ~(1 << pipe);
12133 continue;
12134 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012135
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012136 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012137 }
12138
12139 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012140 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12141 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012142 long lret;
12143
12144 if (!((1 << pipe) & crtc_mask))
12145 continue;
12146
12147 lret = wait_event_timeout(dev->vblank[pipe].queue,
12148 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012149 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012150 msecs_to_jiffies(50));
12151
12152 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12153
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012154 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012155 }
12156}
12157
Daniel Vetter5a21b662016-05-24 17:13:53 +020012158static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012159{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012160 /* fb updated, need to unpin old fb */
12161 if (crtc_state->fb_changed)
12162 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012163
Daniel Vetter5a21b662016-05-24 17:13:53 +020012164 /* wm changes, need vblank before final wm's */
12165 if (crtc_state->update_wm_post)
12166 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012167
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012168 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012169 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012170
Daniel Vetter5a21b662016-05-24 17:13:53 +020012171 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012172}
12173
Lyude896e5bb2016-08-24 07:48:09 +020012174static void intel_update_crtc(struct drm_crtc *crtc,
12175 struct drm_atomic_state *state,
12176 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012177 struct drm_crtc_state *new_crtc_state,
Lyude896e5bb2016-08-24 07:48:09 +020012178 unsigned int *crtc_vblank_mask)
12179{
12180 struct drm_device *dev = crtc->dev;
12181 struct drm_i915_private *dev_priv = to_i915(dev);
12182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012183 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12184 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012185
12186 if (modeset) {
12187 update_scanline_offset(intel_crtc);
12188 dev_priv->display.crtc_enable(pipe_config, state);
12189 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012190 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12191 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012192 }
12193
12194 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12195 intel_fbc_enable(
12196 intel_crtc, pipe_config,
12197 to_intel_plane_state(crtc->primary->state));
12198 }
12199
12200 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12201
12202 if (needs_vblank_wait(pipe_config))
12203 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12204}
12205
12206static void intel_update_crtcs(struct drm_atomic_state *state,
12207 unsigned int *crtc_vblank_mask)
12208{
12209 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012210 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012211 int i;
12212
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012213 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12214 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012215 continue;
12216
12217 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012218 new_crtc_state, crtc_vblank_mask);
Lyude896e5bb2016-08-24 07:48:09 +020012219 }
12220}
12221
Lyude27082492016-08-24 07:48:10 +020012222static void skl_update_crtcs(struct drm_atomic_state *state,
12223 unsigned int *crtc_vblank_mask)
12224{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012225 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012226 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12227 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012228 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012229 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012230 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012231 unsigned int updated = 0;
12232 bool progress;
12233 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012234 int i;
12235
12236 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12237
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012238 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012239 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012240 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012241 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012242
12243 /*
12244 * Whenever the number of active pipes changes, we need to make sure we
12245 * update the pipes in the right order so that their ddb allocations
12246 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12247 * cause pipe underruns and other bad stuff.
12248 */
12249 do {
Lyude27082492016-08-24 07:48:10 +020012250 progress = false;
12251
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012252 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012253 bool vbl_wait = false;
12254 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012255
12256 intel_crtc = to_intel_crtc(crtc);
12257 cstate = to_intel_crtc_state(crtc->state);
12258 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012259
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012260 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012261 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012262
12263 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012264 continue;
12265
12266 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012267 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012268
12269 /*
12270 * If this is an already active pipe, it's DDB changed,
12271 * and this isn't the last pipe that needs updating
12272 * then we need to wait for a vblank to pass for the
12273 * new ddb allocation to take effect.
12274 */
Lyudece0ba282016-09-15 10:46:35 -040012275 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012276 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012277 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012278 intel_state->wm_results.dirty_pipes != updated)
12279 vbl_wait = true;
12280
12281 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012282 new_crtc_state, crtc_vblank_mask);
Lyude27082492016-08-24 07:48:10 +020012283
12284 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012285 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012286
12287 progress = true;
12288 }
12289 } while (progress);
12290}
12291
Chris Wilsonba318c62017-02-02 20:47:41 +000012292static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12293{
12294 struct intel_atomic_state *state, *next;
12295 struct llist_node *freed;
12296
12297 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12298 llist_for_each_entry_safe(state, next, freed, freed)
12299 drm_atomic_state_put(&state->base);
12300}
12301
12302static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12303{
12304 struct drm_i915_private *dev_priv =
12305 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12306
12307 intel_atomic_helper_free_state(dev_priv);
12308}
12309
Daniel Vetter9db529a2017-08-08 10:08:28 +020012310static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12311{
12312 struct wait_queue_entry wait_fence, wait_reset;
12313 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12314
12315 init_wait_entry(&wait_fence, 0);
12316 init_wait_entry(&wait_reset, 0);
12317 for (;;) {
12318 prepare_to_wait(&intel_state->commit_ready.wait,
12319 &wait_fence, TASK_UNINTERRUPTIBLE);
12320 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12321 &wait_reset, TASK_UNINTERRUPTIBLE);
12322
12323
12324 if (i915_sw_fence_done(&intel_state->commit_ready)
12325 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12326 break;
12327
12328 schedule();
12329 }
12330 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12331 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12332}
12333
Daniel Vetter94f05022016-06-14 18:01:00 +020012334static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012335{
Daniel Vetter94f05022016-06-14 18:01:00 +020012336 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012337 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012338 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012339 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012340 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012341 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012342 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012343 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012344 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012345 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012346
Daniel Vetter9db529a2017-08-08 10:08:28 +020012347 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012348
Daniel Vetterea0000f2016-06-13 16:13:46 +020012349 drm_atomic_helper_wait_for_dependencies(state);
12350
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012351 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012352 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012353
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012354 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12356
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012357 if (needs_modeset(new_crtc_state) ||
12358 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012359 hw_check = true;
12360
12361 put_domains[to_intel_crtc(crtc)->pipe] =
12362 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012363 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012364 }
12365
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012366 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012367 continue;
12368
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012369 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12370 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012371
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012372 if (old_crtc_state->active) {
12373 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012374 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012375 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012376 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012377 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012378
12379 /*
12380 * Underruns don't always raise
12381 * interrupts, so check manually.
12382 */
12383 intel_check_cpu_fifo_underruns(dev_priv);
12384 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012385
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012386 if (!crtc->state->active) {
12387 /*
12388 * Make sure we don't call initial_watermarks
12389 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012390 *
12391 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012392 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012393 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012394 dev_priv->display.initial_watermarks(intel_state,
12395 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012396 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012397 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012398 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012399
Daniel Vetterea9d7582012-07-10 10:42:52 +020012400 /* Only after disabling all output pipelines that will be changed can we
12401 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012402 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012403
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012404 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012405 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012406
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012407 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012408
Lyude656d1b82016-08-17 15:55:54 -040012409 /*
12410 * SKL workaround: bspec recommends we disable the SAGV when we
12411 * have more then one pipe enabled
12412 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012413 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012414 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012415
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012416 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012417 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012418
Lyude896e5bb2016-08-24 07:48:09 +020012419 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012420 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12421 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012422
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012423 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012424 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012425 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012426 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012427 spin_unlock_irq(&dev->event_lock);
12428
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012429 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012430 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012431 }
12432
Lyude896e5bb2016-08-24 07:48:09 +020012433 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12434 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12435
Daniel Vetter94f05022016-06-14 18:01:00 +020012436 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12437 * already, but still need the state for the delayed optimization. To
12438 * fix this:
12439 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12440 * - schedule that vblank worker _before_ calling hw_done
12441 * - at the start of commit_tail, cancel it _synchrously
12442 * - switch over to the vblank wait helper in the core after that since
12443 * we don't need out special handling any more.
12444 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020012445 if (!state->legacy_cursor_update)
12446 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12447
12448 /*
12449 * Now that the vblank has passed, we can go ahead and program the
12450 * optimal watermarks on platforms that need two-step watermark
12451 * programming.
12452 *
12453 * TODO: Move this (and other cleanup) to an async worker eventually.
12454 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012455 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12456 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012457
12458 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012459 dev_priv->display.optimize_watermarks(intel_state,
12460 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012461 }
12462
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012463 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012464 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12465
12466 if (put_domains[i])
12467 modeset_put_power_domains(dev_priv, put_domains[i]);
12468
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012469 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012470 }
12471
Paulo Zanoni56feca92016-09-22 18:00:28 -030012472 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012473 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012474
Daniel Vetter94f05022016-06-14 18:01:00 +020012475 drm_atomic_helper_commit_hw_done(state);
12476
Chris Wilsond5553c02017-05-04 12:55:08 +010012477 if (intel_state->modeset) {
12478 /* As one of the primary mmio accessors, KMS has a high
12479 * likelihood of triggering bugs in unclaimed access. After we
12480 * finish modesetting, see if an error has been flagged, and if
12481 * so enable debugging for the next modeset - and hope we catch
12482 * the culprit.
12483 */
12484 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012485 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012486 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012487
Daniel Vetter5a21b662016-05-24 17:13:53 +020012488 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012489
Daniel Vetterea0000f2016-06-13 16:13:46 +020012490 drm_atomic_helper_commit_cleanup_done(state);
12491
Chris Wilson08536952016-10-14 13:18:18 +010012492 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012493
Chris Wilsonba318c62017-02-02 20:47:41 +000012494 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012495}
12496
12497static void intel_atomic_commit_work(struct work_struct *work)
12498{
Chris Wilsonc004a902016-10-28 13:58:45 +010012499 struct drm_atomic_state *state =
12500 container_of(work, struct drm_atomic_state, commit_work);
12501
Daniel Vetter94f05022016-06-14 18:01:00 +020012502 intel_atomic_commit_tail(state);
12503}
12504
Chris Wilsonc004a902016-10-28 13:58:45 +010012505static int __i915_sw_fence_call
12506intel_atomic_commit_ready(struct i915_sw_fence *fence,
12507 enum i915_sw_fence_notify notify)
12508{
12509 struct intel_atomic_state *state =
12510 container_of(fence, struct intel_atomic_state, commit_ready);
12511
12512 switch (notify) {
12513 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012514 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012515 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012516 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012517 {
12518 struct intel_atomic_helper *helper =
12519 &to_i915(state->base.dev)->atomic_helper;
12520
12521 if (llist_add(&state->freed, &helper->free_list))
12522 schedule_work(&helper->free_work);
12523 break;
12524 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012525 }
12526
12527 return NOTIFY_DONE;
12528}
12529
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012530static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12531{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012532 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012533 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012534 int i;
12535
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012536 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012537 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012538 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012539 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012540}
12541
Daniel Vetter94f05022016-06-14 18:01:00 +020012542/**
12543 * intel_atomic_commit - commit validated state object
12544 * @dev: DRM device
12545 * @state: the top-level driver state object
12546 * @nonblock: nonblocking commit
12547 *
12548 * This function commits a top-level state object that has been validated
12549 * with drm_atomic_helper_check().
12550 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012551 * RETURNS
12552 * Zero for success or -errno.
12553 */
12554static int intel_atomic_commit(struct drm_device *dev,
12555 struct drm_atomic_state *state,
12556 bool nonblock)
12557{
12558 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012559 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012560 int ret = 0;
12561
Daniel Vetter94f05022016-06-14 18:01:00 +020012562 ret = drm_atomic_helper_setup_commit(state, nonblock);
12563 if (ret)
12564 return ret;
12565
Chris Wilsonc004a902016-10-28 13:58:45 +010012566 drm_atomic_state_get(state);
12567 i915_sw_fence_init(&intel_state->commit_ready,
12568 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012569
Chris Wilsond07f0e52016-10-28 13:58:44 +010012570 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012571 if (ret) {
12572 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010012573 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012574 return ret;
12575 }
12576
Ville Syrjälä440df932017-03-29 17:21:23 +030012577 /*
12578 * The intel_legacy_cursor_update() fast path takes care
12579 * of avoiding the vblank waits for simple cursor
12580 * movement and flips. For cursor on/off and size changes,
12581 * we want to perform the vblank waits so that watermark
12582 * updates happen during the correct frames. Gen9+ have
12583 * double buffered watermarks and so shouldn't need this.
12584 *
12585 * Do this after drm_atomic_helper_setup_commit() and
12586 * intel_atomic_prepare_commit() because we still want
12587 * to skip the flip and fb cleanup waits. Although that
12588 * does risk yanking the mapping from under the display
12589 * engine.
12590 *
12591 * FIXME doing watermarks and fb cleanup from a vblank worker
12592 * (assuming we had any) would solve these problems.
12593 */
12594 if (INTEL_GEN(dev_priv) < 9)
12595 state->legacy_cursor_update = false;
12596
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012597 ret = drm_atomic_helper_swap_state(state, true);
12598 if (ret) {
12599 i915_sw_fence_commit(&intel_state->commit_ready);
12600
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012601 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012602 return ret;
12603 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012604 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012605 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012606 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012607
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012608 if (intel_state->modeset) {
12609 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
12610 sizeof(intel_state->min_pixclk));
12611 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012612 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12613 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012614 }
12615
Chris Wilson08536952016-10-14 13:18:18 +010012616 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012617 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012618
12619 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012620 if (nonblock)
12621 queue_work(system_unbound_wq, &state->commit_work);
12622 else
Daniel Vetter94f05022016-06-14 18:01:00 +020012623 intel_atomic_commit_tail(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012624
Mika Kuoppala75714942015-12-16 09:26:48 +020012625
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012626 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012627}
12628
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012629static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012630 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012631 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012632 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012633 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012634 .atomic_duplicate_state = intel_crtc_duplicate_state,
12635 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012636 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012637};
12638
Matt Roper6beb8c232014-12-01 15:40:14 -080012639/**
12640 * intel_prepare_plane_fb - Prepare fb for usage on plane
12641 * @plane: drm plane to prepare for
12642 * @fb: framebuffer to prepare for presentation
12643 *
12644 * Prepares a framebuffer for usage on a display plane. Generally this
12645 * involves pinning the underlying object and updating the frontbuffer tracking
12646 * bits. Some older platforms need special physical address handling for
12647 * cursor planes.
12648 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012649 * Must be called with struct_mutex held.
12650 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012651 * Returns 0 on success, negative error code on failure.
12652 */
12653int
12654intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012655 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012656{
Chris Wilsonc004a902016-10-28 13:58:45 +010012657 struct intel_atomic_state *intel_state =
12658 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012659 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012660 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012661 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012662 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012663 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012664
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012665 if (old_obj) {
12666 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012667 drm_atomic_get_existing_crtc_state(new_state->state,
12668 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012669
12670 /* Big Hammer, we also need to ensure that any pending
12671 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12672 * current scanout is retired before unpinning the old
12673 * framebuffer. Note that we rely on userspace rendering
12674 * into the buffer attached to the pipe they are waiting
12675 * on. If not, userspace generates a GPU hang with IPEHR
12676 * point to the MI_WAIT_FOR_EVENT.
12677 *
12678 * This should only fail upon a hung GPU, in which case we
12679 * can safely continue.
12680 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012681 if (needs_modeset(crtc_state)) {
12682 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12683 old_obj->resv, NULL,
12684 false, 0,
12685 GFP_KERNEL);
12686 if (ret < 0)
12687 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012688 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012689 }
12690
Chris Wilsonc004a902016-10-28 13:58:45 +010012691 if (new_state->fence) { /* explicit fencing */
12692 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12693 new_state->fence,
12694 I915_FENCE_TIMEOUT,
12695 GFP_KERNEL);
12696 if (ret < 0)
12697 return ret;
12698 }
12699
Chris Wilsonc37efb92016-06-17 08:28:47 +010012700 if (!obj)
12701 return 0;
12702
Chris Wilson4d3088c2017-07-26 17:00:38 +010012703 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012704 if (ret)
12705 return ret;
12706
Chris Wilson4d3088c2017-07-26 17:00:38 +010012707 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12708 if (ret) {
12709 i915_gem_object_unpin_pages(obj);
12710 return ret;
12711 }
12712
Chris Wilsonfd700752017-07-26 17:00:36 +010012713 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12714 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12715 const int align = intel_cursor_alignment(dev_priv);
12716
12717 ret = i915_gem_object_attach_phys(obj, align);
12718 } else {
12719 struct i915_vma *vma;
12720
12721 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12722 if (!IS_ERR(vma))
12723 to_intel_plane_state(new_state)->vma = vma;
12724 else
12725 ret = PTR_ERR(vma);
12726 }
12727
12728 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12729
12730 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012731 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012732 if (ret)
12733 return ret;
12734
Chris Wilsonc004a902016-10-28 13:58:45 +010012735 if (!new_state->fence) { /* implicit fencing */
12736 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12737 obj->resv, NULL,
12738 false, I915_FENCE_TIMEOUT,
12739 GFP_KERNEL);
12740 if (ret < 0)
12741 return ret;
12742 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012743
Chris Wilsond07f0e52016-10-28 13:58:44 +010012744 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012745}
12746
Matt Roper38f3ce32014-12-02 07:45:25 -080012747/**
12748 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12749 * @plane: drm plane to clean up for
12750 * @fb: old framebuffer that was on plane
12751 *
12752 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012753 *
12754 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012755 */
12756void
12757intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012758 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012759{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012760 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080012761
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012762 /* Should only be called after a successful intel_prepare_plane_fb()! */
12763 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012764 if (vma) {
12765 mutex_lock(&plane->dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012766 intel_unpin_fb_vma(vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012767 mutex_unlock(&plane->dev->struct_mutex);
12768 }
Matt Roper465c1202014-05-29 08:06:54 -070012769}
12770
Chandra Konduru6156a452015-04-27 13:48:39 -070012771int
12772skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12773{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012774 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012775 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012776 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012777
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012778 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012779 return DRM_PLANE_HELPER_NO_SCALING;
12780
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012781 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012782
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012783 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12784 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12785
12786 if (IS_GEMINILAKE(dev_priv))
12787 max_dotclk *= 2;
12788
12789 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012790 return DRM_PLANE_HELPER_NO_SCALING;
12791
12792 /*
12793 * skl max scale is lower of:
12794 * close to 3 but not 3, -1 is for that purpose
12795 * or
12796 * cdclk/crtc_clock
12797 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012798 max_scale = min((1 << 16) * 3 - 1,
12799 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012800
12801 return max_scale;
12802}
12803
Matt Roper465c1202014-05-29 08:06:54 -070012804static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012805intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012806 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012807 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012808{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012809 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012810 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012811 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012812 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12813 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012814 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012815
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012816 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012817 /* use scaler when colorkey is not required */
12818 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
12819 min_scale = 1;
12820 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12821 }
Sonika Jindald8106362015-04-10 14:37:28 +053012822 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012823 }
Sonika Jindald8106362015-04-10 14:37:28 +053012824
Daniel Vettercc926382016-08-15 10:41:47 +020012825 ret = drm_plane_helper_check_state(&state->base,
12826 &state->clip,
12827 min_scale, max_scale,
12828 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012829 if (ret)
12830 return ret;
12831
Daniel Vettercc926382016-08-15 10:41:47 +020012832 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012833 return 0;
12834
12835 if (INTEL_GEN(dev_priv) >= 9) {
12836 ret = skl_check_plane_surface(state);
12837 if (ret)
12838 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012839
12840 state->ctl = skl_plane_ctl(crtc_state, state);
12841 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012842 ret = i9xx_check_plane_surface(state);
12843 if (ret)
12844 return ret;
12845
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012846 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012847 }
12848
12849 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012850}
12851
Daniel Vetter5a21b662016-05-24 17:13:53 +020012852static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12853 struct drm_crtc_state *old_crtc_state)
12854{
12855 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012856 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040012858 struct intel_crtc_state *intel_cstate =
12859 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012860 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012861 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012862 struct intel_atomic_state *old_intel_state =
12863 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012864 bool modeset = needs_modeset(crtc->state);
12865
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012866 if (!modeset &&
12867 (intel_cstate->base.color_mgmt_changed ||
12868 intel_cstate->update_pipe)) {
12869 intel_color_set_csc(crtc->state);
12870 intel_color_load_luts(crtc->state);
12871 }
12872
Daniel Vetter5a21b662016-05-24 17:13:53 +020012873 /* Perform vblank evasion around commit operation */
12874 intel_pipe_update_start(intel_crtc);
12875
12876 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012877 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012878
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012879 if (intel_cstate->update_pipe)
12880 intel_update_pipe_config(intel_crtc, old_intel_cstate);
12881 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012882 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012883
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012884out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012885 if (dev_priv->display.atomic_update_watermarks)
12886 dev_priv->display.atomic_update_watermarks(old_intel_state,
12887 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012888}
12889
12890static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12891 struct drm_crtc_state *old_crtc_state)
12892{
12893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12894
Daniel Vetter8b5d27b2017-07-20 19:57:53 +020012895 intel_pipe_update_end(intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012896}
12897
Matt Ropercf4c7c12014-12-04 10:27:42 -080012898/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012899 * intel_plane_destroy - destroy a plane
12900 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012901 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012902 * Common destruction function for all types of planes (primary, cursor,
12903 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012904 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012905void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012906{
Matt Roper465c1202014-05-29 08:06:54 -070012907 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012908 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012909}
12910
Ben Widawsky714244e2017-08-01 09:58:16 -070012911static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12912{
12913 switch (format) {
12914 case DRM_FORMAT_C8:
12915 case DRM_FORMAT_RGB565:
12916 case DRM_FORMAT_XRGB1555:
12917 case DRM_FORMAT_XRGB8888:
12918 return modifier == DRM_FORMAT_MOD_LINEAR ||
12919 modifier == I915_FORMAT_MOD_X_TILED;
12920 default:
12921 return false;
12922 }
12923}
12924
12925static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12926{
12927 switch (format) {
12928 case DRM_FORMAT_C8:
12929 case DRM_FORMAT_RGB565:
12930 case DRM_FORMAT_XRGB8888:
12931 case DRM_FORMAT_XBGR8888:
12932 case DRM_FORMAT_XRGB2101010:
12933 case DRM_FORMAT_XBGR2101010:
12934 return modifier == DRM_FORMAT_MOD_LINEAR ||
12935 modifier == I915_FORMAT_MOD_X_TILED;
12936 default:
12937 return false;
12938 }
12939}
12940
12941static bool skl_mod_supported(uint32_t format, uint64_t modifier)
12942{
12943 switch (format) {
12944 case DRM_FORMAT_XRGB8888:
12945 case DRM_FORMAT_XBGR8888:
12946 case DRM_FORMAT_ARGB8888:
12947 case DRM_FORMAT_ABGR8888:
12948 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
12949 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
12950 return true;
12951 /* fall through */
12952 case DRM_FORMAT_RGB565:
12953 case DRM_FORMAT_XRGB2101010:
12954 case DRM_FORMAT_XBGR2101010:
12955 case DRM_FORMAT_YUYV:
12956 case DRM_FORMAT_YVYU:
12957 case DRM_FORMAT_UYVY:
12958 case DRM_FORMAT_VYUY:
12959 if (modifier == I915_FORMAT_MOD_Yf_TILED)
12960 return true;
12961 /* fall through */
12962 case DRM_FORMAT_C8:
12963 if (modifier == DRM_FORMAT_MOD_LINEAR ||
12964 modifier == I915_FORMAT_MOD_X_TILED ||
12965 modifier == I915_FORMAT_MOD_Y_TILED)
12966 return true;
12967 /* fall through */
12968 default:
12969 return false;
12970 }
12971}
12972
12973static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
12974 uint32_t format,
12975 uint64_t modifier)
12976{
12977 struct drm_i915_private *dev_priv = to_i915(plane->dev);
12978
12979 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12980 return false;
12981
12982 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
12983 modifier != DRM_FORMAT_MOD_LINEAR)
12984 return false;
12985
12986 if (INTEL_GEN(dev_priv) >= 9)
12987 return skl_mod_supported(format, modifier);
12988 else if (INTEL_GEN(dev_priv) >= 4)
12989 return i965_mod_supported(format, modifier);
12990 else
12991 return i8xx_mod_supported(format, modifier);
12992
12993 unreachable();
12994}
12995
12996static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
12997 uint32_t format,
12998 uint64_t modifier)
12999{
13000 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13001 return false;
13002
13003 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13004}
13005
13006static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013007 .update_plane = drm_atomic_helper_update_plane,
13008 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013009 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013010 .atomic_get_property = intel_plane_atomic_get_property,
13011 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013012 .atomic_duplicate_state = intel_plane_duplicate_state,
13013 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013014 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013015};
13016
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013017static int
13018intel_legacy_cursor_update(struct drm_plane *plane,
13019 struct drm_crtc *crtc,
13020 struct drm_framebuffer *fb,
13021 int crtc_x, int crtc_y,
13022 unsigned int crtc_w, unsigned int crtc_h,
13023 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013024 uint32_t src_w, uint32_t src_h,
13025 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013026{
13027 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13028 int ret;
13029 struct drm_plane_state *old_plane_state, *new_plane_state;
13030 struct intel_plane *intel_plane = to_intel_plane(plane);
13031 struct drm_framebuffer *old_fb;
13032 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonfd700752017-07-26 17:00:36 +010013033 struct i915_vma *old_vma, *vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013034
13035 /*
13036 * When crtc is inactive or there is a modeset pending,
13037 * wait for it to complete in the slowpath
13038 */
13039 if (!crtc_state->active || needs_modeset(crtc_state) ||
13040 to_intel_crtc_state(crtc_state)->update_pipe)
13041 goto slow;
13042
13043 old_plane_state = plane->state;
13044
13045 /*
13046 * If any parameters change that may affect watermarks,
13047 * take the slowpath. Only changing fb or position should be
13048 * in the fastpath.
13049 */
13050 if (old_plane_state->crtc != crtc ||
13051 old_plane_state->src_w != src_w ||
13052 old_plane_state->src_h != src_h ||
13053 old_plane_state->crtc_w != crtc_w ||
13054 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013055 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013056 goto slow;
13057
13058 new_plane_state = intel_plane_duplicate_state(plane);
13059 if (!new_plane_state)
13060 return -ENOMEM;
13061
13062 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13063
13064 new_plane_state->src_x = src_x;
13065 new_plane_state->src_y = src_y;
13066 new_plane_state->src_w = src_w;
13067 new_plane_state->src_h = src_h;
13068 new_plane_state->crtc_x = crtc_x;
13069 new_plane_state->crtc_y = crtc_y;
13070 new_plane_state->crtc_w = crtc_w;
13071 new_plane_state->crtc_h = crtc_h;
13072
13073 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13074 to_intel_plane_state(new_plane_state));
13075 if (ret)
13076 goto out_free;
13077
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013078 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13079 if (ret)
13080 goto out_free;
13081
13082 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013083 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013084
13085 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13086 if (ret) {
13087 DRM_DEBUG_KMS("failed to attach phys object\n");
13088 goto out_unlock;
13089 }
13090 } else {
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013091 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13092 if (IS_ERR(vma)) {
13093 DRM_DEBUG_KMS("failed to pin object\n");
13094
13095 ret = PTR_ERR(vma);
13096 goto out_unlock;
13097 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013098
13099 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013100 }
13101
13102 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013103 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013104
13105 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13106 intel_plane->frontbuffer_bit);
13107
13108 /* Swap plane state */
13109 new_plane_state->fence = old_plane_state->fence;
13110 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13111 new_plane_state->fence = NULL;
13112 new_plane_state->fb = old_fb;
Chris Wilsonfd700752017-07-26 17:00:36 +010013113 to_intel_plane_state(new_plane_state)->vma = NULL;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013114
Ville Syrjälä72259532017-03-02 19:15:05 +020013115 if (plane->state->visible) {
13116 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013117 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013118 to_intel_crtc_state(crtc->state),
13119 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013120 } else {
13121 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013122 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013123 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013124
Chris Wilsonfd700752017-07-26 17:00:36 +010013125 if (old_vma)
13126 intel_unpin_fb_vma(old_vma);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013127
13128out_unlock:
13129 mutex_unlock(&dev_priv->drm.struct_mutex);
13130out_free:
13131 intel_plane_destroy_state(plane, new_plane_state);
13132 return ret;
13133
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013134slow:
13135 return drm_atomic_helper_update_plane(plane, crtc, fb,
13136 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013137 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013138}
13139
13140static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13141 .update_plane = intel_legacy_cursor_update,
13142 .disable_plane = drm_atomic_helper_disable_plane,
13143 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013144 .atomic_get_property = intel_plane_atomic_get_property,
13145 .atomic_set_property = intel_plane_atomic_set_property,
13146 .atomic_duplicate_state = intel_plane_duplicate_state,
13147 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013148 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013149};
13150
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013151static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013152intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013153{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013154 struct intel_plane *primary = NULL;
13155 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013156 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013157 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013158 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013159 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013160 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013161
13162 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013163 if (!primary) {
13164 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013165 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013166 }
Matt Roper465c1202014-05-29 08:06:54 -070013167
Matt Roper8e7d6882015-01-21 16:35:41 -080013168 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013169 if (!state) {
13170 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013171 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013172 }
13173
Matt Roper8e7d6882015-01-21 16:35:41 -080013174 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013175
Matt Roper465c1202014-05-29 08:06:54 -070013176 primary->can_scale = false;
13177 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013178 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013179 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013180 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013181 }
Matt Roper465c1202014-05-29 08:06:54 -070013182 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013183 /*
13184 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13185 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13186 */
13187 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13188 primary->plane = (enum plane) !pipe;
13189 else
13190 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013191 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013192 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013193 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013194
Ben Widawsky714244e2017-08-01 09:58:16 -070013195 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013196 intel_primary_formats = skl_primary_formats;
13197 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013198 modifiers = skl_format_modifiers_ccs;
13199
13200 primary->update_plane = skylake_update_primary_plane;
13201 primary->disable_plane = skylake_disable_primary_plane;
13202 } else if (INTEL_GEN(dev_priv) >= 9) {
13203 intel_primary_formats = skl_primary_formats;
13204 num_formats = ARRAY_SIZE(skl_primary_formats);
13205 if (pipe < PIPE_C)
13206 modifiers = skl_format_modifiers_ccs;
13207 else
13208 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013209
13210 primary->update_plane = skylake_update_primary_plane;
13211 primary->disable_plane = skylake_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013212 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013213 intel_primary_formats = i965_primary_formats;
13214 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013215 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013216
13217 primary->update_plane = i9xx_update_primary_plane;
13218 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013219 } else {
13220 intel_primary_formats = i8xx_primary_formats;
13221 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013222 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013223
13224 primary->update_plane = i9xx_update_primary_plane;
13225 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013226 }
13227
Ville Syrjälä580503c2016-10-31 22:37:00 +020013228 if (INTEL_GEN(dev_priv) >= 9)
13229 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13230 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013231 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013232 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013233 DRM_PLANE_TYPE_PRIMARY,
13234 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013235 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013236 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13237 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013238 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013239 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013240 DRM_PLANE_TYPE_PRIMARY,
13241 "primary %c", pipe_name(pipe));
13242 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013243 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13244 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013245 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013246 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013247 DRM_PLANE_TYPE_PRIMARY,
13248 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013249 if (ret)
13250 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013251
Dave Airlie5481e272016-10-25 16:36:13 +100013252 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013253 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013254 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13255 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013256 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13257 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013258 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13259 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013260 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013261 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013262 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013263 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013264 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013265 }
13266
Dave Airlie5481e272016-10-25 16:36:13 +100013267 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013268 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013269 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013270 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013271
Matt Roperea2c67b2014-12-23 10:41:52 -080013272 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13273
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013274 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013275
13276fail:
13277 kfree(state);
13278 kfree(primary);
13279
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013280 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013281}
13282
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013283static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013284intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13285 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013286{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013287 struct intel_plane *cursor = NULL;
13288 struct intel_plane_state *state = NULL;
13289 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013290
13291 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013292 if (!cursor) {
13293 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013294 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013295 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013296
Matt Roper8e7d6882015-01-21 16:35:41 -080013297 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013298 if (!state) {
13299 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013300 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013301 }
13302
Matt Roper8e7d6882015-01-21 16:35:41 -080013303 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013304
Matt Roper3d7d6512014-06-10 08:28:13 -070013305 cursor->can_scale = false;
13306 cursor->max_downscale = 1;
13307 cursor->pipe = pipe;
13308 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013309 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013310 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013311
13312 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13313 cursor->update_plane = i845_update_cursor;
13314 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013315 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013316 } else {
13317 cursor->update_plane = i9xx_update_cursor;
13318 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013319 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013320 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013321
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013322 cursor->cursor.base = ~0;
13323 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013324
13325 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13326 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013327
Ville Syrjälä580503c2016-10-31 22:37:00 +020013328 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013329 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013330 intel_cursor_formats,
13331 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013332 cursor_format_modifiers,
13333 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013334 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013335 if (ret)
13336 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013337
Dave Airlie5481e272016-10-25 16:36:13 +100013338 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013339 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013340 DRM_MODE_ROTATE_0,
13341 DRM_MODE_ROTATE_0 |
13342 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013343
Ville Syrjälä580503c2016-10-31 22:37:00 +020013344 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013345 state->scaler_id = -1;
13346
Matt Roperea2c67b2014-12-23 10:41:52 -080013347 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13348
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013349 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013350
13351fail:
13352 kfree(state);
13353 kfree(cursor);
13354
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013355 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013356}
13357
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013358static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13359 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013360{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013361 struct intel_crtc_scaler_state *scaler_state =
13362 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013363 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013364 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013365
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013366 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13367 if (!crtc->num_scalers)
13368 return;
13369
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013370 for (i = 0; i < crtc->num_scalers; i++) {
13371 struct intel_scaler *scaler = &scaler_state->scalers[i];
13372
13373 scaler->in_use = 0;
13374 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013375 }
13376
13377 scaler_state->scaler_id = -1;
13378}
13379
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013380static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013381{
13382 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013383 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013384 struct intel_plane *primary = NULL;
13385 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013386 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013387
Daniel Vetter955382f2013-09-19 14:05:45 +020013388 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013389 if (!intel_crtc)
13390 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013391
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013392 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013393 if (!crtc_state) {
13394 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013395 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013396 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013397 intel_crtc->config = crtc_state;
13398 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013399 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013400
Ville Syrjälä580503c2016-10-31 22:37:00 +020013401 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013402 if (IS_ERR(primary)) {
13403 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013404 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013405 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013406 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013407
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013408 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013409 struct intel_plane *plane;
13410
Ville Syrjälä580503c2016-10-31 22:37:00 +020013411 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013412 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013413 ret = PTR_ERR(plane);
13414 goto fail;
13415 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013416 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013417 }
13418
Ville Syrjälä580503c2016-10-31 22:37:00 +020013419 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013420 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013421 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013422 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013423 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013424 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013425
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013426 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013427 &primary->base, &cursor->base,
13428 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013429 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013430 if (ret)
13431 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013432
Jesse Barnes80824002009-09-10 15:28:06 -070013433 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013434 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013435
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013436 /* initialize shared scalers */
13437 intel_crtc_init_scalers(intel_crtc, crtc_state);
13438
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013439 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13440 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013441 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13442 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013443
Jesse Barnes79e53942008-11-07 14:24:08 -080013444 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013445
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013446 intel_color_init(&intel_crtc->base);
13447
Daniel Vetter87b6b102014-05-15 15:33:46 +020013448 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013449
13450 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013451
13452fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013453 /*
13454 * drm_mode_config_cleanup() will free up any
13455 * crtcs/planes already initialized.
13456 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013457 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013458 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013459
13460 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013461}
13462
Jesse Barnes752aa882013-10-31 18:55:49 +020013463enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13464{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013465 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013466
Rob Clark51fd3712013-11-19 12:10:12 -050013467 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013468
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013469 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013470 return INVALID_PIPE;
13471
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013472 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013473}
13474
Carl Worth08d7b3d2009-04-29 14:43:54 -070013475int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013476 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013477{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013478 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013479 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013480 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013481
Rob Clark7707e652014-07-17 23:30:04 -040013482 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013483 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013484 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013485
Rob Clark7707e652014-07-17 23:30:04 -040013486 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013487 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013488
Daniel Vetterc05422d2009-08-11 16:05:30 +020013489 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013490}
13491
Daniel Vetter66a92782012-07-12 20:08:18 +020013492static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013493{
Daniel Vetter66a92782012-07-12 20:08:18 +020013494 struct drm_device *dev = encoder->base.dev;
13495 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013496 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013497 int entry = 0;
13498
Damien Lespiaub2784e12014-08-05 11:29:37 +010013499 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013500 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013501 index_mask |= (1 << entry);
13502
Jesse Barnes79e53942008-11-07 14:24:08 -080013503 entry++;
13504 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013505
Jesse Barnes79e53942008-11-07 14:24:08 -080013506 return index_mask;
13507}
13508
Ville Syrjälä646d5772016-10-31 22:37:14 +020013509static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013510{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013511 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013512 return false;
13513
13514 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13515 return false;
13516
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013517 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013518 return false;
13519
13520 return true;
13521}
13522
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013523static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013524{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013525 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013526 return false;
13527
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013528 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013529 return false;
13530
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013531 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013532 return false;
13533
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013534 if (HAS_PCH_LPT_H(dev_priv) &&
13535 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013536 return false;
13537
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013538 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013539 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013540 return false;
13541
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013542 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013543 return false;
13544
13545 return true;
13546}
13547
Imre Deak8090ba82016-08-10 14:07:33 +030013548void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13549{
13550 int pps_num;
13551 int pps_idx;
13552
13553 if (HAS_DDI(dev_priv))
13554 return;
13555 /*
13556 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13557 * everywhere where registers can be write protected.
13558 */
13559 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13560 pps_num = 2;
13561 else
13562 pps_num = 1;
13563
13564 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13565 u32 val = I915_READ(PP_CONTROL(pps_idx));
13566
13567 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13568 I915_WRITE(PP_CONTROL(pps_idx), val);
13569 }
13570}
13571
Imre Deak44cb7342016-08-10 14:07:29 +030013572static void intel_pps_init(struct drm_i915_private *dev_priv)
13573{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013574 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013575 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13576 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13577 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13578 else
13579 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013580
13581 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013582}
13583
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013584static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013585{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013586 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013587 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013588
Imre Deak44cb7342016-08-10 14:07:29 +030013589 intel_pps_init(dev_priv);
13590
Imre Deak97a824e12016-06-21 11:51:47 +030013591 /*
13592 * intel_edp_init_connector() depends on this completing first, to
13593 * prevent the registeration of both eDP and LVDS and the incorrect
13594 * sharing of the PPS.
13595 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013596 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013597
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013598 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013599 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013600
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013601 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013602 /*
13603 * FIXME: Broxton doesn't support port detection via the
13604 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13605 * detect the ports.
13606 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013607 intel_ddi_init(dev_priv, PORT_A);
13608 intel_ddi_init(dev_priv, PORT_B);
13609 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013610
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013611 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013612 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013613 int found;
13614
Jesse Barnesde31fac2015-03-06 15:53:32 -080013615 /*
13616 * Haswell uses DDI functions to detect digital outputs.
13617 * On SKL pre-D0 the strap isn't connected, so we assume
13618 * it's there.
13619 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013620 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013621 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013622 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013623 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013624
13625 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13626 * register */
13627 found = I915_READ(SFUSE_STRAP);
13628
13629 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013630 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013631 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013632 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013633 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013634 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013635 /*
13636 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13637 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013638 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013639 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13640 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13641 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013642 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013643
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013644 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013645 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000013646 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013647
Ville Syrjälä646d5772016-10-31 22:37:14 +020013648 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013649 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013650
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013651 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013652 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013653 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013654 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013655 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013656 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013657 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013658 }
13659
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013660 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013661 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013662
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013663 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013664 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013665
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013666 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013667 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013668
Daniel Vetter270b3042012-10-27 15:52:05 +020013669 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013670 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013671 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013672 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013673
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013674 /*
13675 * The DP_DETECTED bit is the latched state of the DDC
13676 * SDA pin at boot. However since eDP doesn't require DDC
13677 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13678 * eDP ports may have been muxed to an alternate function.
13679 * Thus we can't rely on the DP_DETECTED bit alone to detect
13680 * eDP ports. Consult the VBT as well as DP_DETECTED to
13681 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013682 *
13683 * Sadly the straps seem to be missing sometimes even for HDMI
13684 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13685 * and VBT for the presence of the port. Additionally we can't
13686 * trust the port type the VBT declares as we've seen at least
13687 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013688 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000013689 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013690 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13691 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013692 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013693 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013694 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013695
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000013696 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013697 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13698 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013699 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013700 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013701 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013702
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013703 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013704 /*
13705 * eDP not supported on port D,
13706 * so no need to worry about it
13707 */
13708 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13709 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013710 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013711 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013712 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013713 }
13714
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013715 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013716 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013717 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013718
Paulo Zanonie2debe92013-02-18 19:00:27 -030013719 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013720 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013721 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013722 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013723 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013724 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013725 }
Ma Ling27185ae2009-08-24 13:50:23 +080013726
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013727 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013728 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013729 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013730
13731 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013732
Paulo Zanonie2debe92013-02-18 19:00:27 -030013733 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013734 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013735 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013736 }
Ma Ling27185ae2009-08-24 13:50:23 +080013737
Paulo Zanonie2debe92013-02-18 19:00:27 -030013738 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013739
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013740 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013741 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013742 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013743 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013744 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013745 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013746 }
Ma Ling27185ae2009-08-24 13:50:23 +080013747
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013748 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013749 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013750 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013751 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013752
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013753 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013754 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013755
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013756 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013757
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013758 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013759 encoder->base.possible_crtcs = encoder->crtc_mask;
13760 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013761 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013762 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013763
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013764 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013765
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013766 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013767}
13768
13769static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13770{
13771 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013772
Daniel Vetteref2d6332014-02-10 18:00:38 +010013773 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013774
Chris Wilsondd689282017-03-01 15:41:28 +000013775 i915_gem_object_lock(intel_fb->obj);
13776 WARN_ON(!intel_fb->obj->framebuffer_references--);
13777 i915_gem_object_unlock(intel_fb->obj);
13778
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013779 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013780
Jesse Barnes79e53942008-11-07 14:24:08 -080013781 kfree(intel_fb);
13782}
13783
13784static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013785 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013786 unsigned int *handle)
13787{
13788 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013789 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013790
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013791 if (obj->userptr.mm) {
13792 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13793 return -EINVAL;
13794 }
13795
Chris Wilson05394f32010-11-08 19:18:58 +000013796 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013797}
13798
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013799static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13800 struct drm_file *file,
13801 unsigned flags, unsigned color,
13802 struct drm_clip_rect *clips,
13803 unsigned num_clips)
13804{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013805 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013806
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013807 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013808 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013809
13810 return 0;
13811}
13812
Jesse Barnes79e53942008-11-07 14:24:08 -080013813static const struct drm_framebuffer_funcs intel_fb_funcs = {
13814 .destroy = intel_user_framebuffer_destroy,
13815 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013816 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013817};
13818
Damien Lespiaub3218032015-02-27 11:15:18 +000013819static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013820u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13821 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013822{
Chris Wilson24dbf512017-02-15 10:59:18 +000013823 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013824
13825 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013826 int cpp = drm_format_plane_cpp(pixel_format, 0);
13827
Damien Lespiaub3218032015-02-27 11:15:18 +000013828 /* "The stride in bytes must not exceed the of the size of 8K
13829 * pixels and 32K bytes."
13830 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013831 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013832 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013833 return 32*1024;
13834 } else if (gen >= 4) {
13835 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13836 return 16*1024;
13837 else
13838 return 32*1024;
13839 } else if (gen >= 3) {
13840 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13841 return 8*1024;
13842 else
13843 return 16*1024;
13844 } else {
13845 /* XXX DSPC is limited to 4k tiled */
13846 return 8*1024;
13847 }
13848}
13849
Chris Wilson24dbf512017-02-15 10:59:18 +000013850static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13851 struct drm_i915_gem_object *obj,
13852 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013853{
Chris Wilson24dbf512017-02-15 10:59:18 +000013854 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013855 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013856 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013857 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013858 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013859 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013860 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013861
Chris Wilsondd689282017-03-01 15:41:28 +000013862 i915_gem_object_lock(obj);
13863 obj->framebuffer_references++;
13864 tiling = i915_gem_object_get_tiling(obj);
13865 stride = i915_gem_object_get_stride(obj);
13866 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013867
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013868 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013869 /*
13870 * If there's a fence, enforce that
13871 * the fb modifier and tiling mode match.
13872 */
13873 if (tiling != I915_TILING_NONE &&
13874 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013875 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013876 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013877 }
13878 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013879 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013880 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013881 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013882 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013883 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013884 }
13885 }
13886
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013887 /* Passed in modifier sanity checking. */
13888 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013889 case I915_FORMAT_MOD_Y_TILED_CCS:
13890 case I915_FORMAT_MOD_Yf_TILED_CCS:
13891 switch (mode_cmd->pixel_format) {
13892 case DRM_FORMAT_XBGR8888:
13893 case DRM_FORMAT_ABGR8888:
13894 case DRM_FORMAT_XRGB8888:
13895 case DRM_FORMAT_ARGB8888:
13896 break;
13897 default:
13898 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13899 goto err;
13900 }
13901 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013902 case I915_FORMAT_MOD_Y_TILED:
13903 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013904 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013905 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13906 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013907 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013908 }
Ben Widawsky2f075562017-03-24 14:29:48 -070013909 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013910 case I915_FORMAT_MOD_X_TILED:
13911 break;
13912 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013913 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
13914 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013915 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013916 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013917
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013918 /*
13919 * gen2/3 display engine uses the fence if present,
13920 * so the tiling mode must match the fb modifier exactly.
13921 */
13922 if (INTEL_INFO(dev_priv)->gen < 4 &&
13923 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013924 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013925 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013926 }
13927
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013928 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000013929 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013930 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013931 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070013932 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013933 "tiled" : "linear",
13934 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000013935 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013936 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013937
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013938 /*
13939 * If there's a fence, enforce that
13940 * the fb pitch and fence stride match.
13941 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013942 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
13943 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
13944 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000013945 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013946 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013947
Ville Syrjälä57779d02012-10-31 17:50:14 +020013948 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013949 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013950 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013951 case DRM_FORMAT_RGB565:
13952 case DRM_FORMAT_XRGB8888:
13953 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013954 break;
13955 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013956 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013957 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13958 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013959 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013960 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013961 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020013962 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013963 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013964 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013965 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13966 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013967 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013968 }
13969 break;
13970 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013971 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013972 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013973 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013974 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13975 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013976 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013977 }
Jesse Barnesb5626742011-06-24 12:19:27 -070013978 break;
Damien Lespiau75312082015-05-15 19:06:01 +010013979 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013980 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013981 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13982 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013983 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010013984 }
13985 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020013986 case DRM_FORMAT_YUYV:
13987 case DRM_FORMAT_UYVY:
13988 case DRM_FORMAT_YVYU:
13989 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030013990 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013991 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13992 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013993 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013994 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013995 break;
13996 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013997 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13998 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013999 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014000 }
14001
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014002 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14003 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014004 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014005
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014006 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014007
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014008 for (i = 0; i < fb->format->num_planes; i++) {
14009 u32 stride_alignment;
14010
14011 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14012 DRM_DEBUG_KMS("bad plane %d handle\n", i);
14013 return -EINVAL;
14014 }
14015
14016 stride_alignment = intel_fb_stride_alignment(fb, i);
14017
14018 /*
14019 * Display WA #0531: skl,bxt,kbl,glk
14020 *
14021 * Render decompression and plane width > 3840
14022 * combined with horizontal panning requires the
14023 * plane stride to be a multiple of 4. We'll just
14024 * require the entire fb to accommodate that to avoid
14025 * potential runtime errors at plane configuration time.
14026 */
14027 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14028 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14029 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14030 stride_alignment *= 4;
14031
14032 if (fb->pitches[i] & (stride_alignment - 1)) {
14033 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14034 i, fb->pitches[i], stride_alignment);
14035 goto err;
14036 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014037 }
14038
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014039 intel_fb->obj = obj;
14040
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014041 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014042 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014043 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014044
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014045 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014046 if (ret) {
14047 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014048 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014049 }
14050
Jesse Barnes79e53942008-11-07 14:24:08 -080014051 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014052
14053err:
Chris Wilsondd689282017-03-01 15:41:28 +000014054 i915_gem_object_lock(obj);
14055 obj->framebuffer_references--;
14056 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014057 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014058}
14059
Jesse Barnes79e53942008-11-07 14:24:08 -080014060static struct drm_framebuffer *
14061intel_user_framebuffer_create(struct drm_device *dev,
14062 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014063 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014064{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014065 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014066 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014067 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014068
Chris Wilson03ac0642016-07-20 13:31:51 +010014069 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14070 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014071 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014072
Chris Wilson24dbf512017-02-15 10:59:18 +000014073 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014074 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014075 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014076
14077 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014078}
14079
Chris Wilson778e23a2016-12-05 14:29:39 +000014080static void intel_atomic_state_free(struct drm_atomic_state *state)
14081{
14082 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14083
14084 drm_atomic_state_default_release(state);
14085
14086 i915_sw_fence_fini(&intel_state->commit_ready);
14087
14088 kfree(state);
14089}
14090
Jesse Barnes79e53942008-11-07 14:24:08 -080014091static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014092 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014093 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014094 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014095 .atomic_check = intel_atomic_check,
14096 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014097 .atomic_state_alloc = intel_atomic_state_alloc,
14098 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014099 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014100};
14101
Imre Deak88212942016-03-16 13:38:53 +020014102/**
14103 * intel_init_display_hooks - initialize the display modesetting hooks
14104 * @dev_priv: device private
14105 */
14106void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014107{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014108 intel_init_cdclk_hooks(dev_priv);
14109
Imre Deak88212942016-03-16 13:38:53 +020014110 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014111 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014112 dev_priv->display.get_initial_plane_config =
14113 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014114 dev_priv->display.crtc_compute_clock =
14115 haswell_crtc_compute_clock;
14116 dev_priv->display.crtc_enable = haswell_crtc_enable;
14117 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014118 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014119 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014120 dev_priv->display.get_initial_plane_config =
14121 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014122 dev_priv->display.crtc_compute_clock =
14123 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014124 dev_priv->display.crtc_enable = haswell_crtc_enable;
14125 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014126 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014127 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014128 dev_priv->display.get_initial_plane_config =
14129 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014130 dev_priv->display.crtc_compute_clock =
14131 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014132 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14133 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014134 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014135 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014136 dev_priv->display.get_initial_plane_config =
14137 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014138 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14139 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14140 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14141 } else if (IS_VALLEYVIEW(dev_priv)) {
14142 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14143 dev_priv->display.get_initial_plane_config =
14144 i9xx_get_initial_plane_config;
14145 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014146 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14147 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014148 } else if (IS_G4X(dev_priv)) {
14149 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14150 dev_priv->display.get_initial_plane_config =
14151 i9xx_get_initial_plane_config;
14152 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14153 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14154 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014155 } else if (IS_PINEVIEW(dev_priv)) {
14156 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14157 dev_priv->display.get_initial_plane_config =
14158 i9xx_get_initial_plane_config;
14159 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14160 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14161 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014162 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014163 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014164 dev_priv->display.get_initial_plane_config =
14165 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014166 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014167 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14168 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014169 } else {
14170 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14171 dev_priv->display.get_initial_plane_config =
14172 i9xx_get_initial_plane_config;
14173 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14174 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14175 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014176 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014177
Imre Deak88212942016-03-16 13:38:53 +020014178 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014179 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014180 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014181 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014182 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014183 /* FIXME: detect B0+ stepping and use auto training */
14184 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014185 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014186 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014187 }
14188
Lyude27082492016-08-24 07:48:10 +020014189 if (dev_priv->info.gen >= 9)
14190 dev_priv->display.update_crtcs = skl_update_crtcs;
14191 else
14192 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014193}
14194
Jesse Barnesb690e962010-07-19 13:53:12 -070014195/*
Keith Packard435793d2011-07-12 14:56:22 -070014196 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14197 */
14198static void quirk_ssc_force_disable(struct drm_device *dev)
14199{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014200 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014201 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014202 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014203}
14204
Carsten Emde4dca20e2012-03-15 15:56:26 +010014205/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014206 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14207 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014208 */
14209static void quirk_invert_brightness(struct drm_device *dev)
14210{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014211 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014212 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014213 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014214}
14215
Scot Doyle9c72cc62014-07-03 23:27:50 +000014216/* Some VBT's incorrectly indicate no backlight is present */
14217static void quirk_backlight_present(struct drm_device *dev)
14218{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014219 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014220 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14221 DRM_INFO("applying backlight present quirk\n");
14222}
14223
Manasi Navarec99a2592017-06-30 09:33:48 -070014224/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14225 * which is 300 ms greater than eDP spec T12 min.
14226 */
14227static void quirk_increase_t12_delay(struct drm_device *dev)
14228{
14229 struct drm_i915_private *dev_priv = to_i915(dev);
14230
14231 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14232 DRM_INFO("Applying T12 delay quirk\n");
14233}
14234
Jesse Barnesb690e962010-07-19 13:53:12 -070014235struct intel_quirk {
14236 int device;
14237 int subsystem_vendor;
14238 int subsystem_device;
14239 void (*hook)(struct drm_device *dev);
14240};
14241
Egbert Eich5f85f172012-10-14 15:46:38 +020014242/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14243struct intel_dmi_quirk {
14244 void (*hook)(struct drm_device *dev);
14245 const struct dmi_system_id (*dmi_id_list)[];
14246};
14247
14248static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14249{
14250 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14251 return 1;
14252}
14253
14254static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14255 {
14256 .dmi_id_list = &(const struct dmi_system_id[]) {
14257 {
14258 .callback = intel_dmi_reverse_brightness,
14259 .ident = "NCR Corporation",
14260 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14261 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14262 },
14263 },
14264 { } /* terminating entry */
14265 },
14266 .hook = quirk_invert_brightness,
14267 },
14268};
14269
Ben Widawskyc43b5632012-04-16 14:07:40 -070014270static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014271 /* Lenovo U160 cannot use SSC on LVDS */
14272 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014273
14274 /* Sony Vaio Y cannot use SSC on LVDS */
14275 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014276
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014277 /* Acer Aspire 5734Z must invert backlight brightness */
14278 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14279
14280 /* Acer/eMachines G725 */
14281 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14282
14283 /* Acer/eMachines e725 */
14284 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14285
14286 /* Acer/Packard Bell NCL20 */
14287 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14288
14289 /* Acer Aspire 4736Z */
14290 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014291
14292 /* Acer Aspire 5336 */
14293 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014294
14295 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14296 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014297
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014298 /* Acer C720 Chromebook (Core i3 4005U) */
14299 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14300
jens steinb2a96012014-10-28 20:25:53 +010014301 /* Apple Macbook 2,1 (Core 2 T7400) */
14302 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14303
Jani Nikula1b9448b02015-11-05 11:49:59 +020014304 /* Apple Macbook 4,1 */
14305 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14306
Scot Doyled4967d82014-07-03 23:27:52 +000014307 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14308 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014309
14310 /* HP Chromebook 14 (Celeron 2955U) */
14311 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014312
14313 /* Dell Chromebook 11 */
14314 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014315
14316 /* Dell Chromebook 11 (2015 version) */
14317 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014318
14319 /* Toshiba Satellite P50-C-18C */
14320 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014321};
14322
14323static void intel_init_quirks(struct drm_device *dev)
14324{
14325 struct pci_dev *d = dev->pdev;
14326 int i;
14327
14328 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14329 struct intel_quirk *q = &intel_quirks[i];
14330
14331 if (d->device == q->device &&
14332 (d->subsystem_vendor == q->subsystem_vendor ||
14333 q->subsystem_vendor == PCI_ANY_ID) &&
14334 (d->subsystem_device == q->subsystem_device ||
14335 q->subsystem_device == PCI_ANY_ID))
14336 q->hook(dev);
14337 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014338 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14339 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14340 intel_dmi_quirks[i].hook(dev);
14341 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014342}
14343
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014344/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014345static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014346{
David Weinehall52a05c32016-08-22 13:32:44 +030014347 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014348 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014349 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014350
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014351 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014352 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014353 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014354 sr1 = inb(VGA_SR_DATA);
14355 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014356 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014357 udelay(300);
14358
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014359 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014360 POSTING_READ(vga_reg);
14361}
14362
Daniel Vetterf8175862012-04-10 15:50:11 +020014363void intel_modeset_init_hw(struct drm_device *dev)
14364{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014365 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014366
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014367 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014368 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014369
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014370 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014371}
14372
Matt Roperd93c0372015-12-03 11:37:41 -080014373/*
14374 * Calculate what we think the watermarks should be for the state we've read
14375 * out of the hardware and then immediately program those watermarks so that
14376 * we ensure the hardware settings match our internal state.
14377 *
14378 * We can calculate what we think WM's should be by creating a duplicate of the
14379 * current state (which was constructed during hardware readout) and running it
14380 * through the atomic check code to calculate new watermark values in the
14381 * state object.
14382 */
14383static void sanitize_watermarks(struct drm_device *dev)
14384{
14385 struct drm_i915_private *dev_priv = to_i915(dev);
14386 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014387 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014388 struct drm_crtc *crtc;
14389 struct drm_crtc_state *cstate;
14390 struct drm_modeset_acquire_ctx ctx;
14391 int ret;
14392 int i;
14393
14394 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014395 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014396 return;
14397
14398 /*
14399 * We need to hold connection_mutex before calling duplicate_state so
14400 * that the connector loop is protected.
14401 */
14402 drm_modeset_acquire_init(&ctx, 0);
14403retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014404 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014405 if (ret == -EDEADLK) {
14406 drm_modeset_backoff(&ctx);
14407 goto retry;
14408 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014409 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014410 }
14411
14412 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14413 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014414 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014415
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014416 intel_state = to_intel_atomic_state(state);
14417
Matt Ropered4a6a72016-02-23 17:20:13 -080014418 /*
14419 * Hardware readout is the only time we don't want to calculate
14420 * intermediate watermarks (since we don't trust the current
14421 * watermarks).
14422 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014423 if (!HAS_GMCH_DISPLAY(dev_priv))
14424 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014425
Matt Roperd93c0372015-12-03 11:37:41 -080014426 ret = intel_atomic_check(dev, state);
14427 if (ret) {
14428 /*
14429 * If we fail here, it means that the hardware appears to be
14430 * programmed in a way that shouldn't be possible, given our
14431 * understanding of watermark requirements. This might mean a
14432 * mistake in the hardware readout code or a mistake in the
14433 * watermark calculations for a given platform. Raise a WARN
14434 * so that this is noticeable.
14435 *
14436 * If this actually happens, we'll have to just leave the
14437 * BIOS-programmed watermarks untouched and hope for the best.
14438 */
14439 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014440 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014441 }
14442
14443 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014444 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014445 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14446
Matt Ropered4a6a72016-02-23 17:20:13 -080014447 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014448 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014449 }
14450
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014451put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014452 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014453fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014454 drm_modeset_drop_locks(&ctx);
14455 drm_modeset_acquire_fini(&ctx);
14456}
14457
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014458int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014459{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014460 struct drm_i915_private *dev_priv = to_i915(dev);
14461 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014462 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014463 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014464
14465 drm_mode_config_init(dev);
14466
14467 dev->mode_config.min_width = 0;
14468 dev->mode_config.min_height = 0;
14469
Dave Airlie019d96c2011-09-29 16:20:42 +010014470 dev->mode_config.preferred_depth = 24;
14471 dev->mode_config.prefer_shadow = 1;
14472
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014473 dev->mode_config.allow_fb_modifiers = true;
14474
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014475 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014476
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014477 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014478 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014479 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014480
Jesse Barnesb690e962010-07-19 13:53:12 -070014481 intel_init_quirks(dev);
14482
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014483 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014484
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014485 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014486 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014487
Lukas Wunner69f92f62015-07-15 13:57:35 +020014488 /*
14489 * There may be no VBT; and if the BIOS enabled SSC we can
14490 * just keep using it to avoid unnecessary flicker. Whereas if the
14491 * BIOS isn't using it, don't assume it will work even if the VBT
14492 * indicates as much.
14493 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014494 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014495 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14496 DREF_SSC1_ENABLE);
14497
14498 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14499 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14500 bios_lvds_use_ssc ? "en" : "dis",
14501 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14502 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14503 }
14504 }
14505
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014506 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014507 dev->mode_config.max_width = 2048;
14508 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014509 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014510 dev->mode_config.max_width = 4096;
14511 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014512 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014513 dev->mode_config.max_width = 8192;
14514 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014515 }
Damien Lespiau068be562014-03-28 14:17:49 +000014516
Jani Nikula2a307c22016-11-30 17:43:04 +020014517 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14518 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014519 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014520 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014521 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14522 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14523 } else {
14524 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14525 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14526 }
14527
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014528 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014529
Zhao Yakui28c97732009-10-09 11:39:41 +080014530 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014531 INTEL_INFO(dev_priv)->num_pipes,
14532 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014533
Damien Lespiau055e3932014-08-18 13:49:10 +010014534 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014535 int ret;
14536
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014537 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014538 if (ret) {
14539 drm_mode_config_cleanup(dev);
14540 return ret;
14541 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014542 }
14543
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014544 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014545
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014546 intel_update_czclk(dev_priv);
14547 intel_modeset_init_hw(dev);
14548
Ville Syrjäläb2045352016-05-13 23:41:27 +030014549 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014550 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014551
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014552 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014553 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014554 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014555
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014556 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014557 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014558 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014559
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014560 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014561 struct intel_initial_plane_config plane_config = {};
14562
Jesse Barnes46f297f2014-03-07 08:57:48 -080014563 if (!crtc->active)
14564 continue;
14565
Jesse Barnes46f297f2014-03-07 08:57:48 -080014566 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014567 * Note that reserving the BIOS fb up front prevents us
14568 * from stuffing other stolen allocations like the ring
14569 * on top. This prevents some ugliness at boot time, and
14570 * can even allow for smooth boot transitions if the BIOS
14571 * fb is large enough for the active pipe configuration.
14572 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014573 dev_priv->display.get_initial_plane_config(crtc,
14574 &plane_config);
14575
14576 /*
14577 * If the fb is shared between multiple heads, we'll
14578 * just get the first one.
14579 */
14580 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014581 }
Matt Roperd93c0372015-12-03 11:37:41 -080014582
14583 /*
14584 * Make sure hardware watermarks really match the state we read out.
14585 * Note that we need to do this after reconstructing the BIOS fb's
14586 * since the watermark calculation done here will use pstate->fb.
14587 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014588 if (!HAS_GMCH_DISPLAY(dev_priv))
14589 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014590
14591 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014592}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014593
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014594void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14595{
14596 /* 640x480@60Hz, ~25175 kHz */
14597 struct dpll clock = {
14598 .m1 = 18,
14599 .m2 = 7,
14600 .p1 = 13,
14601 .p2 = 4,
14602 .n = 2,
14603 };
14604 u32 dpll, fp;
14605 int i;
14606
14607 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14608
14609 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14610 pipe_name(pipe), clock.vco, clock.dot);
14611
14612 fp = i9xx_dpll_compute_fp(&clock);
14613 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14614 DPLL_VGA_MODE_DIS |
14615 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14616 PLL_P2_DIVIDE_BY_4 |
14617 PLL_REF_INPUT_DREFCLK |
14618 DPLL_VCO_ENABLE;
14619
14620 I915_WRITE(FP0(pipe), fp);
14621 I915_WRITE(FP1(pipe), fp);
14622
14623 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14624 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14625 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14626 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14627 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14628 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14629 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14630
14631 /*
14632 * Apparently we need to have VGA mode enabled prior to changing
14633 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14634 * dividers, even though the register value does change.
14635 */
14636 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14637 I915_WRITE(DPLL(pipe), dpll);
14638
14639 /* Wait for the clocks to stabilize. */
14640 POSTING_READ(DPLL(pipe));
14641 udelay(150);
14642
14643 /* The pixel multiplier can only be updated once the
14644 * DPLL is enabled and the clocks are stable.
14645 *
14646 * So write it again.
14647 */
14648 I915_WRITE(DPLL(pipe), dpll);
14649
14650 /* We do this three times for luck */
14651 for (i = 0; i < 3 ; i++) {
14652 I915_WRITE(DPLL(pipe), dpll);
14653 POSTING_READ(DPLL(pipe));
14654 udelay(150); /* wait for warmup */
14655 }
14656
14657 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14658 POSTING_READ(PIPECONF(pipe));
14659}
14660
14661void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14662{
14663 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14664 pipe_name(pipe));
14665
14666 assert_plane_disabled(dev_priv, PLANE_A);
14667 assert_plane_disabled(dev_priv, PLANE_B);
14668
14669 I915_WRITE(PIPECONF(pipe), 0);
14670 POSTING_READ(PIPECONF(pipe));
14671
14672 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
14673 DRM_ERROR("pipe %c off wait timed out\n", pipe_name(pipe));
14674
14675 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14676 POSTING_READ(DPLL(pipe));
14677}
14678
Daniel Vetterfa555832012-10-10 23:14:00 +020014679static bool
14680intel_check_plane_mapping(struct intel_crtc *crtc)
14681{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014682 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030014683 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014684
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014685 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014686 return true;
14687
Ville Syrjälä649636e2015-09-22 19:50:01 +030014688 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014689
14690 if ((val & DISPLAY_PLANE_ENABLE) &&
14691 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14692 return false;
14693
14694 return true;
14695}
14696
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014697static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14698{
14699 struct drm_device *dev = crtc->base.dev;
14700 struct intel_encoder *encoder;
14701
14702 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14703 return true;
14704
14705 return false;
14706}
14707
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014708static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14709{
14710 struct drm_device *dev = encoder->base.dev;
14711 struct intel_connector *connector;
14712
14713 for_each_connector_on_encoder(dev, &encoder->base, connector)
14714 return connector;
14715
14716 return NULL;
14717}
14718
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014719static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
14720 enum transcoder pch_transcoder)
14721{
14722 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
14723 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
14724}
14725
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014726static void intel_sanitize_crtc(struct intel_crtc *crtc,
14727 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014728{
14729 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014730 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014731 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014732
Daniel Vetter24929352012-07-02 20:28:59 +020014733 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020014734 if (!transcoder_is_dsi(cpu_transcoder)) {
14735 i915_reg_t reg = PIPECONF(cpu_transcoder);
14736
14737 I915_WRITE(reg,
14738 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14739 }
Daniel Vetter24929352012-07-02 20:28:59 +020014740
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014741 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014742 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014743 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014744 struct intel_plane *plane;
14745
Daniel Vetter96256042015-02-13 21:03:42 +010014746 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014747
14748 /* Disable everything but the primary plane */
14749 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14750 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14751 continue;
14752
Ville Syrjälä72259532017-03-02 19:15:05 +020014753 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +030014754 plane->disable_plane(plane, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014755 }
Daniel Vetter96256042015-02-13 21:03:42 +010014756 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014757
Daniel Vetter24929352012-07-02 20:28:59 +020014758 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014759 * disable the crtc (and hence change the state) if it is wrong. Note
14760 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014761 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014762 bool plane;
14763
Ville Syrjälä78108b72016-05-27 20:59:19 +030014764 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
14765 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014766
14767 /* Pipe has the wrong plane attached and the plane is active.
14768 * Temporarily change the plane mapping and disable everything
14769 * ... */
14770 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010014771 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014772 crtc->plane = !plane;
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014773 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014774 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014775 }
Daniel Vetter24929352012-07-02 20:28:59 +020014776
14777 /* Adjust the state of the output pipe according to whether we
14778 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014779 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014780 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014781
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014782 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014783 /*
14784 * We start out with underrun reporting disabled to avoid races.
14785 * For correct bookkeeping mark this on active crtcs.
14786 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014787 * Also on gmch platforms we dont have any hardware bits to
14788 * disable the underrun reporting. Which means we need to start
14789 * out with underrun reporting disabled also on inactive pipes,
14790 * since otherwise we'll complain about the garbage we read when
14791 * e.g. coming up after runtime pm.
14792 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014793 * No protection against concurrent access is required - at
14794 * worst a fifo underrun happens which also sets this to false.
14795 */
14796 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014797 /*
14798 * We track the PCH trancoder underrun reporting state
14799 * within the crtc. With crtc for pipe A housing the underrun
14800 * reporting state for PCH transcoder A, crtc for pipe B housing
14801 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14802 * and marking underrun reporting as disabled for the non-existing
14803 * PCH transcoders B and C would prevent enabling the south
14804 * error interrupt (see cpt_can_enable_serr_int()).
14805 */
14806 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
14807 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014808 }
Daniel Vetter24929352012-07-02 20:28:59 +020014809}
14810
14811static void intel_sanitize_encoder(struct intel_encoder *encoder)
14812{
14813 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014814
14815 /* We need to check both for a crtc link (meaning that the
14816 * encoder is active and trying to read from a pipe) and the
14817 * pipe itself being active. */
14818 bool has_active_crtc = encoder->base.crtc &&
14819 to_intel_crtc(encoder->base.crtc)->active;
14820
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014821 connector = intel_encoder_find_connector(encoder);
14822 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014823 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14824 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014825 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014826
14827 /* Connector is active, but has no active pipe. This is
14828 * fallout from our resume register restoring. Disable
14829 * the encoder manually again. */
14830 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014831 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14832
Daniel Vetter24929352012-07-02 20:28:59 +020014833 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14834 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014835 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014836 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014837 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014838 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020014839 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014840 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014841
14842 /* Inconsistent output/port/pipe state happens presumably due to
14843 * a bug in one of the get_hw_state functions. Or someplace else
14844 * in our code, like the register restore mess on resume. Clamp
14845 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014846
14847 connector->base.dpms = DRM_MODE_DPMS_OFF;
14848 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014849 }
14850 /* Enabled encoders without active connectors will be fixed in
14851 * the crtc fixup. */
14852}
14853
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014854void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014855{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014856 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014857
Imre Deak04098752014-02-18 00:02:16 +020014858 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14859 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014860 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020014861 }
14862}
14863
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014864void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020014865{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014866 /* This function can be called both from intel_modeset_setup_hw_state or
14867 * at a very early point in our resume sequence, where the power well
14868 * structures are not yet restored. Since this function is at a very
14869 * paranoid "someone might have enabled VGA while we were not looking"
14870 * level, just check if the power well is enabled instead of trying to
14871 * follow the "don't touch the power well if we don't need it" policy
14872 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020014873 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014874 return;
14875
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014876 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020014877
14878 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014879}
14880
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014881static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014882{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014883 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014884
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014885 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014886}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014887
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014888/* FIXME read out full plane state for all planes */
14889static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014890{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014891 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
14892 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014893
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014894 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020014895
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014896 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
14897 to_intel_plane_state(primary->base.state),
14898 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014899}
14900
Daniel Vetter30e984d2013-06-05 13:34:17 +020014901static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014902{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014903 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014904 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014905 struct intel_crtc *crtc;
14906 struct intel_encoder *encoder;
14907 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014908 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020014909 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014910
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014911 dev_priv->active_crtcs = 0;
14912
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014913 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014914 struct intel_crtc_state *crtc_state =
14915 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020014916
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020014917 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014918 memset(crtc_state, 0, sizeof(*crtc_state));
14919 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020014920
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014921 crtc_state->base.active = crtc_state->base.enable =
14922 dev_priv->display.get_pipe_config(crtc, crtc_state);
14923
14924 crtc->base.enabled = crtc_state->base.enable;
14925 crtc->active = crtc_state->base.active;
14926
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020014927 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014928 dev_priv->active_crtcs |= 1 << crtc->pipe;
14929
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014930 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014931
Ville Syrjälä78108b72016-05-27 20:59:19 +030014932 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
14933 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014934 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020014935 }
14936
Daniel Vetter53589012013-06-05 13:34:16 +020014937 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14938 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14939
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020014940 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014941 &pll->state.hw_state);
14942 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014943 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014944 struct intel_crtc_state *crtc_state =
14945 to_intel_crtc_state(crtc->base.state);
14946
14947 if (crtc_state->base.active &&
14948 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014949 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020014950 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014951 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020014952
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014953 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014954 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020014955 }
14956
Damien Lespiaub2784e12014-08-05 11:29:37 +010014957 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014958 pipe = 0;
14959
14960 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014961 struct intel_crtc_state *crtc_state;
14962
Ville Syrjälä98187832016-10-31 22:37:10 +020014963 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014964 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014965
Jesse Barnes045ac3b2013-05-14 17:08:26 -070014966 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014967 crtc_state->output_types |= 1 << encoder->type;
14968 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020014969 } else {
14970 encoder->base.crtc = NULL;
14971 }
14972
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014973 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000014974 encoder->base.base.id, encoder->base.name,
14975 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014976 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020014977 }
14978
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014979 drm_connector_list_iter_begin(dev, &conn_iter);
14980 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020014981 if (connector->get_hw_state(connector)) {
14982 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010014983
14984 encoder = connector->encoder;
14985 connector->base.encoder = &encoder->base;
14986
14987 if (encoder->base.crtc &&
14988 encoder->base.crtc->state->active) {
14989 /*
14990 * This has to be done during hardware readout
14991 * because anything calling .crtc_disable may
14992 * rely on the connector_mask being accurate.
14993 */
14994 encoder->base.crtc->state->connector_mask |=
14995 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010014996 encoder->base.crtc->state->encoder_mask |=
14997 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010014998 }
14999
Daniel Vetter24929352012-07-02 20:28:59 +020015000 } else {
15001 connector->base.dpms = DRM_MODE_DPMS_OFF;
15002 connector->base.encoder = NULL;
15003 }
15004 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015005 connector->base.base.id, connector->base.name,
15006 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015007 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015008 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015009
15010 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015011 struct intel_crtc_state *crtc_state =
15012 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015013 int pixclk = 0;
15014
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015015 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015016 if (crtc_state->base.active) {
15017 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15018 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015019 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15020
15021 /*
15022 * The initial mode needs to be set in order to keep
15023 * the atomic core happy. It wants a valid mode if the
15024 * crtc's enabled, so we do the above call.
15025 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015026 * But we don't set all the derived state fully, hence
15027 * set a flag to indicate that a full recalculation is
15028 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015029 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015030 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015031
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015032 intel_crtc_compute_pixel_rate(crtc_state);
15033
15034 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15035 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15036 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015037 else
15038 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15039
15040 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015041 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015042 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15043
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015044 drm_calc_timestamping_constants(&crtc->base,
15045 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015046 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015047 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015048
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015049 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15050
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015051 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015052 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015053}
15054
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015055static void
15056get_encoder_power_domains(struct drm_i915_private *dev_priv)
15057{
15058 struct intel_encoder *encoder;
15059
15060 for_each_intel_encoder(&dev_priv->drm, encoder) {
15061 u64 get_domains;
15062 enum intel_display_power_domain domain;
15063
15064 if (!encoder->get_power_domains)
15065 continue;
15066
15067 get_domains = encoder->get_power_domains(encoder);
15068 for_each_power_domain(domain, get_domains)
15069 intel_display_power_get(dev_priv, domain);
15070 }
15071}
15072
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015073/* Scan out the current hw modeset state,
15074 * and sanitizes it to the current state
15075 */
15076static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015077intel_modeset_setup_hw_state(struct drm_device *dev,
15078 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015079{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015080 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015081 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015082 struct intel_crtc *crtc;
15083 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015084 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015085
15086 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015087
15088 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015089 get_encoder_power_domains(dev_priv);
15090
Damien Lespiaub2784e12014-08-05 11:29:37 +010015091 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015092 intel_sanitize_encoder(encoder);
15093 }
15094
Damien Lespiau055e3932014-08-18 13:49:10 +010015095 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015096 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015097
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015098 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015099 intel_dump_pipe_config(crtc, crtc->config,
15100 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015101 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015102
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015103 intel_modeset_update_connector_atomic_state(dev);
15104
Daniel Vetter35c95372013-07-17 06:55:04 +020015105 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15106 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15107
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015108 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015109 continue;
15110
15111 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15112
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015113 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015114 pll->on = false;
15115 }
15116
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015117 if (IS_G4X(dev_priv)) {
15118 g4x_wm_get_hw_state(dev);
15119 g4x_wm_sanitize(dev_priv);
15120 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015121 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015122 vlv_wm_sanitize(dev_priv);
15123 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015124 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015125 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015126 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015127 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015128
15129 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015130 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015131
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015132 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015133 if (WARN_ON(put_domains))
15134 modeset_put_power_domains(dev_priv, put_domains);
15135 }
15136 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015137
Imre Deak8d8c3862017-02-17 17:39:46 +020015138 intel_power_domains_verify_state(dev_priv);
15139
Paulo Zanoni010cf732016-01-19 11:35:48 -020015140 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015141}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015142
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015143void intel_display_resume(struct drm_device *dev)
15144{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015145 struct drm_i915_private *dev_priv = to_i915(dev);
15146 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15147 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015148 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015149
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015150 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015151 if (state)
15152 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015153
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015154 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015155
Maarten Lankhorst73974892016-08-05 23:28:27 +030015156 while (1) {
15157 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15158 if (ret != -EDEADLK)
15159 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015160
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015161 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015162 }
15163
Maarten Lankhorst73974892016-08-05 23:28:27 +030015164 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015165 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015166
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015167 drm_modeset_drop_locks(&ctx);
15168 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015169
Chris Wilson08536952016-10-14 13:18:18 +010015170 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015171 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015172 if (state)
15173 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015174}
15175
15176void intel_modeset_gem_init(struct drm_device *dev)
15177{
Chris Wilsondc979972016-05-10 14:10:04 +010015178 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015179
Chris Wilsondc979972016-05-10 14:10:04 +010015180 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015181
Chris Wilson1ee8da62016-05-12 12:43:23 +010015182 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015183}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015184
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015185int intel_connector_register(struct drm_connector *connector)
15186{
15187 struct intel_connector *intel_connector = to_intel_connector(connector);
15188 int ret;
15189
15190 ret = intel_backlight_device_register(intel_connector);
15191 if (ret)
15192 goto err;
15193
15194 return 0;
15195
15196err:
15197 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015198}
15199
Chris Wilsonc191eca2016-06-17 11:40:33 +010015200void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015201{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015202 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015203
Chris Wilsone63d87c2016-06-17 11:40:34 +010015204 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015205 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015206}
15207
Jesse Barnes79e53942008-11-07 14:24:08 -080015208void intel_modeset_cleanup(struct drm_device *dev)
15209{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015210 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015211
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015212 flush_work(&dev_priv->atomic_helper.free_work);
15213 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15214
Chris Wilsondc979972016-05-10 14:10:04 +010015215 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015216
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015217 /*
15218 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015219 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015220 * experience fancy races otherwise.
15221 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015222 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015223
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015224 /*
15225 * Due to the hpd irq storm handling the hotplug work can re-arm the
15226 * poll handlers. Hence disable polling after hpd handling is shut down.
15227 */
Keith Packardf87ea762010-10-03 19:36:26 -070015228 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015229
Daniel Vetter4f256d82017-07-15 00:46:55 +020015230 /* poll work can call into fbdev, hence clean that up afterwards */
15231 intel_fbdev_fini(dev_priv);
15232
Jesse Barnes723bfd72010-10-07 16:01:13 -070015233 intel_unregister_dsm_handler();
15234
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015235 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015236
Chris Wilson1630fe72011-07-08 12:22:42 +010015237 /* flush any delayed tasks or pending work */
15238 flush_scheduled_work();
15239
Jesse Barnes79e53942008-11-07 14:24:08 -080015240 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015241
Chris Wilson1ee8da62016-05-12 12:43:23 +010015242 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015243
Chris Wilsondc979972016-05-10 14:10:04 +010015244 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015245
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015246 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015247}
15248
Chris Wilsondf0e9242010-09-09 16:20:55 +010015249void intel_connector_attach_encoder(struct intel_connector *connector,
15250 struct intel_encoder *encoder)
15251{
15252 connector->encoder = encoder;
15253 drm_mode_connector_attach_encoder(&connector->base,
15254 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015255}
Dave Airlie28d52042009-09-21 14:33:58 +100015256
15257/*
15258 * set vga decode state - true == enable VGA decode
15259 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015260int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015261{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015262 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015263 u16 gmch_ctrl;
15264
Chris Wilson75fa0412014-02-07 18:37:02 -020015265 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15266 DRM_ERROR("failed to read control word\n");
15267 return -EIO;
15268 }
15269
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015270 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15271 return 0;
15272
Dave Airlie28d52042009-09-21 14:33:58 +100015273 if (state)
15274 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15275 else
15276 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015277
15278 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15279 DRM_ERROR("failed to write control word\n");
15280 return -EIO;
15281 }
15282
Dave Airlie28d52042009-09-21 14:33:58 +100015283 return 0;
15284}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015285
Chris Wilson98a2f412016-10-12 10:05:18 +010015286#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15287
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015288struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015289
15290 u32 power_well_driver;
15291
Chris Wilson63b66e52013-08-08 15:12:06 +020015292 int num_transcoders;
15293
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015294 struct intel_cursor_error_state {
15295 u32 control;
15296 u32 position;
15297 u32 base;
15298 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015299 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015300
15301 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015302 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015303 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015304 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015305 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015306
15307 struct intel_plane_error_state {
15308 u32 control;
15309 u32 stride;
15310 u32 size;
15311 u32 pos;
15312 u32 addr;
15313 u32 surface;
15314 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015315 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015316
15317 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015318 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015319 enum transcoder cpu_transcoder;
15320
15321 u32 conf;
15322
15323 u32 htotal;
15324 u32 hblank;
15325 u32 hsync;
15326 u32 vtotal;
15327 u32 vblank;
15328 u32 vsync;
15329 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015330};
15331
15332struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015333intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015334{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015335 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015336 int transcoders[] = {
15337 TRANSCODER_A,
15338 TRANSCODER_B,
15339 TRANSCODER_C,
15340 TRANSCODER_EDP,
15341 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015342 int i;
15343
Chris Wilsonc0336662016-05-06 15:40:21 +010015344 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015345 return NULL;
15346
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015347 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015348 if (error == NULL)
15349 return NULL;
15350
Chris Wilsonc0336662016-05-06 15:40:21 +010015351 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015352 error->power_well_driver =
15353 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015354
Damien Lespiau055e3932014-08-18 13:49:10 +010015355 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015356 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015357 __intel_display_power_is_enabled(dev_priv,
15358 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015359 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015360 continue;
15361
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015362 error->cursor[i].control = I915_READ(CURCNTR(i));
15363 error->cursor[i].position = I915_READ(CURPOS(i));
15364 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015365
15366 error->plane[i].control = I915_READ(DSPCNTR(i));
15367 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015368 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015369 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015370 error->plane[i].pos = I915_READ(DSPPOS(i));
15371 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015372 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015373 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015374 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015375 error->plane[i].surface = I915_READ(DSPSURF(i));
15376 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15377 }
15378
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015379 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015380
Chris Wilsonc0336662016-05-06 15:40:21 +010015381 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015382 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015383 }
15384
Jani Nikula4d1de972016-03-18 17:05:42 +020015385 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015386 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015387 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015388 error->num_transcoders++; /* Account for eDP. */
15389
15390 for (i = 0; i < error->num_transcoders; i++) {
15391 enum transcoder cpu_transcoder = transcoders[i];
15392
Imre Deakddf9c532013-11-27 22:02:02 +020015393 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015394 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015395 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015396 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015397 continue;
15398
Chris Wilson63b66e52013-08-08 15:12:06 +020015399 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15400
15401 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15402 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15403 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15404 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15405 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15406 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15407 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015408 }
15409
15410 return error;
15411}
15412
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015413#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15414
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015415void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015416intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015417 struct intel_display_error_state *error)
15418{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015419 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015420 int i;
15421
Chris Wilson63b66e52013-08-08 15:12:06 +020015422 if (!error)
15423 return;
15424
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015425 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015426 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015427 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015428 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015429 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015430 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015431 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015432 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015433 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015434 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015435
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015436 err_printf(m, "Plane [%d]:\n", i);
15437 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15438 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015439 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015440 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15441 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015442 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015443 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015444 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015445 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015446 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15447 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015448 }
15449
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015450 err_printf(m, "Cursor [%d]:\n", i);
15451 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15452 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15453 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015454 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015455
15456 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015457 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015458 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015459 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015460 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015461 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15462 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15463 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15464 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15465 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15466 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15467 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15468 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015469}
Chris Wilson98a2f412016-10-12 10:05:18 +010015470
15471#endif