blob: 56047018391c883c9e32ae52df86ffca34727af5 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300125static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +0200126static int glk_calc_cdclk(int max_pixclk);
Imre Deak324513c2016-06-13 16:44:36 +0300127static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100128
Ma Lingd4906092009-03-18 20:13:27 +0800129struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800138};
Jesse Barnes79e53942008-11-07 14:24:08 -0800139
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156{
157 u32 val;
158 int divider;
159
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200185{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200187}
188
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300191{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300192 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195}
196
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
199{
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 uint32_t clkcfg;
201
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300221 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200222 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300223 }
224}
225
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300226void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
Wayne Boyer666a4532015-12-09 12:29:35 -0800242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
Chris Wilson021357a2010-09-07 20:54:59 +0100251static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100254{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200259 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200260 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100261}
262
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300263static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300276static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200277 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200278 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200279 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300289static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200291 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200292 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300302static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700326};
327
Eric Anholt273e27c2011-03-30 13:01:10 -0700328
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300329static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300344static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800368 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800382 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300385static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700398};
399
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300400static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700411};
412
Eric Anholt273e27c2011-03-30 13:01:10 -0700413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300418static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300431static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455};
456
Eric Anholt273e27c2011-03-30 13:01:10 -0700457/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469};
470
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800482};
483
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300484static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200492 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300496 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700498};
499
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300500static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200508 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300516static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530519 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200531 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200532}
533
Imre Deakdccbea32015-06-22 23:35:51 +0300534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800544{
Shaohua Li21778322009-02-23 15:19:16 +0800545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200547 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300548 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300551
552 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800553}
554
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800561{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200562 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300565 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300568
569 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800570}
571
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300577 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300580
581 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300582}
583
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300584int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300589 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300595}
596
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400614 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300615
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200617 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200622 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400630 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400635 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800636
637 return true;
638}
639
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 const struct intel_crtc_state *crtc_state,
643 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800644{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800646
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100653 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300654 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300656 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 } else {
658 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300659 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300661 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300663}
664
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300676i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300677 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300682 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Akshay Joshi0206e352011-08-16 15:34:10 -0400685 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
Zhao Yakui42158662009-11-20 11:24:18 +0800689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200693 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 int this_err;
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
Ma Lingd4906092009-03-18 20:13:27 +0800733static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300734pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200735 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300740 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 int err = target;
742
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200743 memset(best_clock, 0, sizeof(*best_clock));
744
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
755 int this_err;
756
Imre Deakdccbea32015-06-22 23:35:51 +0300757 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 &clock))
761 continue;
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200788 */
Ma Lingd4906092009-03-18 20:13:27 +0800789static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300790g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200791 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800794{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300795 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300796 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800797 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300798 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800801
802 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
Ma Lingd4906092009-03-18 20:13:27 +0800806 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200807 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200809 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
Imre Deakdccbea32015-06-22 23:35:51 +0300818 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000821 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800822 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000823
824 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800835 return found;
836}
Ma Lingd4906092009-03-18 20:13:27 +0800837
Imre Deakd5dd62b2015-03-17 11:40:03 +0200838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100852 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
Imre Deak24be4e42015-03-17 11:40:04 +0200858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300891 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300895 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700900
901 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300906 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200909 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300913
Imre Deakdccbea32015-06-22 23:35:51 +0300914 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300915
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300918 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919 continue;
920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700930 }
931 }
932 }
933 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300935 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300943static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300944chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300950 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200971 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
Imre Deakdccbea32015-06-22 23:35:51 +0300983 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300984
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300986 continue;
987
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995 }
996 }
997
998 return found;
999}
1000
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001002 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001003{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001004 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001005 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001006
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001007 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001008 target_clock, refclk, NULL, best_clock);
1009}
1010
Ville Syrjälä525b9312016-10-31 22:37:02 +02001011bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001012{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001016 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001017 * as Haswell has gained clock readout/fastboot support.
1018 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001019 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001020 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001025 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001028}
1029
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
Ville Syrjälä98187832016-10-31 22:37:10 +02001033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001034
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001035 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001036}
1037
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001038static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001039{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001040 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001041 u32 line1, line2;
1042 u32 line_mask;
1043
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001044 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001045 line_mask = DSL_LINEMASK_GEN2;
1046 else
1047 line_mask = DSL_LINEMASK_GEN3;
1048
1049 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001050 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001051 line2 = I915_READ(reg) & line_mask;
1052
1053 return line1 == line2;
1054}
1055
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056/*
1057 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001058 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001059 *
1060 * After disabling a pipe, we can't wait for vblank in the usual way,
1061 * spinning on the vblank interrupt status bit, since we won't actually
1062 * see an interrupt when the pipe is disabled.
1063 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001064 * On Gen4 and above:
1065 * wait for the pipe register state bit to turn off
1066 *
1067 * Otherwise:
1068 * wait for the display line value to settle (it usually
1069 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001070 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001071 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001072static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001073{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001074 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001076 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001077
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001078 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001079 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001080
Keith Packardab7ad7f2010-10-03 00:33:06 -07001081 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001085 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001086 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001087 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001088 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001089 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001091}
1092
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097 u32 val;
1098 bool cur_state;
1099
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001102 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001103 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001104 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106
Jani Nikula23538ef2013-08-27 15:12:22 +03001107/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001109{
1110 u32 val;
1111 bool cur_state;
1112
Ville Syrjäläa5805162015-05-26 20:42:30 +03001113 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001115 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001116
1117 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001119 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001121}
Jani Nikula23538ef2013-08-27 15:12:22 +03001122
Jesse Barnes040484a2011-01-03 12:14:26 -08001123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001130 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001131 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001135 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001138 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001140 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
1149 bool cur_state;
1150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001166 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 return;
1168
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001170 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 return;
1172
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001181 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001182
Ville Syrjälä649636e2015-09-22 19:50:01 +03001183 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001187 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001188}
1189
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001190void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001192 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001197 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001198 return;
1199
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001200 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001201 u32 port_sel;
1202
Imre Deak44cb7342016-08-10 14:07:29 +03001203 pp_reg = PP_CONTROL(0);
1204 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001205
1206 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1207 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1208 panel_pipe = PIPE_B;
1209 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001210 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001211 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001212 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001213 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001214 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001215 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1217 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001218 }
1219
1220 val = I915_READ(pp_reg);
1221 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001222 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001223 locked = false;
1224
Rob Clarke2c719b2014-12-15 13:56:32 -05001225 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001226 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001227 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001228}
1229
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001230static void assert_cursor(struct drm_i915_private *dev_priv,
1231 enum pipe pipe, bool state)
1232{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001233 bool cur_state;
1234
Jani Nikula2a307c22016-11-30 17:43:04 +02001235 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001236 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001237 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001238 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001239
Rob Clarke2c719b2014-12-15 13:56:32 -05001240 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001241 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001242 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001243}
1244#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1245#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1246
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001247void assert_pipe(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001250 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001251 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1252 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001253 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001254
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001255 /* if we need the pipe quirk it must be always on */
1256 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1257 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001258 state = true;
1259
Imre Deak4feed0e2016-02-12 18:55:14 +02001260 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1261 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001262 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001263 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001264
1265 intel_display_power_put(dev_priv, power_domain);
1266 } else {
1267 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001268 }
1269
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001271 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001272 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273}
1274
Chris Wilson931872f2012-01-16 23:01:13 +00001275static void assert_plane(struct drm_i915_private *dev_priv,
1276 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001279 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001282 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001283 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001284 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001285 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286}
1287
Chris Wilson931872f2012-01-16 23:01:13 +00001288#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1289#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1290
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001294 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001295
Ville Syrjälä653e1022013-06-04 13:49:05 +03001296 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001297 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001298 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001300 "plane %c assertion failure, should be disabled but not\n",
1301 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001302 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001303 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001304
Jesse Barnesb24e7172011-01-04 15:09:30 -08001305 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001306 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001307 u32 val = I915_READ(DSPCNTR(i));
1308 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001310 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001311 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1312 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 }
1314}
1315
Jesse Barnes19332d72013-03-28 09:55:38 -07001316static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001319 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001320
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001321 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001322 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001323 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001324 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001325 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1326 sprite, pipe_name(pipe));
1327 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001328 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001329 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001330 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001331 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001332 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001333 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001334 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001335 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001336 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001338 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 plane_name(pipe), pipe_name(pipe));
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001340 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001341 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1344 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001345 }
1346}
1347
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001348static void assert_vblank_disabled(struct drm_crtc *crtc)
1349{
Rob Clarke2c719b2014-12-15 13:56:32 -05001350 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001351 drm_crtc_vblank_put(crtc);
1352}
1353
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001354void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
Jesse Barnes92f25842011-01-04 15:09:34 -08001357 u32 val;
1358 bool enabled;
1359
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001361 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001362 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001363 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1364 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001365}
1366
Keith Packard4e634382011-08-06 10:39:45 -07001367static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001369{
1370 if ((val & DP_PORT_EN) == 0)
1371 return false;
1372
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001373 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001374 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001377 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001393 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001396 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001412 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001427 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001438 enum pipe pipe, i915_reg_t reg,
1439 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001440{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001441 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001442 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001443 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001444 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001445
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001446 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001447 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001448 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001449}
1450
1451static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001452 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001453{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001454 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001456 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001457 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001458
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001459 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001460 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001461 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001462}
1463
1464static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe)
1466{
Jesse Barnes291906f2011-02-02 12:28:03 -08001467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
Ville Syrjälä649636e2015-09-22 19:50:01 +03001473 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001475 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001476 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
Ville Syrjälä649636e2015-09-22 19:50:01 +03001478 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001479 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001480 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001482
Paulo Zanonie2debe92013-02-18 19:00:27 -03001483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001486}
1487
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001488static void _vlv_enable_pll(struct intel_crtc *crtc,
1489 const struct intel_crtc_state *pipe_config)
1490{
1491 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1492 enum pipe pipe = crtc->pipe;
1493
1494 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1495 POSTING_READ(DPLL(pipe));
1496 udelay(150);
1497
Chris Wilson2c30b432016-06-30 15:32:54 +01001498 if (intel_wait_for_register(dev_priv,
1499 DPLL(pipe),
1500 DPLL_LOCK_VLV,
1501 DPLL_LOCK_VLV,
1502 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001503 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1504}
1505
Ville Syrjäläd288f652014-10-28 13:20:22 +02001506static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001507 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001508{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001509 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001510 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001512 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001513
Daniel Vetter87442f72013-06-06 00:52:17 +02001514 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001515 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001516
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001517 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1518 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001519
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001520 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1521 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001522}
1523
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001524
1525static void _chv_enable_pll(struct intel_crtc *crtc,
1526 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001527{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001528 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001529 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001530 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531 u32 tmp;
1532
Ville Syrjäläa5805162015-05-26 20:42:30 +03001533 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534
1535 /* Enable back the 10bit clock to display controller */
1536 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1537 tmp |= DPIO_DCLKP_EN;
1538 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1539
Ville Syrjälä54433e92015-05-26 20:42:31 +03001540 mutex_unlock(&dev_priv->sb_lock);
1541
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001542 /*
1543 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1544 */
1545 udelay(1);
1546
1547 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001549
1550 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001551 if (intel_wait_for_register(dev_priv,
1552 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1553 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001555}
1556
1557static void chv_enable_pll(struct intel_crtc *crtc,
1558 const struct intel_crtc_state *pipe_config)
1559{
1560 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1561 enum pipe pipe = crtc->pipe;
1562
1563 assert_pipe_disabled(dev_priv, pipe);
1564
1565 /* PLL is protected by panel, make sure we can write it */
1566 assert_panel_unlocked(dev_priv, pipe);
1567
1568 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1569 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001570
Ville Syrjäläc2317752016-03-15 16:39:56 +02001571 if (pipe != PIPE_A) {
1572 /*
1573 * WaPixelRepeatModeFixForC0:chv
1574 *
1575 * DPLLCMD is AWOL. Use chicken bits to propagate
1576 * the value from DPLLBMD to either pipe B or C.
1577 */
1578 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1579 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1580 I915_WRITE(CBR4_VLV, 0);
1581 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1582
1583 /*
1584 * DPLLB VGA mode also seems to cause problems.
1585 * We should always have it disabled.
1586 */
1587 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1588 } else {
1589 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1590 POSTING_READ(DPLL_MD(pipe));
1591 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001592}
1593
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001594static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001595{
1596 struct intel_crtc *crtc;
1597 int count = 0;
1598
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001599 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001600 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001601 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1602 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001603
1604 return count;
1605}
1606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001608{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001609 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001610 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001611 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001612
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001614
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001616 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001619 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 /*
1622 * It appears to be important that we don't enable this
1623 * for the current pipe before otherwise configuring the
1624 * PLL. No idea how this should be handled if multiple
1625 * DVO outputs are enabled simultaneosly.
1626 */
1627 dpll |= DPLL_DVO_2X_MODE;
1628 I915_WRITE(DPLL(!crtc->pipe),
1629 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1630 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001631
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001632 /*
1633 * Apparently we need to have VGA mode enabled prior to changing
1634 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1635 * dividers, even though the register value does change.
1636 */
1637 I915_WRITE(reg, 0);
1638
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001639 I915_WRITE(reg, dpll);
1640
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001641 /* Wait for the clocks to stabilize. */
1642 POSTING_READ(reg);
1643 udelay(150);
1644
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001645 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001647 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 } else {
1649 /* The pixel multiplier can only be updated once the
1650 * DPLL is enabled and the clocks are stable.
1651 *
1652 * So write it again.
1653 */
1654 I915_WRITE(reg, dpll);
1655 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656
1657 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001661 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001662 POSTING_READ(reg);
1663 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001664 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
1667}
1668
1669/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001670 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671 * @dev_priv: i915 private structure
1672 * @pipe: pipe PLL to disable
1673 *
1674 * Disable the PLL for @pipe, making sure the pipe is off first.
1675 *
1676 * Note! This is for pre-ILK only.
1677 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001678static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001680 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001681 enum pipe pipe = crtc->pipe;
1682
1683 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001684 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001685 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001686 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001687 I915_WRITE(DPLL(PIPE_B),
1688 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1689 I915_WRITE(DPLL(PIPE_A),
1690 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1691 }
1692
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001693 /* Don't disable pipe or pipe PLLs if needed */
1694 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1695 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696 return;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001701 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001702 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703}
1704
Jesse Barnesf6071162013-10-01 10:41:38 -07001705static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1706{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001707 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001708
1709 /* Make sure the pipe isn't still relying on us */
1710 assert_pipe_disabled(dev_priv, pipe);
1711
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001712 val = DPLL_INTEGRATED_REF_CLK_VLV |
1713 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1714 if (pipe != PIPE_A)
1715 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1716
Jesse Barnesf6071162013-10-01 10:41:38 -07001717 I915_WRITE(DPLL(pipe), val);
1718 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719}
1720
1721static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1722{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001724 u32 val;
1725
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001726 /* Make sure the pipe isn't still relying on us */
1727 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001728
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001729 val = DPLL_SSC_REF_CLK_CHV |
1730 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001731 if (pipe != PIPE_A)
1732 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001733
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001734 I915_WRITE(DPLL(pipe), val);
1735 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001736
Ville Syrjäläa5805162015-05-26 20:42:30 +03001737 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001738
1739 /* Disable 10bit clock to display controller */
1740 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1741 val &= ~DPIO_DCLKP_EN;
1742 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1743
Ville Syrjäläa5805162015-05-26 20:42:30 +03001744 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001745}
1746
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001748 struct intel_digital_port *dport,
1749 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001752 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001762 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001763 break;
1764 case PORT_D:
1765 port_mask = DPLL_PORTD_READY_MASK;
1766 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001767 break;
1768 default:
1769 BUG();
1770 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771
Chris Wilson370004d2016-06-30 15:32:56 +01001772 if (intel_wait_for_register(dev_priv,
1773 dpll_reg, port_mask, expected_mask,
1774 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001775 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1776 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001777}
1778
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001779static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1780 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001781{
Ville Syrjälä98187832016-10-31 22:37:10 +02001782 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1783 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001784 i915_reg_t reg;
1785 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001786
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001788 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001789
1790 /* FDI must be feeding us bits for PCH ports */
1791 assert_fdi_tx_enabled(dev_priv, pipe);
1792 assert_fdi_rx_enabled(dev_priv, pipe);
1793
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001794 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001795 /* Workaround: Set the timing override bit before enabling the
1796 * pch transcoder. */
1797 reg = TRANS_CHICKEN2(pipe);
1798 val = I915_READ(reg);
1799 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1800 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001801 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001802
Daniel Vetterab9412b2013-05-03 11:49:46 +02001803 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001804 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001805 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001806
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001807 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001808 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001809 * Make the BPC in transcoder be consistent with
1810 * that in pipeconf reg. For HDMI we must use 8bpc
1811 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001812 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001813 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001814 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001815 val |= PIPECONF_8BPC;
1816 else
1817 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001818 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001819
1820 val &= ~TRANS_INTERLACE_MASK;
1821 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001822 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001823 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001824 val |= TRANS_LEGACY_INTERLACED_ILK;
1825 else
1826 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001827 else
1828 val |= TRANS_PROGRESSIVE;
1829
Jesse Barnes040484a2011-01-03 12:14:26 -08001830 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001831 if (intel_wait_for_register(dev_priv,
1832 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1833 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001834 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001835}
1836
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001837static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001838 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001839{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001840 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001841
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001843 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001844 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001845
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001846 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001847 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001848 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001849 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001850
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001851 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001852 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001853
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001854 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1855 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001856 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001857 else
1858 val |= TRANS_PROGRESSIVE;
1859
Daniel Vetterab9412b2013-05-03 11:49:46 +02001860 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001861 if (intel_wait_for_register(dev_priv,
1862 LPT_TRANSCONF,
1863 TRANS_STATE_ENABLE,
1864 TRANS_STATE_ENABLE,
1865 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001866 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001867}
1868
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001869static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1870 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001871{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001872 i915_reg_t reg;
1873 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001874
1875 /* FDI relies on the transcoder */
1876 assert_fdi_tx_disabled(dev_priv, pipe);
1877 assert_fdi_rx_disabled(dev_priv, pipe);
1878
Jesse Barnes291906f2011-02-02 12:28:03 -08001879 /* Ports must be off as well */
1880 assert_pch_ports_disabled(dev_priv, pipe);
1881
Daniel Vetterab9412b2013-05-03 11:49:46 +02001882 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001883 val = I915_READ(reg);
1884 val &= ~TRANS_ENABLE;
1885 I915_WRITE(reg, val);
1886 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001887 if (intel_wait_for_register(dev_priv,
1888 reg, TRANS_STATE_ENABLE, 0,
1889 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001890 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001891
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001892 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001893 /* Workaround: Clear the timing override chicken bit again. */
1894 reg = TRANS_CHICKEN2(pipe);
1895 val = I915_READ(reg);
1896 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1897 I915_WRITE(reg, val);
1898 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001899}
1900
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001901void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001903 u32 val;
1904
Daniel Vetterab9412b2013-05-03 11:49:46 +02001905 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001907 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001908 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001909 if (intel_wait_for_register(dev_priv,
1910 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1911 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001912 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001913
1914 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001915 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001917 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001918}
1919
Ville Syrjälä65f21302016-10-14 20:02:53 +03001920enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1921{
1922 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1923
1924 WARN_ON(!crtc->config->has_pch_encoder);
1925
1926 if (HAS_PCH_LPT(dev_priv))
1927 return TRANSCODER_A;
1928 else
1929 return (enum transcoder) crtc->pipe;
1930}
1931
Jesse Barnes92f25842011-01-04 15:09:34 -08001932/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001933 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001934 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001936 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001938 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001939static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001940{
Paulo Zanoni03722642014-01-17 13:51:09 -02001941 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001942 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001943 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001944 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001945 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946 u32 val;
1947
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001948 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1949
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001950 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001951 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001952 assert_sprites_disabled(dev_priv, pipe);
1953
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 /*
1955 * A pipe without a PLL won't actually be able to drive bits from
1956 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1957 * need the check.
1958 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001959 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001960 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001961 assert_dsi_pll_enabled(dev_priv);
1962 else
1963 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001964 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001965 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001966 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001967 assert_fdi_rx_pll_enabled(dev_priv,
1968 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001969 assert_fdi_tx_pll_enabled(dev_priv,
1970 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001971 }
1972 /* FIXME: assert CPU port conditions for SNB+ */
1973 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001974
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001975 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001977 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001978 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1979 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001980 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001981 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001982
1983 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001984 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001985
1986 /*
1987 * Until the pipe starts DSL will read as 0, which would cause
1988 * an apparent vblank timestamp jump, which messes up also the
1989 * frame count when it's derived from the timestamps. So let's
1990 * wait for the pipe to start properly before we call
1991 * drm_crtc_vblank_on()
1992 */
1993 if (dev->max_vblank_count == 0 &&
1994 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1995 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996}
1997
1998/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001999 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002000 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002001 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002002 * Disable the pipe of @crtc, making sure that various hardware
2003 * specific requirements are met, if applicable, e.g. plane
2004 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
2006 * Will wait until the pipe has shut down before returning.
2007 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002008static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002009{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002010 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002011 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002012 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002013 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 u32 val;
2015
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002016 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2017
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018 /*
2019 * Make sure planes won't keep trying to pump pixels to us,
2020 * or we might hang the display.
2021 */
2022 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002023 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002024 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002026 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002028 if ((val & PIPECONF_ENABLE) == 0)
2029 return;
2030
Ville Syrjälä67adc642014-08-15 01:21:57 +03002031 /*
2032 * Double wide has implications for planes
2033 * so best keep it disabled when not needed.
2034 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002035 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002036 val &= ~PIPECONF_DOUBLE_WIDE;
2037
2038 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002039 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2040 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002041 val &= ~PIPECONF_ENABLE;
2042
2043 I915_WRITE(reg, val);
2044 if ((val & PIPECONF_ENABLE) == 0)
2045 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046}
2047
Ville Syrjälä832be822016-01-12 21:08:33 +02002048static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2049{
2050 return IS_GEN2(dev_priv) ? 2048 : 4096;
2051}
2052
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002053static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2054 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002055{
2056 switch (fb_modifier) {
2057 case DRM_FORMAT_MOD_NONE:
2058 return cpp;
2059 case I915_FORMAT_MOD_X_TILED:
2060 if (IS_GEN2(dev_priv))
2061 return 128;
2062 else
2063 return 512;
2064 case I915_FORMAT_MOD_Y_TILED:
2065 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2066 return 128;
2067 else
2068 return 512;
2069 case I915_FORMAT_MOD_Yf_TILED:
2070 switch (cpp) {
2071 case 1:
2072 return 64;
2073 case 2:
2074 case 4:
2075 return 128;
2076 case 8:
2077 case 16:
2078 return 256;
2079 default:
2080 MISSING_CASE(cpp);
2081 return cpp;
2082 }
2083 break;
2084 default:
2085 MISSING_CASE(fb_modifier);
2086 return cpp;
2087 }
2088}
2089
Ville Syrjälä832be822016-01-12 21:08:33 +02002090unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2091 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002092{
Ville Syrjälä832be822016-01-12 21:08:33 +02002093 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2094 return 1;
2095 else
2096 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002097 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002098}
2099
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002100/* Return the tile dimensions in pixel units */
2101static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2102 unsigned int *tile_width,
2103 unsigned int *tile_height,
2104 uint64_t fb_modifier,
2105 unsigned int cpp)
2106{
2107 unsigned int tile_width_bytes =
2108 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2109
2110 *tile_width = tile_width_bytes / cpp;
2111 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2112}
2113
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002114unsigned int
2115intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002116 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002117{
Ville Syrjälä832be822016-01-12 21:08:33 +02002118 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2119 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2120
2121 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002122}
2123
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002124unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2125{
2126 unsigned int size = 0;
2127 int i;
2128
2129 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2130 size += rot_info->plane[i].width * rot_info->plane[i].height;
2131
2132 return size;
2133}
2134
Daniel Vetter75c82a52015-10-14 16:51:04 +02002135static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002136intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2137 const struct drm_framebuffer *fb,
2138 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002139{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002140 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002141 *view = i915_ggtt_view_rotated;
2142 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2143 } else {
2144 *view = i915_ggtt_view_normal;
2145 }
2146}
2147
Ville Syrjälä603525d2016-01-12 21:08:37 +02002148static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002149{
2150 if (INTEL_INFO(dev_priv)->gen >= 9)
2151 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002152 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002153 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002154 return 128 * 1024;
2155 else if (INTEL_INFO(dev_priv)->gen >= 4)
2156 return 4 * 1024;
2157 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002158 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002159}
2160
Ville Syrjälä603525d2016-01-12 21:08:37 +02002161static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2162 uint64_t fb_modifier)
2163{
2164 switch (fb_modifier) {
2165 case DRM_FORMAT_MOD_NONE:
2166 return intel_linear_alignment(dev_priv);
2167 case I915_FORMAT_MOD_X_TILED:
2168 if (INTEL_INFO(dev_priv)->gen >= 9)
2169 return 256 * 1024;
2170 return 0;
2171 case I915_FORMAT_MOD_Y_TILED:
2172 case I915_FORMAT_MOD_Yf_TILED:
2173 return 1 * 1024 * 1024;
2174 default:
2175 MISSING_CASE(fb_modifier);
2176 return 0;
2177 }
2178}
2179
Chris Wilson058d88c2016-08-15 10:49:06 +01002180struct i915_vma *
2181intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002183 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002184 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002185 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002186 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002187 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002188 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189
Matt Roperebcdd392014-07-09 16:22:11 -07002190 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2191
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002192 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002193
Ville Syrjälä3465c582016-02-15 22:54:43 +02002194 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002195
Chris Wilson693db182013-03-05 14:52:39 +00002196 /* Note that the w/a also requires 64 PTE of padding following the
2197 * bo. We currently fill all unused PTE with the shadow page and so
2198 * we should always have valid PTE following the scanout preventing
2199 * the VT-d warning.
2200 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002201 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002202 alignment = 256 * 1024;
2203
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002204 /*
2205 * Global gtt pte registers are special registers which actually forward
2206 * writes to a chunk of system memory. Which means that there is no risk
2207 * that the register values disappear as soon as we call
2208 * intel_runtime_pm_put(), so it is correct to wrap only the
2209 * pin/unpin/fence and not more.
2210 */
2211 intel_runtime_pm_get(dev_priv);
2212
Chris Wilson058d88c2016-08-15 10:49:06 +01002213 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002214 if (IS_ERR(vma))
2215 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002216
Chris Wilson05a20d02016-08-18 17:16:55 +01002217 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002218 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2219 * fence, whereas 965+ only requires a fence if using
2220 * framebuffer compression. For simplicity, we always, when
2221 * possible, install a fence as the cost is not that onerous.
2222 *
2223 * If we fail to fence the tiled scanout, then either the
2224 * modeset will reject the change (which is highly unlikely as
2225 * the affected systems, all but one, do not have unmappable
2226 * space) or we will not be able to enable full powersaving
2227 * techniques (also likely not to apply due to various limits
2228 * FBC and the like impose on the size of the buffer, which
2229 * presumably we violated anyway with this unmappable buffer).
2230 * Anyway, it is presumably better to stumble onwards with
2231 * something and try to run the system in a "less than optimal"
2232 * mode that matches the user configuration.
2233 */
2234 if (i915_vma_get_fence(vma) == 0)
2235 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002236 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002237
Chris Wilson49ef5292016-08-18 17:17:00 +01002238err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002239 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002240 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002241}
2242
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002243void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002244{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002245 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002246 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002247 struct i915_vma *vma;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002248
Matt Roperebcdd392014-07-09 16:22:11 -07002249 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2250
Ville Syrjälä3465c582016-02-15 22:54:43 +02002251 intel_fill_fb_ggtt_view(&view, fb, rotation);
Chris Wilson05a20d02016-08-18 17:16:55 +01002252 vma = i915_gem_object_to_ggtt(obj, &view);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002253
Chris Wilson49ef5292016-08-18 17:17:00 +01002254 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002255 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002256}
2257
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002258static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2259 unsigned int rotation)
2260{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002261 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002262 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2263 else
2264 return fb->pitches[plane];
2265}
2266
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002267/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002268 * Convert the x/y offsets into a linear offset.
2269 * Only valid with 0/180 degree rotation, which is fine since linear
2270 * offset is only used with linear buffers on pre-hsw and tiled buffers
2271 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2272 */
2273u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002274 const struct intel_plane_state *state,
2275 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002276{
Ville Syrjälä29490562016-01-20 18:02:50 +02002277 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002278 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002279 unsigned int pitch = fb->pitches[plane];
2280
2281 return y * pitch + x * cpp;
2282}
2283
2284/*
2285 * Add the x/y offsets derived from fb->offsets[] to the user
2286 * specified plane src x/y offsets. The resulting x/y offsets
2287 * specify the start of scanout from the beginning of the gtt mapping.
2288 */
2289void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002290 const struct intel_plane_state *state,
2291 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002292
2293{
Ville Syrjälä29490562016-01-20 18:02:50 +02002294 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2295 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002296
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002297 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002298 *x += intel_fb->rotated[plane].x;
2299 *y += intel_fb->rotated[plane].y;
2300 } else {
2301 *x += intel_fb->normal[plane].x;
2302 *y += intel_fb->normal[plane].y;
2303 }
2304}
2305
2306/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002307 * Input tile dimensions and pitch must already be
2308 * rotated to match x and y, and in pixel units.
2309 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002310static u32 _intel_adjust_tile_offset(int *x, int *y,
2311 unsigned int tile_width,
2312 unsigned int tile_height,
2313 unsigned int tile_size,
2314 unsigned int pitch_tiles,
2315 u32 old_offset,
2316 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002317{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002318 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002319 unsigned int tiles;
2320
2321 WARN_ON(old_offset & (tile_size - 1));
2322 WARN_ON(new_offset & (tile_size - 1));
2323 WARN_ON(new_offset > old_offset);
2324
2325 tiles = (old_offset - new_offset) / tile_size;
2326
2327 *y += tiles / pitch_tiles * tile_height;
2328 *x += tiles % pitch_tiles * tile_width;
2329
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002330 /* minimize x in case it got needlessly big */
2331 *y += *x / pitch_pixels * tile_height;
2332 *x %= pitch_pixels;
2333
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002334 return new_offset;
2335}
2336
2337/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002338 * Adjust the tile offset by moving the difference into
2339 * the x/y offsets.
2340 */
2341static u32 intel_adjust_tile_offset(int *x, int *y,
2342 const struct intel_plane_state *state, int plane,
2343 u32 old_offset, u32 new_offset)
2344{
2345 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2346 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002347 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002348 unsigned int rotation = state->base.rotation;
2349 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2350
2351 WARN_ON(new_offset > old_offset);
2352
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002353 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002354 unsigned int tile_size, tile_width, tile_height;
2355 unsigned int pitch_tiles;
2356
2357 tile_size = intel_tile_size(dev_priv);
2358 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002359 fb->modifier, cpp);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002360
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002361 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002362 pitch_tiles = pitch / tile_height;
2363 swap(tile_width, tile_height);
2364 } else {
2365 pitch_tiles = pitch / (tile_width * cpp);
2366 }
2367
2368 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2369 tile_size, pitch_tiles,
2370 old_offset, new_offset);
2371 } else {
2372 old_offset += *y * pitch + *x * cpp;
2373
2374 *y = (old_offset - new_offset) / pitch;
2375 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2376 }
2377
2378 return new_offset;
2379}
2380
2381/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002382 * Computes the linear offset to the base tile and adjusts
2383 * x, y. bytes per pixel is assumed to be a power-of-two.
2384 *
2385 * In the 90/270 rotated case, x and y are assumed
2386 * to be already rotated to match the rotated GTT view, and
2387 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002388 *
2389 * This function is used when computing the derived information
2390 * under intel_framebuffer, so using any of that information
2391 * here is not allowed. Anything under drm_framebuffer can be
2392 * used. This is why the user has to pass in the pitch since it
2393 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002394 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002395static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2396 int *x, int *y,
2397 const struct drm_framebuffer *fb, int plane,
2398 unsigned int pitch,
2399 unsigned int rotation,
2400 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002401{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002402 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002403 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002404 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002405
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002406 if (alignment)
2407 alignment--;
2408
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002409 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002410 unsigned int tile_size, tile_width, tile_height;
2411 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002412
Ville Syrjäläd8433102016-01-12 21:08:35 +02002413 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002414 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2415 fb_modifier, cpp);
2416
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002417 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002418 pitch_tiles = pitch / tile_height;
2419 swap(tile_width, tile_height);
2420 } else {
2421 pitch_tiles = pitch / (tile_width * cpp);
2422 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002423
Ville Syrjäläd8433102016-01-12 21:08:35 +02002424 tile_rows = *y / tile_height;
2425 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002426
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002427 tiles = *x / tile_width;
2428 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002429
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002430 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2431 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002432
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002433 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2434 tile_size, pitch_tiles,
2435 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002436 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002437 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002438 offset_aligned = offset & ~alignment;
2439
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002440 *y = (offset & alignment) / pitch;
2441 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002442 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002443
2444 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002445}
2446
Ville Syrjälä6687c902015-09-15 13:16:41 +03002447u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002448 const struct intel_plane_state *state,
2449 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002450{
Ville Syrjälä29490562016-01-20 18:02:50 +02002451 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2452 const struct drm_framebuffer *fb = state->base.fb;
2453 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002454 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä8d970652016-01-28 16:30:28 +02002455 u32 alignment;
2456
2457 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002458 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
Ville Syrjälä8d970652016-01-28 16:30:28 +02002459 alignment = 4096;
2460 else
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002461 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002462
2463 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2464 rotation, alignment);
2465}
2466
2467/* Convert the fb->offset[] linear offset into x/y offsets */
2468static void intel_fb_offset_to_xy(int *x, int *y,
2469 const struct drm_framebuffer *fb, int plane)
2470{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002471 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002472 unsigned int pitch = fb->pitches[plane];
2473 u32 linear_offset = fb->offsets[plane];
2474
2475 *y = linear_offset / pitch;
2476 *x = linear_offset % pitch / cpp;
2477}
2478
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002479static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2480{
2481 switch (fb_modifier) {
2482 case I915_FORMAT_MOD_X_TILED:
2483 return I915_TILING_X;
2484 case I915_FORMAT_MOD_Y_TILED:
2485 return I915_TILING_Y;
2486 default:
2487 return I915_TILING_NONE;
2488 }
2489}
2490
Ville Syrjälä6687c902015-09-15 13:16:41 +03002491static int
2492intel_fill_fb_info(struct drm_i915_private *dev_priv,
2493 struct drm_framebuffer *fb)
2494{
2495 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2496 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2497 u32 gtt_offset_rotated = 0;
2498 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002499 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002500 unsigned int tile_size = intel_tile_size(dev_priv);
2501
2502 for (i = 0; i < num_planes; i++) {
2503 unsigned int width, height;
2504 unsigned int cpp, size;
2505 u32 offset;
2506 int x, y;
2507
Ville Syrjälä353c8592016-12-14 23:30:57 +02002508 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002509 width = drm_framebuffer_plane_width(fb->width, fb, i);
2510 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002511
2512 intel_fb_offset_to_xy(&x, &y, fb, i);
2513
2514 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002515 * The fence (if used) is aligned to the start of the object
2516 * so having the framebuffer wrap around across the edge of the
2517 * fenced region doesn't really work. We have no API to configure
2518 * the fence start offset within the object (nor could we probably
2519 * on gen2/3). So it's just easier if we just require that the
2520 * fb layout agrees with the fence layout. We already check that the
2521 * fb stride matches the fence stride elsewhere.
2522 */
2523 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2524 (x + width) * cpp > fb->pitches[i]) {
2525 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2526 i, fb->offsets[i]);
2527 return -EINVAL;
2528 }
2529
2530 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002531 * First pixel of the framebuffer from
2532 * the start of the normal gtt mapping.
2533 */
2534 intel_fb->normal[i].x = x;
2535 intel_fb->normal[i].y = y;
2536
2537 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2538 fb, 0, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002539 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002540 offset /= tile_size;
2541
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002542 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543 unsigned int tile_width, tile_height;
2544 unsigned int pitch_tiles;
2545 struct drm_rect r;
2546
2547 intel_tile_dims(dev_priv, &tile_width, &tile_height,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002548 fb->modifier, cpp);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002549
2550 rot_info->plane[i].offset = offset;
2551 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2552 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2553 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2554
2555 intel_fb->rotated[i].pitch =
2556 rot_info->plane[i].height * tile_height;
2557
2558 /* how many tiles does this plane need */
2559 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2560 /*
2561 * If the plane isn't horizontally tile aligned,
2562 * we need one more tile.
2563 */
2564 if (x != 0)
2565 size++;
2566
2567 /* rotate the x/y offsets to match the GTT view */
2568 r.x1 = x;
2569 r.y1 = y;
2570 r.x2 = x + width;
2571 r.y2 = y + height;
2572 drm_rect_rotate(&r,
2573 rot_info->plane[i].width * tile_width,
2574 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002575 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002576 x = r.x1;
2577 y = r.y1;
2578
2579 /* rotate the tile dimensions to match the GTT view */
2580 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2581 swap(tile_width, tile_height);
2582
2583 /*
2584 * We only keep the x/y offsets, so push all of the
2585 * gtt offset into the x/y offsets.
2586 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002587 _intel_adjust_tile_offset(&x, &y, tile_size,
2588 tile_width, tile_height, pitch_tiles,
2589 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002590
2591 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2592
2593 /*
2594 * First pixel of the framebuffer from
2595 * the start of the rotated gtt mapping.
2596 */
2597 intel_fb->rotated[i].x = x;
2598 intel_fb->rotated[i].y = y;
2599 } else {
2600 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2601 x * cpp, tile_size);
2602 }
2603
2604 /* how many tiles in total needed in the bo */
2605 max_size = max(max_size, offset + size);
2606 }
2607
2608 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2609 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2610 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2611 return -EINVAL;
2612 }
2613
2614 return 0;
2615}
2616
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002617static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002618{
2619 switch (format) {
2620 case DISPPLANE_8BPP:
2621 return DRM_FORMAT_C8;
2622 case DISPPLANE_BGRX555:
2623 return DRM_FORMAT_XRGB1555;
2624 case DISPPLANE_BGRX565:
2625 return DRM_FORMAT_RGB565;
2626 default:
2627 case DISPPLANE_BGRX888:
2628 return DRM_FORMAT_XRGB8888;
2629 case DISPPLANE_RGBX888:
2630 return DRM_FORMAT_XBGR8888;
2631 case DISPPLANE_BGRX101010:
2632 return DRM_FORMAT_XRGB2101010;
2633 case DISPPLANE_RGBX101010:
2634 return DRM_FORMAT_XBGR2101010;
2635 }
2636}
2637
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002638static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2639{
2640 switch (format) {
2641 case PLANE_CTL_FORMAT_RGB_565:
2642 return DRM_FORMAT_RGB565;
2643 default:
2644 case PLANE_CTL_FORMAT_XRGB_8888:
2645 if (rgb_order) {
2646 if (alpha)
2647 return DRM_FORMAT_ABGR8888;
2648 else
2649 return DRM_FORMAT_XBGR8888;
2650 } else {
2651 if (alpha)
2652 return DRM_FORMAT_ARGB8888;
2653 else
2654 return DRM_FORMAT_XRGB8888;
2655 }
2656 case PLANE_CTL_FORMAT_XRGB_2101010:
2657 if (rgb_order)
2658 return DRM_FORMAT_XBGR2101010;
2659 else
2660 return DRM_FORMAT_XRGB2101010;
2661 }
2662}
2663
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002664static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002665intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2666 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002667{
2668 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002669 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002670 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002671 struct drm_i915_gem_object *obj = NULL;
2672 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002673 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002674 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2675 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2676 PAGE_SIZE);
2677
2678 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002679
Chris Wilsonff2652e2014-03-10 08:07:02 +00002680 if (plane_config->size == 0)
2681 return false;
2682
Paulo Zanoni3badb492015-09-23 12:52:23 -03002683 /* If the FB is too big, just don't use it since fbdev is not very
2684 * important and we should probably use that space with FBC or other
2685 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002686 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002687 return false;
2688
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002689 mutex_lock(&dev->struct_mutex);
2690
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002691 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002692 base_aligned,
2693 base_aligned,
2694 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002695 if (!obj) {
2696 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002697 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002698 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002699
Chris Wilson3e510a82016-08-05 10:14:23 +01002700 if (plane_config->tiling == I915_TILING_X)
2701 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002702
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002703 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002704 mode_cmd.width = fb->width;
2705 mode_cmd.height = fb->height;
2706 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002707 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002708 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002709
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002710 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002711 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002712 DRM_DEBUG_KMS("intel fb init failed\n");
2713 goto out_unref_obj;
2714 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002715
Jesse Barnes46f297f2014-03-07 08:57:48 -08002716 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002717
Daniel Vetterf6936e22015-03-26 12:17:05 +01002718 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002719 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002720
2721out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002722 i915_gem_object_put(obj);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002723 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002724 return false;
2725}
2726
Daniel Vetter5a21b662016-05-24 17:13:53 +02002727/* Update plane->state->fb to match plane->fb after driver-internal updates */
2728static void
2729update_state_fb(struct drm_plane *plane)
2730{
2731 if (plane->fb == plane->state->fb)
2732 return;
2733
2734 if (plane->state->fb)
2735 drm_framebuffer_unreference(plane->state->fb);
2736 plane->state->fb = plane->fb;
2737 if (plane->state->fb)
2738 drm_framebuffer_reference(plane->state->fb);
2739}
2740
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002741static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002742intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2743 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002744{
2745 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002746 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002747 struct drm_crtc *c;
2748 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002749 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002750 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002751 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002752 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2753 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002754 struct intel_plane_state *intel_state =
2755 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002756 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002757
Damien Lespiau2d140302015-02-05 17:22:18 +00002758 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002759 return;
2760
Daniel Vetterf6936e22015-03-26 12:17:05 +01002761 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002762 fb = &plane_config->fb->base;
2763 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002764 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002765
Damien Lespiau2d140302015-02-05 17:22:18 +00002766 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002767
2768 /*
2769 * Failed to alloc the obj, check to see if we should share
2770 * an fb with another CRTC instead
2771 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002772 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002773 i = to_intel_crtc(c);
2774
2775 if (c == &intel_crtc->base)
2776 continue;
2777
Matt Roper2ff8fde2014-07-08 07:50:07 -07002778 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002779 continue;
2780
Daniel Vetter88595ac2015-03-26 12:42:24 +01002781 fb = c->primary->fb;
2782 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002783 continue;
2784
Daniel Vetter88595ac2015-03-26 12:42:24 +01002785 obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002786 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002787 drm_framebuffer_reference(fb);
2788 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002789 }
2790 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002791
Matt Roper200757f2015-12-03 11:37:36 -08002792 /*
2793 * We've failed to reconstruct the BIOS FB. Current display state
2794 * indicates that the primary plane is visible, but has a NULL FB,
2795 * which will lead to problems later if we don't fix it up. The
2796 * simplest solution is to just disable the primary plane now and
2797 * pretend the BIOS never had it enabled.
2798 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002799 to_intel_plane_state(plane_state)->base.visible = false;
Matt Roper200757f2015-12-03 11:37:36 -08002800 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002801 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002802 intel_plane->disable_plane(primary, &intel_crtc->base);
2803
Daniel Vetter88595ac2015-03-26 12:42:24 +01002804 return;
2805
2806valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002807 plane_state->src_x = 0;
2808 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002809 plane_state->src_w = fb->width << 16;
2810 plane_state->src_h = fb->height << 16;
2811
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002812 plane_state->crtc_x = 0;
2813 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002814 plane_state->crtc_w = fb->width;
2815 plane_state->crtc_h = fb->height;
2816
Rob Clark1638d302016-11-05 11:08:08 -04002817 intel_state->base.src = drm_plane_state_src(plane_state);
2818 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002819
Daniel Vetter88595ac2015-03-26 12:42:24 +01002820 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002821 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002822 dev_priv->preserve_bios_swizzle = true;
2823
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002824 drm_framebuffer_reference(fb);
2825 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002826 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002827 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002828 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2829 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002830}
2831
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002832static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2833 unsigned int rotation)
2834{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002835 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002836
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002837 switch (fb->modifier) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002838 case DRM_FORMAT_MOD_NONE:
2839 case I915_FORMAT_MOD_X_TILED:
2840 switch (cpp) {
2841 case 8:
2842 return 4096;
2843 case 4:
2844 case 2:
2845 case 1:
2846 return 8192;
2847 default:
2848 MISSING_CASE(cpp);
2849 break;
2850 }
2851 break;
2852 case I915_FORMAT_MOD_Y_TILED:
2853 case I915_FORMAT_MOD_Yf_TILED:
2854 switch (cpp) {
2855 case 8:
2856 return 2048;
2857 case 4:
2858 return 4096;
2859 case 2:
2860 case 1:
2861 return 8192;
2862 default:
2863 MISSING_CASE(cpp);
2864 break;
2865 }
2866 break;
2867 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002868 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002869 }
2870
2871 return 2048;
2872}
2873
2874static int skl_check_main_surface(struct intel_plane_state *plane_state)
2875{
2876 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2877 const struct drm_framebuffer *fb = plane_state->base.fb;
2878 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002879 int x = plane_state->base.src.x1 >> 16;
2880 int y = plane_state->base.src.y1 >> 16;
2881 int w = drm_rect_width(&plane_state->base.src) >> 16;
2882 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002883 int max_width = skl_max_plane_width(fb, 0, rotation);
2884 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002885 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002886
2887 if (w > max_width || h > max_height) {
2888 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2889 w, h, max_width, max_height);
2890 return -EINVAL;
2891 }
2892
2893 intel_add_fb_offsets(&x, &y, plane_state, 0);
2894 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2895
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002896 alignment = intel_surf_alignment(dev_priv, fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002897
2898 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002899 * AUX surface offset is specified as the distance from the
2900 * main surface offset, and it must be non-negative. Make
2901 * sure that is what we will get.
2902 */
2903 if (offset > aux_offset)
2904 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2905 offset, aux_offset & ~(alignment - 1));
2906
2907 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002908 * When using an X-tiled surface, the plane blows up
2909 * if the x offset + width exceed the stride.
2910 *
2911 * TODO: linear and Y-tiled seem fine, Yf untested,
2912 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002913 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002914 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002915
2916 while ((x + w) * cpp > fb->pitches[0]) {
2917 if (offset == 0) {
2918 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2919 return -EINVAL;
2920 }
2921
2922 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2923 offset, offset - alignment);
2924 }
2925 }
2926
2927 plane_state->main.offset = offset;
2928 plane_state->main.x = x;
2929 plane_state->main.y = y;
2930
2931 return 0;
2932}
2933
Ville Syrjälä8d970652016-01-28 16:30:28 +02002934static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2935{
2936 const struct drm_framebuffer *fb = plane_state->base.fb;
2937 unsigned int rotation = plane_state->base.rotation;
2938 int max_width = skl_max_plane_width(fb, 1, rotation);
2939 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002940 int x = plane_state->base.src.x1 >> 17;
2941 int y = plane_state->base.src.y1 >> 17;
2942 int w = drm_rect_width(&plane_state->base.src) >> 17;
2943 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002944 u32 offset;
2945
2946 intel_add_fb_offsets(&x, &y, plane_state, 1);
2947 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2948
2949 /* FIXME not quite sure how/if these apply to the chroma plane */
2950 if (w > max_width || h > max_height) {
2951 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2952 w, h, max_width, max_height);
2953 return -EINVAL;
2954 }
2955
2956 plane_state->aux.offset = offset;
2957 plane_state->aux.x = x;
2958 plane_state->aux.y = y;
2959
2960 return 0;
2961}
2962
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002963int skl_check_plane_surface(struct intel_plane_state *plane_state)
2964{
2965 const struct drm_framebuffer *fb = plane_state->base.fb;
2966 unsigned int rotation = plane_state->base.rotation;
2967 int ret;
2968
2969 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002970 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002971 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002972 fb->width << 16, fb->height << 16,
2973 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002974
Ville Syrjälä8d970652016-01-28 16:30:28 +02002975 /*
2976 * Handle the AUX surface first since
2977 * the main surface setup depends on it.
2978 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002979 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002980 ret = skl_check_nv12_aux_surface(plane_state);
2981 if (ret)
2982 return ret;
2983 } else {
2984 plane_state->aux.offset = ~0xfff;
2985 plane_state->aux.x = 0;
2986 plane_state->aux.y = 0;
2987 }
2988
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002989 ret = skl_check_main_surface(plane_state);
2990 if (ret)
2991 return ret;
2992
2993 return 0;
2994}
2995
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002996static void i9xx_update_primary_plane(struct drm_plane *primary,
2997 const struct intel_crtc_state *crtc_state,
2998 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002999{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003000 struct drm_i915_private *dev_priv = to_i915(primary->dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3002 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes81255562010-08-02 12:07:50 -07003003 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003004 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07003005 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003006 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003007 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003008 int x = plane_state->base.src.x1 >> 16;
3009 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003010
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003011 dspcntr = DISPPLANE_GAMMA_ENABLE;
3012
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003013 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003014
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003015 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003016 if (intel_crtc->pipe == PIPE_B)
3017 dspcntr |= DISPPLANE_SEL_PIPE_B;
3018
3019 /* pipesrc and dspsize control the size that is scaled from,
3020 * which should always be the user's requested size.
3021 */
3022 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003023 ((crtc_state->pipe_src_h - 1) << 16) |
3024 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003025 I915_WRITE(DSPPOS(plane), 0);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003026 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003027 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003028 ((crtc_state->pipe_src_h - 1) << 16) |
3029 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03003030 I915_WRITE(PRIMPOS(plane), 0);
3031 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003032 }
3033
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003034 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003035 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003036 dspcntr |= DISPPLANE_8BPP;
3037 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003038 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003039 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003040 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003041 case DRM_FORMAT_RGB565:
3042 dspcntr |= DISPPLANE_BGRX565;
3043 break;
3044 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003045 dspcntr |= DISPPLANE_BGRX888;
3046 break;
3047 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003048 dspcntr |= DISPPLANE_RGBX888;
3049 break;
3050 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003051 dspcntr |= DISPPLANE_BGRX101010;
3052 break;
3053 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003054 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003055 break;
3056 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003057 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07003058 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003059
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003060 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003061 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003062 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003063
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003064 if (rotation & DRM_ROTATE_180)
3065 dspcntr |= DISPPLANE_ROTATE_180;
3066
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003067 if (rotation & DRM_REFLECT_X)
3068 dspcntr |= DISPPLANE_MIRROR;
3069
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01003070 if (IS_G4X(dev_priv))
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003071 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3072
Ville Syrjälä29490562016-01-20 18:02:50 +02003073 intel_add_fb_offsets(&x, &y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003074
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003075 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterc2c75132012-07-05 12:17:30 +02003076 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003077 intel_compute_tile_offset(&x, &y, plane_state, 0);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003078
Ville Syrjäläf22aa142016-11-14 18:53:58 +02003079 if (rotation & DRM_ROTATE_180) {
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003080 x += crtc_state->pipe_src_w - 1;
3081 y += crtc_state->pipe_src_h - 1;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003082 } else if (rotation & DRM_REFLECT_X) {
3083 x += crtc_state->pipe_src_w - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303084 }
3085
Ville Syrjälä29490562016-01-20 18:02:50 +02003086 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003087
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003088 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä6687c902015-09-15 13:16:41 +03003089 intel_crtc->dspaddr_offset = linear_offset;
3090
Paulo Zanoni2db33662015-09-14 15:20:03 -03003091 intel_crtc->adjusted_x = x;
3092 intel_crtc->adjusted_y = y;
3093
Sonika Jindal48404c12014-08-22 14:06:04 +05303094 I915_WRITE(reg, dspcntr);
3095
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003096 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003097 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003098 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003099 intel_fb_gtt_offset(fb, rotation) +
3100 intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01003101 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02003102 I915_WRITE(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003103 } else {
3104 I915_WRITE(DSPADDR(plane),
3105 intel_fb_gtt_offset(fb, rotation) +
3106 intel_crtc->dspaddr_offset);
3107 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003109}
3110
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003111static void i9xx_disable_primary_plane(struct drm_plane *primary,
3112 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003113{
3114 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003115 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003117 int plane = intel_crtc->plane;
3118
3119 I915_WRITE(DSPCNTR(plane), 0);
3120 if (INTEL_INFO(dev_priv)->gen >= 4)
3121 I915_WRITE(DSPSURF(plane), 0);
3122 else
3123 I915_WRITE(DSPADDR(plane), 0);
3124 POSTING_READ(DSPCNTR(plane));
3125}
3126
3127static void ironlake_update_primary_plane(struct drm_plane *primary,
3128 const struct intel_crtc_state *crtc_state,
3129 const struct intel_plane_state *plane_state)
3130{
3131 struct drm_device *dev = primary->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003132 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3134 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003135 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02003136 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003137 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003138 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003139 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003140 int x = plane_state->base.src.x1 >> 16;
3141 int y = plane_state->base.src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003142
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003143 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03003144 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003145
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003146 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003147 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3148
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003149 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003150 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07003151 dspcntr |= DISPPLANE_8BPP;
3152 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003153 case DRM_FORMAT_RGB565:
3154 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003155 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003156 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003157 dspcntr |= DISPPLANE_BGRX888;
3158 break;
3159 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003160 dspcntr |= DISPPLANE_RGBX888;
3161 break;
3162 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003163 dspcntr |= DISPPLANE_BGRX101010;
3164 break;
3165 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003166 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003167 break;
3168 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01003169 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07003170 }
3171
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003172 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003173 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003174
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003175 if (rotation & DRM_ROTATE_180)
3176 dspcntr |= DISPPLANE_ROTATE_180;
3177
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003178 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003179 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003180
Ville Syrjälä29490562016-01-20 18:02:50 +02003181 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003182
Daniel Vetterc2c75132012-07-05 12:17:30 +02003183 intel_crtc->dspaddr_offset =
Ville Syrjälä29490562016-01-20 18:02:50 +02003184 intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003185
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003186 /* HSW+ does this automagically in hardware */
3187 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3188 rotation & DRM_ROTATE_180) {
3189 x += crtc_state->pipe_src_w - 1;
3190 y += crtc_state->pipe_src_h - 1;
Sonika Jindal48404c12014-08-22 14:06:04 +05303191 }
3192
Ville Syrjälä29490562016-01-20 18:02:50 +02003193 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003194
Paulo Zanoni2db33662015-09-14 15:20:03 -03003195 intel_crtc->adjusted_x = x;
3196 intel_crtc->adjusted_y = y;
3197
Sonika Jindal48404c12014-08-22 14:06:04 +05303198 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003199
Ville Syrjälä01f2c772011-12-20 00:06:49 +02003200 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01003201 I915_WRITE(DSPSURF(plane),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003202 intel_fb_gtt_offset(fb, rotation) +
3203 intel_crtc->dspaddr_offset);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003204 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003205 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3206 } else {
3207 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3208 I915_WRITE(DSPLINOFF(plane), linear_offset);
3209 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07003210 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003211}
3212
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003213u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3214 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00003215{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003216 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
3217 return 64;
3218 } else {
3219 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00003220
Ville Syrjälä27ba3912016-02-15 22:54:40 +02003221 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00003222 }
3223}
3224
Ville Syrjälä6687c902015-09-15 13:16:41 +03003225u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3226 unsigned int rotation)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003227{
Ville Syrjälä6687c902015-09-15 13:16:41 +03003228 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetterce7f1722015-10-14 16:51:06 +02003229 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01003230 struct i915_vma *vma;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003231
Ville Syrjälä6687c902015-09-15 13:16:41 +03003232 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003233
Chris Wilson058d88c2016-08-15 10:49:06 +01003234 vma = i915_gem_object_to_ggtt(obj, &view);
3235 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3236 view.type))
3237 return -1;
3238
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003239 return i915_ggtt_offset(vma);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003240}
3241
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003242static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3243{
3244 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003245 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003246
3247 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3248 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3249 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003250}
3251
Chandra Kondurua1b22782015-04-07 15:28:45 -07003252/*
3253 * This function detaches (aka. unbinds) unused scalers in hardware
3254 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003255static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003256{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003257 struct intel_crtc_scaler_state *scaler_state;
3258 int i;
3259
Chandra Kondurua1b22782015-04-07 15:28:45 -07003260 scaler_state = &intel_crtc->config->scaler_state;
3261
3262 /* loop through and disable scalers that aren't in use */
3263 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003264 if (!scaler_state->scalers[i].in_use)
3265 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003266 }
3267}
3268
Ville Syrjäläd2196772016-01-28 18:33:11 +02003269u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3270 unsigned int rotation)
3271{
3272 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3273 u32 stride = intel_fb_pitch(fb, plane, rotation);
3274
3275 /*
3276 * The stride is either expressed as a multiple of 64 bytes chunks for
3277 * linear buffers or in number of tiles for tiled buffers.
3278 */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003279 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003280 int cpp = fb->format->cpp[plane];
Ville Syrjäläd2196772016-01-28 18:33:11 +02003281
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003282 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003283 } else {
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003284 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003285 fb->format->format);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003286 }
3287
3288 return stride;
3289}
3290
Chandra Konduru6156a452015-04-27 13:48:39 -07003291u32 skl_plane_ctl_format(uint32_t pixel_format)
3292{
Chandra Konduru6156a452015-04-27 13:48:39 -07003293 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003294 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003295 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003296 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003297 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003298 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003299 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003300 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003301 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003302 /*
3303 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3304 * to be already pre-multiplied. We need to add a knob (or a different
3305 * DRM_FORMAT) for user-space to configure that.
3306 */
3307 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003308 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003309 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003310 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003311 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003312 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003313 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003314 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003315 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003316 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003317 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003318 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003319 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003320 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003321 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003322 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003323 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003324 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003325 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003326 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003327 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003328
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003329 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003330}
3331
3332u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3333{
Chandra Konduru6156a452015-04-27 13:48:39 -07003334 switch (fb_modifier) {
3335 case DRM_FORMAT_MOD_NONE:
3336 break;
3337 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003338 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003339 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003340 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003341 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003342 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003343 default:
3344 MISSING_CASE(fb_modifier);
3345 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003346
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003347 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003348}
3349
3350u32 skl_plane_ctl_rotation(unsigned int rotation)
3351{
Chandra Konduru6156a452015-04-27 13:48:39 -07003352 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003353 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003354 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303355 /*
3356 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3357 * while i915 HW rotation is clockwise, thats why this swapping.
3358 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003359 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303360 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003361 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003362 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003363 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303364 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003365 default:
3366 MISSING_CASE(rotation);
3367 }
3368
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003369 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003370}
3371
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003372static void skylake_update_primary_plane(struct drm_plane *plane,
3373 const struct intel_crtc_state *crtc_state,
3374 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003375{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003376 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003377 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3379 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003380 enum plane_id plane_id = to_intel_plane(plane)->id;
3381 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003382 u32 plane_ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003383 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003384 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003385 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003386 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003387 int src_x = plane_state->main.x;
3388 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003389 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3390 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3391 int dst_x = plane_state->base.dst.x1;
3392 int dst_y = plane_state->base.dst.y1;
3393 int dst_w = drm_rect_width(&plane_state->base.dst);
3394 int dst_h = drm_rect_height(&plane_state->base.dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003395
3396 plane_ctl = PLANE_CTL_ENABLE |
3397 PLANE_CTL_PIPE_GAMMA_ENABLE |
3398 PLANE_CTL_PIPE_CSC_ENABLE;
3399
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003400 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003401 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003402 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003403 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003404
Ville Syrjälä6687c902015-09-15 13:16:41 +03003405 /* Sizes are 0 based */
3406 src_w--;
3407 src_h--;
3408 dst_w--;
3409 dst_h--;
3410
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003411 intel_crtc->dspaddr_offset = surf_addr;
3412
Ville Syrjälä6687c902015-09-15 13:16:41 +03003413 intel_crtc->adjusted_x = src_x;
3414 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003415
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003416 I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
3417 I915_WRITE(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3418 I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
3419 I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003420
3421 if (scaler_id >= 0) {
3422 uint32_t ps_ctrl = 0;
3423
3424 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003425 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003426 crtc_state->scaler_state.scalers[scaler_id].mode;
3427 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3428 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3429 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3430 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003431 I915_WRITE(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003432 } else {
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003433 I915_WRITE(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003434 }
3435
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003436 I915_WRITE(PLANE_SURF(pipe, plane_id),
Ville Syrjälä6687c902015-09-15 13:16:41 +03003437 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003438
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003439 POSTING_READ(PLANE_SURF(pipe, plane_id));
Damien Lespiau70d21f02013-07-03 21:06:04 +01003440}
3441
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003442static void skylake_disable_primary_plane(struct drm_plane *primary,
3443 struct drm_crtc *crtc)
3444{
3445 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003446 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003447 enum plane_id plane_id = to_intel_plane(primary)->id;
3448 enum pipe pipe = to_intel_plane(primary)->pipe;
Lyude62e0fb82016-08-22 12:50:08 -04003449
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003450 I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
3451 I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
3452 POSTING_READ(PLANE_SURF(pipe, plane_id));
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003453}
3454
Jesse Barnes17638cd2011-06-24 12:19:23 -07003455/* Assume fb object is pinned & idle & fenced and just update base pointers */
3456static int
3457intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3458 int x, int y, enum mode_set_atomic state)
3459{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003460 /* Support for kgdboc is disabled, this needs a major rework. */
3461 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003462
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003463 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003464}
3465
Daniel Vetter5a21b662016-05-24 17:13:53 +02003466static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3467{
3468 struct intel_crtc *crtc;
3469
Chris Wilson91c8a322016-07-05 10:40:23 +01003470 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003471 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3472}
3473
Ville Syrjälä75147472014-11-24 18:28:11 +02003474static void intel_update_primary_planes(struct drm_device *dev)
3475{
Ville Syrjälä75147472014-11-24 18:28:11 +02003476 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003477
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003478 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003479 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003480 struct intel_plane_state *plane_state =
3481 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003482
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003483 if (plane_state->base.visible)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003484 plane->update_plane(&plane->base,
3485 to_intel_crtc_state(crtc->state),
3486 plane_state);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003487 }
3488}
3489
Maarten Lankhorst73974892016-08-05 23:28:27 +03003490static int
3491__intel_display_resume(struct drm_device *dev,
3492 struct drm_atomic_state *state)
3493{
3494 struct drm_crtc_state *crtc_state;
3495 struct drm_crtc *crtc;
3496 int i, ret;
3497
3498 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003499 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003500
3501 if (!state)
3502 return 0;
3503
3504 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3505 /*
3506 * Force recalculation even if we restore
3507 * current state. With fast modeset this may not result
3508 * in a modeset when the state is compatible.
3509 */
3510 crtc_state->mode_changed = true;
3511 }
3512
3513 /* ignore any reset values/BIOS leftovers in the WM registers */
3514 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3515
3516 ret = drm_atomic_commit(state);
3517
3518 WARN_ON(ret == -EDEADLK);
3519 return ret;
3520}
3521
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003522static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3523{
Ville Syrjäläae981042016-08-05 23:28:30 +03003524 return intel_has_gpu_reset(dev_priv) &&
3525 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003526}
3527
Chris Wilsonc0336662016-05-06 15:40:21 +01003528void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003529{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003530 struct drm_device *dev = &dev_priv->drm;
3531 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3532 struct drm_atomic_state *state;
3533 int ret;
3534
Maarten Lankhorst73974892016-08-05 23:28:27 +03003535 /*
3536 * Need mode_config.mutex so that we don't
3537 * trample ongoing ->detect() and whatnot.
3538 */
3539 mutex_lock(&dev->mode_config.mutex);
3540 drm_modeset_acquire_init(ctx, 0);
3541 while (1) {
3542 ret = drm_modeset_lock_all_ctx(dev, ctx);
3543 if (ret != -EDEADLK)
3544 break;
3545
3546 drm_modeset_backoff(ctx);
3547 }
3548
3549 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003550 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003551 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003552 return;
3553
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003554 /*
3555 * Disabling the crtcs gracefully seems nicer. Also the
3556 * g33 docs say we should at least disable all the planes.
3557 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003558 state = drm_atomic_helper_duplicate_state(dev, ctx);
3559 if (IS_ERR(state)) {
3560 ret = PTR_ERR(state);
3561 state = NULL;
3562 DRM_ERROR("Duplicating state failed with %i\n", ret);
3563 goto err;
3564 }
3565
3566 ret = drm_atomic_helper_disable_all(dev, ctx);
3567 if (ret) {
3568 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3569 goto err;
3570 }
3571
3572 dev_priv->modeset_restore_state = state;
3573 state->acquire_ctx = ctx;
3574 return;
3575
3576err:
Chris Wilson08536952016-10-14 13:18:18 +01003577 drm_atomic_state_put(state);
Ville Syrjälä75147472014-11-24 18:28:11 +02003578}
3579
Chris Wilsonc0336662016-05-06 15:40:21 +01003580void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003581{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003582 struct drm_device *dev = &dev_priv->drm;
3583 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3584 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3585 int ret;
3586
Daniel Vetter5a21b662016-05-24 17:13:53 +02003587 /*
3588 * Flips in the rings will be nuked by the reset,
3589 * so complete all pending flips so that user space
3590 * will get its events and not get stuck.
3591 */
3592 intel_complete_page_flips(dev_priv);
3593
Maarten Lankhorst73974892016-08-05 23:28:27 +03003594 dev_priv->modeset_restore_state = NULL;
3595
Ville Syrjälä75147472014-11-24 18:28:11 +02003596 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003597 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003598 if (!state) {
3599 /*
3600 * Flips in the rings have been nuked by the reset,
3601 * so update the base address of all primary
3602 * planes to the the last fb to make sure we're
3603 * showing the correct fb after a reset.
3604 *
3605 * FIXME: Atomic will make this obsolete since we won't schedule
3606 * CS-based flips (which might get lost in gpu resets) any more.
3607 */
3608 intel_update_primary_planes(dev);
3609 } else {
3610 ret = __intel_display_resume(dev, state);
3611 if (ret)
3612 DRM_ERROR("Restoring old state failed with %i\n", ret);
3613 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003614 } else {
3615 /*
3616 * The display has been reset as well,
3617 * so need a full re-initialization.
3618 */
3619 intel_runtime_pm_disable_interrupts(dev_priv);
3620 intel_runtime_pm_enable_interrupts(dev_priv);
3621
Imre Deak51f59202016-09-14 13:04:13 +03003622 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003623 intel_modeset_init_hw(dev);
3624
3625 spin_lock_irq(&dev_priv->irq_lock);
3626 if (dev_priv->display.hpd_irq_setup)
3627 dev_priv->display.hpd_irq_setup(dev_priv);
3628 spin_unlock_irq(&dev_priv->irq_lock);
3629
3630 ret = __intel_display_resume(dev, state);
3631 if (ret)
3632 DRM_ERROR("Restoring old state failed with %i\n", ret);
3633
3634 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003635 }
3636
Chris Wilson08536952016-10-14 13:18:18 +01003637 if (state)
3638 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003639 drm_modeset_drop_locks(ctx);
3640 drm_modeset_acquire_fini(ctx);
3641 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003642}
3643
Chris Wilson8af29b02016-09-09 14:11:47 +01003644static bool abort_flip_on_reset(struct intel_crtc *crtc)
3645{
3646 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3647
3648 if (i915_reset_in_progress(error))
3649 return true;
3650
3651 if (crtc->reset_count != i915_reset_count(error))
3652 return true;
3653
3654 return false;
3655}
3656
Chris Wilson7d5e3792014-03-04 13:15:08 +00003657static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3658{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003659 struct drm_device *dev = crtc->dev;
3660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003661 bool pending;
3662
Chris Wilson8af29b02016-09-09 14:11:47 +01003663 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003664 return false;
3665
3666 spin_lock_irq(&dev->event_lock);
3667 pending = to_intel_crtc(crtc)->flip_work != NULL;
3668 spin_unlock_irq(&dev->event_lock);
3669
3670 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003671}
3672
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003673static void intel_update_pipe_config(struct intel_crtc *crtc,
3674 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003675{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003676 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003677 struct intel_crtc_state *pipe_config =
3678 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003679
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003680 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3681 crtc->base.mode = crtc->base.state->mode;
3682
3683 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3684 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3685 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003686
3687 /*
3688 * Update pipe size and adjust fitter if needed: the reason for this is
3689 * that in compute_mode_changes we check the native mode (not the pfit
3690 * mode) to see if we can flip rather than do a full mode set. In the
3691 * fastboot case, we'll flip, but if we don't update the pipesrc and
3692 * pfit state, we'll end up with a big fb scanned out into the wrong
3693 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003694 */
3695
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003696 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003697 ((pipe_config->pipe_src_w - 1) << 16) |
3698 (pipe_config->pipe_src_h - 1));
3699
3700 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003701 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003702 skl_detach_scalers(crtc);
3703
3704 if (pipe_config->pch_pfit.enabled)
3705 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003706 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003707 if (pipe_config->pch_pfit.enabled)
3708 ironlake_pfit_enable(crtc);
3709 else if (old_crtc_state->pch_pfit.enabled)
3710 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003711 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003712}
3713
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003714static void intel_fdi_normal_train(struct drm_crtc *crtc)
3715{
3716 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003717 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3719 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003720 i915_reg_t reg;
3721 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003722
3723 /* enable normal train */
3724 reg = FDI_TX_CTL(pipe);
3725 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003726 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003727 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3728 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003729 } else {
3730 temp &= ~FDI_LINK_TRAIN_NONE;
3731 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003732 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003733 I915_WRITE(reg, temp);
3734
3735 reg = FDI_RX_CTL(pipe);
3736 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003737 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003738 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3739 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3740 } else {
3741 temp &= ~FDI_LINK_TRAIN_NONE;
3742 temp |= FDI_LINK_TRAIN_NONE;
3743 }
3744 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3745
3746 /* wait one idle pattern time */
3747 POSTING_READ(reg);
3748 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003749
3750 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003751 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003752 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3753 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003754}
3755
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003756/* The FDI link training functions for ILK/Ibexpeak. */
3757static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3758{
3759 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003760 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3762 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003763 i915_reg_t reg;
3764 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003765
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003766 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003767 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003768
Adam Jacksone1a44742010-06-25 15:32:14 -04003769 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3770 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003771 reg = FDI_RX_IMR(pipe);
3772 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003773 temp &= ~FDI_RX_SYMBOL_LOCK;
3774 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003775 I915_WRITE(reg, temp);
3776 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003777 udelay(150);
3778
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003779 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003780 reg = FDI_TX_CTL(pipe);
3781 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003782 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003783 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003784 temp &= ~FDI_LINK_TRAIN_NONE;
3785 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003786 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003787
Chris Wilson5eddb702010-09-11 13:48:45 +01003788 reg = FDI_RX_CTL(pipe);
3789 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003790 temp &= ~FDI_LINK_TRAIN_NONE;
3791 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003792 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3793
3794 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003795 udelay(150);
3796
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003797 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003798 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3799 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3800 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003801
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003803 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003804 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003805 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3806
3807 if ((temp & FDI_RX_BIT_LOCK)) {
3808 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003809 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003810 break;
3811 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003812 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003813 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003814 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003815
3816 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003817 reg = FDI_TX_CTL(pipe);
3818 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003819 temp &= ~FDI_LINK_TRAIN_NONE;
3820 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003821 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003822
Chris Wilson5eddb702010-09-11 13:48:45 +01003823 reg = FDI_RX_CTL(pipe);
3824 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003825 temp &= ~FDI_LINK_TRAIN_NONE;
3826 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003827 I915_WRITE(reg, temp);
3828
3829 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003830 udelay(150);
3831
Chris Wilson5eddb702010-09-11 13:48:45 +01003832 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003833 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003834 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003835 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3836
3837 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003838 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003839 DRM_DEBUG_KMS("FDI train 2 done.\n");
3840 break;
3841 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003842 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003843 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003844 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003845
3846 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003847
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003848}
3849
Akshay Joshi0206e352011-08-16 15:34:10 -04003850static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3852 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3853 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3854 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3855};
3856
3857/* The FDI link training functions for SNB/Cougarpoint. */
3858static void gen6_fdi_link_train(struct drm_crtc *crtc)
3859{
3860 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003861 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3863 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003864 i915_reg_t reg;
3865 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003866
Adam Jacksone1a44742010-06-25 15:32:14 -04003867 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3868 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003869 reg = FDI_RX_IMR(pipe);
3870 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003871 temp &= ~FDI_RX_SYMBOL_LOCK;
3872 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003873 I915_WRITE(reg, temp);
3874
3875 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003876 udelay(150);
3877
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003878 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003879 reg = FDI_TX_CTL(pipe);
3880 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003881 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003882 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003883 temp &= ~FDI_LINK_TRAIN_NONE;
3884 temp |= FDI_LINK_TRAIN_PATTERN_1;
3885 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3886 /* SNB-B */
3887 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003888 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003889
Daniel Vetterd74cf322012-10-26 10:58:13 +02003890 I915_WRITE(FDI_RX_MISC(pipe),
3891 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3892
Chris Wilson5eddb702010-09-11 13:48:45 +01003893 reg = FDI_RX_CTL(pipe);
3894 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003895 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003896 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3897 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3898 } else {
3899 temp &= ~FDI_LINK_TRAIN_NONE;
3900 temp |= FDI_LINK_TRAIN_PATTERN_1;
3901 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003902 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3903
3904 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003905 udelay(150);
3906
Akshay Joshi0206e352011-08-16 15:34:10 -04003907 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003908 reg = FDI_TX_CTL(pipe);
3909 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003910 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3911 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003912 I915_WRITE(reg, temp);
3913
3914 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003915 udelay(500);
3916
Sean Paulfa37d392012-03-02 12:53:39 -05003917 for (retry = 0; retry < 5; retry++) {
3918 reg = FDI_RX_IIR(pipe);
3919 temp = I915_READ(reg);
3920 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3921 if (temp & FDI_RX_BIT_LOCK) {
3922 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3923 DRM_DEBUG_KMS("FDI train 1 done.\n");
3924 break;
3925 }
3926 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003927 }
Sean Paulfa37d392012-03-02 12:53:39 -05003928 if (retry < 5)
3929 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003930 }
3931 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003933
3934 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003935 reg = FDI_TX_CTL(pipe);
3936 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003937 temp &= ~FDI_LINK_TRAIN_NONE;
3938 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003939 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003940 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3941 /* SNB-B */
3942 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3943 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003944 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003945
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 reg = FDI_RX_CTL(pipe);
3947 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003948 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003949 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3950 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3951 } else {
3952 temp &= ~FDI_LINK_TRAIN_NONE;
3953 temp |= FDI_LINK_TRAIN_PATTERN_2;
3954 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003955 I915_WRITE(reg, temp);
3956
3957 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003958 udelay(150);
3959
Akshay Joshi0206e352011-08-16 15:34:10 -04003960 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003961 reg = FDI_TX_CTL(pipe);
3962 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003963 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3964 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 I915_WRITE(reg, temp);
3966
3967 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003968 udelay(500);
3969
Sean Paulfa37d392012-03-02 12:53:39 -05003970 for (retry = 0; retry < 5; retry++) {
3971 reg = FDI_RX_IIR(pipe);
3972 temp = I915_READ(reg);
3973 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3974 if (temp & FDI_RX_SYMBOL_LOCK) {
3975 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3976 DRM_DEBUG_KMS("FDI train 2 done.\n");
3977 break;
3978 }
3979 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003980 }
Sean Paulfa37d392012-03-02 12:53:39 -05003981 if (retry < 5)
3982 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003983 }
3984 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003985 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003986
3987 DRM_DEBUG_KMS("FDI train done.\n");
3988}
3989
Jesse Barnes357555c2011-04-28 15:09:55 -07003990/* Manual link training for Ivy Bridge A0 parts */
3991static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3992{
3993 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003994 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes357555c2011-04-28 15:09:55 -07003995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3996 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003997 i915_reg_t reg;
3998 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003999
4000 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4001 for train result */
4002 reg = FDI_RX_IMR(pipe);
4003 temp = I915_READ(reg);
4004 temp &= ~FDI_RX_SYMBOL_LOCK;
4005 temp &= ~FDI_RX_BIT_LOCK;
4006 I915_WRITE(reg, temp);
4007
4008 POSTING_READ(reg);
4009 udelay(150);
4010
Daniel Vetter01a415f2012-10-27 15:58:40 +02004011 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4012 I915_READ(FDI_RX_IIR(pipe)));
4013
Jesse Barnes139ccd32013-08-19 11:04:55 -07004014 /* Try each vswing and preemphasis setting twice before moving on */
4015 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4016 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004017 reg = FDI_TX_CTL(pipe);
4018 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004019 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4020 temp &= ~FDI_TX_ENABLE;
4021 I915_WRITE(reg, temp);
4022
4023 reg = FDI_RX_CTL(pipe);
4024 temp = I915_READ(reg);
4025 temp &= ~FDI_LINK_TRAIN_AUTO;
4026 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4027 temp &= ~FDI_RX_ENABLE;
4028 I915_WRITE(reg, temp);
4029
4030 /* enable CPU FDI TX and PCH FDI RX */
4031 reg = FDI_TX_CTL(pipe);
4032 temp = I915_READ(reg);
4033 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004034 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004035 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004036 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004037 temp |= snb_b_fdi_train_param[j/2];
4038 temp |= FDI_COMPOSITE_SYNC;
4039 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4040
4041 I915_WRITE(FDI_RX_MISC(pipe),
4042 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4043
4044 reg = FDI_RX_CTL(pipe);
4045 temp = I915_READ(reg);
4046 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4047 temp |= FDI_COMPOSITE_SYNC;
4048 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4049
4050 POSTING_READ(reg);
4051 udelay(1); /* should be 0.5us */
4052
4053 for (i = 0; i < 4; i++) {
4054 reg = FDI_RX_IIR(pipe);
4055 temp = I915_READ(reg);
4056 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4057
4058 if (temp & FDI_RX_BIT_LOCK ||
4059 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4060 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4061 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4062 i);
4063 break;
4064 }
4065 udelay(1); /* should be 0.5us */
4066 }
4067 if (i == 4) {
4068 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4069 continue;
4070 }
4071
4072 /* Train 2 */
4073 reg = FDI_TX_CTL(pipe);
4074 temp = I915_READ(reg);
4075 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4076 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4077 I915_WRITE(reg, temp);
4078
4079 reg = FDI_RX_CTL(pipe);
4080 temp = I915_READ(reg);
4081 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4082 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004083 I915_WRITE(reg, temp);
4084
4085 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004086 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004087
Jesse Barnes139ccd32013-08-19 11:04:55 -07004088 for (i = 0; i < 4; i++) {
4089 reg = FDI_RX_IIR(pipe);
4090 temp = I915_READ(reg);
4091 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004092
Jesse Barnes139ccd32013-08-19 11:04:55 -07004093 if (temp & FDI_RX_SYMBOL_LOCK ||
4094 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4095 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4096 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4097 i);
4098 goto train_done;
4099 }
4100 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004101 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004102 if (i == 4)
4103 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004104 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004105
Jesse Barnes139ccd32013-08-19 11:04:55 -07004106train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004107 DRM_DEBUG_KMS("FDI train done.\n");
4108}
4109
Daniel Vetter88cefb62012-08-12 19:27:14 +02004110static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004111{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004112 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004113 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004114 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004115 i915_reg_t reg;
4116 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004117
Jesse Barnes0e23b992010-09-10 11:10:00 -07004118 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004119 reg = FDI_RX_CTL(pipe);
4120 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004121 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004122 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004123 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004124 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4125
4126 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004127 udelay(200);
4128
4129 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004130 temp = I915_READ(reg);
4131 I915_WRITE(reg, temp | FDI_PCDCLK);
4132
4133 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004134 udelay(200);
4135
Paulo Zanoni20749732012-11-23 15:30:38 -02004136 /* Enable CPU FDI TX PLL, always on for Ironlake */
4137 reg = FDI_TX_CTL(pipe);
4138 temp = I915_READ(reg);
4139 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4140 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004141
Paulo Zanoni20749732012-11-23 15:30:38 -02004142 POSTING_READ(reg);
4143 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004144 }
4145}
4146
Daniel Vetter88cefb62012-08-12 19:27:14 +02004147static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4148{
4149 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004150 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004151 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004152 i915_reg_t reg;
4153 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004154
4155 /* Switch from PCDclk to Rawclk */
4156 reg = FDI_RX_CTL(pipe);
4157 temp = I915_READ(reg);
4158 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4159
4160 /* Disable CPU FDI TX PLL */
4161 reg = FDI_TX_CTL(pipe);
4162 temp = I915_READ(reg);
4163 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4164
4165 POSTING_READ(reg);
4166 udelay(100);
4167
4168 reg = FDI_RX_CTL(pipe);
4169 temp = I915_READ(reg);
4170 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4171
4172 /* Wait for the clocks to turn off. */
4173 POSTING_READ(reg);
4174 udelay(100);
4175}
4176
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004177static void ironlake_fdi_disable(struct drm_crtc *crtc)
4178{
4179 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004180 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4182 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004183 i915_reg_t reg;
4184 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004185
4186 /* disable CPU FDI tx and PCH FDI rx */
4187 reg = FDI_TX_CTL(pipe);
4188 temp = I915_READ(reg);
4189 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4190 POSTING_READ(reg);
4191
4192 reg = FDI_RX_CTL(pipe);
4193 temp = I915_READ(reg);
4194 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004195 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004196 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4197
4198 POSTING_READ(reg);
4199 udelay(100);
4200
4201 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004202 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004203 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004204
4205 /* still set train pattern 1 */
4206 reg = FDI_TX_CTL(pipe);
4207 temp = I915_READ(reg);
4208 temp &= ~FDI_LINK_TRAIN_NONE;
4209 temp |= FDI_LINK_TRAIN_PATTERN_1;
4210 I915_WRITE(reg, temp);
4211
4212 reg = FDI_RX_CTL(pipe);
4213 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004214 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004215 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4216 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4217 } else {
4218 temp &= ~FDI_LINK_TRAIN_NONE;
4219 temp |= FDI_LINK_TRAIN_PATTERN_1;
4220 }
4221 /* BPC in FDI rx is consistent with that in PIPECONF */
4222 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004223 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004224 I915_WRITE(reg, temp);
4225
4226 POSTING_READ(reg);
4227 udelay(100);
4228}
4229
Chris Wilson49d73912016-11-29 09:50:08 +00004230bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004231{
4232 struct intel_crtc *crtc;
4233
4234 /* Note that we don't need to be called with mode_config.lock here
4235 * as our list of CRTC objects is static for the lifetime of the
4236 * device and so cannot disappear as we iterate. Similarly, we can
4237 * happily treat the predicates as racy, atomic checks as userspace
4238 * cannot claim and pin a new fb without at least acquring the
4239 * struct_mutex and so serialising with us.
4240 */
Chris Wilson49d73912016-11-29 09:50:08 +00004241 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004242 if (atomic_read(&crtc->unpin_work_count) == 0)
4243 continue;
4244
Daniel Vetter5a21b662016-05-24 17:13:53 +02004245 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004246 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004247
4248 return true;
4249 }
4250
4251 return false;
4252}
4253
Daniel Vetter5a21b662016-05-24 17:13:53 +02004254static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004255{
4256 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004257 struct intel_flip_work *work = intel_crtc->flip_work;
4258
4259 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004260
4261 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004262 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004263
4264 drm_crtc_vblank_put(&intel_crtc->base);
4265
Daniel Vetter5a21b662016-05-24 17:13:53 +02004266 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02004267 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004268
4269 trace_i915_flip_complete(intel_crtc->plane,
4270 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004271}
4272
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004273static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004274{
Chris Wilson0f911282012-04-17 10:05:38 +01004275 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004276 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004277 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004278
Daniel Vetter2c10d572012-12-20 21:24:07 +01004279 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004280
4281 ret = wait_event_interruptible_timeout(
4282 dev_priv->pending_flip_queue,
4283 !intel_crtc_has_pending_flip(crtc),
4284 60*HZ);
4285
4286 if (ret < 0)
4287 return ret;
4288
Daniel Vetter5a21b662016-05-24 17:13:53 +02004289 if (ret == 0) {
4290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4291 struct intel_flip_work *work;
4292
4293 spin_lock_irq(&dev->event_lock);
4294 work = intel_crtc->flip_work;
4295 if (work && !is_mmio_work(work)) {
4296 WARN_ONCE(1, "Removing stuck page flip\n");
4297 page_flip_completed(intel_crtc);
4298 }
4299 spin_unlock_irq(&dev->event_lock);
4300 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004301
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004302 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004303}
4304
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004305void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004306{
4307 u32 temp;
4308
4309 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4310
4311 mutex_lock(&dev_priv->sb_lock);
4312
4313 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4314 temp |= SBI_SSCCTL_DISABLE;
4315 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4316
4317 mutex_unlock(&dev_priv->sb_lock);
4318}
4319
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004320/* Program iCLKIP clock to the desired frequency */
4321static void lpt_program_iclkip(struct drm_crtc *crtc)
4322{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004323 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004324 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004325 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4326 u32 temp;
4327
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004328 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004329
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004330 /* The iCLK virtual clock root frequency is in MHz,
4331 * but the adjusted_mode->crtc_clock in in KHz. To get the
4332 * divisors, it is necessary to divide one by another, so we
4333 * convert the virtual clock precision to KHz here for higher
4334 * precision.
4335 */
4336 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004337 u32 iclk_virtual_root_freq = 172800 * 1000;
4338 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004339 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004340
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004341 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4342 clock << auxdiv);
4343 divsel = (desired_divisor / iclk_pi_range) - 2;
4344 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004345
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004346 /*
4347 * Near 20MHz is a corner case which is
4348 * out of range for the 7-bit divisor
4349 */
4350 if (divsel <= 0x7f)
4351 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004352 }
4353
4354 /* This should not happen with any sane values */
4355 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4356 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4357 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4358 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4359
4360 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004361 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004362 auxdiv,
4363 divsel,
4364 phasedir,
4365 phaseinc);
4366
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004367 mutex_lock(&dev_priv->sb_lock);
4368
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004369 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004370 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004371 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4372 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4373 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4374 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4375 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4376 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004377 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004378
4379 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004380 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004381 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4382 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004383 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004384
4385 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004386 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004387 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004388 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004389
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004390 mutex_unlock(&dev_priv->sb_lock);
4391
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004392 /* Wait for initialization time */
4393 udelay(24);
4394
4395 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4396}
4397
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004398int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4399{
4400 u32 divsel, phaseinc, auxdiv;
4401 u32 iclk_virtual_root_freq = 172800 * 1000;
4402 u32 iclk_pi_range = 64;
4403 u32 desired_divisor;
4404 u32 temp;
4405
4406 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4407 return 0;
4408
4409 mutex_lock(&dev_priv->sb_lock);
4410
4411 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4412 if (temp & SBI_SSCCTL_DISABLE) {
4413 mutex_unlock(&dev_priv->sb_lock);
4414 return 0;
4415 }
4416
4417 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4418 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4419 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4420 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4421 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4422
4423 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4424 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4425 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4426
4427 mutex_unlock(&dev_priv->sb_lock);
4428
4429 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4430
4431 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4432 desired_divisor << auxdiv);
4433}
4434
Daniel Vetter275f01b22013-05-03 11:49:47 +02004435static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4436 enum pipe pch_transcoder)
4437{
4438 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004439 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004440 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004441
4442 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4443 I915_READ(HTOTAL(cpu_transcoder)));
4444 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4445 I915_READ(HBLANK(cpu_transcoder)));
4446 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4447 I915_READ(HSYNC(cpu_transcoder)));
4448
4449 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4450 I915_READ(VTOTAL(cpu_transcoder)));
4451 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4452 I915_READ(VBLANK(cpu_transcoder)));
4453 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4454 I915_READ(VSYNC(cpu_transcoder)));
4455 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4456 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4457}
4458
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004459static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004460{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004461 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004462 uint32_t temp;
4463
4464 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004465 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004466 return;
4467
4468 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4469 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4470
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004471 temp &= ~FDI_BC_BIFURCATION_SELECT;
4472 if (enable)
4473 temp |= FDI_BC_BIFURCATION_SELECT;
4474
4475 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004476 I915_WRITE(SOUTH_CHICKEN1, temp);
4477 POSTING_READ(SOUTH_CHICKEN1);
4478}
4479
4480static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4481{
4482 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004483
4484 switch (intel_crtc->pipe) {
4485 case PIPE_A:
4486 break;
4487 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004488 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004489 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004490 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004491 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004492
4493 break;
4494 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004495 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004496
4497 break;
4498 default:
4499 BUG();
4500 }
4501}
4502
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004503/* Return which DP Port should be selected for Transcoder DP control */
4504static enum port
4505intel_trans_dp_port_sel(struct drm_crtc *crtc)
4506{
4507 struct drm_device *dev = crtc->dev;
4508 struct intel_encoder *encoder;
4509
4510 for_each_encoder_on_crtc(dev, crtc, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004511 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004512 encoder->type == INTEL_OUTPUT_EDP)
4513 return enc_to_dig_port(&encoder->base)->port;
4514 }
4515
4516 return -1;
4517}
4518
Jesse Barnesf67a5592011-01-05 10:31:48 -08004519/*
4520 * Enable PCH resources required for PCH ports:
4521 * - PCH PLLs
4522 * - FDI training & RX/TX
4523 * - update transcoder timings
4524 * - DP transcoding bits
4525 * - transcoder
4526 */
4527static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004528{
4529 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004530 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4532 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004533 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004534
Daniel Vetterab9412b2013-05-03 11:49:46 +02004535 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004536
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004537 if (IS_IVYBRIDGE(dev_priv))
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004538 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4539
Daniel Vettercd986ab2012-10-26 10:58:12 +02004540 /* Write the TU size bits before fdi link training, so that error
4541 * detection works. */
4542 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4543 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4544
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004545 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004546 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004547
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004548 /* We need to program the right clock selection before writing the pixel
4549 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004550 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004551 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004552
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004553 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004554 temp |= TRANS_DPLL_ENABLE(pipe);
4555 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004556 if (intel_crtc->config->shared_dpll ==
4557 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004558 temp |= sel;
4559 else
4560 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004561 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004562 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004563
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004564 /* XXX: pch pll's can be enabled any time before we enable the PCH
4565 * transcoder, and we actually should do this to not upset any PCH
4566 * transcoder that already use the clock when we share it.
4567 *
4568 * Note that enable_shared_dpll tries to do the right thing, but
4569 * get_shared_dpll unconditionally resets the pll - we need that to have
4570 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004571 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004572
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004573 /* set transcoder timing, panel must allow it */
4574 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004575 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004576
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004577 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004578
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004579 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004580 if (HAS_PCH_CPT(dev_priv) &&
4581 intel_crtc_has_dp_encoder(intel_crtc->config)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004582 const struct drm_display_mode *adjusted_mode =
4583 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004584 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004585 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004586 temp = I915_READ(reg);
4587 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004588 TRANS_DP_SYNC_MASK |
4589 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004590 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004591 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004592
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004593 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004594 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004595 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004596 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004597
4598 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004599 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004600 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004601 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004602 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004603 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004604 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004605 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004606 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004607 break;
4608 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004609 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004610 }
4611
Chris Wilson5eddb702010-09-11 13:48:45 +01004612 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004613 }
4614
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004615 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004616}
4617
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004618static void lpt_pch_enable(struct drm_crtc *crtc)
4619{
4620 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004621 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004623 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004624
Daniel Vetterab9412b2013-05-03 11:49:46 +02004625 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004626
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004627 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004628
Paulo Zanoni0540e482012-10-31 18:12:40 -02004629 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004630 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004631
Paulo Zanoni937bb612012-10-31 18:12:47 -02004632 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004633}
4634
Daniel Vettera1520312013-05-03 11:49:50 +02004635static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004636{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004637 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004638 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004639 u32 temp;
4640
4641 temp = I915_READ(dslreg);
4642 udelay(500);
4643 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004644 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004645 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004646 }
4647}
4648
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004649static int
4650skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4651 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4652 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004653{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004654 struct intel_crtc_scaler_state *scaler_state =
4655 &crtc_state->scaler_state;
4656 struct intel_crtc *intel_crtc =
4657 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004658 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004659
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004660 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004661 (src_h != dst_w || src_w != dst_h):
4662 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004663
4664 /*
4665 * if plane is being disabled or scaler is no more required or force detach
4666 * - free scaler binded to this plane/crtc
4667 * - in order to do this, update crtc->scaler_usage
4668 *
4669 * Here scaler state in crtc_state is set free so that
4670 * scaler can be assigned to other user. Actual register
4671 * update to free the scaler is done in plane/panel-fit programming.
4672 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4673 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004674 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004675 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004676 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004677 scaler_state->scalers[*scaler_id].in_use = 0;
4678
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004679 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4680 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4681 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004682 scaler_state->scaler_users);
4683 *scaler_id = -1;
4684 }
4685 return 0;
4686 }
4687
4688 /* range checks */
4689 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4690 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4691
4692 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4693 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004694 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004695 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004696 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004697 return -EINVAL;
4698 }
4699
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004700 /* mark this plane as a scaler user in crtc_state */
4701 scaler_state->scaler_users |= (1 << scaler_user);
4702 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4703 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4704 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4705 scaler_state->scaler_users);
4706
4707 return 0;
4708}
4709
4710/**
4711 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4712 *
4713 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004714 *
4715 * Return
4716 * 0 - scaler_usage updated successfully
4717 * error - requested scaling cannot be supported or other error condition
4718 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004719int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004720{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004721 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004722
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004723 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004724 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004725 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004726 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004727}
4728
4729/**
4730 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4731 *
4732 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004733 * @plane_state: atomic plane state to update
4734 *
4735 * Return
4736 * 0 - scaler_usage updated successfully
4737 * error - requested scaling cannot be supported or other error condition
4738 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004739static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4740 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004741{
4742
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004743 struct intel_plane *intel_plane =
4744 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004745 struct drm_framebuffer *fb = plane_state->base.fb;
4746 int ret;
4747
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004748 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004749
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004750 ret = skl_update_scaler(crtc_state, force_detach,
4751 drm_plane_index(&intel_plane->base),
4752 &plane_state->scaler_id,
4753 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004754 drm_rect_width(&plane_state->base.src) >> 16,
4755 drm_rect_height(&plane_state->base.src) >> 16,
4756 drm_rect_width(&plane_state->base.dst),
4757 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004758
4759 if (ret || plane_state->scaler_id < 0)
4760 return ret;
4761
Chandra Kondurua1b22782015-04-07 15:28:45 -07004762 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004763 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004764 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4765 intel_plane->base.base.id,
4766 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004767 return -EINVAL;
4768 }
4769
4770 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004771 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004772 case DRM_FORMAT_RGB565:
4773 case DRM_FORMAT_XBGR8888:
4774 case DRM_FORMAT_XRGB8888:
4775 case DRM_FORMAT_ABGR8888:
4776 case DRM_FORMAT_ARGB8888:
4777 case DRM_FORMAT_XRGB2101010:
4778 case DRM_FORMAT_XBGR2101010:
4779 case DRM_FORMAT_YUYV:
4780 case DRM_FORMAT_YVYU:
4781 case DRM_FORMAT_UYVY:
4782 case DRM_FORMAT_VYUY:
4783 break;
4784 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004785 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4786 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004787 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004788 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004789 }
4790
Chandra Kondurua1b22782015-04-07 15:28:45 -07004791 return 0;
4792}
4793
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004794static void skylake_scaler_disable(struct intel_crtc *crtc)
4795{
4796 int i;
4797
4798 for (i = 0; i < crtc->num_scalers; i++)
4799 skl_detach_scaler(crtc, i);
4800}
4801
4802static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004803{
4804 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004805 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004806 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004807 struct intel_crtc_scaler_state *scaler_state =
4808 &crtc->config->scaler_state;
4809
4810 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4811
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004812 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004813 int id;
4814
4815 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4816 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4817 return;
4818 }
4819
4820 id = scaler_state->scaler_id;
4821 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4822 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4823 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4824 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4825
4826 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004827 }
4828}
4829
Jesse Barnesb074cec2013-04-25 12:55:02 -07004830static void ironlake_pfit_enable(struct intel_crtc *crtc)
4831{
4832 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004833 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004834 int pipe = crtc->pipe;
4835
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004836 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004837 /* Force use of hard-coded filter coefficients
4838 * as some pre-programmed values are broken,
4839 * e.g. x201.
4840 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004841 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004842 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4843 PF_PIPE_SEL_IVB(pipe));
4844 else
4845 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004846 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4847 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004848 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004849}
4850
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004851void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004852{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004853 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004854 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004855
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004856 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004857 return;
4858
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004859 /*
4860 * We can only enable IPS after we enable a plane and wait for a vblank
4861 * This function is called from post_plane_update, which is run after
4862 * a vblank wait.
4863 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004864
Paulo Zanonid77e4532013-09-24 13:52:55 -03004865 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004866 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004867 mutex_lock(&dev_priv->rps.hw_lock);
4868 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4869 mutex_unlock(&dev_priv->rps.hw_lock);
4870 /* Quoting Art Runyan: "its not safe to expect any particular
4871 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004872 * mailbox." Moreover, the mailbox may return a bogus state,
4873 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004874 */
4875 } else {
4876 I915_WRITE(IPS_CTL, IPS_ENABLE);
4877 /* The bit only becomes 1 in the next vblank, so this wait here
4878 * is essentially intel_wait_for_vblank. If we don't have this
4879 * and don't wait for vblanks until the end of crtc_enable, then
4880 * the HW state readout code will complain that the expected
4881 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004882 if (intel_wait_for_register(dev_priv,
4883 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4884 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004885 DRM_ERROR("Timed out waiting for IPS enable\n");
4886 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004887}
4888
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004889void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004890{
4891 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004892 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004893
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004894 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004895 return;
4896
4897 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004898 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004899 mutex_lock(&dev_priv->rps.hw_lock);
4900 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4901 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004902 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004903 if (intel_wait_for_register(dev_priv,
4904 IPS_CTL, IPS_ENABLE, 0,
4905 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004906 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004907 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004908 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004909 POSTING_READ(IPS_CTL);
4910 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004911
4912 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004913 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004914}
4915
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004916static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004917{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004918 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004919 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004920 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004921
4922 mutex_lock(&dev->struct_mutex);
4923 dev_priv->mm.interruptible = false;
4924 (void) intel_overlay_switch_off(intel_crtc->overlay);
4925 dev_priv->mm.interruptible = true;
4926 mutex_unlock(&dev->struct_mutex);
4927 }
4928
4929 /* Let userspace switch the overlay on again. In most cases userspace
4930 * has to recompute where to put it anyway.
4931 */
4932}
4933
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004934/**
4935 * intel_post_enable_primary - Perform operations after enabling primary plane
4936 * @crtc: the CRTC whose primary plane was just enabled
4937 *
4938 * Performs potentially sleeping operations that must be done after the primary
4939 * plane is enabled, such as updating FBC and IPS. Note that this may be
4940 * called due to an explicit primary plane update, or due to an implicit
4941 * re-enable that is caused when a sprite plane is updated to no longer
4942 * completely hide the primary plane.
4943 */
4944static void
4945intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004946{
4947 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004948 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4950 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004951
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004952 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004953 * FIXME IPS should be fine as long as one plane is
4954 * enabled, but in practice it seems to have problems
4955 * when going from primary only to sprite only and vice
4956 * versa.
4957 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004958 hsw_enable_ips(intel_crtc);
4959
Daniel Vetterf99d7062014-06-19 16:01:59 +02004960 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004961 * Gen2 reports pipe underruns whenever all planes are disabled.
4962 * So don't enable underrun reporting before at least some planes
4963 * are enabled.
4964 * FIXME: Need to fix the logic to work when we turn off all planes
4965 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004966 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004967 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004968 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4969
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004970 /* Underruns don't always raise interrupts, so check manually. */
4971 intel_check_cpu_fifo_underruns(dev_priv);
4972 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004973}
4974
Ville Syrjälä2622a082016-03-09 19:07:26 +02004975/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004976static void
4977intel_pre_disable_primary(struct drm_crtc *crtc)
4978{
4979 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004980 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4982 int pipe = intel_crtc->pipe;
4983
4984 /*
4985 * Gen2 reports pipe underruns whenever all planes are disabled.
4986 * So diasble underrun reporting before all the planes get disabled.
4987 * FIXME: Need to fix the logic to work when we turn off all planes
4988 * but leave the pipe running.
4989 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004990 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004991 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4992
4993 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004994 * FIXME IPS should be fine as long as one plane is
4995 * enabled, but in practice it seems to have problems
4996 * when going from primary only to sprite only and vice
4997 * versa.
4998 */
4999 hsw_disable_ips(intel_crtc);
5000}
5001
5002/* FIXME get rid of this and use pre_plane_update */
5003static void
5004intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5005{
5006 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005007 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5009 int pipe = intel_crtc->pipe;
5010
5011 intel_pre_disable_primary(crtc);
5012
5013 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005014 * Vblank time updates from the shadow to live plane control register
5015 * are blocked if the memory self-refresh mode is active at that
5016 * moment. So to make sure the plane gets truly disabled, disable
5017 * first the self-refresh mode. The self-refresh enable bit in turn
5018 * will be checked/applied by the HW only at the next frame start
5019 * event which is after the vblank start event, so we need to have a
5020 * wait-for-vblank between disabling the plane and the pipe.
5021 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005022 if (HAS_GMCH_DISPLAY(dev_priv) &&
5023 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005024 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005025}
5026
Daniel Vetter5a21b662016-05-24 17:13:53 +02005027static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5028{
5029 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5030 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5031 struct intel_crtc_state *pipe_config =
5032 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005033 struct drm_plane *primary = crtc->base.primary;
5034 struct drm_plane_state *old_pri_state =
5035 drm_atomic_get_existing_plane_state(old_state, primary);
5036
Chris Wilson5748b6a2016-08-04 16:32:38 +01005037 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005038
5039 crtc->wm.cxsr_allowed = true;
5040
5041 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005042 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005043
5044 if (old_pri_state) {
5045 struct intel_plane_state *primary_state =
5046 to_intel_plane_state(primary->state);
5047 struct intel_plane_state *old_primary_state =
5048 to_intel_plane_state(old_pri_state);
5049
5050 intel_fbc_post_update(crtc);
5051
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005052 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005053 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005054 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005055 intel_post_enable_primary(&crtc->base);
5056 }
5057}
5058
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005059static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005060{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005061 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005062 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005063 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01005064 struct intel_crtc_state *pipe_config =
5065 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005066 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5067 struct drm_plane *primary = crtc->base.primary;
5068 struct drm_plane_state *old_pri_state =
5069 drm_atomic_get_existing_plane_state(old_state, primary);
5070 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005071 struct intel_atomic_state *old_intel_state =
5072 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005073
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005074 if (old_pri_state) {
5075 struct intel_plane_state *primary_state =
5076 to_intel_plane_state(primary->state);
5077 struct intel_plane_state *old_primary_state =
5078 to_intel_plane_state(old_pri_state);
5079
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005080 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005081
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005082 if (old_primary_state->base.visible &&
5083 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005084 intel_pre_disable_primary(&crtc->base);
5085 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005086
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01005087 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03005088 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01005089
Ville Syrjälä2622a082016-03-09 19:07:26 +02005090 /*
5091 * Vblank time updates from the shadow to live plane control register
5092 * are blocked if the memory self-refresh mode is active at that
5093 * moment. So to make sure the plane gets truly disabled, disable
5094 * first the self-refresh mode. The self-refresh enable bit in turn
5095 * will be checked/applied by the HW only at the next frame start
5096 * event which is after the vblank start event, so we need to have a
5097 * wait-for-vblank between disabling the plane and the pipe.
5098 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005099 if (old_crtc_state->base.active &&
5100 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005101 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjälä852eb002015-06-24 22:00:07 +03005102 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005103
Matt Ropered4a6a72016-02-23 17:20:13 -08005104 /*
5105 * IVB workaround: must disable low power watermarks for at least
5106 * one frame before enabling scaling. LP watermarks can be re-enabled
5107 * when scaling is disabled.
5108 *
5109 * WaCxSRDisabledForSpriteScaling:ivb
5110 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005111 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005112 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005113
5114 /*
5115 * If we're doing a modeset, we're done. No need to do any pre-vblank
5116 * watermark programming here.
5117 */
5118 if (needs_modeset(&pipe_config->base))
5119 return;
5120
5121 /*
5122 * For platforms that support atomic watermarks, program the
5123 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5124 * will be the intermediate values that are safe for both pre- and
5125 * post- vblank; when vblank happens, the 'active' values will be set
5126 * to the final 'target' values and we'll do this again to get the
5127 * optimal watermarks. For gen9+ platforms, the values we program here
5128 * will be the final target values which will get automatically latched
5129 * at vblank time; no further programming will be necessary.
5130 *
5131 * If a platform hasn't been transitioned to atomic watermarks yet,
5132 * we'll continue to update watermarks the old way, if flags tell
5133 * us to.
5134 */
5135 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005136 dev_priv->display.initial_watermarks(old_intel_state,
5137 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005138 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005139 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005140}
5141
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005142static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005143{
5144 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005146 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005147 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005148
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005149 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005150
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005151 drm_for_each_plane_mask(p, dev, plane_mask)
5152 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005153
Daniel Vetterf99d7062014-06-19 16:01:59 +02005154 /*
5155 * FIXME: Once we grow proper nuclear flip support out of this we need
5156 * to compute the mask of flip planes precisely. For the time being
5157 * consider this a flip to a NULL plane.
5158 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005159 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005160}
5161
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005162static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005163 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005164 struct drm_atomic_state *old_state)
5165{
5166 struct drm_connector_state *old_conn_state;
5167 struct drm_connector *conn;
5168 int i;
5169
5170 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5171 struct drm_connector_state *conn_state = conn->state;
5172 struct intel_encoder *encoder =
5173 to_intel_encoder(conn_state->best_encoder);
5174
5175 if (conn_state->crtc != crtc)
5176 continue;
5177
5178 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005179 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005180 }
5181}
5182
5183static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005184 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005185 struct drm_atomic_state *old_state)
5186{
5187 struct drm_connector_state *old_conn_state;
5188 struct drm_connector *conn;
5189 int i;
5190
5191 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5192 struct drm_connector_state *conn_state = conn->state;
5193 struct intel_encoder *encoder =
5194 to_intel_encoder(conn_state->best_encoder);
5195
5196 if (conn_state->crtc != crtc)
5197 continue;
5198
5199 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005200 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005201 }
5202}
5203
5204static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005205 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005206 struct drm_atomic_state *old_state)
5207{
5208 struct drm_connector_state *old_conn_state;
5209 struct drm_connector *conn;
5210 int i;
5211
5212 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5213 struct drm_connector_state *conn_state = conn->state;
5214 struct intel_encoder *encoder =
5215 to_intel_encoder(conn_state->best_encoder);
5216
5217 if (conn_state->crtc != crtc)
5218 continue;
5219
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005220 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005221 intel_opregion_notify_encoder(encoder, true);
5222 }
5223}
5224
5225static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005226 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005227 struct drm_atomic_state *old_state)
5228{
5229 struct drm_connector_state *old_conn_state;
5230 struct drm_connector *conn;
5231 int i;
5232
5233 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5234 struct intel_encoder *encoder =
5235 to_intel_encoder(old_conn_state->best_encoder);
5236
5237 if (old_conn_state->crtc != crtc)
5238 continue;
5239
5240 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005241 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005242 }
5243}
5244
5245static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005246 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005247 struct drm_atomic_state *old_state)
5248{
5249 struct drm_connector_state *old_conn_state;
5250 struct drm_connector *conn;
5251 int i;
5252
5253 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5254 struct intel_encoder *encoder =
5255 to_intel_encoder(old_conn_state->best_encoder);
5256
5257 if (old_conn_state->crtc != crtc)
5258 continue;
5259
5260 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005261 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005262 }
5263}
5264
5265static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005266 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005267 struct drm_atomic_state *old_state)
5268{
5269 struct drm_connector_state *old_conn_state;
5270 struct drm_connector *conn;
5271 int i;
5272
5273 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5274 struct intel_encoder *encoder =
5275 to_intel_encoder(old_conn_state->best_encoder);
5276
5277 if (old_conn_state->crtc != crtc)
5278 continue;
5279
5280 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005281 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005282 }
5283}
5284
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005285static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5286 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005287{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005288 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005289 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005290 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5292 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005293 struct intel_atomic_state *old_intel_state =
5294 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005295
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005296 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005297 return;
5298
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005299 /*
5300 * Sometimes spurious CPU pipe underruns happen during FDI
5301 * training, at least with VGA+HDMI cloning. Suppress them.
5302 *
5303 * On ILK we get an occasional spurious CPU pipe underruns
5304 * between eDP port A enable and vdd enable. Also PCH port
5305 * enable seems to result in the occasional CPU pipe underrun.
5306 *
5307 * Spurious PCH underruns also occur during PCH enabling.
5308 */
5309 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5310 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005311 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005312 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5313
5314 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005315 intel_prepare_shared_dpll(intel_crtc);
5316
Ville Syrjälä37a56502016-06-22 21:57:04 +03005317 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305318 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005319
5320 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005321 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005322
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005323 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005324 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005325 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005326 }
5327
5328 ironlake_set_pipeconf(crtc);
5329
Jesse Barnesf67a5592011-01-05 10:31:48 -08005330 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005331
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005332 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005333
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005334 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005335 /* Note: FDI PLL enabling _must_ be done before we enable the
5336 * cpu pipes, hence this is separate from all the other fdi/pch
5337 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005338 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005339 } else {
5340 assert_fdi_tx_disabled(dev_priv, pipe);
5341 assert_fdi_rx_disabled(dev_priv, pipe);
5342 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005343
Jesse Barnesb074cec2013-04-25 12:55:02 -07005344 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005345
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005346 /*
5347 * On ILK+ LUT must be loaded before the pipe is running but with
5348 * clocks enabled
5349 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005350 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005351
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005352 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005353 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005354 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005355
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005356 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005357 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005358
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005359 assert_vblank_disabled(crtc);
5360 drm_crtc_vblank_on(crtc);
5361
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005362 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005363
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005364 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005365 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005366
5367 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5368 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005369 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005370 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005371 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005372}
5373
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005374/* IPS only exists on ULT machines and is tied to pipe A. */
5375static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5376{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005377 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005378}
5379
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005380static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5381 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005382{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005383 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005384 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005386 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005387 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005388 struct intel_atomic_state *old_intel_state =
5389 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005390
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005391 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005392 return;
5393
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005394 if (intel_crtc->config->has_pch_encoder)
5395 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5396 false);
5397
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005398 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005399
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005400 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005401 intel_enable_shared_dpll(intel_crtc);
5402
Ville Syrjälä37a56502016-06-22 21:57:04 +03005403 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305404 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005405
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005406 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005407 intel_set_pipe_timings(intel_crtc);
5408
Jani Nikulabc58be62016-03-18 17:05:39 +02005409 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005410
Jani Nikula4d1de972016-03-18 17:05:42 +02005411 if (cpu_transcoder != TRANSCODER_EDP &&
5412 !transcoder_is_dsi(cpu_transcoder)) {
5413 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005414 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005415 }
5416
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005417 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005418 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005419 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005420 }
5421
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005422 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005423 haswell_set_pipeconf(crtc);
5424
Jani Nikula391bf042016-03-18 17:05:40 +02005425 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005426
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005427 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005428
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005429 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005430
Daniel Vetter6b698512015-11-28 11:05:39 +01005431 if (intel_crtc->config->has_pch_encoder)
5432 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5433 else
5434 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5435
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005436 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005437
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005438 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005439 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005440
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005441 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305442 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005443
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005444 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005445 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005446 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005447 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005448
5449 /*
5450 * On ILK+ LUT must be loaded before the pipe is running but with
5451 * clocks enabled
5452 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005453 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005454
Paulo Zanoni1f544382012-10-24 11:32:00 -02005455 intel_ddi_set_pipe_settings(crtc);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005456 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305457 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005458
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005459 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005460 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005461
5462 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005463 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005464 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005465
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005466 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005467 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005468
Ville Syrjälä00370712016-11-14 19:44:06 +02005469 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Dave Airlie0e32b392014-05-02 14:02:48 +10005470 intel_ddi_set_vc_payload_alloc(crtc, true);
5471
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005472 assert_vblank_disabled(crtc);
5473 drm_crtc_vblank_on(crtc);
5474
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005475 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005476
Daniel Vetter6b698512015-11-28 11:05:39 +01005477 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005478 intel_wait_for_vblank(dev_priv, pipe);
5479 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005480 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005481 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5482 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005483 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005484
Paulo Zanonie4916942013-09-20 16:21:19 -03005485 /* If we change the relative order between pipe/planes enabling, we need
5486 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005487 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005488 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005489 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5490 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005491 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005492}
5493
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005494static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005495{
5496 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005497 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005498 int pipe = crtc->pipe;
5499
5500 /* To avoid upsetting the power well on haswell only disable the pfit if
5501 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005502 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005503 I915_WRITE(PF_CTL(pipe), 0);
5504 I915_WRITE(PF_WIN_POS(pipe), 0);
5505 I915_WRITE(PF_WIN_SZ(pipe), 0);
5506 }
5507}
5508
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005509static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5510 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005511{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005512 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005513 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005514 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5516 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005517
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005518 /*
5519 * Sometimes spurious CPU pipe underruns happen when the
5520 * pipe is already disabled, but FDI RX/TX is still enabled.
5521 * Happens at least with VGA+HDMI cloning. Suppress them.
5522 */
5523 if (intel_crtc->config->has_pch_encoder) {
5524 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005525 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005526 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005527
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005528 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005529
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005530 drm_crtc_vblank_off(crtc);
5531 assert_vblank_disabled(crtc);
5532
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005533 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005534
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005535 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005536
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005537 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005538 ironlake_fdi_disable(crtc);
5539
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005540 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005541
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005542 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005543 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005544
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005545 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005546 i915_reg_t reg;
5547 u32 temp;
5548
Daniel Vetterd925c592013-06-05 13:34:04 +02005549 /* disable TRANS_DP_CTL */
5550 reg = TRANS_DP_CTL(pipe);
5551 temp = I915_READ(reg);
5552 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5553 TRANS_DP_PORT_SEL_MASK);
5554 temp |= TRANS_DP_PORT_SEL_NONE;
5555 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005556
Daniel Vetterd925c592013-06-05 13:34:04 +02005557 /* disable DPLL_SEL */
5558 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005559 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005560 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005561 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005562
Daniel Vetterd925c592013-06-05 13:34:04 +02005563 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005564 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005565
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005566 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005567 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005568}
5569
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005570static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5571 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005572{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005573 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005574 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005576 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005577
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005578 if (intel_crtc->config->has_pch_encoder)
5579 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5580 false);
5581
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005582 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005583
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005584 drm_crtc_vblank_off(crtc);
5585 assert_vblank_disabled(crtc);
5586
Jani Nikula4d1de972016-03-18 17:05:42 +02005587 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005588 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005589 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005590
Ville Syrjälä00370712016-11-14 19:44:06 +02005591 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005592 intel_ddi_set_vc_payload_alloc(crtc, false);
5593
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005594 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305595 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005596
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005597 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005598 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005599 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005600 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005601
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005602 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305603 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005604
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005605 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005606
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005607 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005608 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5609 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005610}
5611
Jesse Barnes2dd24552013-04-25 12:55:01 -07005612static void i9xx_pfit_enable(struct intel_crtc *crtc)
5613{
5614 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005615 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005616 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005617
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005618 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005619 return;
5620
Daniel Vetterc0b03412013-05-28 12:05:54 +02005621 /*
5622 * The panel fitter should only be adjusted whilst the pipe is disabled,
5623 * according to register description and PRM.
5624 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005625 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5626 assert_pipe_disabled(dev_priv, crtc->pipe);
5627
Jesse Barnesb074cec2013-04-25 12:55:02 -07005628 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5629 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005630
5631 /* Border color in case we don't scale up to the full screen. Black by
5632 * default, change to something else for debugging. */
5633 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005634}
5635
Dave Airlied05410f2014-06-05 13:22:59 +10005636static enum intel_display_power_domain port_to_power_domain(enum port port)
5637{
5638 switch (port) {
5639 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005640 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005641 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005642 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005643 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005644 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005645 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005646 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005647 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005648 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005649 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005650 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005651 return POWER_DOMAIN_PORT_OTHER;
5652 }
5653}
5654
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005655static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5656{
5657 switch (port) {
5658 case PORT_A:
5659 return POWER_DOMAIN_AUX_A;
5660 case PORT_B:
5661 return POWER_DOMAIN_AUX_B;
5662 case PORT_C:
5663 return POWER_DOMAIN_AUX_C;
5664 case PORT_D:
5665 return POWER_DOMAIN_AUX_D;
5666 case PORT_E:
5667 /* FIXME: Check VBT for actual wiring of PORT E */
5668 return POWER_DOMAIN_AUX_D;
5669 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005670 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005671 return POWER_DOMAIN_AUX_A;
5672 }
5673}
5674
Imre Deak319be8a2014-03-04 19:22:57 +02005675enum intel_display_power_domain
5676intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005677{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005678 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Imre Deak319be8a2014-03-04 19:22:57 +02005679 struct intel_digital_port *intel_dig_port;
5680
5681 switch (intel_encoder->type) {
5682 case INTEL_OUTPUT_UNKNOWN:
5683 /* Only DDI platforms should ever use this output type */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005684 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005685 case INTEL_OUTPUT_DP:
Imre Deak319be8a2014-03-04 19:22:57 +02005686 case INTEL_OUTPUT_HDMI:
5687 case INTEL_OUTPUT_EDP:
5688 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005689 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005690 case INTEL_OUTPUT_DP_MST:
5691 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5692 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005693 case INTEL_OUTPUT_ANALOG:
5694 return POWER_DOMAIN_PORT_CRT;
5695 case INTEL_OUTPUT_DSI:
5696 return POWER_DOMAIN_PORT_DSI;
5697 default:
5698 return POWER_DOMAIN_PORT_OTHER;
5699 }
5700}
5701
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005702enum intel_display_power_domain
5703intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5704{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005705 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005706 struct intel_digital_port *intel_dig_port;
5707
5708 switch (intel_encoder->type) {
5709 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005710 case INTEL_OUTPUT_HDMI:
5711 /*
5712 * Only DDI platforms should ever use these output types.
5713 * We can get here after the HDMI detect code has already set
5714 * the type of the shared encoder. Since we can't be sure
5715 * what's the status of the given connectors, play safe and
5716 * run the DP detection too.
5717 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01005718 WARN_ON_ONCE(!HAS_DDI(dev_priv));
Ville Syrjäläcca05022016-06-22 21:57:06 +03005719 case INTEL_OUTPUT_DP:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005720 case INTEL_OUTPUT_EDP:
5721 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5722 return port_to_aux_power_domain(intel_dig_port->port);
5723 case INTEL_OUTPUT_DP_MST:
5724 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5725 return port_to_aux_power_domain(intel_dig_port->port);
5726 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005727 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005728 return POWER_DOMAIN_AUX_A;
5729 }
5730}
5731
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005732static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5733 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005734{
5735 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005736 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5738 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005739 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005740 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005741
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005742 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005743 return 0;
5744
Imre Deak77d22dc2014-03-05 16:20:52 +02005745 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5746 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005747 if (crtc_state->pch_pfit.enabled ||
5748 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005749 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5750
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005751 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5752 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5753
Imre Deak319be8a2014-03-04 19:22:57 +02005754 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005755 }
Imre Deak319be8a2014-03-04 19:22:57 +02005756
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005757 if (crtc_state->shared_dpll)
5758 mask |= BIT(POWER_DOMAIN_PLLS);
5759
Imre Deak77d22dc2014-03-05 16:20:52 +02005760 return mask;
5761}
5762
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005763static unsigned long
5764modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5765 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005766{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005767 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5769 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005770 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005771
5772 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005773 intel_crtc->enabled_power_domains = new_domains =
5774 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005775
Daniel Vetter5a21b662016-05-24 17:13:53 +02005776 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005777
5778 for_each_power_domain(domain, domains)
5779 intel_display_power_get(dev_priv, domain);
5780
Daniel Vetter5a21b662016-05-24 17:13:53 +02005781 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005782}
5783
5784static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5785 unsigned long domains)
5786{
5787 enum intel_display_power_domain domain;
5788
5789 for_each_power_domain(domain, domains)
5790 intel_display_power_put(dev_priv, domain);
5791}
5792
Mika Kaholaadafdc62015-08-18 14:36:59 +03005793static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5794{
5795 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5796
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02005797 if (IS_GEMINILAKE(dev_priv))
5798 return 2 * max_cdclk_freq;
5799 else if (INTEL_INFO(dev_priv)->gen >= 9 ||
5800 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kaholaadafdc62015-08-18 14:36:59 +03005801 return max_cdclk_freq;
5802 else if (IS_CHERRYVIEW(dev_priv))
5803 return max_cdclk_freq*95/100;
5804 else if (INTEL_INFO(dev_priv)->gen < 4)
5805 return 2*max_cdclk_freq*90/100;
5806 else
5807 return max_cdclk_freq*90/100;
5808}
5809
Ville Syrjäläb2045352016-05-13 23:41:27 +03005810static int skl_calc_cdclk(int max_pixclk, int vco);
5811
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005812static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005813{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01005814 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005815 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005816 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005817
Ville Syrjäläb2045352016-05-13 23:41:27 +03005818 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005819 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005820
5821 /*
5822 * Use the lower (vco 8640) cdclk values as a
5823 * first guess. skl_calc_cdclk() will correct it
5824 * if the preferred vco is 8100 instead.
5825 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005826 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005827 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005828 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005829 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005830 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005831 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005832 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005833 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005834
5835 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005836 } else if (IS_GEMINILAKE(dev_priv)) {
5837 dev_priv->max_cdclk_freq = 316800;
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01005838 } else if (IS_BROXTON(dev_priv)) {
Matt Roper281c1142016-04-05 14:37:19 -07005839 dev_priv->max_cdclk_freq = 624000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005840 } else if (IS_BROADWELL(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005841 /*
5842 * FIXME with extra cooling we can allow
5843 * 540 MHz for ULX and 675 Mhz for ULT.
5844 * How can we know if extra cooling is
5845 * available? PCI ID, VTB, something else?
5846 */
5847 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5848 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005849 else if (IS_BDW_ULX(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005850 dev_priv->max_cdclk_freq = 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005851 else if (IS_BDW_ULT(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005852 dev_priv->max_cdclk_freq = 540000;
5853 else
5854 dev_priv->max_cdclk_freq = 675000;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005855 } else if (IS_CHERRYVIEW(dev_priv)) {
Mika Kahola0904dea2015-06-12 10:11:32 +03005856 dev_priv->max_cdclk_freq = 320000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005857 } else if (IS_VALLEYVIEW(dev_priv)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005858 dev_priv->max_cdclk_freq = 400000;
5859 } else {
5860 /* otherwise assume cdclk is fixed */
5861 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5862 }
5863
Mika Kaholaadafdc62015-08-18 14:36:59 +03005864 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5865
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005866 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5867 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005868
5869 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5870 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005871}
5872
Ville Syrjälä4c75b942016-10-31 22:37:12 +02005873static void intel_update_cdclk(struct drm_i915_private *dev_priv)
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005874{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02005875 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005876
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005877 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005878 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5879 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5880 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005881 else
5882 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5883 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005884
5885 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005886 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5887 * Programmng [sic] note: bit[9:2] should be programmed to the number
5888 * of cdclk that generates 4MHz reference clock freq which is used to
5889 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005890 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005891 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005892 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005893}
5894
Ville Syrjälä92891e42016-05-11 22:44:45 +03005895/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5896static int skl_cdclk_decimal(int cdclk)
5897{
5898 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5899}
5900
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005901static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5902{
5903 int ratio;
5904
5905 if (cdclk == dev_priv->cdclk_pll.ref)
5906 return 0;
5907
5908 switch (cdclk) {
5909 default:
5910 MISSING_CASE(cdclk);
5911 case 144000:
5912 case 288000:
5913 case 384000:
5914 case 576000:
5915 ratio = 60;
5916 break;
5917 case 624000:
5918 ratio = 65;
5919 break;
5920 }
5921
5922 return dev_priv->cdclk_pll.ref * ratio;
5923}
5924
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005925static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5926{
5927 int ratio;
5928
5929 if (cdclk == dev_priv->cdclk_pll.ref)
5930 return 0;
5931
5932 switch (cdclk) {
5933 default:
5934 MISSING_CASE(cdclk);
5935 case 79200:
5936 case 158400:
5937 case 316800:
5938 ratio = 33;
5939 break;
5940 }
5941
5942 return dev_priv->cdclk_pll.ref * ratio;
5943}
5944
Ville Syrjälä2b730012016-05-13 23:41:34 +03005945static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5946{
5947 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5948
5949 /* Timeout 200us */
Chris Wilson95cac282016-06-30 15:33:03 +01005950 if (intel_wait_for_register(dev_priv,
5951 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5952 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005953 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005954
5955 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005956}
5957
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005958static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005959{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005960 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005961 u32 val;
5962
5963 val = I915_READ(BXT_DE_PLL_CTL);
5964 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005965 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005966 I915_WRITE(BXT_DE_PLL_CTL, val);
5967
5968 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5969
5970 /* Timeout 200us */
Chris Wilsone084e1b2016-06-30 15:33:04 +01005971 if (intel_wait_for_register(dev_priv,
5972 BXT_DE_PLL_ENABLE,
5973 BXT_DE_PLL_LOCK,
5974 BXT_DE_PLL_LOCK,
5975 1))
Ville Syrjälä2b730012016-05-13 23:41:34 +03005976 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005977
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005978 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005979}
5980
Imre Deak324513c2016-06-13 16:44:36 +03005981static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305982{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005983 u32 val, divider;
5984 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305985
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02005986 if (IS_GEMINILAKE(dev_priv))
5987 vco = glk_de_pll_vco(dev_priv, cdclk);
5988 else
5989 vco = bxt_de_pll_vco(dev_priv, cdclk);
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005990
5991 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5992
5993 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5994 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5995 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305996 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305997 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005998 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305999 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306000 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006001 case 3:
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006002 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306003 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306004 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006005 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306006 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306007 break;
6008 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006009 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
6010 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306011
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006012 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
6013 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306014 }
6015
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306016 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006017 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306018 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6019 0x80000000);
6020 mutex_unlock(&dev_priv->rps.hw_lock);
6021
6022 if (ret) {
6023 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006024 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306025 return;
6026 }
6027
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006028 if (dev_priv->cdclk_pll.vco != 0 &&
6029 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03006030 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306031
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006032 if (dev_priv->cdclk_pll.vco != vco)
6033 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306034
Ville Syrjälä5f199df2016-05-13 23:41:38 +03006035 val = divider | skl_cdclk_decimal(cdclk);
6036 /*
6037 * FIXME if only the cd2x divider needs changing, it could be done
6038 * without shutting off the pipe (if only one pipe is active).
6039 */
6040 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6041 /*
6042 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6043 * enable otherwise.
6044 */
6045 if (cdclk >= 500000)
6046 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6047 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306048
6049 mutex_lock(&dev_priv->rps.hw_lock);
6050 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006051 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306052 mutex_unlock(&dev_priv->rps.hw_lock);
6053
6054 if (ret) {
6055 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006056 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306057 return;
6058 }
6059
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006060 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306061}
6062
Imre Deakd66a2192016-05-24 15:38:33 +03006063static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306064{
Imre Deakd66a2192016-05-24 15:38:33 +03006065 u32 cdctl, expected;
6066
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006067 intel_update_cdclk(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306068
Imre Deakd66a2192016-05-24 15:38:33 +03006069 if (dev_priv->cdclk_pll.vco == 0 ||
6070 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6071 goto sanitize;
6072
6073 /* DPLL okay; verify the cdclock
6074 *
6075 * Some BIOS versions leave an incorrect decimal frequency value and
6076 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6077 * so sanitize this register.
6078 */
6079 cdctl = I915_READ(CDCLK_CTL);
6080 /*
6081 * Let's ignore the pipe field, since BIOS could have configured the
6082 * dividers both synching to an active pipe, or asynchronously
6083 * (PIPE_NONE).
6084 */
6085 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6086
6087 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6088 skl_cdclk_decimal(dev_priv->cdclk_freq);
6089 /*
6090 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6091 * enable otherwise.
6092 */
6093 if (dev_priv->cdclk_freq >= 500000)
6094 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6095
6096 if (cdctl == expected)
6097 /* All well; nothing to sanitize */
6098 return;
6099
6100sanitize:
6101 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6102
6103 /* force cdclk programming */
6104 dev_priv->cdclk_freq = 0;
6105
6106 /* force full PLL disable + enable */
6107 dev_priv->cdclk_pll.vco = -1;
6108}
6109
Imre Deak324513c2016-06-13 16:44:36 +03006110void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03006111{
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006112 int cdclk;
6113
Imre Deakd66a2192016-05-24 15:38:33 +03006114 bxt_sanitize_cdclk(dev_priv);
6115
6116 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03006117 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03006118
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306119 /*
6120 * FIXME:
6121 * - The initial CDCLK needs to be read from VBT.
6122 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306123 */
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006124 if (IS_GEMINILAKE(dev_priv))
6125 cdclk = glk_calc_cdclk(0);
6126 else
6127 cdclk = bxt_calc_cdclk(0);
6128
6129 bxt_set_cdclk(dev_priv, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306130}
6131
Imre Deak324513c2016-06-13 16:44:36 +03006132void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306133{
Imre Deak324513c2016-06-13 16:44:36 +03006134 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306135}
6136
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006137static int skl_calc_cdclk(int max_pixclk, int vco)
6138{
Ville Syrjälä63911d72016-05-13 23:41:32 +03006139 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006140 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006141 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006142 else if (max_pixclk > 432000)
6143 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006144 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006145 return 432000;
6146 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006147 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006148 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006149 if (max_pixclk > 540000)
6150 return 675000;
6151 else if (max_pixclk > 450000)
6152 return 540000;
6153 else if (max_pixclk > 337500)
6154 return 450000;
6155 else
6156 return 337500;
6157 }
6158}
6159
Ville Syrjäläea617912016-05-13 23:41:24 +03006160static void
6161skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006162{
Ville Syrjäläea617912016-05-13 23:41:24 +03006163 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006164
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006165 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03006166 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006167
Ville Syrjäläea617912016-05-13 23:41:24 +03006168 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03006169 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03006170 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006171
Imre Deak1c3f7702016-05-24 15:38:32 +03006172 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6173 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006174
Ville Syrjäläea617912016-05-13 23:41:24 +03006175 val = I915_READ(DPLL_CTRL1);
6176
Imre Deak1c3f7702016-05-24 15:38:32 +03006177 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6178 DPLL_CTRL1_SSC(SKL_DPLL0) |
6179 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6180 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6181 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006182
Ville Syrjäläea617912016-05-13 23:41:24 +03006183 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6184 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6185 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6186 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6187 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006188 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006189 break;
6190 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6191 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03006192 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03006193 break;
6194 default:
6195 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03006196 break;
6197 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006198}
6199
Ville Syrjäläb2045352016-05-13 23:41:27 +03006200void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6201{
6202 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6203
6204 dev_priv->skl_preferred_vco_freq = vco;
6205
6206 if (changed)
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006207 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006208}
6209
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006210static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03006211skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006212{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006213 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006214 u32 val;
6215
Ville Syrjälä63911d72016-05-13 23:41:32 +03006216 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03006217
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006218 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006219 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006220 I915_WRITE(CDCLK_CTL, val);
6221 POSTING_READ(CDCLK_CTL);
6222
6223 /*
6224 * We always enable DPLL0 with the lowest link rate possible, but still
6225 * taking into account the VCO required to operate the eDP panel at the
6226 * desired frequency. The usual DP link rates operate with a VCO of
6227 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6228 * The modeset code is responsible for the selection of the exact link
6229 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03006230 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006231 */
6232 val = I915_READ(DPLL_CTRL1);
6233
6234 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6235 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6236 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03006237 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006238 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6239 SKL_DPLL0);
6240 else
6241 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6242 SKL_DPLL0);
6243
6244 I915_WRITE(DPLL_CTRL1, val);
6245 POSTING_READ(DPLL_CTRL1);
6246
6247 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6248
Chris Wilsone24ca052016-06-30 15:33:05 +01006249 if (intel_wait_for_register(dev_priv,
6250 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6251 5))
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006252 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006253
Ville Syrjälä63911d72016-05-13 23:41:32 +03006254 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03006255
6256 /* We'll want to keep using the current vco from now on. */
6257 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006258}
6259
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006260static void
6261skl_dpll0_disable(struct drm_i915_private *dev_priv)
6262{
6263 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
Chris Wilson8ad32a052016-06-30 15:33:06 +01006264 if (intel_wait_for_register(dev_priv,
6265 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6266 1))
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006267 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006268
Ville Syrjälä63911d72016-05-13 23:41:32 +03006269 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03006270}
6271
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006272static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006273{
6274 u32 freq_select, pcu_ack;
Imre Deaka0b8a1f2016-12-05 18:27:37 +02006275 int ret;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006276
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006277 WARN_ON((cdclk == 24000) != (vco == 0));
6278
Ville Syrjälä63911d72016-05-13 23:41:32 +03006279 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006280
Imre Deaka0b8a1f2016-12-05 18:27:37 +02006281 mutex_lock(&dev_priv->rps.hw_lock);
6282 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
6283 SKL_CDCLK_PREPARE_FOR_CHANGE,
6284 SKL_CDCLK_READY_FOR_CHANGE,
6285 SKL_CDCLK_READY_FOR_CHANGE, 3);
6286 mutex_unlock(&dev_priv->rps.hw_lock);
6287 if (ret) {
6288 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
6289 ret);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006290 return;
6291 }
6292
6293 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006294 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006295 case 450000:
6296 case 432000:
6297 freq_select = CDCLK_FREQ_450_432;
6298 pcu_ack = 1;
6299 break;
6300 case 540000:
6301 freq_select = CDCLK_FREQ_540;
6302 pcu_ack = 2;
6303 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006304 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006305 case 337500:
6306 default:
6307 freq_select = CDCLK_FREQ_337_308;
6308 pcu_ack = 0;
6309 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006310 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006311 case 675000:
6312 freq_select = CDCLK_FREQ_675_617;
6313 pcu_ack = 3;
6314 break;
6315 }
6316
Ville Syrjälä63911d72016-05-13 23:41:32 +03006317 if (dev_priv->cdclk_pll.vco != 0 &&
6318 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006319 skl_dpll0_disable(dev_priv);
6320
Ville Syrjälä63911d72016-05-13 23:41:32 +03006321 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006322 skl_dpll0_enable(dev_priv, vco);
6323
Ville Syrjälä9ef56152016-05-11 22:44:49 +03006324 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006325 POSTING_READ(CDCLK_CTL);
6326
6327 /* inform PCU of the change */
6328 mutex_lock(&dev_priv->rps.hw_lock);
6329 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6330 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01006331
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006332 intel_update_cdclk(dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006333}
6334
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006335static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6336
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006337void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6338{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006339 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006340}
6341
6342void skl_init_cdclk(struct drm_i915_private *dev_priv)
6343{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006344 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006345
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006346 skl_sanitize_cdclk(dev_priv);
6347
Ville Syrjälä63911d72016-05-13 23:41:32 +03006348 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006349 /*
6350 * Use the current vco as our initial
6351 * guess as to what the preferred vco is.
6352 */
6353 if (dev_priv->skl_preferred_vco_freq == 0)
6354 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03006355 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006356 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03006357 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006358
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006359 vco = dev_priv->skl_preferred_vco_freq;
6360 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03006361 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006362 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006363
Ville Syrjälä70c2c182016-05-13 23:41:30 +03006364 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006365}
6366
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006367static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306368{
Ville Syrjälä09492492016-05-13 23:41:28 +03006369 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306370
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05306371 /*
6372 * check if the pre-os intialized the display
6373 * There is SWF18 scratchpad register defined which is set by the
6374 * pre-os which can be used by the OS drivers to check the status
6375 */
6376 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6377 goto sanitize;
6378
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006379 intel_update_cdclk(dev_priv);
Imre Deak1c3f7702016-05-24 15:38:32 +03006380 /* Is PLL enabled and locked ? */
6381 if (dev_priv->cdclk_pll.vco == 0 ||
6382 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6383 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006384
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306385 /* DPLL okay; verify the cdclock
6386 *
6387 * Noticed in some instances that the freq selection is correct but
6388 * decimal part is programmed wrong from BIOS where pre-os does not
6389 * enable display. Verify the same as well.
6390 */
Ville Syrjälä09492492016-05-13 23:41:28 +03006391 cdctl = I915_READ(CDCLK_CTL);
6392 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6393 skl_cdclk_decimal(dev_priv->cdclk_freq);
6394 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306395 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006396 return;
6397
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306398sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006399 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03006400
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03006401 /* force cdclk programming */
6402 dev_priv->cdclk_freq = 0;
6403 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03006404 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05306405}
6406
Jesse Barnes30a970c2013-11-04 13:48:12 -08006407/* Adjust CDclk dividers to allow high res or save power if possible */
6408static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6409{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006410 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006411 u32 val, cmd;
6412
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006413 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306414 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02006415
Ville Syrjälädfcab172014-06-13 13:37:47 +03006416 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08006417 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03006418 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006419 cmd = 1;
6420 else
6421 cmd = 0;
6422
6423 mutex_lock(&dev_priv->rps.hw_lock);
6424 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6425 val &= ~DSPFREQGUAR_MASK;
6426 val |= (cmd << DSPFREQGUAR_SHIFT);
6427 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6428 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6429 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6430 50)) {
6431 DRM_ERROR("timed out waiting for CDclk change\n");
6432 }
6433 mutex_unlock(&dev_priv->rps.hw_lock);
6434
Ville Syrjälä54433e92015-05-26 20:42:31 +03006435 mutex_lock(&dev_priv->sb_lock);
6436
Ville Syrjälädfcab172014-06-13 13:37:47 +03006437 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006438 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006439
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006440 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006441
Jesse Barnes30a970c2013-11-04 13:48:12 -08006442 /* adjust cdclk divider */
6443 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03006444 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006445 val |= divider;
6446 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03006447
6448 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03006449 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03006450 50))
6451 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08006452 }
6453
Jesse Barnes30a970c2013-11-04 13:48:12 -08006454 /* adjust self-refresh exit latency value */
6455 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6456 val &= ~0x7f;
6457
6458 /*
6459 * For high bandwidth configs, we set a higher latency in the bunit
6460 * so that the core display fetch happens in time to avoid underruns.
6461 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006462 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006463 val |= 4500 / 250; /* 4.5 usec */
6464 else
6465 val |= 3000 / 250; /* 3.0 usec */
6466 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006467
Ville Syrjäläa5805162015-05-26 20:42:30 +03006468 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006469
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006470 intel_update_cdclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006471}
6472
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006473static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6474{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006475 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006476 u32 val, cmd;
6477
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02006478 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
Vandana Kannan164dfd22014-11-24 13:37:41 +05306479 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006480
6481 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006482 case 333333:
6483 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006484 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006485 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006486 break;
6487 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006488 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006489 return;
6490 }
6491
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006492 /*
6493 * Specs are full of misinformation, but testing on actual
6494 * hardware has shown that we just need to write the desired
6495 * CCK divider into the Punit register.
6496 */
6497 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6498
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006499 mutex_lock(&dev_priv->rps.hw_lock);
6500 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6501 val &= ~DSPFREQGUAR_MASK_CHV;
6502 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6503 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6504 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6505 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6506 50)) {
6507 DRM_ERROR("timed out waiting for CDclk change\n");
6508 }
6509 mutex_unlock(&dev_priv->rps.hw_lock);
6510
Ville Syrjälä4c75b942016-10-31 22:37:12 +02006511 intel_update_cdclk(dev_priv);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006512}
6513
Jesse Barnes30a970c2013-11-04 13:48:12 -08006514static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6515 int max_pixclk)
6516{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006517 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006518 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006519
Jesse Barnes30a970c2013-11-04 13:48:12 -08006520 /*
6521 * Really only a few cases to deal with, as only 4 CDclks are supported:
6522 * 200MHz
6523 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006524 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006525 * 400MHz (VLV only)
6526 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6527 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006528 *
6529 * We seem to get an unstable or solid color picture at 200MHz.
6530 * Not sure what's wrong. For now use 200MHz only when all pipes
6531 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006532 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006533 if (!IS_CHERRYVIEW(dev_priv) &&
6534 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006535 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006536 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006537 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006538 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006539 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006540 else
6541 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006542}
6543
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006544static int glk_calc_cdclk(int max_pixclk)
6545{
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02006546 if (max_pixclk > 2 * 158400)
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006547 return 316800;
Ander Conselvan de Oliveira09d09382016-12-02 10:23:55 +02006548 else if (max_pixclk > 2 * 79200)
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006549 return 158400;
6550 else
6551 return 79200;
6552}
6553
Imre Deak324513c2016-06-13 16:44:36 +03006554static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006555{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006556 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306557 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006558 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306559 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006560 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306561 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006562 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306563 return 288000;
6564 else
6565 return 144000;
6566}
6567
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006568/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006569static int intel_mode_max_pixclk(struct drm_device *dev,
6570 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006571{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006572 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006573 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006574 struct drm_crtc *crtc;
6575 struct drm_crtc_state *crtc_state;
6576 unsigned max_pixclk = 0, i;
6577 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006578
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006579 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6580 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006581
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006582 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6583 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006584
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006585 if (crtc_state->enable)
6586 pixclk = crtc_state->adjusted_mode.crtc_clock;
6587
6588 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006589 }
6590
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006591 for_each_pipe(dev_priv, pipe)
6592 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6593
Jesse Barnes30a970c2013-11-04 13:48:12 -08006594 return max_pixclk;
6595}
6596
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006597static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006598{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006599 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006600 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006601 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006602 struct intel_atomic_state *intel_state =
6603 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006604
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006605 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006606 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306607
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006608 if (!intel_state->active_crtcs)
6609 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6610
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006611 return 0;
6612}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006613
Imre Deak324513c2016-06-13 16:44:36 +03006614static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006615{
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006616 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006617 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006618 struct intel_atomic_state *intel_state =
6619 to_intel_atomic_state(state);
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006620 int cdclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006621
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006622 if (IS_GEMINILAKE(dev_priv))
6623 cdclk = glk_calc_cdclk(max_pixclk);
6624 else
6625 cdclk = bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006626
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02006627 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
6628
6629 if (!intel_state->active_crtcs) {
6630 if (IS_GEMINILAKE(dev_priv))
6631 cdclk = glk_calc_cdclk(0);
6632 else
6633 cdclk = bxt_calc_cdclk(0);
6634
6635 intel_state->dev_cdclk = cdclk;
6636 }
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006637
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006638 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006639}
6640
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006641static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6642{
6643 unsigned int credits, default_credits;
6644
6645 if (IS_CHERRYVIEW(dev_priv))
6646 default_credits = PFI_CREDIT(12);
6647 else
6648 default_credits = PFI_CREDIT(8);
6649
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006650 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006651 /* CHV suggested value is 31 or 63 */
6652 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006653 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006654 else
6655 credits = PFI_CREDIT(15);
6656 } else {
6657 credits = default_credits;
6658 }
6659
6660 /*
6661 * WA - write default credits before re-programming
6662 * FIXME: should we also set the resend bit here?
6663 */
6664 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6665 default_credits);
6666
6667 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6668 credits | PFI_CREDIT_RESEND);
6669
6670 /*
6671 * FIXME is this guaranteed to clear
6672 * immediately or should we poll for it?
6673 */
6674 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6675}
6676
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006677static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006678{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006679 struct drm_device *dev = old_state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006680 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006681 struct intel_atomic_state *old_intel_state =
6682 to_intel_atomic_state(old_state);
6683 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006684
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006685 /*
6686 * FIXME: We can end up here with all power domains off, yet
6687 * with a CDCLK frequency other than the minimum. To account
6688 * for this take the PIPE-A power domain, which covers the HW
6689 * blocks needed for the following programming. This can be
6690 * removed once it's guaranteed that we get here either with
6691 * the minimum CDCLK set, or the required power domains
6692 * enabled.
6693 */
6694 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006695
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006696 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006697 cherryview_set_cdclk(dev, req_cdclk);
6698 else
6699 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006700
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006701 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006702
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006703 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006704}
6705
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006706static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6707 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006708{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006709 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006710 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006711 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006713 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006714
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006715 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006716 return;
6717
Ville Syrjälä37a56502016-06-22 21:57:04 +03006718 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306719 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006720
6721 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006722 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006723
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006724 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006725 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006726
6727 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6728 I915_WRITE(CHV_CANVAS(pipe), 0);
6729 }
6730
Daniel Vetter5b18e572014-04-24 23:55:06 +02006731 i9xx_set_pipeconf(intel_crtc);
6732
Jesse Barnes89b667f2013-04-18 14:51:36 -07006733 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006734
Daniel Vettera72e4c92014-09-30 10:56:47 +02006735 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006736
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006737 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006738
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006739 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006740 chv_prepare_pll(intel_crtc, intel_crtc->config);
6741 chv_enable_pll(intel_crtc, intel_crtc->config);
6742 } else {
6743 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6744 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006745 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006746
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006747 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006748
Jesse Barnes2dd24552013-04-25 12:55:01 -07006749 i9xx_pfit_enable(intel_crtc);
6750
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006751 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006752
Ville Syrjälä432081b2016-10-31 22:37:03 +02006753 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006754 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006755
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006756 assert_vblank_disabled(crtc);
6757 drm_crtc_vblank_on(crtc);
6758
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006759 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006760}
6761
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006762static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6763{
6764 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006765 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006766
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006767 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6768 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006769}
6770
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006771static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6772 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006773{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006774 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006775 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006776 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006778 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006779
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006780 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006781 return;
6782
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006783 i9xx_set_pll_dividers(intel_crtc);
6784
Ville Syrjälä37a56502016-06-22 21:57:04 +03006785 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306786 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006787
6788 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006789 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006790
Daniel Vetter5b18e572014-04-24 23:55:06 +02006791 i9xx_set_pipeconf(intel_crtc);
6792
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006793 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006794
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006795 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006796 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006797
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006798 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006799
Daniel Vetterf6736a12013-06-05 13:34:30 +02006800 i9xx_enable_pll(intel_crtc);
6801
Jesse Barnes2dd24552013-04-25 12:55:01 -07006802 i9xx_pfit_enable(intel_crtc);
6803
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006804 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006805
Ville Syrjälä432081b2016-10-31 22:37:03 +02006806 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006807 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006808
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006809 assert_vblank_disabled(crtc);
6810 drm_crtc_vblank_on(crtc);
6811
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006812 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006813}
6814
Daniel Vetter87476d62013-04-11 16:29:06 +02006815static void i9xx_pfit_disable(struct intel_crtc *crtc)
6816{
6817 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006818 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006819
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006820 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006821 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006822
6823 assert_pipe_disabled(dev_priv, crtc->pipe);
6824
Daniel Vetter328d8e82013-05-08 10:36:31 +02006825 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6826 I915_READ(PFIT_CONTROL));
6827 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006828}
6829
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006830static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6831 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006832{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006833 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006834 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006835 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6837 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006838
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006839 /*
6840 * On gen2 planes are double buffered but the pipe isn't, so we must
6841 * wait for planes to fully turn off before disabling the pipe.
6842 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006843 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006844 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006845
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006846 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006847
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006848 drm_crtc_vblank_off(crtc);
6849 assert_vblank_disabled(crtc);
6850
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006851 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006852
Daniel Vetter87476d62013-04-11 16:29:06 +02006853 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006854
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006855 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006856
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006857 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006858 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006859 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006860 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006861 vlv_disable_pll(dev_priv, pipe);
6862 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006863 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006864 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006865
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006866 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006867
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006868 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006869 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006870}
6871
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006872static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006873{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006874 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006876 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006877 enum intel_display_power_domain domain;
6878 unsigned long domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006879 struct drm_atomic_state *state;
6880 struct intel_crtc_state *crtc_state;
6881 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006882
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006883 if (!intel_crtc->active)
6884 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006885
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006886 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006887 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006888
Ville Syrjälä2622a082016-03-09 19:07:26 +02006889 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006890
6891 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Ville Syrjälä936e71e2016-07-26 19:06:59 +03006892 to_intel_plane_state(crtc->primary->state)->base.visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006893 }
6894
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006895 state = drm_atomic_state_alloc(crtc->dev);
6896 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6897
6898 /* Everything's already locked, -EDEADLK can't happen. */
6899 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6900 ret = drm_atomic_add_affected_connectors(state, crtc);
6901
6902 WARN_ON(IS_ERR(crtc_state) || ret);
6903
6904 dev_priv->display.crtc_disable(crtc_state, state);
6905
Chris Wilson08536952016-10-14 13:18:18 +01006906 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006907
Ville Syrjälä78108b72016-05-27 20:59:19 +03006908 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6909 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006910
6911 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6912 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006913 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006914 crtc->enabled = false;
6915 crtc->state->connector_mask = 0;
6916 crtc->state->encoder_mask = 0;
6917
6918 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6919 encoder->base.crtc = NULL;
6920
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006921 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006922 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006923 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006924
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006925 domains = intel_crtc->enabled_power_domains;
6926 for_each_power_domain(domain, domains)
6927 intel_display_power_put(dev_priv, domain);
6928 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006929
6930 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6931 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006932}
6933
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006934/*
6935 * turn all crtc's off, but do not adjust state
6936 * This has to be paired with a call to intel_modeset_setup_hw_state.
6937 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006938int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006939{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006940 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006941 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006942 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006943
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006944 state = drm_atomic_helper_suspend(dev);
6945 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006946 if (ret)
6947 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006948 else
6949 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006950 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006951}
6952
Chris Wilsonea5b2132010-08-04 13:50:23 +01006953void intel_encoder_destroy(struct drm_encoder *encoder)
6954{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006955 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006956
Chris Wilsonea5b2132010-08-04 13:50:23 +01006957 drm_encoder_cleanup(encoder);
6958 kfree(intel_encoder);
6959}
6960
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006961/* Cross check the actual hw state with our own modeset state tracking (and it's
6962 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006963static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006964{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006965 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006966
6967 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6968 connector->base.base.id,
6969 connector->base.name);
6970
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006971 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006972 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006973 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006974
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006975 I915_STATE_WARN(!crtc,
6976 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006977
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006978 if (!crtc)
6979 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006980
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006981 I915_STATE_WARN(!crtc->state->active,
6982 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006983
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006984 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006985 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006986
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006987 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006988 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006989
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006990 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006991 "attached encoder crtc differs from connector crtc\n");
6992 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006993 I915_STATE_WARN(crtc && crtc->state->active,
6994 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006995 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006996 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006997 }
6998}
6999
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007000int intel_connector_init(struct intel_connector *connector)
7001{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01007002 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007003
Maarten Lankhorst5350a032016-01-04 12:53:15 +01007004 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007005 return -ENOMEM;
7006
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03007007 return 0;
7008}
7009
7010struct intel_connector *intel_connector_alloc(void)
7011{
7012 struct intel_connector *connector;
7013
7014 connector = kzalloc(sizeof *connector, GFP_KERNEL);
7015 if (!connector)
7016 return NULL;
7017
7018 if (intel_connector_init(connector) < 0) {
7019 kfree(connector);
7020 return NULL;
7021 }
7022
7023 return connector;
7024}
7025
Daniel Vetterf0947c32012-07-02 13:10:34 +02007026/* Simple connector->get_hw_state implementation for encoders that support only
7027 * one connector and no cloning and hence the encoder state determines the state
7028 * of the connector. */
7029bool intel_connector_get_hw_state(struct intel_connector *connector)
7030{
Daniel Vetter24929352012-07-02 20:28:59 +02007031 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02007032 struct intel_encoder *encoder = connector->encoder;
7033
7034 return encoder->get_hw_state(encoder, &pipe);
7035}
7036
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007037static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007038{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007039 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
7040 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02007041
7042 return 0;
7043}
7044
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007045static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007046 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007047{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007048 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007049 struct drm_atomic_state *state = pipe_config->base.state;
7050 struct intel_crtc *other_crtc;
7051 struct intel_crtc_state *other_crtc_state;
7052
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007053 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7054 pipe_name(pipe), pipe_config->fdi_lanes);
7055 if (pipe_config->fdi_lanes > 4) {
7056 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7057 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007058 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007059 }
7060
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007061 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007062 if (pipe_config->fdi_lanes > 2) {
7063 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7064 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007065 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007066 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007067 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007068 }
7069 }
7070
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00007071 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007072 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007073
7074 /* Ivybridge 3 pipe is really complicated */
7075 switch (pipe) {
7076 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007077 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007078 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007079 if (pipe_config->fdi_lanes <= 2)
7080 return 0;
7081
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007082 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007083 other_crtc_state =
7084 intel_atomic_get_crtc_state(state, other_crtc);
7085 if (IS_ERR(other_crtc_state))
7086 return PTR_ERR(other_crtc_state);
7087
7088 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007089 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7090 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007091 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007092 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007093 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007094 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02007095 if (pipe_config->fdi_lanes > 2) {
7096 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7097 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007098 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02007099 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007100
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007101 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007102 other_crtc_state =
7103 intel_atomic_get_crtc_state(state, other_crtc);
7104 if (IS_ERR(other_crtc_state))
7105 return PTR_ERR(other_crtc_state);
7106
7107 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007108 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007109 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007110 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007111 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007112 default:
7113 BUG();
7114 }
7115}
7116
Daniel Vettere29c22c2013-02-21 00:00:16 +01007117#define RETRY 1
7118static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007119 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02007120{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007121 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007122 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007123 int lane, link_bw, fdi_dotclock, ret;
7124 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007125
Daniel Vettere29c22c2013-02-21 00:00:16 +01007126retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02007127 /* FDI is a binary signal running at ~2.7GHz, encoding
7128 * each output octet as 10 bits. The actual frequency
7129 * is stored as a divider into a 100MHz clock, and the
7130 * mode pixel clock is stored in units of 1KHz.
7131 * Hence the bw of each lane in terms of the mode signal
7132 * is:
7133 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02007134 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007135
Damien Lespiau241bfc32013-09-25 16:45:37 +01007136 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007137
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007138 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007139 pipe_config->pipe_bpp);
7140
7141 pipe_config->fdi_lanes = lane;
7142
Daniel Vetter2bd89a02013-06-01 17:16:19 +02007143 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02007144 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02007145
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02007146 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007147 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01007148 pipe_config->pipe_bpp -= 2*3;
7149 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7150 pipe_config->pipe_bpp);
7151 needs_recompute = true;
7152 pipe_config->bw_constrained = true;
7153
7154 goto retry;
7155 }
7156
7157 if (needs_recompute)
7158 return RETRY;
7159
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03007160 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02007161}
7162
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007163static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7164 struct intel_crtc_state *pipe_config)
7165{
7166 if (pipe_config->pipe_bpp > 24)
7167 return false;
7168
7169 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007170 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007171 return true;
7172
7173 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007174 * We compare against max which means we must take
7175 * the increased cdclk requirement into account when
7176 * calculating the new cdclk.
7177 *
7178 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007179 */
7180 return ilk_pipe_pixel_rate(pipe_config) <=
7181 dev_priv->max_cdclk_freq * 95 / 100;
7182}
7183
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007184static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007185 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007186{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007187 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007188 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007189
Jani Nikulad330a952014-01-21 11:24:25 +02007190 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03007191 hsw_crtc_supports_ips(crtc) &&
7192 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007193}
7194
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007195static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7196{
7197 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7198
7199 /* GDG double wide on either pipe, otherwise pipe A only */
7200 return INTEL_INFO(dev_priv)->gen < 4 &&
7201 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7202}
7203
Daniel Vettera43f6e02013-06-07 23:10:32 +02007204static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007205 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007206{
Daniel Vettera43f6e02013-06-07 23:10:32 +02007207 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007208 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007209 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03007210 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01007211
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007212 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007213 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007214
7215 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007216 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007217 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007218 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02007219 if (intel_crtc_supports_double_wide(crtc) &&
7220 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03007221 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007222 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007223 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03007224 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03007225
Ville Syrjäläf3261152016-05-24 21:34:18 +03007226 if (adjusted_mode->crtc_clock > clock_limit) {
7227 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7228 adjusted_mode->crtc_clock, clock_limit,
7229 yesno(pipe_config->double_wide));
7230 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007231 }
Chris Wilson89749352010-09-12 18:25:19 +01007232
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007233 /*
7234 * Pipe horizontal size must be even in:
7235 * - DVO ganged mode
7236 * - LVDS dual channel mode
7237 * - Double wide pipe
7238 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007239 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03007240 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7241 pipe_config->pipe_src_w &= ~1;
7242
Damien Lespiau8693a822013-05-03 18:48:11 +01007243 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7244 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03007245 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007246 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03007247 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01007248 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03007249
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007250 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02007251 hsw_compute_ips_config(crtc, pipe_config);
7252
Daniel Vetter877d48d2013-04-19 11:24:43 +02007253 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02007254 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02007255
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02007256 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007257}
7258
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007259static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007260{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007261 u32 cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007262
Ville Syrjäläea617912016-05-13 23:41:24 +03007263 skl_dpll0_update(dev_priv);
7264
Ville Syrjälä63911d72016-05-13 23:41:32 +03007265 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007266 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007267
Ville Syrjäläea617912016-05-13 23:41:24 +03007268 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007269
Ville Syrjälä63911d72016-05-13 23:41:32 +03007270 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007271 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7272 case CDCLK_FREQ_450_432:
7273 return 432000;
7274 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007275 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03007276 case CDCLK_FREQ_540:
7277 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007278 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03007279 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007280 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007281 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007282 }
7283 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03007284 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7285 case CDCLK_FREQ_450_432:
7286 return 450000;
7287 case CDCLK_FREQ_337_308:
7288 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03007289 case CDCLK_FREQ_540:
7290 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007291 case CDCLK_FREQ_675_617:
7292 return 675000;
7293 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03007294 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03007295 }
7296 }
7297
Ville Syrjälä709e05c2016-05-13 23:41:33 +03007298 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03007299}
7300
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007301static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7302{
7303 u32 val;
7304
7305 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03007306 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007307
7308 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03007309 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007310 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007311
Imre Deak1c3f7702016-05-24 15:38:32 +03007312 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7313 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007314
7315 val = I915_READ(BXT_DE_PLL_CTL);
7316 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7317 dev_priv->cdclk_pll.ref;
7318}
7319
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007320static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007321{
Ville Syrjäläf5986242016-05-13 23:41:37 +03007322 u32 divider;
7323 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007324
Ville Syrjälä83d7c812016-05-13 23:41:35 +03007325 bxt_de_pll_update(dev_priv);
7326
Ville Syrjäläf5986242016-05-13 23:41:37 +03007327 vco = dev_priv->cdclk_pll.vco;
7328 if (vco == 0)
7329 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007330
Ville Syrjäläf5986242016-05-13 23:41:37 +03007331 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007332
Ville Syrjäläf5986242016-05-13 23:41:37 +03007333 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007334 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007335 div = 2;
7336 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007337 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +02007338 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
Ville Syrjäläf5986242016-05-13 23:41:37 +03007339 div = 3;
7340 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007341 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007342 div = 4;
7343 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007344 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03007345 div = 8;
7346 break;
7347 default:
7348 MISSING_CASE(divider);
7349 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007350 }
7351
Ville Syrjäläf5986242016-05-13 23:41:37 +03007352 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07007353}
7354
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007355static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007356{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007357 uint32_t lcpll = I915_READ(LCPLL_CTL);
7358 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7359
7360 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7361 return 800000;
7362 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7363 return 450000;
7364 else if (freq == LCPLL_CLK_FREQ_450)
7365 return 450000;
7366 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7367 return 540000;
7368 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7369 return 337500;
7370 else
7371 return 675000;
7372}
7373
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007374static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä1652d192015-03-31 14:12:01 +03007375{
Ville Syrjälä1652d192015-03-31 14:12:01 +03007376 uint32_t lcpll = I915_READ(LCPLL_CTL);
7377 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7378
7379 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7380 return 800000;
7381 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7382 return 450000;
7383 else if (freq == LCPLL_CLK_FREQ_450)
7384 return 450000;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007385 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +03007386 return 337500;
7387 else
7388 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007389}
7390
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007391static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007392{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007393 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007394 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007395}
7396
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007397static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjäläb37a6432015-03-31 14:11:54 +03007398{
7399 return 450000;
7400}
7401
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007402static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -08007403{
Jesse Barnese70236a2009-09-21 10:42:27 -07007404 return 400000;
7405}
Jesse Barnes79e53942008-11-07 14:24:08 -08007406
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007407static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007408{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007409 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007410}
Jesse Barnes79e53942008-11-07 14:24:08 -08007411
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007412static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007413{
7414 return 200000;
7415}
Jesse Barnes79e53942008-11-07 14:24:08 -08007416
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007417static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007418{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007419 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007420 u16 gcfgc = 0;
7421
David Weinehall52a05c32016-08-22 13:32:44 +03007422 pci_read_config_word(pdev, GCFGC, &gcfgc);
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007423
7424 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7425 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007426 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007427 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007428 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007429 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007430 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007431 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7432 return 200000;
7433 default:
7434 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7435 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007436 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007437 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007438 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02007439 }
7440}
7441
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007442static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007443{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007444 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007445 u16 gcfgc = 0;
7446
David Weinehall52a05c32016-08-22 13:32:44 +03007447 pci_read_config_word(pdev, GCFGC, &gcfgc);
Jesse Barnese70236a2009-09-21 10:42:27 -07007448
7449 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03007450 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007451 else {
7452 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7453 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007454 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007455 default:
7456 case GC_DISPLAY_CLOCK_190_200_MHZ:
7457 return 190000;
7458 }
7459 }
7460}
Jesse Barnes79e53942008-11-07 14:24:08 -08007461
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007462static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007463{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007464 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007465}
7466
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007467static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007468{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007469 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese70236a2009-09-21 10:42:27 -07007470 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007471
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007472 /*
7473 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7474 * encoding is different :(
7475 * FIXME is this the right way to detect 852GM/852GMV?
7476 */
David Weinehall52a05c32016-08-22 13:32:44 +03007477 if (pdev->revision == 0x1)
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007478 return 133333;
7479
David Weinehall52a05c32016-08-22 13:32:44 +03007480 pci_bus_read_config_word(pdev->bus,
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007481 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7482
Jesse Barnese70236a2009-09-21 10:42:27 -07007483 /* Assume that the hardware is in the high speed state. This
7484 * should be the default.
7485 */
7486 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7487 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007488 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007489 case GC_CLOCK_100_200:
7490 return 200000;
7491 case GC_CLOCK_166_250:
7492 return 250000;
7493 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007494 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007495 case GC_CLOCK_133_266:
7496 case GC_CLOCK_133_266_2:
7497 case GC_CLOCK_166_266:
7498 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007499 }
7500
7501 /* Shouldn't happen */
7502 return 0;
7503}
7504
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007505static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -07007506{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007507 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007508}
7509
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007510static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007511{
Ville Syrjälä34edce22015-05-22 11:22:33 +03007512 static const unsigned int blb_vco[8] = {
7513 [0] = 3200000,
7514 [1] = 4000000,
7515 [2] = 5333333,
7516 [3] = 4800000,
7517 [4] = 6400000,
7518 };
7519 static const unsigned int pnv_vco[8] = {
7520 [0] = 3200000,
7521 [1] = 4000000,
7522 [2] = 5333333,
7523 [3] = 4800000,
7524 [4] = 2666667,
7525 };
7526 static const unsigned int cl_vco[8] = {
7527 [0] = 3200000,
7528 [1] = 4000000,
7529 [2] = 5333333,
7530 [3] = 6400000,
7531 [4] = 3333333,
7532 [5] = 3566667,
7533 [6] = 4266667,
7534 };
7535 static const unsigned int elk_vco[8] = {
7536 [0] = 3200000,
7537 [1] = 4000000,
7538 [2] = 5333333,
7539 [3] = 4800000,
7540 };
7541 static const unsigned int ctg_vco[8] = {
7542 [0] = 3200000,
7543 [1] = 4000000,
7544 [2] = 5333333,
7545 [3] = 6400000,
7546 [4] = 2666667,
7547 [5] = 4266667,
7548 };
7549 const unsigned int *vco_table;
7550 unsigned int vco;
7551 uint8_t tmp = 0;
7552
7553 /* FIXME other chipsets? */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007554 if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007555 vco_table = ctg_vco;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007556 else if (IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007557 vco_table = elk_vco;
Jani Nikulac0f86832016-12-07 12:13:04 +02007558 else if (IS_I965GM(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007559 vco_table = cl_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007560 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007561 vco_table = pnv_vco;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007562 else if (IS_G33(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +03007563 vco_table = blb_vco;
7564 else
7565 return 0;
7566
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007567 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007568
7569 vco = vco_table[tmp & 0x7];
7570 if (vco == 0)
7571 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7572 else
7573 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7574
7575 return vco;
7576}
7577
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007578static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007579{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007580 struct pci_dev *pdev = dev_priv->drm.pdev;
7581 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007582 uint16_t tmp = 0;
7583
David Weinehall52a05c32016-08-22 13:32:44 +03007584 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007585
7586 cdclk_sel = (tmp >> 12) & 0x1;
7587
7588 switch (vco) {
7589 case 2666667:
7590 case 4000000:
7591 case 5333333:
7592 return cdclk_sel ? 333333 : 222222;
7593 case 3200000:
7594 return cdclk_sel ? 320000 : 228571;
7595 default:
7596 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7597 return 222222;
7598 }
7599}
7600
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007601static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007602{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007603 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007604 static const uint8_t div_3200[] = { 16, 10, 8 };
7605 static const uint8_t div_4000[] = { 20, 12, 10 };
7606 static const uint8_t div_5333[] = { 24, 16, 14 };
7607 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007608 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007609 uint16_t tmp = 0;
7610
David Weinehall52a05c32016-08-22 13:32:44 +03007611 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007612
7613 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7614
7615 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7616 goto fail;
7617
7618 switch (vco) {
7619 case 3200000:
7620 div_table = div_3200;
7621 break;
7622 case 4000000:
7623 div_table = div_4000;
7624 break;
7625 case 5333333:
7626 div_table = div_5333;
7627 break;
7628 default:
7629 goto fail;
7630 }
7631
7632 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7633
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007634fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007635 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7636 return 200000;
7637}
7638
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007639static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
Ville Syrjälä34edce22015-05-22 11:22:33 +03007640{
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007641 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä34edce22015-05-22 11:22:33 +03007642 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7643 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7644 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7645 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7646 const uint8_t *div_table;
Ville Syrjälä1353c4f2016-10-31 22:37:13 +02007647 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007648 uint16_t tmp = 0;
7649
David Weinehall52a05c32016-08-22 13:32:44 +03007650 pci_read_config_word(pdev, GCFGC, &tmp);
Ville Syrjälä34edce22015-05-22 11:22:33 +03007651
7652 cdclk_sel = (tmp >> 4) & 0x7;
7653
7654 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7655 goto fail;
7656
7657 switch (vco) {
7658 case 3200000:
7659 div_table = div_3200;
7660 break;
7661 case 4000000:
7662 div_table = div_4000;
7663 break;
7664 case 4800000:
7665 div_table = div_4800;
7666 break;
7667 case 5333333:
7668 div_table = div_5333;
7669 break;
7670 default:
7671 goto fail;
7672 }
7673
7674 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7675
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007676fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007677 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7678 return 190476;
7679}
7680
Zhenyu Wang2c072452009-06-05 15:38:42 +08007681static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007682intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007683{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007684 while (*num > DATA_LINK_M_N_MASK ||
7685 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007686 *num >>= 1;
7687 *den >>= 1;
7688 }
7689}
7690
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007691static void compute_m_n(unsigned int m, unsigned int n,
7692 uint32_t *ret_m, uint32_t *ret_n)
7693{
7694 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7695 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7696 intel_reduce_m_n_ratio(ret_m, ret_n);
7697}
7698
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007699void
7700intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7701 int pixel_clock, int link_clock,
7702 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007703{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007704 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007705
7706 compute_m_n(bits_per_pixel * pixel_clock,
7707 link_clock * nlanes * 8,
7708 &m_n->gmch_m, &m_n->gmch_n);
7709
7710 compute_m_n(pixel_clock, link_clock,
7711 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007712}
7713
Chris Wilsona7615032011-01-12 17:04:08 +00007714static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7715{
Jani Nikulad330a952014-01-21 11:24:25 +02007716 if (i915.panel_use_ssc >= 0)
7717 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007718 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007719 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007720}
7721
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007722static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007723{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007724 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007725}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007726
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007727static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7728{
7729 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007730}
7731
Daniel Vetterf47709a2013-03-28 10:42:02 +01007732static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007733 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007734 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007735{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007736 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007737 u32 fp, fp2 = 0;
7738
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007739 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007740 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007741 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007742 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007743 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007744 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007745 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007746 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007747 }
7748
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007749 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007750
Daniel Vetterf47709a2013-03-28 10:42:02 +01007751 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007752 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007753 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007754 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007755 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007756 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007757 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007758 }
7759}
7760
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007761static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7762 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007763{
7764 u32 reg_val;
7765
7766 /*
7767 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7768 * and set it to a reasonable value instead.
7769 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007770 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007771 reg_val &= 0xffffff00;
7772 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007773 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007774
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007775 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007776 reg_val &= 0x8cffffff;
7777 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007778 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007779
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007780 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007781 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007782 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007783
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007784 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007785 reg_val &= 0x00ffffff;
7786 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007787 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007788}
7789
Daniel Vetterb5518422013-05-03 11:49:48 +02007790static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7791 struct intel_link_m_n *m_n)
7792{
7793 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007794 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007795 int pipe = crtc->pipe;
7796
Daniel Vettere3b95f12013-05-03 11:49:49 +02007797 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7798 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7799 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7800 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007801}
7802
7803static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007804 struct intel_link_m_n *m_n,
7805 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007806{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007807 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02007808 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007809 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007810
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007811 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02007812 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7813 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7814 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7815 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007816 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7817 * for gen < 8) and if DRRS is supported (to make sure the
7818 * registers are not unnecessarily accessed).
7819 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007820 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7821 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007822 I915_WRITE(PIPE_DATA_M2(transcoder),
7823 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7824 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7825 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7826 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7827 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007828 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007829 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7830 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7831 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7832 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007833 }
7834}
7835
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307836void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007837{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307838 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7839
7840 if (m_n == M1_N1) {
7841 dp_m_n = &crtc->config->dp_m_n;
7842 dp_m2_n2 = &crtc->config->dp_m2_n2;
7843 } else if (m_n == M2_N2) {
7844
7845 /*
7846 * M2_N2 registers are not supported. Hence m2_n2 divider value
7847 * needs to be programmed into M1_N1.
7848 */
7849 dp_m_n = &crtc->config->dp_m2_n2;
7850 } else {
7851 DRM_ERROR("Unsupported divider value\n");
7852 return;
7853 }
7854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007855 if (crtc->config->has_pch_encoder)
7856 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007857 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307858 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007859}
7860
Daniel Vetter251ac862015-06-18 10:30:24 +02007861static void vlv_compute_dpll(struct intel_crtc *crtc,
7862 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007863{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007864 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007865 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007866 if (crtc->pipe != PIPE_A)
7867 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007868
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007869 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007870 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007871 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7872 DPLL_EXT_BUFFER_ENABLE_VLV;
7873
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007874 pipe_config->dpll_hw_state.dpll_md =
7875 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7876}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007877
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007878static void chv_compute_dpll(struct intel_crtc *crtc,
7879 struct intel_crtc_state *pipe_config)
7880{
7881 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007882 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007883 if (crtc->pipe != PIPE_A)
7884 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7885
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007886 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03007887 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007888 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7889
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007890 pipe_config->dpll_hw_state.dpll_md =
7891 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007892}
7893
Ville Syrjäläd288f652014-10-28 13:20:22 +02007894static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007895 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007896{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007897 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007898 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007899 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007900 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007901 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007902 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007903
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007904 /* Enable Refclk */
7905 I915_WRITE(DPLL(pipe),
7906 pipe_config->dpll_hw_state.dpll &
7907 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7908
7909 /* No need to actually set up the DPLL with DSI */
7910 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7911 return;
7912
Ville Syrjäläa5805162015-05-26 20:42:30 +03007913 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007914
Ville Syrjäläd288f652014-10-28 13:20:22 +02007915 bestn = pipe_config->dpll.n;
7916 bestm1 = pipe_config->dpll.m1;
7917 bestm2 = pipe_config->dpll.m2;
7918 bestp1 = pipe_config->dpll.p1;
7919 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007920
Jesse Barnes89b667f2013-04-18 14:51:36 -07007921 /* See eDP HDMI DPIO driver vbios notes doc */
7922
7923 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007924 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007925 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007926
7927 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007928 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007929
7930 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007931 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007932 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007933 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007934
7935 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007936 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007937
7938 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007939 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7940 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7941 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007942 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007943
7944 /*
7945 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7946 * but we don't support that).
7947 * Note: don't use the DAC post divider as it seems unstable.
7948 */
7949 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007951
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007952 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007954
Jesse Barnes89b667f2013-04-18 14:51:36 -07007955 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007956 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007957 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7958 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007959 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007960 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007961 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007962 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007963 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007964
Ville Syrjälä37a56502016-06-22 21:57:04 +03007965 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007966 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007967 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007969 0x0df40000);
7970 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007972 0x0df70000);
7973 } else { /* HDMI or VGA */
7974 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007975 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007977 0x0df70000);
7978 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007979 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007980 0x0df40000);
7981 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007982
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007983 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007984 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007985 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007986 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007987 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007988
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007989 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007990 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007991}
7992
Ville Syrjäläd288f652014-10-28 13:20:22 +02007993static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007994 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007995{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007996 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007997 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007998 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007999 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308000 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008001 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308002 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308003 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008004
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03008005 /* Enable Refclk and SSC */
8006 I915_WRITE(DPLL(pipe),
8007 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
8008
8009 /* No need to actually set up the DPLL with DSI */
8010 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8011 return;
8012
Ville Syrjäläd288f652014-10-28 13:20:22 +02008013 bestn = pipe_config->dpll.n;
8014 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
8015 bestm1 = pipe_config->dpll.m1;
8016 bestm2 = pipe_config->dpll.m2 >> 22;
8017 bestp1 = pipe_config->dpll.p1;
8018 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308019 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308020 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308021 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008022
Ville Syrjäläa5805162015-05-26 20:42:30 +03008023 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008024
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008025 /* p1 and p2 divider */
8026 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
8027 5 << DPIO_CHV_S1_DIV_SHIFT |
8028 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
8029 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
8030 1 << DPIO_CHV_K_DIV_SHIFT);
8031
8032 /* Feedback post-divider - m2 */
8033 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
8034
8035 /* Feedback refclk divider - n and m1 */
8036 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
8037 DPIO_CHV_M1_DIV_BY_2 |
8038 1 << DPIO_CHV_N_DIV_SHIFT);
8039
8040 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03008041 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008042
8043 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05308044 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
8045 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
8046 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
8047 if (bestm2_frac)
8048 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8049 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008050
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05308051 /* Program digital lock detect threshold */
8052 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8053 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8054 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8055 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8056 if (!bestm2_frac)
8057 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8058 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8059
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008060 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308061 if (vco == 5400000) {
8062 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8063 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8064 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8065 tribuf_calcntr = 0x9;
8066 } else if (vco <= 6200000) {
8067 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8068 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8069 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8070 tribuf_calcntr = 0x9;
8071 } else if (vco <= 6480000) {
8072 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8073 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8074 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8075 tribuf_calcntr = 0x8;
8076 } else {
8077 /* Not supported. Apply the same limits as in the max case */
8078 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8079 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8080 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8081 tribuf_calcntr = 0;
8082 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008083 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8084
Ville Syrjälä968040b2015-03-11 22:52:08 +02008085 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05308086 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8087 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8088 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8089
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008090 /* AFC Recal */
8091 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8092 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8093 DPIO_AFC_RECAL);
8094
Ville Syrjäläa5805162015-05-26 20:42:30 +03008095 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008096}
8097
Ville Syrjäläd288f652014-10-28 13:20:22 +02008098/**
8099 * vlv_force_pll_on - forcibly enable just the PLL
8100 * @dev_priv: i915 private structure
8101 * @pipe: pipe PLL to enable
8102 * @dpll: PLL configuration
8103 *
8104 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8105 * in cases where we need the PLL enabled even when @pipe is not going to
8106 * be enabled.
8107 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008108int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008109 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008110{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02008111 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008112 struct intel_crtc_state *pipe_config;
8113
8114 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8115 if (!pipe_config)
8116 return -ENOMEM;
8117
8118 pipe_config->base.crtc = &crtc->base;
8119 pipe_config->pixel_multiplier = 1;
8120 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008121
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008122 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008123 chv_compute_dpll(crtc, pipe_config);
8124 chv_prepare_pll(crtc, pipe_config);
8125 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008126 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008127 vlv_compute_dpll(crtc, pipe_config);
8128 vlv_prepare_pll(crtc, pipe_config);
8129 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008130 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00008131
8132 kfree(pipe_config);
8133
8134 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02008135}
8136
8137/**
8138 * vlv_force_pll_off - forcibly disable just the PLL
8139 * @dev_priv: i915 private structure
8140 * @pipe: pipe PLL to disable
8141 *
8142 * Disable the PLL for @pipe. To be used in cases where we need
8143 * the PLL enabled even when @pipe is not going to be enabled.
8144 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008145void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02008146{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008147 if (IS_CHERRYVIEW(dev_priv))
8148 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008149 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02008150 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02008151}
8152
Daniel Vetter251ac862015-06-18 10:30:24 +02008153static void i9xx_compute_dpll(struct intel_crtc *crtc,
8154 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008155 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008156{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008157 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008158 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008159 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008160
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008161 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308162
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008163 dpll = DPLL_VGA_MODE_DIS;
8164
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008165 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008166 dpll |= DPLLB_MODE_LVDS;
8167 else
8168 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01008169
Jani Nikula73f67aa2016-12-07 22:48:09 +02008170 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8171 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008172 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02008173 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008174 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02008175
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008176 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8177 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008178 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008179
Ville Syrjälä37a56502016-06-22 21:57:04 +03008180 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008181 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008182
8183 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008184 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008185 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8186 else {
8187 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008188 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008189 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8190 }
8191 switch (clock->p2) {
8192 case 5:
8193 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8194 break;
8195 case 7:
8196 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8197 break;
8198 case 10:
8199 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8200 break;
8201 case 14:
8202 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8203 break;
8204 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008205 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008206 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8207
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008208 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008209 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008210 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008211 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008212 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8213 else
8214 dpll |= PLL_REF_INPUT_DREFCLK;
8215
8216 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008217 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008218
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008219 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008220 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008221 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008222 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008223 }
8224}
8225
Daniel Vetter251ac862015-06-18 10:30:24 +02008226static void i8xx_compute_dpll(struct intel_crtc *crtc,
8227 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008228 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008229{
Daniel Vetterf47709a2013-03-28 10:42:02 +01008230 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008231 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008232 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008233 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008234
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008235 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05308236
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008237 dpll = DPLL_VGA_MODE_DIS;
8238
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008239 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008240 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8241 } else {
8242 if (clock->p1 == 2)
8243 dpll |= PLL_P1_DIVIDE_BY_TWO;
8244 else
8245 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8246 if (clock->p2 == 4)
8247 dpll |= PLL_P2_DIVIDE_BY_4;
8248 }
8249
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008250 if (!IS_I830(dev_priv) &&
8251 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008252 dpll |= DPLL_DVO_2X_MODE;
8253
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008254 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008255 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008256 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8257 else
8258 dpll |= PLL_REF_INPUT_DREFCLK;
8259
8260 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008261 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02008262}
8263
Daniel Vetter8a654f32013-06-01 17:16:22 +02008264static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008265{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008266 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008267 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008268 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03008269 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008270 uint32_t crtc_vtotal, crtc_vblank_end;
8271 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008272
8273 /* We need to be careful not to changed the adjusted mode, for otherwise
8274 * the hw state checker will get angry at the mismatch. */
8275 crtc_vtotal = adjusted_mode->crtc_vtotal;
8276 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008277
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008278 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008279 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008280 crtc_vtotal -= 1;
8281 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008282
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008283 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02008284 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8285 else
8286 vsyncshift = adjusted_mode->crtc_hsync_start -
8287 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02008288 if (vsyncshift < 0)
8289 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008290 }
8291
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008292 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008293 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008294
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008295 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008296 (adjusted_mode->crtc_hdisplay - 1) |
8297 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008298 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008299 (adjusted_mode->crtc_hblank_start - 1) |
8300 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008301 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008302 (adjusted_mode->crtc_hsync_start - 1) |
8303 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8304
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008305 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008306 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008307 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008308 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008309 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02008310 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008311 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008312 (adjusted_mode->crtc_vsync_start - 1) |
8313 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8314
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008315 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8316 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8317 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8318 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008319 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02008320 (pipe == PIPE_B || pipe == PIPE_C))
8321 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8322
Jani Nikulabc58be62016-03-18 17:05:39 +02008323}
8324
8325static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8326{
8327 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008328 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008329 enum pipe pipe = intel_crtc->pipe;
8330
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008331 /* pipesrc controls the size that is scaled from, which should
8332 * always be the user's requested size.
8333 */
8334 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008335 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8336 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03008337}
8338
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008339static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008340 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008341{
8342 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008343 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008344 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8345 uint32_t tmp;
8346
8347 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008348 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8349 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008350 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008351 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8352 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008353 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008354 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8355 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008356
8357 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008358 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8359 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008360 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008361 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8362 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008363 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008364 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8365 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008366
8367 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008368 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8369 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8370 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008371 }
Jani Nikulabc58be62016-03-18 17:05:39 +02008372}
8373
8374static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8375 struct intel_crtc_state *pipe_config)
8376{
8377 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008378 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02008379 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008380
8381 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008382 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8383 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8384
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008385 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8386 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008387}
8388
Daniel Vetterf6a83282014-02-11 15:28:57 -08008389void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008390 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03008391{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008392 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8393 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8394 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8395 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008396
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008397 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8398 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8399 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8400 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03008401
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008402 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008403 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03008404
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008405 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8406 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02008407
8408 mode->hsync = drm_mode_hsync(mode);
8409 mode->vrefresh = drm_mode_vrefresh(mode);
8410 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03008411}
8412
Daniel Vetter84b046f2013-02-19 18:48:54 +01008413static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8414{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008415 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01008416 uint32_t pipeconf;
8417
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008418 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008419
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03008420 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8421 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8422 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02008423
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008424 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008425 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01008426
Daniel Vetterff9ce462013-04-24 14:57:17 +02008427 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008428 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8429 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008430 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008431 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02008432 pipeconf |= PIPECONF_DITHER_EN |
8433 PIPECONF_DITHER_TYPE_SP;
8434
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008435 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02008436 case 18:
8437 pipeconf |= PIPECONF_6BPC;
8438 break;
8439 case 24:
8440 pipeconf |= PIPECONF_8BPC;
8441 break;
8442 case 30:
8443 pipeconf |= PIPECONF_10BPC;
8444 break;
8445 default:
8446 /* Case prevented by intel_choose_pipe_bpp_dither. */
8447 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01008448 }
8449 }
8450
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00008451 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01008452 if (intel_crtc->lowfreq_avail) {
8453 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8454 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8455 } else {
8456 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008457 }
8458 }
8459
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008460 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008461 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008462 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008463 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8464 else
8465 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8466 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008467 pipeconf |= PIPECONF_PROGRESSIVE;
8468
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008469 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008470 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008471 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008472
Daniel Vetter84b046f2013-02-19 18:48:54 +01008473 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8474 POSTING_READ(PIPECONF(intel_crtc->pipe));
8475}
8476
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008477static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8478 struct intel_crtc_state *crtc_state)
8479{
8480 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008481 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008482 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008483 int refclk = 48000;
8484
8485 memset(&crtc_state->dpll_hw_state, 0,
8486 sizeof(crtc_state->dpll_hw_state));
8487
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008488 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008489 if (intel_panel_use_ssc(dev_priv)) {
8490 refclk = dev_priv->vbt.lvds_ssc_freq;
8491 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8492 }
8493
8494 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008495 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008496 limit = &intel_limits_i8xx_dvo;
8497 } else {
8498 limit = &intel_limits_i8xx_dac;
8499 }
8500
8501 if (!crtc_state->clock_set &&
8502 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8503 refclk, NULL, &crtc_state->dpll)) {
8504 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8505 return -EINVAL;
8506 }
8507
8508 i8xx_compute_dpll(crtc, crtc_state, NULL);
8509
8510 return 0;
8511}
8512
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008513static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8514 struct intel_crtc_state *crtc_state)
8515{
8516 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008517 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008518 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008519 int refclk = 96000;
8520
8521 memset(&crtc_state->dpll_hw_state, 0,
8522 sizeof(crtc_state->dpll_hw_state));
8523
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008524 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008525 if (intel_panel_use_ssc(dev_priv)) {
8526 refclk = dev_priv->vbt.lvds_ssc_freq;
8527 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8528 }
8529
8530 if (intel_is_dual_link_lvds(dev))
8531 limit = &intel_limits_g4x_dual_channel_lvds;
8532 else
8533 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008534 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8535 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008536 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008537 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02008538 limit = &intel_limits_g4x_sdvo;
8539 } else {
8540 /* The option is for other outputs */
8541 limit = &intel_limits_i9xx_sdvo;
8542 }
8543
8544 if (!crtc_state->clock_set &&
8545 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8546 refclk, NULL, &crtc_state->dpll)) {
8547 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8548 return -EINVAL;
8549 }
8550
8551 i9xx_compute_dpll(crtc, crtc_state, NULL);
8552
8553 return 0;
8554}
8555
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008556static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8557 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008558{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008559 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008560 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008561 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008562 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008563
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008564 memset(&crtc_state->dpll_hw_state, 0,
8565 sizeof(crtc_state->dpll_hw_state));
8566
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008567 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008568 if (intel_panel_use_ssc(dev_priv)) {
8569 refclk = dev_priv->vbt.lvds_ssc_freq;
8570 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8571 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008572
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008573 limit = &intel_limits_pineview_lvds;
8574 } else {
8575 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008576 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008577
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008578 if (!crtc_state->clock_set &&
8579 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8580 refclk, NULL, &crtc_state->dpll)) {
8581 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8582 return -EINVAL;
8583 }
8584
8585 i9xx_compute_dpll(crtc, crtc_state, NULL);
8586
8587 return 0;
8588}
8589
8590static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8591 struct intel_crtc_state *crtc_state)
8592{
8593 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008594 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008595 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008596 int refclk = 96000;
8597
8598 memset(&crtc_state->dpll_hw_state, 0,
8599 sizeof(crtc_state->dpll_hw_state));
8600
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008601 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008602 if (intel_panel_use_ssc(dev_priv)) {
8603 refclk = dev_priv->vbt.lvds_ssc_freq;
8604 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008605 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008606
8607 limit = &intel_limits_i9xx_lvds;
8608 } else {
8609 limit = &intel_limits_i9xx_sdvo;
8610 }
8611
8612 if (!crtc_state->clock_set &&
8613 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8614 refclk, NULL, &crtc_state->dpll)) {
8615 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8616 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008617 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008618
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008619 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008620
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008621 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008622}
8623
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008624static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8625 struct intel_crtc_state *crtc_state)
8626{
8627 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008628 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008629
8630 memset(&crtc_state->dpll_hw_state, 0,
8631 sizeof(crtc_state->dpll_hw_state));
8632
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008633 if (!crtc_state->clock_set &&
8634 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8635 refclk, NULL, &crtc_state->dpll)) {
8636 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8637 return -EINVAL;
8638 }
8639
8640 chv_compute_dpll(crtc, crtc_state);
8641
8642 return 0;
8643}
8644
8645static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8646 struct intel_crtc_state *crtc_state)
8647{
8648 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008649 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008650
8651 memset(&crtc_state->dpll_hw_state, 0,
8652 sizeof(crtc_state->dpll_hw_state));
8653
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008654 if (!crtc_state->clock_set &&
8655 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8656 refclk, NULL, &crtc_state->dpll)) {
8657 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8658 return -EINVAL;
8659 }
8660
8661 vlv_compute_dpll(crtc, crtc_state);
8662
8663 return 0;
8664}
8665
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008666static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008667 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008668{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008669 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008670 uint32_t tmp;
8671
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008672 if (INTEL_GEN(dev_priv) <= 3 &&
8673 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008674 return;
8675
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008676 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008677 if (!(tmp & PFIT_ENABLE))
8678 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008679
Daniel Vetter06922822013-07-11 13:35:40 +02008680 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008681 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008682 if (crtc->pipe != PIPE_B)
8683 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008684 } else {
8685 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8686 return;
8687 }
8688
Daniel Vetter06922822013-07-11 13:35:40 +02008689 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008690 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008691}
8692
Jesse Barnesacbec812013-09-20 11:29:32 -07008693static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008694 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008695{
8696 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008697 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07008698 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008699 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008700 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008701 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008702
Ville Syrjäläb5219732016-03-15 16:40:01 +02008703 /* In case of DSI, DPLL will not be used */
8704 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308705 return;
8706
Ville Syrjäläa5805162015-05-26 20:42:30 +03008707 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008708 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008709 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008710
8711 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8712 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8713 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8714 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8715 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8716
Imre Deakdccbea32015-06-22 23:35:51 +03008717 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008718}
8719
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008720static void
8721i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8722 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008723{
8724 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008725 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008726 u32 val, base, offset;
8727 int pipe = crtc->pipe, plane = crtc->plane;
8728 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008729 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008730 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008731 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008732
Damien Lespiau42a7b082015-02-05 19:35:13 +00008733 val = I915_READ(DSPCNTR(plane));
8734 if (!(val & DISPLAY_PLANE_ENABLE))
8735 return;
8736
Damien Lespiaud9806c92015-01-21 14:07:19 +00008737 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008738 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008739 DRM_DEBUG_KMS("failed to alloc fb\n");
8740 return;
8741 }
8742
Damien Lespiau1b842c82015-01-21 13:50:54 +00008743 fb = &intel_fb->base;
8744
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008745 fb->dev = dev;
8746
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008747 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008748 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008749 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008750 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008751 }
8752 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008753
8754 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008755 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008756 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008757
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008758 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008759 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008760 offset = I915_READ(DSPTILEOFF(plane));
8761 else
8762 offset = I915_READ(DSPLINOFF(plane));
8763 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8764 } else {
8765 base = I915_READ(DSPADDR(plane));
8766 }
8767 plane_config->base = base;
8768
8769 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008770 fb->width = ((val >> 16) & 0xfff) + 1;
8771 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008772
8773 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008774 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008775
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008776 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02008777 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008778 fb->modifier);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008779
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008780 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008781
Damien Lespiau2844a922015-01-20 12:51:48 +00008782 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8783 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008784 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008785 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008786
Damien Lespiau2d140302015-02-05 17:22:18 +00008787 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008788}
8789
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008790static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008791 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008792{
8793 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008794 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008795 int pipe = pipe_config->cpu_transcoder;
8796 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008797 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008798 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008799 int refclk = 100000;
8800
Ville Syrjäläb5219732016-03-15 16:40:01 +02008801 /* In case of DSI, DPLL will not be used */
8802 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8803 return;
8804
Ville Syrjäläa5805162015-05-26 20:42:30 +03008805 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008806 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8807 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8808 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8809 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008810 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008811 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008812
8813 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008814 clock.m2 = (pll_dw0 & 0xff) << 22;
8815 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8816 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008817 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8818 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8819 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8820
Imre Deakdccbea32015-06-22 23:35:51 +03008821 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008822}
8823
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008824static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008825 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008826{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008827 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02008828 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008829 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008830 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008831
Imre Deak17290502016-02-12 18:55:11 +02008832 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8833 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008834 return false;
8835
Daniel Vettere143a212013-07-04 12:01:15 +02008836 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008837 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008838
Imre Deak17290502016-02-12 18:55:11 +02008839 ret = false;
8840
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008841 tmp = I915_READ(PIPECONF(crtc->pipe));
8842 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008843 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008844
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008845 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8846 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008847 switch (tmp & PIPECONF_BPC_MASK) {
8848 case PIPECONF_6BPC:
8849 pipe_config->pipe_bpp = 18;
8850 break;
8851 case PIPECONF_8BPC:
8852 pipe_config->pipe_bpp = 24;
8853 break;
8854 case PIPECONF_10BPC:
8855 pipe_config->pipe_bpp = 30;
8856 break;
8857 default:
8858 break;
8859 }
8860 }
8861
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008862 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08008863 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008864 pipe_config->limited_color_range = true;
8865
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008866 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03008867 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8868
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008869 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008870 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008871
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008872 i9xx_get_pfit_config(crtc, pipe_config);
8873
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008874 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008875 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008876 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02008877 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8878 else
8879 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008880 pipe_config->pixel_multiplier =
8881 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8882 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008883 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008884 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02008885 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02008886 tmp = I915_READ(DPLL(crtc->pipe));
8887 pipe_config->pixel_multiplier =
8888 ((tmp & SDVO_MULTIPLIER_MASK)
8889 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8890 } else {
8891 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8892 * port and will be fixed up in the encoder->get_config
8893 * function. */
8894 pipe_config->pixel_multiplier = 1;
8895 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008896 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008897 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008898 /*
8899 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8900 * on 830. Filter it out here so that we don't
8901 * report errors due to that.
8902 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008903 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008904 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8905
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008906 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8907 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008908 } else {
8909 /* Mask out read-only status bits. */
8910 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8911 DPLL_PORTC_READY_MASK |
8912 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008913 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008914
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008915 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008916 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008917 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008918 vlv_crtc_clock_get(crtc, pipe_config);
8919 else
8920 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008921
Ville Syrjälä0f646142015-08-26 19:39:18 +03008922 /*
8923 * Normally the dotclock is filled in by the encoder .get_config()
8924 * but in case the pipe is enabled w/o any ports we need a sane
8925 * default.
8926 */
8927 pipe_config->base.adjusted_mode.crtc_clock =
8928 pipe_config->port_clock / pipe_config->pixel_multiplier;
8929
Imre Deak17290502016-02-12 18:55:11 +02008930 ret = true;
8931
8932out:
8933 intel_display_power_put(dev_priv, power_domain);
8934
8935 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008936}
8937
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008938static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008939{
Jesse Barnes13d83a62011-08-03 12:59:20 -07008940 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008941 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008942 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008943 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008944 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008945 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008946 bool has_ck505 = false;
8947 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008948 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008949
8950 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008951 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008952 switch (encoder->type) {
8953 case INTEL_OUTPUT_LVDS:
8954 has_panel = true;
8955 has_lvds = true;
8956 break;
8957 case INTEL_OUTPUT_EDP:
8958 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008959 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008960 has_cpu_edp = true;
8961 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008962 default:
8963 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008964 }
8965 }
8966
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008967 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008968 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008969 can_ssc = has_ck505;
8970 } else {
8971 has_ck505 = false;
8972 can_ssc = true;
8973 }
8974
Lyude1c1a24d2016-06-14 11:04:09 -04008975 /* Check if any DPLLs are using the SSC source */
8976 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8977 u32 temp = I915_READ(PCH_DPLL(i));
8978
8979 if (!(temp & DPLL_VCO_ENABLE))
8980 continue;
8981
8982 if ((temp & PLL_REF_INPUT_MASK) ==
8983 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8984 using_ssc_source = true;
8985 break;
8986 }
8987 }
8988
8989 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8990 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008991
8992 /* Ironlake: try to setup display ref clock before DPLL
8993 * enabling. This is only under driver's control after
8994 * PCH B stepping, previous chipset stepping should be
8995 * ignoring this setting.
8996 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008997 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008998
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008999 /* As we must carefully and slowly disable/enable each source in turn,
9000 * compute the final state we want first and check if we need to
9001 * make any changes at all.
9002 */
9003 final = val;
9004 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07009005 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009006 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07009007 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009008 final |= DREF_NONSPREAD_SOURCE_ENABLE;
9009
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009010 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009011 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02009012 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009013
Keith Packard199e5d72011-09-22 12:01:57 -07009014 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009015 final |= DREF_SSC_SOURCE_ENABLE;
9016
9017 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9018 final |= DREF_SSC1_ENABLE;
9019
9020 if (has_cpu_edp) {
9021 if (intel_panel_use_ssc(dev_priv) && can_ssc)
9022 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
9023 else
9024 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
9025 } else
9026 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04009027 } else if (using_ssc_source) {
9028 final |= DREF_SSC_SOURCE_ENABLE;
9029 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009030 }
9031
9032 if (final == val)
9033 return;
9034
9035 /* Always enable nonspread source */
9036 val &= ~DREF_NONSPREAD_SOURCE_MASK;
9037
9038 if (has_ck505)
9039 val |= DREF_NONSPREAD_CK505_ENABLE;
9040 else
9041 val |= DREF_NONSPREAD_SOURCE_ENABLE;
9042
9043 if (has_panel) {
9044 val &= ~DREF_SSC_SOURCE_MASK;
9045 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009046
Keith Packard199e5d72011-09-22 12:01:57 -07009047 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07009048 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009049 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009050 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02009051 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009052 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009053
9054 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009055 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009056 POSTING_READ(PCH_DREF_CONTROL);
9057 udelay(200);
9058
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009059 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07009060
9061 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07009062 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07009063 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07009064 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009065 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02009066 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009067 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07009068 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009069 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009070
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009071 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009072 POSTING_READ(PCH_DREF_CONTROL);
9073 udelay(200);
9074 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04009075 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009076
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009077 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07009078
9079 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009080 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009081
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009082 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07009083 POSTING_READ(PCH_DREF_CONTROL);
9084 udelay(200);
9085
Lyude1c1a24d2016-06-14 11:04:09 -04009086 if (!using_ssc_source) {
9087 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07009088
Lyude1c1a24d2016-06-14 11:04:09 -04009089 /* Turn off the SSC source */
9090 val &= ~DREF_SSC_SOURCE_MASK;
9091 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07009092
Lyude1c1a24d2016-06-14 11:04:09 -04009093 /* Turn off SSC1 */
9094 val &= ~DREF_SSC1_ENABLE;
9095
9096 I915_WRITE(PCH_DREF_CONTROL, val);
9097 POSTING_READ(PCH_DREF_CONTROL);
9098 udelay(200);
9099 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07009100 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07009101
9102 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07009103}
9104
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009105static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009106{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009107 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009108
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009109 tmp = I915_READ(SOUTH_CHICKEN2);
9110 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9111 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009112
Imre Deakcf3598c2016-06-28 13:37:31 +03009113 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9114 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009115 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02009116
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009117 tmp = I915_READ(SOUTH_CHICKEN2);
9118 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9119 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009120
Imre Deakcf3598c2016-06-28 13:37:31 +03009121 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9122 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009123 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009124}
9125
9126/* WaMPhyProgramming:hsw */
9127static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9128{
9129 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02009130
9131 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9132 tmp &= ~(0xFF << 24);
9133 tmp |= (0x12 << 24);
9134 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9135
Paulo Zanonidde86e22012-12-01 12:04:25 -02009136 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9137 tmp |= (1 << 11);
9138 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9139
9140 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9141 tmp |= (1 << 11);
9142 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9143
Paulo Zanonidde86e22012-12-01 12:04:25 -02009144 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9145 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9146 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9147
9148 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9149 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9150 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9151
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009152 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9153 tmp &= ~(7 << 13);
9154 tmp |= (5 << 13);
9155 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009156
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009157 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9158 tmp &= ~(7 << 13);
9159 tmp |= (5 << 13);
9160 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009161
9162 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9163 tmp &= ~0xFF;
9164 tmp |= 0x1C;
9165 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9166
9167 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9168 tmp &= ~0xFF;
9169 tmp |= 0x1C;
9170 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9171
9172 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9173 tmp &= ~(0xFF << 16);
9174 tmp |= (0x1C << 16);
9175 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9176
9177 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9178 tmp &= ~(0xFF << 16);
9179 tmp |= (0x1C << 16);
9180 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9181
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009182 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9183 tmp |= (1 << 27);
9184 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009185
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009186 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9187 tmp |= (1 << 27);
9188 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009189
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009190 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9191 tmp &= ~(0xF << 28);
9192 tmp |= (4 << 28);
9193 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009194
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03009195 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9196 tmp &= ~(0xF << 28);
9197 tmp |= (4 << 28);
9198 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009199}
9200
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009201/* Implements 3 different sequences from BSpec chapter "Display iCLK
9202 * Programming" based on the parameters passed:
9203 * - Sequence to enable CLKOUT_DP
9204 * - Sequence to enable CLKOUT_DP without spread
9205 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9206 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009207static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
9208 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009209{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009210 uint32_t reg, tmp;
9211
9212 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9213 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009214 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9215 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009216 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009217
Ville Syrjäläa5805162015-05-26 20:42:30 +03009218 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009219
9220 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9221 tmp &= ~SBI_SSCCTL_DISABLE;
9222 tmp |= SBI_SSCCTL_PATHALT;
9223 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9224
9225 udelay(24);
9226
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009227 if (with_spread) {
9228 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9229 tmp &= ~SBI_SSCCTL_PATHALT;
9230 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03009231
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009232 if (with_fdi) {
9233 lpt_reset_fdi_mphy(dev_priv);
9234 lpt_program_fdi_mphy(dev_priv);
9235 }
9236 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02009237
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009238 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009239 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9240 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9241 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01009242
Ville Syrjäläa5805162015-05-26 20:42:30 +03009243 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009244}
9245
Paulo Zanoni47701c32013-07-23 11:19:25 -03009246/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009247static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03009248{
Paulo Zanoni47701c32013-07-23 11:19:25 -03009249 uint32_t reg, tmp;
9250
Ville Syrjäläa5805162015-05-26 20:42:30 +03009251 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009252
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009253 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03009254 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9255 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9256 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9257
9258 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9259 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9260 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9261 tmp |= SBI_SSCCTL_PATHALT;
9262 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9263 udelay(32);
9264 }
9265 tmp |= SBI_SSCCTL_DISABLE;
9266 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9267 }
9268
Ville Syrjäläa5805162015-05-26 20:42:30 +03009269 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03009270}
9271
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009272#define BEND_IDX(steps) ((50 + (steps)) / 5)
9273
9274static const uint16_t sscdivintphase[] = {
9275 [BEND_IDX( 50)] = 0x3B23,
9276 [BEND_IDX( 45)] = 0x3B23,
9277 [BEND_IDX( 40)] = 0x3C23,
9278 [BEND_IDX( 35)] = 0x3C23,
9279 [BEND_IDX( 30)] = 0x3D23,
9280 [BEND_IDX( 25)] = 0x3D23,
9281 [BEND_IDX( 20)] = 0x3E23,
9282 [BEND_IDX( 15)] = 0x3E23,
9283 [BEND_IDX( 10)] = 0x3F23,
9284 [BEND_IDX( 5)] = 0x3F23,
9285 [BEND_IDX( 0)] = 0x0025,
9286 [BEND_IDX( -5)] = 0x0025,
9287 [BEND_IDX(-10)] = 0x0125,
9288 [BEND_IDX(-15)] = 0x0125,
9289 [BEND_IDX(-20)] = 0x0225,
9290 [BEND_IDX(-25)] = 0x0225,
9291 [BEND_IDX(-30)] = 0x0325,
9292 [BEND_IDX(-35)] = 0x0325,
9293 [BEND_IDX(-40)] = 0x0425,
9294 [BEND_IDX(-45)] = 0x0425,
9295 [BEND_IDX(-50)] = 0x0525,
9296};
9297
9298/*
9299 * Bend CLKOUT_DP
9300 * steps -50 to 50 inclusive, in steps of 5
9301 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9302 * change in clock period = -(steps / 10) * 5.787 ps
9303 */
9304static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9305{
9306 uint32_t tmp;
9307 int idx = BEND_IDX(steps);
9308
9309 if (WARN_ON(steps % 5 != 0))
9310 return;
9311
9312 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9313 return;
9314
9315 mutex_lock(&dev_priv->sb_lock);
9316
9317 if (steps % 10 != 0)
9318 tmp = 0xAAAAAAAB;
9319 else
9320 tmp = 0x00000000;
9321 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9322
9323 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9324 tmp &= 0xffff0000;
9325 tmp |= sscdivintphase[idx];
9326 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9327
9328 mutex_unlock(&dev_priv->sb_lock);
9329}
9330
9331#undef BEND_IDX
9332
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009333static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009334{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009335 struct intel_encoder *encoder;
9336 bool has_vga = false;
9337
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009338 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009339 switch (encoder->type) {
9340 case INTEL_OUTPUT_ANALOG:
9341 has_vga = true;
9342 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009343 default:
9344 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009345 }
9346 }
9347
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009348 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009349 lpt_bend_clkout_dp(dev_priv, 0);
9350 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009351 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009352 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009353 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03009354}
9355
Paulo Zanonidde86e22012-12-01 12:04:25 -02009356/*
9357 * Initialize reference clocks when the driver loads
9358 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009359void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02009360{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009361 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009362 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009363 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009364 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02009365}
9366
Daniel Vetter6ff93602013-04-19 11:24:36 +02009367static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03009368{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009369 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03009370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9371 int pipe = intel_crtc->pipe;
9372 uint32_t val;
9373
Daniel Vetter78114072013-06-13 00:54:57 +02009374 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03009375
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009376 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03009377 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009378 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009379 break;
9380 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009381 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009382 break;
9383 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009384 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009385 break;
9386 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01009387 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03009388 break;
9389 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03009390 /* Case prevented by intel_choose_pipe_bpp_dither. */
9391 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03009392 }
9393
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009394 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03009395 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009397 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03009398 val |= PIPECONF_INTERLACED_ILK;
9399 else
9400 val |= PIPECONF_PROGRESSIVE;
9401
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009402 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009403 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02009404
Paulo Zanonic8203562012-09-12 10:06:29 -03009405 I915_WRITE(PIPECONF(pipe), val);
9406 POSTING_READ(PIPECONF(pipe));
9407}
9408
Daniel Vetter6ff93602013-04-19 11:24:36 +02009409static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009410{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009411 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009413 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02009414 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009415
Jani Nikula391bf042016-03-18 17:05:40 +02009416 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009417 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9418
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009419 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009420 val |= PIPECONF_INTERLACED_ILK;
9421 else
9422 val |= PIPECONF_PROGRESSIVE;
9423
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009424 I915_WRITE(PIPECONF(cpu_transcoder), val);
9425 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02009426}
9427
Jani Nikula391bf042016-03-18 17:05:40 +02009428static void haswell_set_pipemisc(struct drm_crtc *crtc)
9429{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009430 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02009431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9432
9433 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9434 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009435
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009436 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009437 case 18:
9438 val |= PIPEMISC_DITHER_6_BPC;
9439 break;
9440 case 24:
9441 val |= PIPEMISC_DITHER_8_BPC;
9442 break;
9443 case 30:
9444 val |= PIPEMISC_DITHER_10_BPC;
9445 break;
9446 case 36:
9447 val |= PIPEMISC_DITHER_12_BPC;
9448 break;
9449 default:
9450 /* Case prevented by pipe_config_set_bpp. */
9451 BUG();
9452 }
9453
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009454 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009455 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9456
Jani Nikula391bf042016-03-18 17:05:40 +02009457 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07009458 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03009459}
9460
Paulo Zanonid4b19312012-11-29 11:29:32 -02009461int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9462{
9463 /*
9464 * Account for spread spectrum to avoid
9465 * oversubscribing the link. Max center spread
9466 * is 2.5%; use 5% for safety's sake.
9467 */
9468 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02009469 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02009470}
9471
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009472static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02009473{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009474 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03009475}
9476
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009477static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9478 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009479 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009480{
9481 struct drm_crtc *crtc = &intel_crtc->base;
9482 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009483 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009484 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009485 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08009486
Chris Wilsonc1858122010-12-03 21:35:48 +00009487 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009488 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009489 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07009490 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009491 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009492 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009493 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009494 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009495 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009496
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009497 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00009498
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009499 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
9500 fp |= FP_CB_TUNE;
9501
9502 if (reduced_clock) {
9503 fp2 = i9xx_dpll_compute_fp(reduced_clock);
9504
9505 if (reduced_clock->m < factor * reduced_clock->n)
9506 fp2 |= FP_CB_TUNE;
9507 } else {
9508 fp2 = fp;
9509 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009510
Chris Wilson5eddb702010-09-11 13:48:45 +01009511 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009512
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009513 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07009514 dpll |= DPLLB_MODE_LVDS;
9515 else
9516 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009517
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009518 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009519 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009520
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009521 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9522 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009523 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009524
Ville Syrjälä37a56502016-06-22 21:57:04 +03009525 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02009526 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009527
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03009528 /*
9529 * The high speed IO clock is only really required for
9530 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9531 * possible to share the DPLL between CRT and HDMI. Enabling
9532 * the clock needlessly does no real harm, except use up a
9533 * bit of power potentially.
9534 *
9535 * We'll limit this to IVB with 3 pipes, since it has only two
9536 * DPLLs and so DPLL sharing is the only way to get three pipes
9537 * driving PCH ports at the same time. On SNB we could do this,
9538 * and potentially avoid enabling the second DPLL, but it's not
9539 * clear if it''s a win or loss power wise. No point in doing
9540 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9541 */
9542 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9543 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9544 dpll |= DPLL_SDVO_HIGH_SPEED;
9545
Eric Anholta07d6782011-03-30 13:01:08 -07009546 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009547 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009548 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009549 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009550
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009551 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009552 case 5:
9553 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9554 break;
9555 case 7:
9556 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9557 break;
9558 case 10:
9559 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9560 break;
9561 case 14:
9562 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9563 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009564 }
9565
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03009566 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9567 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009568 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009569 else
9570 dpll |= PLL_REF_INPUT_DREFCLK;
9571
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009572 dpll |= DPLL_VCO_ENABLE;
9573
9574 crtc_state->dpll_hw_state.dpll = dpll;
9575 crtc_state->dpll_hw_state.fp0 = fp;
9576 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009577}
9578
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009579static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9580 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009581{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009582 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009583 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009584 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009585 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009586 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009587 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009588 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009589
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009590 memset(&crtc_state->dpll_hw_state, 0,
9591 sizeof(crtc_state->dpll_hw_state));
9592
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009593 crtc->lowfreq_avail = false;
9594
9595 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9596 if (!crtc_state->has_pch_encoder)
9597 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009598
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009599 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009600 if (intel_panel_use_ssc(dev_priv)) {
9601 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9602 dev_priv->vbt.lvds_ssc_freq);
9603 refclk = dev_priv->vbt.lvds_ssc_freq;
9604 }
9605
9606 if (intel_is_dual_link_lvds(dev)) {
9607 if (refclk == 100000)
9608 limit = &intel_limits_ironlake_dual_lvds_100m;
9609 else
9610 limit = &intel_limits_ironlake_dual_lvds;
9611 } else {
9612 if (refclk == 100000)
9613 limit = &intel_limits_ironlake_single_lvds_100m;
9614 else
9615 limit = &intel_limits_ironlake_single_lvds;
9616 }
9617 } else {
9618 limit = &intel_limits_ironlake_dac;
9619 }
9620
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009621 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009622 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9623 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009624 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9625 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009626 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009627
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009628 ironlake_compute_dpll(crtc, crtc_state,
9629 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009630
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009631 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9632 if (pll == NULL) {
9633 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9634 pipe_name(crtc->pipe));
9635 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009636 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009637
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03009638 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009639 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009640 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009641
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009642 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009643}
9644
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009645static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9646 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009647{
9648 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009649 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009650 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009651
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009652 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9653 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9654 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9655 & ~TU_SIZE_MASK;
9656 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9657 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9658 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9659}
9660
9661static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9662 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009663 struct intel_link_m_n *m_n,
9664 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009665{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009666 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009667 enum pipe pipe = crtc->pipe;
9668
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009669 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009670 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9671 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9672 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9673 & ~TU_SIZE_MASK;
9674 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9675 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9676 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009677 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9678 * gen < 8) and if DRRS is supported (to make sure the
9679 * registers are not unnecessarily read).
9680 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009681 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009682 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009683 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9684 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9685 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9686 & ~TU_SIZE_MASK;
9687 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9688 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9689 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9690 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009691 } else {
9692 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9693 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9694 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9695 & ~TU_SIZE_MASK;
9696 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9697 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9698 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9699 }
9700}
9701
9702void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009703 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009704{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009705 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009706 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9707 else
9708 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009709 &pipe_config->dp_m_n,
9710 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009711}
9712
Daniel Vetter72419202013-04-04 13:28:53 +02009713static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009714 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009715{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009716 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009717 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009718}
9719
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009720static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009721 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009722{
9723 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009724 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009725 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9726 uint32_t ps_ctrl = 0;
9727 int id = -1;
9728 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009729
Chandra Kondurua1b22782015-04-07 15:28:45 -07009730 /* find scaler attached to this pipe */
9731 for (i = 0; i < crtc->num_scalers; i++) {
9732 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9733 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9734 id = i;
9735 pipe_config->pch_pfit.enabled = true;
9736 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9737 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9738 break;
9739 }
9740 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009741
Chandra Kondurua1b22782015-04-07 15:28:45 -07009742 scaler_state->scaler_id = id;
9743 if (id >= 0) {
9744 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9745 } else {
9746 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009747 }
9748}
9749
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009750static void
9751skylake_get_initial_plane_config(struct intel_crtc *crtc,
9752 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009753{
9754 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009755 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00009756 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009757 int pipe = crtc->pipe;
9758 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009759 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009760 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009761 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009762
Damien Lespiaud9806c92015-01-21 14:07:19 +00009763 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009764 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009765 DRM_DEBUG_KMS("failed to alloc fb\n");
9766 return;
9767 }
9768
Damien Lespiau1b842c82015-01-21 13:50:54 +00009769 fb = &intel_fb->base;
9770
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02009771 fb->dev = dev;
9772
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009773 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009774 if (!(val & PLANE_CTL_ENABLE))
9775 goto error;
9776
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009777 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9778 fourcc = skl_format_to_fourcc(pixel_format,
9779 val & PLANE_CTL_ORDER_RGBX,
9780 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02009781 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009782
Damien Lespiau40f46282015-02-27 11:15:21 +00009783 tiling = val & PLANE_CTL_TILED_MASK;
9784 switch (tiling) {
9785 case PLANE_CTL_TILED_LINEAR:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009786 fb->modifier = DRM_FORMAT_MOD_NONE;
Damien Lespiau40f46282015-02-27 11:15:21 +00009787 break;
9788 case PLANE_CTL_TILED_X:
9789 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009790 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009791 break;
9792 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009793 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009794 break;
9795 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009796 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00009797 break;
9798 default:
9799 MISSING_CASE(tiling);
9800 goto error;
9801 }
9802
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009803 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9804 plane_config->base = base;
9805
9806 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9807
9808 val = I915_READ(PLANE_SIZE(pipe, 0));
9809 fb->height = ((val >> 16) & 0xfff) + 1;
9810 fb->width = ((val >> 0) & 0x1fff) + 1;
9811
9812 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009813 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02009814 fb->format->format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009815 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9816
9817 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02009818 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009819 fb->modifier);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009820
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009821 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009822
9823 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9824 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009825 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009826 plane_config->size);
9827
Damien Lespiau2d140302015-02-05 17:22:18 +00009828 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009829 return;
9830
9831error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01009832 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009833}
9834
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009835static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009836 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009837{
9838 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009839 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009840 uint32_t tmp;
9841
9842 tmp = I915_READ(PF_CTL(crtc->pipe));
9843
9844 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009845 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009846 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9847 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009848
9849 /* We currently do not free assignements of panel fitters on
9850 * ivb/hsw (since we don't use the higher upscaling modes which
9851 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009852 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009853 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9854 PF_PIPE_SEL_IVB(crtc->pipe));
9855 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009856 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009857}
9858
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009859static void
9860ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9861 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009862{
9863 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009864 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009865 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009866 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009867 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009868 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009869 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009870 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009871
Damien Lespiau42a7b082015-02-05 19:35:13 +00009872 val = I915_READ(DSPCNTR(pipe));
9873 if (!(val & DISPLAY_PLANE_ENABLE))
9874 return;
9875
Damien Lespiaud9806c92015-01-21 14:07:19 +00009876 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009877 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009878 DRM_DEBUG_KMS("failed to alloc fb\n");
9879 return;
9880 }
9881
Damien Lespiau1b842c82015-01-21 13:50:54 +00009882 fb = &intel_fb->base;
9883
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02009884 fb->dev = dev;
9885
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009886 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00009887 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009888 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009889 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00009890 }
9891 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009892
9893 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009894 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02009895 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009896
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009897 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01009898 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009899 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009900 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009901 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009902 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009903 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009904 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009905 }
9906 plane_config->base = base;
9907
9908 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009909 fb->width = ((val >> 16) & 0xfff) + 1;
9910 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009911
9912 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009913 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009914
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009915 aligned_height = intel_fb_align_height(dev, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02009916 fb->format->format,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02009917 fb->modifier);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009918
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009919 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009920
Damien Lespiau2844a922015-01-20 12:51:48 +00009921 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9922 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009923 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00009924 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009925
Damien Lespiau2d140302015-02-05 17:22:18 +00009926 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009927}
9928
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009929static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009930 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009931{
9932 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009933 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009934 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009935 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009936 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009937
Imre Deak17290502016-02-12 18:55:11 +02009938 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9939 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009940 return false;
9941
Daniel Vettere143a212013-07-04 12:01:15 +02009942 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009943 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009944
Imre Deak17290502016-02-12 18:55:11 +02009945 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009946 tmp = I915_READ(PIPECONF(crtc->pipe));
9947 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009948 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009949
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009950 switch (tmp & PIPECONF_BPC_MASK) {
9951 case PIPECONF_6BPC:
9952 pipe_config->pipe_bpp = 18;
9953 break;
9954 case PIPECONF_8BPC:
9955 pipe_config->pipe_bpp = 24;
9956 break;
9957 case PIPECONF_10BPC:
9958 pipe_config->pipe_bpp = 30;
9959 break;
9960 case PIPECONF_12BPC:
9961 pipe_config->pipe_bpp = 36;
9962 break;
9963 default:
9964 break;
9965 }
9966
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009967 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9968 pipe_config->limited_color_range = true;
9969
Daniel Vetterab9412b2013-05-03 11:49:46 +02009970 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009971 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009972 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009973
Daniel Vetter88adfff2013-03-28 10:42:01 +01009974 pipe_config->has_pch_encoder = true;
9975
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009976 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9977 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9978 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009979
9980 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009981
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009982 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009983 /*
9984 * The pipe->pch transcoder and pch transcoder->pll
9985 * mapping is fixed.
9986 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009987 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009988 } else {
9989 tmp = I915_READ(PCH_DPLL_SEL);
9990 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009991 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009992 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009993 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009994 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009995
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009996 pipe_config->shared_dpll =
9997 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9998 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009999
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010000 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10001 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010002
10003 tmp = pipe_config->dpll_hw_state.dpll;
10004 pipe_config->pixel_multiplier =
10005 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
10006 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010007
10008 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010009 } else {
10010 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010011 }
10012
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010013 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +020010014 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010015
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010016 ironlake_get_pfit_config(crtc, pipe_config);
10017
Imre Deak17290502016-02-12 18:55:11 +020010018 ret = true;
10019
10020out:
10021 intel_display_power_put(dev_priv, power_domain);
10022
10023 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010024}
10025
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010026static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
10027{
Chris Wilson91c8a322016-07-05 10:40:23 +010010028 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010029 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010030
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010031 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -050010032 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010033 pipe_name(crtc->pipe));
10034
Rob Clarke2c719b2014-12-15 13:56:32 -050010035 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
10036 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +030010037 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
10038 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +030010039 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010040 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010041 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010042 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -050010043 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -030010044 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010045 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010046 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010047 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010048 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010049 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010050
Paulo Zanoni9926ada2014-04-01 19:39:47 -030010051 /*
10052 * In theory we can still leave IRQs enabled, as long as only the HPD
10053 * interrupts remain enabled. We used to check for that, but since it's
10054 * gen-specific and since we only disable LCPLL after we fully disable
10055 * the interrupts, the check below should be enough.
10056 */
Rob Clarke2c719b2014-12-15 13:56:32 -050010057 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010058}
10059
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010060static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10061{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010062 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010063 return I915_READ(D_COMP_HSW);
10064 else
10065 return I915_READ(D_COMP_BDW);
10066}
10067
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010068static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10069{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010070 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010071 mutex_lock(&dev_priv->rps.hw_lock);
10072 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10073 val))
Chris Wilson79cf2192016-08-24 11:16:07 +010010074 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010075 mutex_unlock(&dev_priv->rps.hw_lock);
10076 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010077 I915_WRITE(D_COMP_BDW, val);
10078 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010079 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010080}
10081
10082/*
10083 * This function implements pieces of two sequences from BSpec:
10084 * - Sequence for display software to disable LCPLL
10085 * - Sequence for display software to allow package C8+
10086 * The steps implemented here are just the steps that actually touch the LCPLL
10087 * register. Callers should take care of disabling all the display engine
10088 * functions, doing the mode unset, fixing interrupts, etc.
10089 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010090static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10091 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010092{
10093 uint32_t val;
10094
10095 assert_can_disable_lcpll(dev_priv);
10096
10097 val = I915_READ(LCPLL_CTL);
10098
10099 if (switch_to_fclk) {
10100 val |= LCPLL_CD_SOURCE_FCLK;
10101 I915_WRITE(LCPLL_CTL, val);
10102
Imre Deakf53dd632016-06-28 13:37:32 +030010103 if (wait_for_us(I915_READ(LCPLL_CTL) &
10104 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010105 DRM_ERROR("Switching to FCLK failed\n");
10106
10107 val = I915_READ(LCPLL_CTL);
10108 }
10109
10110 val |= LCPLL_PLL_DISABLE;
10111 I915_WRITE(LCPLL_CTL, val);
10112 POSTING_READ(LCPLL_CTL);
10113
Chris Wilson24d84412016-06-30 15:33:07 +010010114 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010115 DRM_ERROR("LCPLL still locked\n");
10116
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010117 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010118 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010119 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010120 ndelay(100);
10121
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010122 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10123 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010124 DRM_ERROR("D_COMP RCOMP still in progress\n");
10125
10126 if (allow_power_down) {
10127 val = I915_READ(LCPLL_CTL);
10128 val |= LCPLL_POWER_DOWN_ALLOW;
10129 I915_WRITE(LCPLL_CTL, val);
10130 POSTING_READ(LCPLL_CTL);
10131 }
10132}
10133
10134/*
10135 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10136 * source.
10137 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -030010138static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010139{
10140 uint32_t val;
10141
10142 val = I915_READ(LCPLL_CTL);
10143
10144 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10145 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10146 return;
10147
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010148 /*
10149 * Make sure we're not on PC8 state before disabling PC8, otherwise
10150 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -030010151 */
Mika Kuoppala59bad942015-01-16 11:34:40 +020010152 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -030010153
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010154 if (val & LCPLL_POWER_DOWN_ALLOW) {
10155 val &= ~LCPLL_POWER_DOWN_ALLOW;
10156 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +020010157 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010158 }
10159
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010160 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010161 val |= D_COMP_COMP_FORCE;
10162 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -030010163 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010164
10165 val = I915_READ(LCPLL_CTL);
10166 val &= ~LCPLL_PLL_DISABLE;
10167 I915_WRITE(LCPLL_CTL, val);
10168
Chris Wilson93220c02016-06-30 15:33:08 +010010169 if (intel_wait_for_register(dev_priv,
10170 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10171 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010172 DRM_ERROR("LCPLL not locked yet\n");
10173
10174 if (val & LCPLL_CD_SOURCE_FCLK) {
10175 val = I915_READ(LCPLL_CTL);
10176 val &= ~LCPLL_CD_SOURCE_FCLK;
10177 I915_WRITE(LCPLL_CTL, val);
10178
Imre Deakf53dd632016-06-28 13:37:32 +030010179 if (wait_for_us((I915_READ(LCPLL_CTL) &
10180 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010181 DRM_ERROR("Switching back to LCPLL failed\n");
10182 }
Paulo Zanoni215733f2013-08-19 13:18:07 -030010183
Mika Kuoppala59bad942015-01-16 11:34:40 +020010184 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010185 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -030010186}
10187
Paulo Zanoni765dab672014-03-07 20:08:18 -030010188/*
10189 * Package states C8 and deeper are really deep PC states that can only be
10190 * reached when all the devices on the system allow it, so even if the graphics
10191 * device allows PC8+, it doesn't mean the system will actually get to these
10192 * states. Our driver only allows PC8+ when going into runtime PM.
10193 *
10194 * The requirements for PC8+ are that all the outputs are disabled, the power
10195 * well is disabled and most interrupts are disabled, and these are also
10196 * requirements for runtime PM. When these conditions are met, we manually do
10197 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10198 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10199 * hang the machine.
10200 *
10201 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10202 * the state of some registers, so when we come back from PC8+ we need to
10203 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10204 * need to take care of the registers kept by RC6. Notice that this happens even
10205 * if we don't put the device in PCI D3 state (which is what currently happens
10206 * because of the runtime PM support).
10207 *
10208 * For more, read "Display Sequences for Package C8" on the hardware
10209 * documentation.
10210 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010211void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010212{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010213 uint32_t val;
10214
Paulo Zanonic67a4702013-08-19 13:18:09 -030010215 DRM_DEBUG_KMS("Enabling package C8+\n");
10216
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010217 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010218 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10219 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10220 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10221 }
10222
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020010223 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010224 hsw_disable_lcpll(dev_priv, true, true);
10225}
10226
Paulo Zanonia14cb6f2014-03-07 20:08:17 -030010227void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -030010228{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010229 uint32_t val;
10230
Paulo Zanonic67a4702013-08-19 13:18:09 -030010231 DRM_DEBUG_KMS("Disabling package C8+\n");
10232
10233 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020010234 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010235
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010236 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030010237 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10238 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10239 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10240 }
Paulo Zanonic67a4702013-08-19 13:18:09 -030010241}
10242
Imre Deak324513c2016-06-13 16:44:36 +030010243static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010244{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030010245 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010246 struct intel_atomic_state *old_intel_state =
10247 to_intel_atomic_state(old_state);
10248 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010249
Imre Deak324513c2016-06-13 16:44:36 +030010250 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010251}
10252
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010253static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10254 int pixel_rate)
10255{
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010256 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10257
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010258 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010259 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010260 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10261
10262 /* BSpec says "Do not use DisplayPort with CDCLK less than
10263 * 432 MHz, audio enabled, port width x4, and link rate
10264 * HBR2 (5.4 GHz), or else there may be audio corruption or
10265 * screen corruption."
10266 */
10267 if (intel_crtc_has_dp_encoder(crtc_state) &&
10268 crtc_state->has_audio &&
10269 crtc_state->port_clock >= 540000 &&
10270 crtc_state->lane_count == 4)
10271 pixel_rate = max(432000, pixel_rate);
10272
10273 return pixel_rate;
10274}
10275
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010276/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010277static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010278{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010279 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010010280 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010281 struct drm_crtc *crtc;
10282 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010283 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010284 unsigned max_pixel_rate = 0, i;
10285 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010286
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010287 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10288 sizeof(intel_state->min_pixclk));
10289
10290 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010291 int pixel_rate;
10292
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010293 crtc_state = to_intel_crtc_state(cstate);
10294 if (!crtc_state->base.enable) {
10295 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010296 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010297 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010298
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010299 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010300
Dhinakaran Pandiyan9c754022016-11-02 13:13:21 -070010301 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
Dhinakaran Pandiyanb30ce9e2016-11-01 11:47:59 -070010302 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10303 pixel_rate);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010304
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010305 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010306 }
10307
Maarten Lankhorst565602d2015-12-10 12:33:57 +010010308 for_each_pipe(dev_priv, pipe)
10309 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10310
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010311 return max_pixel_rate;
10312}
10313
10314static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10315{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010316 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010317 uint32_t val, data;
10318 int ret;
10319
10320 if (WARN((I915_READ(LCPLL_CTL) &
10321 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10322 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10323 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10324 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10325 "trying to change cdclk frequency with cdclk not enabled\n"))
10326 return;
10327
10328 mutex_lock(&dev_priv->rps.hw_lock);
10329 ret = sandybridge_pcode_write(dev_priv,
10330 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10331 mutex_unlock(&dev_priv->rps.hw_lock);
10332 if (ret) {
10333 DRM_ERROR("failed to inform pcode about cdclk change\n");
10334 return;
10335 }
10336
10337 val = I915_READ(LCPLL_CTL);
10338 val |= LCPLL_CD_SOURCE_FCLK;
10339 I915_WRITE(LCPLL_CTL, val);
10340
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010341 if (wait_for_us(I915_READ(LCPLL_CTL) &
10342 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010343 DRM_ERROR("Switching to FCLK failed\n");
10344
10345 val = I915_READ(LCPLL_CTL);
10346 val &= ~LCPLL_CLK_FREQ_MASK;
10347
10348 switch (cdclk) {
10349 case 450000:
10350 val |= LCPLL_CLK_FREQ_450;
10351 data = 0;
10352 break;
10353 case 540000:
10354 val |= LCPLL_CLK_FREQ_54O_BDW;
10355 data = 1;
10356 break;
10357 case 337500:
10358 val |= LCPLL_CLK_FREQ_337_5_BDW;
10359 data = 2;
10360 break;
10361 case 675000:
10362 val |= LCPLL_CLK_FREQ_675_BDW;
10363 data = 3;
10364 break;
10365 default:
10366 WARN(1, "invalid cdclk frequency\n");
10367 return;
10368 }
10369
10370 I915_WRITE(LCPLL_CTL, val);
10371
10372 val = I915_READ(LCPLL_CTL);
10373 val &= ~LCPLL_CD_SOURCE_FCLK;
10374 I915_WRITE(LCPLL_CTL, val);
10375
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +000010376 if (wait_for_us((I915_READ(LCPLL_CTL) &
10377 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010378 DRM_ERROR("Switching back to LCPLL failed\n");
10379
10380 mutex_lock(&dev_priv->rps.hw_lock);
10381 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10382 mutex_unlock(&dev_priv->rps.hw_lock);
10383
Ville Syrjälä7f1052a2016-04-26 19:46:32 +030010384 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10385
Ville Syrjälä4c75b942016-10-31 22:37:12 +020010386 intel_update_cdclk(dev_priv);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010387
10388 WARN(cdclk != dev_priv->cdclk_freq,
10389 "cdclk requested %d kHz but got %d kHz\n",
10390 cdclk, dev_priv->cdclk_freq);
10391}
10392
Ville Syrjälä587c7912016-05-11 22:44:41 +030010393static int broadwell_calc_cdclk(int max_pixclk)
10394{
10395 if (max_pixclk > 540000)
10396 return 675000;
10397 else if (max_pixclk > 450000)
10398 return 540000;
10399 else if (max_pixclk > 337500)
10400 return 450000;
10401 else
10402 return 337500;
10403}
10404
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010405static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010406{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010407 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010408 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010409 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010410 int cdclk;
10411
10412 /*
10413 * FIXME should also account for plane ratio
10414 * once 64bpp pixel formats are supported.
10415 */
Ville Syrjälä587c7912016-05-11 22:44:41 +030010416 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010417
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010418 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +010010419 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10420 cdclk, dev_priv->max_cdclk_freq);
10421 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010422 }
10423
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010424 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10425 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +030010426 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010427
10428 return 0;
10429}
10430
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010431static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010432{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010433 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010010434 struct intel_atomic_state *old_intel_state =
10435 to_intel_atomic_state(old_state);
10436 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010437
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020010438 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030010439}
10440
Clint Taylorc89e39f2016-05-13 23:41:21 +030010441static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10442{
10443 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10444 struct drm_i915_private *dev_priv = to_i915(state->dev);
10445 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010446 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010447 int cdclk;
10448
10449 /*
10450 * FIXME should also account for plane ratio
10451 * once 64bpp pixel formats are supported.
10452 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010453 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010454
10455 /*
10456 * FIXME move the cdclk caclulation to
10457 * compute_config() so we can fail gracegully.
10458 */
10459 if (cdclk > dev_priv->max_cdclk_freq) {
10460 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10461 cdclk, dev_priv->max_cdclk_freq);
10462 cdclk = dev_priv->max_cdclk_freq;
10463 }
10464
10465 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10466 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +030010467 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010468
10469 return 0;
10470}
10471
10472static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10473{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010474 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10475 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10476 unsigned int req_cdclk = intel_state->dev_cdclk;
10477 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +030010478
Ville Syrjälä1cd593e2016-05-13 23:41:26 +030010479 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +030010480}
10481
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010482static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10483 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010484{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010485 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Mika Kaholaaf3997b2016-02-05 13:29:28 +020010486 if (!intel_ddi_pll_select(crtc, crtc_state))
10487 return -EINVAL;
10488 }
Daniel Vetter716c2e52014-06-25 22:02:02 +030010489
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010490 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +020010491
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +020010492 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010493}
10494
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010495static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10496 enum port port,
10497 struct intel_crtc_state *pipe_config)
10498{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010499 enum intel_dpll_id id;
10500
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010501 switch (port) {
10502 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +020010503 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010504 break;
10505 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +020010506 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010507 break;
10508 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +020010509 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010510 break;
10511 default:
10512 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010513 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010514 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010515
10516 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010517}
10518
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010519static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10520 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010521 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010522{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010523 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +020010524 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010525
10526 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010527 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010528
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010529 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010530 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010531
10532 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010533}
10534
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010535static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10536 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010537 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010538{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010539 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010540 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010541
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010542 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010543 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010544 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010545 break;
10546 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010547 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010548 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010549 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010550 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010551 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010552 case PORT_CLK_SEL_LCPLL_810:
10553 id = DPLL_ID_LCPLL_810;
10554 break;
10555 case PORT_CLK_SEL_LCPLL_1350:
10556 id = DPLL_ID_LCPLL_1350;
10557 break;
10558 case PORT_CLK_SEL_LCPLL_2700:
10559 id = DPLL_ID_LCPLL_2700;
10560 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010561 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -070010562 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010563 /* fall through */
10564 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010565 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010566 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010567
10568 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010569}
10570
Jani Nikulacf304292016-03-18 17:05:41 +020010571static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10572 struct intel_crtc_state *pipe_config,
10573 unsigned long *power_domain_mask)
10574{
10575 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010576 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +020010577 enum intel_display_power_domain power_domain;
10578 u32 tmp;
10579
Imre Deakd9a7bc62016-05-12 16:18:50 +030010580 /*
10581 * The pipe->transcoder mapping is fixed with the exception of the eDP
10582 * transcoder handled below.
10583 */
Jani Nikulacf304292016-03-18 17:05:41 +020010584 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10585
10586 /*
10587 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10588 * consistency and less surprising code; it's in always on power).
10589 */
10590 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10591 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10592 enum pipe trans_edp_pipe;
10593 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10594 default:
10595 WARN(1, "unknown pipe linked to edp transcoder\n");
10596 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10597 case TRANS_DDI_EDP_INPUT_A_ON:
10598 trans_edp_pipe = PIPE_A;
10599 break;
10600 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10601 trans_edp_pipe = PIPE_B;
10602 break;
10603 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10604 trans_edp_pipe = PIPE_C;
10605 break;
10606 }
10607
10608 if (trans_edp_pipe == crtc->pipe)
10609 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10610 }
10611
10612 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10613 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10614 return false;
10615 *power_domain_mask |= BIT(power_domain);
10616
10617 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10618
10619 return tmp & PIPECONF_ENABLE;
10620}
10621
Jani Nikula4d1de972016-03-18 17:05:42 +020010622static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10623 struct intel_crtc_state *pipe_config,
10624 unsigned long *power_domain_mask)
10625{
10626 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010627 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020010628 enum intel_display_power_domain power_domain;
10629 enum port port;
10630 enum transcoder cpu_transcoder;
10631 u32 tmp;
10632
Jani Nikula4d1de972016-03-18 17:05:42 +020010633 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10634 if (port == PORT_A)
10635 cpu_transcoder = TRANSCODER_DSI_A;
10636 else
10637 cpu_transcoder = TRANSCODER_DSI_C;
10638
10639 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10640 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10641 continue;
10642 *power_domain_mask |= BIT(power_domain);
10643
Imre Deakdb18b6a2016-03-24 12:41:40 +020010644 /*
10645 * The PLL needs to be enabled with a valid divider
10646 * configuration, otherwise accessing DSI registers will hang
10647 * the machine. See BSpec North Display Engine
10648 * registers/MIPI[BXT]. We can break out here early, since we
10649 * need the same DSI PLL to be enabled for both DSI ports.
10650 */
10651 if (!intel_dsi_pll_is_enabled(dev_priv))
10652 break;
10653
Jani Nikula4d1de972016-03-18 17:05:42 +020010654 /* XXX: this works for video mode only */
10655 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10656 if (!(tmp & DPI_ENABLE))
10657 continue;
10658
10659 tmp = I915_READ(MIPI_CTRL(port));
10660 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10661 continue;
10662
10663 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +020010664 break;
10665 }
10666
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010667 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +020010668}
10669
Daniel Vetter26804af2014-06-25 22:01:55 +030010670static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010671 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010672{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010673 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010674 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010675 enum port port;
10676 uint32_t tmp;
10677
10678 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10679
10680 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10681
Tvrtko Ursulin08537232016-10-13 11:03:02 +010010682 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010683 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020010684 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010685 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010686 else
10687 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010688
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010689 pll = pipe_config->shared_dpll;
10690 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010691 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10692 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010693 }
10694
Daniel Vetter26804af2014-06-25 22:01:55 +030010695 /*
10696 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10697 * DDI E. So just check whether this pipe is wired to DDI E and whether
10698 * the PCH transcoder is on.
10699 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010700 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +000010701 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010702 pipe_config->has_pch_encoder = true;
10703
10704 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10705 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10706 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10707
10708 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10709 }
10710}
10711
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010712static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010713 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010714{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010715 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +020010716 enum intel_display_power_domain power_domain;
10717 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010718 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010719
Imre Deak17290502016-02-12 18:55:11 +020010720 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10721 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010722 return false;
Imre Deak17290502016-02-12 18:55:11 +020010723 power_domain_mask = BIT(power_domain);
10724
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010725 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010726
Jani Nikulacf304292016-03-18 17:05:41 +020010727 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010728
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020010729 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010730 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10731 WARN_ON(active);
10732 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +020010733 }
10734
Jani Nikulacf304292016-03-18 17:05:41 +020010735 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010736 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010737
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +030010738 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020010739 haswell_get_ddi_port_state(crtc, pipe_config);
10740 intel_get_pipe_timings(crtc, pipe_config);
10741 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010742
Jani Nikulabc58be62016-03-18 17:05:39 +020010743 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010744
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010745 pipe_config->gamma_mode =
10746 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10747
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010748 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053010749 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -070010750
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010751 pipe_config->scaler_state.scaler_id = -1;
10752 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10753 }
10754
Imre Deak17290502016-02-12 18:55:11 +020010755 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10756 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10757 power_domain_mask |= BIT(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010758 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010759 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010760 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010761 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010762 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010763
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010010764 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080010765 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10766 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010767
Jani Nikula4d1de972016-03-18 17:05:42 +020010768 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10769 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010770 pipe_config->pixel_multiplier =
10771 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10772 } else {
10773 pipe_config->pixel_multiplier = 1;
10774 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010775
Imre Deak17290502016-02-12 18:55:11 +020010776out:
10777 for_each_power_domain(power_domain, power_domain_mask)
10778 intel_display_power_put(dev_priv, power_domain);
10779
Jani Nikulacf304292016-03-18 17:05:41 +020010780 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010781}
10782
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010783static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10784 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010785{
10786 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010787 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010789 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010790
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010791 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010792 unsigned int width = plane_state->base.crtc_w;
10793 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010794 unsigned int stride = roundup_pow_of_two(width) * 4;
10795
10796 switch (stride) {
10797 default:
10798 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10799 width, stride);
10800 stride = 256;
10801 /* fallthrough */
10802 case 256:
10803 case 512:
10804 case 1024:
10805 case 2048:
10806 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010807 }
10808
Ville Syrjälädc41c152014-08-13 11:57:05 +030010809 cntl |= CURSOR_ENABLE |
10810 CURSOR_GAMMA_ENABLE |
10811 CURSOR_FORMAT_ARGB |
10812 CURSOR_STRIDE(stride);
10813
10814 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010815 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010816
Ville Syrjälädc41c152014-08-13 11:57:05 +030010817 if (intel_crtc->cursor_cntl != 0 &&
10818 (intel_crtc->cursor_base != base ||
10819 intel_crtc->cursor_size != size ||
10820 intel_crtc->cursor_cntl != cntl)) {
10821 /* On these chipsets we can only modify the base/size/stride
10822 * whilst the cursor is disabled.
10823 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010824 I915_WRITE(CURCNTR(PIPE_A), 0);
10825 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010826 intel_crtc->cursor_cntl = 0;
10827 }
10828
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010829 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010830 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010831 intel_crtc->cursor_base = base;
10832 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010833
10834 if (intel_crtc->cursor_size != size) {
10835 I915_WRITE(CURSIZE, size);
10836 intel_crtc->cursor_size = size;
10837 }
10838
Chris Wilson4b0e3332014-05-30 16:35:26 +030010839 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010840 I915_WRITE(CURCNTR(PIPE_A), cntl);
10841 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010842 intel_crtc->cursor_cntl = cntl;
10843 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010844}
10845
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010846static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10847 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010848{
10849 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010850 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +010010851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10852 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010853 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010854
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010855 if (plane_state && plane_state->base.visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010856 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010857 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010858 case 64:
10859 cntl |= CURSOR_MODE_64_ARGB_AX;
10860 break;
10861 case 128:
10862 cntl |= CURSOR_MODE_128_ARGB_AX;
10863 break;
10864 case 256:
10865 cntl |= CURSOR_MODE_256_ARGB_AX;
10866 break;
10867 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010868 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010869 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010870 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010871 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010872
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010873 if (HAS_DDI(dev_priv))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010874 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010875
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010876 if (plane_state->base.rotation & DRM_ROTATE_180)
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010877 cntl |= CURSOR_ROTATE_180;
10878 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010879
Chris Wilson4b0e3332014-05-30 16:35:26 +030010880 if (intel_crtc->cursor_cntl != cntl) {
10881 I915_WRITE(CURCNTR(pipe), cntl);
10882 POSTING_READ(CURCNTR(pipe));
10883 intel_crtc->cursor_cntl = cntl;
10884 }
10885
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010886 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010887 I915_WRITE(CURBASE(pipe), base);
10888 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010889
10890 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010891}
10892
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010893/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010894static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010895 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010896{
10897 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010898 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10900 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010901 u32 base = intel_crtc->cursor_addr;
10902 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010903
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010904 if (plane_state) {
10905 int x = plane_state->base.crtc_x;
10906 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010907
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010908 if (x < 0) {
10909 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10910 x = -x;
10911 }
10912 pos |= x << CURSOR_X_SHIFT;
10913
10914 if (y < 0) {
10915 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10916 y = -y;
10917 }
10918 pos |= y << CURSOR_Y_SHIFT;
10919
10920 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010010921 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +020010922 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010923 base += (plane_state->base.crtc_h *
10924 plane_state->base.crtc_w - 1) * 4;
10925 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010926 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010927
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010928 I915_WRITE(CURPOS(pipe), pos);
10929
Jani Nikula2a307c22016-11-30 17:43:04 +020010930 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010931 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010932 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010933 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010934}
10935
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010936static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +030010937 uint32_t width, uint32_t height)
10938{
10939 if (width == 0 || height == 0)
10940 return false;
10941
10942 /*
10943 * 845g/865g are special in that they are only limited by
10944 * the width of their cursors, the height is arbitrary up to
10945 * the precision of the register. Everything else requires
10946 * square cursors, limited to a few power-of-two sizes.
10947 */
Jani Nikula2a307c22016-11-30 17:43:04 +020010948 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +030010949 if ((width & 63) != 0)
10950 return false;
10951
Jani Nikula2a307c22016-11-30 17:43:04 +020010952 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010953 return false;
10954
10955 if (height > 1023)
10956 return false;
10957 } else {
10958 switch (width | height) {
10959 case 256:
10960 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010961 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +030010962 return false;
10963 case 64:
10964 break;
10965 default:
10966 return false;
10967 }
10968 }
10969
10970 return true;
10971}
10972
Jesse Barnes79e53942008-11-07 14:24:08 -080010973/* VESA 640x480x72Hz mode to set on the pipe */
10974static struct drm_display_mode load_detect_mode = {
10975 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10976 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10977};
10978
Daniel Vettera8bb6812014-02-10 18:00:39 +010010979struct drm_framebuffer *
10980__intel_framebuffer_create(struct drm_device *dev,
10981 struct drm_mode_fb_cmd2 *mode_cmd,
10982 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010983{
10984 struct intel_framebuffer *intel_fb;
10985 int ret;
10986
10987 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010988 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010989 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010990
10991 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010992 if (ret)
10993 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010994
10995 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010996
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010997err:
10998 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010999 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010011000}
11001
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011002static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010011003intel_framebuffer_create(struct drm_device *dev,
11004 struct drm_mode_fb_cmd2 *mode_cmd,
11005 struct drm_i915_gem_object *obj)
11006{
11007 struct drm_framebuffer *fb;
11008 int ret;
11009
11010 ret = i915_mutex_lock_interruptible(dev);
11011 if (ret)
11012 return ERR_PTR(ret);
11013 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
11014 mutex_unlock(&dev->struct_mutex);
11015
11016 return fb;
11017}
11018
Chris Wilsond2dff872011-04-19 08:36:26 +010011019static u32
11020intel_framebuffer_pitch_for_width(int width, int bpp)
11021{
11022 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
11023 return ALIGN(pitch, 64);
11024}
11025
11026static u32
11027intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
11028{
11029 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020011030 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010011031}
11032
11033static struct drm_framebuffer *
11034intel_framebuffer_create_for_mode(struct drm_device *dev,
11035 struct drm_display_mode *mode,
11036 int depth, int bpp)
11037{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011038 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011039 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000011040 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010011041
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +000011042 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +010011043 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010011044 if (IS_ERR(obj))
11045 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011046
11047 mode_cmd.width = mode->hdisplay;
11048 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011049 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11050 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000011051 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010011052
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011053 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11054 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010011055 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020011056
11057 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010011058}
11059
11060static struct drm_framebuffer *
11061mode_fits_in_fbdev(struct drm_device *dev,
11062 struct drm_display_mode *mode)
11063{
Daniel Vetter06957262015-08-10 13:34:08 +020011064#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +010011065 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +010011066 struct drm_i915_gem_object *obj;
11067 struct drm_framebuffer *fb;
11068
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011069 if (!dev_priv->fbdev)
11070 return NULL;
11071
11072 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010011073 return NULL;
11074
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011075 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010011076 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010011077
Jesse Barnes8bcd4552014-02-07 12:10:38 -080011078 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011079 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +020011080 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +010011081 return NULL;
11082
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011083 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010011084 return NULL;
11085
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011086 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010011087 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020011088#else
11089 return NULL;
11090#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010011091}
11092
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011093static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11094 struct drm_crtc *crtc,
11095 struct drm_display_mode *mode,
11096 struct drm_framebuffer *fb,
11097 int x, int y)
11098{
11099 struct drm_plane_state *plane_state;
11100 int hdisplay, vdisplay;
11101 int ret;
11102
11103 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11104 if (IS_ERR(plane_state))
11105 return PTR_ERR(plane_state);
11106
11107 if (mode)
11108 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11109 else
11110 hdisplay = vdisplay = 0;
11111
11112 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11113 if (ret)
11114 return ret;
11115 drm_atomic_set_fb_for_plane(plane_state, fb);
11116 plane_state->crtc_x = 0;
11117 plane_state->crtc_y = 0;
11118 plane_state->crtc_w = hdisplay;
11119 plane_state->crtc_h = vdisplay;
11120 plane_state->src_x = x << 16;
11121 plane_state->src_y = y << 16;
11122 plane_state->src_w = hdisplay << 16;
11123 plane_state->src_h = vdisplay << 16;
11124
11125 return 0;
11126}
11127
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011128bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010011129 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050011130 struct intel_load_detect_pipe *old,
11131 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011132{
11133 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011134 struct intel_encoder *intel_encoder =
11135 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080011136 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011137 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011138 struct drm_crtc *crtc = NULL;
11139 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011140 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +020011141 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050011142 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011143 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011144 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011145 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050011146 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011147
Chris Wilsond2dff872011-04-19 08:36:26 +010011148 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011149 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011150 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011151
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011152 old->restore_state = NULL;
11153
Rob Clark51fd3712013-11-19 12:10:12 -050011154retry:
11155 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11156 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011157 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011158
Jesse Barnes79e53942008-11-07 14:24:08 -080011159 /*
11160 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010011161 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011162 * - if the connector already has an assigned crtc, use it (but make
11163 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010011164 *
Jesse Barnes79e53942008-11-07 14:24:08 -080011165 * - try to find the first unused crtc that can drive this connector,
11166 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080011167 */
11168
11169 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011170 if (connector->state->crtc) {
11171 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010011172
Rob Clark51fd3712013-11-19 12:10:12 -050011173 ret = drm_modeset_lock(&crtc->mutex, ctx);
11174 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011175 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010011176
11177 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011178 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080011179 }
11180
11181 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011182 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011183 i++;
11184 if (!(encoder->possible_crtcs & (1 << i)))
11185 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011186
11187 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11188 if (ret)
11189 goto fail;
11190
11191 if (possible_crtc->state->enable) {
11192 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030011193 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011194 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030011195
11196 crtc = possible_crtc;
11197 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080011198 }
11199
11200 /*
11201 * If we didn't find an unused CRTC, don't use any.
11202 */
11203 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010011204 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011205 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011206 }
11207
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011208found:
11209 intel_crtc = to_intel_crtc(crtc);
11210
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010011211 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11212 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011213 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011214
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011215 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011216 restore_state = drm_atomic_state_alloc(dev);
11217 if (!state || !restore_state) {
11218 ret = -ENOMEM;
11219 goto fail;
11220 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011221
11222 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011223 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011224
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011225 connector_state = drm_atomic_get_connector_state(state, connector);
11226 if (IS_ERR(connector_state)) {
11227 ret = PTR_ERR(connector_state);
11228 goto fail;
11229 }
11230
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011231 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11232 if (ret)
11233 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020011234
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011235 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11236 if (IS_ERR(crtc_state)) {
11237 ret = PTR_ERR(crtc_state);
11238 goto fail;
11239 }
11240
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020011241 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030011242
Chris Wilson64927112011-04-20 07:25:26 +010011243 if (!mode)
11244 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080011245
Chris Wilsond2dff872011-04-19 08:36:26 +010011246 /* We need a framebuffer large enough to accommodate all accesses
11247 * that the plane may generate whilst we perform load detection.
11248 * We can not rely on the fbcon either being present (we get called
11249 * during its initialisation to detect all boot displays, or it may
11250 * not even exist) or that it is large enough to satisfy the
11251 * requested mode.
11252 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020011253 fb = mode_fits_in_fbdev(dev, mode);
11254 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011255 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011256 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010011257 } else
11258 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020011259 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010011260 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011261 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011262 }
Chris Wilsond2dff872011-04-19 08:36:26 +010011263
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011264 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11265 if (ret)
11266 goto fail;
11267
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011268 drm_framebuffer_unreference(fb);
11269
11270 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11271 if (ret)
11272 goto fail;
11273
11274 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11275 if (!ret)
11276 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11277 if (!ret)
11278 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11279 if (ret) {
11280 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11281 goto fail;
11282 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030011283
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010011284 ret = drm_atomic_commit(state);
11285 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010011286 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011287 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011288 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011289
11290 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010011291
Jesse Barnes79e53942008-11-07 14:24:08 -080011292 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020011293 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010011294 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011295
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011296fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010011297 if (state) {
11298 drm_atomic_state_put(state);
11299 state = NULL;
11300 }
11301 if (restore_state) {
11302 drm_atomic_state_put(restore_state);
11303 restore_state = NULL;
11304 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011305
Rob Clark51fd3712013-11-19 12:10:12 -050011306 if (ret == -EDEADLK) {
11307 drm_modeset_backoff(ctx);
11308 goto retry;
11309 }
11310
Ville Syrjälä412b61d2014-01-17 15:59:39 +020011311 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011312}
11313
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011314void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020011315 struct intel_load_detect_pipe *old,
11316 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080011317{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020011318 struct intel_encoder *intel_encoder =
11319 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010011320 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011321 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030011322 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011323
Chris Wilsond2dff872011-04-19 08:36:26 +010011324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030011325 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030011326 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010011327
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011328 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010011329 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011330
11331 ret = drm_atomic_commit(state);
Chris Wilson08536952016-10-14 13:18:18 +010011332 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010011333 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010011334 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080011335}
11336
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011337static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011338 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011339{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011340 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011341 u32 dpll = pipe_config->dpll_hw_state.dpll;
11342
11343 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020011344 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010011345 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011346 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011347 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011348 return 96000;
11349 else
11350 return 48000;
11351}
11352
Jesse Barnes79e53942008-11-07 14:24:08 -080011353/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011354static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011355 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080011356{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011357 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011358 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011359 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030011360 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080011361 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030011362 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030011363 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011364 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080011365
11366 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030011367 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011368 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030011369 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080011370
11371 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011372 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011373 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11374 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080011375 } else {
11376 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11377 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11378 }
11379
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011380 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011381 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050011382 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11383 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080011384 else
11385 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080011386 DPLL_FPA01_P1_POST_DIV_SHIFT);
11387
11388 switch (dpll & DPLL_MODE_MASK) {
11389 case DPLLB_MODE_DAC_SERIAL:
11390 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11391 5 : 10;
11392 break;
11393 case DPLLB_MODE_LVDS:
11394 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11395 7 : 14;
11396 break;
11397 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080011398 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080011399 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011400 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080011401 }
11402
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020011403 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030011404 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020011405 else
Imre Deakdccbea32015-06-22 23:35:51 +030011406 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011407 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010011408 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011409 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080011410
11411 if (is_lvds) {
11412 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11413 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020011414
11415 if (lvds & LVDS_CLKB_POWER_UP)
11416 clock.p2 = 7;
11417 else
11418 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080011419 } else {
11420 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11421 clock.p1 = 2;
11422 else {
11423 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11424 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11425 }
11426 if (dpll & PLL_P2_DIVIDE_BY_4)
11427 clock.p2 = 4;
11428 else
11429 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080011430 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030011431
Imre Deakdccbea32015-06-22 23:35:51 +030011432 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080011433 }
11434
Ville Syrjälä18442d02013-09-13 16:00:08 +030011435 /*
11436 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010011437 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030011438 * encoder's get_config() function.
11439 */
Imre Deakdccbea32015-06-22 23:35:51 +030011440 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011441}
11442
Ville Syrjälä6878da02013-09-13 15:59:11 +030011443int intel_dotclock_calculate(int link_freq,
11444 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011445{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011446 /*
11447 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011448 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011449 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011450 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011451 *
11452 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030011453 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080011454 */
11455
Ville Syrjälä6878da02013-09-13 15:59:11 +030011456 if (!m_n->link_n)
11457 return 0;
11458
11459 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11460}
11461
Ville Syrjälä18442d02013-09-13 16:00:08 +030011462static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011463 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030011464{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011465 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011466
11467 /* read out port_clock from the DPLL */
11468 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030011469
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011470 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011471 * In case there is an active pipe without active ports,
11472 * we may need some idea for the dotclock anyway.
11473 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011474 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011475 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011476 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011477 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080011478}
11479
11480/** Returns the currently programmed mode of the given pipe. */
11481struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11482 struct drm_crtc *crtc)
11483{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011484 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011486 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011487 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011488 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020011489 int htot = I915_READ(HTOTAL(cpu_transcoder));
11490 int hsync = I915_READ(HSYNC(cpu_transcoder));
11491 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11492 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030011493 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080011494
11495 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11496 if (!mode)
11497 return NULL;
11498
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011499 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11500 if (!pipe_config) {
11501 kfree(mode);
11502 return NULL;
11503 }
11504
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011505 /*
11506 * Construct a pipe_config sufficient for getting the clock info
11507 * back out of crtc_clock_get.
11508 *
11509 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11510 * to use a real value here instead.
11511 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011512 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11513 pipe_config->pixel_multiplier = 1;
11514 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11515 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11516 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11517 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011518
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011519 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080011520 mode->hdisplay = (htot & 0xffff) + 1;
11521 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11522 mode->hsync_start = (hsync & 0xffff) + 1;
11523 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11524 mode->vdisplay = (vtot & 0xffff) + 1;
11525 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11526 mode->vsync_start = (vsync & 0xffff) + 1;
11527 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11528
11529 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080011530
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000011531 kfree(pipe_config);
11532
Jesse Barnes79e53942008-11-07 14:24:08 -080011533 return mode;
11534}
11535
11536static void intel_crtc_destroy(struct drm_crtc *crtc)
11537{
11538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011539 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011540 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011541
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011542 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011543 work = intel_crtc->flip_work;
11544 intel_crtc->flip_work = NULL;
11545 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011546
Daniel Vetter5a21b662016-05-24 17:13:53 +020011547 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011548 cancel_work_sync(&work->mmio_work);
11549 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011550 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011551 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011552
11553 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011554
Jesse Barnes79e53942008-11-07 14:24:08 -080011555 kfree(intel_crtc);
11556}
11557
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011558static void intel_unpin_work_fn(struct work_struct *__work)
11559{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011560 struct intel_flip_work *work =
11561 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011562 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11563 struct drm_device *dev = crtc->base.dev;
11564 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011565
Daniel Vetter5a21b662016-05-24 17:13:53 +020011566 if (is_mmio_work(work))
11567 flush_work(&work->mmio_work);
11568
11569 mutex_lock(&dev->struct_mutex);
11570 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010011571 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011572 mutex_unlock(&dev->struct_mutex);
11573
Chris Wilsone8a261e2016-07-20 13:31:49 +010011574 i915_gem_request_put(work->flip_queued_req);
11575
Chris Wilson5748b6a2016-08-04 16:32:38 +010011576 intel_frontbuffer_flip_complete(to_i915(dev),
11577 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011578 intel_fbc_post_update(crtc);
11579 drm_framebuffer_unreference(work->old_fb);
11580
11581 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11582 atomic_dec(&crtc->unpin_work_count);
11583
11584 kfree(work);
11585}
11586
11587/* Is 'a' after or equal to 'b'? */
11588static bool g4x_flip_count_after_eq(u32 a, u32 b)
11589{
11590 return !((a - b) & 0x80000000);
11591}
11592
11593static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11594 struct intel_flip_work *work)
11595{
11596 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011597 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011598
Chris Wilson8af29b02016-09-09 14:11:47 +010011599 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011600 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011601
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011602 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011603 * The relevant registers doen't exist on pre-ctg.
11604 * As the flip done interrupt doesn't trigger for mmio
11605 * flips on gmch platforms, a flip count check isn't
11606 * really needed there. But since ctg has the registers,
11607 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011608 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011609 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011610 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011611
Daniel Vetter5a21b662016-05-24 17:13:53 +020011612 /*
11613 * BDW signals flip done immediately if the plane
11614 * is disabled, even if the plane enable is already
11615 * armed to occur at the next vblank :(
11616 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011617
Daniel Vetter5a21b662016-05-24 17:13:53 +020011618 /*
11619 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11620 * used the same base address. In that case the mmio flip might
11621 * have completed, but the CS hasn't even executed the flip yet.
11622 *
11623 * A flip count check isn't enough as the CS might have updated
11624 * the base address just after start of vblank, but before we
11625 * managed to process the interrupt. This means we'd complete the
11626 * CS flip too soon.
11627 *
11628 * Combining both checks should get us a good enough result. It may
11629 * still happen that the CS flip has been executed, but has not
11630 * yet actually completed. But in case the base address is the same
11631 * anyway, we don't really care.
11632 */
11633 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11634 crtc->flip_work->gtt_offset &&
11635 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11636 crtc->flip_work->flip_count);
11637}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011638
Daniel Vetter5a21b662016-05-24 17:13:53 +020011639static bool
11640__pageflip_finished_mmio(struct intel_crtc *crtc,
11641 struct intel_flip_work *work)
11642{
11643 /*
11644 * MMIO work completes when vblank is different from
11645 * flip_queued_vblank.
11646 *
11647 * Reset counter value doesn't matter, this is handled by
11648 * i915_wait_request finishing early, so no need to handle
11649 * reset here.
11650 */
11651 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011652}
11653
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011654
11655static bool pageflip_finished(struct intel_crtc *crtc,
11656 struct intel_flip_work *work)
11657{
11658 if (!atomic_read(&work->pending))
11659 return false;
11660
11661 smp_rmb();
11662
Daniel Vetter5a21b662016-05-24 17:13:53 +020011663 if (is_mmio_work(work))
11664 return __pageflip_finished_mmio(crtc, work);
11665 else
11666 return __pageflip_finished_cs(crtc, work);
11667}
11668
11669void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11670{
Chris Wilson91c8a322016-07-05 10:40:23 +010011671 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011672 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011673 struct intel_flip_work *work;
11674 unsigned long flags;
11675
11676 /* Ignore early vblank irqs */
11677 if (!crtc)
11678 return;
11679
Daniel Vetterf3260382014-09-15 14:55:23 +020011680 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011681 * This is called both by irq handlers and the reset code (to complete
11682 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011683 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011684 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011685 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011686
11687 if (work != NULL &&
11688 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011689 pageflip_finished(crtc, work))
11690 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011691
11692 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011693}
11694
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011695void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011696{
Chris Wilson91c8a322016-07-05 10:40:23 +010011697 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020011698 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011699 struct intel_flip_work *work;
11700 unsigned long flags;
11701
11702 /* Ignore early vblank irqs */
11703 if (!crtc)
11704 return;
11705
11706 /*
11707 * This is called both by irq handlers and the reset code (to complete
11708 * lost pageflips) so needs the full irqsave spinlocks.
11709 */
11710 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011711 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011712
Daniel Vetter5a21b662016-05-24 17:13:53 +020011713 if (work != NULL &&
11714 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020011715 pageflip_finished(crtc, work))
11716 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011717
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011718 spin_unlock_irqrestore(&dev->event_lock, flags);
11719}
11720
Daniel Vetter5a21b662016-05-24 17:13:53 +020011721static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11722 struct intel_flip_work *work)
11723{
11724 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11725
11726 /* Ensure that the work item is consistent when activating it ... */
11727 smp_mb__before_atomic();
11728 atomic_set(&work->pending, 1);
11729}
11730
11731static int intel_gen2_queue_flip(struct drm_device *dev,
11732 struct drm_crtc *crtc,
11733 struct drm_framebuffer *fb,
11734 struct drm_i915_gem_object *obj,
11735 struct drm_i915_gem_request *req,
11736 uint32_t flags)
11737{
Chris Wilson7e37f882016-08-02 22:50:21 +010011738 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11740 u32 flip_mask;
11741 int ret;
11742
11743 ret = intel_ring_begin(req, 6);
11744 if (ret)
11745 return ret;
11746
11747 /* Can't queue multiple flips, so wait for the previous
11748 * one to finish before executing the next.
11749 */
11750 if (intel_crtc->plane)
11751 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11752 else
11753 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011754 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11755 intel_ring_emit(ring, MI_NOOP);
11756 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011757 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011758 intel_ring_emit(ring, fb->pitches[0]);
11759 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11760 intel_ring_emit(ring, 0); /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011761
11762 return 0;
11763}
11764
11765static int intel_gen3_queue_flip(struct drm_device *dev,
11766 struct drm_crtc *crtc,
11767 struct drm_framebuffer *fb,
11768 struct drm_i915_gem_object *obj,
11769 struct drm_i915_gem_request *req,
11770 uint32_t flags)
11771{
Chris Wilson7e37f882016-08-02 22:50:21 +010011772 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11774 u32 flip_mask;
11775 int ret;
11776
11777 ret = intel_ring_begin(req, 6);
11778 if (ret)
11779 return ret;
11780
11781 if (intel_crtc->plane)
11782 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11783 else
11784 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011785 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11786 intel_ring_emit(ring, MI_NOOP);
11787 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011788 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011789 intel_ring_emit(ring, fb->pitches[0]);
11790 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11791 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011792
11793 return 0;
11794}
11795
11796static int intel_gen4_queue_flip(struct drm_device *dev,
11797 struct drm_crtc *crtc,
11798 struct drm_framebuffer *fb,
11799 struct drm_i915_gem_object *obj,
11800 struct drm_i915_gem_request *req,
11801 uint32_t flags)
11802{
Chris Wilson7e37f882016-08-02 22:50:21 +010011803 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011804 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11806 uint32_t pf, pipesrc;
11807 int ret;
11808
11809 ret = intel_ring_begin(req, 4);
11810 if (ret)
11811 return ret;
11812
11813 /* i965+ uses the linear or tiled offsets from the
11814 * Display Registers (which do not change across a page-flip)
11815 * so we need only reprogram the base address.
11816 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011817 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011818 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011819 intel_ring_emit(ring, fb->pitches[0]);
11820 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011821 intel_fb_modifier_to_tiling(fb->modifier));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011822
11823 /* XXX Enabling the panel-fitter across page-flip is so far
11824 * untested on non-native modes, so ignore it for now.
11825 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11826 */
11827 pf = 0;
11828 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011829 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011830
11831 return 0;
11832}
11833
11834static int intel_gen6_queue_flip(struct drm_device *dev,
11835 struct drm_crtc *crtc,
11836 struct drm_framebuffer *fb,
11837 struct drm_i915_gem_object *obj,
11838 struct drm_i915_gem_request *req,
11839 uint32_t flags)
11840{
Chris Wilson7e37f882016-08-02 22:50:21 +010011841 struct intel_ring *ring = req->ring;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011842 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11844 uint32_t pf, pipesrc;
11845 int ret;
11846
11847 ret = intel_ring_begin(req, 4);
11848 if (ret)
11849 return ret;
11850
Chris Wilsonb5321f32016-08-02 22:50:18 +010011851 intel_ring_emit(ring, MI_DISPLAY_FLIP |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011852 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011853 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011854 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011855 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011856
11857 /* Contrary to the suggestions in the documentation,
11858 * "Enable Panel Fitter" does not seem to be required when page
11859 * flipping with a non-native mode, and worse causes a normal
11860 * modeset to fail.
11861 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11862 */
11863 pf = 0;
11864 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011865 intel_ring_emit(ring, pf | pipesrc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011866
11867 return 0;
11868}
11869
11870static int intel_gen7_queue_flip(struct drm_device *dev,
11871 struct drm_crtc *crtc,
11872 struct drm_framebuffer *fb,
11873 struct drm_i915_gem_object *obj,
11874 struct drm_i915_gem_request *req,
11875 uint32_t flags)
11876{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011877 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson7e37f882016-08-02 22:50:21 +010011878 struct intel_ring *ring = req->ring;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11880 uint32_t plane_bit = 0;
11881 int len, ret;
11882
11883 switch (intel_crtc->plane) {
11884 case PLANE_A:
11885 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11886 break;
11887 case PLANE_B:
11888 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11889 break;
11890 case PLANE_C:
11891 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11892 break;
11893 default:
11894 WARN_ONCE(1, "unknown plane in flip command\n");
11895 return -ENODEV;
11896 }
11897
11898 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010011899 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011900 len += 6;
11901 /*
11902 * On Gen 8, SRM is now taking an extra dword to accommodate
11903 * 48bits addresses, and we need a NOOP for the batch size to
11904 * stay even.
11905 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011906 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011907 len += 2;
11908 }
11909
11910 /*
11911 * BSpec MI_DISPLAY_FLIP for IVB:
11912 * "The full packet must be contained within the same cache line."
11913 *
11914 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11915 * cacheline, if we ever start emitting more commands before
11916 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11917 * then do the cacheline alignment, and finally emit the
11918 * MI_DISPLAY_FLIP.
11919 */
11920 ret = intel_ring_cacheline_align(req);
11921 if (ret)
11922 return ret;
11923
11924 ret = intel_ring_begin(req, len);
11925 if (ret)
11926 return ret;
11927
11928 /* Unmask the flip-done completion message. Note that the bspec says that
11929 * we should do this for both the BCS and RCS, and that we must not unmask
11930 * more than one flip event at any time (or ensure that one flip message
11931 * can be sent by waiting for flip-done prior to queueing new flips).
11932 * Experimentation says that BCS works despite DERRMR masking all
11933 * flip-done completion events and that unmasking all planes at once
11934 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11935 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11936 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010011937 if (req->engine->id == RCS) {
11938 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11939 intel_ring_emit_reg(ring, DERRMR);
11940 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011941 DERRMR_PIPEB_PRI_FLIP_DONE |
11942 DERRMR_PIPEC_PRI_FLIP_DONE));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011943 if (IS_GEN8(dev_priv))
Chris Wilsonb5321f32016-08-02 22:50:18 +010011944 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011945 MI_SRM_LRM_GLOBAL_GTT);
11946 else
Chris Wilsonb5321f32016-08-02 22:50:18 +010011947 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Daniel Vetter5a21b662016-05-24 17:13:53 +020011948 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +010011949 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonbde13eb2016-08-15 10:49:07 +010011950 intel_ring_emit(ring,
11951 i915_ggtt_offset(req->engine->scratch) + 256);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010011952 if (IS_GEN8(dev_priv)) {
Chris Wilsonb5321f32016-08-02 22:50:18 +010011953 intel_ring_emit(ring, 0);
11954 intel_ring_emit(ring, MI_NOOP);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011955 }
11956 }
11957
Chris Wilsonb5321f32016-08-02 22:50:18 +010011958 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020011959 intel_ring_emit(ring, fb->pitches[0] |
Ville Syrjäläbae781b2016-11-16 13:33:16 +020011960 intel_fb_modifier_to_tiling(fb->modifier));
Chris Wilsonb5321f32016-08-02 22:50:18 +010011961 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11962 intel_ring_emit(ring, (MI_NOOP));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011963
11964 return 0;
11965}
11966
11967static bool use_mmio_flip(struct intel_engine_cs *engine,
11968 struct drm_i915_gem_object *obj)
11969{
11970 /*
11971 * This is not being used for older platforms, because
11972 * non-availability of flip done interrupt forces us to use
11973 * CS flips. Older platforms derive flip done using some clever
11974 * tricks involving the flip_pending status bits and vblank irqs.
11975 * So using MMIO flips there would disrupt this mechanism.
11976 */
11977
11978 if (engine == NULL)
11979 return true;
11980
11981 if (INTEL_GEN(engine->i915) < 5)
11982 return false;
11983
11984 if (i915.use_mmio_flip < 0)
11985 return false;
11986 else if (i915.use_mmio_flip > 0)
11987 return true;
11988 else if (i915.enable_execlists)
11989 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011990
Chris Wilsond07f0e52016-10-28 13:58:44 +010011991 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011992}
11993
11994static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11995 unsigned int rotation,
11996 struct intel_flip_work *work)
11997{
11998 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011999 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012000 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
12001 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020012002 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012003
12004 ctl = I915_READ(PLANE_CTL(pipe, 0));
12005 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012006 switch (fb->modifier) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012007 case DRM_FORMAT_MOD_NONE:
12008 break;
12009 case I915_FORMAT_MOD_X_TILED:
12010 ctl |= PLANE_CTL_TILED_X;
12011 break;
12012 case I915_FORMAT_MOD_Y_TILED:
12013 ctl |= PLANE_CTL_TILED_Y;
12014 break;
12015 case I915_FORMAT_MOD_Yf_TILED:
12016 ctl |= PLANE_CTL_TILED_YF;
12017 break;
12018 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012019 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012020 }
12021
12022 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020012023 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
12024 * PLANE_SURF updates, the update is then guaranteed to be atomic.
12025 */
12026 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
12027 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
12028
12029 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
12030 POSTING_READ(PLANE_SURF(pipe, 0));
12031}
12032
12033static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
12034 struct intel_flip_work *work)
12035{
12036 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012037 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020012038 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012039 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
12040 u32 dspcntr;
12041
12042 dspcntr = I915_READ(reg);
12043
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012044 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012045 dspcntr |= DISPPLANE_TILED;
12046 else
12047 dspcntr &= ~DISPPLANE_TILED;
12048
12049 I915_WRITE(reg, dspcntr);
12050
12051 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12052 POSTING_READ(DSPSURF(intel_crtc->plane));
12053}
12054
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012055static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000012056{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020012057 struct intel_flip_work *work =
12058 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012059 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12060 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12061 struct intel_framebuffer *intel_fb =
12062 to_intel_framebuffer(crtc->base.primary->fb);
12063 struct drm_i915_gem_object *obj = intel_fb->obj;
12064
Chris Wilsond07f0e52016-10-28 13:58:44 +010012065 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012066
12067 intel_pipe_update_start(crtc);
12068
12069 if (INTEL_GEN(dev_priv) >= 9)
12070 skl_do_mmio_flip(crtc, work->rotation, work);
12071 else
12072 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12073 ilk_do_mmio_flip(crtc, work);
12074
12075 intel_pipe_update_end(crtc, work);
12076}
12077
12078static int intel_default_queue_flip(struct drm_device *dev,
12079 struct drm_crtc *crtc,
12080 struct drm_framebuffer *fb,
12081 struct drm_i915_gem_object *obj,
12082 struct drm_i915_gem_request *req,
12083 uint32_t flags)
12084{
12085 return -ENODEV;
12086}
12087
12088static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12089 struct intel_crtc *intel_crtc,
12090 struct intel_flip_work *work)
12091{
12092 u32 addr, vblank;
12093
12094 if (!atomic_read(&work->pending))
12095 return false;
12096
12097 smp_rmb();
12098
12099 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12100 if (work->flip_ready_vblank == 0) {
12101 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010012102 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012103 return false;
12104
12105 work->flip_ready_vblank = vblank;
12106 }
12107
12108 if (vblank - work->flip_ready_vblank < 3)
12109 return false;
12110
12111 /* Potential stall - if we see that the flip has happened,
12112 * assume a missed interrupt. */
12113 if (INTEL_GEN(dev_priv) >= 4)
12114 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12115 else
12116 addr = I915_READ(DSPADDR(intel_crtc->plane));
12117
12118 /* There is a potential issue here with a false positive after a flip
12119 * to the same address. We could address this by checking for a
12120 * non-incrementing frame counter.
12121 */
12122 return addr == work->gtt_offset;
12123}
12124
12125void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12126{
Chris Wilson91c8a322016-07-05 10:40:23 +010012127 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020012128 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012129 struct intel_flip_work *work;
12130
12131 WARN_ON(!in_interrupt());
12132
12133 if (crtc == NULL)
12134 return;
12135
12136 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012137 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012138
12139 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012140 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012141 WARN_ONCE(1,
12142 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012143 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12144 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012145 work = NULL;
12146 }
12147
12148 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012149 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012150 intel_queue_rps_boost_for_request(work->flip_queued_req);
12151 spin_unlock(&dev->event_lock);
12152}
12153
12154static int intel_crtc_page_flip(struct drm_crtc *crtc,
12155 struct drm_framebuffer *fb,
12156 struct drm_pending_vblank_event *event,
12157 uint32_t page_flip_flags)
12158{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012159 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012160 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012161 struct drm_framebuffer *old_fb = crtc->primary->fb;
12162 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12164 struct drm_plane *primary = crtc->primary;
12165 enum pipe pipe = intel_crtc->pipe;
12166 struct intel_flip_work *work;
12167 struct intel_engine_cs *engine;
12168 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010012169 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010012170 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012171 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053012172
Daniel Vetter5a21b662016-05-24 17:13:53 +020012173 /*
12174 * drm_mode_page_flip_ioctl() should already catch this, but double
12175 * check to be safe. In the future we may enable pageflipping from
12176 * a disabled primary plane.
12177 */
12178 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12179 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012180
Daniel Vetter5a21b662016-05-24 17:13:53 +020012181 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020012182 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012183 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012184
Daniel Vetter5a21b662016-05-24 17:13:53 +020012185 /*
12186 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12187 * Note that pitch changes could also affect these register.
12188 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012189 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020012190 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12191 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12192 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012193
Daniel Vetter5a21b662016-05-24 17:13:53 +020012194 if (i915_terminally_wedged(&dev_priv->gpu_error))
12195 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012196
Daniel Vetter5a21b662016-05-24 17:13:53 +020012197 work = kzalloc(sizeof(*work), GFP_KERNEL);
12198 if (work == NULL)
12199 return -ENOMEM;
12200
12201 work->event = event;
12202 work->crtc = crtc;
12203 work->old_fb = old_fb;
12204 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053012205
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012206 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012207 if (ret)
12208 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012209
Daniel Vetter5a21b662016-05-24 17:13:53 +020012210 /* We borrow the event spin lock for protecting flip_work */
12211 spin_lock_irq(&dev->event_lock);
12212 if (intel_crtc->flip_work) {
12213 /* Before declaring the flip queue wedged, check if
12214 * the hardware completed the operation behind our backs.
12215 */
12216 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12217 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12218 page_flip_completed(intel_crtc);
12219 } else {
12220 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12221 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012222
Daniel Vetter5a21b662016-05-24 17:13:53 +020012223 drm_crtc_vblank_put(crtc);
12224 kfree(work);
12225 return -EBUSY;
12226 }
12227 }
12228 intel_crtc->flip_work = work;
12229 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080012230
Daniel Vetter5a21b662016-05-24 17:13:53 +020012231 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12232 flush_workqueue(dev_priv->wq);
12233
12234 /* Reference the objects for the scheduled work. */
12235 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012236
12237 crtc->primary->fb = fb;
12238 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020012239
Chris Wilson25dc5562016-07-20 13:31:52 +010012240 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012241
12242 ret = i915_mutex_lock_interruptible(dev);
12243 if (ret)
12244 goto cleanup;
12245
Chris Wilson8af29b02016-09-09 14:11:47 +010012246 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12247 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012248 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000012249 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012250 }
12251
12252 atomic_inc(&intel_crtc->unpin_work_count);
12253
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012254 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020012255 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12256
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010012257 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012258 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012259 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012260 /* vlv: DISPLAY_FLIP fails to change tiling */
12261 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012262 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053012263 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012264 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010012265 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012266 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053012267 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012268 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053012269 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020012270 }
12271
12272 mmio_flip = use_mmio_flip(engine, obj);
12273
Chris Wilson058d88c2016-08-15 10:49:06 +010012274 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12275 if (IS_ERR(vma)) {
12276 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012277 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010012278 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012279
Ville Syrjälä6687c902015-09-15 13:16:41 +030012280 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012281 work->gtt_offset += intel_crtc->dspaddr_offset;
12282 work->rotation = crtc->primary->state->rotation;
12283
Paulo Zanoni1f0613162016-08-17 16:41:44 -030012284 /*
12285 * There's the potential that the next frame will not be compatible with
12286 * FBC, so we want to call pre_update() before the actual page flip.
12287 * The problem is that pre_update() caches some information about the fb
12288 * object, so we want to do this only after the object is pinned. Let's
12289 * be on the safe side and do this immediately before scheduling the
12290 * flip.
12291 */
12292 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12293 to_intel_plane_state(primary->state));
12294
Daniel Vetter5a21b662016-05-24 17:13:53 +020012295 if (mmio_flip) {
12296 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030012297 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012298 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000012299 request = i915_gem_request_alloc(engine,
12300 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010012301 if (IS_ERR(request)) {
12302 ret = PTR_ERR(request);
12303 goto cleanup_unpin;
12304 }
12305
Chris Wilsona2bc4692016-09-09 14:11:56 +010012306 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010012307 if (ret)
12308 goto cleanup_request;
12309
Daniel Vetter5a21b662016-05-24 17:13:53 +020012310 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12311 page_flip_flags);
12312 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010012313 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012314
12315 intel_mark_page_flip_active(intel_crtc, work);
12316
Chris Wilson8e637172016-08-02 22:50:26 +010012317 work->flip_queued_req = i915_gem_request_get(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012318 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020012319 }
12320
Chris Wilson92117f02016-11-28 14:36:48 +000012321 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012322 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12323 to_intel_plane(primary)->frontbuffer_bit);
12324 mutex_unlock(&dev->struct_mutex);
12325
Chris Wilson5748b6a2016-08-04 16:32:38 +010012326 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012327 to_intel_plane(primary)->frontbuffer_bit);
12328
12329 trace_i915_flip_request(intel_crtc->plane, obj);
12330
12331 return 0;
12332
Chris Wilson8e637172016-08-02 22:50:26 +010012333cleanup_request:
12334 i915_add_request_no_flush(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012335cleanup_unpin:
12336 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12337cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012338 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000012339unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020012340 mutex_unlock(&dev->struct_mutex);
12341cleanup:
12342 crtc->primary->fb = old_fb;
12343 update_state_fb(crtc->primary);
12344
Chris Wilsonf0cd5182016-10-28 13:58:43 +010012345 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012346 drm_framebuffer_unreference(work->old_fb);
12347
12348 spin_lock_irq(&dev->event_lock);
12349 intel_crtc->flip_work = NULL;
12350 spin_unlock_irq(&dev->event_lock);
12351
12352 drm_crtc_vblank_put(crtc);
12353free_work:
12354 kfree(work);
12355
12356 if (ret == -EIO) {
12357 struct drm_atomic_state *state;
12358 struct drm_plane_state *plane_state;
12359
12360out_hang:
12361 state = drm_atomic_state_alloc(dev);
12362 if (!state)
12363 return -ENOMEM;
12364 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12365
12366retry:
12367 plane_state = drm_atomic_get_plane_state(state, primary);
12368 ret = PTR_ERR_OR_ZERO(plane_state);
12369 if (!ret) {
12370 drm_atomic_set_fb_for_plane(plane_state, fb);
12371
12372 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12373 if (!ret)
12374 ret = drm_atomic_commit(state);
12375 }
12376
12377 if (ret == -EDEADLK) {
12378 drm_modeset_backoff(state->acquire_ctx);
12379 drm_atomic_state_clear(state);
12380 goto retry;
12381 }
12382
Chris Wilson08536952016-10-14 13:18:18 +010012383 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012384
12385 if (ret == 0 && event) {
12386 spin_lock_irq(&dev->event_lock);
12387 drm_crtc_send_vblank_event(crtc, event);
12388 spin_unlock_irq(&dev->event_lock);
12389 }
12390 }
12391 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012392}
12393
Daniel Vetter5a21b662016-05-24 17:13:53 +020012394
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012395/**
12396 * intel_wm_need_update - Check whether watermarks need updating
12397 * @plane: drm plane
12398 * @state: new plane state
12399 *
12400 * Check current plane state versus the new one to determine whether
12401 * watermarks need to be recalculated.
12402 *
12403 * Returns true or false.
12404 */
12405static bool intel_wm_need_update(struct drm_plane *plane,
12406 struct drm_plane_state *state)
12407{
Matt Roperd21fbe82015-09-24 15:53:12 -070012408 struct intel_plane_state *new = to_intel_plane_state(state);
12409 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12410
12411 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012412 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012413 return true;
12414
12415 if (!cur->base.fb || !new->base.fb)
12416 return false;
12417
Ville Syrjäläbae781b2016-11-16 13:33:16 +020012418 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012419 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012420 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12421 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12422 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12423 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012424 return true;
12425
12426 return false;
12427}
12428
Matt Roperd21fbe82015-09-24 15:53:12 -070012429static bool needs_scaling(struct intel_plane_state *state)
12430{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012431 int src_w = drm_rect_width(&state->base.src) >> 16;
12432 int src_h = drm_rect_height(&state->base.src) >> 16;
12433 int dst_w = drm_rect_width(&state->base.dst);
12434 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070012435
12436 return (src_w != dst_w || src_h != dst_h);
12437}
12438
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012439int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12440 struct drm_plane_state *plane_state)
12441{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012442 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012443 struct drm_crtc *crtc = crtc_state->crtc;
12444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12445 struct drm_plane *plane = plane_state->plane;
12446 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080012447 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012448 struct intel_plane_state *old_plane_state =
12449 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012450 bool mode_changed = needs_modeset(crtc_state);
12451 bool was_crtc_enabled = crtc->state->active;
12452 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012453 bool turn_off, turn_on, visible, was_visible;
12454 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030012455 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012456
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +010012457 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012458 ret = skl_update_scaler_plane(
12459 to_intel_crtc_state(crtc_state),
12460 to_intel_plane_state(plane_state));
12461 if (ret)
12462 return ret;
12463 }
12464
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012465 was_visible = old_plane_state->base.visible;
12466 visible = to_intel_plane_state(plane_state)->base.visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012467
12468 if (!was_crtc_enabled && WARN_ON(was_visible))
12469 was_visible = false;
12470
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012471 /*
12472 * Visibility is calculated as if the crtc was on, but
12473 * after scaler setup everything depends on it being off
12474 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030012475 *
12476 * FIXME this is wrong for watermarks. Watermarks should also
12477 * be computed as if the pipe would be active. Perhaps move
12478 * per-plane wm computation to the .check_plane() hook, and
12479 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010012480 */
12481 if (!is_crtc_enabled)
Ville Syrjälä936e71e2016-07-26 19:06:59 +030012482 to_intel_plane_state(plane_state)->base.visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012483
12484 if (!was_visible && !visible)
12485 return 0;
12486
Maarten Lankhorste8861672016-02-24 11:24:26 +010012487 if (fb != old_plane_state->base.fb)
12488 pipe_config->fb_changed = true;
12489
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012490 turn_off = was_visible && (!visible || mode_changed);
12491 turn_on = visible && (!was_visible || mode_changed);
12492
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012493 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012494 intel_crtc->base.base.id,
12495 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012496 plane->base.id, plane->name,
12497 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012498
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012499 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12500 plane->base.id, plane->name,
12501 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012502 turn_off, turn_on, mode_changed);
12503
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012504 if (turn_on) {
12505 pipe_config->update_wm_pre = true;
12506
12507 /* must disable cxsr around plane enable/disable */
12508 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12509 pipe_config->disable_cxsr = true;
12510 } else if (turn_off) {
12511 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012512
Ville Syrjälä852eb002015-06-24 22:00:07 +030012513 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012514 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012515 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012516 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012517 /* FIXME bollocks */
12518 pipe_config->update_wm_pre = true;
12519 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012520 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012521
Matt Ropered4a6a72016-02-23 17:20:13 -080012522 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012523 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012524 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012525 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12526
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012527 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012528 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012529
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012530 /*
12531 * WaCxSRDisabledForSpriteScaling:ivb
12532 *
12533 * cstate->update_wm was already set above, so this flag will
12534 * take effect when we commit and program watermarks.
12535 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010012536 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012537 needs_scaling(to_intel_plane_state(plane_state)) &&
12538 !needs_scaling(old_plane_state))
12539 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012540
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012541 return 0;
12542}
12543
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012544static bool encoders_cloneable(const struct intel_encoder *a,
12545 const struct intel_encoder *b)
12546{
12547 /* masks could be asymmetric, so check both ways */
12548 return a == b || (a->cloneable & (1 << b->type) &&
12549 b->cloneable & (1 << a->type));
12550}
12551
12552static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12553 struct intel_crtc *crtc,
12554 struct intel_encoder *encoder)
12555{
12556 struct intel_encoder *source_encoder;
12557 struct drm_connector *connector;
12558 struct drm_connector_state *connector_state;
12559 int i;
12560
12561 for_each_connector_in_state(state, connector, connector_state, i) {
12562 if (connector_state->crtc != &crtc->base)
12563 continue;
12564
12565 source_encoder =
12566 to_intel_encoder(connector_state->best_encoder);
12567 if (!encoders_cloneable(encoder, source_encoder))
12568 return false;
12569 }
12570
12571 return true;
12572}
12573
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012574static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12575 struct drm_crtc_state *crtc_state)
12576{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012577 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012578 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012580 struct intel_crtc_state *pipe_config =
12581 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012582 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012583 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012584 bool mode_changed = needs_modeset(crtc_state);
12585
Ville Syrjälä852eb002015-06-24 22:00:07 +030012586 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012587 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012588
Maarten Lankhorstad421372015-06-15 12:33:42 +020012589 if (mode_changed && crtc_state->enable &&
12590 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012591 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012592 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12593 pipe_config);
12594 if (ret)
12595 return ret;
12596 }
12597
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012598 if (crtc_state->color_mgmt_changed) {
12599 ret = intel_color_check(crtc, crtc_state);
12600 if (ret)
12601 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010012602
12603 /*
12604 * Changing color management on Intel hardware is
12605 * handled as part of planes update.
12606 */
12607 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012608 }
12609
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012610 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012611 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012612 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012613 if (ret) {
12614 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012615 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012616 }
12617 }
12618
12619 if (dev_priv->display.compute_intermediate_wm &&
12620 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12621 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12622 return 0;
12623
12624 /*
12625 * Calculate 'intermediate' watermarks that satisfy both the
12626 * old state and the new state. We can program these
12627 * immediately.
12628 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012629 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080012630 intel_crtc,
12631 pipe_config);
12632 if (ret) {
12633 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12634 return ret;
12635 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012636 } else if (dev_priv->display.compute_intermediate_wm) {
12637 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12638 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012639 }
12640
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012641 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012642 if (mode_changed)
12643 ret = skl_update_scaler_crtc(pipe_config);
12644
12645 if (!ret)
12646 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12647 pipe_config);
12648 }
12649
12650 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012651}
12652
Jani Nikula65b38e02015-04-13 11:26:56 +030012653static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012654 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012655 .atomic_begin = intel_begin_crtc_commit,
12656 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012657 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012658};
12659
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012660static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12661{
12662 struct intel_connector *connector;
12663
12664 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012665 if (connector->base.state->crtc)
12666 drm_connector_unreference(&connector->base);
12667
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012668 if (connector->base.encoder) {
12669 connector->base.state->best_encoder =
12670 connector->base.encoder;
12671 connector->base.state->crtc =
12672 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012673
12674 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012675 } else {
12676 connector->base.state->best_encoder = NULL;
12677 connector->base.state->crtc = NULL;
12678 }
12679 }
12680}
12681
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012682static void
Robin Schroereba905b2014-05-18 02:24:50 +020012683connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012684 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012685{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012686 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012687 int bpp = pipe_config->pipe_bpp;
12688
12689 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012690 connector->base.base.id,
12691 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012692
12693 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012694 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012695 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012696 bpp, info->bpc * 3);
12697 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012698 }
12699
Mario Kleiner196f9542016-07-06 12:05:45 +020012700 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030012701 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020012702 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12703 bpp);
12704 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012705 }
12706}
12707
12708static int
12709compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012710 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012711{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012712 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012713 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012714 struct drm_connector *connector;
12715 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012716 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012717
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012718 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12719 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012720 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010012721 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012722 bpp = 12*3;
12723 else
12724 bpp = 8*3;
12725
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012726
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012727 pipe_config->pipe_bpp = bpp;
12728
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012729 state = pipe_config->base.state;
12730
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012731 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012732 for_each_connector_in_state(state, connector, connector_state, i) {
12733 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012734 continue;
12735
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012736 connected_sink_compute_bpp(to_intel_connector(connector),
12737 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012738 }
12739
12740 return bpp;
12741}
12742
Daniel Vetter644db712013-09-19 14:53:58 +020012743static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12744{
12745 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12746 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012747 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012748 mode->crtc_hdisplay, mode->crtc_hsync_start,
12749 mode->crtc_hsync_end, mode->crtc_htotal,
12750 mode->crtc_vdisplay, mode->crtc_vsync_start,
12751 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12752}
12753
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012754static inline void
12755intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012756 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012757{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012758 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12759 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012760 m_n->gmch_m, m_n->gmch_n,
12761 m_n->link_m, m_n->link_n, m_n->tu);
12762}
12763
Daniel Vetterc0b03412013-05-28 12:05:54 +020012764static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012765 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012766 const char *context)
12767{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012768 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012769 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012770 struct drm_plane *plane;
12771 struct intel_plane *intel_plane;
12772 struct intel_plane_state *state;
12773 struct drm_framebuffer *fb;
12774
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000012775 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
12776 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012777
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012778 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
12779 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020012780 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012781
12782 if (pipe_config->has_pch_encoder)
12783 intel_dump_m_n_config(pipe_config, "fdi",
12784 pipe_config->fdi_lanes,
12785 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012786
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012787 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000012788 intel_dump_m_n_config(pipe_config, "dp m_n",
12789 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000012790 if (pipe_config->has_drrs)
12791 intel_dump_m_n_config(pipe_config, "dp m2_n2",
12792 pipe_config->lane_count,
12793 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000012794 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012795
Daniel Vetter55072d12014-11-20 16:10:28 +010012796 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012797 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010012798
Daniel Vetterc0b03412013-05-28 12:05:54 +020012799 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012800 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012801 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012802 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12803 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012804 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d\n",
12805 pipe_config->port_clock,
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012806 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012807
12808 if (INTEL_GEN(dev_priv) >= 9)
12809 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12810 crtc->num_scalers,
12811 pipe_config->scaler_state.scaler_users,
12812 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012813
12814 if (HAS_GMCH_DISPLAY(dev_priv))
12815 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12816 pipe_config->gmch_pfit.control,
12817 pipe_config->gmch_pfit.pgm_ratios,
12818 pipe_config->gmch_pfit.lvds_border_bits);
12819 else
12820 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
12821 pipe_config->pch_pfit.pos,
12822 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000012823 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000012824
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000012825 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
12826 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012827
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020012828 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012829
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012830 DRM_DEBUG_KMS("planes on this crtc\n");
12831 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012832 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012833 intel_plane = to_intel_plane(plane);
12834 if (intel_plane->pipe != crtc->pipe)
12835 continue;
12836
12837 state = to_intel_plane_state(plane->state);
12838 fb = state->base.fb;
12839 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012840 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12841 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012842 continue;
12843 }
12844
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012845 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
12846 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000012847 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020012848 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000012849 if (INTEL_GEN(dev_priv) >= 9)
12850 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12851 state->scaler_id,
12852 state->base.src.x1 >> 16,
12853 state->base.src.y1 >> 16,
12854 drm_rect_width(&state->base.src) >> 16,
12855 drm_rect_height(&state->base.src) >> 16,
12856 state->base.dst.x1, state->base.dst.y1,
12857 drm_rect_width(&state->base.dst),
12858 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012859 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012860}
12861
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012862static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012863{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012864 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012865 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012866 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012867 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012868
12869 /*
12870 * Walk the connector list instead of the encoder
12871 * list to detect the problem on ddi platforms
12872 * where there's just one encoder per digital port.
12873 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012874 drm_for_each_connector(connector, dev) {
12875 struct drm_connector_state *connector_state;
12876 struct intel_encoder *encoder;
12877
12878 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12879 if (!connector_state)
12880 connector_state = connector->state;
12881
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012882 if (!connector_state->best_encoder)
12883 continue;
12884
12885 encoder = to_intel_encoder(connector_state->best_encoder);
12886
12887 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012888
12889 switch (encoder->type) {
12890 unsigned int port_mask;
12891 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012892 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012893 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030012894 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012895 case INTEL_OUTPUT_HDMI:
12896 case INTEL_OUTPUT_EDP:
12897 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12898
12899 /* the same port mustn't appear more than once */
12900 if (used_ports & port_mask)
12901 return false;
12902
12903 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030012904 break;
12905 case INTEL_OUTPUT_DP_MST:
12906 used_mst_ports |=
12907 1 << enc_to_mst(&encoder->base)->primary->port;
12908 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012909 default:
12910 break;
12911 }
12912 }
12913
Ville Syrjälä477321e2016-07-28 17:50:40 +030012914 /* can't mix MST and SST/HDMI on the same port */
12915 if (used_ports & used_mst_ports)
12916 return false;
12917
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012918 return true;
12919}
12920
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012921static void
12922clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12923{
12924 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012925 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012926 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012927 struct intel_shared_dpll *shared_dpll;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012928 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012929
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012930 /* FIXME: before the switch to atomic started, a new pipe_config was
12931 * kzalloc'd. Code that depends on any field being zero should be
12932 * fixed, so that the crtc_state can be safely duplicated. For now,
12933 * only fields that are know to not cause problems are preserved. */
12934
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012935 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012936 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012937 shared_dpll = crtc_state->shared_dpll;
12938 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012939 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012940
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012941 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012942
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012943 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012944 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012945 crtc_state->shared_dpll = shared_dpll;
12946 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012947 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012948}
12949
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012950static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012951intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012952 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012953{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012954 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012955 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012956 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012957 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012958 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012959 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012960 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012961
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012962 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012963
Daniel Vettere143a212013-07-04 12:01:15 +020012964 pipe_config->cpu_transcoder =
12965 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012966
Imre Deak2960bc92013-07-30 13:36:32 +030012967 /*
12968 * Sanitize sync polarity flags based on requested ones. If neither
12969 * positive or negative polarity is requested, treat this as meaning
12970 * negative polarity.
12971 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012972 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012973 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012974 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012975
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012976 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012977 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012978 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012979
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012980 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12981 pipe_config);
12982 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012983 goto fail;
12984
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012985 /*
12986 * Determine the real pipe dimensions. Note that stereo modes can
12987 * increase the actual pipe size due to the frame doubling and
12988 * insertion of additional space for blanks between the frame. This
12989 * is stored in the crtc timings. We use the requested mode to do this
12990 * computation to clearly distinguish it from the adjusted mode, which
12991 * can be changed by the connectors in the below retry loop.
12992 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012993 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012994 &pipe_config->pipe_src_w,
12995 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012996
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012997 for_each_connector_in_state(state, connector, connector_state, i) {
12998 if (connector_state->crtc != crtc)
12999 continue;
13000
13001 encoder = to_intel_encoder(connector_state->best_encoder);
13002
Ville Syrjäläe25148d2016-06-22 21:57:09 +030013003 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
13004 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
13005 goto fail;
13006 }
13007
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013008 /*
13009 * Determine output_types before calling the .compute_config()
13010 * hooks so that the hooks can use this information safely.
13011 */
13012 pipe_config->output_types |= 1 << encoder->type;
13013 }
13014
Daniel Vettere29c22c2013-02-21 00:00:16 +010013015encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020013016 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020013017 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020013018 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013019
Daniel Vetter135c81b2013-07-21 21:37:09 +020013020 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013021 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13022 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020013023
Daniel Vetter7758a112012-07-08 19:40:39 +020013024 /* Pass our mode to the connectors and the CRTC to give them a chance to
13025 * adjust it according to limitations or connector properties, and also
13026 * a chance to reject the mode entirely.
13027 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030013028 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020013029 if (connector_state->crtc != crtc)
13030 continue;
13031
13032 encoder = to_intel_encoder(connector_state->best_encoder);
13033
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020013034 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020013035 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020013036 goto fail;
13037 }
13038 }
13039
Daniel Vetterff9a6752013-06-01 17:16:21 +020013040 /* Set default port clock if not overwritten by the encoder. Needs to be
13041 * done afterwards in case the encoder adjusts the mode. */
13042 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013043 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010013044 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020013045
Daniel Vettera43f6e02013-06-07 23:10:32 +020013046 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010013047 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020013048 DRM_DEBUG_KMS("CRTC fixup failed\n");
13049 goto fail;
13050 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010013051
13052 if (ret == RETRY) {
13053 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13054 ret = -EINVAL;
13055 goto fail;
13056 }
13057
13058 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13059 retry = false;
13060 goto encoder_retry;
13061 }
13062
Daniel Vettere8fa4272015-08-12 11:43:34 +020013063 /* Dithering seems to not pass-through bits correctly when it should, so
13064 * only enable it on 6bpc panels. */
13065 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020013066 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020013067 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010013068
Daniel Vetter7758a112012-07-08 19:40:39 +020013069fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030013070 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020013071}
13072
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013073static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013074intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013075{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013076 struct drm_crtc *crtc;
13077 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013078 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020013079
Ville Syrjälä76688512014-01-10 11:28:06 +020013080 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020013081 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020013082 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020013083
13084 /* Update hwmode for vblank functions */
13085 if (crtc->state->active)
13086 crtc->hwmode = crtc->state->adjusted_mode;
13087 else
13088 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020013089
13090 /*
13091 * Update legacy state to satisfy fbc code. This can
13092 * be removed when fbc uses the atomic state.
13093 */
13094 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13095 struct drm_plane_state *plane_state = crtc->primary->state;
13096
13097 crtc->primary->fb = plane_state->fb;
13098 crtc->x = plane_state->src_x >> 16;
13099 crtc->y = plane_state->src_y >> 16;
13100 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013101 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020013102}
13103
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013104static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013105{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030013106 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030013107
13108 if (clock1 == clock2)
13109 return true;
13110
13111 if (!clock1 || !clock2)
13112 return false;
13113
13114 diff = abs(clock1 - clock2);
13115
13116 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13117 return true;
13118
13119 return false;
13120}
13121
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013122static bool
13123intel_compare_m_n(unsigned int m, unsigned int n,
13124 unsigned int m2, unsigned int n2,
13125 bool exact)
13126{
13127 if (m == m2 && n == n2)
13128 return true;
13129
13130 if (exact || !m || !n || !m2 || !n2)
13131 return false;
13132
13133 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13134
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013135 if (n > n2) {
13136 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013137 m2 <<= 1;
13138 n2 <<= 1;
13139 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013140 } else if (n < n2) {
13141 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013142 m <<= 1;
13143 n <<= 1;
13144 }
13145 }
13146
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010013147 if (n != n2)
13148 return false;
13149
13150 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013151}
13152
13153static bool
13154intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13155 struct intel_link_m_n *m2_n2,
13156 bool adjust)
13157{
13158 if (m_n->tu == m2_n2->tu &&
13159 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13160 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13161 intel_compare_m_n(m_n->link_m, m_n->link_n,
13162 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13163 if (adjust)
13164 *m2_n2 = *m_n;
13165
13166 return true;
13167 }
13168
13169 return false;
13170}
13171
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013172static void __printf(3, 4)
13173pipe_config_err(bool adjust, const char *name, const char *format, ...)
13174{
13175 char *level;
13176 unsigned int category;
13177 struct va_format vaf;
13178 va_list args;
13179
13180 if (adjust) {
13181 level = KERN_DEBUG;
13182 category = DRM_UT_KMS;
13183 } else {
13184 level = KERN_ERR;
13185 category = DRM_UT_NONE;
13186 }
13187
13188 va_start(args, format);
13189 vaf.fmt = format;
13190 vaf.va = &args;
13191
13192 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
13193
13194 va_end(args);
13195}
13196
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013197static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013198intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013199 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013200 struct intel_crtc_state *pipe_config,
13201 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013202{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013203 bool ret = true;
13204
Daniel Vetter66e985c2013-06-05 13:34:20 +020013205#define PIPE_CONF_CHECK_X(name) \
13206 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013207 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013208 "(expected 0x%08x, found 0x%08x)\n", \
13209 current_config->name, \
13210 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013211 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020013212 }
13213
Daniel Vetter08a24032013-04-19 11:25:34 +020013214#define PIPE_CONF_CHECK_I(name) \
13215 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013216 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020013217 "(expected %i, found %i)\n", \
13218 current_config->name, \
13219 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013220 ret = false; \
13221 }
13222
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013223#define PIPE_CONF_CHECK_P(name) \
13224 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013225 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013226 "(expected %p, found %p)\n", \
13227 current_config->name, \
13228 pipe_config->name); \
13229 ret = false; \
13230 }
13231
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013232#define PIPE_CONF_CHECK_M_N(name) \
13233 if (!intel_compare_link_m_n(&current_config->name, \
13234 &pipe_config->name,\
13235 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013236 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013237 "(expected tu %i gmch %i/%i link %i/%i, " \
13238 "found tu %i, gmch %i/%i link %i/%i)\n", \
13239 current_config->name.tu, \
13240 current_config->name.gmch_m, \
13241 current_config->name.gmch_n, \
13242 current_config->name.link_m, \
13243 current_config->name.link_n, \
13244 pipe_config->name.tu, \
13245 pipe_config->name.gmch_m, \
13246 pipe_config->name.gmch_n, \
13247 pipe_config->name.link_m, \
13248 pipe_config->name.link_n); \
13249 ret = false; \
13250 }
13251
Daniel Vetter55c561a2016-03-30 11:34:36 +020013252/* This is required for BDW+ where there is only one set of registers for
13253 * switching between high and low RR.
13254 * This macro can be used whenever a comparison has to be made between one
13255 * hw state and multiple sw state variables.
13256 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013257#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13258 if (!intel_compare_link_m_n(&current_config->name, \
13259 &pipe_config->name, adjust) && \
13260 !intel_compare_link_m_n(&current_config->alt_name, \
13261 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013262 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013263 "(expected tu %i gmch %i/%i link %i/%i, " \
13264 "or tu %i gmch %i/%i link %i/%i, " \
13265 "found tu %i, gmch %i/%i link %i/%i)\n", \
13266 current_config->name.tu, \
13267 current_config->name.gmch_m, \
13268 current_config->name.gmch_n, \
13269 current_config->name.link_m, \
13270 current_config->name.link_n, \
13271 current_config->alt_name.tu, \
13272 current_config->alt_name.gmch_m, \
13273 current_config->alt_name.gmch_n, \
13274 current_config->alt_name.link_m, \
13275 current_config->alt_name.link_n, \
13276 pipe_config->name.tu, \
13277 pipe_config->name.gmch_m, \
13278 pipe_config->name.gmch_n, \
13279 pipe_config->name.link_m, \
13280 pipe_config->name.link_n); \
13281 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010013282 }
13283
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013284#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13285 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013286 pipe_config_err(adjust, __stringify(name), \
13287 "(%x) (expected %i, found %i)\n", \
13288 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013289 current_config->name & (mask), \
13290 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013291 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013292 }
13293
Ville Syrjälä5e550652013-09-06 23:29:07 +030013294#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13295 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000013296 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013297 "(expected %i, found %i)\n", \
13298 current_config->name, \
13299 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013300 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030013301 }
13302
Daniel Vetterbb760062013-06-06 14:55:52 +020013303#define PIPE_CONF_QUIRK(quirk) \
13304 ((current_config->quirks | pipe_config->quirks) & (quirk))
13305
Daniel Vettereccb1402013-05-22 00:50:22 +020013306 PIPE_CONF_CHECK_I(cpu_transcoder);
13307
Daniel Vetter08a24032013-04-19 11:25:34 +020013308 PIPE_CONF_CHECK_I(has_pch_encoder);
13309 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013310 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020013311
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030013312 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030013313 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013314
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013315 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013316 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070013317
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013318 if (current_config->has_drrs)
13319 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13320 } else
13321 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030013322
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013323 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020013324
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013325 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13326 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13327 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13328 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13329 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13330 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013331
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013332 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13333 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13334 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13335 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13336 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13337 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013338
Daniel Vetterc93f54c2013-06-27 19:47:19 +020013339 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020013340 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013341 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013342 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020013343 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080013344 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020013345
Daniel Vetter9ed109a2014-04-24 23:54:52 +020013346 PIPE_CONF_CHECK_I(has_audio);
13347
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013348 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013349 DRM_MODE_FLAG_INTERLACE);
13350
Daniel Vetterbb760062013-06-06 14:55:52 +020013351 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013352 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013353 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013354 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013355 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013356 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013357 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013358 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020013359 DRM_MODE_FLAG_NVSYNC);
13360 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013361
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013362 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020013363 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013364 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020013365 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030013366 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020013367
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013368 if (!adjust) {
13369 PIPE_CONF_CHECK_I(pipe_src_w);
13370 PIPE_CONF_CHECK_I(pipe_src_h);
13371
13372 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13373 if (current_config->pch_pfit.enabled) {
13374 PIPE_CONF_CHECK_X(pch_pfit.pos);
13375 PIPE_CONF_CHECK_X(pch_pfit.size);
13376 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020013377
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020013378 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13379 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070013380
Jesse Barnese59150d2014-01-07 13:30:45 -080013381 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010013382 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080013383 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030013384
Ville Syrjälä282740f2013-09-04 18:30:03 +030013385 PIPE_CONF_CHECK_I(double_wide);
13386
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013387 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013388 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020013389 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013390 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13391 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030013392 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010013393 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000013394 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13395 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13396 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020013397
Ville Syrjälä47eacba2016-04-12 22:14:35 +030013398 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13399 PIPE_CONF_CHECK_X(dsi_pll.div);
13400
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013401 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030013402 PIPE_CONF_CHECK_I(pipe_bpp);
13403
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013404 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080013405 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030013406
Daniel Vetter66e985c2013-06-05 13:34:20 +020013407#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020013408#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013409#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020013410#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030013411#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020013412#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020013413
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013414 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013415}
13416
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013417static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13418 const struct intel_crtc_state *pipe_config)
13419{
13420 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020013421 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020013422 &pipe_config->fdi_m_n);
13423 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13424
13425 /*
13426 * FDI already provided one idea for the dotclock.
13427 * Yell if the encoder disagrees.
13428 */
13429 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13430 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13431 fdi_dotclock, dotclock);
13432 }
13433}
13434
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013435static void verify_wm_state(struct drm_crtc *crtc,
13436 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000013437{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013438 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000013439 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013440 struct skl_pipe_wm hw_wm, *sw_wm;
13441 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13442 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13444 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013445 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000013446
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013447 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000013448 return;
13449
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013450 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020013451 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013452
Damien Lespiau08db6652014-11-04 17:06:52 +000013453 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13454 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13455
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013456 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070013457 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013458 hw_plane_wm = &hw_wm.planes[plane];
13459 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000013460
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013461 /* Watermarks */
13462 for (level = 0; level <= max_level; level++) {
13463 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13464 &sw_plane_wm->wm[level]))
13465 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000013466
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013467 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13468 pipe_name(pipe), plane + 1, level,
13469 sw_plane_wm->wm[level].plane_en,
13470 sw_plane_wm->wm[level].plane_res_b,
13471 sw_plane_wm->wm[level].plane_res_l,
13472 hw_plane_wm->wm[level].plane_en,
13473 hw_plane_wm->wm[level].plane_res_b,
13474 hw_plane_wm->wm[level].plane_res_l);
13475 }
13476
13477 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13478 &sw_plane_wm->trans_wm)) {
13479 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13480 pipe_name(pipe), plane + 1,
13481 sw_plane_wm->trans_wm.plane_en,
13482 sw_plane_wm->trans_wm.plane_res_b,
13483 sw_plane_wm->trans_wm.plane_res_l,
13484 hw_plane_wm->trans_wm.plane_en,
13485 hw_plane_wm->trans_wm.plane_res_b,
13486 hw_plane_wm->trans_wm.plane_res_l);
13487 }
13488
13489 /* DDB */
13490 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13491 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13492
13493 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013494 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013495 pipe_name(pipe), plane + 1,
13496 sw_ddb_entry->start, sw_ddb_entry->end,
13497 hw_ddb_entry->start, hw_ddb_entry->end);
13498 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013499 }
13500
Lyude27082492016-08-24 07:48:10 +020013501 /*
13502 * cursor
13503 * If the cursor plane isn't active, we may not have updated it's ddb
13504 * allocation. In that case since the ddb allocation will be updated
13505 * once the plane becomes visible, we can skip this check
13506 */
13507 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013508 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13509 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013510
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013511 /* Watermarks */
13512 for (level = 0; level <= max_level; level++) {
13513 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13514 &sw_plane_wm->wm[level]))
13515 continue;
13516
13517 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13518 pipe_name(pipe), level,
13519 sw_plane_wm->wm[level].plane_en,
13520 sw_plane_wm->wm[level].plane_res_b,
13521 sw_plane_wm->wm[level].plane_res_l,
13522 hw_plane_wm->wm[level].plane_en,
13523 hw_plane_wm->wm[level].plane_res_b,
13524 hw_plane_wm->wm[level].plane_res_l);
13525 }
13526
13527 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13528 &sw_plane_wm->trans_wm)) {
13529 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13530 pipe_name(pipe),
13531 sw_plane_wm->trans_wm.plane_en,
13532 sw_plane_wm->trans_wm.plane_res_b,
13533 sw_plane_wm->trans_wm.plane_res_l,
13534 hw_plane_wm->trans_wm.plane_en,
13535 hw_plane_wm->trans_wm.plane_res_b,
13536 hw_plane_wm->trans_wm.plane_res_l);
13537 }
13538
13539 /* DDB */
13540 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13541 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13542
13543 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040013544 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020013545 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040013546 sw_ddb_entry->start, sw_ddb_entry->end,
13547 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020013548 }
Damien Lespiau08db6652014-11-04 17:06:52 +000013549 }
13550}
13551
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013552static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013553verify_connector_state(struct drm_device *dev,
13554 struct drm_atomic_state *state,
13555 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013556{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013557 struct drm_connector *connector;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013558 struct drm_connector_state *old_conn_state;
13559 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013560
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013561 for_each_connector_in_state(state, connector, old_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013562 struct drm_encoder *encoder = connector->encoder;
13563 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013564
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013565 if (state->crtc != crtc)
13566 continue;
13567
Daniel Vetter5a21b662016-05-24 17:13:53 +020013568 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013569
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013570 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013571 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013572 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013573}
13574
13575static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013576verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013577{
13578 struct intel_encoder *encoder;
13579 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013580
Damien Lespiaub2784e12014-08-05 11:29:37 +010013581 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013582 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013583 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013584
13585 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13586 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013587 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013588
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013589 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013590 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013591 continue;
13592 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013593
13594 I915_STATE_WARN(connector->base.state->crtc !=
13595 encoder->base.crtc,
13596 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013597 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013598
Rob Clarke2c719b2014-12-15 13:56:32 -050013599 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013600 "encoder's enabled state mismatch "
13601 "(expected %i, found %i)\n",
13602 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013603
13604 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013605 bool active;
13606
13607 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013608 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013609 "encoder detached but still enabled on pipe %c.\n",
13610 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013611 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013612 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013613}
13614
13615static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013616verify_crtc_state(struct drm_crtc *crtc,
13617 struct drm_crtc_state *old_crtc_state,
13618 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013619{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013620 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010013621 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013622 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13624 struct intel_crtc_state *pipe_config, *sw_config;
13625 struct drm_atomic_state *old_state;
13626 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013627
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013628 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013629 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013630 pipe_config = to_intel_crtc_state(old_crtc_state);
13631 memset(pipe_config, 0, sizeof(*pipe_config));
13632 pipe_config->base.crtc = crtc;
13633 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013634
Ville Syrjälä78108b72016-05-27 20:59:19 +030013635 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013636
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013637 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013638
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013639 /* hw state is inconsistent with the pipe quirk */
13640 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13641 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13642 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013643
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013644 I915_STATE_WARN(new_crtc_state->active != active,
13645 "crtc active state doesn't match with hw state "
13646 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013647
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013648 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13649 "transitional active state does not match atomic hw state "
13650 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013651
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013652 for_each_encoder_on_crtc(dev, crtc, encoder) {
13653 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013654
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013655 active = encoder->get_hw_state(encoder, &pipe);
13656 I915_STATE_WARN(active != new_crtc_state->active,
13657 "[ENCODER:%i] active %i with crtc active %i\n",
13658 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013659
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013660 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13661 "Encoder connected to wrong pipe %c\n",
13662 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013663
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013664 if (active) {
13665 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013666 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030013667 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013668 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013669
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013670 if (!new_crtc_state->active)
13671 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013672
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013673 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013674
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013675 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013676 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013677 pipe_config, false)) {
13678 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13679 intel_dump_pipe_config(intel_crtc, pipe_config,
13680 "[hw state]");
13681 intel_dump_pipe_config(intel_crtc, sw_config,
13682 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013683 }
13684}
13685
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013686static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013687verify_single_dpll_state(struct drm_i915_private *dev_priv,
13688 struct intel_shared_dpll *pll,
13689 struct drm_crtc *crtc,
13690 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013691{
13692 struct intel_dpll_hw_state dpll_hw_state;
13693 unsigned crtc_mask;
13694 bool active;
13695
13696 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13697
13698 DRM_DEBUG_KMS("%s\n", pll->name);
13699
13700 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13701
13702 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13703 I915_STATE_WARN(!pll->on && pll->active_mask,
13704 "pll in active use but not on in sw tracking\n");
13705 I915_STATE_WARN(pll->on && !pll->active_mask,
13706 "pll is on but not used by any active crtc\n");
13707 I915_STATE_WARN(pll->on != active,
13708 "pll on state mismatch (expected %i, found %i)\n",
13709 pll->on, active);
13710 }
13711
13712 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013713 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013714 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013715 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013716
13717 return;
13718 }
13719
13720 crtc_mask = 1 << drm_crtc_index(crtc);
13721
13722 if (new_state->active)
13723 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13724 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13725 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13726 else
13727 I915_STATE_WARN(pll->active_mask & crtc_mask,
13728 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13729 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13730
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013731 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013732 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013733 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013734
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013735 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013736 &dpll_hw_state,
13737 sizeof(dpll_hw_state)),
13738 "pll hw state mismatch\n");
13739}
13740
13741static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013742verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13743 struct drm_crtc_state *old_crtc_state,
13744 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013745{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013746 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013747 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13748 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13749
13750 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013751 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013752
13753 if (old_state->shared_dpll &&
13754 old_state->shared_dpll != new_state->shared_dpll) {
13755 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13756 struct intel_shared_dpll *pll = old_state->shared_dpll;
13757
13758 I915_STATE_WARN(pll->active_mask & crtc_mask,
13759 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13760 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020013761 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013762 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13763 pipe_name(drm_crtc_index(crtc)));
13764 }
13765}
13766
13767static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013768intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013769 struct drm_atomic_state *state,
13770 struct drm_crtc_state *old_state,
13771 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013772{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013773 if (!needs_modeset(new_state) &&
13774 !to_intel_crtc_state(new_state)->update_pipe)
13775 return;
13776
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013777 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013778 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013779 verify_crtc_state(crtc, old_state, new_state);
13780 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013781}
13782
13783static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013784verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013785{
Chris Wilsonfac5e232016-07-04 11:34:36 +010013786 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013787 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013788
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013789 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013790 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013791}
Daniel Vetter53589012013-06-05 13:34:16 +020013792
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013793static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013794intel_modeset_verify_disabled(struct drm_device *dev,
13795 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013796{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013797 verify_encoder_state(dev);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013798 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013799 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020013800}
13801
Ville Syrjälä80715b22014-05-15 20:23:23 +030013802static void update_scanline_offset(struct intel_crtc *crtc)
13803{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013804 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013805
13806 /*
13807 * The scanline counter increments at the leading edge of hsync.
13808 *
13809 * On most platforms it starts counting from vtotal-1 on the
13810 * first active line. That means the scanline counter value is
13811 * always one less than what we would expect. Ie. just after
13812 * start of vblank, which also occurs at start of hsync (on the
13813 * last active line), the scanline counter will read vblank_start-1.
13814 *
13815 * On gen2 the scanline counter starts counting from 1 instead
13816 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13817 * to keep the value positive), instead of adding one.
13818 *
13819 * On HSW+ the behaviour of the scanline counter depends on the output
13820 * type. For DP ports it behaves like most other platforms, but on HDMI
13821 * there's an extra 1 line difference. So we need to add two instead of
13822 * one to the value.
13823 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013824 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013825 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013826 int vtotal;
13827
Ville Syrjälä124abe02015-09-08 13:40:45 +030013828 vtotal = adjusted_mode->crtc_vtotal;
13829 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013830 vtotal /= 2;
13831
13832 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013833 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030013834 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013835 crtc->scanline_offset = 2;
13836 } else
13837 crtc->scanline_offset = 1;
13838}
13839
Maarten Lankhorstad421372015-06-15 12:33:42 +020013840static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013841{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013842 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013843 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013844 struct drm_crtc *crtc;
13845 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013846 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013847
13848 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013849 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013850
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013851 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013853 struct intel_shared_dpll *old_dpll =
13854 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013855
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013856 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013857 continue;
13858
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013859 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013860
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013861 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013862 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013863
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020013864 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013865 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013866}
13867
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013868/*
13869 * This implements the workaround described in the "notes" section of the mode
13870 * set sequence documentation. When going from no pipes or single pipe to
13871 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13872 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13873 */
13874static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13875{
13876 struct drm_crtc_state *crtc_state;
13877 struct intel_crtc *intel_crtc;
13878 struct drm_crtc *crtc;
13879 struct intel_crtc_state *first_crtc_state = NULL;
13880 struct intel_crtc_state *other_crtc_state = NULL;
13881 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13882 int i;
13883
13884 /* look at all crtc's that are going to be enabled in during modeset */
13885 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13886 intel_crtc = to_intel_crtc(crtc);
13887
13888 if (!crtc_state->active || !needs_modeset(crtc_state))
13889 continue;
13890
13891 if (first_crtc_state) {
13892 other_crtc_state = to_intel_crtc_state(crtc_state);
13893 break;
13894 } else {
13895 first_crtc_state = to_intel_crtc_state(crtc_state);
13896 first_pipe = intel_crtc->pipe;
13897 }
13898 }
13899
13900 /* No workaround needed? */
13901 if (!first_crtc_state)
13902 return 0;
13903
13904 /* w/a possibly needed, check how many crtc's are already enabled. */
13905 for_each_intel_crtc(state->dev, intel_crtc) {
13906 struct intel_crtc_state *pipe_config;
13907
13908 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13909 if (IS_ERR(pipe_config))
13910 return PTR_ERR(pipe_config);
13911
13912 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13913
13914 if (!pipe_config->base.active ||
13915 needs_modeset(&pipe_config->base))
13916 continue;
13917
13918 /* 2 or more enabled crtcs means no need for w/a */
13919 if (enabled_pipe != INVALID_PIPE)
13920 return 0;
13921
13922 enabled_pipe = intel_crtc->pipe;
13923 }
13924
13925 if (enabled_pipe != INVALID_PIPE)
13926 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13927 else if (other_crtc_state)
13928 other_crtc_state->hsw_workaround_pipe = first_pipe;
13929
13930 return 0;
13931}
13932
Ville Syrjälä8d965612016-11-14 18:35:10 +020013933static int intel_lock_all_pipes(struct drm_atomic_state *state)
13934{
13935 struct drm_crtc *crtc;
13936
13937 /* Add all pipes to the state */
13938 for_each_crtc(state->dev, crtc) {
13939 struct drm_crtc_state *crtc_state;
13940
13941 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13942 if (IS_ERR(crtc_state))
13943 return PTR_ERR(crtc_state);
13944 }
13945
13946 return 0;
13947}
13948
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013949static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13950{
13951 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013952
Ville Syrjälä8d965612016-11-14 18:35:10 +020013953 /*
13954 * Add all pipes to the state, and force
13955 * a modeset on all the active ones.
13956 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013957 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013958 struct drm_crtc_state *crtc_state;
13959 int ret;
13960
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013961 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13962 if (IS_ERR(crtc_state))
13963 return PTR_ERR(crtc_state);
13964
13965 if (!crtc_state->active || needs_modeset(crtc_state))
13966 continue;
13967
13968 crtc_state->mode_changed = true;
13969
13970 ret = drm_atomic_add_affected_connectors(state, crtc);
13971 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013972 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013973
13974 ret = drm_atomic_add_affected_planes(state, crtc);
13975 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013976 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013977 }
13978
Ville Syrjälä9780aad2016-11-14 18:35:11 +020013979 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013980}
13981
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013982static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013983{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013984 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013985 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013986 struct drm_crtc *crtc;
13987 struct drm_crtc_state *crtc_state;
13988 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013989
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013990 if (!check_digital_port_conflicts(state)) {
13991 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13992 return -EINVAL;
13993 }
13994
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013995 intel_state->modeset = true;
13996 intel_state->active_crtcs = dev_priv->active_crtcs;
13997
13998 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13999 if (crtc_state->active)
14000 intel_state->active_crtcs |= 1 << i;
14001 else
14002 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070014003
14004 if (crtc_state->active != crtc->state->active)
14005 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014006 }
14007
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014008 /*
14009 * See if the config requires any additional preparation, e.g.
14010 * to adjust global state with pipes off. We need to do this
14011 * here so we can get the modeset_pipe updated config for the new
14012 * mode set on this crtc. For other crtcs we need to use the
14013 * adjusted_mode bits in the crtc directly.
14014 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014015 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030014016 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030014017 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030014018 if (!intel_state->cdclk_pll_vco)
14019 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014020
Clint Taylorc89e39f2016-05-13 23:41:21 +030014021 ret = dev_priv->display.modeset_calc_cdclk(state);
14022 if (ret < 0)
14023 return ret;
14024
Ville Syrjälä8d965612016-11-14 18:35:10 +020014025 /*
14026 * Writes to dev_priv->atomic_cdclk_freq must protected by
14027 * holding all the crtc locks, even if we don't end up
14028 * touching the hardware
14029 */
14030 if (intel_state->cdclk != dev_priv->atomic_cdclk_freq) {
14031 ret = intel_lock_all_pipes(state);
14032 if (ret < 0)
14033 return ret;
14034 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014035
Ville Syrjälä8d965612016-11-14 18:35:10 +020014036 /* All pipes must be switched off while we change the cdclk. */
14037 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
14038 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco) {
14039 ret = intel_modeset_all_pipes(state);
14040 if (ret < 0)
14041 return ret;
14042 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010014043
14044 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
14045 intel_state->cdclk, intel_state->dev_cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014046 } else {
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014047 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014048 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014049
Maarten Lankhorstad421372015-06-15 12:33:42 +020014050 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014051
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014052 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020014053 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020014054
Maarten Lankhorstad421372015-06-15 12:33:42 +020014055 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030014056}
14057
Matt Roperaa363132015-09-24 15:53:18 -070014058/*
14059 * Handle calculation of various watermark data at the end of the atomic check
14060 * phase. The code here should be run after the per-crtc and per-plane 'check'
14061 * handlers to ensure that all derived state has been updated.
14062 */
Matt Roper55994c22016-05-12 07:06:08 -070014063static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070014064{
14065 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070014066 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070014067
14068 /* Is there platform-specific watermark information to calculate? */
14069 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070014070 return dev_priv->display.compute_global_watermarks(state);
14071
14072 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070014073}
14074
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014075/**
14076 * intel_atomic_check - validate state object
14077 * @dev: drm device
14078 * @state: state to validate
14079 */
14080static int intel_atomic_check(struct drm_device *dev,
14081 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014082{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014083 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070014084 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014085 struct drm_crtc *crtc;
14086 struct drm_crtc_state *crtc_state;
14087 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014088 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014089
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014090 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014091 if (ret)
14092 return ret;
14093
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014094 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014095 struct intel_crtc_state *pipe_config =
14096 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014097
14098 /* Catch I915_MODE_FLAG_INHERITED */
14099 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14100 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014101
Daniel Vetter26495482015-07-15 14:15:52 +020014102 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014103 continue;
14104
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014105 if (!crtc_state->enable) {
14106 any_ms = true;
14107 continue;
14108 }
14109
Daniel Vetter26495482015-07-15 14:15:52 +020014110 /* FIXME: For only active_changed we shouldn't need to do any
14111 * state recomputation at all. */
14112
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014113 ret = drm_atomic_add_affected_connectors(state, crtc);
14114 if (ret)
14115 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020014116
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014117 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014118 if (ret) {
14119 intel_dump_pipe_config(to_intel_crtc(crtc),
14120 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014121 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020014122 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014123
Jani Nikula73831232015-11-19 10:26:30 +020014124 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014125 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014126 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020014127 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020014128 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014129 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020014130 }
14131
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014132 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020014133 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014134
Daniel Vetteraf4a8792016-05-09 09:31:25 +020014135 ret = drm_atomic_add_affected_planes(state, crtc);
14136 if (ret)
14137 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020014138
Daniel Vetter26495482015-07-15 14:15:52 +020014139 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14140 needs_modeset(crtc_state) ?
14141 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014142 }
14143
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014144 if (any_ms) {
14145 ret = intel_modeset_checks(state);
14146
14147 if (ret)
14148 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020014149 } else {
14150 intel_state->cdclk = dev_priv->atomic_cdclk_freq;
14151 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020014152
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020014153 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070014154 if (ret)
14155 return ret;
14156
Paulo Zanonif51be2e2016-01-19 11:35:50 -020014157 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070014158 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020014159}
14160
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014161static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010014162 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014163{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014164 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014165 struct drm_crtc_state *crtc_state;
14166 struct drm_crtc *crtc;
14167 int i, ret;
14168
Daniel Vetter5a21b662016-05-24 17:13:53 +020014169 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14170 if (state->legacy_cursor_update)
14171 continue;
14172
14173 ret = intel_crtc_wait_for_pending_flips(crtc);
14174 if (ret)
14175 return ret;
14176
14177 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14178 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014179 }
14180
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014181 ret = mutex_lock_interruptible(&dev->struct_mutex);
14182 if (ret)
14183 return ret;
14184
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014185 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010014186 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014187
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014188 return ret;
14189}
14190
Maarten Lankhorsta2991412016-05-17 15:07:48 +020014191u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14192{
14193 struct drm_device *dev = crtc->base.dev;
14194
14195 if (!dev->max_vblank_count)
14196 return drm_accurate_vblank_count(&crtc->base);
14197
14198 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14199}
14200
Daniel Vetter5a21b662016-05-24 17:13:53 +020014201static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14202 struct drm_i915_private *dev_priv,
14203 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010014204{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014205 unsigned last_vblank_count[I915_MAX_PIPES];
14206 enum pipe pipe;
14207 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014208
Daniel Vetter5a21b662016-05-24 17:13:53 +020014209 if (!crtc_mask)
14210 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014211
Daniel Vetter5a21b662016-05-24 17:13:53 +020014212 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014213 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14214 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010014215
Daniel Vetter5a21b662016-05-24 17:13:53 +020014216 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010014217 continue;
14218
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014219 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014220 if (WARN_ON(ret != 0)) {
14221 crtc_mask &= ~(1 << pipe);
14222 continue;
14223 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014224
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014225 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014226 }
14227
14228 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020014229 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14230 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014231 long lret;
14232
14233 if (!((1 << pipe) & crtc_mask))
14234 continue;
14235
14236 lret = wait_event_timeout(dev->vblank[pipe].queue,
14237 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014238 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020014239 msecs_to_jiffies(50));
14240
14241 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
14242
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014243 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020014244 }
14245}
14246
Daniel Vetter5a21b662016-05-24 17:13:53 +020014247static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014248{
Daniel Vetter5a21b662016-05-24 17:13:53 +020014249 /* fb updated, need to unpin old fb */
14250 if (crtc_state->fb_changed)
14251 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014252
Daniel Vetter5a21b662016-05-24 17:13:53 +020014253 /* wm changes, need vblank before final wm's */
14254 if (crtc_state->update_wm_post)
14255 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014256
Daniel Vetter5a21b662016-05-24 17:13:53 +020014257 /*
14258 * cxsr is re-enabled after vblank.
14259 * This is already handled by crtc_state->update_wm_post,
14260 * but added for clarity.
14261 */
14262 if (crtc_state->disable_cxsr)
14263 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020014264
Daniel Vetter5a21b662016-05-24 17:13:53 +020014265 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010014266}
14267
Lyude896e5bb2016-08-24 07:48:09 +020014268static void intel_update_crtc(struct drm_crtc *crtc,
14269 struct drm_atomic_state *state,
14270 struct drm_crtc_state *old_crtc_state,
14271 unsigned int *crtc_vblank_mask)
14272{
14273 struct drm_device *dev = crtc->dev;
14274 struct drm_i915_private *dev_priv = to_i915(dev);
14275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14276 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14277 bool modeset = needs_modeset(crtc->state);
14278
14279 if (modeset) {
14280 update_scanline_offset(intel_crtc);
14281 dev_priv->display.crtc_enable(pipe_config, state);
14282 } else {
14283 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14284 }
14285
14286 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14287 intel_fbc_enable(
14288 intel_crtc, pipe_config,
14289 to_intel_plane_state(crtc->primary->state));
14290 }
14291
14292 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14293
14294 if (needs_vblank_wait(pipe_config))
14295 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14296}
14297
14298static void intel_update_crtcs(struct drm_atomic_state *state,
14299 unsigned int *crtc_vblank_mask)
14300{
14301 struct drm_crtc *crtc;
14302 struct drm_crtc_state *old_crtc_state;
14303 int i;
14304
14305 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14306 if (!crtc->state->active)
14307 continue;
14308
14309 intel_update_crtc(crtc, state, old_crtc_state,
14310 crtc_vblank_mask);
14311 }
14312}
14313
Lyude27082492016-08-24 07:48:10 +020014314static void skl_update_crtcs(struct drm_atomic_state *state,
14315 unsigned int *crtc_vblank_mask)
14316{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014317 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020014318 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14319 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040014320 struct intel_crtc *intel_crtc;
Lyude27082492016-08-24 07:48:10 +020014321 struct drm_crtc_state *old_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040014322 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020014323 unsigned int updated = 0;
14324 bool progress;
14325 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014326 int i;
14327
14328 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
14329
14330 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
14331 /* ignore allocations for crtc's that have been turned off. */
14332 if (crtc->state->active)
14333 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014334
14335 /*
14336 * Whenever the number of active pipes changes, we need to make sure we
14337 * update the pipes in the right order so that their ddb allocations
14338 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14339 * cause pipe underruns and other bad stuff.
14340 */
14341 do {
Lyude27082492016-08-24 07:48:10 +020014342 progress = false;
14343
14344 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14345 bool vbl_wait = false;
14346 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040014347
14348 intel_crtc = to_intel_crtc(crtc);
14349 cstate = to_intel_crtc_state(crtc->state);
14350 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020014351
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014352 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020014353 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014354
14355 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020014356 continue;
14357
14358 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010014359 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020014360
14361 /*
14362 * If this is an already active pipe, it's DDB changed,
14363 * and this isn't the last pipe that needs updating
14364 * then we need to wait for a vblank to pass for the
14365 * new ddb allocation to take effect.
14366 */
Lyudece0ba282016-09-15 10:46:35 -040014367 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010014368 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Lyude27082492016-08-24 07:48:10 +020014369 !crtc->state->active_changed &&
14370 intel_state->wm_results.dirty_pipes != updated)
14371 vbl_wait = true;
14372
14373 intel_update_crtc(crtc, state, old_crtc_state,
14374 crtc_vblank_mask);
14375
14376 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020014377 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020014378
14379 progress = true;
14380 }
14381 } while (progress);
14382}
14383
Daniel Vetter94f05022016-06-14 18:01:00 +020014384static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020014385{
Daniel Vetter94f05022016-06-14 18:01:00 +020014386 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014387 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014388 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014389 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014390 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014391 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014392 bool hw_check = intel_state->modeset;
14393 unsigned long put_domains[I915_MAX_PIPES] = {};
14394 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010014395 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020014396
Daniel Vetterea0000f2016-06-13 16:13:46 +020014397 drm_atomic_helper_wait_for_dependencies(state);
14398
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014399 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014400 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014401
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014402 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14404
Daniel Vetter5a21b662016-05-24 17:13:53 +020014405 if (needs_modeset(crtc->state) ||
14406 to_intel_crtc_state(crtc->state)->update_pipe) {
14407 hw_check = true;
14408
14409 put_domains[to_intel_crtc(crtc)->pipe] =
14410 modeset_get_crtc_power_domains(crtc,
14411 to_intel_crtc_state(crtc->state));
14412 }
14413
Maarten Lankhorst61333b62015-06-15 12:33:50 +020014414 if (!needs_modeset(crtc->state))
14415 continue;
14416
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014417 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010014418
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014419 if (old_crtc_state->active) {
14420 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020014421 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014422 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020014423 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020014424 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020014425
14426 /*
14427 * Underruns don't always raise
14428 * interrupts, so check manually.
14429 */
14430 intel_check_cpu_fifo_underruns(dev_priv);
14431 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010014432
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014433 if (!crtc->state->active) {
14434 /*
14435 * Make sure we don't call initial_watermarks
14436 * for ILK-style watermark updates.
14437 */
14438 if (dev_priv->display.atomic_update_watermarks)
14439 dev_priv->display.initial_watermarks(intel_state,
14440 to_intel_crtc_state(crtc->state));
14441 else
14442 intel_update_watermarks(intel_crtc);
14443 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014444 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010014445 }
Daniel Vetter7758a112012-07-08 19:40:39 +020014446
Daniel Vetterea9d7582012-07-10 10:42:52 +020014447 /* Only after disabling all output pipelines that will be changed can we
14448 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014449 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020014450
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014451 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014452 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014453
14454 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030014455 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030014456 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010014457 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010014458
Lyude656d1b82016-08-17 15:55:54 -040014459 /*
14460 * SKL workaround: bspec recommends we disable the SAGV when we
14461 * have more then one pipe enabled
14462 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030014463 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014464 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014465
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014466 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020014467 }
Daniel Vetter47fab732012-10-26 10:58:18 +020014468
Lyude896e5bb2016-08-24 07:48:09 +020014469 /* Complete the events for pipes that have now been disabled */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020014470 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020014471 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020014472
Daniel Vetter1f7528c2016-06-13 16:13:45 +020014473 /* Complete events for now disable pipes here. */
14474 if (modeset && !crtc->state->active && crtc->state->event) {
14475 spin_lock_irq(&dev->event_lock);
14476 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14477 spin_unlock_irq(&dev->event_lock);
14478
14479 crtc->state->event = NULL;
14480 }
Matt Ropered4a6a72016-02-23 17:20:13 -080014481 }
14482
Lyude896e5bb2016-08-24 07:48:09 +020014483 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14484 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14485
Daniel Vetter94f05022016-06-14 18:01:00 +020014486 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14487 * already, but still need the state for the delayed optimization. To
14488 * fix this:
14489 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14490 * - schedule that vblank worker _before_ calling hw_done
14491 * - at the start of commit_tail, cancel it _synchrously
14492 * - switch over to the vblank wait helper in the core after that since
14493 * we don't need out special handling any more.
14494 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020014495 if (!state->legacy_cursor_update)
14496 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14497
14498 /*
14499 * Now that the vblank has passed, we can go ahead and program the
14500 * optimal watermarks on platforms that need two-step watermark
14501 * programming.
14502 *
14503 * TODO: Move this (and other cleanup) to an async worker eventually.
14504 */
14505 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14506 intel_cstate = to_intel_crtc_state(crtc->state);
14507
14508 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014509 dev_priv->display.optimize_watermarks(intel_state,
14510 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014511 }
14512
14513 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14514 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14515
14516 if (put_domains[i])
14517 modeset_put_power_domains(dev_priv, put_domains[i]);
14518
Maarten Lankhorst677100c2016-11-08 13:55:41 +010014519 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014520 }
14521
Paulo Zanoni56feca92016-09-22 18:00:28 -030014522 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030014523 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040014524
Daniel Vetter94f05022016-06-14 18:01:00 +020014525 drm_atomic_helper_commit_hw_done(state);
14526
Daniel Vetter5a21b662016-05-24 17:13:53 +020014527 if (intel_state->modeset)
14528 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14529
14530 mutex_lock(&dev->struct_mutex);
14531 drm_atomic_helper_cleanup_planes(dev, state);
14532 mutex_unlock(&dev->struct_mutex);
14533
Daniel Vetterea0000f2016-06-13 16:13:46 +020014534 drm_atomic_helper_commit_cleanup_done(state);
14535
Chris Wilson08536952016-10-14 13:18:18 +010014536 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080014537
Mika Kuoppala75714942015-12-16 09:26:48 +020014538 /* As one of the primary mmio accessors, KMS has a high likelihood
14539 * of triggering bugs in unclaimed access. After we finish
14540 * modesetting, see if an error has been flagged, and if so
14541 * enable debugging for the next modeset - and hope we catch
14542 * the culprit.
14543 *
14544 * XXX note that we assume display power is on at this point.
14545 * This might hold true now but we need to add pm helper to check
14546 * unclaimed only when the hardware is on, as atomic commits
14547 * can happen also when the device is completely off.
14548 */
14549 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020014550}
14551
14552static void intel_atomic_commit_work(struct work_struct *work)
14553{
Chris Wilsonc004a902016-10-28 13:58:45 +010014554 struct drm_atomic_state *state =
14555 container_of(work, struct drm_atomic_state, commit_work);
14556
Daniel Vetter94f05022016-06-14 18:01:00 +020014557 intel_atomic_commit_tail(state);
14558}
14559
Chris Wilsonc004a902016-10-28 13:58:45 +010014560static int __i915_sw_fence_call
14561intel_atomic_commit_ready(struct i915_sw_fence *fence,
14562 enum i915_sw_fence_notify notify)
14563{
14564 struct intel_atomic_state *state =
14565 container_of(fence, struct intel_atomic_state, commit_ready);
14566
14567 switch (notify) {
14568 case FENCE_COMPLETE:
14569 if (state->base.commit_work.func)
14570 queue_work(system_unbound_wq, &state->base.commit_work);
14571 break;
14572
14573 case FENCE_FREE:
14574 drm_atomic_state_put(&state->base);
14575 break;
14576 }
14577
14578 return NOTIFY_DONE;
14579}
14580
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014581static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14582{
14583 struct drm_plane_state *old_plane_state;
14584 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014585 int i;
14586
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010014587 for_each_plane_in_state(state, plane, old_plane_state, i)
14588 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14589 intel_fb_obj(plane->state->fb),
14590 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014591}
14592
Daniel Vetter94f05022016-06-14 18:01:00 +020014593/**
14594 * intel_atomic_commit - commit validated state object
14595 * @dev: DRM device
14596 * @state: the top-level driver state object
14597 * @nonblock: nonblocking commit
14598 *
14599 * This function commits a top-level state object that has been validated
14600 * with drm_atomic_helper_check().
14601 *
Daniel Vetter94f05022016-06-14 18:01:00 +020014602 * RETURNS
14603 * Zero for success or -errno.
14604 */
14605static int intel_atomic_commit(struct drm_device *dev,
14606 struct drm_atomic_state *state,
14607 bool nonblock)
14608{
14609 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010014610 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020014611 int ret = 0;
14612
Daniel Vetter94f05022016-06-14 18:01:00 +020014613 ret = drm_atomic_helper_setup_commit(state, nonblock);
14614 if (ret)
14615 return ret;
14616
Chris Wilsonc004a902016-10-28 13:58:45 +010014617 drm_atomic_state_get(state);
14618 i915_sw_fence_init(&intel_state->commit_ready,
14619 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014620
Chris Wilsond07f0e52016-10-28 13:58:44 +010014621 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014622 if (ret) {
14623 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010014624 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014625 return ret;
14626 }
14627
14628 drm_atomic_helper_swap_state(state, true);
14629 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020014630 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014631 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020014632
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010014633 if (intel_state->modeset) {
14634 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14635 sizeof(intel_state->min_pixclk));
14636 dev_priv->active_crtcs = intel_state->active_crtcs;
14637 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14638 }
14639
Chris Wilson08536952016-10-14 13:18:18 +010014640 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014641 INIT_WORK(&state->commit_work,
14642 nonblock ? intel_atomic_commit_work : NULL);
14643
14644 i915_sw_fence_commit(&intel_state->commit_ready);
14645 if (!nonblock) {
14646 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020014647 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010014648 }
Mika Kuoppala75714942015-12-16 09:26:48 +020014649
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014650 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020014651}
14652
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014653void intel_crtc_restore_mode(struct drm_crtc *crtc)
14654{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014655 struct drm_device *dev = crtc->dev;
14656 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014657 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014658 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014659
14660 state = drm_atomic_state_alloc(dev);
14661 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030014662 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14663 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014664 return;
14665 }
14666
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014667 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014668
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014669retry:
14670 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14671 ret = PTR_ERR_OR_ZERO(crtc_state);
14672 if (!ret) {
14673 if (!crtc_state->active)
14674 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014675
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014676 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014677 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014678 }
14679
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014680 if (ret == -EDEADLK) {
14681 drm_atomic_state_clear(state);
14682 drm_modeset_backoff(state->acquire_ctx);
14683 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014684 }
14685
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014686out:
Chris Wilson08536952016-10-14 13:18:18 +010014687 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014688}
14689
Bob Paauwea8784872016-07-15 14:59:02 +010014690/*
14691 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14692 * drm_atomic_helper_legacy_gamma_set() directly.
14693 */
14694static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14695 u16 *red, u16 *green, u16 *blue,
14696 uint32_t size)
14697{
14698 struct drm_device *dev = crtc->dev;
14699 struct drm_mode_config *config = &dev->mode_config;
14700 struct drm_crtc_state *state;
14701 int ret;
14702
14703 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14704 if (ret)
14705 return ret;
14706
14707 /*
14708 * Make sure we update the legacy properties so this works when
14709 * atomic is not enabled.
14710 */
14711
14712 state = crtc->state;
14713
14714 drm_object_property_set_value(&crtc->base,
14715 config->degamma_lut_property,
14716 (state->degamma_lut) ?
14717 state->degamma_lut->base.id : 0);
14718
14719 drm_object_property_set_value(&crtc->base,
14720 config->ctm_property,
14721 (state->ctm) ?
14722 state->ctm->base.id : 0);
14723
14724 drm_object_property_set_value(&crtc->base,
14725 config->gamma_lut_property,
14726 (state->gamma_lut) ?
14727 state->gamma_lut->base.id : 0);
14728
14729 return 0;
14730}
14731
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014732static const struct drm_crtc_funcs intel_crtc_funcs = {
Bob Paauwea8784872016-07-15 14:59:02 +010014733 .gamma_set = intel_atomic_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014734 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014735 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014736 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014737 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014738 .atomic_duplicate_state = intel_crtc_duplicate_state,
14739 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010014740 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014741};
14742
Matt Roper6beb8c232014-12-01 15:40:14 -080014743/**
14744 * intel_prepare_plane_fb - Prepare fb for usage on plane
14745 * @plane: drm plane to prepare for
14746 * @fb: framebuffer to prepare for presentation
14747 *
14748 * Prepares a framebuffer for usage on a display plane. Generally this
14749 * involves pinning the underlying object and updating the frontbuffer tracking
14750 * bits. Some older platforms need special physical address handling for
14751 * cursor planes.
14752 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014753 * Must be called with struct_mutex held.
14754 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014755 * Returns 0 on success, negative error code on failure.
14756 */
14757int
14758intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014759 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014760{
Chris Wilsonc004a902016-10-28 13:58:45 +010014761 struct intel_atomic_state *intel_state =
14762 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014763 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014764 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014765 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014766 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010014767 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014768
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014769 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014770 return 0;
14771
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014772 if (old_obj) {
14773 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010014774 drm_atomic_get_existing_crtc_state(new_state->state,
14775 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014776
14777 /* Big Hammer, we also need to ensure that any pending
14778 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14779 * current scanout is retired before unpinning the old
14780 * framebuffer. Note that we rely on userspace rendering
14781 * into the buffer attached to the pipe they are waiting
14782 * on. If not, userspace generates a GPU hang with IPEHR
14783 * point to the MI_WAIT_FOR_EVENT.
14784 *
14785 * This should only fail upon a hung GPU, in which case we
14786 * can safely continue.
14787 */
Chris Wilsonc004a902016-10-28 13:58:45 +010014788 if (needs_modeset(crtc_state)) {
14789 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14790 old_obj->resv, NULL,
14791 false, 0,
14792 GFP_KERNEL);
14793 if (ret < 0)
14794 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014795 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014796 }
14797
Chris Wilsonc004a902016-10-28 13:58:45 +010014798 if (new_state->fence) { /* explicit fencing */
14799 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14800 new_state->fence,
14801 I915_FENCE_TIMEOUT,
14802 GFP_KERNEL);
14803 if (ret < 0)
14804 return ret;
14805 }
14806
Chris Wilsonc37efb92016-06-17 08:28:47 +010014807 if (!obj)
14808 return 0;
14809
Chris Wilsonc004a902016-10-28 13:58:45 +010014810 if (!new_state->fence) { /* implicit fencing */
14811 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14812 obj->resv, NULL,
14813 false, I915_FENCE_TIMEOUT,
14814 GFP_KERNEL);
14815 if (ret < 0)
14816 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000014817
14818 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010014819 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020014820
Chris Wilsonc37efb92016-06-17 08:28:47 +010014821 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014822 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014823 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
Matt Roper6beb8c232014-12-01 15:40:14 -080014824 ret = i915_gem_object_attach_phys(obj, align);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014825 if (ret) {
Matt Roper6beb8c232014-12-01 15:40:14 -080014826 DRM_DEBUG_KMS("failed to attach phys object\n");
Chris Wilsond07f0e52016-10-28 13:58:44 +010014827 return ret;
14828 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014829 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +010014830 struct i915_vma *vma;
14831
14832 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Chris Wilsond07f0e52016-10-28 13:58:44 +010014833 if (IS_ERR(vma)) {
14834 DRM_DEBUG_KMS("failed to pin object\n");
14835 return PTR_ERR(vma);
14836 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014837 }
14838
Chris Wilsond07f0e52016-10-28 13:58:44 +010014839 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080014840}
14841
Matt Roper38f3ce32014-12-02 07:45:25 -080014842/**
14843 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14844 * @plane: drm plane to clean up for
14845 * @fb: old framebuffer that was on plane
14846 *
14847 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014848 *
14849 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014850 */
14851void
14852intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010014853 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014854{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014855 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014856 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014857 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14858 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014859
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014860 old_intel_state = to_intel_plane_state(old_state);
14861
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014862 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014863 return;
14864
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014865 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014866 !INTEL_INFO(dev_priv)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014867 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Matt Roper465c1202014-05-29 08:06:54 -070014868}
14869
Chandra Konduru6156a452015-04-27 13:48:39 -070014870int
14871skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14872{
14873 int max_scale;
Chandra Konduru6156a452015-04-27 13:48:39 -070014874 int crtc_clock, cdclk;
14875
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014876 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014877 return DRM_PLANE_HELPER_NO_SCALING;
14878
Chandra Konduru6156a452015-04-27 13:48:39 -070014879 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014880 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014881
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014882 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014883 return DRM_PLANE_HELPER_NO_SCALING;
14884
14885 /*
14886 * skl max scale is lower of:
14887 * close to 3 but not 3, -1 is for that purpose
14888 * or
14889 * cdclk/crtc_clock
14890 */
14891 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14892
14893 return max_scale;
14894}
14895
Matt Roper465c1202014-05-29 08:06:54 -070014896static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014897intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014898 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014899 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014900{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014901 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080014902 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070014903 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014904 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14905 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014906 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014907
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014908 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014909 /* use scaler when colorkey is not required */
14910 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14911 min_scale = 1;
14912 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14913 }
Sonika Jindald8106362015-04-10 14:37:28 +053014914 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014915 }
Sonika Jindald8106362015-04-10 14:37:28 +053014916
Daniel Vettercc926382016-08-15 10:41:47 +020014917 ret = drm_plane_helper_check_state(&state->base,
14918 &state->clip,
14919 min_scale, max_scale,
14920 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014921 if (ret)
14922 return ret;
14923
Daniel Vettercc926382016-08-15 10:41:47 +020014924 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020014925 return 0;
14926
14927 if (INTEL_GEN(dev_priv) >= 9) {
14928 ret = skl_check_plane_surface(state);
14929 if (ret)
14930 return ret;
14931 }
14932
14933 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070014934}
14935
Daniel Vetter5a21b662016-05-24 17:13:53 +020014936static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14937 struct drm_crtc_state *old_crtc_state)
14938{
14939 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040014940 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040014942 struct intel_crtc_state *intel_cstate =
14943 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014944 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020014945 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014946 struct intel_atomic_state *old_intel_state =
14947 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014948 bool modeset = needs_modeset(crtc->state);
14949
14950 /* Perform vblank evasion around commit operation */
14951 intel_pipe_update_start(intel_crtc);
14952
14953 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014954 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020014955
14956 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14957 intel_color_set_csc(crtc->state);
14958 intel_color_load_luts(crtc->state);
14959 }
14960
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014961 if (intel_cstate->update_pipe)
14962 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14963 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020014964 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040014965
Maarten Lankhorste62929b2016-11-08 13:55:33 +010014966out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014967 if (dev_priv->display.atomic_update_watermarks)
14968 dev_priv->display.atomic_update_watermarks(old_intel_state,
14969 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020014970}
14971
14972static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14973 struct drm_crtc_state *old_crtc_state)
14974{
14975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14976
14977 intel_pipe_update_end(intel_crtc, NULL);
14978}
14979
Matt Ropercf4c7c12014-12-04 10:27:42 -080014980/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014981 * intel_plane_destroy - destroy a plane
14982 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014983 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014984 * Common destruction function for all types of planes (primary, cursor,
14985 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014986 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014987void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014988{
Matt Roper465c1202014-05-29 08:06:54 -070014989 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014990 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014991}
14992
Matt Roper65a3fea2015-01-21 16:35:42 -080014993const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014994 .update_plane = drm_atomic_helper_update_plane,
14995 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014996 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014997 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014998 .atomic_get_property = intel_plane_atomic_get_property,
14999 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080015000 .atomic_duplicate_state = intel_plane_duplicate_state,
15001 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070015002};
15003
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015004static int
15005intel_legacy_cursor_update(struct drm_plane *plane,
15006 struct drm_crtc *crtc,
15007 struct drm_framebuffer *fb,
15008 int crtc_x, int crtc_y,
15009 unsigned int crtc_w, unsigned int crtc_h,
15010 uint32_t src_x, uint32_t src_y,
15011 uint32_t src_w, uint32_t src_h)
15012{
15013 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
15014 int ret;
15015 struct drm_plane_state *old_plane_state, *new_plane_state;
15016 struct intel_plane *intel_plane = to_intel_plane(plane);
15017 struct drm_framebuffer *old_fb;
15018 struct drm_crtc_state *crtc_state = crtc->state;
15019
15020 /*
15021 * When crtc is inactive or there is a modeset pending,
15022 * wait for it to complete in the slowpath
15023 */
15024 if (!crtc_state->active || needs_modeset(crtc_state) ||
15025 to_intel_crtc_state(crtc_state)->update_pipe)
15026 goto slow;
15027
15028 old_plane_state = plane->state;
15029
15030 /*
15031 * If any parameters change that may affect watermarks,
15032 * take the slowpath. Only changing fb or position should be
15033 * in the fastpath.
15034 */
15035 if (old_plane_state->crtc != crtc ||
15036 old_plane_state->src_w != src_w ||
15037 old_plane_state->src_h != src_h ||
15038 old_plane_state->crtc_w != crtc_w ||
15039 old_plane_state->crtc_h != crtc_h ||
15040 !old_plane_state->visible ||
15041 old_plane_state->fb->modifier != fb->modifier)
15042 goto slow;
15043
15044 new_plane_state = intel_plane_duplicate_state(plane);
15045 if (!new_plane_state)
15046 return -ENOMEM;
15047
15048 drm_atomic_set_fb_for_plane(new_plane_state, fb);
15049
15050 new_plane_state->src_x = src_x;
15051 new_plane_state->src_y = src_y;
15052 new_plane_state->src_w = src_w;
15053 new_plane_state->src_h = src_h;
15054 new_plane_state->crtc_x = crtc_x;
15055 new_plane_state->crtc_y = crtc_y;
15056 new_plane_state->crtc_w = crtc_w;
15057 new_plane_state->crtc_h = crtc_h;
15058
15059 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
15060 to_intel_plane_state(new_plane_state));
15061 if (ret)
15062 goto out_free;
15063
15064 /* Visibility changed, must take slowpath. */
15065 if (!new_plane_state->visible)
15066 goto slow_free;
15067
15068 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
15069 if (ret)
15070 goto out_free;
15071
15072 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
15073 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
15074
15075 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
15076 if (ret) {
15077 DRM_DEBUG_KMS("failed to attach phys object\n");
15078 goto out_unlock;
15079 }
15080 } else {
15081 struct i915_vma *vma;
15082
15083 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
15084 if (IS_ERR(vma)) {
15085 DRM_DEBUG_KMS("failed to pin object\n");
15086
15087 ret = PTR_ERR(vma);
15088 goto out_unlock;
15089 }
15090 }
15091
15092 old_fb = old_plane_state->fb;
15093
15094 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
15095 intel_plane->frontbuffer_bit);
15096
15097 /* Swap plane state */
15098 new_plane_state->fence = old_plane_state->fence;
15099 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
15100 new_plane_state->fence = NULL;
15101 new_plane_state->fb = old_fb;
15102
15103 intel_plane->update_plane(plane,
15104 to_intel_crtc_state(crtc->state),
15105 to_intel_plane_state(plane->state));
15106
15107 intel_cleanup_plane_fb(plane, new_plane_state);
15108
15109out_unlock:
15110 mutex_unlock(&dev_priv->drm.struct_mutex);
15111out_free:
15112 intel_plane_destroy_state(plane, new_plane_state);
15113 return ret;
15114
15115slow_free:
15116 intel_plane_destroy_state(plane, new_plane_state);
15117slow:
15118 return drm_atomic_helper_update_plane(plane, crtc, fb,
15119 crtc_x, crtc_y, crtc_w, crtc_h,
15120 src_x, src_y, src_w, src_h);
15121}
15122
15123static const struct drm_plane_funcs intel_cursor_plane_funcs = {
15124 .update_plane = intel_legacy_cursor_update,
15125 .disable_plane = drm_atomic_helper_disable_plane,
15126 .destroy = intel_plane_destroy,
15127 .set_property = drm_atomic_helper_plane_set_property,
15128 .atomic_get_property = intel_plane_atomic_get_property,
15129 .atomic_set_property = intel_plane_atomic_set_property,
15130 .atomic_duplicate_state = intel_plane_duplicate_state,
15131 .atomic_destroy_state = intel_plane_destroy_state,
15132};
15133
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015134static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015135intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070015136{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015137 struct intel_plane *primary = NULL;
15138 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070015139 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015140 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020015141 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015142 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070015143
15144 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015145 if (!primary) {
15146 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015147 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015148 }
Matt Roper465c1202014-05-29 08:06:54 -070015149
Matt Roper8e7d6882015-01-21 16:35:41 -080015150 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015151 if (!state) {
15152 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015153 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015154 }
15155
Matt Roper8e7d6882015-01-21 16:35:41 -080015156 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015157
Matt Roper465c1202014-05-29 08:06:54 -070015158 primary->can_scale = false;
15159 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015160 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070015161 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015162 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070015163 }
Matt Roper465c1202014-05-29 08:06:54 -070015164 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015165 /*
15166 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
15167 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
15168 */
15169 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
15170 primary->plane = (enum plane) !pipe;
15171 else
15172 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020015173 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015174 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015175 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015176
Ville Syrjälä580503c2016-10-31 22:37:00 +020015177 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015178 intel_primary_formats = skl_primary_formats;
15179 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015180
15181 primary->update_plane = skylake_update_primary_plane;
15182 primary->disable_plane = skylake_disable_primary_plane;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015183 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015184 intel_primary_formats = i965_primary_formats;
15185 num_formats = ARRAY_SIZE(i965_primary_formats);
15186
15187 primary->update_plane = ironlake_update_primary_plane;
15188 primary->disable_plane = i9xx_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020015189 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010015190 intel_primary_formats = i965_primary_formats;
15191 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015192
15193 primary->update_plane = i9xx_update_primary_plane;
15194 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015195 } else {
15196 intel_primary_formats = i8xx_primary_formats;
15197 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010015198
15199 primary->update_plane = i9xx_update_primary_plane;
15200 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070015201 }
15202
Ville Syrjälä580503c2016-10-31 22:37:00 +020015203 if (INTEL_GEN(dev_priv) >= 9)
15204 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15205 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015206 intel_primary_formats, num_formats,
15207 DRM_PLANE_TYPE_PRIMARY,
15208 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015209 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020015210 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15211 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015212 intel_primary_formats, num_formats,
15213 DRM_PLANE_TYPE_PRIMARY,
15214 "primary %c", pipe_name(pipe));
15215 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020015216 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15217 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015218 intel_primary_formats, num_formats,
15219 DRM_PLANE_TYPE_PRIMARY,
15220 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015221 if (ret)
15222 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053015223
Dave Airlie5481e272016-10-25 16:36:13 +100015224 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015225 supported_rotations =
15226 DRM_ROTATE_0 | DRM_ROTATE_90 |
15227 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020015228 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15229 supported_rotations =
15230 DRM_ROTATE_0 | DRM_ROTATE_180 |
15231 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100015232 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015233 supported_rotations =
15234 DRM_ROTATE_0 | DRM_ROTATE_180;
15235 } else {
15236 supported_rotations = DRM_ROTATE_0;
15237 }
15238
Dave Airlie5481e272016-10-25 16:36:13 +100015239 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015240 drm_plane_create_rotation_property(&primary->base,
15241 DRM_ROTATE_0,
15242 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053015243
Matt Roperea2c67b2014-12-23 10:41:52 -080015244 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15245
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015246 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015247
15248fail:
15249 kfree(state);
15250 kfree(primary);
15251
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015252 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070015253}
15254
Matt Roper3d7d6512014-06-10 08:28:13 -070015255static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030015256intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020015257 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030015258 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070015259{
Matt Roper2b875c22014-12-01 15:40:13 -080015260 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015261 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015262 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015263 unsigned stride;
15264 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015265
Ville Syrjäläf8856a42016-07-26 19:07:00 +030015266 ret = drm_plane_helper_check_state(&state->base,
15267 &state->clip,
15268 DRM_PLANE_HELPER_NO_SCALING,
15269 DRM_PLANE_HELPER_NO_SCALING,
15270 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015271 if (ret)
15272 return ret;
15273
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015274 /* if we want to turn off the cursor ignore width and height */
15275 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015276 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015277
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015278 /* Check for which cursor types we support */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015279 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15280 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080015281 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15282 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015283 return -EINVAL;
15284 }
15285
Matt Roperea2c67b2014-12-23 10:41:52 -080015286 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15287 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015288 DRM_DEBUG_KMS("buffer is too small\n");
15289 return -ENOMEM;
15290 }
15291
Ville Syrjäläbae781b2016-11-16 13:33:16 +020015292 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015293 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015294 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015295 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030015296
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015297 /*
15298 * There's something wrong with the cursor on CHV pipe C.
15299 * If it straddles the left edge of the screen then
15300 * moving it away from the edge or disabling it often
15301 * results in a pipe underrun, and often that can lead to
15302 * dead pipe (constant underrun reported, and it scans
15303 * out just a solid color). To recover from that, the
15304 * display power well must be turned off and on again.
15305 * Refuse the put the cursor into that compromised position.
15306 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015307 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030015308 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020015309 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15310 return -EINVAL;
15311 }
15312
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020015313 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030015314}
15315
Matt Roperf4a2cf22014-12-01 15:40:12 -080015316static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015317intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020015318 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015319{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010015320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15321
15322 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015323 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015324}
15325
15326static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015327intel_update_cursor_plane(struct drm_plane *plane,
15328 const struct intel_crtc_state *crtc_state,
15329 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030015330{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015331 struct drm_crtc *crtc = crtc_state->base.crtc;
15332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015333 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080015334 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080015335 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070015336
Matt Roperf4a2cf22014-12-01 15:40:12 -080015337 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080015338 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015339 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilson058d88c2016-08-15 10:49:06 +010015340 addr = i915_gem_object_ggtt_offset(obj, NULL);
Matt Roperf4a2cf22014-12-01 15:40:12 -080015341 else
Gustavo Padovana912f122014-12-01 15:40:10 -080015342 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080015343
Gustavo Padovana912f122014-12-01 15:40:10 -080015344 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015345 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015346}
Gustavo Padovan852e7872014-09-05 17:22:31 -030015347
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015348static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020015349intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070015350{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015351 struct intel_plane *cursor = NULL;
15352 struct intel_plane_state *state = NULL;
15353 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070015354
15355 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015356 if (!cursor) {
15357 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015358 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015359 }
Matt Roper3d7d6512014-06-10 08:28:13 -070015360
Matt Roper8e7d6882015-01-21 16:35:41 -080015361 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015362 if (!state) {
15363 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015364 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015365 }
15366
Matt Roper8e7d6882015-01-21 16:35:41 -080015367 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080015368
Matt Roper3d7d6512014-06-10 08:28:13 -070015369 cursor->can_scale = false;
15370 cursor->max_downscale = 1;
15371 cursor->pipe = pipe;
15372 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020015373 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030015374 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080015375 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010015376 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030015377 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070015378
Ville Syrjälä580503c2016-10-31 22:37:00 +020015379 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010015380 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015381 intel_cursor_formats,
15382 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030015383 DRM_PLANE_TYPE_CURSOR,
15384 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015385 if (ret)
15386 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015387
Dave Airlie5481e272016-10-25 16:36:13 +100015388 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030015389 drm_plane_create_rotation_property(&cursor->base,
15390 DRM_ROTATE_0,
15391 DRM_ROTATE_0 |
15392 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070015393
Ville Syrjälä580503c2016-10-31 22:37:00 +020015394 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070015395 state->scaler_id = -1;
15396
Matt Roperea2c67b2014-12-23 10:41:52 -080015397 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15398
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015399 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000015400
15401fail:
15402 kfree(state);
15403 kfree(cursor);
15404
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015405 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070015406}
15407
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015408static void intel_crtc_init_scalers(struct intel_crtc *crtc,
15409 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015410{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015411 struct intel_crtc_scaler_state *scaler_state =
15412 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015413 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015414 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015415
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015416 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
15417 if (!crtc->num_scalers)
15418 return;
15419
Ville Syrjälä65edccc2016-10-31 22:37:01 +020015420 for (i = 0; i < crtc->num_scalers; i++) {
15421 struct intel_scaler *scaler = &scaler_state->scalers[i];
15422
15423 scaler->in_use = 0;
15424 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070015425 }
15426
15427 scaler_state->scaler_id = -1;
15428}
15429
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015430static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080015431{
15432 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015433 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015434 struct intel_plane *primary = NULL;
15435 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015436 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015437
Daniel Vetter955382f2013-09-19 14:05:45 +020015438 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015439 if (!intel_crtc)
15440 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080015441
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015442 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015443 if (!crtc_state) {
15444 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015445 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015446 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030015447 intel_crtc->config = crtc_state;
15448 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080015449 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015450
Ville Syrjälä580503c2016-10-31 22:37:00 +020015451 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015452 if (IS_ERR(primary)) {
15453 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070015454 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015455 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015456 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070015457
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015458 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015459 struct intel_plane *plane;
15460
Ville Syrjälä580503c2016-10-31 22:37:00 +020015461 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015462 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015463 ret = PTR_ERR(plane);
15464 goto fail;
15465 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015466 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030015467 }
15468
Ville Syrjälä580503c2016-10-31 22:37:00 +020015469 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020015470 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015471 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070015472 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015473 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020015474 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070015475
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015476 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015477 &primary->base, &cursor->base,
15478 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030015479 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070015480 if (ret)
15481 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080015482
Jesse Barnes80824002009-09-10 15:28:06 -070015483 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020015484 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070015485
Chris Wilson4b0e3332014-05-30 16:35:26 +030015486 intel_crtc->cursor_base = ~0;
15487 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015488 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030015489
Ville Syrjälä852eb002015-06-24 22:00:07 +030015490 intel_crtc->wm.cxsr_allowed = true;
15491
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053015492 /* initialize shared scalers */
15493 intel_crtc_init_scalers(intel_crtc, crtc_state);
15494
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015495 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15496 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015497 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15498 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080015499
Jesse Barnes79e53942008-11-07 14:24:08 -080015500 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020015501
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000015502 intel_color_init(&intel_crtc->base);
15503
Daniel Vetter87b6b102014-05-15 15:33:46 +020015504 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015505
15506 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070015507
15508fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015509 /*
15510 * drm_mode_config_cleanup() will free up any
15511 * crtcs/planes already initialized.
15512 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020015513 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070015514 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015515
15516 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015517}
15518
Jesse Barnes752aa882013-10-31 18:55:49 +020015519enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15520{
15521 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015522 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020015523
Rob Clark51fd3712013-11-19 12:10:12 -050015524 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020015525
Ville Syrjäläd3babd32014-11-07 11:16:01 +020015526 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020015527 return INVALID_PIPE;
15528
15529 return to_intel_crtc(encoder->crtc)->pipe;
15530}
15531
Carl Worth08d7b3d2009-04-29 14:43:54 -070015532int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000015533 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070015534{
Carl Worth08d7b3d2009-04-29 14:43:54 -070015535 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040015536 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020015537 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015538
Rob Clark7707e652014-07-17 23:30:04 -040015539 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010015540 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030015541 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015542
Rob Clark7707e652014-07-17 23:30:04 -040015543 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020015544 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015545
Daniel Vetterc05422d2009-08-11 16:05:30 +020015546 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070015547}
15548
Daniel Vetter66a92782012-07-12 20:08:18 +020015549static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080015550{
Daniel Vetter66a92782012-07-12 20:08:18 +020015551 struct drm_device *dev = encoder->base.dev;
15552 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080015553 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080015554 int entry = 0;
15555
Damien Lespiaub2784e12014-08-05 11:29:37 +010015556 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020015557 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020015558 index_mask |= (1 << entry);
15559
Jesse Barnes79e53942008-11-07 14:24:08 -080015560 entry++;
15561 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010015562
Jesse Barnes79e53942008-11-07 14:24:08 -080015563 return index_mask;
15564}
15565
Ville Syrjälä646d5772016-10-31 22:37:14 +020015566static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000015567{
Ville Syrjälä646d5772016-10-31 22:37:14 +020015568 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000015569 return false;
15570
15571 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15572 return false;
15573
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015574 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000015575 return false;
15576
15577 return true;
15578}
15579
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015580static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015581{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015582 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000015583 return false;
15584
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010015585 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015586 return false;
15587
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015588 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070015589 return false;
15590
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015591 if (HAS_PCH_LPT_H(dev_priv) &&
15592 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020015593 return false;
15594
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015595 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015596 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020015597 return false;
15598
Ville Syrjäläe4abb732015-12-01 23:31:33 +020015599 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070015600 return false;
15601
15602 return true;
15603}
15604
Imre Deak8090ba82016-08-10 14:07:33 +030015605void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15606{
15607 int pps_num;
15608 int pps_idx;
15609
15610 if (HAS_DDI(dev_priv))
15611 return;
15612 /*
15613 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15614 * everywhere where registers can be write protected.
15615 */
15616 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15617 pps_num = 2;
15618 else
15619 pps_num = 1;
15620
15621 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15622 u32 val = I915_READ(PP_CONTROL(pps_idx));
15623
15624 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15625 I915_WRITE(PP_CONTROL(pps_idx), val);
15626 }
15627}
15628
Imre Deak44cb7342016-08-10 14:07:29 +030015629static void intel_pps_init(struct drm_i915_private *dev_priv)
15630{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020015631 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030015632 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15633 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15634 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15635 else
15636 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030015637
15638 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030015639}
15640
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015641static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080015642{
Chris Wilson4ef69c72010-09-09 15:14:28 +010015643 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015644 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080015645
Imre Deak44cb7342016-08-10 14:07:29 +030015646 intel_pps_init(dev_priv);
15647
Imre Deak97a824e12016-06-21 11:51:47 +030015648 /*
15649 * intel_edp_init_connector() depends on this completing first, to
15650 * prevent the registeration of both eDP and LVDS and the incorrect
15651 * sharing of the PPS.
15652 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015653 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015654
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015655 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015656 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015657
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020015658 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053015659 /*
15660 * FIXME: Broxton doesn't support port detection via the
15661 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15662 * detect the ports.
15663 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015664 intel_ddi_init(dev_priv, PORT_A);
15665 intel_ddi_init(dev_priv, PORT_B);
15666 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020015667
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015668 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010015669 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015670 int found;
15671
Jesse Barnesde31fac2015-03-06 15:53:32 -080015672 /*
15673 * Haswell uses DDI functions to detect digital outputs.
15674 * On SKL pre-D0 the strap isn't connected, so we assume
15675 * it's there.
15676 */
Ville Syrjälä77179402015-09-18 20:03:35 +030015677 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080015678 /* WaIgnoreDDIAStrap: skl */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015679 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015680 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015681
15682 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15683 * register */
15684 found = I915_READ(SFUSE_STRAP);
15685
15686 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015687 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015688 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015689 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030015690 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015691 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015692 /*
15693 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15694 */
Tvrtko Ursulin08537232016-10-13 11:03:02 +010015695 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015696 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15697 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15698 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015699 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070015700
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015701 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015702 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015703 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020015704
Ville Syrjälä646d5772016-10-31 22:37:14 +020015705 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015706 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040015707
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015708 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080015709 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015710 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015711 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015712 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015713 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015714 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015715 }
15716
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015717 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015718 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015719
Paulo Zanonidc0fa712013-02-19 16:21:46 -030015720 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015721 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080015722
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015723 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015724 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080015725
Daniel Vetter270b3042012-10-27 15:52:05 +020015726 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015727 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015728 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015729 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010015730
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015731 /*
15732 * The DP_DETECTED bit is the latched state of the DDC
15733 * SDA pin at boot. However since eDP doesn't require DDC
15734 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15735 * eDP ports may have been muxed to an alternate function.
15736 * Thus we can't rely on the DP_DETECTED bit alone to detect
15737 * eDP ports. Consult the VBT as well as DP_DETECTED to
15738 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030015739 *
15740 * Sadly the straps seem to be missing sometimes even for HDMI
15741 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15742 * and VBT for the presence of the port. Additionally we can't
15743 * trust the port type the VBT declares as we've seen at least
15744 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030015745 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015746 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015747 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15748 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015749 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015750 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015751 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030015752
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000015753 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015754 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15755 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015756 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015757 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015758 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053015759
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015760 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030015761 /*
15762 * eDP not supported on port D,
15763 * so no need to worry about it
15764 */
15765 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15766 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015767 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030015768 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015769 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030015770 }
15771
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015772 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015773 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015774 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080015775
Paulo Zanonie2debe92013-02-18 19:00:27 -030015776 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015777 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015778 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015779 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015780 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015781 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015782 }
Ma Ling27185ae2009-08-24 13:50:23 +080015783
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015784 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015785 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080015786 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015787
15788 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040015789
Paulo Zanonie2debe92013-02-18 19:00:27 -030015790 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015791 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015792 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015793 }
Ma Ling27185ae2009-08-24 13:50:23 +080015794
Paulo Zanonie2debe92013-02-18 19:00:27 -030015795 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080015796
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015797 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015798 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015799 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080015800 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015801 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015802 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080015803 }
Ma Ling27185ae2009-08-24 13:50:23 +080015804
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010015805 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015806 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015807 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015808 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015809
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000015810 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015811 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015812
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015813 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070015814
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015815 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010015816 encoder->base.possible_crtcs = encoder->crtc_mask;
15817 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020015818 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080015819 }
Chris Wilson47356eb2011-01-11 17:06:04 +000015820
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015821 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020015822
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015823 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080015824}
15825
15826static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15827{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015828 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080015829 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080015830
Daniel Vetteref2d6332014-02-10 18:00:38 +010015831 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015832 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010015833 WARN_ON(!intel_fb->obj->framebuffer_references--);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010015834 i915_gem_object_put(intel_fb->obj);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030015835 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015836 kfree(intel_fb);
15837}
15838
15839static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000015840 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080015841 unsigned int *handle)
15842{
15843 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000015844 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080015845
Chris Wilsoncc917ab2015-10-13 14:22:26 +010015846 if (obj->userptr.mm) {
15847 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15848 return -EINVAL;
15849 }
15850
Chris Wilson05394f32010-11-08 19:18:58 +000015851 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080015852}
15853
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015854static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15855 struct drm_file *file,
15856 unsigned flags, unsigned color,
15857 struct drm_clip_rect *clips,
15858 unsigned num_clips)
15859{
15860 struct drm_device *dev = fb->dev;
15861 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15862 struct drm_i915_gem_object *obj = intel_fb->obj;
15863
15864 mutex_lock(&dev->struct_mutex);
Chris Wilsona6a7cc42016-11-18 21:17:46 +000015865 if (obj->pin_display && obj->cache_dirty)
15866 i915_gem_clflush_object(obj, true);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030015867 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015868 mutex_unlock(&dev->struct_mutex);
15869
15870 return 0;
15871}
15872
Jesse Barnes79e53942008-11-07 14:24:08 -080015873static const struct drm_framebuffer_funcs intel_fb_funcs = {
15874 .destroy = intel_user_framebuffer_destroy,
15875 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070015876 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080015877};
15878
Damien Lespiaub3218032015-02-27 11:15:18 +000015879static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015880u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15881 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000015882{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015883 u32 gen = INTEL_INFO(dev_priv)->gen;
Damien Lespiaub3218032015-02-27 11:15:18 +000015884
15885 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020015886 int cpp = drm_format_plane_cpp(pixel_format, 0);
15887
Damien Lespiaub3218032015-02-27 11:15:18 +000015888 /* "The stride in bytes must not exceed the of the size of 8K
15889 * pixels and 32K bytes."
15890 */
Ville Syrjäläac484962016-01-20 21:05:26 +020015891 return min(8192 * cpp, 32768);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015892 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15893 !IS_CHERRYVIEW(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015894 return 32*1024;
15895 } else if (gen >= 4) {
15896 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15897 return 16*1024;
15898 else
15899 return 32*1024;
15900 } else if (gen >= 3) {
15901 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15902 return 8*1024;
15903 else
15904 return 16*1024;
15905 } else {
15906 /* XXX DSPC is limited to 4k tiled */
15907 return 8*1024;
15908 }
15909}
15910
Daniel Vetterb5ea6422014-03-02 21:18:00 +010015911static int intel_framebuffer_init(struct drm_device *dev,
15912 struct intel_framebuffer *intel_fb,
15913 struct drm_mode_fb_cmd2 *mode_cmd,
15914 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080015915{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015916 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015917 unsigned int tiling = i915_gem_object_get_tiling(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080015918 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015919 u32 pitch_limit, stride_alignment;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000015920 struct drm_format_name_buf format_name;
Jesse Barnes79e53942008-11-07 14:24:08 -080015921
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015922 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15923
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015924 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015925 /*
15926 * If there's a fence, enforce that
15927 * the fb modifier and tiling mode match.
15928 */
15929 if (tiling != I915_TILING_NONE &&
15930 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015931 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15932 return -EINVAL;
15933 }
15934 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015935 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015936 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015937 } else if (tiling == I915_TILING_Y) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015938 DRM_DEBUG("No Y tiling for legacy addfb\n");
15939 return -EINVAL;
15940 }
15941 }
15942
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015943 /* Passed in modifier sanity checking. */
15944 switch (mode_cmd->modifier[0]) {
15945 case I915_FORMAT_MOD_Y_TILED:
15946 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015947 if (INTEL_GEN(dev_priv) < 9) {
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015948 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15949 mode_cmd->modifier[0]);
15950 return -EINVAL;
15951 }
15952 case DRM_FORMAT_MOD_NONE:
15953 case I915_FORMAT_MOD_X_TILED:
15954 break;
15955 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015956 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15957 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015958 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015959 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015960
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015961 /*
15962 * gen2/3 display engine uses the fence if present,
15963 * so the tiling mode must match the fb modifier exactly.
15964 */
15965 if (INTEL_INFO(dev_priv)->gen < 4 &&
15966 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15967 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15968 return -EINVAL;
15969 }
15970
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015971 stride_alignment = intel_fb_stride_alignment(dev_priv,
15972 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015973 mode_cmd->pixel_format);
15974 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15975 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15976 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015977 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015978 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015979
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015980 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015981 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015982 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015983 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15984 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015985 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015986 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015987 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015988 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015989
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020015990 /*
15991 * If there's a fence, enforce that
15992 * the fb pitch and fence stride match.
15993 */
15994 if (tiling != I915_TILING_NONE &&
Chris Wilson3e510a82016-08-05 10:14:23 +010015995 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015996 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
Chris Wilson3e510a82016-08-05 10:14:23 +010015997 mode_cmd->pitches[0],
15998 i915_gem_object_get_stride(obj));
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015999 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016000 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020016001
Ville Syrjälä57779d02012-10-31 17:50:14 +020016002 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080016003 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020016004 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020016005 case DRM_FORMAT_RGB565:
16006 case DRM_FORMAT_XRGB8888:
16007 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020016008 break;
16009 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016010 if (INTEL_GEN(dev_priv) > 3) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016011 DRM_DEBUG("unsupported pixel format: %s\n",
16012 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020016013 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016014 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020016015 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020016016 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016017 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016018 INTEL_GEN(dev_priv) < 9) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016019 DRM_DEBUG("unsupported pixel format: %s\n",
16020 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau6c0fd452015-05-19 12:29:16 +010016021 return -EINVAL;
16022 }
16023 break;
16024 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020016025 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020016026 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016027 if (INTEL_GEN(dev_priv) < 4) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016028 DRM_DEBUG("unsupported pixel format: %s\n",
16029 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020016030 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016031 }
Jesse Barnesb5626742011-06-24 12:19:27 -070016032 break;
Damien Lespiau75312082015-05-15 19:06:01 +010016033 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016034 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016035 DRM_DEBUG("unsupported pixel format: %s\n",
16036 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Damien Lespiau75312082015-05-15 19:06:01 +010016037 return -EINVAL;
16038 }
16039 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020016040 case DRM_FORMAT_YUYV:
16041 case DRM_FORMAT_UYVY:
16042 case DRM_FORMAT_YVYU:
16043 case DRM_FORMAT_VYUY:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016044 if (INTEL_GEN(dev_priv) < 5) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016045 DRM_DEBUG("unsupported pixel format: %s\n",
16046 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Ville Syrjälä57779d02012-10-31 17:50:14 +020016047 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000016048 }
Chris Wilson57cd6502010-08-08 12:34:44 +010016049 break;
16050 default:
Eric Engestromb3c11ac2016-11-12 01:12:56 +000016051 DRM_DEBUG("unsupported pixel format: %s\n",
16052 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson57cd6502010-08-08 12:34:44 +010016053 return -EINVAL;
16054 }
16055
Ville Syrjälä90f9a332012-10-31 17:50:19 +020016056 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
16057 if (mode_cmd->offsets[0] != 0)
16058 return -EINVAL;
16059
Ville Syrjäläa3f913c2016-12-14 22:48:59 +020016060 drm_helper_mode_fill_fb_struct(dev, &intel_fb->base, mode_cmd);
Daniel Vetterc7d73f62012-12-13 23:38:38 +010016061 intel_fb->obj = obj;
16062
Ville Syrjälä6687c902015-09-15 13:16:41 +030016063 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
16064 if (ret)
16065 return ret;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020016066
Jesse Barnes79e53942008-11-07 14:24:08 -080016067 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
16068 if (ret) {
16069 DRM_ERROR("framebuffer init failed %d\n", ret);
16070 return ret;
16071 }
16072
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020016073 intel_fb->obj->framebuffer_references++;
16074
Jesse Barnes79e53942008-11-07 14:24:08 -080016075 return 0;
16076}
16077
Jesse Barnes79e53942008-11-07 14:24:08 -080016078static struct drm_framebuffer *
16079intel_user_framebuffer_create(struct drm_device *dev,
16080 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020016081 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080016082{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016083 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000016084 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020016085 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080016086
Chris Wilson03ac0642016-07-20 13:31:51 +010016087 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
16088 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010016089 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080016090
Daniel Vetter92907cb2015-11-23 09:04:05 +010016091 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016092 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010016093 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020016094
16095 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080016096}
16097
Chris Wilson778e23a2016-12-05 14:29:39 +000016098static void intel_atomic_state_free(struct drm_atomic_state *state)
16099{
16100 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
16101
16102 drm_atomic_state_default_release(state);
16103
16104 i915_sw_fence_fini(&intel_state->commit_ready);
16105
16106 kfree(state);
16107}
16108
Jesse Barnes79e53942008-11-07 14:24:08 -080016109static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080016110 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020016111 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080016112 .atomic_check = intel_atomic_check,
16113 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020016114 .atomic_state_alloc = intel_atomic_state_alloc,
16115 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000016116 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080016117};
16118
Imre Deak88212942016-03-16 13:38:53 +020016119/**
16120 * intel_init_display_hooks - initialize the display modesetting hooks
16121 * @dev_priv: device private
16122 */
16123void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070016124{
Imre Deak88212942016-03-16 13:38:53 +020016125 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000016126 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016127 dev_priv->display.get_initial_plane_config =
16128 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000016129 dev_priv->display.crtc_compute_clock =
16130 haswell_crtc_compute_clock;
16131 dev_priv->display.crtc_enable = haswell_crtc_enable;
16132 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020016133 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016134 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016135 dev_priv->display.get_initial_plane_config =
16136 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020016137 dev_priv->display.crtc_compute_clock =
16138 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020016139 dev_priv->display.crtc_enable = haswell_crtc_enable;
16140 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020016141 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016142 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016143 dev_priv->display.get_initial_plane_config =
16144 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020016145 dev_priv->display.crtc_compute_clock =
16146 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016147 dev_priv->display.crtc_enable = ironlake_crtc_enable;
16148 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020016149 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070016150 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016151 dev_priv->display.get_initial_plane_config =
16152 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020016153 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
16154 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16155 dev_priv->display.crtc_disable = i9xx_crtc_disable;
16156 } else if (IS_VALLEYVIEW(dev_priv)) {
16157 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16158 dev_priv->display.get_initial_plane_config =
16159 i9xx_get_initial_plane_config;
16160 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070016161 dev_priv->display.crtc_enable = valleyview_crtc_enable;
16162 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020016163 } else if (IS_G4X(dev_priv)) {
16164 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16165 dev_priv->display.get_initial_plane_config =
16166 i9xx_get_initial_plane_config;
16167 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
16168 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16169 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020016170 } else if (IS_PINEVIEW(dev_priv)) {
16171 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16172 dev_priv->display.get_initial_plane_config =
16173 i9xx_get_initial_plane_config;
16174 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
16175 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16176 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016177 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010016178 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000016179 dev_priv->display.get_initial_plane_config =
16180 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020016181 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020016182 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16183 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020016184 } else {
16185 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
16186 dev_priv->display.get_initial_plane_config =
16187 i9xx_get_initial_plane_config;
16188 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
16189 dev_priv->display.crtc_enable = i9xx_crtc_enable;
16190 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070016191 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016192
Jesse Barnese70236a2009-09-21 10:42:27 -070016193 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020016194 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016195 dev_priv->display.get_display_clock_speed =
16196 skylake_get_display_clock_speed;
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +020016197 else if (IS_GEN9_LP(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070016198 dev_priv->display.get_display_clock_speed =
16199 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016200 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016201 dev_priv->display.get_display_clock_speed =
16202 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016203 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030016204 dev_priv->display.get_display_clock_speed =
16205 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016206 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070016207 dev_priv->display.get_display_clock_speed =
16208 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016209 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030016210 dev_priv->display.get_display_clock_speed =
16211 ilk_get_display_clock_speed;
Jani Nikulac0f86832016-12-07 12:13:04 +020016212 else if (IS_I945G(dev_priv) || IS_I965G(dev_priv) ||
Imre Deak88212942016-03-16 13:38:53 +020016213 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016214 dev_priv->display.get_display_clock_speed =
16215 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016216 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016217 dev_priv->display.get_display_clock_speed =
16218 gm45_get_display_clock_speed;
Jani Nikulac0f86832016-12-07 12:13:04 +020016219 else if (IS_I965GM(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016220 dev_priv->display.get_display_clock_speed =
16221 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016222 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016223 dev_priv->display.get_display_clock_speed =
16224 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016225 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030016226 dev_priv->display.get_display_clock_speed =
16227 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016228 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016229 dev_priv->display.get_display_clock_speed =
16230 i915_get_display_clock_speed;
Jani Nikula2a307c22016-11-30 17:43:04 +020016231 else if (IS_I945GM(dev_priv) || IS_I845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016232 dev_priv->display.get_display_clock_speed =
16233 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016234 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016235 dev_priv->display.get_display_clock_speed =
16236 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016237 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016238 dev_priv->display.get_display_clock_speed =
16239 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020016240 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070016241 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030016242 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016243 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020016244 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070016245 dev_priv->display.get_display_clock_speed =
16246 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030016247 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016248
Imre Deak88212942016-03-16 13:38:53 +020016249 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016250 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016251 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016252 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016253 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016254 /* FIXME: detect B0+ stepping and use auto training */
16255 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020016256 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053016257 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030016258 }
16259
16260 if (IS_BROADWELL(dev_priv)) {
16261 dev_priv->display.modeset_commit_cdclk =
16262 broadwell_modeset_commit_cdclk;
16263 dev_priv->display.modeset_calc_cdclk =
16264 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020016265 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016266 dev_priv->display.modeset_commit_cdclk =
16267 valleyview_modeset_commit_cdclk;
16268 dev_priv->display.modeset_calc_cdclk =
16269 valleyview_modeset_calc_cdclk;
Ander Conselvan de Oliveira89b3c3c2016-12-02 10:23:54 +020016270 } else if (IS_GEN9_LP(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016271 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016272 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020016273 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030016274 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030016275 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16276 dev_priv->display.modeset_commit_cdclk =
16277 skl_modeset_commit_cdclk;
16278 dev_priv->display.modeset_calc_cdclk =
16279 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070016280 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020016281
Lyude27082492016-08-24 07:48:10 +020016282 if (dev_priv->info.gen >= 9)
16283 dev_priv->display.update_crtcs = skl_update_crtcs;
16284 else
16285 dev_priv->display.update_crtcs = intel_update_crtcs;
16286
Daniel Vetter5a21b662016-05-24 17:13:53 +020016287 switch (INTEL_INFO(dev_priv)->gen) {
16288 case 2:
16289 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16290 break;
16291
16292 case 3:
16293 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16294 break;
16295
16296 case 4:
16297 case 5:
16298 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16299 break;
16300
16301 case 6:
16302 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16303 break;
16304 case 7:
16305 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16306 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16307 break;
16308 case 9:
16309 /* Drop through - unsupported since execlist only. */
16310 default:
16311 /* Default just returns -ENODEV to indicate unsupported */
16312 dev_priv->display.queue_flip = intel_default_queue_flip;
16313 }
Jesse Barnese70236a2009-09-21 10:42:27 -070016314}
16315
Jesse Barnesb690e962010-07-19 13:53:12 -070016316/*
16317 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16318 * resume, or other times. This quirk makes sure that's the case for
16319 * affected systems.
16320 */
Akshay Joshi0206e352011-08-16 15:34:10 -040016321static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070016322{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016323 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070016324
16325 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016326 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016327}
16328
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016329static void quirk_pipeb_force(struct drm_device *dev)
16330{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016331 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016332
16333 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16334 DRM_INFO("applying pipe b force quirk\n");
16335}
16336
Keith Packard435793d2011-07-12 14:56:22 -070016337/*
16338 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16339 */
16340static void quirk_ssc_force_disable(struct drm_device *dev)
16341{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016342 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070016343 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016344 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070016345}
16346
Carsten Emde4dca20e2012-03-15 15:56:26 +010016347/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010016348 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16349 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010016350 */
16351static void quirk_invert_brightness(struct drm_device *dev)
16352{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016353 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010016354 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020016355 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070016356}
16357
Scot Doyle9c72cc62014-07-03 23:27:50 +000016358/* Some VBT's incorrectly indicate no backlight is present */
16359static void quirk_backlight_present(struct drm_device *dev)
16360{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016361 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000016362 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16363 DRM_INFO("applying backlight present quirk\n");
16364}
16365
Jesse Barnesb690e962010-07-19 13:53:12 -070016366struct intel_quirk {
16367 int device;
16368 int subsystem_vendor;
16369 int subsystem_device;
16370 void (*hook)(struct drm_device *dev);
16371};
16372
Egbert Eich5f85f172012-10-14 15:46:38 +020016373/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16374struct intel_dmi_quirk {
16375 void (*hook)(struct drm_device *dev);
16376 const struct dmi_system_id (*dmi_id_list)[];
16377};
16378
16379static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16380{
16381 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16382 return 1;
16383}
16384
16385static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16386 {
16387 .dmi_id_list = &(const struct dmi_system_id[]) {
16388 {
16389 .callback = intel_dmi_reverse_brightness,
16390 .ident = "NCR Corporation",
16391 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16392 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16393 },
16394 },
16395 { } /* terminating entry */
16396 },
16397 .hook = quirk_invert_brightness,
16398 },
16399};
16400
Ben Widawskyc43b5632012-04-16 14:07:40 -070016401static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070016402 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16403 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16404
Jesse Barnesb690e962010-07-19 13:53:12 -070016405 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16406 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16407
Ville Syrjälä5f080c02014-08-15 01:22:06 +030016408 /* 830 needs to leave pipe A & dpll A up */
16409 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16410
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030016411 /* 830 needs to leave pipe B & dpll B up */
16412 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16413
Keith Packard435793d2011-07-12 14:56:22 -070016414 /* Lenovo U160 cannot use SSC on LVDS */
16415 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020016416
16417 /* Sony Vaio Y cannot use SSC on LVDS */
16418 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010016419
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010016420 /* Acer Aspire 5734Z must invert backlight brightness */
16421 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16422
16423 /* Acer/eMachines G725 */
16424 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16425
16426 /* Acer/eMachines e725 */
16427 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16428
16429 /* Acer/Packard Bell NCL20 */
16430 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16431
16432 /* Acer Aspire 4736Z */
16433 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020016434
16435 /* Acer Aspire 5336 */
16436 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000016437
16438 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16439 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000016440
Scot Doyledfb3d47b2014-08-21 16:08:02 +000016441 /* Acer C720 Chromebook (Core i3 4005U) */
16442 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16443
jens steinb2a96012014-10-28 20:25:53 +010016444 /* Apple Macbook 2,1 (Core 2 T7400) */
16445 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16446
Jani Nikula1b9448b02015-11-05 11:49:59 +020016447 /* Apple Macbook 4,1 */
16448 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16449
Scot Doyled4967d82014-07-03 23:27:52 +000016450 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16451 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000016452
16453 /* HP Chromebook 14 (Celeron 2955U) */
16454 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020016455
16456 /* Dell Chromebook 11 */
16457 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020016458
16459 /* Dell Chromebook 11 (2015 version) */
16460 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070016461};
16462
16463static void intel_init_quirks(struct drm_device *dev)
16464{
16465 struct pci_dev *d = dev->pdev;
16466 int i;
16467
16468 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16469 struct intel_quirk *q = &intel_quirks[i];
16470
16471 if (d->device == q->device &&
16472 (d->subsystem_vendor == q->subsystem_vendor ||
16473 q->subsystem_vendor == PCI_ANY_ID) &&
16474 (d->subsystem_device == q->subsystem_device ||
16475 q->subsystem_device == PCI_ANY_ID))
16476 q->hook(dev);
16477 }
Egbert Eich5f85f172012-10-14 15:46:38 +020016478 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16479 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16480 intel_dmi_quirks[i].hook(dev);
16481 }
Jesse Barnesb690e962010-07-19 13:53:12 -070016482}
16483
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016484/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016485static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016486{
David Weinehall52a05c32016-08-22 13:32:44 +030016487 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016488 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016489 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016490
Ville Syrjälä2b37c612014-01-22 21:32:38 +020016491 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030016492 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070016493 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016494 sr1 = inb(VGA_SR_DATA);
16495 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030016496 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016497 udelay(300);
16498
Ville Syrjälä01f5a622014-12-16 18:38:37 +020016499 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016500 POSTING_READ(vga_reg);
16501}
16502
Daniel Vetterf8175862012-04-10 15:50:11 +020016503void intel_modeset_init_hw(struct drm_device *dev)
16504{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016505 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016506
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016507 intel_update_cdclk(dev_priv);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010016508
16509 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16510
Ville Syrjälä46f16e62016-10-31 22:37:22 +020016511 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020016512}
16513
Matt Roperd93c0372015-12-03 11:37:41 -080016514/*
16515 * Calculate what we think the watermarks should be for the state we've read
16516 * out of the hardware and then immediately program those watermarks so that
16517 * we ensure the hardware settings match our internal state.
16518 *
16519 * We can calculate what we think WM's should be by creating a duplicate of the
16520 * current state (which was constructed during hardware readout) and running it
16521 * through the atomic check code to calculate new watermark values in the
16522 * state object.
16523 */
16524static void sanitize_watermarks(struct drm_device *dev)
16525{
16526 struct drm_i915_private *dev_priv = to_i915(dev);
16527 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016528 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016529 struct drm_crtc *crtc;
16530 struct drm_crtc_state *cstate;
16531 struct drm_modeset_acquire_ctx ctx;
16532 int ret;
16533 int i;
16534
16535 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080016536 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080016537 return;
16538
16539 /*
16540 * We need to hold connection_mutex before calling duplicate_state so
16541 * that the connector loop is protected.
16542 */
16543 drm_modeset_acquire_init(&ctx, 0);
16544retry:
Matt Roper0cd12622016-01-12 07:13:37 -080016545 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080016546 if (ret == -EDEADLK) {
16547 drm_modeset_backoff(&ctx);
16548 goto retry;
16549 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080016550 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016551 }
16552
16553 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16554 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080016555 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080016556
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016557 intel_state = to_intel_atomic_state(state);
16558
Matt Ropered4a6a72016-02-23 17:20:13 -080016559 /*
16560 * Hardware readout is the only time we don't want to calculate
16561 * intermediate watermarks (since we don't trust the current
16562 * watermarks).
16563 */
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016564 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080016565
Matt Roperd93c0372015-12-03 11:37:41 -080016566 ret = intel_atomic_check(dev, state);
16567 if (ret) {
16568 /*
16569 * If we fail here, it means that the hardware appears to be
16570 * programmed in a way that shouldn't be possible, given our
16571 * understanding of watermark requirements. This might mean a
16572 * mistake in the hardware readout code or a mistake in the
16573 * watermark calculations for a given platform. Raise a WARN
16574 * so that this is noticeable.
16575 *
16576 * If this actually happens, we'll have to just leave the
16577 * BIOS-programmed watermarks untouched and hope for the best.
16578 */
16579 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016580 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080016581 }
16582
16583 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080016584 for_each_crtc_in_state(state, crtc, cstate, i) {
16585 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16586
Matt Ropered4a6a72016-02-23 17:20:13 -080016587 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010016588 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080016589 }
16590
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020016591put_state:
Chris Wilson08536952016-10-14 13:18:18 +010016592 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080016593fail:
Matt Roperd93c0372015-12-03 11:37:41 -080016594 drm_modeset_drop_locks(&ctx);
16595 drm_modeset_acquire_fini(&ctx);
16596}
16597
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016598int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080016599{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016600 struct drm_i915_private *dev_priv = to_i915(dev);
16601 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000016602 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080016603 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080016604
16605 drm_mode_config_init(dev);
16606
16607 dev->mode_config.min_width = 0;
16608 dev->mode_config.min_height = 0;
16609
Dave Airlie019d96c2011-09-29 16:20:42 +010016610 dev->mode_config.preferred_depth = 24;
16611 dev->mode_config.prefer_shadow = 1;
16612
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000016613 dev->mode_config.allow_fb_modifiers = true;
16614
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020016615 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080016616
Jesse Barnesb690e962010-07-19 13:53:12 -070016617 intel_init_quirks(dev);
16618
Ville Syrjälä62d75df2016-10-31 22:37:25 +020016619 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030016620
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016621 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016622 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070016623
Lukas Wunner69f92f62015-07-15 13:57:35 +020016624 /*
16625 * There may be no VBT; and if the BIOS enabled SSC we can
16626 * just keep using it to avoid unnecessary flicker. Whereas if the
16627 * BIOS isn't using it, don't assume it will work even if the VBT
16628 * indicates as much.
16629 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010016630 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020016631 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16632 DREF_SSC1_ENABLE);
16633
16634 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16635 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16636 bios_lvds_use_ssc ? "en" : "dis",
16637 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16638 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16639 }
16640 }
16641
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016642 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016643 dev->mode_config.max_width = 2048;
16644 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016645 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070016646 dev->mode_config.max_width = 4096;
16647 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080016648 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010016649 dev->mode_config.max_width = 8192;
16650 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080016651 }
Damien Lespiau068be562014-03-28 14:17:49 +000016652
Jani Nikula2a307c22016-11-30 17:43:04 +020016653 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
16654 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030016655 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010016656 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000016657 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16658 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16659 } else {
16660 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16661 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16662 }
16663
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030016664 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080016665
Zhao Yakui28c97732009-10-09 11:39:41 +080016666 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016667 INTEL_INFO(dev_priv)->num_pipes,
16668 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080016669
Damien Lespiau055e3932014-08-18 13:49:10 +010016670 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016671 int ret;
16672
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020016673 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016674 if (ret) {
16675 drm_mode_config_cleanup(dev);
16676 return ret;
16677 }
Jesse Barnes79e53942008-11-07 14:24:08 -080016678 }
16679
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016680 intel_update_czclk(dev_priv);
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016681 intel_update_cdclk(dev_priv);
Ville Syrjälä6a259b12016-11-29 16:13:57 +020016682 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030016683
Daniel Vettere72f9fb2013-06-05 13:34:06 +020016684 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010016685
Ville Syrjäläb2045352016-05-13 23:41:27 +030016686 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020016687 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030016688
Jesse Barnes9cce37f2010-08-13 15:11:26 -070016689 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016690 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020016691 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000016692
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016693 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016694 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020016695 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016696
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016697 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016698 struct intel_initial_plane_config plane_config = {};
16699
Jesse Barnes46f297f2014-03-07 08:57:48 -080016700 if (!crtc->active)
16701 continue;
16702
Jesse Barnes46f297f2014-03-07 08:57:48 -080016703 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080016704 * Note that reserving the BIOS fb up front prevents us
16705 * from stuffing other stolen allocations like the ring
16706 * on top. This prevents some ugliness at boot time, and
16707 * can even allow for smooth boot transitions if the BIOS
16708 * fb is large enough for the active pipe configuration.
16709 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020016710 dev_priv->display.get_initial_plane_config(crtc,
16711 &plane_config);
16712
16713 /*
16714 * If the fb is shared between multiple heads, we'll
16715 * just get the first one.
16716 */
16717 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080016718 }
Matt Roperd93c0372015-12-03 11:37:41 -080016719
16720 /*
16721 * Make sure hardware watermarks really match the state we read out.
16722 * Note that we need to do this after reconstructing the BIOS fb's
16723 * since the watermark calculation done here will use pstate->fb.
16724 */
16725 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030016726
16727 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010016728}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080016729
Daniel Vetter7fad7982012-07-04 17:51:47 +020016730static void intel_enable_pipe_a(struct drm_device *dev)
16731{
16732 struct intel_connector *connector;
16733 struct drm_connector *crt = NULL;
16734 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016735 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020016736
16737 /* We can't just switch on the pipe A, we need to set things up with a
16738 * proper mode and output configuration. As a gross hack, enable pipe A
16739 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016740 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020016741 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16742 crt = &connector->base;
16743 break;
16744 }
16745 }
16746
16747 if (!crt)
16748 return;
16749
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030016750 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020016751 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020016752}
16753
Daniel Vetterfa555832012-10-10 23:14:00 +020016754static bool
16755intel_check_plane_mapping(struct intel_crtc *crtc)
16756{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016757 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030016758 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020016759
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016760 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020016761 return true;
16762
Ville Syrjälä649636e2015-09-22 19:50:01 +030016763 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020016764
16765 if ((val & DISPLAY_PLANE_ENABLE) &&
16766 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16767 return false;
16768
16769 return true;
16770}
16771
Ville Syrjälä02e93c32015-08-26 19:39:19 +030016772static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16773{
16774 struct drm_device *dev = crtc->base.dev;
16775 struct intel_encoder *encoder;
16776
16777 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16778 return true;
16779
16780 return false;
16781}
16782
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016783static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16784{
16785 struct drm_device *dev = encoder->base.dev;
16786 struct intel_connector *connector;
16787
16788 for_each_connector_on_encoder(dev, &encoder->base, connector)
16789 return connector;
16790
16791 return NULL;
16792}
16793
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016794static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16795 enum transcoder pch_transcoder)
16796{
16797 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16798 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16799}
16800
Daniel Vetter24929352012-07-02 20:28:59 +020016801static void intel_sanitize_crtc(struct intel_crtc *crtc)
16802{
16803 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010016804 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020016805 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020016806
Daniel Vetter24929352012-07-02 20:28:59 +020016807 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020016808 if (!transcoder_is_dsi(cpu_transcoder)) {
16809 i915_reg_t reg = PIPECONF(cpu_transcoder);
16810
16811 I915_WRITE(reg,
16812 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16813 }
Daniel Vetter24929352012-07-02 20:28:59 +020016814
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016815 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010016816 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030016817 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016818 struct intel_plane *plane;
16819
Daniel Vetter96256042015-02-13 21:03:42 +010016820 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016821
16822 /* Disable everything but the primary plane */
16823 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16824 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16825 continue;
16826
16827 plane->disable_plane(&plane->base, &crtc->base);
16828 }
Daniel Vetter96256042015-02-13 21:03:42 +010016829 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030016830
Daniel Vetter24929352012-07-02 20:28:59 +020016831 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020016832 * disable the crtc (and hence change the state) if it is wrong. Note
16833 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016834 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020016835 bool plane;
16836
Ville Syrjälä78108b72016-05-27 20:59:19 +030016837 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16838 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016839
16840 /* Pipe has the wrong plane attached and the plane is active.
16841 * Temporarily change the plane mapping and disable everything
16842 * ... */
16843 plane = crtc->plane;
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016844 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020016845 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016846 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016847 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020016848 }
Daniel Vetter24929352012-07-02 20:28:59 +020016849
Daniel Vetter7fad7982012-07-04 17:51:47 +020016850 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16851 crtc->pipe == PIPE_A && !crtc->active) {
16852 /* BIOS forgot to enable pipe A, this mostly happens after
16853 * resume. Force-enable the pipe to fix this, the update_dpms
16854 * call below we restore the pipe to the right state, but leave
16855 * the required bits on. */
16856 intel_enable_pipe_a(dev);
16857 }
16858
Daniel Vetter24929352012-07-02 20:28:59 +020016859 /* Adjust the state of the output pipe according to whether we
16860 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010016861 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020016862 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020016863
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010016864 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010016865 /*
16866 * We start out with underrun reporting disabled to avoid races.
16867 * For correct bookkeeping mark this on active crtcs.
16868 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020016869 * Also on gmch platforms we dont have any hardware bits to
16870 * disable the underrun reporting. Which means we need to start
16871 * out with underrun reporting disabled also on inactive pipes,
16872 * since otherwise we'll complain about the garbage we read when
16873 * e.g. coming up after runtime pm.
16874 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010016875 * No protection against concurrent access is required - at
16876 * worst a fifo underrun happens which also sets this to false.
16877 */
16878 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030016879 /*
16880 * We track the PCH trancoder underrun reporting state
16881 * within the crtc. With crtc for pipe A housing the underrun
16882 * reporting state for PCH transcoder A, crtc for pipe B housing
16883 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16884 * and marking underrun reporting as disabled for the non-existing
16885 * PCH transcoders B and C would prevent enabling the south
16886 * error interrupt (see cpt_can_enable_serr_int()).
16887 */
16888 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16889 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010016890 }
Daniel Vetter24929352012-07-02 20:28:59 +020016891}
16892
16893static void intel_sanitize_encoder(struct intel_encoder *encoder)
16894{
16895 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020016896
16897 /* We need to check both for a crtc link (meaning that the
16898 * encoder is active and trying to read from a pipe) and the
16899 * pipe itself being active. */
16900 bool has_active_crtc = encoder->base.crtc &&
16901 to_intel_crtc(encoder->base.crtc)->active;
16902
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020016903 connector = intel_encoder_find_connector(encoder);
16904 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020016905 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16906 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016907 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020016908
16909 /* Connector is active, but has no active pipe. This is
16910 * fallout from our resume register restoring. Disable
16911 * the encoder manually again. */
16912 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016913 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16914
Daniel Vetter24929352012-07-02 20:28:59 +020016915 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16916 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016917 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016918 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030016919 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016920 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020016921 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020016922 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016923
16924 /* Inconsistent output/port/pipe state happens presumably due to
16925 * a bug in one of the get_hw_state functions. Or someplace else
16926 * in our code, like the register restore mess on resume. Clamp
16927 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020016928
16929 connector->base.dpms = DRM_MODE_DPMS_OFF;
16930 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020016931 }
16932 /* Enabled encoders without active connectors will be fixed in
16933 * the crtc fixup. */
16934}
16935
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016936void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016937{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010016938 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016939
Imre Deak04098752014-02-18 00:02:16 +020016940 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16941 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016942 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020016943 }
16944}
16945
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016946void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020016947{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016948 /* This function can be called both from intel_modeset_setup_hw_state or
16949 * at a very early point in our resume sequence, where the power well
16950 * structures are not yet restored. Since this function is at a very
16951 * paranoid "someone might have enabled VGA while we were not looking"
16952 * level, just check if the power well is enabled instead of trying to
16953 * follow the "don't touch the power well if we don't need it" policy
16954 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020016955 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030016956 return;
16957
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000016958 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020016959
16960 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016961}
16962
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016963static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016964{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016965 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016966
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016967 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016968}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016969
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016970/* FIXME read out full plane state for all planes */
16971static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016972{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016973 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016974 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016975 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016976
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016977 plane_state->base.visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016978 primary_get_hw_state(to_intel_plane(primary));
16979
Ville Syrjälä936e71e2016-07-26 19:06:59 +030016980 if (plane_state->base.visible)
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016981 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016982}
16983
Daniel Vetter30e984d2013-06-05 13:34:17 +020016984static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016985{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016986 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016987 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016988 struct intel_crtc *crtc;
16989 struct intel_encoder *encoder;
16990 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016991 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016992
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016993 dev_priv->active_crtcs = 0;
16994
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016995 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016996 struct intel_crtc_state *crtc_state = crtc->config;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016997
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016998 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016999 memset(crtc_state, 0, sizeof(*crtc_state));
17000 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020017001
Maarten Lankhorst565602d2015-12-10 12:33:57 +010017002 crtc_state->base.active = crtc_state->base.enable =
17003 dev_priv->display.get_pipe_config(crtc, crtc_state);
17004
17005 crtc->base.enabled = crtc_state->base.enable;
17006 crtc->active = crtc_state->base.active;
17007
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017008 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010017009 dev_priv->active_crtcs |= 1 << crtc->pipe;
17010
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030017011 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020017012
Ville Syrjälä78108b72016-05-27 20:59:19 +030017013 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
17014 crtc->base.base.id, crtc->base.name,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000017015 enableddisabled(crtc->active));
Daniel Vetter24929352012-07-02 20:28:59 +020017016 }
17017
Daniel Vetter53589012013-06-05 13:34:16 +020017018 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17019 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17020
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017021 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017022 &pll->state.hw_state);
17023 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010017024 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010017025 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017026 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020017027 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017028 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020017029
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020017030 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020017031 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020017032 }
17033
Damien Lespiaub2784e12014-08-05 11:29:37 +010017034 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020017035 pipe = 0;
17036
17037 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjälä98187832016-10-31 22:37:10 +020017038 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020017039
Jesse Barnes045ac3b2013-05-14 17:08:26 -070017040 encoder->base.crtc = &crtc->base;
Ville Syrjälä253c84c2016-06-22 21:57:01 +030017041 crtc->config->output_types |= 1 << encoder->type;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020017042 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020017043 } else {
17044 encoder->base.crtc = NULL;
17045 }
17046
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010017047 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000017048 encoder->base.base.id, encoder->base.name,
17049 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010017050 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020017051 }
17052
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020017053 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020017054 if (connector->get_hw_state(connector)) {
17055 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010017056
17057 encoder = connector->encoder;
17058 connector->base.encoder = &encoder->base;
17059
17060 if (encoder->base.crtc &&
17061 encoder->base.crtc->state->active) {
17062 /*
17063 * This has to be done during hardware readout
17064 * because anything calling .crtc_disable may
17065 * rely on the connector_mask being accurate.
17066 */
17067 encoder->base.crtc->state->connector_mask |=
17068 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010017069 encoder->base.crtc->state->encoder_mask |=
17070 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010017071 }
17072
Daniel Vetter24929352012-07-02 20:28:59 +020017073 } else {
17074 connector->base.dpms = DRM_MODE_DPMS_OFF;
17075 connector->base.encoder = NULL;
17076 }
17077 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000017078 connector->base.base.id, connector->base.name,
17079 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020017080 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017081
17082 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017083 int pixclk = 0;
17084
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017085 crtc->base.hwmode = crtc->config->base.adjusted_mode;
17086
17087 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
17088 if (crtc->base.state->active) {
17089 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
17090 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
17091 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
17092
17093 /*
17094 * The initial mode needs to be set in order to keep
17095 * the atomic core happy. It wants a valid mode if the
17096 * crtc's enabled, so we do the above call.
17097 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010017098 * But we don't set all the derived state fully, hence
17099 * set a flag to indicate that a full recalculation is
17100 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017101 */
17102 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030017103
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017104 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
17105 pixclk = ilk_pipe_pixel_rate(crtc->config);
17106 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
17107 pixclk = crtc->config->base.adjusted_mode.crtc_clock;
17108 else
17109 WARN_ON(dev_priv->display.modeset_calc_cdclk);
17110
17111 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
17112 if (IS_BROADWELL(dev_priv) && crtc->config->ips_enabled)
17113 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
17114
Ville Syrjälä9eca68322015-09-10 18:59:10 +030017115 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
17116 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017117 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020017118
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020017119 dev_priv->min_pixclk[crtc->pipe] = pixclk;
17120
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020017121 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030017122 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020017123}
17124
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017125/* Scan out the current hw modeset state,
17126 * and sanitizes it to the current state
17127 */
17128static void
17129intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020017130{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017131 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020017132 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020017133 struct intel_crtc *crtc;
17134 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020017135 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020017136
17137 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020017138
17139 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010017140 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020017141 intel_sanitize_encoder(encoder);
17142 }
17143
Damien Lespiau055e3932014-08-18 13:49:10 +010017144 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020017145 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020017146
Daniel Vetter24929352012-07-02 20:28:59 +020017147 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020017148 intel_dump_pipe_config(crtc, crtc->config,
17149 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020017150 }
Daniel Vetter9a935852012-07-05 22:34:27 +020017151
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020017152 intel_modeset_update_connector_atomic_state(dev);
17153
Daniel Vetter35c95372013-07-17 06:55:04 +020017154 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
17155 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
17156
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010017157 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020017158 continue;
17159
17160 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
17161
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020017162 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020017163 pll->on = false;
17164 }
17165
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010017166 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030017167 vlv_wm_get_hw_state(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010017168 else if (IS_GEN9(dev_priv))
Pradeep Bhat30789992014-11-04 17:06:45 +000017169 skl_wm_get_hw_state(dev);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010017170 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030017171 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017172
17173 for_each_intel_crtc(dev, crtc) {
17174 unsigned long put_domains;
17175
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010017176 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020017177 if (WARN_ON(put_domains))
17178 modeset_put_power_domains(dev_priv, put_domains);
17179 }
17180 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020017181
17182 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017183}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030017184
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017185void intel_display_resume(struct drm_device *dev)
17186{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017187 struct drm_i915_private *dev_priv = to_i915(dev);
17188 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
17189 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017190 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020017191
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017192 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030017193 if (state)
17194 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017195
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017196 /*
17197 * This is a cludge because with real atomic modeset mode_config.mutex
17198 * won't be taken. Unfortunately some probed state like
17199 * audio_codec_enable is still protected by mode_config.mutex, so lock
17200 * it here for now.
17201 */
17202 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017203 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017204
Maarten Lankhorst73974892016-08-05 23:28:27 +030017205 while (1) {
17206 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17207 if (ret != -EDEADLK)
17208 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017209
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017210 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017211 }
17212
Maarten Lankhorst73974892016-08-05 23:28:27 +030017213 if (!ret)
17214 ret = __intel_display_resume(dev, state);
17215
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017216 drm_modeset_drop_locks(&ctx);
17217 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010017218 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020017219
Chris Wilson08536952016-10-14 13:18:18 +010017220 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010017221 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010017222 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010017223}
17224
17225void intel_modeset_gem_init(struct drm_device *dev)
17226{
Chris Wilsondc979972016-05-10 14:10:04 +010017227 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017228 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070017229 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080017230
Chris Wilsondc979972016-05-10 14:10:04 +010017231 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017232
Chris Wilson1833b132012-05-09 11:56:28 +010017233 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020017234
Chris Wilson1ee8da62016-05-12 12:43:23 +010017235 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080017236
17237 /*
17238 * Make sure any fbs we allocated at startup are properly
17239 * pinned & fenced. When we do the allocation it's too early
17240 * for this.
17241 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010017242 for_each_crtc(dev, c) {
Chris Wilson058d88c2016-08-15 10:49:06 +010017243 struct i915_vma *vma;
17244
Matt Roper2ff8fde2014-07-08 07:50:07 -070017245 obj = intel_fb_obj(c->primary->fb);
17246 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080017247 continue;
17248
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017249 mutex_lock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017250 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +020017251 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010017252 mutex_unlock(&dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +010017253 if (IS_ERR(vma)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080017254 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17255 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100017256 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020017257 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017258 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020017259 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020017260 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080017261 }
17262 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017263}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020017264
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010017265int intel_connector_register(struct drm_connector *connector)
17266{
17267 struct intel_connector *intel_connector = to_intel_connector(connector);
17268 int ret;
17269
17270 ret = intel_backlight_device_register(intel_connector);
17271 if (ret)
17272 goto err;
17273
17274 return 0;
17275
17276err:
17277 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080017278}
17279
Chris Wilsonc191eca2016-06-17 11:40:33 +010017280void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020017281{
Chris Wilsone63d87c2016-06-17 11:40:34 +010017282 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017283
Chris Wilsone63d87c2016-06-17 11:40:34 +010017284 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017285 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020017286}
17287
Jesse Barnes79e53942008-11-07 14:24:08 -080017288void intel_modeset_cleanup(struct drm_device *dev)
17289{
Chris Wilsonfac5e232016-07-04 11:34:36 +010017290 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070017291
Chris Wilsondc979972016-05-10 14:10:04 +010017292 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020017293
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017294 /*
17295 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020017296 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017297 * experience fancy races otherwise.
17298 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020017299 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070017300
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017301 /*
17302 * Due to the hpd irq storm handling the hotplug work can re-arm the
17303 * poll handlers. Hence disable polling after hpd handling is shut down.
17304 */
Keith Packardf87ea762010-10-03 19:36:26 -070017305 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020017306
Jesse Barnes723bfd72010-10-07 16:01:13 -070017307 intel_unregister_dsm_handler();
17308
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020017309 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050017310
Chris Wilson1630fe72011-07-08 12:22:42 +010017311 /* flush any delayed tasks or pending work */
17312 flush_scheduled_work();
17313
Jesse Barnes79e53942008-11-07 14:24:08 -080017314 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010017315
Chris Wilson1ee8da62016-05-12 12:43:23 +010017316 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030017317
Chris Wilsondc979972016-05-10 14:10:04 +010017318 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010017319
Tvrtko Ursulin40196442016-12-01 14:16:42 +000017320 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080017321}
17322
Chris Wilsondf0e9242010-09-09 16:20:55 +010017323void intel_connector_attach_encoder(struct intel_connector *connector,
17324 struct intel_encoder *encoder)
17325{
17326 connector->encoder = encoder;
17327 drm_mode_connector_attach_encoder(&connector->base,
17328 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080017329}
Dave Airlie28d52042009-09-21 14:33:58 +100017330
17331/*
17332 * set vga decode state - true == enable VGA decode
17333 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017334int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100017335{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000017336 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100017337 u16 gmch_ctrl;
17338
Chris Wilson75fa0412014-02-07 18:37:02 -020017339 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17340 DRM_ERROR("failed to read control word\n");
17341 return -EIO;
17342 }
17343
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020017344 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17345 return 0;
17346
Dave Airlie28d52042009-09-21 14:33:58 +100017347 if (state)
17348 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17349 else
17350 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020017351
17352 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17353 DRM_ERROR("failed to write control word\n");
17354 return -EIO;
17355 }
17356
Dave Airlie28d52042009-09-21 14:33:58 +100017357 return 0;
17358}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017359
Chris Wilson98a2f412016-10-12 10:05:18 +010017360#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17361
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017362struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017363
17364 u32 power_well_driver;
17365
Chris Wilson63b66e52013-08-08 15:12:06 +020017366 int num_transcoders;
17367
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017368 struct intel_cursor_error_state {
17369 u32 control;
17370 u32 position;
17371 u32 base;
17372 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010017373 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017374
17375 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017376 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017377 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030017378 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010017379 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017380
17381 struct intel_plane_error_state {
17382 u32 control;
17383 u32 stride;
17384 u32 size;
17385 u32 pos;
17386 u32 addr;
17387 u32 surface;
17388 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010017389 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020017390
17391 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020017392 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020017393 enum transcoder cpu_transcoder;
17394
17395 u32 conf;
17396
17397 u32 htotal;
17398 u32 hblank;
17399 u32 hsync;
17400 u32 vtotal;
17401 u32 vblank;
17402 u32 vsync;
17403 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017404};
17405
17406struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010017407intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017408{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017409 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020017410 int transcoders[] = {
17411 TRANSCODER_A,
17412 TRANSCODER_B,
17413 TRANSCODER_C,
17414 TRANSCODER_EDP,
17415 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017416 int i;
17417
Chris Wilsonc0336662016-05-06 15:40:21 +010017418 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020017419 return NULL;
17420
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017421 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017422 if (error == NULL)
17423 return NULL;
17424
Chris Wilsonc0336662016-05-06 15:40:21 +010017425 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017426 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17427
Damien Lespiau055e3932014-08-18 13:49:10 +010017428 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020017429 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017430 __intel_display_power_is_enabled(dev_priv,
17431 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020017432 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017433 continue;
17434
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030017435 error->cursor[i].control = I915_READ(CURCNTR(i));
17436 error->cursor[i].position = I915_READ(CURPOS(i));
17437 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017438
17439 error->plane[i].control = I915_READ(DSPCNTR(i));
17440 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017441 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030017442 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017443 error->plane[i].pos = I915_READ(DSPPOS(i));
17444 }
Chris Wilsonc0336662016-05-06 15:40:21 +010017445 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030017446 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010017447 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017448 error->plane[i].surface = I915_READ(DSPSURF(i));
17449 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17450 }
17451
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017452 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030017453
Chris Wilsonc0336662016-05-06 15:40:21 +010017454 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030017455 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020017456 }
17457
Jani Nikula4d1de972016-03-18 17:05:42 +020017458 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010017459 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030017460 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020017461 error->num_transcoders++; /* Account for eDP. */
17462
17463 for (i = 0; i < error->num_transcoders; i++) {
17464 enum transcoder cpu_transcoder = transcoders[i];
17465
Imre Deakddf9c532013-11-27 22:02:02 +020017466 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020017467 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020017468 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017469 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020017470 continue;
17471
Chris Wilson63b66e52013-08-08 15:12:06 +020017472 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17473
17474 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17475 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17476 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17477 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17478 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17479 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17480 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017481 }
17482
17483 return error;
17484}
17485
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017486#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17487
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017488void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017489intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017490 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017491 struct intel_display_error_state *error)
17492{
17493 int i;
17494
Chris Wilson63b66e52013-08-08 15:12:06 +020017495 if (!error)
17496 return;
17497
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000017498 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010017499 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017500 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030017501 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010017502 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017503 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020017504 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017505 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017506 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030017507 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017508
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017509 err_printf(m, "Plane [%d]:\n", i);
17510 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17511 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017512 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017513 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17514 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030017515 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010017516 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017517 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000017518 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017519 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17520 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017521 }
17522
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030017523 err_printf(m, "Cursor [%d]:\n", i);
17524 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17525 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17526 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017527 }
Chris Wilson63b66e52013-08-08 15:12:06 +020017528
17529 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020017530 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020017531 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020017532 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020017533 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020017534 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17535 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17536 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17537 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17538 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17539 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17540 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17541 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000017542}
Chris Wilson98a2f412016-10-12 10:05:18 +010017543
17544#endif