blob: 0e493a1fedab5955162e7ace1ee137d2a33ca40a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
222 else if (IS_GEN5(dev_priv))
223 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200224 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200225 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100226}
227
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300228static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200230 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200231 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .m = { .min = 96, .max = 140 },
233 .m1 = { .min = 18, .max = 26 },
234 .m2 = { .min = 6, .max = 16 },
235 .p = { .min = 4, .max = 128 },
236 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300241static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200242 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200243 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200244 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200245 .m = { .min = 96, .max = 140 },
246 .m1 = { .min = 18, .max = 26 },
247 .m2 = { .min = 6, .max = 16 },
248 .p = { .min = 4, .max = 128 },
249 .p1 = { .min = 2, .max = 33 },
250 .p2 = { .dot_limit = 165000,
251 .p2_slow = 4, .p2_fast = 4 },
252};
253
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300254static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400255 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200256 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200257 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .m = { .min = 96, .max = 140 },
259 .m1 = { .min = 18, .max = 26 },
260 .m2 = { .min = 6, .max = 16 },
261 .p = { .min = 4, .max = 128 },
262 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .p2 = { .dot_limit = 165000,
264 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
Eric Anholt273e27c2011-03-30 13:01:10 -0700266
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300267static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .dot = { .min = 20000, .max = 400000 },
269 .vco = { .min = 1400000, .max = 2800000 },
270 .n = { .min = 1, .max = 6 },
271 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100272 .m1 = { .min = 8, .max = 18 },
273 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .p = { .min = 5, .max = 80 },
275 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .p2 = { .dot_limit = 200000,
277 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700278};
279
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300280static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .dot = { .min = 20000, .max = 400000 },
282 .vco = { .min = 1400000, .max = 2800000 },
283 .n = { .min = 1, .max = 6 },
284 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100285 .m1 = { .min = 8, .max = 18 },
286 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .p = { .min = 7, .max = 98 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 112000,
290 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Eric Anholt273e27c2011-03-30 13:01:10 -0700293
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300294static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 270000 },
296 .vco = { .min = 1750000, .max = 3500000},
297 .n = { .min = 1, .max = 4 },
298 .m = { .min = 104, .max = 138 },
299 .m1 = { .min = 17, .max = 23 },
300 .m2 = { .min = 5, .max = 11 },
301 .p = { .min = 10, .max = 30 },
302 .p1 = { .min = 1, .max = 3},
303 .p2 = { .dot_limit = 270000,
304 .p2_slow = 10,
305 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800306 },
Keith Packarde4b36692009-06-05 19:22:17 -0700307};
308
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300309static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700310 .dot = { .min = 22000, .max = 400000 },
311 .vco = { .min = 1750000, .max = 3500000},
312 .n = { .min = 1, .max = 4 },
313 .m = { .min = 104, .max = 138 },
314 .m1 = { .min = 16, .max = 23 },
315 .m2 = { .min = 5, .max = 11 },
316 .p = { .min = 5, .max = 80 },
317 .p1 = { .min = 1, .max = 8},
318 .p2 = { .dot_limit = 165000,
319 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700320};
321
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300322static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .dot = { .min = 20000, .max = 115000 },
324 .vco = { .min = 1750000, .max = 3500000 },
325 .n = { .min = 1, .max = 3 },
326 .m = { .min = 104, .max = 138 },
327 .m1 = { .min = 17, .max = 23 },
328 .m2 = { .min = 5, .max = 11 },
329 .p = { .min = 28, .max = 112 },
330 .p1 = { .min = 2, .max = 8 },
331 .p2 = { .dot_limit = 0,
332 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800333 },
Keith Packarde4b36692009-06-05 19:22:17 -0700334};
335
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300336static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .dot = { .min = 80000, .max = 224000 },
338 .vco = { .min = 1750000, .max = 3500000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 104, .max = 138 },
341 .m1 = { .min = 17, .max = 23 },
342 .m2 = { .min = 5, .max = 11 },
343 .p = { .min = 14, .max = 42 },
344 .p1 = { .min = 2, .max = 6 },
345 .p2 = { .dot_limit = 0,
346 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800347 },
Keith Packarde4b36692009-06-05 19:22:17 -0700348};
349
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300350static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .dot = { .min = 20000, .max = 400000},
352 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700353 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400354 .n = { .min = 3, .max = 6 },
355 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .m1 = { .min = 0, .max = 0 },
358 .m2 = { .min = 0, .max = 254 },
359 .p = { .min = 5, .max = 80 },
360 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 .p2 = { .dot_limit = 200000,
362 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700363};
364
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300365static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400366 .dot = { .min = 20000, .max = 400000 },
367 .vco = { .min = 1700000, .max = 3500000 },
368 .n = { .min = 3, .max = 6 },
369 .m = { .min = 2, .max = 256 },
370 .m1 = { .min = 0, .max = 0 },
371 .m2 = { .min = 0, .max = 254 },
372 .p = { .min = 7, .max = 112 },
373 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700374 .p2 = { .dot_limit = 112000,
375 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700376};
377
Eric Anholt273e27c2011-03-30 13:01:10 -0700378/* Ironlake / Sandybridge
379 *
380 * We calculate clock using (register_value + 2) for N/M1/M2, so here
381 * the range value for them is (actual_value - 2).
382 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300383static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 .dot = { .min = 25000, .max = 350000 },
385 .vco = { .min = 1760000, .max = 3510000 },
386 .n = { .min = 1, .max = 5 },
387 .m = { .min = 79, .max = 127 },
388 .m1 = { .min = 12, .max = 22 },
389 .m2 = { .min = 5, .max = 9 },
390 .p = { .min = 5, .max = 80 },
391 .p1 = { .min = 1, .max = 8 },
392 .p2 = { .dot_limit = 225000,
393 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700394};
395
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300396static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .dot = { .min = 25000, .max = 350000 },
398 .vco = { .min = 1760000, .max = 3510000 },
399 .n = { .min = 1, .max = 3 },
400 .m = { .min = 79, .max = 118 },
401 .m1 = { .min = 12, .max = 22 },
402 .m2 = { .min = 5, .max = 9 },
403 .p = { .min = 28, .max = 112 },
404 .p1 = { .min = 2, .max = 8 },
405 .p2 = { .dot_limit = 225000,
406 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800407};
408
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300409static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700410 .dot = { .min = 25000, .max = 350000 },
411 .vco = { .min = 1760000, .max = 3510000 },
412 .n = { .min = 1, .max = 3 },
413 .m = { .min = 79, .max = 127 },
414 .m1 = { .min = 12, .max = 22 },
415 .m2 = { .min = 5, .max = 9 },
416 .p = { .min = 14, .max = 56 },
417 .p1 = { .min = 2, .max = 8 },
418 .p2 = { .dot_limit = 225000,
419 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420};
421
Eric Anholt273e27c2011-03-30 13:01:10 -0700422/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300423static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700424 .dot = { .min = 25000, .max = 350000 },
425 .vco = { .min = 1760000, .max = 3510000 },
426 .n = { .min = 1, .max = 2 },
427 .m = { .min = 79, .max = 126 },
428 .m1 = { .min = 12, .max = 22 },
429 .m2 = { .min = 5, .max = 9 },
430 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400431 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .p2 = { .dot_limit = 225000,
433 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434};
435
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300436static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700437 .dot = { .min = 25000, .max = 350000 },
438 .vco = { .min = 1760000, .max = 3510000 },
439 .n = { .min = 1, .max = 3 },
440 .m = { .min = 79, .max = 126 },
441 .m1 = { .min = 12, .max = 22 },
442 .m2 = { .min = 5, .max = 9 },
443 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400444 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .p2 = { .dot_limit = 225000,
446 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800447};
448
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300449static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300450 /*
451 * These are the data rate limits (measured in fast clocks)
452 * since those are the strictest limits we have. The fast
453 * clock and actual rate limits are more relaxed, so checking
454 * them would make no difference.
455 */
456 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200457 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700458 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700459 .m1 = { .min = 2, .max = 3 },
460 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300461 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300462 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700463};
464
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300465static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300466 /*
467 * These are the data rate limits (measured in fast clocks)
468 * since those are the strictest limits we have. The fast
469 * clock and actual rate limits are more relaxed, so checking
470 * them would make no difference.
471 */
472 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200473 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300474 .n = { .min = 1, .max = 1 },
475 .m1 = { .min = 2, .max = 2 },
476 .m2 = { .min = 24 << 22, .max = 175 << 22 },
477 .p1 = { .min = 2, .max = 4 },
478 .p2 = { .p2_slow = 1, .p2_fast = 14 },
479};
480
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300481static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200482 /* FIXME: find real dot limits */
483 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530484 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200485 .n = { .min = 1, .max = 1 },
486 .m1 = { .min = 2, .max = 2 },
487 /* FIXME: find real m2 limits */
488 .m2 = { .min = 2 << 22, .max = 255 << 22 },
489 .p1 = { .min = 2, .max = 4 },
490 .p2 = { .p2_slow = 1, .p2_fast = 20 },
491};
492
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200493static bool
494needs_modeset(struct drm_crtc_state *state)
495{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200496 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200497}
498
Imre Deakdccbea32015-06-22 23:35:51 +0300499/*
500 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
501 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
502 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
503 * The helpers' return value is the rate of the clock that is fed to the
504 * display engine's pipe which can be the above fast dot clock rate or a
505 * divided-down version of it.
506 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500507/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300508static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800509{
Shaohua Li21778322009-02-23 15:19:16 +0800510 clock->m = clock->m2 + 2;
511 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200512 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300513 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300514 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
515 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300516
517 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800518}
519
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200520static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
521{
522 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
523}
524
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300525static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800526{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200527 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200529 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300530 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300531 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800535}
536
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300537static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300538{
539 clock->m = clock->m1 * clock->m2;
540 clock->p = clock->p1 * clock->p2;
541 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300542 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300543 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
544 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300545
546 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300547}
548
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300549int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300554 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300558
559 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300560}
561
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800562#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800563/**
564 * Returns whether the given set of divisors are valid for a given refclk with
565 * the given connectors.
566 */
567
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100568static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300569 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300570 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800571{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300572 if (clock->n < limit->n.min || limit->n.max < clock->n)
573 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800578 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400579 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300580
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100581 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200582 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300583 if (clock->m1 <= clock->m2)
584 INTELPllInvalid("m1 <= m2\n");
585
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100586 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200587 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300588 if (clock->p < limit->p.min || limit->p.max < clock->p)
589 INTELPllInvalid("p out of range\n");
590 if (clock->m < limit->m.min || limit->m.max < clock->m)
591 INTELPllInvalid("m out of range\n");
592 }
593
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400595 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
597 * connector, etc., rather than just a single range.
598 */
599 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
602 return true;
603}
604
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300606i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300607 const struct intel_crtc_state *crtc_state,
608 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800609{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300610 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800611
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300612 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100614 * For LVDS just rely on its current settings for dual-channel.
615 * We haven't figured out how to reliably set up different
616 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100618 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300621 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 } else {
623 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300628}
629
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200630/*
631 * Returns a set of divisors for the desired target clock with the given
632 * refclk, or FALSE. The returned values represent the clock equation:
633 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
634 *
635 * Target and reference clocks are specified in kHz.
636 *
637 * If match_clock is provided, then best_clock P divider must match the P
638 * divider from @match_clock used for LVDS downclocking.
639 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300641i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300642 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300643 int target, int refclk, struct dpll *match_clock,
644 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300645{
646 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300647 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300648 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800651
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300652 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
653
Zhao Yakui42158662009-11-20 11:24:18 +0800654 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
655 clock.m1++) {
656 for (clock.m2 = limit->m2.min;
657 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200658 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800659 break;
660 for (clock.n = limit->n.min;
661 clock.n <= limit->n.max; clock.n++) {
662 for (clock.p1 = limit->p1.min;
663 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 int this_err;
665
Imre Deakdccbea32015-06-22 23:35:51 +0300666 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100667 if (!intel_PLL_is_valid(to_i915(dev),
668 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000669 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800671 if (match_clock &&
672 clock.p != match_clock->p)
673 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674
675 this_err = abs(clock.dot - target);
676 if (this_err < err) {
677 *best_clock = clock;
678 err = this_err;
679 }
680 }
681 }
682 }
683 }
684
685 return (err != target);
686}
687
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200688/*
689 * Returns a set of divisors for the desired target clock with the given
690 * refclk, or FALSE. The returned values represent the clock equation:
691 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
692 *
693 * Target and reference clocks are specified in kHz.
694 *
695 * If match_clock is provided, then best_clock P divider must match the P
696 * divider from @match_clock used for LVDS downclocking.
697 */
Ma Lingd4906092009-03-18 20:13:27 +0800698static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300699pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200700 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300701 int target, int refclk, struct dpll *match_clock,
702 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200703{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300704 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300705 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 int err = target;
707
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200708 memset(best_clock, 0, sizeof(*best_clock));
709
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300710 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
711
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200712 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
713 clock.m1++) {
714 for (clock.m2 = limit->m2.min;
715 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200716 for (clock.n = limit->n.min;
717 clock.n <= limit->n.max; clock.n++) {
718 for (clock.p1 = limit->p1.min;
719 clock.p1 <= limit->p1.max; clock.p1++) {
720 int this_err;
721
Imre Deakdccbea32015-06-22 23:35:51 +0300722 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100723 if (!intel_PLL_is_valid(to_i915(dev),
724 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800725 &clock))
726 continue;
727 if (match_clock &&
728 clock.p != match_clock->p)
729 continue;
730
731 this_err = abs(clock.dot - target);
732 if (this_err < err) {
733 *best_clock = clock;
734 err = this_err;
735 }
736 }
737 }
738 }
739 }
740
741 return (err != target);
742}
743
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200744/*
745 * Returns a set of divisors for the desired target clock with the given
746 * refclk, or FALSE. The returned values represent the clock equation:
747 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200748 *
749 * Target and reference clocks are specified in kHz.
750 *
751 * If match_clock is provided, then best_clock P divider must match the P
752 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200753 */
Ma Lingd4906092009-03-18 20:13:27 +0800754static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300755g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200756 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300757 int target, int refclk, struct dpll *match_clock,
758 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800759{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300761 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800762 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300763 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400764 /* approximately equals target * 0.00585 */
765 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800766
767 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300768
769 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
770
Ma Lingd4906092009-03-18 20:13:27 +0800771 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200774 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800775 for (clock.m1 = limit->m1.max;
776 clock.m1 >= limit->m1.min; clock.m1--) {
777 for (clock.m2 = limit->m2.max;
778 clock.m2 >= limit->m2.min; clock.m2--) {
779 for (clock.p1 = limit->p1.max;
780 clock.p1 >= limit->p1.min; clock.p1--) {
781 int this_err;
782
Imre Deakdccbea32015-06-22 23:35:51 +0300783 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100784 if (!intel_PLL_is_valid(to_i915(dev),
785 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000786 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800787 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000788
789 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800790 if (this_err < err_most) {
791 *best_clock = clock;
792 err_most = this_err;
793 max_n = clock.n;
794 found = true;
795 }
796 }
797 }
798 }
799 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800800 return found;
801}
Ma Lingd4906092009-03-18 20:13:27 +0800802
Imre Deakd5dd62b2015-03-17 11:40:03 +0200803/*
804 * Check if the calculated PLL configuration is more optimal compared to the
805 * best configuration and error found so far. Return the calculated error.
806 */
807static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300808 const struct dpll *calculated_clock,
809 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200810 unsigned int best_error_ppm,
811 unsigned int *error_ppm)
812{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200813 /*
814 * For CHV ignore the error and consider only the P value.
815 * Prefer a bigger P value based on HW requirements.
816 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100817 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200818 *error_ppm = 0;
819
820 return calculated_clock->p > best_clock->p;
821 }
822
Imre Deak24be4e42015-03-17 11:40:04 +0200823 if (WARN_ON_ONCE(!target_freq))
824 return false;
825
Imre Deakd5dd62b2015-03-17 11:40:03 +0200826 *error_ppm = div_u64(1000000ULL *
827 abs(target_freq - calculated_clock->dot),
828 target_freq);
829 /*
830 * Prefer a better P value over a better (smaller) error if the error
831 * is small. Ensure this preference for future configurations too by
832 * setting the error to 0.
833 */
834 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
835 *error_ppm = 0;
836
837 return true;
838 }
839
840 return *error_ppm + 10 < best_error_ppm;
841}
842
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200843/*
844 * Returns a set of divisors for the desired target clock with the given
845 * refclk, or FALSE. The returned values represent the clock equation:
846 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
847 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800848static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300849vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200850 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300851 int target, int refclk, struct dpll *match_clock,
852 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700853{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200854 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300855 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300856 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300857 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300858 /* min update 19.2 MHz */
859 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300860 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700861
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300862 target *= 5; /* fast clock */
863
864 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700865
866 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300867 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300868 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300869 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300870 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700872 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300873 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200874 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300875
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300876 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
877 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300878
Imre Deakdccbea32015-06-22 23:35:51 +0300879 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100881 if (!intel_PLL_is_valid(to_i915(dev),
882 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300883 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300884 continue;
885
Imre Deakd5dd62b2015-03-17 11:40:03 +0200886 if (!vlv_PLL_is_optimal(dev, target,
887 &clock,
888 best_clock,
889 bestppm, &ppm))
890 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300891
Imre Deakd5dd62b2015-03-17 11:40:03 +0200892 *best_clock = clock;
893 bestppm = ppm;
894 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700895 }
896 }
897 }
898 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300900 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700901}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200903/*
904 * Returns a set of divisors for the desired target clock with the given
905 * refclk, or FALSE. The returned values represent the clock equation:
906 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
907 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300908static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300909chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200910 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300911 int target, int refclk, struct dpll *match_clock,
912 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300913{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200914 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300915 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300917 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300918 uint64_t m2;
919 int found = false;
920
921 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200922 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300923
924 /*
925 * Based on hardware doc, the n always set to 1, and m1 always
926 * set to 2. If requires to support 200Mhz refclk, we need to
927 * revisit this because n may not 1 anymore.
928 */
929 clock.n = 1, clock.m1 = 2;
930 target *= 5; /* fast clock */
931
932 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
933 for (clock.p2 = limit->p2.p2_fast;
934 clock.p2 >= limit->p2.p2_slow;
935 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200936 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300937
938 clock.p = clock.p1 * clock.p2;
939
940 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
941 clock.n) << 22, refclk * clock.m1);
942
943 if (m2 > INT_MAX/clock.m1)
944 continue;
945
946 clock.m2 = m2;
947
Imre Deakdccbea32015-06-22 23:35:51 +0300948 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100950 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300951 continue;
952
Imre Deak9ca3ba02015-03-17 11:40:05 +0200953 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
954 best_error_ppm, &error_ppm))
955 continue;
956
957 *best_clock = clock;
958 best_error_ppm = error_ppm;
959 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300960 }
961 }
962
963 return found;
964}
965
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300967 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200968{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200969 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300970 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200972 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200973 target_clock, refclk, NULL, best_clock);
974}
975
Ville Syrjälä525b9312016-10-31 22:37:02 +0200976bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300977{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978 /* Be paranoid as we can arrive here with only partial
979 * state retrieved from the hardware during setup.
980 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100981 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300982 * as Haswell has gained clock readout/fastboot support.
983 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000984 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300985 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700986 *
987 * FIXME: The intel_crtc->active here should be switched to
988 * crtc->state->active once we have proper CRTC states wired up
989 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300990 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200991 return crtc->active && crtc->base.primary->state->fb &&
992 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300993}
994
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200995enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
996 enum pipe pipe)
997{
Ville Syrjälä98187832016-10-31 22:37:10 +0200998 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001000 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001001}
1002
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001003static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001004{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001005 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001006 u32 line1, line2;
1007 u32 line_mask;
1008
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001009 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001010 line_mask = DSL_LINEMASK_GEN2;
1011 else
1012 line_mask = DSL_LINEMASK_GEN3;
1013
1014 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001015 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001016 line2 = I915_READ(reg) & line_mask;
1017
1018 return line1 == line2;
1019}
1020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021/*
1022 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001023 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001029 * On Gen4 and above:
1030 * wait for the pipe register state bit to turn off
1031 *
1032 * Otherwise:
1033 * wait for the display line value to settle (it usually
1034 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001035 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001036 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001037static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001039 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001040 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001041 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001043 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001044 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001045
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001047 if (intel_wait_for_register(dev_priv,
1048 reg, I965_PIPECONF_ACTIVE, 0,
1049 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001050 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001051 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001052 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001053 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001054 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001056}
1057
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001059void assert_pll(struct drm_i915_private *dev_priv,
1060 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001062 u32 val;
1063 bool cur_state;
1064
Ville Syrjälä649636e2015-09-22 19:50:01 +03001065 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001066 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001067 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001069 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001070}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001071
Jani Nikula23538ef2013-08-27 15:12:22 +03001072/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001073void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001074{
1075 u32 val;
1076 bool cur_state;
1077
Ville Syrjäläa5805162015-05-26 20:42:30 +03001078 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001079 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001080 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001081
1082 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001083 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001084 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001085 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001086}
Jani Nikula23538ef2013-08-27 15:12:22 +03001087
Jesse Barnes040484a2011-01-03 12:14:26 -08001088static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1089 enum pipe pipe, bool state)
1090{
Jesse Barnes040484a2011-01-03 12:14:26 -08001091 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1093 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001094
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001095 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001096 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001097 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001098 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001099 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001101 cur_state = !!(val & FDI_TX_ENABLE);
1102 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001103 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001104 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001105 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001106}
1107#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1108#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1109
1110static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1111 enum pipe pipe, bool state)
1112{
Jesse Barnes040484a2011-01-03 12:14:26 -08001113 u32 val;
1114 bool cur_state;
1115
Ville Syrjälä649636e2015-09-22 19:50:01 +03001116 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001117 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001120 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
Jesse Barnes040484a2011-01-03 12:14:26 -08001128 u32 val;
1129
1130 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001131 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001132 return;
1133
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001135 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 return;
1137
Ville Syrjälä649636e2015-09-22 19:50:01 +03001138 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001139 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001140}
1141
Daniel Vetter55607e82013-06-16 21:42:39 +02001142void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1143 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001144{
Jesse Barnes040484a2011-01-03 12:14:26 -08001145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
Ville Syrjälä649636e2015-09-22 19:50:01 +03001148 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001150 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001151 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001152 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001153}
1154
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001155void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001156{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001157 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 u32 val;
1159 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001160 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001162 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001163 return;
1164
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001165 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001166 u32 port_sel;
1167
Imre Deak44cb7342016-08-10 14:07:29 +03001168 pp_reg = PP_CONTROL(0);
1169 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001170
1171 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1172 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1173 panel_pipe = PIPE_B;
1174 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001175 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001176 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001177 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001178 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001179 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001180 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001181 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1182 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001183 }
1184
1185 val = I915_READ(pp_reg);
1186 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001187 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188 locked = false;
1189
Rob Clarke2c719b2014-12-15 13:56:32 -05001190 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001192 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193}
1194
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001195static void assert_cursor(struct drm_i915_private *dev_priv,
1196 enum pipe pipe, bool state)
1197{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001198 bool cur_state;
1199
Jani Nikula2a307c22016-11-30 17:43:04 +02001200 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001201 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001202 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001203 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001204
Rob Clarke2c719b2014-12-15 13:56:32 -05001205 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001206 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001207 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208}
1209#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1210#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1211
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001212void assert_pipe(struct drm_i915_private *dev_priv,
1213 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001214{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001215 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001216 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1217 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001218 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001220 /* we keep both pipes enabled on 830 */
1221 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001222 state = true;
1223
Imre Deak4feed0e2016-02-12 18:55:14 +02001224 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1225 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001227 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001228
1229 intel_display_power_put(dev_priv, power_domain);
1230 } else {
1231 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001232 }
1233
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001235 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001236 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001237}
1238
Chris Wilson931872f2012-01-16 23:01:13 +00001239static void assert_plane(struct drm_i915_private *dev_priv,
1240 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001243 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001246 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001248 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001249 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250}
1251
Chris Wilson931872f2012-01-16 23:01:13 +00001252#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1253#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1254
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001258 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
Ville Syrjälä653e1022013-06-04 13:49:05 +03001260 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001262 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001263 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001264 "plane %c assertion failure, should be disabled but not\n",
1265 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001266 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001267 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001268
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001270 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001271 u32 val = I915_READ(DSPCNTR(i));
1272 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001274 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001275 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1276 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277 }
1278}
1279
Jesse Barnes19332d72013-03-28 09:55:38 -07001280static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
1282{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001283 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001284
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001285 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001286 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001287 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001289 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1290 sprite, pipe_name(pipe));
1291 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001292 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001293 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001294 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001295 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001297 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001299 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001301 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001302 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001303 plane_name(pipe), pipe_name(pipe));
Ville Syrjäläab330812017-04-21 21:14:32 +03001304 } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001305 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001306 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001307 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1308 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001309 }
1310}
1311
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001312static void assert_vblank_disabled(struct drm_crtc *crtc)
1313{
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001315 drm_crtc_vblank_put(crtc);
1316}
1317
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001318void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1319 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001320{
Jesse Barnes92f25842011-01-04 15:09:34 -08001321 u32 val;
1322 bool enabled;
1323
Ville Syrjälä649636e2015-09-22 19:50:01 +03001324 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001325 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001327 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001329}
1330
Keith Packard4e634382011-08-06 10:39:45 -07001331static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001333{
1334 if ((val & DP_PORT_EN) == 0)
1335 return false;
1336
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001337 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001338 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001339 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1340 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001341 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001342 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1343 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001344 } else {
1345 if ((val & DP_PIPE_MASK) != (pipe << 30))
1346 return false;
1347 }
1348 return true;
1349}
1350
Keith Packard1519b992011-08-06 10:35:34 -07001351static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe, u32 val)
1353{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001354 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001355 return false;
1356
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001357 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001358 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001359 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001360 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001361 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1362 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001363 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001364 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001365 return false;
1366 }
1367 return true;
1368}
1369
1370static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1371 enum pipe pipe, u32 val)
1372{
1373 if ((val & LVDS_PORT_EN) == 0)
1374 return false;
1375
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001376 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001377 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1378 return false;
1379 } else {
1380 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1381 return false;
1382 }
1383 return true;
1384}
1385
1386static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
1389 if ((val & ADPA_DAC_ENABLE) == 0)
1390 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001391 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001392 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1393 return false;
1394 } else {
1395 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1396 return false;
1397 }
1398 return true;
1399}
1400
Jesse Barnes291906f2011-02-02 12:28:03 -08001401static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001402 enum pipe pipe, i915_reg_t reg,
1403 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001404{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001405 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001406 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001408 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001409
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001410 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001411 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001412 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001413}
1414
1415static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001416 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001417{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001418 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001420 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001421 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001422
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001423 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001424 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001425 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
1428static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1429 enum pipe pipe)
1430{
Jesse Barnes291906f2011-02-02 12:28:03 -08001431 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001432
Keith Packardf0575e92011-07-25 22:12:43 -07001433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1434 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1435 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001436
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001441
Ville Syrjälä649636e2015-09-22 19:50:01 +03001442 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001443 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001444 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001445 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001446
Paulo Zanonie2debe92013-02-18 19:00:27 -03001447 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1448 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1449 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001450}
1451
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001452static void _vlv_enable_pll(struct intel_crtc *crtc,
1453 const struct intel_crtc_state *pipe_config)
1454{
1455 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1456 enum pipe pipe = crtc->pipe;
1457
1458 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1459 POSTING_READ(DPLL(pipe));
1460 udelay(150);
1461
Chris Wilson2c30b432016-06-30 15:32:54 +01001462 if (intel_wait_for_register(dev_priv,
1463 DPLL(pipe),
1464 DPLL_LOCK_VLV,
1465 DPLL_LOCK_VLV,
1466 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001467 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1468}
1469
Ville Syrjäläd288f652014-10-28 13:20:22 +02001470static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001471 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001473 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001474 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001476 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001477
Daniel Vetter87442f72013-06-06 00:52:17 +02001478 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001479 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001480
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001481 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1482 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001483
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001484 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1485 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001486}
1487
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001488
1489static void _chv_enable_pll(struct intel_crtc *crtc,
1490 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001491{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001492 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001493 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001495 u32 tmp;
1496
Ville Syrjäläa5805162015-05-26 20:42:30 +03001497 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001498
1499 /* Enable back the 10bit clock to display controller */
1500 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1501 tmp |= DPIO_DCLKP_EN;
1502 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1503
Ville Syrjälä54433e92015-05-26 20:42:31 +03001504 mutex_unlock(&dev_priv->sb_lock);
1505
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001506 /*
1507 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1508 */
1509 udelay(1);
1510
1511 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001512 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001513
1514 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001515 if (intel_wait_for_register(dev_priv,
1516 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1517 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001518 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001519}
1520
1521static void chv_enable_pll(struct intel_crtc *crtc,
1522 const struct intel_crtc_state *pipe_config)
1523{
1524 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1525 enum pipe pipe = crtc->pipe;
1526
1527 assert_pipe_disabled(dev_priv, pipe);
1528
1529 /* PLL is protected by panel, make sure we can write it */
1530 assert_panel_unlocked(dev_priv, pipe);
1531
1532 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1533 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534
Ville Syrjäläc2317752016-03-15 16:39:56 +02001535 if (pipe != PIPE_A) {
1536 /*
1537 * WaPixelRepeatModeFixForC0:chv
1538 *
1539 * DPLLCMD is AWOL. Use chicken bits to propagate
1540 * the value from DPLLBMD to either pipe B or C.
1541 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001542 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001543 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1544 I915_WRITE(CBR4_VLV, 0);
1545 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1546
1547 /*
1548 * DPLLB VGA mode also seems to cause problems.
1549 * We should always have it disabled.
1550 */
1551 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1552 } else {
1553 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1554 POSTING_READ(DPLL_MD(pipe));
1555 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556}
1557
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001558static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559{
1560 struct intel_crtc *crtc;
1561 int count = 0;
1562
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001563 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001564 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001565 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1566 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001567
1568 return count;
1569}
1570
Ville Syrjälä939994d2017-09-13 17:08:56 +03001571static void i9xx_enable_pll(struct intel_crtc *crtc,
1572 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001573{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001574 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001575 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001576 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001577 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001578
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001579 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001580
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001581 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001582 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001583 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001584
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001585 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001586 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001587 /*
1588 * It appears to be important that we don't enable this
1589 * for the current pipe before otherwise configuring the
1590 * PLL. No idea how this should be handled if multiple
1591 * DVO outputs are enabled simultaneosly.
1592 */
1593 dpll |= DPLL_DVO_2X_MODE;
1594 I915_WRITE(DPLL(!crtc->pipe),
1595 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1596 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001597
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001598 /*
1599 * Apparently we need to have VGA mode enabled prior to changing
1600 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1601 * dividers, even though the register value does change.
1602 */
1603 I915_WRITE(reg, 0);
1604
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001605 I915_WRITE(reg, dpll);
1606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607 /* Wait for the clocks to stabilize. */
1608 POSTING_READ(reg);
1609 udelay(150);
1610
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001611 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001612 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001613 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 } else {
1615 /* The pixel multiplier can only be updated once the
1616 * DPLL is enabled and the clocks are stable.
1617 *
1618 * So write it again.
1619 */
1620 I915_WRITE(reg, dpll);
1621 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622
1623 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001624 for (i = 0; i < 3; i++) {
1625 I915_WRITE(reg, dpll);
1626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
1628 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001629}
1630
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001631static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001632{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001633 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001634 enum pipe pipe = crtc->pipe;
1635
1636 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001637 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001638 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001639 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001640 I915_WRITE(DPLL(PIPE_B),
1641 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1642 I915_WRITE(DPLL(PIPE_A),
1643 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1644 }
1645
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001646 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001647 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001648 return;
1649
1650 /* Make sure the pipe isn't still relying on us */
1651 assert_pipe_disabled(dev_priv, pipe);
1652
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001653 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001654 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655}
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1658{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001659 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001660
1661 /* Make sure the pipe isn't still relying on us */
1662 assert_pipe_disabled(dev_priv, pipe);
1663
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001664 val = DPLL_INTEGRATED_REF_CLK_VLV |
1665 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1666 if (pipe != PIPE_A)
1667 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1668
Jesse Barnesf6071162013-10-01 10:41:38 -07001669 I915_WRITE(DPLL(pipe), val);
1670 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001671}
1672
1673static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1674{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001675 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001676 u32 val;
1677
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001678 /* Make sure the pipe isn't still relying on us */
1679 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001680
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001681 val = DPLL_SSC_REF_CLK_CHV |
1682 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 if (pipe != PIPE_A)
1684 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001685
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001686 I915_WRITE(DPLL(pipe), val);
1687 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001688
Ville Syrjäläa5805162015-05-26 20:42:30 +03001689 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001690
1691 /* Disable 10bit clock to display controller */
1692 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1693 val &= ~DPIO_DCLKP_EN;
1694 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1695
Ville Syrjäläa5805162015-05-26 20:42:30 +03001696 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001697}
1698
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001699void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001700 struct intel_digital_port *dport,
1701 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001702{
1703 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001704 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001705
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001706 switch (dport->port) {
1707 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001708 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001709 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001710 break;
1711 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001712 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001713 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001714 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001715 break;
1716 case PORT_D:
1717 port_mask = DPLL_PORTD_READY_MASK;
1718 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001719 break;
1720 default:
1721 BUG();
1722 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001723
Chris Wilson370004d2016-06-30 15:32:56 +01001724 if (intel_wait_for_register(dev_priv,
1725 dpll_reg, port_mask, expected_mask,
1726 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001727 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1728 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001729}
1730
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001731static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1732 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001733{
Ville Syrjälä98187832016-10-31 22:37:10 +02001734 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1735 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001736 i915_reg_t reg;
1737 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001738
Jesse Barnes040484a2011-01-03 12:14:26 -08001739 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001740 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001741
1742 /* FDI must be feeding us bits for PCH ports */
1743 assert_fdi_tx_enabled(dev_priv, pipe);
1744 assert_fdi_rx_enabled(dev_priv, pipe);
1745
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001746 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001747 /* Workaround: Set the timing override bit before enabling the
1748 * pch transcoder. */
1749 reg = TRANS_CHICKEN2(pipe);
1750 val = I915_READ(reg);
1751 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1752 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001753 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001754
Daniel Vetterab9412b2013-05-03 11:49:46 +02001755 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001756 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001757 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001759 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001760 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001761 * Make the BPC in transcoder be consistent with
1762 * that in pipeconf reg. For HDMI we must use 8bpc
1763 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001764 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001765 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001766 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001767 val |= PIPECONF_8BPC;
1768 else
1769 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001770 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001771
1772 val &= ~TRANS_INTERLACE_MASK;
1773 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001774 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001775 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001776 val |= TRANS_LEGACY_INTERLACED_ILK;
1777 else
1778 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001779 else
1780 val |= TRANS_PROGRESSIVE;
1781
Jesse Barnes040484a2011-01-03 12:14:26 -08001782 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001783 if (intel_wait_for_register(dev_priv,
1784 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1785 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001786 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001787}
1788
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001789static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001790 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001791{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001792 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001794 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001795 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001796 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001798 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001799 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001800 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001801 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001802
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001803 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001804 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001805
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001806 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1807 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001808 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001809 else
1810 val |= TRANS_PROGRESSIVE;
1811
Daniel Vetterab9412b2013-05-03 11:49:46 +02001812 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001813 if (intel_wait_for_register(dev_priv,
1814 LPT_TRANSCONF,
1815 TRANS_STATE_ENABLE,
1816 TRANS_STATE_ENABLE,
1817 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001818 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001819}
1820
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001821static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1822 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001823{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001824 i915_reg_t reg;
1825 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001826
1827 /* FDI relies on the transcoder */
1828 assert_fdi_tx_disabled(dev_priv, pipe);
1829 assert_fdi_rx_disabled(dev_priv, pipe);
1830
Jesse Barnes291906f2011-02-02 12:28:03 -08001831 /* Ports must be off as well */
1832 assert_pch_ports_disabled(dev_priv, pipe);
1833
Daniel Vetterab9412b2013-05-03 11:49:46 +02001834 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001835 val = I915_READ(reg);
1836 val &= ~TRANS_ENABLE;
1837 I915_WRITE(reg, val);
1838 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001839 if (intel_wait_for_register(dev_priv,
1840 reg, TRANS_STATE_ENABLE, 0,
1841 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001842 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001843
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001844 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001845 /* Workaround: Clear the timing override chicken bit again. */
1846 reg = TRANS_CHICKEN2(pipe);
1847 val = I915_READ(reg);
1848 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1849 I915_WRITE(reg, val);
1850 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001851}
1852
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001853void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001854{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001855 u32 val;
1856
Daniel Vetterab9412b2013-05-03 11:49:46 +02001857 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001858 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001859 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001860 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001861 if (intel_wait_for_register(dev_priv,
1862 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1863 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001864 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001865
1866 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001867 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001868 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001869 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001870}
1871
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001872enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001873{
1874 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1875
1876 WARN_ON(!crtc->config->has_pch_encoder);
1877
1878 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001879 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001880 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001881 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001882}
1883
Jesse Barnes92f25842011-01-04 15:09:34 -08001884/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001885 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001886 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001888 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001890 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001891static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001892{
Paulo Zanoni03722642014-01-17 13:51:09 -02001893 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001894 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001895 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001896 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001897 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001898 u32 val;
1899
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001900 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1901
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001902 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001903 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001904 assert_sprites_disabled(dev_priv, pipe);
1905
Jesse Barnesb24e7172011-01-04 15:09:30 -08001906 /*
1907 * A pipe without a PLL won't actually be able to drive bits from
1908 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1909 * need the check.
1910 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001911 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001912 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001913 assert_dsi_pll_enabled(dev_priv);
1914 else
1915 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001916 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001917 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001918 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001919 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001920 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001921 assert_fdi_tx_pll_enabled(dev_priv,
1922 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001923 }
1924 /* FIXME: assert CPU port conditions for SNB+ */
1925 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001926
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001927 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001928 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001929 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001930 /* we keep both pipes enabled on 830 */
1931 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001932 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001933 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001934
1935 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001936 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001937
1938 /*
1939 * Until the pipe starts DSL will read as 0, which would cause
1940 * an apparent vblank timestamp jump, which messes up also the
1941 * frame count when it's derived from the timestamps. So let's
1942 * wait for the pipe to start properly before we call
1943 * drm_crtc_vblank_on()
1944 */
1945 if (dev->max_vblank_count == 0 &&
1946 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1947 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001948}
1949
1950/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001951 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001953 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001954 * Disable the pipe of @crtc, making sure that various hardware
1955 * specific requirements are met, if applicable, e.g. plane
1956 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957 *
1958 * Will wait until the pipe has shut down before returning.
1959 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001960static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001961{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001962 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001963 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001964 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001965 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001966 u32 val;
1967
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001968 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1969
Jesse Barnesb24e7172011-01-04 15:09:30 -08001970 /*
1971 * Make sure planes won't keep trying to pump pixels to us,
1972 * or we might hang the display.
1973 */
1974 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001975 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001976 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001977
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001978 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001979 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001980 if ((val & PIPECONF_ENABLE) == 0)
1981 return;
1982
Ville Syrjälä67adc642014-08-15 01:21:57 +03001983 /*
1984 * Double wide has implications for planes
1985 * so best keep it disabled when not needed.
1986 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001987 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001988 val &= ~PIPECONF_DOUBLE_WIDE;
1989
1990 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001991 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001992 val &= ~PIPECONF_ENABLE;
1993
1994 I915_WRITE(reg, val);
1995 if ((val & PIPECONF_ENABLE) == 0)
1996 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001997}
1998
Ville Syrjälä832be822016-01-12 21:08:33 +02001999static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2000{
2001 return IS_GEN2(dev_priv) ? 2048 : 4096;
2002}
2003
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002004static unsigned int
2005intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002006{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002007 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2008 unsigned int cpp = fb->format->cpp[plane];
2009
2010 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002011 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002012 return cpp;
2013 case I915_FORMAT_MOD_X_TILED:
2014 if (IS_GEN2(dev_priv))
2015 return 128;
2016 else
2017 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002018 case I915_FORMAT_MOD_Y_TILED_CCS:
2019 if (plane == 1)
2020 return 128;
2021 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002022 case I915_FORMAT_MOD_Y_TILED:
2023 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2024 return 128;
2025 else
2026 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002027 case I915_FORMAT_MOD_Yf_TILED_CCS:
2028 if (plane == 1)
2029 return 128;
2030 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002031 case I915_FORMAT_MOD_Yf_TILED:
2032 switch (cpp) {
2033 case 1:
2034 return 64;
2035 case 2:
2036 case 4:
2037 return 128;
2038 case 8:
2039 case 16:
2040 return 256;
2041 default:
2042 MISSING_CASE(cpp);
2043 return cpp;
2044 }
2045 break;
2046 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002047 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002048 return cpp;
2049 }
2050}
2051
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052static unsigned int
2053intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002054{
Ben Widawsky2f075562017-03-24 14:29:48 -07002055 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02002056 return 1;
2057 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002058 return intel_tile_size(to_i915(fb->dev)) /
2059 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002060}
2061
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002062/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002063static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002064 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002065 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002066{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002067 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2068 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002069
2070 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002071 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002072}
2073
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002074unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002075intel_fb_align_height(const struct drm_framebuffer *fb,
2076 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002077{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002078 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002079
2080 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002081}
2082
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002083unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2084{
2085 unsigned int size = 0;
2086 int i;
2087
2088 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2089 size += rot_info->plane[i].width * rot_info->plane[i].height;
2090
2091 return size;
2092}
2093
Daniel Vetter75c82a52015-10-14 16:51:04 +02002094static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002095intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2096 const struct drm_framebuffer *fb,
2097 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002098{
Chris Wilson7b92c042017-01-14 00:28:26 +00002099 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002100 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002101 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002102 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002103 }
2104}
2105
Ville Syrjäläfabac482017-03-27 21:55:43 +03002106static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2107{
2108 if (IS_I830(dev_priv))
2109 return 16 * 1024;
2110 else if (IS_I85X(dev_priv))
2111 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002112 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2113 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002114 else
2115 return 4 * 1024;
2116}
2117
Ville Syrjälä603525d2016-01-12 21:08:37 +02002118static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002119{
2120 if (INTEL_INFO(dev_priv)->gen >= 9)
2121 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002122 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002123 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002124 return 128 * 1024;
2125 else if (INTEL_INFO(dev_priv)->gen >= 4)
2126 return 4 * 1024;
2127 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002128 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002129}
2130
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002131static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2132 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002133{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002134 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2135
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002136 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002137 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002138 return 4096;
2139
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002140 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002141 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002142 return intel_linear_alignment(dev_priv);
2143 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002144 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002145 return 256 * 1024;
2146 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002147 case I915_FORMAT_MOD_Y_TILED_CCS:
2148 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002149 case I915_FORMAT_MOD_Y_TILED:
2150 case I915_FORMAT_MOD_Yf_TILED:
2151 return 1 * 1024 * 1024;
2152 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002153 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002154 return 0;
2155 }
2156}
2157
Chris Wilson058d88c2016-08-15 10:49:06 +01002158struct i915_vma *
2159intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002160{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002161 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002162 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002163 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002164 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002165 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002166 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002167
Matt Roperebcdd392014-07-09 16:22:11 -07002168 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2169
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002170 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002171
Ville Syrjälä3465c582016-02-15 22:54:43 +02002172 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002173
Chris Wilson693db182013-03-05 14:52:39 +00002174 /* Note that the w/a also requires 64 PTE of padding following the
2175 * bo. We currently fill all unused PTE with the shadow page and so
2176 * we should always have valid PTE following the scanout preventing
2177 * the VT-d warning.
2178 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002179 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002180 alignment = 256 * 1024;
2181
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002182 /*
2183 * Global gtt pte registers are special registers which actually forward
2184 * writes to a chunk of system memory. Which means that there is no risk
2185 * that the register values disappear as soon as we call
2186 * intel_runtime_pm_put(), so it is correct to wrap only the
2187 * pin/unpin/fence and not more.
2188 */
2189 intel_runtime_pm_get(dev_priv);
2190
Daniel Vetter9db529a2017-08-08 10:08:28 +02002191 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2192
Chris Wilson058d88c2016-08-15 10:49:06 +01002193 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002194 if (IS_ERR(vma))
2195 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002196
Chris Wilson05a20d02016-08-18 17:16:55 +01002197 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002198 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2199 * fence, whereas 965+ only requires a fence if using
2200 * framebuffer compression. For simplicity, we always, when
2201 * possible, install a fence as the cost is not that onerous.
2202 *
2203 * If we fail to fence the tiled scanout, then either the
2204 * modeset will reject the change (which is highly unlikely as
2205 * the affected systems, all but one, do not have unmappable
2206 * space) or we will not be able to enable full powersaving
2207 * techniques (also likely not to apply due to various limits
2208 * FBC and the like impose on the size of the buffer, which
2209 * presumably we violated anyway with this unmappable buffer).
2210 * Anyway, it is presumably better to stumble onwards with
2211 * something and try to run the system in a "less than optimal"
2212 * mode that matches the user configuration.
2213 */
Chris Wilson3bd40732017-10-09 09:43:56 +01002214 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002215 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002216
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002217 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002218err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002219 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2220
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002221 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002222 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002223}
2224
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002225void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002226{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002227 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002228
Chris Wilson49ef5292016-08-18 17:17:00 +01002229 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002230 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002231 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002232}
2233
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002234static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2235 unsigned int rotation)
2236{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002237 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002238 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2239 else
2240 return fb->pitches[plane];
2241}
2242
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002243/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002244 * Convert the x/y offsets into a linear offset.
2245 * Only valid with 0/180 degree rotation, which is fine since linear
2246 * offset is only used with linear buffers on pre-hsw and tiled buffers
2247 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2248 */
2249u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002250 const struct intel_plane_state *state,
2251 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002252{
Ville Syrjälä29490562016-01-20 18:02:50 +02002253 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002254 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002255 unsigned int pitch = fb->pitches[plane];
2256
2257 return y * pitch + x * cpp;
2258}
2259
2260/*
2261 * Add the x/y offsets derived from fb->offsets[] to the user
2262 * specified plane src x/y offsets. The resulting x/y offsets
2263 * specify the start of scanout from the beginning of the gtt mapping.
2264 */
2265void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002266 const struct intel_plane_state *state,
2267 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002268
2269{
Ville Syrjälä29490562016-01-20 18:02:50 +02002270 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2271 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002272
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002273 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002274 *x += intel_fb->rotated[plane].x;
2275 *y += intel_fb->rotated[plane].y;
2276 } else {
2277 *x += intel_fb->normal[plane].x;
2278 *y += intel_fb->normal[plane].y;
2279 }
2280}
2281
Ville Syrjälä303ba692017-08-24 22:10:49 +03002282static u32 __intel_adjust_tile_offset(int *x, int *y,
2283 unsigned int tile_width,
2284 unsigned int tile_height,
2285 unsigned int tile_size,
2286 unsigned int pitch_tiles,
2287 u32 old_offset,
2288 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002289{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002290 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002291 unsigned int tiles;
2292
2293 WARN_ON(old_offset & (tile_size - 1));
2294 WARN_ON(new_offset & (tile_size - 1));
2295 WARN_ON(new_offset > old_offset);
2296
2297 tiles = (old_offset - new_offset) / tile_size;
2298
2299 *y += tiles / pitch_tiles * tile_height;
2300 *x += tiles % pitch_tiles * tile_width;
2301
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002302 /* minimize x in case it got needlessly big */
2303 *y += *x / pitch_pixels * tile_height;
2304 *x %= pitch_pixels;
2305
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002306 return new_offset;
2307}
2308
Ville Syrjälä303ba692017-08-24 22:10:49 +03002309static u32 _intel_adjust_tile_offset(int *x, int *y,
2310 const struct drm_framebuffer *fb, int plane,
2311 unsigned int rotation,
2312 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002313{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002314 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002315 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002316 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2317
2318 WARN_ON(new_offset > old_offset);
2319
Ben Widawsky2f075562017-03-24 14:29:48 -07002320 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002321 unsigned int tile_size, tile_width, tile_height;
2322 unsigned int pitch_tiles;
2323
2324 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002325 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002326
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002327 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002328 pitch_tiles = pitch / tile_height;
2329 swap(tile_width, tile_height);
2330 } else {
2331 pitch_tiles = pitch / (tile_width * cpp);
2332 }
2333
Ville Syrjälä303ba692017-08-24 22:10:49 +03002334 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2335 tile_size, pitch_tiles,
2336 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002337 } else {
2338 old_offset += *y * pitch + *x * cpp;
2339
2340 *y = (old_offset - new_offset) / pitch;
2341 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2342 }
2343
2344 return new_offset;
2345}
2346
2347/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002348 * Adjust the tile offset by moving the difference into
2349 * the x/y offsets.
2350 */
2351static u32 intel_adjust_tile_offset(int *x, int *y,
2352 const struct intel_plane_state *state, int plane,
2353 u32 old_offset, u32 new_offset)
2354{
2355 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2356 state->base.rotation,
2357 old_offset, new_offset);
2358}
2359
2360/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002361 * Computes the linear offset to the base tile and adjusts
2362 * x, y. bytes per pixel is assumed to be a power-of-two.
2363 *
2364 * In the 90/270 rotated case, x and y are assumed
2365 * to be already rotated to match the rotated GTT view, and
2366 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002367 *
2368 * This function is used when computing the derived information
2369 * under intel_framebuffer, so using any of that information
2370 * here is not allowed. Anything under drm_framebuffer can be
2371 * used. This is why the user has to pass in the pitch since it
2372 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002373 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002374static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2375 int *x, int *y,
2376 const struct drm_framebuffer *fb, int plane,
2377 unsigned int pitch,
2378 unsigned int rotation,
2379 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002380{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002381 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002382 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002383 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002384
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002385 if (alignment)
2386 alignment--;
2387
Ben Widawsky2f075562017-03-24 14:29:48 -07002388 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002389 unsigned int tile_size, tile_width, tile_height;
2390 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002391
Ville Syrjäläd8433102016-01-12 21:08:35 +02002392 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002393 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002394
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002395 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002396 pitch_tiles = pitch / tile_height;
2397 swap(tile_width, tile_height);
2398 } else {
2399 pitch_tiles = pitch / (tile_width * cpp);
2400 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002401
Ville Syrjäläd8433102016-01-12 21:08:35 +02002402 tile_rows = *y / tile_height;
2403 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002404
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002405 tiles = *x / tile_width;
2406 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002407
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002408 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2409 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002410
Ville Syrjälä303ba692017-08-24 22:10:49 +03002411 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2412 tile_size, pitch_tiles,
2413 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002414 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002415 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002416 offset_aligned = offset & ~alignment;
2417
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002418 *y = (offset & alignment) / pitch;
2419 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002420 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002421
2422 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002423}
2424
Ville Syrjälä6687c902015-09-15 13:16:41 +03002425u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002426 const struct intel_plane_state *state,
2427 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002428{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002429 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2430 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002431 const struct drm_framebuffer *fb = state->base.fb;
2432 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002433 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002434 u32 alignment;
2435
2436 if (intel_plane->id == PLANE_CURSOR)
2437 alignment = intel_cursor_alignment(dev_priv);
2438 else
2439 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002440
2441 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2442 rotation, alignment);
2443}
2444
Ville Syrjälä303ba692017-08-24 22:10:49 +03002445/* Convert the fb->offset[] into x/y offsets */
2446static int intel_fb_offset_to_xy(int *x, int *y,
2447 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002448{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002449 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002450
Ville Syrjälä303ba692017-08-24 22:10:49 +03002451 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2452 fb->offsets[plane] % intel_tile_size(dev_priv))
2453 return -EINVAL;
2454
2455 *x = 0;
2456 *y = 0;
2457
2458 _intel_adjust_tile_offset(x, y,
2459 fb, plane, DRM_MODE_ROTATE_0,
2460 fb->offsets[plane], 0);
2461
2462 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002463}
2464
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002465static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2466{
2467 switch (fb_modifier) {
2468 case I915_FORMAT_MOD_X_TILED:
2469 return I915_TILING_X;
2470 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002471 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002472 return I915_TILING_Y;
2473 default:
2474 return I915_TILING_NONE;
2475 }
2476}
2477
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002478static const struct drm_format_info ccs_formats[] = {
2479 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2480 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2481 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2482 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2483};
2484
2485static const struct drm_format_info *
2486lookup_format_info(const struct drm_format_info formats[],
2487 int num_formats, u32 format)
2488{
2489 int i;
2490
2491 for (i = 0; i < num_formats; i++) {
2492 if (formats[i].format == format)
2493 return &formats[i];
2494 }
2495
2496 return NULL;
2497}
2498
2499static const struct drm_format_info *
2500intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2501{
2502 switch (cmd->modifier[0]) {
2503 case I915_FORMAT_MOD_Y_TILED_CCS:
2504 case I915_FORMAT_MOD_Yf_TILED_CCS:
2505 return lookup_format_info(ccs_formats,
2506 ARRAY_SIZE(ccs_formats),
2507 cmd->pixel_format);
2508 default:
2509 return NULL;
2510 }
2511}
2512
Ville Syrjälä6687c902015-09-15 13:16:41 +03002513static int
2514intel_fill_fb_info(struct drm_i915_private *dev_priv,
2515 struct drm_framebuffer *fb)
2516{
2517 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2518 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2519 u32 gtt_offset_rotated = 0;
2520 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002521 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002522 unsigned int tile_size = intel_tile_size(dev_priv);
2523
2524 for (i = 0; i < num_planes; i++) {
2525 unsigned int width, height;
2526 unsigned int cpp, size;
2527 u32 offset;
2528 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002529 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002530
Ville Syrjälä353c8592016-12-14 23:30:57 +02002531 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002532 width = drm_framebuffer_plane_width(fb->width, fb, i);
2533 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002534
Ville Syrjälä303ba692017-08-24 22:10:49 +03002535 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2536 if (ret) {
2537 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2538 i, fb->offsets[i]);
2539 return ret;
2540 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002541
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002542 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2543 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2544 int hsub = fb->format->hsub;
2545 int vsub = fb->format->vsub;
2546 int tile_width, tile_height;
2547 int main_x, main_y;
2548 int ccs_x, ccs_y;
2549
2550 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002551 tile_width *= hsub;
2552 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002553
Ville Syrjälä303ba692017-08-24 22:10:49 +03002554 ccs_x = (x * hsub) % tile_width;
2555 ccs_y = (y * vsub) % tile_height;
2556 main_x = intel_fb->normal[0].x % tile_width;
2557 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002558
2559 /*
2560 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2561 * x/y offsets must match between CCS and the main surface.
2562 */
2563 if (main_x != ccs_x || main_y != ccs_y) {
2564 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2565 main_x, main_y,
2566 ccs_x, ccs_y,
2567 intel_fb->normal[0].x,
2568 intel_fb->normal[0].y,
2569 x, y);
2570 return -EINVAL;
2571 }
2572 }
2573
Ville Syrjälä6687c902015-09-15 13:16:41 +03002574 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002575 * The fence (if used) is aligned to the start of the object
2576 * so having the framebuffer wrap around across the edge of the
2577 * fenced region doesn't really work. We have no API to configure
2578 * the fence start offset within the object (nor could we probably
2579 * on gen2/3). So it's just easier if we just require that the
2580 * fb layout agrees with the fence layout. We already check that the
2581 * fb stride matches the fence stride elsewhere.
2582 */
Ville Syrjälä2ec4cf42017-08-24 22:10:50 +03002583 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002584 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002585 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2586 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002587 return -EINVAL;
2588 }
2589
2590 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002591 * First pixel of the framebuffer from
2592 * the start of the normal gtt mapping.
2593 */
2594 intel_fb->normal[i].x = x;
2595 intel_fb->normal[i].y = y;
2596
2597 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002598 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002599 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002600 offset /= tile_size;
2601
Ben Widawsky2f075562017-03-24 14:29:48 -07002602 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002603 unsigned int tile_width, tile_height;
2604 unsigned int pitch_tiles;
2605 struct drm_rect r;
2606
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002607 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002608
2609 rot_info->plane[i].offset = offset;
2610 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2611 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2612 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2613
2614 intel_fb->rotated[i].pitch =
2615 rot_info->plane[i].height * tile_height;
2616
2617 /* how many tiles does this plane need */
2618 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2619 /*
2620 * If the plane isn't horizontally tile aligned,
2621 * we need one more tile.
2622 */
2623 if (x != 0)
2624 size++;
2625
2626 /* rotate the x/y offsets to match the GTT view */
2627 r.x1 = x;
2628 r.y1 = y;
2629 r.x2 = x + width;
2630 r.y2 = y + height;
2631 drm_rect_rotate(&r,
2632 rot_info->plane[i].width * tile_width,
2633 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002634 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002635 x = r.x1;
2636 y = r.y1;
2637
2638 /* rotate the tile dimensions to match the GTT view */
2639 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2640 swap(tile_width, tile_height);
2641
2642 /*
2643 * We only keep the x/y offsets, so push all of the
2644 * gtt offset into the x/y offsets.
2645 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002646 __intel_adjust_tile_offset(&x, &y,
2647 tile_width, tile_height,
2648 tile_size, pitch_tiles,
2649 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002650
2651 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2652
2653 /*
2654 * First pixel of the framebuffer from
2655 * the start of the rotated gtt mapping.
2656 */
2657 intel_fb->rotated[i].x = x;
2658 intel_fb->rotated[i].y = y;
2659 } else {
2660 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2661 x * cpp, tile_size);
2662 }
2663
2664 /* how many tiles in total needed in the bo */
2665 max_size = max(max_size, offset + size);
2666 }
2667
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002668 if (max_size * tile_size > intel_fb->obj->base.size) {
2669 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2670 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002671 return -EINVAL;
2672 }
2673
2674 return 0;
2675}
2676
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002677static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002678{
2679 switch (format) {
2680 case DISPPLANE_8BPP:
2681 return DRM_FORMAT_C8;
2682 case DISPPLANE_BGRX555:
2683 return DRM_FORMAT_XRGB1555;
2684 case DISPPLANE_BGRX565:
2685 return DRM_FORMAT_RGB565;
2686 default:
2687 case DISPPLANE_BGRX888:
2688 return DRM_FORMAT_XRGB8888;
2689 case DISPPLANE_RGBX888:
2690 return DRM_FORMAT_XBGR8888;
2691 case DISPPLANE_BGRX101010:
2692 return DRM_FORMAT_XRGB2101010;
2693 case DISPPLANE_RGBX101010:
2694 return DRM_FORMAT_XBGR2101010;
2695 }
2696}
2697
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002698static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2699{
2700 switch (format) {
2701 case PLANE_CTL_FORMAT_RGB_565:
2702 return DRM_FORMAT_RGB565;
2703 default:
2704 case PLANE_CTL_FORMAT_XRGB_8888:
2705 if (rgb_order) {
2706 if (alpha)
2707 return DRM_FORMAT_ABGR8888;
2708 else
2709 return DRM_FORMAT_XBGR8888;
2710 } else {
2711 if (alpha)
2712 return DRM_FORMAT_ARGB8888;
2713 else
2714 return DRM_FORMAT_XRGB8888;
2715 }
2716 case PLANE_CTL_FORMAT_XRGB_2101010:
2717 if (rgb_order)
2718 return DRM_FORMAT_XBGR2101010;
2719 else
2720 return DRM_FORMAT_XRGB2101010;
2721 }
2722}
2723
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002724static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002725intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2726 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002727{
2728 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002729 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002730 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002731 struct drm_i915_gem_object *obj = NULL;
2732 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002733 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002734 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2735 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2736 PAGE_SIZE);
2737
2738 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002739
Chris Wilsonff2652e2014-03-10 08:07:02 +00002740 if (plane_config->size == 0)
2741 return false;
2742
Paulo Zanoni3badb492015-09-23 12:52:23 -03002743 /* If the FB is too big, just don't use it since fbdev is not very
2744 * important and we should probably use that space with FBC or other
2745 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002746 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002747 return false;
2748
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002749 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002750 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002751 base_aligned,
2752 base_aligned,
2753 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002754 mutex_unlock(&dev->struct_mutex);
2755 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002756 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002757
Chris Wilson3e510a82016-08-05 10:14:23 +01002758 if (plane_config->tiling == I915_TILING_X)
2759 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002760
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002761 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002762 mode_cmd.width = fb->width;
2763 mode_cmd.height = fb->height;
2764 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002765 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002766 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002767
Chris Wilson24dbf512017-02-15 10:59:18 +00002768 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002769 DRM_DEBUG_KMS("intel fb init failed\n");
2770 goto out_unref_obj;
2771 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002772
Jesse Barnes484b41d2014-03-07 08:57:55 -08002773
Daniel Vetterf6936e22015-03-26 12:17:05 +01002774 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002775 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002776
2777out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002778 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002779 return false;
2780}
2781
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002782static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002783intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2784 struct intel_plane_state *plane_state,
2785 bool visible)
2786{
2787 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2788
2789 plane_state->base.visible = visible;
2790
2791 /* FIXME pre-g4x don't work like this */
2792 if (visible) {
2793 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2794 crtc_state->active_planes |= BIT(plane->id);
2795 } else {
2796 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2797 crtc_state->active_planes &= ~BIT(plane->id);
2798 }
2799
2800 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2801 crtc_state->base.crtc->name,
2802 crtc_state->active_planes);
2803}
2804
2805static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002806intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2807 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002808{
2809 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002810 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002811 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002812 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002813 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002814 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002815 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2816 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002817 struct intel_plane_state *intel_state =
2818 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002819 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002820
Damien Lespiau2d140302015-02-05 17:22:18 +00002821 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002822 return;
2823
Daniel Vetterf6936e22015-03-26 12:17:05 +01002824 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002825 fb = &plane_config->fb->base;
2826 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002827 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002828
Damien Lespiau2d140302015-02-05 17:22:18 +00002829 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002830
2831 /*
2832 * Failed to alloc the obj, check to see if we should share
2833 * an fb with another CRTC instead
2834 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002835 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002836 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002837
2838 if (c == &intel_crtc->base)
2839 continue;
2840
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002841 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002842 continue;
2843
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002844 state = to_intel_plane_state(c->primary->state);
2845 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002846 continue;
2847
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002848 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2849 fb = c->primary->fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302850 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002851 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002852 }
2853 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002854
Matt Roper200757f2015-12-03 11:37:36 -08002855 /*
2856 * We've failed to reconstruct the BIOS FB. Current display state
2857 * indicates that the primary plane is visible, but has a NULL FB,
2858 * which will lead to problems later if we don't fix it up. The
2859 * simplest solution is to just disable the primary plane now and
2860 * pretend the BIOS never had it enabled.
2861 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002862 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2863 to_intel_plane_state(plane_state),
2864 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002865 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002866 trace_intel_disable_plane(primary, intel_crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03002867 intel_plane->disable_plane(intel_plane, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002868
Daniel Vetter88595ac2015-03-26 12:42:24 +01002869 return;
2870
2871valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002872 mutex_lock(&dev->struct_mutex);
2873 intel_state->vma =
2874 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2875 mutex_unlock(&dev->struct_mutex);
2876 if (IS_ERR(intel_state->vma)) {
2877 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2878 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2879
2880 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302881 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002882 return;
2883 }
2884
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002885 plane_state->src_x = 0;
2886 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002887 plane_state->src_w = fb->width << 16;
2888 plane_state->src_h = fb->height << 16;
2889
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002890 plane_state->crtc_x = 0;
2891 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002892 plane_state->crtc_w = fb->width;
2893 plane_state->crtc_h = fb->height;
2894
Rob Clark1638d302016-11-05 11:08:08 -04002895 intel_state->base.src = drm_plane_state_src(plane_state);
2896 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002897
Daniel Vetter88595ac2015-03-26 12:42:24 +01002898 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002899 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002900 dev_priv->preserve_bios_swizzle = true;
2901
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302902 drm_framebuffer_get(fb);
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002903 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002904 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002905
2906 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2907 to_intel_plane_state(plane_state),
2908 true);
2909
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002910 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2911 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002912}
2913
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002914static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2915 unsigned int rotation)
2916{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002917 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002918
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002919 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002920 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002921 case I915_FORMAT_MOD_X_TILED:
2922 switch (cpp) {
2923 case 8:
2924 return 4096;
2925 case 4:
2926 case 2:
2927 case 1:
2928 return 8192;
2929 default:
2930 MISSING_CASE(cpp);
2931 break;
2932 }
2933 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002934 case I915_FORMAT_MOD_Y_TILED_CCS:
2935 case I915_FORMAT_MOD_Yf_TILED_CCS:
2936 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002937 case I915_FORMAT_MOD_Y_TILED:
2938 case I915_FORMAT_MOD_Yf_TILED:
2939 switch (cpp) {
2940 case 8:
2941 return 2048;
2942 case 4:
2943 return 4096;
2944 case 2:
2945 case 1:
2946 return 8192;
2947 default:
2948 MISSING_CASE(cpp);
2949 break;
2950 }
2951 break;
2952 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002953 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002954 }
2955
2956 return 2048;
2957}
2958
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002959static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2960 int main_x, int main_y, u32 main_offset)
2961{
2962 const struct drm_framebuffer *fb = plane_state->base.fb;
2963 int hsub = fb->format->hsub;
2964 int vsub = fb->format->vsub;
2965 int aux_x = plane_state->aux.x;
2966 int aux_y = plane_state->aux.y;
2967 u32 aux_offset = plane_state->aux.offset;
2968 u32 alignment = intel_surf_alignment(fb, 1);
2969
2970 while (aux_offset >= main_offset && aux_y <= main_y) {
2971 int x, y;
2972
2973 if (aux_x == main_x && aux_y == main_y)
2974 break;
2975
2976 if (aux_offset == 0)
2977 break;
2978
2979 x = aux_x / hsub;
2980 y = aux_y / vsub;
2981 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2982 aux_offset, aux_offset - alignment);
2983 aux_x = x * hsub + aux_x % hsub;
2984 aux_y = y * vsub + aux_y % vsub;
2985 }
2986
2987 if (aux_x != main_x || aux_y != main_y)
2988 return false;
2989
2990 plane_state->aux.offset = aux_offset;
2991 plane_state->aux.x = aux_x;
2992 plane_state->aux.y = aux_y;
2993
2994 return true;
2995}
2996
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002997static int skl_check_main_surface(struct intel_plane_state *plane_state)
2998{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002999 const struct drm_framebuffer *fb = plane_state->base.fb;
3000 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02003001 int x = plane_state->base.src.x1 >> 16;
3002 int y = plane_state->base.src.y1 >> 16;
3003 int w = drm_rect_width(&plane_state->base.src) >> 16;
3004 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003005 int max_width = skl_max_plane_width(fb, 0, rotation);
3006 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003007 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003008
3009 if (w > max_width || h > max_height) {
3010 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
3011 w, h, max_width, max_height);
3012 return -EINVAL;
3013 }
3014
3015 intel_add_fb_offsets(&x, &y, plane_state, 0);
3016 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003017 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003018
3019 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003020 * AUX surface offset is specified as the distance from the
3021 * main surface offset, and it must be non-negative. Make
3022 * sure that is what we will get.
3023 */
3024 if (offset > aux_offset)
3025 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3026 offset, aux_offset & ~(alignment - 1));
3027
3028 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003029 * When using an X-tiled surface, the plane blows up
3030 * if the x offset + width exceed the stride.
3031 *
3032 * TODO: linear and Y-tiled seem fine, Yf untested,
3033 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003034 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003035 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003036
3037 while ((x + w) * cpp > fb->pitches[0]) {
3038 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003039 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003040 return -EINVAL;
3041 }
3042
3043 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3044 offset, offset - alignment);
3045 }
3046 }
3047
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003048 /*
3049 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3050 * they match with the main surface x/y offsets.
3051 */
3052 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3053 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3054 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3055 if (offset == 0)
3056 break;
3057
3058 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3059 offset, offset - alignment);
3060 }
3061
3062 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3063 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3064 return -EINVAL;
3065 }
3066 }
3067
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003068 plane_state->main.offset = offset;
3069 plane_state->main.x = x;
3070 plane_state->main.y = y;
3071
3072 return 0;
3073}
3074
Ville Syrjälä8d970652016-01-28 16:30:28 +02003075static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3076{
3077 const struct drm_framebuffer *fb = plane_state->base.fb;
3078 unsigned int rotation = plane_state->base.rotation;
3079 int max_width = skl_max_plane_width(fb, 1, rotation);
3080 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003081 int x = plane_state->base.src.x1 >> 17;
3082 int y = plane_state->base.src.y1 >> 17;
3083 int w = drm_rect_width(&plane_state->base.src) >> 17;
3084 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003085 u32 offset;
3086
3087 intel_add_fb_offsets(&x, &y, plane_state, 1);
3088 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3089
3090 /* FIXME not quite sure how/if these apply to the chroma plane */
3091 if (w > max_width || h > max_height) {
3092 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3093 w, h, max_width, max_height);
3094 return -EINVAL;
3095 }
3096
3097 plane_state->aux.offset = offset;
3098 plane_state->aux.x = x;
3099 plane_state->aux.y = y;
3100
3101 return 0;
3102}
3103
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003104static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3105{
3106 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
3107 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3108 const struct drm_framebuffer *fb = plane_state->base.fb;
3109 int src_x = plane_state->base.src.x1 >> 16;
3110 int src_y = plane_state->base.src.y1 >> 16;
3111 int hsub = fb->format->hsub;
3112 int vsub = fb->format->vsub;
3113 int x = src_x / hsub;
3114 int y = src_y / vsub;
3115 u32 offset;
3116
3117 switch (plane->id) {
3118 case PLANE_PRIMARY:
3119 case PLANE_SPRITE0:
3120 break;
3121 default:
3122 DRM_DEBUG_KMS("RC support only on plane 1 and 2\n");
3123 return -EINVAL;
3124 }
3125
3126 if (crtc->pipe == PIPE_C) {
3127 DRM_DEBUG_KMS("No RC support on pipe C\n");
3128 return -EINVAL;
3129 }
3130
3131 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3132 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3133 plane_state->base.rotation);
3134 return -EINVAL;
3135 }
3136
3137 intel_add_fb_offsets(&x, &y, plane_state, 1);
3138 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3139
3140 plane_state->aux.offset = offset;
3141 plane_state->aux.x = x * hsub + src_x % hsub;
3142 plane_state->aux.y = y * vsub + src_y % vsub;
3143
3144 return 0;
3145}
3146
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003147int skl_check_plane_surface(struct intel_plane_state *plane_state)
3148{
3149 const struct drm_framebuffer *fb = plane_state->base.fb;
3150 unsigned int rotation = plane_state->base.rotation;
3151 int ret;
3152
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003153 if (!plane_state->base.visible)
3154 return 0;
3155
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003156 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003157 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003158 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003159 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003160 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003161
Ville Syrjälä8d970652016-01-28 16:30:28 +02003162 /*
3163 * Handle the AUX surface first since
3164 * the main surface setup depends on it.
3165 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003166 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003167 ret = skl_check_nv12_aux_surface(plane_state);
3168 if (ret)
3169 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003170 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3171 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3172 ret = skl_check_ccs_aux_surface(plane_state);
3173 if (ret)
3174 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003175 } else {
3176 plane_state->aux.offset = ~0xfff;
3177 plane_state->aux.x = 0;
3178 plane_state->aux.y = 0;
3179 }
3180
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003181 ret = skl_check_main_surface(plane_state);
3182 if (ret)
3183 return ret;
3184
3185 return 0;
3186}
3187
Ville Syrjälä7145f602017-03-23 21:27:07 +02003188static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3189 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003190{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003191 struct drm_i915_private *dev_priv =
3192 to_i915(plane_state->base.plane->dev);
3193 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3194 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003195 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003196 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003197
Ville Syrjälä7145f602017-03-23 21:27:07 +02003198 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003199
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003200 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3201 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003202 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003203
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003204 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3205 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003206
Ville Syrjäläd509e282017-03-27 21:55:32 +03003207 if (INTEL_GEN(dev_priv) < 4)
3208 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003209
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003210 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003211 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003212 dspcntr |= DISPPLANE_8BPP;
3213 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003214 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003215 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003216 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003217 case DRM_FORMAT_RGB565:
3218 dspcntr |= DISPPLANE_BGRX565;
3219 break;
3220 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003221 dspcntr |= DISPPLANE_BGRX888;
3222 break;
3223 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003224 dspcntr |= DISPPLANE_RGBX888;
3225 break;
3226 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003227 dspcntr |= DISPPLANE_BGRX101010;
3228 break;
3229 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003230 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003231 break;
3232 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003233 MISSING_CASE(fb->format->format);
3234 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003235 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003236
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003237 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003238 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003239 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003240
Robert Fossc2c446a2017-05-19 16:50:17 -04003241 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003242 dspcntr |= DISPPLANE_ROTATE_180;
3243
Robert Fossc2c446a2017-05-19 16:50:17 -04003244 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003245 dspcntr |= DISPPLANE_MIRROR;
3246
Ville Syrjälä7145f602017-03-23 21:27:07 +02003247 return dspcntr;
3248}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003249
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003250int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003251{
3252 struct drm_i915_private *dev_priv =
3253 to_i915(plane_state->base.plane->dev);
3254 int src_x = plane_state->base.src.x1 >> 16;
3255 int src_y = plane_state->base.src.y1 >> 16;
3256 u32 offset;
3257
3258 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003259
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003260 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003261 offset = intel_compute_tile_offset(&src_x, &src_y,
3262 plane_state, 0);
3263 else
3264 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003265
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003266 /* HSW/BDW do this automagically in hardware */
3267 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3268 unsigned int rotation = plane_state->base.rotation;
3269 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3270 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3271
Robert Fossc2c446a2017-05-19 16:50:17 -04003272 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003273 src_x += src_w - 1;
3274 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003275 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003276 src_x += src_w - 1;
3277 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303278 }
3279
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003280 plane_state->main.offset = offset;
3281 plane_state->main.x = src_x;
3282 plane_state->main.y = src_y;
3283
3284 return 0;
3285}
3286
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003287static void i9xx_update_primary_plane(struct intel_plane *primary,
Ville Syrjälä7145f602017-03-23 21:27:07 +02003288 const struct intel_crtc_state *crtc_state,
3289 const struct intel_plane_state *plane_state)
3290{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003291 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003292 const struct drm_framebuffer *fb = plane_state->base.fb;
3293 enum plane plane = primary->plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003294 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003295 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003296 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003297 int x = plane_state->main.x;
3298 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003299 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003300 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003301
Ville Syrjälä29490562016-01-20 18:02:50 +02003302 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003303
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003304 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003305 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003306 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003307 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003308
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003309 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3310
Ville Syrjälä78587de2017-03-09 17:44:32 +02003311 if (INTEL_GEN(dev_priv) < 4) {
3312 /* pipesrc and dspsize control the size that is scaled from,
3313 * which should always be the user's requested size.
3314 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003315 I915_WRITE_FW(DSPSIZE(plane),
3316 ((crtc_state->pipe_src_h - 1) << 16) |
3317 (crtc_state->pipe_src_w - 1));
3318 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003319 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003320 I915_WRITE_FW(PRIMSIZE(plane),
3321 ((crtc_state->pipe_src_h - 1) << 16) |
3322 (crtc_state->pipe_src_w - 1));
3323 I915_WRITE_FW(PRIMPOS(plane), 0);
3324 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003325 }
3326
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003327 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303328
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003329 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003330 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3331 I915_WRITE_FW(DSPSURF(plane),
3332 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003333 dspaddr_offset);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003334 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3335 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003336 I915_WRITE_FW(DSPSURF(plane),
3337 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003338 dspaddr_offset);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003339 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3340 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003341 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003342 I915_WRITE_FW(DSPADDR(plane),
3343 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003344 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003345 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003346 POSTING_READ_FW(reg);
3347
3348 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003349}
3350
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003351static void i9xx_disable_primary_plane(struct intel_plane *primary,
3352 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003353{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003354 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3355 enum plane plane = primary->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003356 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003357
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003358 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3359
3360 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003361 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003362 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003363 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003364 I915_WRITE_FW(DSPADDR(plane), 0);
3365 POSTING_READ_FW(DSPCNTR(plane));
3366
3367 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003368}
3369
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003370static u32
3371intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003372{
Ben Widawsky2f075562017-03-24 14:29:48 -07003373 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003374 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003375 else
3376 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003377}
3378
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003379static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3380{
3381 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003382 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003383
3384 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3385 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3386 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003387}
3388
Chandra Kondurua1b22782015-04-07 15:28:45 -07003389/*
3390 * This function detaches (aka. unbinds) unused scalers in hardware
3391 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003392static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003393{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003394 struct intel_crtc_scaler_state *scaler_state;
3395 int i;
3396
Chandra Kondurua1b22782015-04-07 15:28:45 -07003397 scaler_state = &intel_crtc->config->scaler_state;
3398
3399 /* loop through and disable scalers that aren't in use */
3400 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003401 if (!scaler_state->scalers[i].in_use)
3402 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003403 }
3404}
3405
Ville Syrjäläd2196772016-01-28 18:33:11 +02003406u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3407 unsigned int rotation)
3408{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003409 u32 stride;
3410
3411 if (plane >= fb->format->num_planes)
3412 return 0;
3413
3414 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003415
3416 /*
3417 * The stride is either expressed as a multiple of 64 bytes chunks for
3418 * linear buffers or in number of tiles for tiled buffers.
3419 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003420 if (drm_rotation_90_or_270(rotation))
3421 stride /= intel_tile_height(fb, plane);
3422 else
3423 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003424
3425 return stride;
3426}
3427
Ville Syrjälä2e881262017-03-17 23:17:56 +02003428static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003429{
Chandra Konduru6156a452015-04-27 13:48:39 -07003430 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003431 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003432 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003433 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003434 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003435 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003436 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003437 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003438 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003439 /*
3440 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3441 * to be already pre-multiplied. We need to add a knob (or a different
3442 * DRM_FORMAT) for user-space to configure that.
3443 */
3444 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003445 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003446 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003447 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003448 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003449 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003450 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003451 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003452 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003453 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003454 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003455 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003456 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003457 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003458 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003459 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003460 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003461 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003462 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003463 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003464 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003465
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003466 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003467}
3468
Ville Syrjälä2e881262017-03-17 23:17:56 +02003469static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003470{
Chandra Konduru6156a452015-04-27 13:48:39 -07003471 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003472 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003473 break;
3474 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003475 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003476 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003477 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003478 case I915_FORMAT_MOD_Y_TILED_CCS:
3479 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003480 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003481 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003482 case I915_FORMAT_MOD_Yf_TILED_CCS:
3483 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003484 default:
3485 MISSING_CASE(fb_modifier);
3486 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003487
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003488 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003489}
3490
Ville Syrjälä2e881262017-03-17 23:17:56 +02003491static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003492{
Chandra Konduru6156a452015-04-27 13:48:39 -07003493 switch (rotation) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003494 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003495 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303496 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003497 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303498 * while i915 HW rotation is clockwise, thats why this swapping.
3499 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003500 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303501 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003502 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003503 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003504 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303505 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003506 default:
3507 MISSING_CASE(rotation);
3508 }
3509
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003510 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003511}
3512
Ville Syrjälä2e881262017-03-17 23:17:56 +02003513u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3514 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003515{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003516 struct drm_i915_private *dev_priv =
3517 to_i915(plane_state->base.plane->dev);
3518 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003519 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003520 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003521 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003522
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003523 plane_ctl = PLANE_CTL_ENABLE;
3524
Rodrigo Vivi6602be02017-07-06 14:01:13 -07003525 if (!IS_GEMINILAKE(dev_priv) && !IS_CANNONLAKE(dev_priv)) {
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003526 plane_ctl |=
3527 PLANE_CTL_PIPE_GAMMA_ENABLE |
3528 PLANE_CTL_PIPE_CSC_ENABLE |
3529 PLANE_CTL_PLANE_GAMMA_DISABLE;
3530 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003531
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003532 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003533 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003534 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003535
Ville Syrjälä2e881262017-03-17 23:17:56 +02003536 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3537 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3538 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3539 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3540
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003541 return plane_ctl;
3542}
3543
Maarten Lankhorst73974892016-08-05 23:28:27 +03003544static int
3545__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003546 struct drm_atomic_state *state,
3547 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003548{
3549 struct drm_crtc_state *crtc_state;
3550 struct drm_crtc *crtc;
3551 int i, ret;
3552
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003553 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003554 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003555
3556 if (!state)
3557 return 0;
3558
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003559 /*
3560 * We've duplicated the state, pointers to the old state are invalid.
3561 *
3562 * Don't attempt to use the old state until we commit the duplicated state.
3563 */
3564 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003565 /*
3566 * Force recalculation even if we restore
3567 * current state. With fast modeset this may not result
3568 * in a modeset when the state is compatible.
3569 */
3570 crtc_state->mode_changed = true;
3571 }
3572
3573 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003574 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3575 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003576
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003577 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003578
3579 WARN_ON(ret == -EDEADLK);
3580 return ret;
3581}
3582
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003583static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3584{
Ville Syrjäläae981042016-08-05 23:28:30 +03003585 return intel_has_gpu_reset(dev_priv) &&
3586 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003587}
3588
Chris Wilsonc0336662016-05-06 15:40:21 +01003589void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003590{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003591 struct drm_device *dev = &dev_priv->drm;
3592 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3593 struct drm_atomic_state *state;
3594 int ret;
3595
Daniel Vetterce87ea12017-07-19 14:54:55 +02003596
3597 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003598 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003599 !gpu_reset_clobbers_display(dev_priv))
3600 return;
3601
Daniel Vetter9db529a2017-08-08 10:08:28 +02003602 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3603 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3604 wake_up_all(&dev_priv->gpu_error.wait_queue);
3605
3606 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3607 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3608 i915_gem_set_wedged(dev_priv);
3609 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003610
Maarten Lankhorst73974892016-08-05 23:28:27 +03003611 /*
3612 * Need mode_config.mutex so that we don't
3613 * trample ongoing ->detect() and whatnot.
3614 */
3615 mutex_lock(&dev->mode_config.mutex);
3616 drm_modeset_acquire_init(ctx, 0);
3617 while (1) {
3618 ret = drm_modeset_lock_all_ctx(dev, ctx);
3619 if (ret != -EDEADLK)
3620 break;
3621
3622 drm_modeset_backoff(ctx);
3623 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003624 /*
3625 * Disabling the crtcs gracefully seems nicer. Also the
3626 * g33 docs say we should at least disable all the planes.
3627 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003628 state = drm_atomic_helper_duplicate_state(dev, ctx);
3629 if (IS_ERR(state)) {
3630 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003631 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003632 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003633 }
3634
3635 ret = drm_atomic_helper_disable_all(dev, ctx);
3636 if (ret) {
3637 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003638 drm_atomic_state_put(state);
3639 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003640 }
3641
3642 dev_priv->modeset_restore_state = state;
3643 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003644}
3645
Chris Wilsonc0336662016-05-06 15:40:21 +01003646void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003647{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003648 struct drm_device *dev = &dev_priv->drm;
3649 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3650 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3651 int ret;
3652
Daniel Vetterce87ea12017-07-19 14:54:55 +02003653 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003654 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003655 !gpu_reset_clobbers_display(dev_priv))
3656 return;
3657
3658 if (!state)
3659 goto unlock;
3660
Maarten Lankhorst73974892016-08-05 23:28:27 +03003661 dev_priv->modeset_restore_state = NULL;
3662
Ville Syrjälä75147472014-11-24 18:28:11 +02003663 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003664 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003665 /* for testing only restore the display */
3666 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003667 if (ret)
3668 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003669 } else {
3670 /*
3671 * The display has been reset as well,
3672 * so need a full re-initialization.
3673 */
3674 intel_runtime_pm_disable_interrupts(dev_priv);
3675 intel_runtime_pm_enable_interrupts(dev_priv);
3676
Imre Deak51f59202016-09-14 13:04:13 +03003677 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003678 intel_modeset_init_hw(dev);
3679
3680 spin_lock_irq(&dev_priv->irq_lock);
3681 if (dev_priv->display.hpd_irq_setup)
3682 dev_priv->display.hpd_irq_setup(dev_priv);
3683 spin_unlock_irq(&dev_priv->irq_lock);
3684
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003685 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003686 if (ret)
3687 DRM_ERROR("Restoring old state failed with %i\n", ret);
3688
3689 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003690 }
3691
Daniel Vetterce87ea12017-07-19 14:54:55 +02003692 drm_atomic_state_put(state);
3693unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003694 drm_modeset_drop_locks(ctx);
3695 drm_modeset_acquire_fini(ctx);
3696 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003697
3698 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003699}
3700
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003701static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3702 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003703{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003704 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003705 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003706
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003707 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003708 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003709
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003710 /*
3711 * Update pipe size and adjust fitter if needed: the reason for this is
3712 * that in compute_mode_changes we check the native mode (not the pfit
3713 * mode) to see if we can flip rather than do a full mode set. In the
3714 * fastboot case, we'll flip, but if we don't update the pipesrc and
3715 * pfit state, we'll end up with a big fb scanned out into the wrong
3716 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003717 */
3718
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003719 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003720 ((new_crtc_state->pipe_src_w - 1) << 16) |
3721 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003722
3723 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003724 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003725 skl_detach_scalers(crtc);
3726
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003727 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003728 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003729 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003730 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003731 ironlake_pfit_enable(crtc);
3732 else if (old_crtc_state->pch_pfit.enabled)
3733 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003734 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003735}
3736
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003737static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003738{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003739 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003740 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003741 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003742 i915_reg_t reg;
3743 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003744
3745 /* enable normal train */
3746 reg = FDI_TX_CTL(pipe);
3747 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003748 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003749 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3750 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003751 } else {
3752 temp &= ~FDI_LINK_TRAIN_NONE;
3753 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003754 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003755 I915_WRITE(reg, temp);
3756
3757 reg = FDI_RX_CTL(pipe);
3758 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003759 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003760 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3761 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3762 } else {
3763 temp &= ~FDI_LINK_TRAIN_NONE;
3764 temp |= FDI_LINK_TRAIN_NONE;
3765 }
3766 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3767
3768 /* wait one idle pattern time */
3769 POSTING_READ(reg);
3770 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003771
3772 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003773 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003774 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3775 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003776}
3777
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003778/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003779static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3780 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003781{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003782 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003783 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003784 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003785 i915_reg_t reg;
3786 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003787
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003788 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003789 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003790
Adam Jacksone1a44742010-06-25 15:32:14 -04003791 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3792 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 reg = FDI_RX_IMR(pipe);
3794 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003795 temp &= ~FDI_RX_SYMBOL_LOCK;
3796 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003797 I915_WRITE(reg, temp);
3798 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003799 udelay(150);
3800
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003801 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 reg = FDI_TX_CTL(pipe);
3803 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003804 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003805 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003806 temp &= ~FDI_LINK_TRAIN_NONE;
3807 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003808 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003809
Chris Wilson5eddb702010-09-11 13:48:45 +01003810 reg = FDI_RX_CTL(pipe);
3811 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003812 temp &= ~FDI_LINK_TRAIN_NONE;
3813 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003814 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3815
3816 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003817 udelay(150);
3818
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003819 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003820 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3821 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3822 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003823
Chris Wilson5eddb702010-09-11 13:48:45 +01003824 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003825 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003826 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003827 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3828
3829 if ((temp & FDI_RX_BIT_LOCK)) {
3830 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003831 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003832 break;
3833 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003834 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003835 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003837
3838 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003839 reg = FDI_TX_CTL(pipe);
3840 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003841 temp &= ~FDI_LINK_TRAIN_NONE;
3842 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003843 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003844
Chris Wilson5eddb702010-09-11 13:48:45 +01003845 reg = FDI_RX_CTL(pipe);
3846 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003847 temp &= ~FDI_LINK_TRAIN_NONE;
3848 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003849 I915_WRITE(reg, temp);
3850
3851 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003852 udelay(150);
3853
Chris Wilson5eddb702010-09-11 13:48:45 +01003854 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003855 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003856 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003857 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3858
3859 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003860 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003861 DRM_DEBUG_KMS("FDI train 2 done.\n");
3862 break;
3863 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003864 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003865 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003866 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003867
3868 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003869
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003870}
3871
Akshay Joshi0206e352011-08-16 15:34:10 -04003872static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003873 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3874 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3875 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3876 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3877};
3878
3879/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003880static void gen6_fdi_link_train(struct intel_crtc *crtc,
3881 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003882{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003883 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003884 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003885 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003886 i915_reg_t reg;
3887 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003888
Adam Jacksone1a44742010-06-25 15:32:14 -04003889 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3890 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003891 reg = FDI_RX_IMR(pipe);
3892 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003893 temp &= ~FDI_RX_SYMBOL_LOCK;
3894 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 I915_WRITE(reg, temp);
3896
3897 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003898 udelay(150);
3899
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003900 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003901 reg = FDI_TX_CTL(pipe);
3902 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003903 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003904 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003905 temp &= ~FDI_LINK_TRAIN_NONE;
3906 temp |= FDI_LINK_TRAIN_PATTERN_1;
3907 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3908 /* SNB-B */
3909 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003910 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003911
Daniel Vetterd74cf322012-10-26 10:58:13 +02003912 I915_WRITE(FDI_RX_MISC(pipe),
3913 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3914
Chris Wilson5eddb702010-09-11 13:48:45 +01003915 reg = FDI_RX_CTL(pipe);
3916 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003917 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003918 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3919 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3920 } else {
3921 temp &= ~FDI_LINK_TRAIN_NONE;
3922 temp |= FDI_LINK_TRAIN_PATTERN_1;
3923 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003924 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3925
3926 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003927 udelay(150);
3928
Akshay Joshi0206e352011-08-16 15:34:10 -04003929 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003930 reg = FDI_TX_CTL(pipe);
3931 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003932 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3933 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003934 I915_WRITE(reg, temp);
3935
3936 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003937 udelay(500);
3938
Sean Paulfa37d392012-03-02 12:53:39 -05003939 for (retry = 0; retry < 5; retry++) {
3940 reg = FDI_RX_IIR(pipe);
3941 temp = I915_READ(reg);
3942 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3943 if (temp & FDI_RX_BIT_LOCK) {
3944 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3945 DRM_DEBUG_KMS("FDI train 1 done.\n");
3946 break;
3947 }
3948 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003949 }
Sean Paulfa37d392012-03-02 12:53:39 -05003950 if (retry < 5)
3951 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003952 }
3953 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003954 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003955
3956 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003957 reg = FDI_TX_CTL(pipe);
3958 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003959 temp &= ~FDI_LINK_TRAIN_NONE;
3960 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003961 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003962 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3963 /* SNB-B */
3964 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3965 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003966 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003967
Chris Wilson5eddb702010-09-11 13:48:45 +01003968 reg = FDI_RX_CTL(pipe);
3969 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003970 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003971 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3972 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3973 } else {
3974 temp &= ~FDI_LINK_TRAIN_NONE;
3975 temp |= FDI_LINK_TRAIN_PATTERN_2;
3976 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003977 I915_WRITE(reg, temp);
3978
3979 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003980 udelay(150);
3981
Akshay Joshi0206e352011-08-16 15:34:10 -04003982 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003983 reg = FDI_TX_CTL(pipe);
3984 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003985 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3986 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003987 I915_WRITE(reg, temp);
3988
3989 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003990 udelay(500);
3991
Sean Paulfa37d392012-03-02 12:53:39 -05003992 for (retry = 0; retry < 5; retry++) {
3993 reg = FDI_RX_IIR(pipe);
3994 temp = I915_READ(reg);
3995 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3996 if (temp & FDI_RX_SYMBOL_LOCK) {
3997 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3998 DRM_DEBUG_KMS("FDI train 2 done.\n");
3999 break;
4000 }
4001 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004002 }
Sean Paulfa37d392012-03-02 12:53:39 -05004003 if (retry < 5)
4004 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004005 }
4006 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004007 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004008
4009 DRM_DEBUG_KMS("FDI train done.\n");
4010}
4011
Jesse Barnes357555c2011-04-28 15:09:55 -07004012/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004013static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4014 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004015{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004016 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004017 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004018 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004019 i915_reg_t reg;
4020 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004021
4022 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4023 for train result */
4024 reg = FDI_RX_IMR(pipe);
4025 temp = I915_READ(reg);
4026 temp &= ~FDI_RX_SYMBOL_LOCK;
4027 temp &= ~FDI_RX_BIT_LOCK;
4028 I915_WRITE(reg, temp);
4029
4030 POSTING_READ(reg);
4031 udelay(150);
4032
Daniel Vetter01a415f2012-10-27 15:58:40 +02004033 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4034 I915_READ(FDI_RX_IIR(pipe)));
4035
Jesse Barnes139ccd32013-08-19 11:04:55 -07004036 /* Try each vswing and preemphasis setting twice before moving on */
4037 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4038 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004039 reg = FDI_TX_CTL(pipe);
4040 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004041 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4042 temp &= ~FDI_TX_ENABLE;
4043 I915_WRITE(reg, temp);
4044
4045 reg = FDI_RX_CTL(pipe);
4046 temp = I915_READ(reg);
4047 temp &= ~FDI_LINK_TRAIN_AUTO;
4048 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4049 temp &= ~FDI_RX_ENABLE;
4050 I915_WRITE(reg, temp);
4051
4052 /* enable CPU FDI TX and PCH FDI RX */
4053 reg = FDI_TX_CTL(pipe);
4054 temp = I915_READ(reg);
4055 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004056 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004057 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004058 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004059 temp |= snb_b_fdi_train_param[j/2];
4060 temp |= FDI_COMPOSITE_SYNC;
4061 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4062
4063 I915_WRITE(FDI_RX_MISC(pipe),
4064 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4065
4066 reg = FDI_RX_CTL(pipe);
4067 temp = I915_READ(reg);
4068 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4069 temp |= FDI_COMPOSITE_SYNC;
4070 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4071
4072 POSTING_READ(reg);
4073 udelay(1); /* should be 0.5us */
4074
4075 for (i = 0; i < 4; i++) {
4076 reg = FDI_RX_IIR(pipe);
4077 temp = I915_READ(reg);
4078 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4079
4080 if (temp & FDI_RX_BIT_LOCK ||
4081 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4082 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4083 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4084 i);
4085 break;
4086 }
4087 udelay(1); /* should be 0.5us */
4088 }
4089 if (i == 4) {
4090 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4091 continue;
4092 }
4093
4094 /* Train 2 */
4095 reg = FDI_TX_CTL(pipe);
4096 temp = I915_READ(reg);
4097 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4098 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4099 I915_WRITE(reg, temp);
4100
4101 reg = FDI_RX_CTL(pipe);
4102 temp = I915_READ(reg);
4103 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4104 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004105 I915_WRITE(reg, temp);
4106
4107 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004108 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004109
Jesse Barnes139ccd32013-08-19 11:04:55 -07004110 for (i = 0; i < 4; i++) {
4111 reg = FDI_RX_IIR(pipe);
4112 temp = I915_READ(reg);
4113 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004114
Jesse Barnes139ccd32013-08-19 11:04:55 -07004115 if (temp & FDI_RX_SYMBOL_LOCK ||
4116 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4117 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4118 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4119 i);
4120 goto train_done;
4121 }
4122 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004123 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004124 if (i == 4)
4125 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004126 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004127
Jesse Barnes139ccd32013-08-19 11:04:55 -07004128train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004129 DRM_DEBUG_KMS("FDI train done.\n");
4130}
4131
Daniel Vetter88cefb62012-08-12 19:27:14 +02004132static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004133{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004134 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004135 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004136 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004137 i915_reg_t reg;
4138 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004139
Jesse Barnes0e23b992010-09-10 11:10:00 -07004140 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004141 reg = FDI_RX_CTL(pipe);
4142 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004143 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004144 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004145 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004146 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4147
4148 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004149 udelay(200);
4150
4151 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004152 temp = I915_READ(reg);
4153 I915_WRITE(reg, temp | FDI_PCDCLK);
4154
4155 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004156 udelay(200);
4157
Paulo Zanoni20749732012-11-23 15:30:38 -02004158 /* Enable CPU FDI TX PLL, always on for Ironlake */
4159 reg = FDI_TX_CTL(pipe);
4160 temp = I915_READ(reg);
4161 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4162 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004163
Paulo Zanoni20749732012-11-23 15:30:38 -02004164 POSTING_READ(reg);
4165 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004166 }
4167}
4168
Daniel Vetter88cefb62012-08-12 19:27:14 +02004169static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4170{
4171 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004172 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004173 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004174 i915_reg_t reg;
4175 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004176
4177 /* Switch from PCDclk to Rawclk */
4178 reg = FDI_RX_CTL(pipe);
4179 temp = I915_READ(reg);
4180 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4181
4182 /* Disable CPU FDI TX PLL */
4183 reg = FDI_TX_CTL(pipe);
4184 temp = I915_READ(reg);
4185 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4186
4187 POSTING_READ(reg);
4188 udelay(100);
4189
4190 reg = FDI_RX_CTL(pipe);
4191 temp = I915_READ(reg);
4192 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4193
4194 /* Wait for the clocks to turn off. */
4195 POSTING_READ(reg);
4196 udelay(100);
4197}
4198
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004199static void ironlake_fdi_disable(struct drm_crtc *crtc)
4200{
4201 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004202 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4204 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004205 i915_reg_t reg;
4206 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004207
4208 /* disable CPU FDI tx and PCH FDI rx */
4209 reg = FDI_TX_CTL(pipe);
4210 temp = I915_READ(reg);
4211 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4212 POSTING_READ(reg);
4213
4214 reg = FDI_RX_CTL(pipe);
4215 temp = I915_READ(reg);
4216 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004217 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004218 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4219
4220 POSTING_READ(reg);
4221 udelay(100);
4222
4223 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004224 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004225 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004226
4227 /* still set train pattern 1 */
4228 reg = FDI_TX_CTL(pipe);
4229 temp = I915_READ(reg);
4230 temp &= ~FDI_LINK_TRAIN_NONE;
4231 temp |= FDI_LINK_TRAIN_PATTERN_1;
4232 I915_WRITE(reg, temp);
4233
4234 reg = FDI_RX_CTL(pipe);
4235 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004236 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004237 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4238 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4239 } else {
4240 temp &= ~FDI_LINK_TRAIN_NONE;
4241 temp |= FDI_LINK_TRAIN_PATTERN_1;
4242 }
4243 /* BPC in FDI rx is consistent with that in PIPECONF */
4244 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004245 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004246 I915_WRITE(reg, temp);
4247
4248 POSTING_READ(reg);
4249 udelay(100);
4250}
4251
Chris Wilson49d73912016-11-29 09:50:08 +00004252bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004253{
Daniel Vetterfa058872017-07-20 19:57:52 +02004254 struct drm_crtc *crtc;
4255 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004256
Daniel Vetterfa058872017-07-20 19:57:52 +02004257 drm_for_each_crtc(crtc, &dev_priv->drm) {
4258 struct drm_crtc_commit *commit;
4259 spin_lock(&crtc->commit_lock);
4260 commit = list_first_entry_or_null(&crtc->commit_list,
4261 struct drm_crtc_commit, commit_entry);
4262 cleanup_done = commit ?
4263 try_wait_for_completion(&commit->cleanup_done) : true;
4264 spin_unlock(&crtc->commit_lock);
4265
4266 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004267 continue;
4268
Daniel Vetterfa058872017-07-20 19:57:52 +02004269 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004270
4271 return true;
4272 }
4273
4274 return false;
4275}
4276
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004277void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004278{
4279 u32 temp;
4280
4281 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4282
4283 mutex_lock(&dev_priv->sb_lock);
4284
4285 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4286 temp |= SBI_SSCCTL_DISABLE;
4287 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4288
4289 mutex_unlock(&dev_priv->sb_lock);
4290}
4291
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004292/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004293static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004294{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004295 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4296 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004297 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4298 u32 temp;
4299
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004300 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004301
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004302 /* The iCLK virtual clock root frequency is in MHz,
4303 * but the adjusted_mode->crtc_clock in in KHz. To get the
4304 * divisors, it is necessary to divide one by another, so we
4305 * convert the virtual clock precision to KHz here for higher
4306 * precision.
4307 */
4308 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004309 u32 iclk_virtual_root_freq = 172800 * 1000;
4310 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004311 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004312
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004313 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4314 clock << auxdiv);
4315 divsel = (desired_divisor / iclk_pi_range) - 2;
4316 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004317
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004318 /*
4319 * Near 20MHz is a corner case which is
4320 * out of range for the 7-bit divisor
4321 */
4322 if (divsel <= 0x7f)
4323 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004324 }
4325
4326 /* This should not happen with any sane values */
4327 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4328 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4329 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4330 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4331
4332 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004333 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004334 auxdiv,
4335 divsel,
4336 phasedir,
4337 phaseinc);
4338
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004339 mutex_lock(&dev_priv->sb_lock);
4340
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004341 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004342 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004343 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4344 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4345 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4346 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4347 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4348 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004349 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004350
4351 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004352 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004353 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4354 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004355 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004356
4357 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004358 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004359 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004360 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004361
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004362 mutex_unlock(&dev_priv->sb_lock);
4363
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004364 /* Wait for initialization time */
4365 udelay(24);
4366
4367 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4368}
4369
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004370int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4371{
4372 u32 divsel, phaseinc, auxdiv;
4373 u32 iclk_virtual_root_freq = 172800 * 1000;
4374 u32 iclk_pi_range = 64;
4375 u32 desired_divisor;
4376 u32 temp;
4377
4378 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4379 return 0;
4380
4381 mutex_lock(&dev_priv->sb_lock);
4382
4383 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4384 if (temp & SBI_SSCCTL_DISABLE) {
4385 mutex_unlock(&dev_priv->sb_lock);
4386 return 0;
4387 }
4388
4389 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4390 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4391 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4392 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4393 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4394
4395 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4396 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4397 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4398
4399 mutex_unlock(&dev_priv->sb_lock);
4400
4401 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4402
4403 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4404 desired_divisor << auxdiv);
4405}
4406
Daniel Vetter275f01b22013-05-03 11:49:47 +02004407static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4408 enum pipe pch_transcoder)
4409{
4410 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004411 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004412 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004413
4414 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4415 I915_READ(HTOTAL(cpu_transcoder)));
4416 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4417 I915_READ(HBLANK(cpu_transcoder)));
4418 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4419 I915_READ(HSYNC(cpu_transcoder)));
4420
4421 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4422 I915_READ(VTOTAL(cpu_transcoder)));
4423 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4424 I915_READ(VBLANK(cpu_transcoder)));
4425 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4426 I915_READ(VSYNC(cpu_transcoder)));
4427 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4428 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4429}
4430
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004431static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004432{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004433 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004434 uint32_t temp;
4435
4436 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004437 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004438 return;
4439
4440 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4441 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4442
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004443 temp &= ~FDI_BC_BIFURCATION_SELECT;
4444 if (enable)
4445 temp |= FDI_BC_BIFURCATION_SELECT;
4446
4447 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004448 I915_WRITE(SOUTH_CHICKEN1, temp);
4449 POSTING_READ(SOUTH_CHICKEN1);
4450}
4451
4452static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4453{
4454 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004455
4456 switch (intel_crtc->pipe) {
4457 case PIPE_A:
4458 break;
4459 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004460 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004461 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004462 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004463 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004464
4465 break;
4466 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004467 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004468
4469 break;
4470 default:
4471 BUG();
4472 }
4473}
4474
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004475/* Return which DP Port should be selected for Transcoder DP control */
4476static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004477intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004478{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004479 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004480 struct intel_encoder *encoder;
4481
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004482 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004483 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004484 encoder->type == INTEL_OUTPUT_EDP)
4485 return enc_to_dig_port(&encoder->base)->port;
4486 }
4487
4488 return -1;
4489}
4490
Jesse Barnesf67a5592011-01-05 10:31:48 -08004491/*
4492 * Enable PCH resources required for PCH ports:
4493 * - PCH PLLs
4494 * - FDI training & RX/TX
4495 * - update transcoder timings
4496 * - DP transcoding bits
4497 * - transcoder
4498 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004499static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004500{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004501 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004502 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004503 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004504 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004505 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004506
Daniel Vetterab9412b2013-05-03 11:49:46 +02004507 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004508
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004509 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004510 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004511
Daniel Vettercd986ab2012-10-26 10:58:12 +02004512 /* Write the TU size bits before fdi link training, so that error
4513 * detection works. */
4514 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4515 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4516
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004517 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004518 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004519
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004520 /* We need to program the right clock selection before writing the pixel
4521 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004522 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004523 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004524
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004525 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004526 temp |= TRANS_DPLL_ENABLE(pipe);
4527 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004528 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004529 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004530 temp |= sel;
4531 else
4532 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004533 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004534 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004535
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004536 /* XXX: pch pll's can be enabled any time before we enable the PCH
4537 * transcoder, and we actually should do this to not upset any PCH
4538 * transcoder that already use the clock when we share it.
4539 *
4540 * Note that enable_shared_dpll tries to do the right thing, but
4541 * get_shared_dpll unconditionally resets the pll - we need that to have
4542 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004543 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004544
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004545 /* set transcoder timing, panel must allow it */
4546 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004547 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004548
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004549 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004550
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004551 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004552 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004553 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004554 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004555 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004556 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004557 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004558 temp = I915_READ(reg);
4559 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004560 TRANS_DP_SYNC_MASK |
4561 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004562 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004563 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004564
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004565 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004566 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004567 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004568 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004569
4570 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004571 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004572 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004573 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004574 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004575 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004576 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004577 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004578 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004579 break;
4580 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004581 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004582 }
4583
Chris Wilson5eddb702010-09-11 13:48:45 +01004584 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004585 }
4586
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004587 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004588}
4589
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004590static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004591{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004592 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004593 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004594 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004595
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004596 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004597
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004598 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004599
Paulo Zanoni0540e482012-10-31 18:12:40 -02004600 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004601 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004602
Paulo Zanoni937bb612012-10-31 18:12:47 -02004603 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004604}
4605
Daniel Vettera1520312013-05-03 11:49:50 +02004606static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004607{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004608 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004609 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004610 u32 temp;
4611
4612 temp = I915_READ(dslreg);
4613 udelay(500);
4614 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004615 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004616 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004617 }
4618}
4619
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004620static int
4621skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004622 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004623 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004624{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004625 struct intel_crtc_scaler_state *scaler_state =
4626 &crtc_state->scaler_state;
4627 struct intel_crtc *intel_crtc =
4628 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304629 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4630 const struct drm_display_mode *adjusted_mode =
4631 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004632 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004633
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004634 /*
4635 * Src coordinates are already rotated by 270 degrees for
4636 * the 90/270 degree plane rotation cases (to match the
4637 * GTT mapping), hence no need to account for rotation here.
4638 */
4639 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004640
Shashank Sharmae5c05932017-07-21 20:55:05 +05304641 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4642 need_scaling = true;
4643
Chandra Kondurua1b22782015-04-07 15:28:45 -07004644 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304645 * Scaling/fitting not supported in IF-ID mode in GEN9+
4646 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4647 * Once NV12 is enabled, handle it here while allocating scaler
4648 * for NV12.
4649 */
4650 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4651 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4652 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4653 return -EINVAL;
4654 }
4655
4656 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004657 * if plane is being disabled or scaler is no more required or force detach
4658 * - free scaler binded to this plane/crtc
4659 * - in order to do this, update crtc->scaler_usage
4660 *
4661 * Here scaler state in crtc_state is set free so that
4662 * scaler can be assigned to other user. Actual register
4663 * update to free the scaler is done in plane/panel-fit programming.
4664 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4665 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004666 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004667 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004668 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004669 scaler_state->scalers[*scaler_id].in_use = 0;
4670
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004671 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4672 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4673 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004674 scaler_state->scaler_users);
4675 *scaler_id = -1;
4676 }
4677 return 0;
4678 }
4679
4680 /* range checks */
4681 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4682 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4683
4684 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4685 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004686 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004687 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004688 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004689 return -EINVAL;
4690 }
4691
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004692 /* mark this plane as a scaler user in crtc_state */
4693 scaler_state->scaler_users |= (1 << scaler_user);
4694 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4695 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4696 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4697 scaler_state->scaler_users);
4698
4699 return 0;
4700}
4701
4702/**
4703 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4704 *
4705 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004706 *
4707 * Return
4708 * 0 - scaler_usage updated successfully
4709 * error - requested scaling cannot be supported or other error condition
4710 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004711int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004712{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004713 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004714
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004715 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004716 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004717 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004718 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004719}
4720
4721/**
4722 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4723 *
4724 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004725 * @plane_state: atomic plane state to update
4726 *
4727 * Return
4728 * 0 - scaler_usage updated successfully
4729 * error - requested scaling cannot be supported or other error condition
4730 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004731static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4732 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004733{
4734
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004735 struct intel_plane *intel_plane =
4736 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004737 struct drm_framebuffer *fb = plane_state->base.fb;
4738 int ret;
4739
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004740 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004741
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004742 ret = skl_update_scaler(crtc_state, force_detach,
4743 drm_plane_index(&intel_plane->base),
4744 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004745 drm_rect_width(&plane_state->base.src) >> 16,
4746 drm_rect_height(&plane_state->base.src) >> 16,
4747 drm_rect_width(&plane_state->base.dst),
4748 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004749
4750 if (ret || plane_state->scaler_id < 0)
4751 return ret;
4752
Chandra Kondurua1b22782015-04-07 15:28:45 -07004753 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004754 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004755 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4756 intel_plane->base.base.id,
4757 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004758 return -EINVAL;
4759 }
4760
4761 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004762 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004763 case DRM_FORMAT_RGB565:
4764 case DRM_FORMAT_XBGR8888:
4765 case DRM_FORMAT_XRGB8888:
4766 case DRM_FORMAT_ABGR8888:
4767 case DRM_FORMAT_ARGB8888:
4768 case DRM_FORMAT_XRGB2101010:
4769 case DRM_FORMAT_XBGR2101010:
4770 case DRM_FORMAT_YUYV:
4771 case DRM_FORMAT_YVYU:
4772 case DRM_FORMAT_UYVY:
4773 case DRM_FORMAT_VYUY:
4774 break;
4775 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004776 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4777 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004778 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004779 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004780 }
4781
Chandra Kondurua1b22782015-04-07 15:28:45 -07004782 return 0;
4783}
4784
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004785static void skylake_scaler_disable(struct intel_crtc *crtc)
4786{
4787 int i;
4788
4789 for (i = 0; i < crtc->num_scalers; i++)
4790 skl_detach_scaler(crtc, i);
4791}
4792
4793static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004794{
4795 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004796 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004797 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004798 struct intel_crtc_scaler_state *scaler_state =
4799 &crtc->config->scaler_state;
4800
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004801 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004802 int id;
4803
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004804 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004805 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004806
4807 id = scaler_state->scaler_id;
4808 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4809 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4810 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4811 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004812 }
4813}
4814
Jesse Barnesb074cec2013-04-25 12:55:02 -07004815static void ironlake_pfit_enable(struct intel_crtc *crtc)
4816{
4817 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004818 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004819 int pipe = crtc->pipe;
4820
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004821 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004822 /* Force use of hard-coded filter coefficients
4823 * as some pre-programmed values are broken,
4824 * e.g. x201.
4825 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004826 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004827 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4828 PF_PIPE_SEL_IVB(pipe));
4829 else
4830 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004831 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4832 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004833 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004834}
4835
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004836void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004837{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004838 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004839 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004840
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004841 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004842 return;
4843
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004844 /*
4845 * We can only enable IPS after we enable a plane and wait for a vblank
4846 * This function is called from post_plane_update, which is run after
4847 * a vblank wait.
4848 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004849
Paulo Zanonid77e4532013-09-24 13:52:55 -03004850 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004851 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004852 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03004853 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
4854 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004855 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004856 /* Quoting Art Runyan: "its not safe to expect any particular
4857 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004858 * mailbox." Moreover, the mailbox may return a bogus state,
4859 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004860 */
4861 } else {
4862 I915_WRITE(IPS_CTL, IPS_ENABLE);
4863 /* The bit only becomes 1 in the next vblank, so this wait here
4864 * is essentially intel_wait_for_vblank. If we don't have this
4865 * and don't wait for vblanks until the end of crtc_enable, then
4866 * the HW state readout code will complain that the expected
4867 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004868 if (intel_wait_for_register(dev_priv,
4869 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4870 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004871 DRM_ERROR("Timed out waiting for IPS enable\n");
4872 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004873}
4874
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004875void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004876{
4877 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004878 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004879
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004880 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004881 return;
4882
4883 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004884 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004885 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004886 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004887 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004888 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004889 if (intel_wait_for_register(dev_priv,
4890 IPS_CTL, IPS_ENABLE, 0,
4891 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004892 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004893 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004894 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004895 POSTING_READ(IPS_CTL);
4896 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004897
4898 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004899 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004900}
4901
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004902static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004903{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004904 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004905 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004906
4907 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004908 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004909 mutex_unlock(&dev->struct_mutex);
4910 }
4911
4912 /* Let userspace switch the overlay on again. In most cases userspace
4913 * has to recompute where to put it anyway.
4914 */
4915}
4916
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004917/**
4918 * intel_post_enable_primary - Perform operations after enabling primary plane
4919 * @crtc: the CRTC whose primary plane was just enabled
4920 *
4921 * Performs potentially sleeping operations that must be done after the primary
4922 * plane is enabled, such as updating FBC and IPS. Note that this may be
4923 * called due to an explicit primary plane update, or due to an implicit
4924 * re-enable that is caused when a sprite plane is updated to no longer
4925 * completely hide the primary plane.
4926 */
4927static void
4928intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004929{
4930 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004931 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4933 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004934
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004935 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004936 * FIXME IPS should be fine as long as one plane is
4937 * enabled, but in practice it seems to have problems
4938 * when going from primary only to sprite only and vice
4939 * versa.
4940 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004941 hsw_enable_ips(intel_crtc);
4942
Daniel Vetterf99d7062014-06-19 16:01:59 +02004943 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004944 * Gen2 reports pipe underruns whenever all planes are disabled.
4945 * So don't enable underrun reporting before at least some planes
4946 * are enabled.
4947 * FIXME: Need to fix the logic to work when we turn off all planes
4948 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004949 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004950 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004951 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4952
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004953 /* Underruns don't always raise interrupts, so check manually. */
4954 intel_check_cpu_fifo_underruns(dev_priv);
4955 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004956}
4957
Ville Syrjälä2622a082016-03-09 19:07:26 +02004958/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004959static void
4960intel_pre_disable_primary(struct drm_crtc *crtc)
4961{
4962 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004963 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4965 int pipe = intel_crtc->pipe;
4966
4967 /*
4968 * Gen2 reports pipe underruns whenever all planes are disabled.
4969 * So diasble underrun reporting before all the planes get disabled.
4970 * FIXME: Need to fix the logic to work when we turn off all planes
4971 * but leave the pipe running.
4972 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004973 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004974 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4975
4976 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004977 * FIXME IPS should be fine as long as one plane is
4978 * enabled, but in practice it seems to have problems
4979 * when going from primary only to sprite only and vice
4980 * versa.
4981 */
4982 hsw_disable_ips(intel_crtc);
4983}
4984
4985/* FIXME get rid of this and use pre_plane_update */
4986static void
4987intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4988{
4989 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004990 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4992 int pipe = intel_crtc->pipe;
4993
4994 intel_pre_disable_primary(crtc);
4995
4996 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004997 * Vblank time updates from the shadow to live plane control register
4998 * are blocked if the memory self-refresh mode is active at that
4999 * moment. So to make sure the plane gets truly disabled, disable
5000 * first the self-refresh mode. The self-refresh enable bit in turn
5001 * will be checked/applied by the HW only at the next frame start
5002 * event which is after the vblank start event, so we need to have a
5003 * wait-for-vblank between disabling the plane and the pipe.
5004 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005005 if (HAS_GMCH_DISPLAY(dev_priv) &&
5006 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005007 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005008}
5009
Daniel Vetter5a21b662016-05-24 17:13:53 +02005010static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5011{
5012 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5013 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5014 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005015 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5016 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005017 struct drm_plane *primary = crtc->base.primary;
5018 struct drm_plane_state *old_pri_state =
5019 drm_atomic_get_existing_plane_state(old_state, primary);
5020
Chris Wilson5748b6a2016-08-04 16:32:38 +01005021 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005022
Daniel Vetter5a21b662016-05-24 17:13:53 +02005023 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005024 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005025
5026 if (old_pri_state) {
5027 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005028 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5029 to_intel_plane(primary));
Daniel Vetter5a21b662016-05-24 17:13:53 +02005030 struct intel_plane_state *old_primary_state =
5031 to_intel_plane_state(old_pri_state);
5032
5033 intel_fbc_post_update(crtc);
5034
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005035 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005036 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005037 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005038 intel_post_enable_primary(&crtc->base);
5039 }
5040}
5041
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005042static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5043 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005044{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005045 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005046 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005047 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005048 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5049 struct drm_plane *primary = crtc->base.primary;
5050 struct drm_plane_state *old_pri_state =
5051 drm_atomic_get_existing_plane_state(old_state, primary);
5052 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005053 struct intel_atomic_state *old_intel_state =
5054 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005055
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005056 if (old_pri_state) {
5057 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005058 intel_atomic_get_new_plane_state(old_intel_state,
5059 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005060 struct intel_plane_state *old_primary_state =
5061 to_intel_plane_state(old_pri_state);
5062
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005063 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005064
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005065 if (old_primary_state->base.visible &&
5066 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005067 intel_pre_disable_primary(&crtc->base);
5068 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005069
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005070 /*
5071 * Vblank time updates from the shadow to live plane control register
5072 * are blocked if the memory self-refresh mode is active at that
5073 * moment. So to make sure the plane gets truly disabled, disable
5074 * first the self-refresh mode. The self-refresh enable bit in turn
5075 * will be checked/applied by the HW only at the next frame start
5076 * event which is after the vblank start event, so we need to have a
5077 * wait-for-vblank between disabling the plane and the pipe.
5078 */
5079 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5080 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5081 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005082
Matt Ropered4a6a72016-02-23 17:20:13 -08005083 /*
5084 * IVB workaround: must disable low power watermarks for at least
5085 * one frame before enabling scaling. LP watermarks can be re-enabled
5086 * when scaling is disabled.
5087 *
5088 * WaCxSRDisabledForSpriteScaling:ivb
5089 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005090 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005091 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005092
5093 /*
5094 * If we're doing a modeset, we're done. No need to do any pre-vblank
5095 * watermark programming here.
5096 */
5097 if (needs_modeset(&pipe_config->base))
5098 return;
5099
5100 /*
5101 * For platforms that support atomic watermarks, program the
5102 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5103 * will be the intermediate values that are safe for both pre- and
5104 * post- vblank; when vblank happens, the 'active' values will be set
5105 * to the final 'target' values and we'll do this again to get the
5106 * optimal watermarks. For gen9+ platforms, the values we program here
5107 * will be the final target values which will get automatically latched
5108 * at vblank time; no further programming will be necessary.
5109 *
5110 * If a platform hasn't been transitioned to atomic watermarks yet,
5111 * we'll continue to update watermarks the old way, if flags tell
5112 * us to.
5113 */
5114 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005115 dev_priv->display.initial_watermarks(old_intel_state,
5116 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005117 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005118 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005119}
5120
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005121static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005122{
5123 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005125 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005126 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005127
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005128 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005129
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005130 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005131 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005132
Daniel Vetterf99d7062014-06-19 16:01:59 +02005133 /*
5134 * FIXME: Once we grow proper nuclear flip support out of this we need
5135 * to compute the mask of flip planes precisely. For the time being
5136 * consider this a flip to a NULL plane.
5137 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005138 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005139}
5140
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005141static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005142 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005143 struct drm_atomic_state *old_state)
5144{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005145 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005146 struct drm_connector *conn;
5147 int i;
5148
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005149 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005150 struct intel_encoder *encoder =
5151 to_intel_encoder(conn_state->best_encoder);
5152
5153 if (conn_state->crtc != crtc)
5154 continue;
5155
5156 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005157 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005158 }
5159}
5160
5161static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005162 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005163 struct drm_atomic_state *old_state)
5164{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005165 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005166 struct drm_connector *conn;
5167 int i;
5168
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005169 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005170 struct intel_encoder *encoder =
5171 to_intel_encoder(conn_state->best_encoder);
5172
5173 if (conn_state->crtc != crtc)
5174 continue;
5175
5176 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005177 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005178 }
5179}
5180
5181static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005182 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005183 struct drm_atomic_state *old_state)
5184{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005185 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005186 struct drm_connector *conn;
5187 int i;
5188
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005189 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005190 struct intel_encoder *encoder =
5191 to_intel_encoder(conn_state->best_encoder);
5192
5193 if (conn_state->crtc != crtc)
5194 continue;
5195
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005196 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005197 intel_opregion_notify_encoder(encoder, true);
5198 }
5199}
5200
5201static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005202 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005203 struct drm_atomic_state *old_state)
5204{
5205 struct drm_connector_state *old_conn_state;
5206 struct drm_connector *conn;
5207 int i;
5208
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005209 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005210 struct intel_encoder *encoder =
5211 to_intel_encoder(old_conn_state->best_encoder);
5212
5213 if (old_conn_state->crtc != crtc)
5214 continue;
5215
5216 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005217 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005218 }
5219}
5220
5221static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005222 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005223 struct drm_atomic_state *old_state)
5224{
5225 struct drm_connector_state *old_conn_state;
5226 struct drm_connector *conn;
5227 int i;
5228
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005229 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005230 struct intel_encoder *encoder =
5231 to_intel_encoder(old_conn_state->best_encoder);
5232
5233 if (old_conn_state->crtc != crtc)
5234 continue;
5235
5236 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005237 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005238 }
5239}
5240
5241static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005242 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005243 struct drm_atomic_state *old_state)
5244{
5245 struct drm_connector_state *old_conn_state;
5246 struct drm_connector *conn;
5247 int i;
5248
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005249 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005250 struct intel_encoder *encoder =
5251 to_intel_encoder(old_conn_state->best_encoder);
5252
5253 if (old_conn_state->crtc != crtc)
5254 continue;
5255
5256 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005257 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005258 }
5259}
5260
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005261static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5262 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005263{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005264 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005265 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005266 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5268 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005269 struct intel_atomic_state *old_intel_state =
5270 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005271
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005272 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005273 return;
5274
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005275 /*
5276 * Sometimes spurious CPU pipe underruns happen during FDI
5277 * training, at least with VGA+HDMI cloning. Suppress them.
5278 *
5279 * On ILK we get an occasional spurious CPU pipe underruns
5280 * between eDP port A enable and vdd enable. Also PCH port
5281 * enable seems to result in the occasional CPU pipe underrun.
5282 *
5283 * Spurious PCH underruns also occur during PCH enabling.
5284 */
5285 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5286 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005287 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005288 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5289
5290 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005291 intel_prepare_shared_dpll(intel_crtc);
5292
Ville Syrjälä37a56502016-06-22 21:57:04 +03005293 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305294 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005295
5296 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005297 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005298
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005299 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005300 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005301 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005302 }
5303
5304 ironlake_set_pipeconf(crtc);
5305
Jesse Barnesf67a5592011-01-05 10:31:48 -08005306 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005307
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005308 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005309
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005310 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005311 /* Note: FDI PLL enabling _must_ be done before we enable the
5312 * cpu pipes, hence this is separate from all the other fdi/pch
5313 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005314 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005315 } else {
5316 assert_fdi_tx_disabled(dev_priv, pipe);
5317 assert_fdi_rx_disabled(dev_priv, pipe);
5318 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005319
Jesse Barnesb074cec2013-04-25 12:55:02 -07005320 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005321
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005322 /*
5323 * On ILK+ LUT must be loaded before the pipe is running but with
5324 * clocks enabled
5325 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005326 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005327
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005328 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005329 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005330 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005331
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005332 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005333 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005334
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005335 assert_vblank_disabled(crtc);
5336 drm_crtc_vblank_on(crtc);
5337
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005338 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005339
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005340 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005341 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005342
5343 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5344 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005345 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005346 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005347 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005348}
5349
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005350/* IPS only exists on ULT machines and is tied to pipe A. */
5351static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5352{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005353 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005354}
5355
Imre Deaked69cd42017-10-02 10:55:57 +03005356static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5357 enum pipe pipe, bool apply)
5358{
5359 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5360 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5361
5362 if (apply)
5363 val |= mask;
5364 else
5365 val &= ~mask;
5366
5367 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5368}
5369
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005370static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5371 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005372{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005373 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005374 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005376 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005377 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005378 struct intel_atomic_state *old_intel_state =
5379 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005380 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005381
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005382 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005383 return;
5384
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005385 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005386
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005387 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005388 intel_enable_shared_dpll(intel_crtc);
5389
Ville Syrjälä37a56502016-06-22 21:57:04 +03005390 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305391 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005392
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005393 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005394 intel_set_pipe_timings(intel_crtc);
5395
Jani Nikulabc58be62016-03-18 17:05:39 +02005396 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005397
Jani Nikula4d1de972016-03-18 17:05:42 +02005398 if (cpu_transcoder != TRANSCODER_EDP &&
5399 !transcoder_is_dsi(cpu_transcoder)) {
5400 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005401 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005402 }
5403
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005404 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005405 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005406 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005407 }
5408
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005409 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005410 haswell_set_pipeconf(crtc);
5411
Jani Nikula391bf042016-03-18 17:05:40 +02005412 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005413
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005414 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005415
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005416 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005417
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005418 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005419
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005420 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005421 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005422
Imre Deaked69cd42017-10-02 10:55:57 +03005423 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5424 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5425 intel_crtc->config->pch_pfit.enabled;
5426 if (psl_clkgate_wa)
5427 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5428
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005429 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005430 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005431 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005432 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005433
5434 /*
5435 * On ILK+ LUT must be loaded before the pipe is running but with
5436 * clocks enabled
5437 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005438 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005439
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005440 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005441 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005442 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005443
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005444 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005445 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005446
5447 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005448 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005449 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005450
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005451 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005452 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005453
Ville Syrjälä00370712016-11-14 19:44:06 +02005454 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005455 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005456
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005457 assert_vblank_disabled(crtc);
5458 drm_crtc_vblank_on(crtc);
5459
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005460 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005461
Imre Deaked69cd42017-10-02 10:55:57 +03005462 if (psl_clkgate_wa) {
5463 intel_wait_for_vblank(dev_priv, pipe);
5464 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5465 }
5466
Paulo Zanonie4916942013-09-20 16:21:19 -03005467 /* If we change the relative order between pipe/planes enabling, we need
5468 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005469 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005470 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005471 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5472 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005473 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005474}
5475
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005476static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005477{
5478 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005479 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005480 int pipe = crtc->pipe;
5481
5482 /* To avoid upsetting the power well on haswell only disable the pfit if
5483 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005484 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005485 I915_WRITE(PF_CTL(pipe), 0);
5486 I915_WRITE(PF_WIN_POS(pipe), 0);
5487 I915_WRITE(PF_WIN_SZ(pipe), 0);
5488 }
5489}
5490
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005491static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5492 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005493{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005494 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005495 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005496 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5498 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005499
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005500 /*
5501 * Sometimes spurious CPU pipe underruns happen when the
5502 * pipe is already disabled, but FDI RX/TX is still enabled.
5503 * Happens at least with VGA+HDMI cloning. Suppress them.
5504 */
5505 if (intel_crtc->config->has_pch_encoder) {
5506 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005507 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005508 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005509
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005510 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005511
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005512 drm_crtc_vblank_off(crtc);
5513 assert_vblank_disabled(crtc);
5514
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005515 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005516
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005517 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005518
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005519 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005520 ironlake_fdi_disable(crtc);
5521
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005522 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005523
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005524 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005525 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005526
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005527 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005528 i915_reg_t reg;
5529 u32 temp;
5530
Daniel Vetterd925c592013-06-05 13:34:04 +02005531 /* disable TRANS_DP_CTL */
5532 reg = TRANS_DP_CTL(pipe);
5533 temp = I915_READ(reg);
5534 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5535 TRANS_DP_PORT_SEL_MASK);
5536 temp |= TRANS_DP_PORT_SEL_NONE;
5537 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005538
Daniel Vetterd925c592013-06-05 13:34:04 +02005539 /* disable DPLL_SEL */
5540 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005541 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005542 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005543 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005544
Daniel Vetterd925c592013-06-05 13:34:04 +02005545 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005546 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005547
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005548 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005549 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005550}
5551
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005552static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5553 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005554{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005555 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005556 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005558 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005559
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005560 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005561
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005562 drm_crtc_vblank_off(crtc);
5563 assert_vblank_disabled(crtc);
5564
Jani Nikula4d1de972016-03-18 17:05:42 +02005565 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005566 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005567 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005568
Ville Syrjälä00370712016-11-14 19:44:06 +02005569 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005570 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005571
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005572 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305573 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005574
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005575 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005576 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005577 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005578 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005579
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005580 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005581 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005582
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005583 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005584}
5585
Jesse Barnes2dd24552013-04-25 12:55:01 -07005586static void i9xx_pfit_enable(struct intel_crtc *crtc)
5587{
5588 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005589 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005590 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005591
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005592 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005593 return;
5594
Daniel Vetterc0b03412013-05-28 12:05:54 +02005595 /*
5596 * The panel fitter should only be adjusted whilst the pipe is disabled,
5597 * according to register description and PRM.
5598 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005599 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5600 assert_pipe_disabled(dev_priv, crtc->pipe);
5601
Jesse Barnesb074cec2013-04-25 12:55:02 -07005602 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5603 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005604
5605 /* Border color in case we don't scale up to the full screen. Black by
5606 * default, change to something else for debugging. */
5607 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005608}
5609
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005610enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005611{
5612 switch (port) {
5613 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005614 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005615 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005616 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005617 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005618 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005619 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005620 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005621 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005622 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005623 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005624 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005625 return POWER_DOMAIN_PORT_OTHER;
5626 }
5627}
5628
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005629static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5630 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005631{
5632 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005633 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005634 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5636 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005637 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005638 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005639
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005640 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005641 return 0;
5642
Imre Deak77d22dc2014-03-05 16:20:52 +02005643 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5644 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005645 if (crtc_state->pch_pfit.enabled ||
5646 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005647 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005648
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005649 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5650 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5651
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005652 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005653 }
Imre Deak319be8a2014-03-04 19:22:57 +02005654
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005655 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5656 mask |= BIT(POWER_DOMAIN_AUDIO);
5657
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005658 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005659 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005660
Imre Deak77d22dc2014-03-05 16:20:52 +02005661 return mask;
5662}
5663
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005664static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005665modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5666 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005667{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005668 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5670 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005671 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005672
5673 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005674 intel_crtc->enabled_power_domains = new_domains =
5675 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005676
Daniel Vetter5a21b662016-05-24 17:13:53 +02005677 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005678
5679 for_each_power_domain(domain, domains)
5680 intel_display_power_get(dev_priv, domain);
5681
Daniel Vetter5a21b662016-05-24 17:13:53 +02005682 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005683}
5684
5685static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005686 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005687{
5688 enum intel_display_power_domain domain;
5689
5690 for_each_power_domain(domain, domains)
5691 intel_display_power_put(dev_priv, domain);
5692}
5693
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005694static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5695 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005696{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005697 struct intel_atomic_state *old_intel_state =
5698 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005699 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005700 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005701 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005703 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005704
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005705 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005706 return;
5707
Ville Syrjälä37a56502016-06-22 21:57:04 +03005708 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305709 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005710
5711 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005712 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005713
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005714 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005715 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005716
5717 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5718 I915_WRITE(CHV_CANVAS(pipe), 0);
5719 }
5720
Daniel Vetter5b18e572014-04-24 23:55:06 +02005721 i9xx_set_pipeconf(intel_crtc);
5722
Jesse Barnes89b667f2013-04-18 14:51:36 -07005723 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005724
Daniel Vettera72e4c92014-09-30 10:56:47 +02005725 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005726
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005727 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005728
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005729 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005730 chv_prepare_pll(intel_crtc, intel_crtc->config);
5731 chv_enable_pll(intel_crtc, intel_crtc->config);
5732 } else {
5733 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5734 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005735 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005736
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005737 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005738
Jesse Barnes2dd24552013-04-25 12:55:01 -07005739 i9xx_pfit_enable(intel_crtc);
5740
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005741 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005742
Ville Syrjäläff32c542017-03-02 19:14:57 +02005743 dev_priv->display.initial_watermarks(old_intel_state,
5744 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005745 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005746
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005747 assert_vblank_disabled(crtc);
5748 drm_crtc_vblank_on(crtc);
5749
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005750 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005751}
5752
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005753static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5754{
5755 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005756 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005757
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005758 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5759 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005760}
5761
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005762static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5763 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005764{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005765 struct intel_atomic_state *old_intel_state =
5766 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005767 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005768 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005769 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005771 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005772
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005773 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005774 return;
5775
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005776 i9xx_set_pll_dividers(intel_crtc);
5777
Ville Syrjälä37a56502016-06-22 21:57:04 +03005778 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305779 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005780
5781 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005782 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005783
Daniel Vetter5b18e572014-04-24 23:55:06 +02005784 i9xx_set_pipeconf(intel_crtc);
5785
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005786 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005787
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005788 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005789 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005790
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005791 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005792
Ville Syrjälä939994d2017-09-13 17:08:56 +03005793 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02005794
Jesse Barnes2dd24552013-04-25 12:55:01 -07005795 i9xx_pfit_enable(intel_crtc);
5796
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005797 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005798
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005799 if (dev_priv->display.initial_watermarks != NULL)
5800 dev_priv->display.initial_watermarks(old_intel_state,
5801 intel_crtc->config);
5802 else
5803 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005804 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005805
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005806 assert_vblank_disabled(crtc);
5807 drm_crtc_vblank_on(crtc);
5808
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005809 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005810}
5811
Daniel Vetter87476d62013-04-11 16:29:06 +02005812static void i9xx_pfit_disable(struct intel_crtc *crtc)
5813{
5814 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005815 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005816
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005817 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005818 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005819
5820 assert_pipe_disabled(dev_priv, crtc->pipe);
5821
Daniel Vetter328d8e82013-05-08 10:36:31 +02005822 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5823 I915_READ(PFIT_CONTROL));
5824 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005825}
5826
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005827static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5828 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005829{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005830 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005831 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005832 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5834 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005835
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005836 /*
5837 * On gen2 planes are double buffered but the pipe isn't, so we must
5838 * wait for planes to fully turn off before disabling the pipe.
5839 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005840 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005841 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005842
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005843 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005844
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005845 drm_crtc_vblank_off(crtc);
5846 assert_vblank_disabled(crtc);
5847
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005848 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005849
Daniel Vetter87476d62013-04-11 16:29:06 +02005850 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005851
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005852 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005853
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005854 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005855 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005856 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005857 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005858 vlv_disable_pll(dev_priv, pipe);
5859 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005860 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005861 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005862
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005863 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005864
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005865 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005866 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005867
5868 if (!dev_priv->display.initial_watermarks)
5869 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005870
5871 /* clock the pipe down to 640x480@60 to potentially save power */
5872 if (IS_I830(dev_priv))
5873 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005874}
5875
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005876static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5877 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005878{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005879 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005881 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005882 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005883 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005884 struct drm_atomic_state *state;
5885 struct intel_crtc_state *crtc_state;
5886 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005887
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005888 if (!intel_crtc->active)
5889 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005890
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005891 if (crtc->primary->state->visible) {
Ville Syrjälä2622a082016-03-09 19:07:26 +02005892 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005893
5894 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005895 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005896 }
5897
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005898 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005899 if (!state) {
5900 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5901 crtc->base.id, crtc->name);
5902 return;
5903 }
5904
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005905 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005906
5907 /* Everything's already locked, -EDEADLK can't happen. */
5908 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5909 ret = drm_atomic_add_affected_connectors(state, crtc);
5910
5911 WARN_ON(IS_ERR(crtc_state) || ret);
5912
5913 dev_priv->display.crtc_disable(crtc_state, state);
5914
Chris Wilson08536952016-10-14 13:18:18 +01005915 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005916
Ville Syrjälä78108b72016-05-27 20:59:19 +03005917 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5918 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005919
5920 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5921 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005922 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005923 crtc->enabled = false;
5924 crtc->state->connector_mask = 0;
5925 crtc->state->encoder_mask = 0;
5926
5927 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5928 encoder->base.crtc = NULL;
5929
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005930 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005931 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005932 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005933
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005934 domains = intel_crtc->enabled_power_domains;
5935 for_each_power_domain(domain, domains)
5936 intel_display_power_put(dev_priv, domain);
5937 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005938
5939 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03005940 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03005941 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005942}
5943
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005944/*
5945 * turn all crtc's off, but do not adjust state
5946 * This has to be paired with a call to intel_modeset_setup_hw_state.
5947 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005948int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005949{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005950 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005951 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005952 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005953
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005954 state = drm_atomic_helper_suspend(dev);
5955 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005956 if (ret)
5957 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005958 else
5959 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005960 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005961}
5962
Chris Wilsonea5b2132010-08-04 13:50:23 +01005963void intel_encoder_destroy(struct drm_encoder *encoder)
5964{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005965 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005966
Chris Wilsonea5b2132010-08-04 13:50:23 +01005967 drm_encoder_cleanup(encoder);
5968 kfree(intel_encoder);
5969}
5970
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005971/* Cross check the actual hw state with our own modeset state tracking (and it's
5972 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005973static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
5974 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005975{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005976 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005977
5978 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5979 connector->base.base.id,
5980 connector->base.name);
5981
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005982 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005983 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005984
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005985 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005986 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005987
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005988 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005989 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005990
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005991 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005992 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005993
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005994 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005995 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005996
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005997 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005998 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005999
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006000 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006001 "attached encoder crtc differs from connector crtc\n");
6002 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006003 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006004 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006005 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006006 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006007 }
6008}
6009
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006010int intel_connector_init(struct intel_connector *connector)
6011{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006012 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006013
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006014 /*
6015 * Allocate enough memory to hold intel_digital_connector_state,
6016 * This might be a few bytes too many, but for connectors that don't
6017 * need it we'll free the state and allocate a smaller one on the first
6018 * succesful commit anyway.
6019 */
6020 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6021 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006022 return -ENOMEM;
6023
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006024 __drm_atomic_helper_connector_reset(&connector->base,
6025 &conn_state->base);
6026
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006027 return 0;
6028}
6029
6030struct intel_connector *intel_connector_alloc(void)
6031{
6032 struct intel_connector *connector;
6033
6034 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6035 if (!connector)
6036 return NULL;
6037
6038 if (intel_connector_init(connector) < 0) {
6039 kfree(connector);
6040 return NULL;
6041 }
6042
6043 return connector;
6044}
6045
James Ausmus091a4f92017-10-13 11:01:44 -07006046/*
6047 * Free the bits allocated by intel_connector_alloc.
6048 * This should only be used after intel_connector_alloc has returned
6049 * successfully, and before drm_connector_init returns successfully.
6050 * Otherwise the destroy callbacks for the connector and the state should
6051 * take care of proper cleanup/free
6052 */
6053void intel_connector_free(struct intel_connector *connector)
6054{
6055 kfree(to_intel_digital_connector_state(connector->base.state));
6056 kfree(connector);
6057}
6058
Daniel Vetterf0947c32012-07-02 13:10:34 +02006059/* Simple connector->get_hw_state implementation for encoders that support only
6060 * one connector and no cloning and hence the encoder state determines the state
6061 * of the connector. */
6062bool intel_connector_get_hw_state(struct intel_connector *connector)
6063{
Daniel Vetter24929352012-07-02 20:28:59 +02006064 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006065 struct intel_encoder *encoder = connector->encoder;
6066
6067 return encoder->get_hw_state(encoder, &pipe);
6068}
6069
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006070static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006071{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006072 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6073 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006074
6075 return 0;
6076}
6077
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006078static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006079 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006080{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006081 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006082 struct drm_atomic_state *state = pipe_config->base.state;
6083 struct intel_crtc *other_crtc;
6084 struct intel_crtc_state *other_crtc_state;
6085
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006086 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6087 pipe_name(pipe), pipe_config->fdi_lanes);
6088 if (pipe_config->fdi_lanes > 4) {
6089 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6090 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006091 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006092 }
6093
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006094 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006095 if (pipe_config->fdi_lanes > 2) {
6096 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6097 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006098 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006099 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006100 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006101 }
6102 }
6103
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006104 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006105 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006106
6107 /* Ivybridge 3 pipe is really complicated */
6108 switch (pipe) {
6109 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006110 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006111 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006112 if (pipe_config->fdi_lanes <= 2)
6113 return 0;
6114
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006115 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006116 other_crtc_state =
6117 intel_atomic_get_crtc_state(state, other_crtc);
6118 if (IS_ERR(other_crtc_state))
6119 return PTR_ERR(other_crtc_state);
6120
6121 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006122 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6123 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006124 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006125 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006126 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006127 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006128 if (pipe_config->fdi_lanes > 2) {
6129 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6130 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006131 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006132 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006133
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006134 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006135 other_crtc_state =
6136 intel_atomic_get_crtc_state(state, other_crtc);
6137 if (IS_ERR(other_crtc_state))
6138 return PTR_ERR(other_crtc_state);
6139
6140 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006141 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006142 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006143 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006144 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006145 default:
6146 BUG();
6147 }
6148}
6149
Daniel Vettere29c22c2013-02-21 00:00:16 +01006150#define RETRY 1
6151static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006152 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006153{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006154 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006155 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006156 int lane, link_bw, fdi_dotclock, ret;
6157 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006158
Daniel Vettere29c22c2013-02-21 00:00:16 +01006159retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006160 /* FDI is a binary signal running at ~2.7GHz, encoding
6161 * each output octet as 10 bits. The actual frequency
6162 * is stored as a divider into a 100MHz clock, and the
6163 * mode pixel clock is stored in units of 1KHz.
6164 * Hence the bw of each lane in terms of the mode signal
6165 * is:
6166 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006167 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006168
Damien Lespiau241bfc32013-09-25 16:45:37 +01006169 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006170
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006171 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006172 pipe_config->pipe_bpp);
6173
6174 pipe_config->fdi_lanes = lane;
6175
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006176 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006177 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006178
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006179 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006180 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006181 pipe_config->pipe_bpp -= 2*3;
6182 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6183 pipe_config->pipe_bpp);
6184 needs_recompute = true;
6185 pipe_config->bw_constrained = true;
6186
6187 goto retry;
6188 }
6189
6190 if (needs_recompute)
6191 return RETRY;
6192
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006193 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006194}
6195
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006196static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6197 struct intel_crtc_state *pipe_config)
6198{
Ville Syrjälä6e644622017-08-17 17:55:09 +03006199 if (pipe_config->ips_force_disable)
6200 return false;
6201
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006202 if (pipe_config->pipe_bpp > 24)
6203 return false;
6204
6205 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006206 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006207 return true;
6208
6209 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006210 * We compare against max which means we must take
6211 * the increased cdclk requirement into account when
6212 * calculating the new cdclk.
6213 *
6214 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006215 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006216 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006217 dev_priv->max_cdclk_freq * 95 / 100;
6218}
6219
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006220static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006221 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006222{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006223 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006224 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006225
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006226 pipe_config->ips_enabled = i915_modparams.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006227 hsw_crtc_supports_ips(crtc) &&
6228 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006229}
6230
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006231static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6232{
6233 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6234
6235 /* GDG double wide on either pipe, otherwise pipe A only */
6236 return INTEL_INFO(dev_priv)->gen < 4 &&
6237 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6238}
6239
Ville Syrjäläceb99322017-01-20 20:22:05 +02006240static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6241{
6242 uint32_t pixel_rate;
6243
6244 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6245
6246 /*
6247 * We only use IF-ID interlacing. If we ever use
6248 * PF-ID we'll need to adjust the pixel_rate here.
6249 */
6250
6251 if (pipe_config->pch_pfit.enabled) {
6252 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6253 uint32_t pfit_size = pipe_config->pch_pfit.size;
6254
6255 pipe_w = pipe_config->pipe_src_w;
6256 pipe_h = pipe_config->pipe_src_h;
6257
6258 pfit_w = (pfit_size >> 16) & 0xFFFF;
6259 pfit_h = pfit_size & 0xFFFF;
6260 if (pipe_w < pfit_w)
6261 pipe_w = pfit_w;
6262 if (pipe_h < pfit_h)
6263 pipe_h = pfit_h;
6264
6265 if (WARN_ON(!pfit_w || !pfit_h))
6266 return pixel_rate;
6267
6268 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6269 pfit_w * pfit_h);
6270 }
6271
6272 return pixel_rate;
6273}
6274
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006275static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6276{
6277 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6278
6279 if (HAS_GMCH_DISPLAY(dev_priv))
6280 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6281 crtc_state->pixel_rate =
6282 crtc_state->base.adjusted_mode.crtc_clock;
6283 else
6284 crtc_state->pixel_rate =
6285 ilk_pipe_pixel_rate(crtc_state);
6286}
6287
Daniel Vettera43f6e02013-06-07 23:10:32 +02006288static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006289 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006290{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006291 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006292 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006293 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006294 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006295
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006296 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006297 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006298
6299 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006300 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006301 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006302 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006303 if (intel_crtc_supports_double_wide(crtc) &&
6304 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006305 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006306 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006307 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006308 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006309
Ville Syrjäläf3261152016-05-24 21:34:18 +03006310 if (adjusted_mode->crtc_clock > clock_limit) {
6311 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6312 adjusted_mode->crtc_clock, clock_limit,
6313 yesno(pipe_config->double_wide));
6314 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006315 }
Chris Wilson89749352010-09-12 18:25:19 +01006316
Shashank Sharma25edf912017-07-21 20:55:07 +05306317 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6318 /*
6319 * There is only one pipe CSC unit per pipe, and we need that
6320 * for output conversion from RGB->YCBCR. So if CTM is already
6321 * applied we can't support YCBCR420 output.
6322 */
6323 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6324 return -EINVAL;
6325 }
6326
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006327 /*
6328 * Pipe horizontal size must be even in:
6329 * - DVO ganged mode
6330 * - LVDS dual channel mode
6331 * - Double wide pipe
6332 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006333 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006334 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6335 pipe_config->pipe_src_w &= ~1;
6336
Damien Lespiau8693a822013-05-03 18:48:11 +01006337 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6338 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006339 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006340 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006341 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006342 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006343
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006344 intel_crtc_compute_pixel_rate(pipe_config);
6345
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006346 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006347 hsw_compute_ips_config(crtc, pipe_config);
6348
Daniel Vetter877d48d2013-04-19 11:24:43 +02006349 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006350 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006351
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006352 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006353}
6354
Zhenyu Wang2c072452009-06-05 15:38:42 +08006355static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006356intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006357{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006358 while (*num > DATA_LINK_M_N_MASK ||
6359 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006360 *num >>= 1;
6361 *den >>= 1;
6362 }
6363}
6364
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006365static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006366 uint32_t *ret_m, uint32_t *ret_n,
6367 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006368{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006369 /*
6370 * Reduce M/N as much as possible without loss in precision. Several DP
6371 * dongles in particular seem to be fussy about too large *link* M/N
6372 * values. The passed in values are more likely to have the least
6373 * significant bits zero than M after rounding below, so do this first.
6374 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006375 if (reduce_m_n) {
6376 while ((m & 1) == 0 && (n & 1) == 0) {
6377 m >>= 1;
6378 n >>= 1;
6379 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006380 }
6381
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006382 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6383 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6384 intel_reduce_m_n_ratio(ret_m, ret_n);
6385}
6386
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006387void
6388intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6389 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006390 struct intel_link_m_n *m_n,
6391 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006392{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006393 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006394
6395 compute_m_n(bits_per_pixel * pixel_clock,
6396 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006397 &m_n->gmch_m, &m_n->gmch_n,
6398 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006399
6400 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006401 &m_n->link_m, &m_n->link_n,
6402 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006403}
6404
Chris Wilsona7615032011-01-12 17:04:08 +00006405static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6406{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006407 if (i915_modparams.panel_use_ssc >= 0)
6408 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006409 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006410 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006411}
6412
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006413static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006414{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006415 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006416}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006417
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006418static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6419{
6420 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006421}
6422
Daniel Vetterf47709a2013-03-28 10:42:02 +01006423static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006424 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006425 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006426{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006427 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006428 u32 fp, fp2 = 0;
6429
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006430 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006431 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006432 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006433 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006434 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006435 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006436 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006437 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006438 }
6439
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006440 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006441
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006442 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006443 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006444 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006445 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006446 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006447 }
6448}
6449
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006450static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6451 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006452{
6453 u32 reg_val;
6454
6455 /*
6456 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6457 * and set it to a reasonable value instead.
6458 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006459 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006460 reg_val &= 0xffffff00;
6461 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006462 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006463
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006464 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006465 reg_val &= 0x00ffffff;
6466 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006467 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006468
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006469 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006470 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006471 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006472
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006473 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006474 reg_val &= 0x00ffffff;
6475 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006476 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006477}
6478
Daniel Vetterb5518422013-05-03 11:49:48 +02006479static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6480 struct intel_link_m_n *m_n)
6481{
6482 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006483 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006484 int pipe = crtc->pipe;
6485
Daniel Vettere3b95f12013-05-03 11:49:49 +02006486 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6487 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6488 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6489 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006490}
6491
6492static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006493 struct intel_link_m_n *m_n,
6494 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006495{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006496 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006497 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006498 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006499
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006500 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006501 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6502 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6503 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6504 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006505 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6506 * for gen < 8) and if DRRS is supported (to make sure the
6507 * registers are not unnecessarily accessed).
6508 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006509 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6510 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006511 I915_WRITE(PIPE_DATA_M2(transcoder),
6512 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6513 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6514 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6515 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6516 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006517 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006518 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6519 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6520 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6521 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006522 }
6523}
6524
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306525void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006526{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306527 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6528
6529 if (m_n == M1_N1) {
6530 dp_m_n = &crtc->config->dp_m_n;
6531 dp_m2_n2 = &crtc->config->dp_m2_n2;
6532 } else if (m_n == M2_N2) {
6533
6534 /*
6535 * M2_N2 registers are not supported. Hence m2_n2 divider value
6536 * needs to be programmed into M1_N1.
6537 */
6538 dp_m_n = &crtc->config->dp_m2_n2;
6539 } else {
6540 DRM_ERROR("Unsupported divider value\n");
6541 return;
6542 }
6543
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006544 if (crtc->config->has_pch_encoder)
6545 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006546 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306547 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006548}
6549
Daniel Vetter251ac862015-06-18 10:30:24 +02006550static void vlv_compute_dpll(struct intel_crtc *crtc,
6551 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006552{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006553 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006554 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006555 if (crtc->pipe != PIPE_A)
6556 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006557
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006558 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006559 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006560 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6561 DPLL_EXT_BUFFER_ENABLE_VLV;
6562
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006563 pipe_config->dpll_hw_state.dpll_md =
6564 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6565}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006566
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006567static void chv_compute_dpll(struct intel_crtc *crtc,
6568 struct intel_crtc_state *pipe_config)
6569{
6570 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006571 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006572 if (crtc->pipe != PIPE_A)
6573 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6574
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006575 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006576 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006577 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6578
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006579 pipe_config->dpll_hw_state.dpll_md =
6580 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006581}
6582
Ville Syrjäläd288f652014-10-28 13:20:22 +02006583static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006584 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006585{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006586 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006587 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006588 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006589 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006590 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006591 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006592
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006593 /* Enable Refclk */
6594 I915_WRITE(DPLL(pipe),
6595 pipe_config->dpll_hw_state.dpll &
6596 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6597
6598 /* No need to actually set up the DPLL with DSI */
6599 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6600 return;
6601
Ville Syrjäläa5805162015-05-26 20:42:30 +03006602 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006603
Ville Syrjäläd288f652014-10-28 13:20:22 +02006604 bestn = pipe_config->dpll.n;
6605 bestm1 = pipe_config->dpll.m1;
6606 bestm2 = pipe_config->dpll.m2;
6607 bestp1 = pipe_config->dpll.p1;
6608 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006609
Jesse Barnes89b667f2013-04-18 14:51:36 -07006610 /* See eDP HDMI DPIO driver vbios notes doc */
6611
6612 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006613 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006614 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006615
6616 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006617 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006618
6619 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006620 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006621 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006622 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006623
6624 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006625 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006626
6627 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006628 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6629 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6630 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006631 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006632
6633 /*
6634 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6635 * but we don't support that).
6636 * Note: don't use the DAC post divider as it seems unstable.
6637 */
6638 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006639 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006640
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006641 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006642 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006643
Jesse Barnes89b667f2013-04-18 14:51:36 -07006644 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006645 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006646 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6647 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006648 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006649 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006650 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006651 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006652 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006653
Ville Syrjälä37a56502016-06-22 21:57:04 +03006654 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006655 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006656 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006657 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006658 0x0df40000);
6659 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006660 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006661 0x0df70000);
6662 } else { /* HDMI or VGA */
6663 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006664 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006665 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006666 0x0df70000);
6667 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006668 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006669 0x0df40000);
6670 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006671
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006672 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006673 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006674 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006675 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006676 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006677
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006678 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006679 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006680}
6681
Ville Syrjäläd288f652014-10-28 13:20:22 +02006682static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006683 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006684{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006685 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006686 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006687 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006688 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306689 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006690 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306691 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306692 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006693
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006694 /* Enable Refclk and SSC */
6695 I915_WRITE(DPLL(pipe),
6696 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6697
6698 /* No need to actually set up the DPLL with DSI */
6699 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6700 return;
6701
Ville Syrjäläd288f652014-10-28 13:20:22 +02006702 bestn = pipe_config->dpll.n;
6703 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6704 bestm1 = pipe_config->dpll.m1;
6705 bestm2 = pipe_config->dpll.m2 >> 22;
6706 bestp1 = pipe_config->dpll.p1;
6707 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306708 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306709 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306710 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006711
Ville Syrjäläa5805162015-05-26 20:42:30 +03006712 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006713
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006714 /* p1 and p2 divider */
6715 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6716 5 << DPIO_CHV_S1_DIV_SHIFT |
6717 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6718 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6719 1 << DPIO_CHV_K_DIV_SHIFT);
6720
6721 /* Feedback post-divider - m2 */
6722 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6723
6724 /* Feedback refclk divider - n and m1 */
6725 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6726 DPIO_CHV_M1_DIV_BY_2 |
6727 1 << DPIO_CHV_N_DIV_SHIFT);
6728
6729 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006730 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006731
6732 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306733 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6734 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6735 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6736 if (bestm2_frac)
6737 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6738 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006739
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306740 /* Program digital lock detect threshold */
6741 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6742 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6743 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6744 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6745 if (!bestm2_frac)
6746 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6747 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6748
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006749 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306750 if (vco == 5400000) {
6751 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6752 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6753 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6754 tribuf_calcntr = 0x9;
6755 } else if (vco <= 6200000) {
6756 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6757 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6758 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6759 tribuf_calcntr = 0x9;
6760 } else if (vco <= 6480000) {
6761 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6762 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6763 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6764 tribuf_calcntr = 0x8;
6765 } else {
6766 /* Not supported. Apply the same limits as in the max case */
6767 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6768 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6769 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6770 tribuf_calcntr = 0;
6771 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006772 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6773
Ville Syrjälä968040b2015-03-11 22:52:08 +02006774 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306775 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6776 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6777 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6778
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006779 /* AFC Recal */
6780 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6781 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6782 DPIO_AFC_RECAL);
6783
Ville Syrjäläa5805162015-05-26 20:42:30 +03006784 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006785}
6786
Ville Syrjäläd288f652014-10-28 13:20:22 +02006787/**
6788 * vlv_force_pll_on - forcibly enable just the PLL
6789 * @dev_priv: i915 private structure
6790 * @pipe: pipe PLL to enable
6791 * @dpll: PLL configuration
6792 *
6793 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6794 * in cases where we need the PLL enabled even when @pipe is not going to
6795 * be enabled.
6796 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006797int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006798 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006799{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006800 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006801 struct intel_crtc_state *pipe_config;
6802
6803 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6804 if (!pipe_config)
6805 return -ENOMEM;
6806
6807 pipe_config->base.crtc = &crtc->base;
6808 pipe_config->pixel_multiplier = 1;
6809 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006810
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006811 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006812 chv_compute_dpll(crtc, pipe_config);
6813 chv_prepare_pll(crtc, pipe_config);
6814 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006815 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006816 vlv_compute_dpll(crtc, pipe_config);
6817 vlv_prepare_pll(crtc, pipe_config);
6818 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006819 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006820
6821 kfree(pipe_config);
6822
6823 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006824}
6825
6826/**
6827 * vlv_force_pll_off - forcibly disable just the PLL
6828 * @dev_priv: i915 private structure
6829 * @pipe: pipe PLL to disable
6830 *
6831 * Disable the PLL for @pipe. To be used in cases where we need
6832 * the PLL enabled even when @pipe is not going to be enabled.
6833 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006834void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006835{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006836 if (IS_CHERRYVIEW(dev_priv))
6837 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006838 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006839 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006840}
6841
Daniel Vetter251ac862015-06-18 10:30:24 +02006842static void i9xx_compute_dpll(struct intel_crtc *crtc,
6843 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006844 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006845{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006846 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006847 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006848 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006849
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006850 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306851
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006852 dpll = DPLL_VGA_MODE_DIS;
6853
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006854 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006855 dpll |= DPLLB_MODE_LVDS;
6856 else
6857 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006858
Jani Nikula73f67aa2016-12-07 22:48:09 +02006859 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6860 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006861 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006862 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006863 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006864
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006865 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6866 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006867 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006868
Ville Syrjälä37a56502016-06-22 21:57:04 +03006869 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006870 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006871
6872 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006873 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006874 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6875 else {
6876 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006877 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006878 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6879 }
6880 switch (clock->p2) {
6881 case 5:
6882 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6883 break;
6884 case 7:
6885 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6886 break;
6887 case 10:
6888 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6889 break;
6890 case 14:
6891 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6892 break;
6893 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006894 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006895 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6896
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006897 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006898 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006899 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006900 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006901 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6902 else
6903 dpll |= PLL_REF_INPUT_DREFCLK;
6904
6905 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006906 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006907
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006908 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006909 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006910 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006911 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006912 }
6913}
6914
Daniel Vetter251ac862015-06-18 10:30:24 +02006915static void i8xx_compute_dpll(struct intel_crtc *crtc,
6916 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006917 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006918{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006919 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006920 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006921 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006922 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006923
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006924 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306925
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006926 dpll = DPLL_VGA_MODE_DIS;
6927
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006928 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006929 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6930 } else {
6931 if (clock->p1 == 2)
6932 dpll |= PLL_P1_DIVIDE_BY_TWO;
6933 else
6934 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6935 if (clock->p2 == 4)
6936 dpll |= PLL_P2_DIVIDE_BY_4;
6937 }
6938
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006939 if (!IS_I830(dev_priv) &&
6940 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006941 dpll |= DPLL_DVO_2X_MODE;
6942
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006943 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006944 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006945 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6946 else
6947 dpll |= PLL_REF_INPUT_DREFCLK;
6948
6949 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006950 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006951}
6952
Daniel Vetter8a654f32013-06-01 17:16:22 +02006953static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006954{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006955 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006956 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006957 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006958 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006959 uint32_t crtc_vtotal, crtc_vblank_end;
6960 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006961
6962 /* We need to be careful not to changed the adjusted mode, for otherwise
6963 * the hw state checker will get angry at the mismatch. */
6964 crtc_vtotal = adjusted_mode->crtc_vtotal;
6965 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006966
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006967 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006968 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006969 crtc_vtotal -= 1;
6970 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006971
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006972 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006973 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6974 else
6975 vsyncshift = adjusted_mode->crtc_hsync_start -
6976 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006977 if (vsyncshift < 0)
6978 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006979 }
6980
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006981 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006982 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006983
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006984 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006985 (adjusted_mode->crtc_hdisplay - 1) |
6986 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006987 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006988 (adjusted_mode->crtc_hblank_start - 1) |
6989 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006990 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006991 (adjusted_mode->crtc_hsync_start - 1) |
6992 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6993
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006994 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006995 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006996 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006997 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006998 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006999 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007000 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007001 (adjusted_mode->crtc_vsync_start - 1) |
7002 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7003
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007004 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7005 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7006 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7007 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007008 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007009 (pipe == PIPE_B || pipe == PIPE_C))
7010 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7011
Jani Nikulabc58be62016-03-18 17:05:39 +02007012}
7013
7014static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7015{
7016 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007017 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007018 enum pipe pipe = intel_crtc->pipe;
7019
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007020 /* pipesrc controls the size that is scaled from, which should
7021 * always be the user's requested size.
7022 */
7023 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007024 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7025 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007026}
7027
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007028static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007029 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007030{
7031 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007032 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007033 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7034 uint32_t tmp;
7035
7036 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007037 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7038 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007039 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007040 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7041 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007042 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007043 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7044 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007045
7046 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007047 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7048 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007049 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007050 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7051 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007052 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007053 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7054 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007055
7056 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007057 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7058 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7059 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007060 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007061}
7062
7063static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7064 struct intel_crtc_state *pipe_config)
7065{
7066 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007067 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007068 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007069
7070 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007071 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7072 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7073
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007074 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7075 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007076}
7077
Daniel Vetterf6a83282014-02-11 15:28:57 -08007078void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007079 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007080{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007081 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7082 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7083 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7084 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007085
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007086 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7087 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7088 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7089 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007090
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007091 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007092 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007093
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007094 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007095
7096 mode->hsync = drm_mode_hsync(mode);
7097 mode->vrefresh = drm_mode_vrefresh(mode);
7098 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007099}
7100
Daniel Vetter84b046f2013-02-19 18:48:54 +01007101static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7102{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007103 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007104 uint32_t pipeconf;
7105
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007106 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007107
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007108 /* we keep both pipes enabled on 830 */
7109 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007110 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007111
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007112 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007113 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007114
Daniel Vetterff9ce462013-04-24 14:57:17 +02007115 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007116 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7117 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007118 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007119 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007120 pipeconf |= PIPECONF_DITHER_EN |
7121 PIPECONF_DITHER_TYPE_SP;
7122
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007123 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007124 case 18:
7125 pipeconf |= PIPECONF_6BPC;
7126 break;
7127 case 24:
7128 pipeconf |= PIPECONF_8BPC;
7129 break;
7130 case 30:
7131 pipeconf |= PIPECONF_10BPC;
7132 break;
7133 default:
7134 /* Case prevented by intel_choose_pipe_bpp_dither. */
7135 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007136 }
7137 }
7138
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007139 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007140 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007141 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007142 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7143 else
7144 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7145 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007146 pipeconf |= PIPECONF_PROGRESSIVE;
7147
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007148 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007149 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007150 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007151
Daniel Vetter84b046f2013-02-19 18:48:54 +01007152 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7153 POSTING_READ(PIPECONF(intel_crtc->pipe));
7154}
7155
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007156static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7157 struct intel_crtc_state *crtc_state)
7158{
7159 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007160 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007161 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007162 int refclk = 48000;
7163
7164 memset(&crtc_state->dpll_hw_state, 0,
7165 sizeof(crtc_state->dpll_hw_state));
7166
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007167 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007168 if (intel_panel_use_ssc(dev_priv)) {
7169 refclk = dev_priv->vbt.lvds_ssc_freq;
7170 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7171 }
7172
7173 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007174 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007175 limit = &intel_limits_i8xx_dvo;
7176 } else {
7177 limit = &intel_limits_i8xx_dac;
7178 }
7179
7180 if (!crtc_state->clock_set &&
7181 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7182 refclk, NULL, &crtc_state->dpll)) {
7183 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7184 return -EINVAL;
7185 }
7186
7187 i8xx_compute_dpll(crtc, crtc_state, NULL);
7188
7189 return 0;
7190}
7191
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007192static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7193 struct intel_crtc_state *crtc_state)
7194{
7195 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007196 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007197 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007198 int refclk = 96000;
7199
7200 memset(&crtc_state->dpll_hw_state, 0,
7201 sizeof(crtc_state->dpll_hw_state));
7202
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007203 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007204 if (intel_panel_use_ssc(dev_priv)) {
7205 refclk = dev_priv->vbt.lvds_ssc_freq;
7206 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7207 }
7208
7209 if (intel_is_dual_link_lvds(dev))
7210 limit = &intel_limits_g4x_dual_channel_lvds;
7211 else
7212 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007213 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7214 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007215 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007216 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007217 limit = &intel_limits_g4x_sdvo;
7218 } else {
7219 /* The option is for other outputs */
7220 limit = &intel_limits_i9xx_sdvo;
7221 }
7222
7223 if (!crtc_state->clock_set &&
7224 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7225 refclk, NULL, &crtc_state->dpll)) {
7226 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7227 return -EINVAL;
7228 }
7229
7230 i9xx_compute_dpll(crtc, crtc_state, NULL);
7231
7232 return 0;
7233}
7234
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007235static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7236 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007237{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007238 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007239 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007240 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007241 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007242
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007243 memset(&crtc_state->dpll_hw_state, 0,
7244 sizeof(crtc_state->dpll_hw_state));
7245
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007246 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007247 if (intel_panel_use_ssc(dev_priv)) {
7248 refclk = dev_priv->vbt.lvds_ssc_freq;
7249 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7250 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007251
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007252 limit = &intel_limits_pineview_lvds;
7253 } else {
7254 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007255 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007256
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007257 if (!crtc_state->clock_set &&
7258 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7259 refclk, NULL, &crtc_state->dpll)) {
7260 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7261 return -EINVAL;
7262 }
7263
7264 i9xx_compute_dpll(crtc, crtc_state, NULL);
7265
7266 return 0;
7267}
7268
7269static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7270 struct intel_crtc_state *crtc_state)
7271{
7272 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007273 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007274 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007275 int refclk = 96000;
7276
7277 memset(&crtc_state->dpll_hw_state, 0,
7278 sizeof(crtc_state->dpll_hw_state));
7279
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007280 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007281 if (intel_panel_use_ssc(dev_priv)) {
7282 refclk = dev_priv->vbt.lvds_ssc_freq;
7283 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007284 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007285
7286 limit = &intel_limits_i9xx_lvds;
7287 } else {
7288 limit = &intel_limits_i9xx_sdvo;
7289 }
7290
7291 if (!crtc_state->clock_set &&
7292 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7293 refclk, NULL, &crtc_state->dpll)) {
7294 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7295 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007296 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007297
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007298 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007299
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007300 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007301}
7302
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007303static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7304 struct intel_crtc_state *crtc_state)
7305{
7306 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007307 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007308
7309 memset(&crtc_state->dpll_hw_state, 0,
7310 sizeof(crtc_state->dpll_hw_state));
7311
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007312 if (!crtc_state->clock_set &&
7313 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7314 refclk, NULL, &crtc_state->dpll)) {
7315 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7316 return -EINVAL;
7317 }
7318
7319 chv_compute_dpll(crtc, crtc_state);
7320
7321 return 0;
7322}
7323
7324static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7325 struct intel_crtc_state *crtc_state)
7326{
7327 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007328 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007329
7330 memset(&crtc_state->dpll_hw_state, 0,
7331 sizeof(crtc_state->dpll_hw_state));
7332
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007333 if (!crtc_state->clock_set &&
7334 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7335 refclk, NULL, &crtc_state->dpll)) {
7336 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7337 return -EINVAL;
7338 }
7339
7340 vlv_compute_dpll(crtc, crtc_state);
7341
7342 return 0;
7343}
7344
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007345static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007346 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007347{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007348 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007349 uint32_t tmp;
7350
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007351 if (INTEL_GEN(dev_priv) <= 3 &&
7352 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007353 return;
7354
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007355 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007356 if (!(tmp & PFIT_ENABLE))
7357 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007358
Daniel Vetter06922822013-07-11 13:35:40 +02007359 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007360 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007361 if (crtc->pipe != PIPE_B)
7362 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007363 } else {
7364 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7365 return;
7366 }
7367
Daniel Vetter06922822013-07-11 13:35:40 +02007368 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007369 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007370}
7371
Jesse Barnesacbec812013-09-20 11:29:32 -07007372static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007373 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007374{
7375 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007376 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007377 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007378 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007379 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007380 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007381
Ville Syrjäläb5219732016-03-15 16:40:01 +02007382 /* In case of DSI, DPLL will not be used */
7383 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307384 return;
7385
Ville Syrjäläa5805162015-05-26 20:42:30 +03007386 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007387 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007388 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007389
7390 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7391 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7392 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7393 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7394 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7395
Imre Deakdccbea32015-06-22 23:35:51 +03007396 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007397}
7398
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007399static void
7400i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7401 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007402{
7403 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007404 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007405 u32 val, base, offset;
7406 int pipe = crtc->pipe, plane = crtc->plane;
7407 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007408 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007409 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007410 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007411
Damien Lespiau42a7b082015-02-05 19:35:13 +00007412 val = I915_READ(DSPCNTR(plane));
7413 if (!(val & DISPLAY_PLANE_ENABLE))
7414 return;
7415
Damien Lespiaud9806c92015-01-21 14:07:19 +00007416 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007417 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007418 DRM_DEBUG_KMS("failed to alloc fb\n");
7419 return;
7420 }
7421
Damien Lespiau1b842c82015-01-21 13:50:54 +00007422 fb = &intel_fb->base;
7423
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007424 fb->dev = dev;
7425
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007426 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007427 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007428 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007429 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007430 }
7431 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007432
7433 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007434 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007435 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007436
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007437 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007438 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007439 offset = I915_READ(DSPTILEOFF(plane));
7440 else
7441 offset = I915_READ(DSPLINOFF(plane));
7442 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7443 } else {
7444 base = I915_READ(DSPADDR(plane));
7445 }
7446 plane_config->base = base;
7447
7448 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007449 fb->width = ((val >> 16) & 0xfff) + 1;
7450 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007451
7452 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007453 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007454
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007455 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007456
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007457 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007458
Damien Lespiau2844a922015-01-20 12:51:48 +00007459 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7460 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007461 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007462 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007463
Damien Lespiau2d140302015-02-05 17:22:18 +00007464 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007465}
7466
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007467static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007468 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007469{
7470 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007471 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007472 int pipe = pipe_config->cpu_transcoder;
7473 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007474 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007475 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007476 int refclk = 100000;
7477
Ville Syrjäläb5219732016-03-15 16:40:01 +02007478 /* In case of DSI, DPLL will not be used */
7479 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7480 return;
7481
Ville Syrjäläa5805162015-05-26 20:42:30 +03007482 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007483 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7484 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7485 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7486 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007487 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007488 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007489
7490 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007491 clock.m2 = (pll_dw0 & 0xff) << 22;
7492 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7493 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007494 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7495 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7496 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7497
Imre Deakdccbea32015-06-22 23:35:51 +03007498 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007499}
7500
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007501static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007502 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007503{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007504 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007505 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007506 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007507 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007508
Imre Deak17290502016-02-12 18:55:11 +02007509 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7510 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007511 return false;
7512
Daniel Vettere143a212013-07-04 12:01:15 +02007513 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007514 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007515
Imre Deak17290502016-02-12 18:55:11 +02007516 ret = false;
7517
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007518 tmp = I915_READ(PIPECONF(crtc->pipe));
7519 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007520 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007521
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007522 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7523 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007524 switch (tmp & PIPECONF_BPC_MASK) {
7525 case PIPECONF_6BPC:
7526 pipe_config->pipe_bpp = 18;
7527 break;
7528 case PIPECONF_8BPC:
7529 pipe_config->pipe_bpp = 24;
7530 break;
7531 case PIPECONF_10BPC:
7532 pipe_config->pipe_bpp = 30;
7533 break;
7534 default:
7535 break;
7536 }
7537 }
7538
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007539 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007540 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007541 pipe_config->limited_color_range = true;
7542
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007543 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007544 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7545
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007546 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007547 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007548
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007549 i9xx_get_pfit_config(crtc, pipe_config);
7550
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007551 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007552 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007553 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007554 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7555 else
7556 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007557 pipe_config->pixel_multiplier =
7558 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7559 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007560 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007561 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007562 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007563 tmp = I915_READ(DPLL(crtc->pipe));
7564 pipe_config->pixel_multiplier =
7565 ((tmp & SDVO_MULTIPLIER_MASK)
7566 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7567 } else {
7568 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7569 * port and will be fixed up in the encoder->get_config
7570 * function. */
7571 pipe_config->pixel_multiplier = 1;
7572 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007573 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007574 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007575 /*
7576 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7577 * on 830. Filter it out here so that we don't
7578 * report errors due to that.
7579 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007580 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007581 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7582
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007583 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7584 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007585 } else {
7586 /* Mask out read-only status bits. */
7587 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7588 DPLL_PORTC_READY_MASK |
7589 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007590 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007591
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007592 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007593 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007594 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007595 vlv_crtc_clock_get(crtc, pipe_config);
7596 else
7597 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007598
Ville Syrjälä0f646142015-08-26 19:39:18 +03007599 /*
7600 * Normally the dotclock is filled in by the encoder .get_config()
7601 * but in case the pipe is enabled w/o any ports we need a sane
7602 * default.
7603 */
7604 pipe_config->base.adjusted_mode.crtc_clock =
7605 pipe_config->port_clock / pipe_config->pixel_multiplier;
7606
Imre Deak17290502016-02-12 18:55:11 +02007607 ret = true;
7608
7609out:
7610 intel_display_power_put(dev_priv, power_domain);
7611
7612 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007613}
7614
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007615static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007616{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007617 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007618 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007619 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007620 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007621 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007622 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007623 bool has_ck505 = false;
7624 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007625 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007626
7627 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007628 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007629 switch (encoder->type) {
7630 case INTEL_OUTPUT_LVDS:
7631 has_panel = true;
7632 has_lvds = true;
7633 break;
7634 case INTEL_OUTPUT_EDP:
7635 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007636 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007637 has_cpu_edp = true;
7638 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007639 default:
7640 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007641 }
7642 }
7643
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007644 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007645 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007646 can_ssc = has_ck505;
7647 } else {
7648 has_ck505 = false;
7649 can_ssc = true;
7650 }
7651
Lyude1c1a24d2016-06-14 11:04:09 -04007652 /* Check if any DPLLs are using the SSC source */
7653 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7654 u32 temp = I915_READ(PCH_DPLL(i));
7655
7656 if (!(temp & DPLL_VCO_ENABLE))
7657 continue;
7658
7659 if ((temp & PLL_REF_INPUT_MASK) ==
7660 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7661 using_ssc_source = true;
7662 break;
7663 }
7664 }
7665
7666 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7667 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007668
7669 /* Ironlake: try to setup display ref clock before DPLL
7670 * enabling. This is only under driver's control after
7671 * PCH B stepping, previous chipset stepping should be
7672 * ignoring this setting.
7673 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007674 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007675
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007676 /* As we must carefully and slowly disable/enable each source in turn,
7677 * compute the final state we want first and check if we need to
7678 * make any changes at all.
7679 */
7680 final = val;
7681 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007682 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007683 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007684 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007685 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7686
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007687 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007688 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007689 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007690
Keith Packard199e5d72011-09-22 12:01:57 -07007691 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007692 final |= DREF_SSC_SOURCE_ENABLE;
7693
7694 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7695 final |= DREF_SSC1_ENABLE;
7696
7697 if (has_cpu_edp) {
7698 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7699 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7700 else
7701 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7702 } else
7703 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007704 } else if (using_ssc_source) {
7705 final |= DREF_SSC_SOURCE_ENABLE;
7706 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007707 }
7708
7709 if (final == val)
7710 return;
7711
7712 /* Always enable nonspread source */
7713 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7714
7715 if (has_ck505)
7716 val |= DREF_NONSPREAD_CK505_ENABLE;
7717 else
7718 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7719
7720 if (has_panel) {
7721 val &= ~DREF_SSC_SOURCE_MASK;
7722 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007723
Keith Packard199e5d72011-09-22 12:01:57 -07007724 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007725 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007726 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007727 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007728 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007729 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007730
7731 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007732 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007733 POSTING_READ(PCH_DREF_CONTROL);
7734 udelay(200);
7735
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007736 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007737
7738 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007739 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007740 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007741 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007742 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007743 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007744 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007745 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007746 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007747
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007748 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007749 POSTING_READ(PCH_DREF_CONTROL);
7750 udelay(200);
7751 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007752 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007753
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007754 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007755
7756 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007757 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007758
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007759 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007760 POSTING_READ(PCH_DREF_CONTROL);
7761 udelay(200);
7762
Lyude1c1a24d2016-06-14 11:04:09 -04007763 if (!using_ssc_source) {
7764 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007765
Lyude1c1a24d2016-06-14 11:04:09 -04007766 /* Turn off the SSC source */
7767 val &= ~DREF_SSC_SOURCE_MASK;
7768 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007769
Lyude1c1a24d2016-06-14 11:04:09 -04007770 /* Turn off SSC1 */
7771 val &= ~DREF_SSC1_ENABLE;
7772
7773 I915_WRITE(PCH_DREF_CONTROL, val);
7774 POSTING_READ(PCH_DREF_CONTROL);
7775 udelay(200);
7776 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007777 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007778
7779 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007780}
7781
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007782static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007783{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007784 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007785
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007786 tmp = I915_READ(SOUTH_CHICKEN2);
7787 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7788 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007789
Imre Deakcf3598c2016-06-28 13:37:31 +03007790 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7791 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007792 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007793
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007794 tmp = I915_READ(SOUTH_CHICKEN2);
7795 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7796 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007797
Imre Deakcf3598c2016-06-28 13:37:31 +03007798 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7799 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007800 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007801}
7802
7803/* WaMPhyProgramming:hsw */
7804static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7805{
7806 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007807
7808 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7809 tmp &= ~(0xFF << 24);
7810 tmp |= (0x12 << 24);
7811 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7812
Paulo Zanonidde86e22012-12-01 12:04:25 -02007813 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7814 tmp |= (1 << 11);
7815 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7816
7817 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7818 tmp |= (1 << 11);
7819 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7820
Paulo Zanonidde86e22012-12-01 12:04:25 -02007821 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7822 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7823 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7824
7825 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7826 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7827 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7828
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007829 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7830 tmp &= ~(7 << 13);
7831 tmp |= (5 << 13);
7832 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007833
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007834 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7835 tmp &= ~(7 << 13);
7836 tmp |= (5 << 13);
7837 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007838
7839 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7840 tmp &= ~0xFF;
7841 tmp |= 0x1C;
7842 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7843
7844 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7845 tmp &= ~0xFF;
7846 tmp |= 0x1C;
7847 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7848
7849 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7850 tmp &= ~(0xFF << 16);
7851 tmp |= (0x1C << 16);
7852 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7853
7854 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7855 tmp &= ~(0xFF << 16);
7856 tmp |= (0x1C << 16);
7857 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7858
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007859 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7860 tmp |= (1 << 27);
7861 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007862
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007863 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7864 tmp |= (1 << 27);
7865 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007866
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007867 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7868 tmp &= ~(0xF << 28);
7869 tmp |= (4 << 28);
7870 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007871
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007872 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7873 tmp &= ~(0xF << 28);
7874 tmp |= (4 << 28);
7875 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007876}
7877
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007878/* Implements 3 different sequences from BSpec chapter "Display iCLK
7879 * Programming" based on the parameters passed:
7880 * - Sequence to enable CLKOUT_DP
7881 * - Sequence to enable CLKOUT_DP without spread
7882 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7883 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007884static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7885 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007886{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007887 uint32_t reg, tmp;
7888
7889 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7890 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007891 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7892 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007893 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007894
Ville Syrjäläa5805162015-05-26 20:42:30 +03007895 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007896
7897 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7898 tmp &= ~SBI_SSCCTL_DISABLE;
7899 tmp |= SBI_SSCCTL_PATHALT;
7900 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7901
7902 udelay(24);
7903
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007904 if (with_spread) {
7905 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7906 tmp &= ~SBI_SSCCTL_PATHALT;
7907 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007908
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007909 if (with_fdi) {
7910 lpt_reset_fdi_mphy(dev_priv);
7911 lpt_program_fdi_mphy(dev_priv);
7912 }
7913 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007914
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007915 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007916 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7917 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7918 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007919
Ville Syrjäläa5805162015-05-26 20:42:30 +03007920 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007921}
7922
Paulo Zanoni47701c32013-07-23 11:19:25 -03007923/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007924static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007925{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007926 uint32_t reg, tmp;
7927
Ville Syrjäläa5805162015-05-26 20:42:30 +03007928 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007929
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007930 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007931 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7932 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7933 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7934
7935 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7936 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7937 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7938 tmp |= SBI_SSCCTL_PATHALT;
7939 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7940 udelay(32);
7941 }
7942 tmp |= SBI_SSCCTL_DISABLE;
7943 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7944 }
7945
Ville Syrjäläa5805162015-05-26 20:42:30 +03007946 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007947}
7948
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007949#define BEND_IDX(steps) ((50 + (steps)) / 5)
7950
7951static const uint16_t sscdivintphase[] = {
7952 [BEND_IDX( 50)] = 0x3B23,
7953 [BEND_IDX( 45)] = 0x3B23,
7954 [BEND_IDX( 40)] = 0x3C23,
7955 [BEND_IDX( 35)] = 0x3C23,
7956 [BEND_IDX( 30)] = 0x3D23,
7957 [BEND_IDX( 25)] = 0x3D23,
7958 [BEND_IDX( 20)] = 0x3E23,
7959 [BEND_IDX( 15)] = 0x3E23,
7960 [BEND_IDX( 10)] = 0x3F23,
7961 [BEND_IDX( 5)] = 0x3F23,
7962 [BEND_IDX( 0)] = 0x0025,
7963 [BEND_IDX( -5)] = 0x0025,
7964 [BEND_IDX(-10)] = 0x0125,
7965 [BEND_IDX(-15)] = 0x0125,
7966 [BEND_IDX(-20)] = 0x0225,
7967 [BEND_IDX(-25)] = 0x0225,
7968 [BEND_IDX(-30)] = 0x0325,
7969 [BEND_IDX(-35)] = 0x0325,
7970 [BEND_IDX(-40)] = 0x0425,
7971 [BEND_IDX(-45)] = 0x0425,
7972 [BEND_IDX(-50)] = 0x0525,
7973};
7974
7975/*
7976 * Bend CLKOUT_DP
7977 * steps -50 to 50 inclusive, in steps of 5
7978 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7979 * change in clock period = -(steps / 10) * 5.787 ps
7980 */
7981static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7982{
7983 uint32_t tmp;
7984 int idx = BEND_IDX(steps);
7985
7986 if (WARN_ON(steps % 5 != 0))
7987 return;
7988
7989 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7990 return;
7991
7992 mutex_lock(&dev_priv->sb_lock);
7993
7994 if (steps % 10 != 0)
7995 tmp = 0xAAAAAAAB;
7996 else
7997 tmp = 0x00000000;
7998 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7999
8000 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8001 tmp &= 0xffff0000;
8002 tmp |= sscdivintphase[idx];
8003 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8004
8005 mutex_unlock(&dev_priv->sb_lock);
8006}
8007
8008#undef BEND_IDX
8009
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008010static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008011{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008012 struct intel_encoder *encoder;
8013 bool has_vga = false;
8014
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008015 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008016 switch (encoder->type) {
8017 case INTEL_OUTPUT_ANALOG:
8018 has_vga = true;
8019 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008020 default:
8021 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008022 }
8023 }
8024
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008025 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008026 lpt_bend_clkout_dp(dev_priv, 0);
8027 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008028 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008029 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008030 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008031}
8032
Paulo Zanonidde86e22012-12-01 12:04:25 -02008033/*
8034 * Initialize reference clocks when the driver loads
8035 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008036void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008037{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008038 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008039 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008040 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008041 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008042}
8043
Daniel Vetter6ff93602013-04-19 11:24:36 +02008044static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008045{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008046 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8048 int pipe = intel_crtc->pipe;
8049 uint32_t val;
8050
Daniel Vetter78114072013-06-13 00:54:57 +02008051 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008052
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008053 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008054 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008055 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008056 break;
8057 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008058 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008059 break;
8060 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008061 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008062 break;
8063 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008064 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008065 break;
8066 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008067 /* Case prevented by intel_choose_pipe_bpp_dither. */
8068 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008069 }
8070
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008071 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008072 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8073
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008074 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008075 val |= PIPECONF_INTERLACED_ILK;
8076 else
8077 val |= PIPECONF_PROGRESSIVE;
8078
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008079 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008080 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008081
Paulo Zanonic8203562012-09-12 10:06:29 -03008082 I915_WRITE(PIPECONF(pipe), val);
8083 POSTING_READ(PIPECONF(pipe));
8084}
8085
Daniel Vetter6ff93602013-04-19 11:24:36 +02008086static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008087{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008088 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008090 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008091 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008092
Jani Nikula391bf042016-03-18 17:05:40 +02008093 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008094 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8095
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008096 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008097 val |= PIPECONF_INTERLACED_ILK;
8098 else
8099 val |= PIPECONF_PROGRESSIVE;
8100
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008101 I915_WRITE(PIPECONF(cpu_transcoder), val);
8102 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008103}
8104
Jani Nikula391bf042016-03-18 17:05:40 +02008105static void haswell_set_pipemisc(struct drm_crtc *crtc)
8106{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008107 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308109 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008110
8111 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8112 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008113
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008114 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008115 case 18:
8116 val |= PIPEMISC_DITHER_6_BPC;
8117 break;
8118 case 24:
8119 val |= PIPEMISC_DITHER_8_BPC;
8120 break;
8121 case 30:
8122 val |= PIPEMISC_DITHER_10_BPC;
8123 break;
8124 case 36:
8125 val |= PIPEMISC_DITHER_12_BPC;
8126 break;
8127 default:
8128 /* Case prevented by pipe_config_set_bpp. */
8129 BUG();
8130 }
8131
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008132 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008133 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8134
Shashank Sharmab22ca992017-07-24 19:19:32 +05308135 if (config->ycbcr420) {
8136 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8137 PIPEMISC_YUV420_ENABLE |
8138 PIPEMISC_YUV420_MODE_FULL_BLEND;
8139 }
8140
Jani Nikula391bf042016-03-18 17:05:40 +02008141 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008142 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008143}
8144
Paulo Zanonid4b19312012-11-29 11:29:32 -02008145int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8146{
8147 /*
8148 * Account for spread spectrum to avoid
8149 * oversubscribing the link. Max center spread
8150 * is 2.5%; use 5% for safety's sake.
8151 */
8152 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008153 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008154}
8155
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008156static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008157{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008158 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008159}
8160
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008161static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8162 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008163 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008164{
8165 struct drm_crtc *crtc = &intel_crtc->base;
8166 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008167 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008168 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008169 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008170
Chris Wilsonc1858122010-12-03 21:35:48 +00008171 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008172 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008173 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008174 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008175 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008176 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008177 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008178 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008179 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008180
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008181 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008182
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008183 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8184 fp |= FP_CB_TUNE;
8185
8186 if (reduced_clock) {
8187 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8188
8189 if (reduced_clock->m < factor * reduced_clock->n)
8190 fp2 |= FP_CB_TUNE;
8191 } else {
8192 fp2 = fp;
8193 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008194
Chris Wilson5eddb702010-09-11 13:48:45 +01008195 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008196
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008197 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008198 dpll |= DPLLB_MODE_LVDS;
8199 else
8200 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008201
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008202 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008203 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008204
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008205 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8206 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008207 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008208
Ville Syrjälä37a56502016-06-22 21:57:04 +03008209 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008210 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008211
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008212 /*
8213 * The high speed IO clock is only really required for
8214 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8215 * possible to share the DPLL between CRT and HDMI. Enabling
8216 * the clock needlessly does no real harm, except use up a
8217 * bit of power potentially.
8218 *
8219 * We'll limit this to IVB with 3 pipes, since it has only two
8220 * DPLLs and so DPLL sharing is the only way to get three pipes
8221 * driving PCH ports at the same time. On SNB we could do this,
8222 * and potentially avoid enabling the second DPLL, but it's not
8223 * clear if it''s a win or loss power wise. No point in doing
8224 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8225 */
8226 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8227 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8228 dpll |= DPLL_SDVO_HIGH_SPEED;
8229
Eric Anholta07d6782011-03-30 13:01:08 -07008230 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008231 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008232 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008233 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008234
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008235 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008236 case 5:
8237 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8238 break;
8239 case 7:
8240 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8241 break;
8242 case 10:
8243 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8244 break;
8245 case 14:
8246 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8247 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008248 }
8249
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008250 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8251 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008252 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008253 else
8254 dpll |= PLL_REF_INPUT_DREFCLK;
8255
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008256 dpll |= DPLL_VCO_ENABLE;
8257
8258 crtc_state->dpll_hw_state.dpll = dpll;
8259 crtc_state->dpll_hw_state.fp0 = fp;
8260 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008261}
8262
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008263static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8264 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008265{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008266 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008267 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008268 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008269 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008270
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008271 memset(&crtc_state->dpll_hw_state, 0,
8272 sizeof(crtc_state->dpll_hw_state));
8273
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008274 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8275 if (!crtc_state->has_pch_encoder)
8276 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008277
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008278 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008279 if (intel_panel_use_ssc(dev_priv)) {
8280 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8281 dev_priv->vbt.lvds_ssc_freq);
8282 refclk = dev_priv->vbt.lvds_ssc_freq;
8283 }
8284
8285 if (intel_is_dual_link_lvds(dev)) {
8286 if (refclk == 100000)
8287 limit = &intel_limits_ironlake_dual_lvds_100m;
8288 else
8289 limit = &intel_limits_ironlake_dual_lvds;
8290 } else {
8291 if (refclk == 100000)
8292 limit = &intel_limits_ironlake_single_lvds_100m;
8293 else
8294 limit = &intel_limits_ironlake_single_lvds;
8295 }
8296 } else {
8297 limit = &intel_limits_ironlake_dac;
8298 }
8299
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008300 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008301 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8302 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008303 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8304 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008305 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008306
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008307 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008308
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008309 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008310 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8311 pipe_name(crtc->pipe));
8312 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008313 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008314
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008315 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008316}
8317
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008318static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8319 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008320{
8321 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008322 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008323 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008324
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008325 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8326 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8327 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8328 & ~TU_SIZE_MASK;
8329 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8330 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8331 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8332}
8333
8334static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8335 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008336 struct intel_link_m_n *m_n,
8337 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008338{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008339 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008340 enum pipe pipe = crtc->pipe;
8341
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008342 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008343 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8344 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8345 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8346 & ~TU_SIZE_MASK;
8347 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8348 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8349 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008350 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8351 * gen < 8) and if DRRS is supported (to make sure the
8352 * registers are not unnecessarily read).
8353 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008354 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008355 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008356 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8357 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8358 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8359 & ~TU_SIZE_MASK;
8360 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8361 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8362 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8363 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008364 } else {
8365 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8366 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8367 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8368 & ~TU_SIZE_MASK;
8369 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8370 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8371 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8372 }
8373}
8374
8375void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008376 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008377{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008378 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008379 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8380 else
8381 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008382 &pipe_config->dp_m_n,
8383 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008384}
8385
Daniel Vetter72419202013-04-04 13:28:53 +02008386static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008387 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008388{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008389 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008390 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008391}
8392
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008393static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008394 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008395{
8396 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008397 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008398 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8399 uint32_t ps_ctrl = 0;
8400 int id = -1;
8401 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008402
Chandra Kondurua1b22782015-04-07 15:28:45 -07008403 /* find scaler attached to this pipe */
8404 for (i = 0; i < crtc->num_scalers; i++) {
8405 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8406 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8407 id = i;
8408 pipe_config->pch_pfit.enabled = true;
8409 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8410 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8411 break;
8412 }
8413 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008414
Chandra Kondurua1b22782015-04-07 15:28:45 -07008415 scaler_state->scaler_id = id;
8416 if (id >= 0) {
8417 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8418 } else {
8419 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008420 }
8421}
8422
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008423static void
8424skylake_get_initial_plane_config(struct intel_crtc *crtc,
8425 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008426{
8427 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008428 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008429 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008430 int pipe = crtc->pipe;
8431 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008432 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008433 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008434 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008435
Damien Lespiaud9806c92015-01-21 14:07:19 +00008436 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008437 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008438 DRM_DEBUG_KMS("failed to alloc fb\n");
8439 return;
8440 }
8441
Damien Lespiau1b842c82015-01-21 13:50:54 +00008442 fb = &intel_fb->base;
8443
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008444 fb->dev = dev;
8445
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008446 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008447 if (!(val & PLANE_CTL_ENABLE))
8448 goto error;
8449
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008450 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8451 fourcc = skl_format_to_fourcc(pixel_format,
8452 val & PLANE_CTL_ORDER_RGBX,
8453 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008454 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008455
Damien Lespiau40f46282015-02-27 11:15:21 +00008456 tiling = val & PLANE_CTL_TILED_MASK;
8457 switch (tiling) {
8458 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008459 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008460 break;
8461 case PLANE_CTL_TILED_X:
8462 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008463 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008464 break;
8465 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008466 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8467 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8468 else
8469 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008470 break;
8471 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008472 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8473 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8474 else
8475 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008476 break;
8477 default:
8478 MISSING_CASE(tiling);
8479 goto error;
8480 }
8481
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008482 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8483 plane_config->base = base;
8484
8485 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8486
8487 val = I915_READ(PLANE_SIZE(pipe, 0));
8488 fb->height = ((val >> 16) & 0xfff) + 1;
8489 fb->width = ((val >> 0) & 0x1fff) + 1;
8490
8491 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008492 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008493 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8494
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008495 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008496
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008497 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008498
8499 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8500 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008501 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008502 plane_config->size);
8503
Damien Lespiau2d140302015-02-05 17:22:18 +00008504 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008505 return;
8506
8507error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008508 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008509}
8510
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008511static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008512 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008513{
8514 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008515 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008516 uint32_t tmp;
8517
8518 tmp = I915_READ(PF_CTL(crtc->pipe));
8519
8520 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008521 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008522 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8523 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008524
8525 /* We currently do not free assignements of panel fitters on
8526 * ivb/hsw (since we don't use the higher upscaling modes which
8527 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008528 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008529 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8530 PF_PIPE_SEL_IVB(crtc->pipe));
8531 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008532 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008533}
8534
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008535static void
8536ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8537 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008538{
8539 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008540 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008541 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008542 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008543 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008544 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008545 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008546 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008547
Damien Lespiau42a7b082015-02-05 19:35:13 +00008548 val = I915_READ(DSPCNTR(pipe));
8549 if (!(val & DISPLAY_PLANE_ENABLE))
8550 return;
8551
Damien Lespiaud9806c92015-01-21 14:07:19 +00008552 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008553 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008554 DRM_DEBUG_KMS("failed to alloc fb\n");
8555 return;
8556 }
8557
Damien Lespiau1b842c82015-01-21 13:50:54 +00008558 fb = &intel_fb->base;
8559
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008560 fb->dev = dev;
8561
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008562 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008563 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008564 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008565 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008566 }
8567 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008568
8569 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008570 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008571 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008572
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008573 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008574 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008575 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008576 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008577 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008578 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008579 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008580 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008581 }
8582 plane_config->base = base;
8583
8584 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008585 fb->width = ((val >> 16) & 0xfff) + 1;
8586 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008587
8588 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008589 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008590
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008591 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008592
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008593 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008594
Damien Lespiau2844a922015-01-20 12:51:48 +00008595 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8596 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008597 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008598 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008599
Damien Lespiau2d140302015-02-05 17:22:18 +00008600 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008601}
8602
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008603static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008604 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008605{
8606 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008607 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008608 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008609 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008610 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008611
Imre Deak17290502016-02-12 18:55:11 +02008612 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8613 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008614 return false;
8615
Daniel Vettere143a212013-07-04 12:01:15 +02008616 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008617 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008618
Imre Deak17290502016-02-12 18:55:11 +02008619 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008620 tmp = I915_READ(PIPECONF(crtc->pipe));
8621 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008622 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008623
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008624 switch (tmp & PIPECONF_BPC_MASK) {
8625 case PIPECONF_6BPC:
8626 pipe_config->pipe_bpp = 18;
8627 break;
8628 case PIPECONF_8BPC:
8629 pipe_config->pipe_bpp = 24;
8630 break;
8631 case PIPECONF_10BPC:
8632 pipe_config->pipe_bpp = 30;
8633 break;
8634 case PIPECONF_12BPC:
8635 pipe_config->pipe_bpp = 36;
8636 break;
8637 default:
8638 break;
8639 }
8640
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008641 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8642 pipe_config->limited_color_range = true;
8643
Daniel Vetterab9412b2013-05-03 11:49:46 +02008644 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008645 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008646 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008647
Daniel Vetter88adfff2013-03-28 10:42:01 +01008648 pipe_config->has_pch_encoder = true;
8649
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008650 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8651 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8652 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008653
8654 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008655
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008656 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008657 /*
8658 * The pipe->pch transcoder and pch transcoder->pll
8659 * mapping is fixed.
8660 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008661 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008662 } else {
8663 tmp = I915_READ(PCH_DPLL_SEL);
8664 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008665 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008666 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008667 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008668 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008669
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008670 pipe_config->shared_dpll =
8671 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8672 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008673
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008674 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8675 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008676
8677 tmp = pipe_config->dpll_hw_state.dpll;
8678 pipe_config->pixel_multiplier =
8679 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8680 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008681
8682 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008683 } else {
8684 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008685 }
8686
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008687 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008688 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008689
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008690 ironlake_get_pfit_config(crtc, pipe_config);
8691
Imre Deak17290502016-02-12 18:55:11 +02008692 ret = true;
8693
8694out:
8695 intel_display_power_put(dev_priv, power_domain);
8696
8697 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008698}
8699
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008700static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8701{
Chris Wilson91c8a322016-07-05 10:40:23 +01008702 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008703 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008704
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008705 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008706 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008707 pipe_name(crtc->pipe));
8708
Imre Deak9c3a16c2017-08-14 18:15:30 +03008709 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8710 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008711 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008712 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8713 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008714 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008715 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008716 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008717 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008718 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008719 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008720 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008721 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008722 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008723 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008724 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008725
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008726 /*
8727 * In theory we can still leave IRQs enabled, as long as only the HPD
8728 * interrupts remain enabled. We used to check for that, but since it's
8729 * gen-specific and since we only disable LCPLL after we fully disable
8730 * the interrupts, the check below should be enough.
8731 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008732 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008733}
8734
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008735static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8736{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008737 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008738 return I915_READ(D_COMP_HSW);
8739 else
8740 return I915_READ(D_COMP_BDW);
8741}
8742
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008743static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8744{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008745 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008746 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008747 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8748 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008749 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008750 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008751 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008752 I915_WRITE(D_COMP_BDW, val);
8753 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008754 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008755}
8756
8757/*
8758 * This function implements pieces of two sequences from BSpec:
8759 * - Sequence for display software to disable LCPLL
8760 * - Sequence for display software to allow package C8+
8761 * The steps implemented here are just the steps that actually touch the LCPLL
8762 * register. Callers should take care of disabling all the display engine
8763 * functions, doing the mode unset, fixing interrupts, etc.
8764 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008765static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8766 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008767{
8768 uint32_t val;
8769
8770 assert_can_disable_lcpll(dev_priv);
8771
8772 val = I915_READ(LCPLL_CTL);
8773
8774 if (switch_to_fclk) {
8775 val |= LCPLL_CD_SOURCE_FCLK;
8776 I915_WRITE(LCPLL_CTL, val);
8777
Imre Deakf53dd632016-06-28 13:37:32 +03008778 if (wait_for_us(I915_READ(LCPLL_CTL) &
8779 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008780 DRM_ERROR("Switching to FCLK failed\n");
8781
8782 val = I915_READ(LCPLL_CTL);
8783 }
8784
8785 val |= LCPLL_PLL_DISABLE;
8786 I915_WRITE(LCPLL_CTL, val);
8787 POSTING_READ(LCPLL_CTL);
8788
Chris Wilson24d84412016-06-30 15:33:07 +01008789 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008790 DRM_ERROR("LCPLL still locked\n");
8791
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008792 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008793 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008794 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008795 ndelay(100);
8796
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008797 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8798 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008799 DRM_ERROR("D_COMP RCOMP still in progress\n");
8800
8801 if (allow_power_down) {
8802 val = I915_READ(LCPLL_CTL);
8803 val |= LCPLL_POWER_DOWN_ALLOW;
8804 I915_WRITE(LCPLL_CTL, val);
8805 POSTING_READ(LCPLL_CTL);
8806 }
8807}
8808
8809/*
8810 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8811 * source.
8812 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008813static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008814{
8815 uint32_t val;
8816
8817 val = I915_READ(LCPLL_CTL);
8818
8819 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8820 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8821 return;
8822
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008823 /*
8824 * Make sure we're not on PC8 state before disabling PC8, otherwise
8825 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008826 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008827 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008828
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008829 if (val & LCPLL_POWER_DOWN_ALLOW) {
8830 val &= ~LCPLL_POWER_DOWN_ALLOW;
8831 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008832 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008833 }
8834
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008835 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008836 val |= D_COMP_COMP_FORCE;
8837 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008838 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008839
8840 val = I915_READ(LCPLL_CTL);
8841 val &= ~LCPLL_PLL_DISABLE;
8842 I915_WRITE(LCPLL_CTL, val);
8843
Chris Wilson93220c02016-06-30 15:33:08 +01008844 if (intel_wait_for_register(dev_priv,
8845 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8846 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008847 DRM_ERROR("LCPLL not locked yet\n");
8848
8849 if (val & LCPLL_CD_SOURCE_FCLK) {
8850 val = I915_READ(LCPLL_CTL);
8851 val &= ~LCPLL_CD_SOURCE_FCLK;
8852 I915_WRITE(LCPLL_CTL, val);
8853
Imre Deakf53dd632016-06-28 13:37:32 +03008854 if (wait_for_us((I915_READ(LCPLL_CTL) &
8855 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008856 DRM_ERROR("Switching back to LCPLL failed\n");
8857 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008858
Mika Kuoppala59bad942015-01-16 11:34:40 +02008859 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008860
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008861 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008862 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008863}
8864
Paulo Zanoni765dab672014-03-07 20:08:18 -03008865/*
8866 * Package states C8 and deeper are really deep PC states that can only be
8867 * reached when all the devices on the system allow it, so even if the graphics
8868 * device allows PC8+, it doesn't mean the system will actually get to these
8869 * states. Our driver only allows PC8+ when going into runtime PM.
8870 *
8871 * The requirements for PC8+ are that all the outputs are disabled, the power
8872 * well is disabled and most interrupts are disabled, and these are also
8873 * requirements for runtime PM. When these conditions are met, we manually do
8874 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8875 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8876 * hang the machine.
8877 *
8878 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8879 * the state of some registers, so when we come back from PC8+ we need to
8880 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8881 * need to take care of the registers kept by RC6. Notice that this happens even
8882 * if we don't put the device in PCI D3 state (which is what currently happens
8883 * because of the runtime PM support).
8884 *
8885 * For more, read "Display Sequences for Package C8" on the hardware
8886 * documentation.
8887 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008888void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008889{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008890 uint32_t val;
8891
Paulo Zanonic67a4702013-08-19 13:18:09 -03008892 DRM_DEBUG_KMS("Enabling package C8+\n");
8893
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008894 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008895 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8896 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8897 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8898 }
8899
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008900 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008901 hsw_disable_lcpll(dev_priv, true, true);
8902}
8903
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008904void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008905{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008906 uint32_t val;
8907
Paulo Zanonic67a4702013-08-19 13:18:09 -03008908 DRM_DEBUG_KMS("Disabling package C8+\n");
8909
8910 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008911 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008912
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008913 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008914 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8915 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8916 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8917 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008918}
8919
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008920static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8921 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008922{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008923 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008924 struct intel_encoder *encoder =
8925 intel_ddi_get_crtc_new_encoder(crtc_state);
8926
8927 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8928 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8929 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008930 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008931 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008932 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008933
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008934 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008935}
8936
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008937static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
8938 enum port port,
8939 struct intel_crtc_state *pipe_config)
8940{
8941 enum intel_dpll_id id;
8942 u32 temp;
8943
8944 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03008945 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008946
8947 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
8948 return;
8949
8950 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8951}
8952
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308953static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8954 enum port port,
8955 struct intel_crtc_state *pipe_config)
8956{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008957 enum intel_dpll_id id;
8958
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308959 switch (port) {
8960 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008961 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308962 break;
8963 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008964 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308965 break;
8966 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008967 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308968 break;
8969 default:
8970 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008971 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308972 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008973
8974 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308975}
8976
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008977static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8978 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008979 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008980{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008981 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008982 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008983
8984 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008985 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008986
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008987 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008988 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008989
8990 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008991}
8992
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008993static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8994 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008995 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008996{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008997 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008998 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008999
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009000 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009001 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009002 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009003 break;
9004 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009005 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009006 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009007 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009008 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009009 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009010 case PORT_CLK_SEL_LCPLL_810:
9011 id = DPLL_ID_LCPLL_810;
9012 break;
9013 case PORT_CLK_SEL_LCPLL_1350:
9014 id = DPLL_ID_LCPLL_1350;
9015 break;
9016 case PORT_CLK_SEL_LCPLL_2700:
9017 id = DPLL_ID_LCPLL_2700;
9018 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009019 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009020 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009021 /* fall through */
9022 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009023 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009024 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009025
9026 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009027}
9028
Jani Nikulacf304292016-03-18 17:05:41 +02009029static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9030 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009031 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009032{
9033 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009034 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009035 enum intel_display_power_domain power_domain;
9036 u32 tmp;
9037
Imre Deakd9a7bc62016-05-12 16:18:50 +03009038 /*
9039 * The pipe->transcoder mapping is fixed with the exception of the eDP
9040 * transcoder handled below.
9041 */
Jani Nikulacf304292016-03-18 17:05:41 +02009042 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9043
9044 /*
9045 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9046 * consistency and less surprising code; it's in always on power).
9047 */
9048 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9049 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9050 enum pipe trans_edp_pipe;
9051 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9052 default:
9053 WARN(1, "unknown pipe linked to edp transcoder\n");
9054 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9055 case TRANS_DDI_EDP_INPUT_A_ON:
9056 trans_edp_pipe = PIPE_A;
9057 break;
9058 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9059 trans_edp_pipe = PIPE_B;
9060 break;
9061 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9062 trans_edp_pipe = PIPE_C;
9063 break;
9064 }
9065
9066 if (trans_edp_pipe == crtc->pipe)
9067 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9068 }
9069
9070 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9071 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9072 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009073 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009074
9075 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9076
9077 return tmp & PIPECONF_ENABLE;
9078}
9079
Jani Nikula4d1de972016-03-18 17:05:42 +02009080static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9081 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009082 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009083{
9084 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009085 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009086 enum intel_display_power_domain power_domain;
9087 enum port port;
9088 enum transcoder cpu_transcoder;
9089 u32 tmp;
9090
Jani Nikula4d1de972016-03-18 17:05:42 +02009091 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9092 if (port == PORT_A)
9093 cpu_transcoder = TRANSCODER_DSI_A;
9094 else
9095 cpu_transcoder = TRANSCODER_DSI_C;
9096
9097 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9098 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9099 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009100 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009101
Imre Deakdb18b6a2016-03-24 12:41:40 +02009102 /*
9103 * The PLL needs to be enabled with a valid divider
9104 * configuration, otherwise accessing DSI registers will hang
9105 * the machine. See BSpec North Display Engine
9106 * registers/MIPI[BXT]. We can break out here early, since we
9107 * need the same DSI PLL to be enabled for both DSI ports.
9108 */
9109 if (!intel_dsi_pll_is_enabled(dev_priv))
9110 break;
9111
Jani Nikula4d1de972016-03-18 17:05:42 +02009112 /* XXX: this works for video mode only */
9113 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9114 if (!(tmp & DPI_ENABLE))
9115 continue;
9116
9117 tmp = I915_READ(MIPI_CTRL(port));
9118 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9119 continue;
9120
9121 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009122 break;
9123 }
9124
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009125 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009126}
9127
Daniel Vetter26804af2014-06-25 22:01:55 +03009128static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009129 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009130{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009131 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009132 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009133 enum port port;
9134 uint32_t tmp;
9135
9136 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9137
9138 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9139
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009140 if (IS_CANNONLAKE(dev_priv))
9141 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9142 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009143 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009144 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309145 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009146 else
9147 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009148
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009149 pll = pipe_config->shared_dpll;
9150 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009151 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9152 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009153 }
9154
Daniel Vetter26804af2014-06-25 22:01:55 +03009155 /*
9156 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9157 * DDI E. So just check whether this pipe is wired to DDI E and whether
9158 * the PCH transcoder is on.
9159 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009160 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009161 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009162 pipe_config->has_pch_encoder = true;
9163
9164 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9165 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9166 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9167
9168 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9169 }
9170}
9171
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009172static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009173 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009174{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009175 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009176 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009177 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009178 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009179
Imre Deake79dfb52017-07-20 01:50:57 +03009180 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009181
Imre Deak17290502016-02-12 18:55:11 +02009182 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9183 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009184 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009185 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009186
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009187 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009188
Jani Nikulacf304292016-03-18 17:05:41 +02009189 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009190
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009191 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009192 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9193 WARN_ON(active);
9194 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009195 }
9196
Jani Nikulacf304292016-03-18 17:05:41 +02009197 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009198 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009199
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009200 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009201 haswell_get_ddi_port_state(crtc, pipe_config);
9202 intel_get_pipe_timings(crtc, pipe_config);
9203 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009204
Jani Nikulabc58be62016-03-18 17:05:39 +02009205 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009206
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009207 pipe_config->gamma_mode =
9208 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9209
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009210 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309211 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9212 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9213
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009214 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309215 bool blend_mode_420 = tmp &
9216 PIPEMISC_YUV420_MODE_FULL_BLEND;
9217
9218 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9219 if (pipe_config->ycbcr420 != clrspace_yuv ||
9220 pipe_config->ycbcr420 != blend_mode_420)
9221 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9222 } else if (clrspace_yuv) {
9223 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9224 }
9225 }
9226
Imre Deak17290502016-02-12 18:55:11 +02009227 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9228 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009229 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009230 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009231 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009232 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009233 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009234 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009235
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009236 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009237 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9238 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009239
Jani Nikula4d1de972016-03-18 17:05:42 +02009240 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9241 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009242 pipe_config->pixel_multiplier =
9243 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9244 } else {
9245 pipe_config->pixel_multiplier = 1;
9246 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009247
Imre Deak17290502016-02-12 18:55:11 +02009248out:
9249 for_each_power_domain(power_domain, power_domain_mask)
9250 intel_display_power_put(dev_priv, power_domain);
9251
Jani Nikulacf304292016-03-18 17:05:41 +02009252 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009253}
9254
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009255static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009256{
9257 struct drm_i915_private *dev_priv =
9258 to_i915(plane_state->base.plane->dev);
9259 const struct drm_framebuffer *fb = plane_state->base.fb;
9260 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9261 u32 base;
9262
9263 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9264 base = obj->phys_handle->busaddr;
9265 else
9266 base = intel_plane_ggtt_offset(plane_state);
9267
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009268 base += plane_state->main.offset;
9269
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009270 /* ILK+ do this automagically */
9271 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009272 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009273 base += (plane_state->base.crtc_h *
9274 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9275
9276 return base;
9277}
9278
Ville Syrjäläed270222017-03-27 21:55:36 +03009279static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9280{
9281 int x = plane_state->base.crtc_x;
9282 int y = plane_state->base.crtc_y;
9283 u32 pos = 0;
9284
9285 if (x < 0) {
9286 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9287 x = -x;
9288 }
9289 pos |= x << CURSOR_X_SHIFT;
9290
9291 if (y < 0) {
9292 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9293 y = -y;
9294 }
9295 pos |= y << CURSOR_Y_SHIFT;
9296
9297 return pos;
9298}
9299
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009300static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9301{
9302 const struct drm_mode_config *config =
9303 &plane_state->base.plane->dev->mode_config;
9304 int width = plane_state->base.crtc_w;
9305 int height = plane_state->base.crtc_h;
9306
9307 return width > 0 && width <= config->cursor_width &&
9308 height > 0 && height <= config->cursor_height;
9309}
9310
Ville Syrjälä659056f2017-03-27 21:55:39 +03009311static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9312 struct intel_plane_state *plane_state)
9313{
9314 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009315 int src_x, src_y;
9316 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009317 int ret;
9318
9319 ret = drm_plane_helper_check_state(&plane_state->base,
9320 &plane_state->clip,
9321 DRM_PLANE_HELPER_NO_SCALING,
9322 DRM_PLANE_HELPER_NO_SCALING,
9323 true, true);
9324 if (ret)
9325 return ret;
9326
9327 if (!fb)
9328 return 0;
9329
9330 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9331 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9332 return -EINVAL;
9333 }
9334
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009335 src_x = plane_state->base.src_x >> 16;
9336 src_y = plane_state->base.src_y >> 16;
9337
9338 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9339 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9340
9341 if (src_x != 0 || src_y != 0) {
9342 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9343 return -EINVAL;
9344 }
9345
9346 plane_state->main.offset = offset;
9347
Ville Syrjälä659056f2017-03-27 21:55:39 +03009348 return 0;
9349}
9350
Ville Syrjälä292889e2017-03-17 23:18:01 +02009351static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9352 const struct intel_plane_state *plane_state)
9353{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009354 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009355
Ville Syrjälä292889e2017-03-17 23:18:01 +02009356 return CURSOR_ENABLE |
9357 CURSOR_GAMMA_ENABLE |
9358 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009359 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009360}
9361
Ville Syrjälä659056f2017-03-27 21:55:39 +03009362static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9363{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009364 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009365
9366 /*
9367 * 845g/865g are only limited by the width of their cursors,
9368 * the height is arbitrary up to the precision of the register.
9369 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009370 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009371}
9372
9373static int i845_check_cursor(struct intel_plane *plane,
9374 struct intel_crtc_state *crtc_state,
9375 struct intel_plane_state *plane_state)
9376{
9377 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009378 int ret;
9379
9380 ret = intel_check_cursor(crtc_state, plane_state);
9381 if (ret)
9382 return ret;
9383
9384 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009385 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009386 return 0;
9387
9388 /* Check for which cursor types we support */
9389 if (!i845_cursor_size_ok(plane_state)) {
9390 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9391 plane_state->base.crtc_w,
9392 plane_state->base.crtc_h);
9393 return -EINVAL;
9394 }
9395
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009396 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009397 case 256:
9398 case 512:
9399 case 1024:
9400 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009401 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009402 default:
9403 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9404 fb->pitches[0]);
9405 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009406 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009407
Ville Syrjälä659056f2017-03-27 21:55:39 +03009408 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9409
9410 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009411}
9412
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009413static void i845_update_cursor(struct intel_plane *plane,
9414 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009415 const struct intel_plane_state *plane_state)
9416{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009417 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009418 u32 cntl = 0, base = 0, pos = 0, size = 0;
9419 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009420
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009421 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009422 unsigned int width = plane_state->base.crtc_w;
9423 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009424
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009425 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009426 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009427
9428 base = intel_cursor_base(plane_state);
9429 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009430 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009431
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009432 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9433
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009434 /* On these chipsets we can only modify the base/size/stride
9435 * whilst the cursor is disabled.
9436 */
9437 if (plane->cursor.base != base ||
9438 plane->cursor.size != size ||
9439 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009440 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009441 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009442 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009443 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009444 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009445
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009446 plane->cursor.base = base;
9447 plane->cursor.size = size;
9448 plane->cursor.cntl = cntl;
9449 } else {
9450 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009451 }
9452
Ville Syrjälä75343a42017-03-27 21:55:38 +03009453 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009454
9455 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9456}
9457
9458static void i845_disable_cursor(struct intel_plane *plane,
9459 struct intel_crtc *crtc)
9460{
9461 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009462}
9463
Ville Syrjälä292889e2017-03-17 23:18:01 +02009464static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9465 const struct intel_plane_state *plane_state)
9466{
9467 struct drm_i915_private *dev_priv =
9468 to_i915(plane_state->base.plane->dev);
9469 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009470 u32 cntl;
9471
9472 cntl = MCURSOR_GAMMA_ENABLE;
9473
9474 if (HAS_DDI(dev_priv))
9475 cntl |= CURSOR_PIPE_CSC_ENABLE;
9476
Ville Syrjäläd509e282017-03-27 21:55:32 +03009477 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009478
9479 switch (plane_state->base.crtc_w) {
9480 case 64:
9481 cntl |= CURSOR_MODE_64_ARGB_AX;
9482 break;
9483 case 128:
9484 cntl |= CURSOR_MODE_128_ARGB_AX;
9485 break;
9486 case 256:
9487 cntl |= CURSOR_MODE_256_ARGB_AX;
9488 break;
9489 default:
9490 MISSING_CASE(plane_state->base.crtc_w);
9491 return 0;
9492 }
9493
Robert Fossc2c446a2017-05-19 16:50:17 -04009494 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009495 cntl |= CURSOR_ROTATE_180;
9496
9497 return cntl;
9498}
9499
Ville Syrjälä659056f2017-03-27 21:55:39 +03009500static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009501{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009502 struct drm_i915_private *dev_priv =
9503 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009504 int width = plane_state->base.crtc_w;
9505 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009506
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009507 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009508 return false;
9509
Ville Syrjälä024faac2017-03-27 21:55:42 +03009510 /* Cursor width is limited to a few power-of-two sizes */
9511 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009512 case 256:
9513 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009514 case 64:
9515 break;
9516 default:
9517 return false;
9518 }
9519
Ville Syrjälädc41c152014-08-13 11:57:05 +03009520 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009521 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9522 * height from 8 lines up to the cursor width, when the
9523 * cursor is not rotated. Everything else requires square
9524 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009525 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009526 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009527 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009528 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009529 return false;
9530 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009531 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009532 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009533 }
9534
9535 return true;
9536}
9537
Ville Syrjälä659056f2017-03-27 21:55:39 +03009538static int i9xx_check_cursor(struct intel_plane *plane,
9539 struct intel_crtc_state *crtc_state,
9540 struct intel_plane_state *plane_state)
9541{
9542 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9543 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009544 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009545 int ret;
9546
9547 ret = intel_check_cursor(crtc_state, plane_state);
9548 if (ret)
9549 return ret;
9550
9551 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009552 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009553 return 0;
9554
9555 /* Check for which cursor types we support */
9556 if (!i9xx_cursor_size_ok(plane_state)) {
9557 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9558 plane_state->base.crtc_w,
9559 plane_state->base.crtc_h);
9560 return -EINVAL;
9561 }
9562
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009563 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9564 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9565 fb->pitches[0], plane_state->base.crtc_w);
9566 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009567 }
9568
9569 /*
9570 * There's something wrong with the cursor on CHV pipe C.
9571 * If it straddles the left edge of the screen then
9572 * moving it away from the edge or disabling it often
9573 * results in a pipe underrun, and often that can lead to
9574 * dead pipe (constant underrun reported, and it scans
9575 * out just a solid color). To recover from that, the
9576 * display power well must be turned off and on again.
9577 * Refuse the put the cursor into that compromised position.
9578 */
9579 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9580 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9581 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9582 return -EINVAL;
9583 }
9584
9585 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9586
9587 return 0;
9588}
9589
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009590static void i9xx_update_cursor(struct intel_plane *plane,
9591 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309592 const struct intel_plane_state *plane_state)
9593{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009594 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9595 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009596 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009597 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309598
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009599 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009600 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009601
Ville Syrjälä024faac2017-03-27 21:55:42 +03009602 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9603 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9604
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009605 base = intel_cursor_base(plane_state);
9606 pos = intel_cursor_position(plane_state);
9607 }
9608
9609 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9610
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009611 /*
9612 * On some platforms writing CURCNTR first will also
9613 * cause CURPOS to be armed by the CURBASE write.
9614 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009615 * arm itself. Thus we always start the full update
9616 * with a CURCNTR write.
9617 *
9618 * On other platforms CURPOS always requires the
9619 * CURBASE write to arm the update. Additonally
9620 * a write to any of the cursor register will cancel
9621 * an already armed cursor update. Thus leaving out
9622 * the CURBASE write after CURPOS could lead to a
9623 * cursor that doesn't appear to move, or even change
9624 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009625 *
9626 * CURCNTR and CUR_FBC_CTL are always
9627 * armed by the CURBASE write only.
9628 */
9629 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009630 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009631 plane->cursor.cntl != cntl) {
9632 I915_WRITE_FW(CURCNTR(pipe), cntl);
9633 if (HAS_CUR_FBC(dev_priv))
9634 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9635 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009636 I915_WRITE_FW(CURBASE(pipe), base);
9637
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009638 plane->cursor.base = base;
9639 plane->cursor.size = fbc_ctl;
9640 plane->cursor.cntl = cntl;
9641 } else {
9642 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009643 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009644 }
9645
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309646 POSTING_READ_FW(CURBASE(pipe));
9647
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009648 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009649}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009650
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009651static void i9xx_disable_cursor(struct intel_plane *plane,
9652 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009653{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009654 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009655}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009656
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009657
Jesse Barnes79e53942008-11-07 14:24:08 -08009658/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009659static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009660 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9661 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9662};
9663
Daniel Vettera8bb6812014-02-10 18:00:39 +01009664struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009665intel_framebuffer_create(struct drm_i915_gem_object *obj,
9666 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009667{
9668 struct intel_framebuffer *intel_fb;
9669 int ret;
9670
9671 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009672 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009673 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009674
Chris Wilson24dbf512017-02-15 10:59:18 +00009675 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009676 if (ret)
9677 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009678
9679 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009680
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009681err:
9682 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009683 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009684}
9685
9686static u32
9687intel_framebuffer_pitch_for_width(int width, int bpp)
9688{
9689 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9690 return ALIGN(pitch, 64);
9691}
9692
9693static u32
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009694intel_framebuffer_size_for_mode(const struct drm_display_mode *mode, int bpp)
Chris Wilsond2dff872011-04-19 08:36:26 +01009695{
9696 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009697 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009698}
9699
9700static struct drm_framebuffer *
9701intel_framebuffer_create_for_mode(struct drm_device *dev,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009702 const struct drm_display_mode *mode,
Chris Wilsond2dff872011-04-19 08:36:26 +01009703 int depth, int bpp)
9704{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009705 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009706 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009707 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009708
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009709 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009710 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009711 if (IS_ERR(obj))
9712 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009713
9714 mode_cmd.width = mode->hdisplay;
9715 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009716 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9717 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009718 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009719
Chris Wilson24dbf512017-02-15 10:59:18 +00009720 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009721 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009722 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009723
9724 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009725}
9726
9727static struct drm_framebuffer *
9728mode_fits_in_fbdev(struct drm_device *dev,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009729 const struct drm_display_mode *mode)
Chris Wilsond2dff872011-04-19 08:36:26 +01009730{
Daniel Vetter06957262015-08-10 13:34:08 +02009731#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009732 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009733 struct drm_i915_gem_object *obj;
9734 struct drm_framebuffer *fb;
9735
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009736 if (!dev_priv->fbdev)
9737 return NULL;
9738
9739 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009740 return NULL;
9741
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009742 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009743 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009744
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009745 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009746 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009747 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009748 return NULL;
9749
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009750 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009751 return NULL;
9752
Harsha Sharmac3ed1102017-10-09 17:36:43 +05309753 drm_framebuffer_get(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009754 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009755#else
9756 return NULL;
9757#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009758}
9759
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009760static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9761 struct drm_crtc *crtc,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009762 const struct drm_display_mode *mode,
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009763 struct drm_framebuffer *fb,
9764 int x, int y)
9765{
9766 struct drm_plane_state *plane_state;
9767 int hdisplay, vdisplay;
9768 int ret;
9769
9770 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9771 if (IS_ERR(plane_state))
9772 return PTR_ERR(plane_state);
9773
9774 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009775 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009776 else
9777 hdisplay = vdisplay = 0;
9778
9779 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9780 if (ret)
9781 return ret;
9782 drm_atomic_set_fb_for_plane(plane_state, fb);
9783 plane_state->crtc_x = 0;
9784 plane_state->crtc_y = 0;
9785 plane_state->crtc_w = hdisplay;
9786 plane_state->crtc_h = vdisplay;
9787 plane_state->src_x = x << 16;
9788 plane_state->src_y = y << 16;
9789 plane_state->src_w = hdisplay << 16;
9790 plane_state->src_h = vdisplay << 16;
9791
9792 return 0;
9793}
9794
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009795int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009796 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009797 struct intel_load_detect_pipe *old,
9798 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009799{
9800 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009801 struct intel_encoder *intel_encoder =
9802 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009803 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009804 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009805 struct drm_crtc *crtc = NULL;
9806 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009807 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009808 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009809 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009810 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009811 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009812 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009813 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009814
Chris Wilsond2dff872011-04-19 08:36:26 +01009815 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009816 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009817 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009818
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009819 old->restore_state = NULL;
9820
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009821 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009822
Jesse Barnes79e53942008-11-07 14:24:08 -08009823 /*
9824 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009825 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009826 * - if the connector already has an assigned crtc, use it (but make
9827 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009828 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009829 * - try to find the first unused crtc that can drive this connector,
9830 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009831 */
9832
9833 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009834 if (connector->state->crtc) {
9835 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009836
Rob Clark51fd3712013-11-19 12:10:12 -05009837 ret = drm_modeset_lock(&crtc->mutex, ctx);
9838 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009839 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009840
9841 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009842 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009843 }
9844
9845 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009846 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009847 i++;
9848 if (!(encoder->possible_crtcs & (1 << i)))
9849 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009850
9851 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9852 if (ret)
9853 goto fail;
9854
9855 if (possible_crtc->state->enable) {
9856 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009857 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009858 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009859
9860 crtc = possible_crtc;
9861 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009862 }
9863
9864 /*
9865 * If we didn't find an unused CRTC, don't use any.
9866 */
9867 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009868 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009869 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009870 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009871 }
9872
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009873found:
9874 intel_crtc = to_intel_crtc(crtc);
9875
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009876 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9877 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009878 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009879
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009880 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009881 restore_state = drm_atomic_state_alloc(dev);
9882 if (!state || !restore_state) {
9883 ret = -ENOMEM;
9884 goto fail;
9885 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009886
9887 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009888 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009889
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009890 connector_state = drm_atomic_get_connector_state(state, connector);
9891 if (IS_ERR(connector_state)) {
9892 ret = PTR_ERR(connector_state);
9893 goto fail;
9894 }
9895
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009896 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9897 if (ret)
9898 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009899
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009900 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9901 if (IS_ERR(crtc_state)) {
9902 ret = PTR_ERR(crtc_state);
9903 goto fail;
9904 }
9905
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009906 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009907
Chris Wilson64927112011-04-20 07:25:26 +01009908 if (!mode)
9909 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009910
Chris Wilsond2dff872011-04-19 08:36:26 +01009911 /* We need a framebuffer large enough to accommodate all accesses
9912 * that the plane may generate whilst we perform load detection.
9913 * We can not rely on the fbcon either being present (we get called
9914 * during its initialisation to detect all boot displays, or it may
9915 * not even exist) or that it is large enough to satisfy the
9916 * requested mode.
9917 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009918 fb = mode_fits_in_fbdev(dev, mode);
9919 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009920 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009921 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009922 } else
9923 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009924 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009925 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009926 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009927 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009928 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009929
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009930 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9931 if (ret)
9932 goto fail;
9933
Harsha Sharmac3ed1102017-10-09 17:36:43 +05309934 drm_framebuffer_put(fb);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009935
9936 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9937 if (ret)
9938 goto fail;
9939
9940 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9941 if (!ret)
9942 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9943 if (!ret)
9944 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9945 if (ret) {
9946 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9947 goto fail;
9948 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009949
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009950 ret = drm_atomic_commit(state);
9951 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009952 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009953 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009954 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009955
9956 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009957 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009958
Jesse Barnes79e53942008-11-07 14:24:08 -08009959 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009960 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009961 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009962
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009963fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009964 if (state) {
9965 drm_atomic_state_put(state);
9966 state = NULL;
9967 }
9968 if (restore_state) {
9969 drm_atomic_state_put(restore_state);
9970 restore_state = NULL;
9971 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009972
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009973 if (ret == -EDEADLK)
9974 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009975
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009976 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009977}
9978
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009979void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009980 struct intel_load_detect_pipe *old,
9981 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009982{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009983 struct intel_encoder *intel_encoder =
9984 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009985 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009986 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009987 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009988
Chris Wilsond2dff872011-04-19 08:36:26 +01009989 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009990 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009991 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009992
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009993 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009994 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009995
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009996 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009997 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009998 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009999 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010000}
10001
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010002static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010003 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010004{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010005 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010006 u32 dpll = pipe_config->dpll_hw_state.dpll;
10007
10008 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010009 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010010 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010011 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010012 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010013 return 96000;
10014 else
10015 return 48000;
10016}
10017
Jesse Barnes79e53942008-11-07 14:24:08 -080010018/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010019static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010020 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010021{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010022 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010023 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010024 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010025 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010026 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010027 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010028 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010029 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010030
10031 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010032 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010033 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010034 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010035
10036 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010037 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010038 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10039 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010040 } else {
10041 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10042 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10043 }
10044
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010045 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010046 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010047 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10048 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010049 else
10050 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010051 DPLL_FPA01_P1_POST_DIV_SHIFT);
10052
10053 switch (dpll & DPLL_MODE_MASK) {
10054 case DPLLB_MODE_DAC_SERIAL:
10055 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10056 5 : 10;
10057 break;
10058 case DPLLB_MODE_LVDS:
10059 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10060 7 : 14;
10061 break;
10062 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010063 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010064 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010065 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010066 }
10067
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010068 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010069 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010070 else
Imre Deakdccbea32015-06-22 23:35:51 +030010071 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010072 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010073 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010074 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010075
10076 if (is_lvds) {
10077 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10078 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010079
10080 if (lvds & LVDS_CLKB_POWER_UP)
10081 clock.p2 = 7;
10082 else
10083 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010084 } else {
10085 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10086 clock.p1 = 2;
10087 else {
10088 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10089 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10090 }
10091 if (dpll & PLL_P2_DIVIDE_BY_4)
10092 clock.p2 = 4;
10093 else
10094 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010095 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010096
Imre Deakdccbea32015-06-22 23:35:51 +030010097 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010098 }
10099
Ville Syrjälä18442d02013-09-13 16:00:08 +030010100 /*
10101 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010102 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010103 * encoder's get_config() function.
10104 */
Imre Deakdccbea32015-06-22 23:35:51 +030010105 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010106}
10107
Ville Syrjälä6878da02013-09-13 15:59:11 +030010108int intel_dotclock_calculate(int link_freq,
10109 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010110{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010111 /*
10112 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010113 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010114 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010115 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010116 *
10117 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010118 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010119 */
10120
Ville Syrjälä6878da02013-09-13 15:59:11 +030010121 if (!m_n->link_n)
10122 return 0;
10123
Chris Wilson31236982017-09-13 11:51:53 +010010124 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010125}
10126
Ville Syrjälä18442d02013-09-13 16:00:08 +030010127static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010128 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010129{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010130 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010131
10132 /* read out port_clock from the DPLL */
10133 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010134
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010135 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010136 * In case there is an active pipe without active ports,
10137 * we may need some idea for the dotclock anyway.
10138 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010139 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010140 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010141 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010142 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010143}
10144
Ville Syrjäläde330812017-10-09 19:19:50 +030010145/* Returns the currently programmed mode of the given encoder. */
10146struct drm_display_mode *
10147intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010148{
Ville Syrjäläde330812017-10-09 19:19:50 +030010149 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10150 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010151 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010152 struct intel_crtc *crtc;
10153 enum pipe pipe;
10154
10155 if (!encoder->get_hw_state(encoder, &pipe))
10156 return NULL;
10157
10158 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010159
10160 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10161 if (!mode)
10162 return NULL;
10163
Ville Syrjäläde330812017-10-09 19:19:50 +030010164 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10165 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010166 kfree(mode);
10167 return NULL;
10168 }
10169
Ville Syrjäläde330812017-10-09 19:19:50 +030010170 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010171
Ville Syrjäläde330812017-10-09 19:19:50 +030010172 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10173 kfree(crtc_state);
10174 kfree(mode);
10175 return NULL;
10176 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010177
Ville Syrjäläde330812017-10-09 19:19:50 +030010178 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010179
Ville Syrjäläde330812017-10-09 19:19:50 +030010180 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010181
Ville Syrjäläde330812017-10-09 19:19:50 +030010182 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010183
Jesse Barnes79e53942008-11-07 14:24:08 -080010184 return mode;
10185}
10186
10187static void intel_crtc_destroy(struct drm_crtc *crtc)
10188{
10189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10190
10191 drm_crtc_cleanup(crtc);
10192 kfree(intel_crtc);
10193}
10194
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010195/**
10196 * intel_wm_need_update - Check whether watermarks need updating
10197 * @plane: drm plane
10198 * @state: new plane state
10199 *
10200 * Check current plane state versus the new one to determine whether
10201 * watermarks need to be recalculated.
10202 *
10203 * Returns true or false.
10204 */
10205static bool intel_wm_need_update(struct drm_plane *plane,
10206 struct drm_plane_state *state)
10207{
Matt Roperd21fbe82015-09-24 15:53:12 -070010208 struct intel_plane_state *new = to_intel_plane_state(state);
10209 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10210
10211 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010212 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010213 return true;
10214
10215 if (!cur->base.fb || !new->base.fb)
10216 return false;
10217
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010218 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010219 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010220 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10221 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10222 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10223 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010224 return true;
10225
10226 return false;
10227}
10228
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010229static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010230{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010231 int src_w = drm_rect_width(&state->base.src) >> 16;
10232 int src_h = drm_rect_height(&state->base.src) >> 16;
10233 int dst_w = drm_rect_width(&state->base.dst);
10234 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010235
10236 return (src_w != dst_w || src_h != dst_h);
10237}
10238
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010239int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10240 struct drm_crtc_state *crtc_state,
10241 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010242 struct drm_plane_state *plane_state)
10243{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010244 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010245 struct drm_crtc *crtc = crtc_state->crtc;
10246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010247 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010248 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010249 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010250 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010251 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010252 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010253 bool turn_off, turn_on, visible, was_visible;
10254 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010255 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010256
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010257 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010258 ret = skl_update_scaler_plane(
10259 to_intel_crtc_state(crtc_state),
10260 to_intel_plane_state(plane_state));
10261 if (ret)
10262 return ret;
10263 }
10264
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010265 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010266 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010267
10268 if (!was_crtc_enabled && WARN_ON(was_visible))
10269 was_visible = false;
10270
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010271 /*
10272 * Visibility is calculated as if the crtc was on, but
10273 * after scaler setup everything depends on it being off
10274 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010275 *
10276 * FIXME this is wrong for watermarks. Watermarks should also
10277 * be computed as if the pipe would be active. Perhaps move
10278 * per-plane wm computation to the .check_plane() hook, and
10279 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010280 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010281 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010282 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010283 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10284 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010285
10286 if (!was_visible && !visible)
10287 return 0;
10288
Maarten Lankhorste8861672016-02-24 11:24:26 +010010289 if (fb != old_plane_state->base.fb)
10290 pipe_config->fb_changed = true;
10291
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010292 turn_off = was_visible && (!visible || mode_changed);
10293 turn_on = visible && (!was_visible || mode_changed);
10294
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010295 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010296 intel_crtc->base.base.id, intel_crtc->base.name,
10297 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010298 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010299
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010300 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010301 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010302 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010303 turn_off, turn_on, mode_changed);
10304
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010305 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010306 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010307 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010308
10309 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010310 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010311 pipe_config->disable_cxsr = true;
10312 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010313 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010314 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010315
Ville Syrjälä852eb002015-06-24 22:00:07 +030010316 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010317 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010318 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010319 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010320 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010321 /* FIXME bollocks */
10322 pipe_config->update_wm_pre = true;
10323 pipe_config->update_wm_post = true;
10324 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010325 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010326
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010327 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010328 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010329
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010330 /*
10331 * WaCxSRDisabledForSpriteScaling:ivb
10332 *
10333 * cstate->update_wm was already set above, so this flag will
10334 * take effect when we commit and program watermarks.
10335 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010336 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010337 needs_scaling(to_intel_plane_state(plane_state)) &&
10338 !needs_scaling(old_plane_state))
10339 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010340
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010341 return 0;
10342}
10343
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010344static bool encoders_cloneable(const struct intel_encoder *a,
10345 const struct intel_encoder *b)
10346{
10347 /* masks could be asymmetric, so check both ways */
10348 return a == b || (a->cloneable & (1 << b->type) &&
10349 b->cloneable & (1 << a->type));
10350}
10351
10352static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10353 struct intel_crtc *crtc,
10354 struct intel_encoder *encoder)
10355{
10356 struct intel_encoder *source_encoder;
10357 struct drm_connector *connector;
10358 struct drm_connector_state *connector_state;
10359 int i;
10360
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010361 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010362 if (connector_state->crtc != &crtc->base)
10363 continue;
10364
10365 source_encoder =
10366 to_intel_encoder(connector_state->best_encoder);
10367 if (!encoders_cloneable(encoder, source_encoder))
10368 return false;
10369 }
10370
10371 return true;
10372}
10373
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010374static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10375 struct drm_crtc_state *crtc_state)
10376{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010377 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010378 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010380 struct intel_crtc_state *pipe_config =
10381 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010382 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010383 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010384 bool mode_changed = needs_modeset(crtc_state);
10385
Ville Syrjälä852eb002015-06-24 22:00:07 +030010386 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010387 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010388
Maarten Lankhorstad421372015-06-15 12:33:42 +020010389 if (mode_changed && crtc_state->enable &&
10390 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010391 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010392 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10393 pipe_config);
10394 if (ret)
10395 return ret;
10396 }
10397
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010398 if (crtc_state->color_mgmt_changed) {
10399 ret = intel_color_check(crtc, crtc_state);
10400 if (ret)
10401 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010402
10403 /*
10404 * Changing color management on Intel hardware is
10405 * handled as part of planes update.
10406 */
10407 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010408 }
10409
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010410 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010411 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010412 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010413 if (ret) {
10414 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010415 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010416 }
10417 }
10418
10419 if (dev_priv->display.compute_intermediate_wm &&
10420 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10421 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10422 return 0;
10423
10424 /*
10425 * Calculate 'intermediate' watermarks that satisfy both the
10426 * old state and the new state. We can program these
10427 * immediately.
10428 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010429 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010430 intel_crtc,
10431 pipe_config);
10432 if (ret) {
10433 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10434 return ret;
10435 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010436 } else if (dev_priv->display.compute_intermediate_wm) {
10437 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10438 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010439 }
10440
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010441 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010442 if (mode_changed)
10443 ret = skl_update_scaler_crtc(pipe_config);
10444
10445 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010446 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10447 pipe_config);
10448 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010449 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010450 pipe_config);
10451 }
10452
10453 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010454}
10455
Jani Nikula65b38e02015-04-13 11:26:56 +030010456static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010457 .atomic_begin = intel_begin_crtc_commit,
10458 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010459 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010460};
10461
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010462static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10463{
10464 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010465 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010466
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010467 drm_connector_list_iter_begin(dev, &conn_iter);
10468 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010469 if (connector->base.state->crtc)
10470 drm_connector_unreference(&connector->base);
10471
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010472 if (connector->base.encoder) {
10473 connector->base.state->best_encoder =
10474 connector->base.encoder;
10475 connector->base.state->crtc =
10476 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010477
10478 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010479 } else {
10480 connector->base.state->best_encoder = NULL;
10481 connector->base.state->crtc = NULL;
10482 }
10483 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010484 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010485}
10486
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010487static void
Robin Schroereba905b2014-05-18 02:24:50 +020010488connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010489 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010490{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010491 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010492 int bpp = pipe_config->pipe_bpp;
10493
10494 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010495 connector->base.base.id,
10496 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010497
10498 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010499 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010500 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010501 bpp, info->bpc * 3);
10502 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010503 }
10504
Mario Kleiner196f9542016-07-06 12:05:45 +020010505 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010506 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010507 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10508 bpp);
10509 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010510 }
10511}
10512
10513static int
10514compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010515 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010516{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010517 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010518 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010519 struct drm_connector *connector;
10520 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010521 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010522
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010523 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10524 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010525 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010526 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010527 bpp = 12*3;
10528 else
10529 bpp = 8*3;
10530
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010531
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010532 pipe_config->pipe_bpp = bpp;
10533
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010534 state = pipe_config->base.state;
10535
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010536 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010537 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010538 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010539 continue;
10540
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010541 connected_sink_compute_bpp(to_intel_connector(connector),
10542 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010543 }
10544
10545 return bpp;
10546}
10547
Daniel Vetter644db712013-09-19 14:53:58 +020010548static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10549{
10550 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10551 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010552 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010553 mode->crtc_hdisplay, mode->crtc_hsync_start,
10554 mode->crtc_hsync_end, mode->crtc_htotal,
10555 mode->crtc_vdisplay, mode->crtc_vsync_start,
10556 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10557}
10558
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010559static inline void
10560intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010561 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010562{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010563 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10564 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010565 m_n->gmch_m, m_n->gmch_n,
10566 m_n->link_m, m_n->link_n, m_n->tu);
10567}
10568
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010569#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10570
10571static const char * const output_type_str[] = {
10572 OUTPUT_TYPE(UNUSED),
10573 OUTPUT_TYPE(ANALOG),
10574 OUTPUT_TYPE(DVO),
10575 OUTPUT_TYPE(SDVO),
10576 OUTPUT_TYPE(LVDS),
10577 OUTPUT_TYPE(TVOUT),
10578 OUTPUT_TYPE(HDMI),
10579 OUTPUT_TYPE(DP),
10580 OUTPUT_TYPE(EDP),
10581 OUTPUT_TYPE(DSI),
10582 OUTPUT_TYPE(UNKNOWN),
10583 OUTPUT_TYPE(DP_MST),
10584};
10585
10586#undef OUTPUT_TYPE
10587
10588static void snprintf_output_types(char *buf, size_t len,
10589 unsigned int output_types)
10590{
10591 char *str = buf;
10592 int i;
10593
10594 str[0] = '\0';
10595
10596 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10597 int r;
10598
10599 if ((output_types & BIT(i)) == 0)
10600 continue;
10601
10602 r = snprintf(str, len, "%s%s",
10603 str != buf ? "," : "", output_type_str[i]);
10604 if (r >= len)
10605 break;
10606 str += r;
10607 len -= r;
10608
10609 output_types &= ~BIT(i);
10610 }
10611
10612 WARN_ON_ONCE(output_types != 0);
10613}
10614
Daniel Vetterc0b03412013-05-28 12:05:54 +020010615static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010616 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010617 const char *context)
10618{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010619 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010620 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010621 struct drm_plane *plane;
10622 struct intel_plane *intel_plane;
10623 struct intel_plane_state *state;
10624 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010625 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010626
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010627 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10628 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010629
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010630 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10631 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10632 buf, pipe_config->output_types);
10633
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010634 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10635 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010636 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010637
10638 if (pipe_config->has_pch_encoder)
10639 intel_dump_m_n_config(pipe_config, "fdi",
10640 pipe_config->fdi_lanes,
10641 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010642
Shashank Sharmab22ca992017-07-24 19:19:32 +053010643 if (pipe_config->ycbcr420)
10644 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10645
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010646 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010647 intel_dump_m_n_config(pipe_config, "dp m_n",
10648 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010649 if (pipe_config->has_drrs)
10650 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10651 pipe_config->lane_count,
10652 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010653 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010654
Daniel Vetter55072d12014-11-20 16:10:28 +010010655 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010656 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010657
Daniel Vetterc0b03412013-05-28 12:05:54 +020010658 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010659 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010660 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010661 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10662 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010663 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010664 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010665 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10666 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010667
10668 if (INTEL_GEN(dev_priv) >= 9)
10669 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10670 crtc->num_scalers,
10671 pipe_config->scaler_state.scaler_users,
10672 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010673
10674 if (HAS_GMCH_DISPLAY(dev_priv))
10675 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10676 pipe_config->gmch_pfit.control,
10677 pipe_config->gmch_pfit.pgm_ratios,
10678 pipe_config->gmch_pfit.lvds_border_bits);
10679 else
10680 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10681 pipe_config->pch_pfit.pos,
10682 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010683 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010684
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010685 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10686 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010687
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010688 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010689
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010690 DRM_DEBUG_KMS("planes on this crtc\n");
10691 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010692 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010693 intel_plane = to_intel_plane(plane);
10694 if (intel_plane->pipe != crtc->pipe)
10695 continue;
10696
10697 state = to_intel_plane_state(plane->state);
10698 fb = state->base.fb;
10699 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010700 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10701 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010702 continue;
10703 }
10704
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010705 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10706 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010707 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010708 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010709 if (INTEL_GEN(dev_priv) >= 9)
10710 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10711 state->scaler_id,
10712 state->base.src.x1 >> 16,
10713 state->base.src.y1 >> 16,
10714 drm_rect_width(&state->base.src) >> 16,
10715 drm_rect_height(&state->base.src) >> 16,
10716 state->base.dst.x1, state->base.dst.y1,
10717 drm_rect_width(&state->base.dst),
10718 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010719 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010720}
10721
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010722static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010723{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010724 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010725 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010726 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010727 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010728 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010729
10730 /*
10731 * Walk the connector list instead of the encoder
10732 * list to detect the problem on ddi platforms
10733 * where there's just one encoder per digital port.
10734 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010735 drm_connector_list_iter_begin(dev, &conn_iter);
10736 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010737 struct drm_connector_state *connector_state;
10738 struct intel_encoder *encoder;
10739
10740 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10741 if (!connector_state)
10742 connector_state = connector->state;
10743
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010744 if (!connector_state->best_encoder)
10745 continue;
10746
10747 encoder = to_intel_encoder(connector_state->best_encoder);
10748
10749 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010750
10751 switch (encoder->type) {
10752 unsigned int port_mask;
10753 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010754 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010755 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010756 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010757 case INTEL_OUTPUT_HDMI:
10758 case INTEL_OUTPUT_EDP:
10759 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10760
10761 /* the same port mustn't appear more than once */
10762 if (used_ports & port_mask)
10763 return false;
10764
10765 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010766 break;
10767 case INTEL_OUTPUT_DP_MST:
10768 used_mst_ports |=
10769 1 << enc_to_mst(&encoder->base)->primary->port;
10770 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010771 default:
10772 break;
10773 }
10774 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010775 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010776
Ville Syrjälä477321e2016-07-28 17:50:40 +030010777 /* can't mix MST and SST/HDMI on the same port */
10778 if (used_ports & used_mst_ports)
10779 return false;
10780
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010781 return true;
10782}
10783
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010784static void
10785clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10786{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010787 struct drm_i915_private *dev_priv =
10788 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010789 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010790 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010791 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010792 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010793 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010794
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010795 /* FIXME: before the switch to atomic started, a new pipe_config was
10796 * kzalloc'd. Code that depends on any field being zero should be
10797 * fixed, so that the crtc_state can be safely duplicated. For now,
10798 * only fields that are know to not cause problems are preserved. */
10799
Chandra Konduru663a3642015-04-07 15:28:41 -070010800 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010801 shared_dpll = crtc_state->shared_dpll;
10802 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010803 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010804 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010805 if (IS_G4X(dev_priv) ||
10806 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010807 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010808
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010809 /* Keep base drm_crtc_state intact, only clear our extended struct */
10810 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10811 memset(&crtc_state->base + 1, 0,
10812 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010813
Chandra Konduru663a3642015-04-07 15:28:41 -070010814 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010815 crtc_state->shared_dpll = shared_dpll;
10816 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010817 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010818 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010819 if (IS_G4X(dev_priv) ||
10820 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010821 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010822}
10823
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010824static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010825intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010826 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010827{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010828 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010829 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010830 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010831 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010832 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010833 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010834 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010835
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010836 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010837
Daniel Vettere143a212013-07-04 12:01:15 +020010838 pipe_config->cpu_transcoder =
10839 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010840
Imre Deak2960bc92013-07-30 13:36:32 +030010841 /*
10842 * Sanitize sync polarity flags based on requested ones. If neither
10843 * positive or negative polarity is requested, treat this as meaning
10844 * negative polarity.
10845 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010846 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010847 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010848 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010849
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010850 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010851 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010852 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010853
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010854 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10855 pipe_config);
10856 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010857 goto fail;
10858
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010859 /*
10860 * Determine the real pipe dimensions. Note that stereo modes can
10861 * increase the actual pipe size due to the frame doubling and
10862 * insertion of additional space for blanks between the frame. This
10863 * is stored in the crtc timings. We use the requested mode to do this
10864 * computation to clearly distinguish it from the adjusted mode, which
10865 * can be changed by the connectors in the below retry loop.
10866 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010867 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010868 &pipe_config->pipe_src_w,
10869 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010870
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010871 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010872 if (connector_state->crtc != crtc)
10873 continue;
10874
10875 encoder = to_intel_encoder(connector_state->best_encoder);
10876
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010877 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10878 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10879 goto fail;
10880 }
10881
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010882 /*
10883 * Determine output_types before calling the .compute_config()
10884 * hooks so that the hooks can use this information safely.
10885 */
10886 pipe_config->output_types |= 1 << encoder->type;
10887 }
10888
Daniel Vettere29c22c2013-02-21 00:00:16 +010010889encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010890 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010891 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010892 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010893
Daniel Vetter135c81b2013-07-21 21:37:09 +020010894 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010895 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10896 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010897
Daniel Vetter7758a112012-07-08 19:40:39 +020010898 /* Pass our mode to the connectors and the CRTC to give them a chance to
10899 * adjust it according to limitations or connector properties, and also
10900 * a chance to reject the mode entirely.
10901 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010902 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010903 if (connector_state->crtc != crtc)
10904 continue;
10905
10906 encoder = to_intel_encoder(connector_state->best_encoder);
10907
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010908 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010909 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010910 goto fail;
10911 }
10912 }
10913
Daniel Vetterff9a6752013-06-01 17:16:21 +020010914 /* Set default port clock if not overwritten by the encoder. Needs to be
10915 * done afterwards in case the encoder adjusts the mode. */
10916 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010917 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010918 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010919
Daniel Vettera43f6e02013-06-07 23:10:32 +020010920 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010921 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010922 DRM_DEBUG_KMS("CRTC fixup failed\n");
10923 goto fail;
10924 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010925
10926 if (ret == RETRY) {
10927 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10928 ret = -EINVAL;
10929 goto fail;
10930 }
10931
10932 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10933 retry = false;
10934 goto encoder_retry;
10935 }
10936
Daniel Vettere8fa4272015-08-12 11:43:34 +020010937 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080010938 * only enable it on 6bpc panels and when its not a compliance
10939 * test requesting 6bpc video pattern.
10940 */
10941 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10942 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020010943 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010944 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010945
Daniel Vetter7758a112012-07-08 19:40:39 +020010946fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010947 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020010948}
10949
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010950static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020010951intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010952{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010953 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010954 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020010955 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010956
Ville Syrjälä76688512014-01-10 11:28:06 +020010957 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010958 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10959 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020010960
Maarten Lankhorst61067a52015-09-23 16:29:36 +020010961 /*
10962 * Update legacy state to satisfy fbc code. This can
10963 * be removed when fbc uses the atomic state.
10964 */
10965 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
10966 struct drm_plane_state *plane_state = crtc->primary->state;
10967
10968 crtc->primary->fb = plane_state->fb;
10969 crtc->x = plane_state->src_x >> 16;
10970 crtc->y = plane_state->src_y >> 16;
10971 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020010972 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020010973}
10974
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010975static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010976{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010977 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010978
10979 if (clock1 == clock2)
10980 return true;
10981
10982 if (!clock1 || !clock2)
10983 return false;
10984
10985 diff = abs(clock1 - clock2);
10986
10987 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10988 return true;
10989
10990 return false;
10991}
10992
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010993static bool
10994intel_compare_m_n(unsigned int m, unsigned int n,
10995 unsigned int m2, unsigned int n2,
10996 bool exact)
10997{
10998 if (m == m2 && n == n2)
10999 return true;
11000
11001 if (exact || !m || !n || !m2 || !n2)
11002 return false;
11003
11004 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11005
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011006 if (n > n2) {
11007 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011008 m2 <<= 1;
11009 n2 <<= 1;
11010 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011011 } else if (n < n2) {
11012 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011013 m <<= 1;
11014 n <<= 1;
11015 }
11016 }
11017
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011018 if (n != n2)
11019 return false;
11020
11021 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011022}
11023
11024static bool
11025intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11026 struct intel_link_m_n *m2_n2,
11027 bool adjust)
11028{
11029 if (m_n->tu == m2_n2->tu &&
11030 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11031 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11032 intel_compare_m_n(m_n->link_m, m_n->link_n,
11033 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11034 if (adjust)
11035 *m2_n2 = *m_n;
11036
11037 return true;
11038 }
11039
11040 return false;
11041}
11042
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011043static void __printf(3, 4)
11044pipe_config_err(bool adjust, const char *name, const char *format, ...)
11045{
11046 char *level;
11047 unsigned int category;
11048 struct va_format vaf;
11049 va_list args;
11050
11051 if (adjust) {
11052 level = KERN_DEBUG;
11053 category = DRM_UT_KMS;
11054 } else {
11055 level = KERN_ERR;
11056 category = DRM_UT_NONE;
11057 }
11058
11059 va_start(args, format);
11060 vaf.fmt = format;
11061 vaf.va = &args;
11062
11063 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11064
11065 va_end(args);
11066}
11067
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011068static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011069intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011070 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011071 struct intel_crtc_state *pipe_config,
11072 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011073{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011074 bool ret = true;
11075
Daniel Vetter66e985c2013-06-05 13:34:20 +020011076#define PIPE_CONF_CHECK_X(name) \
11077 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011078 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011079 "(expected 0x%08x, found 0x%08x)\n", \
11080 current_config->name, \
11081 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011082 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011083 }
11084
Daniel Vetter08a24032013-04-19 11:25:34 +020011085#define PIPE_CONF_CHECK_I(name) \
11086 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011087 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011088 "(expected %i, found %i)\n", \
11089 current_config->name, \
11090 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011091 ret = false; \
11092 }
11093
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011094#define PIPE_CONF_CHECK_P(name) \
11095 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011096 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011097 "(expected %p, found %p)\n", \
11098 current_config->name, \
11099 pipe_config->name); \
11100 ret = false; \
11101 }
11102
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011103#define PIPE_CONF_CHECK_M_N(name) \
11104 if (!intel_compare_link_m_n(&current_config->name, \
11105 &pipe_config->name,\
11106 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011107 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011108 "(expected tu %i gmch %i/%i link %i/%i, " \
11109 "found tu %i, gmch %i/%i link %i/%i)\n", \
11110 current_config->name.tu, \
11111 current_config->name.gmch_m, \
11112 current_config->name.gmch_n, \
11113 current_config->name.link_m, \
11114 current_config->name.link_n, \
11115 pipe_config->name.tu, \
11116 pipe_config->name.gmch_m, \
11117 pipe_config->name.gmch_n, \
11118 pipe_config->name.link_m, \
11119 pipe_config->name.link_n); \
11120 ret = false; \
11121 }
11122
Daniel Vetter55c561a2016-03-30 11:34:36 +020011123/* This is required for BDW+ where there is only one set of registers for
11124 * switching between high and low RR.
11125 * This macro can be used whenever a comparison has to be made between one
11126 * hw state and multiple sw state variables.
11127 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011128#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11129 if (!intel_compare_link_m_n(&current_config->name, \
11130 &pipe_config->name, adjust) && \
11131 !intel_compare_link_m_n(&current_config->alt_name, \
11132 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011133 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011134 "(expected tu %i gmch %i/%i link %i/%i, " \
11135 "or tu %i gmch %i/%i link %i/%i, " \
11136 "found tu %i, gmch %i/%i link %i/%i)\n", \
11137 current_config->name.tu, \
11138 current_config->name.gmch_m, \
11139 current_config->name.gmch_n, \
11140 current_config->name.link_m, \
11141 current_config->name.link_n, \
11142 current_config->alt_name.tu, \
11143 current_config->alt_name.gmch_m, \
11144 current_config->alt_name.gmch_n, \
11145 current_config->alt_name.link_m, \
11146 current_config->alt_name.link_n, \
11147 pipe_config->name.tu, \
11148 pipe_config->name.gmch_m, \
11149 pipe_config->name.gmch_n, \
11150 pipe_config->name.link_m, \
11151 pipe_config->name.link_n); \
11152 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011153 }
11154
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011155#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11156 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011157 pipe_config_err(adjust, __stringify(name), \
11158 "(%x) (expected %i, found %i)\n", \
11159 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011160 current_config->name & (mask), \
11161 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011162 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011163 }
11164
Ville Syrjälä5e550652013-09-06 23:29:07 +030011165#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11166 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011167 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011168 "(expected %i, found %i)\n", \
11169 current_config->name, \
11170 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011171 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011172 }
11173
Daniel Vetterbb760062013-06-06 14:55:52 +020011174#define PIPE_CONF_QUIRK(quirk) \
11175 ((current_config->quirks | pipe_config->quirks) & (quirk))
11176
Daniel Vettereccb1402013-05-22 00:50:22 +020011177 PIPE_CONF_CHECK_I(cpu_transcoder);
11178
Daniel Vetter08a24032013-04-19 11:25:34 +020011179 PIPE_CONF_CHECK_I(has_pch_encoder);
11180 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011181 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011182
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011183 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011184 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011185
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011186 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011187 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011188
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011189 if (current_config->has_drrs)
11190 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11191 } else
11192 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011193
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011194 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011195
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011196 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11197 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11198 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11199 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11200 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11201 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011202
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011203 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11204 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11205 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11206 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11207 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11208 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011209
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011210 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011211 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011212 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011213 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011214 PIPE_CONF_CHECK_I(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011215
11216 PIPE_CONF_CHECK_I(hdmi_scrambling);
11217 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
Jesse Barnese43823e2014-11-05 14:26:08 -080011218 PIPE_CONF_CHECK_I(has_infoframe);
Shashank Sharma60436fd2017-07-21 20:55:04 +053011219 PIPE_CONF_CHECK_I(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011220
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011221 PIPE_CONF_CHECK_I(has_audio);
11222
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011223 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011224 DRM_MODE_FLAG_INTERLACE);
11225
Daniel Vetterbb760062013-06-06 14:55:52 +020011226 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011227 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011228 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011229 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011230 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011231 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011232 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011233 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011234 DRM_MODE_FLAG_NVSYNC);
11235 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011236
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011237 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011238 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011239 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011240 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011241 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011242
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011243 if (!adjust) {
11244 PIPE_CONF_CHECK_I(pipe_src_w);
11245 PIPE_CONF_CHECK_I(pipe_src_h);
11246
11247 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11248 if (current_config->pch_pfit.enabled) {
11249 PIPE_CONF_CHECK_X(pch_pfit.pos);
11250 PIPE_CONF_CHECK_X(pch_pfit.size);
11251 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011252
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011253 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011254 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011255 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011256
Jesse Barnese59150d2014-01-07 13:30:45 -080011257 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011258 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011259 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011260
Ville Syrjälä282740f2013-09-04 18:30:03 +030011261 PIPE_CONF_CHECK_I(double_wide);
11262
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011263 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011264 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011265 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011266 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11267 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011268 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011269 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011270 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11271 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11272 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011273 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11274 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11275 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11276 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11277 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11278 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11279 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11280 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11281 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11282 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11283 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11284 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011285
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011286 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11287 PIPE_CONF_CHECK_X(dsi_pll.div);
11288
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011289 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011290 PIPE_CONF_CHECK_I(pipe_bpp);
11291
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011292 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011293 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011294
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011295 PIPE_CONF_CHECK_I(min_voltage_level);
11296
Daniel Vetter66e985c2013-06-05 13:34:20 +020011297#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011298#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011299#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011300#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011301#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011302#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011303
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011304 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011305}
11306
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011307static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11308 const struct intel_crtc_state *pipe_config)
11309{
11310 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011311 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011312 &pipe_config->fdi_m_n);
11313 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11314
11315 /*
11316 * FDI already provided one idea for the dotclock.
11317 * Yell if the encoder disagrees.
11318 */
11319 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11320 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11321 fdi_dotclock, dotclock);
11322 }
11323}
11324
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011325static void verify_wm_state(struct drm_crtc *crtc,
11326 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011327{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011328 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011329 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011330 struct skl_pipe_wm hw_wm, *sw_wm;
11331 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11332 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11334 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011335 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011336
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011337 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011338 return;
11339
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011340 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011341 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011342
Damien Lespiau08db6652014-11-04 17:06:52 +000011343 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11344 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11345
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011346 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011347 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011348 hw_plane_wm = &hw_wm.planes[plane];
11349 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011350
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011351 /* Watermarks */
11352 for (level = 0; level <= max_level; level++) {
11353 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11354 &sw_plane_wm->wm[level]))
11355 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011356
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011357 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11358 pipe_name(pipe), plane + 1, level,
11359 sw_plane_wm->wm[level].plane_en,
11360 sw_plane_wm->wm[level].plane_res_b,
11361 sw_plane_wm->wm[level].plane_res_l,
11362 hw_plane_wm->wm[level].plane_en,
11363 hw_plane_wm->wm[level].plane_res_b,
11364 hw_plane_wm->wm[level].plane_res_l);
11365 }
11366
11367 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11368 &sw_plane_wm->trans_wm)) {
11369 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11370 pipe_name(pipe), plane + 1,
11371 sw_plane_wm->trans_wm.plane_en,
11372 sw_plane_wm->trans_wm.plane_res_b,
11373 sw_plane_wm->trans_wm.plane_res_l,
11374 hw_plane_wm->trans_wm.plane_en,
11375 hw_plane_wm->trans_wm.plane_res_b,
11376 hw_plane_wm->trans_wm.plane_res_l);
11377 }
11378
11379 /* DDB */
11380 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11381 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11382
11383 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011384 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011385 pipe_name(pipe), plane + 1,
11386 sw_ddb_entry->start, sw_ddb_entry->end,
11387 hw_ddb_entry->start, hw_ddb_entry->end);
11388 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011389 }
11390
Lyude27082492016-08-24 07:48:10 +020011391 /*
11392 * cursor
11393 * If the cursor plane isn't active, we may not have updated it's ddb
11394 * allocation. In that case since the ddb allocation will be updated
11395 * once the plane becomes visible, we can skip this check
11396 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011397 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011398 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11399 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011400
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011401 /* Watermarks */
11402 for (level = 0; level <= max_level; level++) {
11403 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11404 &sw_plane_wm->wm[level]))
11405 continue;
11406
11407 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11408 pipe_name(pipe), level,
11409 sw_plane_wm->wm[level].plane_en,
11410 sw_plane_wm->wm[level].plane_res_b,
11411 sw_plane_wm->wm[level].plane_res_l,
11412 hw_plane_wm->wm[level].plane_en,
11413 hw_plane_wm->wm[level].plane_res_b,
11414 hw_plane_wm->wm[level].plane_res_l);
11415 }
11416
11417 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11418 &sw_plane_wm->trans_wm)) {
11419 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11420 pipe_name(pipe),
11421 sw_plane_wm->trans_wm.plane_en,
11422 sw_plane_wm->trans_wm.plane_res_b,
11423 sw_plane_wm->trans_wm.plane_res_l,
11424 hw_plane_wm->trans_wm.plane_en,
11425 hw_plane_wm->trans_wm.plane_res_b,
11426 hw_plane_wm->trans_wm.plane_res_l);
11427 }
11428
11429 /* DDB */
11430 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11431 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11432
11433 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011434 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011435 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011436 sw_ddb_entry->start, sw_ddb_entry->end,
11437 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011438 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011439 }
11440}
11441
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011442static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011443verify_connector_state(struct drm_device *dev,
11444 struct drm_atomic_state *state,
11445 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011446{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011447 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011448 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011449 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011450
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011451 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011452 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011453 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011454
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011455 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011456 continue;
11457
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011458 if (crtc)
11459 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11460
11461 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011462
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011463 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011464 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011465 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011466}
11467
11468static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011469verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011470{
11471 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011472 struct drm_connector *connector;
11473 struct drm_connector_state *old_conn_state, *new_conn_state;
11474 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011475
Damien Lespiaub2784e12014-08-05 11:29:37 +010011476 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011477 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011478 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011479
11480 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11481 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011482 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011483
Daniel Vetter86b04262017-03-01 10:52:26 +010011484 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11485 new_conn_state, i) {
11486 if (old_conn_state->best_encoder == &encoder->base)
11487 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011488
Daniel Vetter86b04262017-03-01 10:52:26 +010011489 if (new_conn_state->best_encoder != &encoder->base)
11490 continue;
11491 found = enabled = true;
11492
11493 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011494 encoder->base.crtc,
11495 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011496 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011497
11498 if (!found)
11499 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011500
Rob Clarke2c719b2014-12-15 13:56:32 -050011501 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011502 "encoder's enabled state mismatch "
11503 "(expected %i, found %i)\n",
11504 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011505
11506 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011507 bool active;
11508
11509 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011510 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011511 "encoder detached but still enabled on pipe %c.\n",
11512 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011513 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011514 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011515}
11516
11517static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011518verify_crtc_state(struct drm_crtc *crtc,
11519 struct drm_crtc_state *old_crtc_state,
11520 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011521{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011522 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011523 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011524 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11526 struct intel_crtc_state *pipe_config, *sw_config;
11527 struct drm_atomic_state *old_state;
11528 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011529
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011530 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011531 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011532 pipe_config = to_intel_crtc_state(old_crtc_state);
11533 memset(pipe_config, 0, sizeof(*pipe_config));
11534 pipe_config->base.crtc = crtc;
11535 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011536
Ville Syrjälä78108b72016-05-27 20:59:19 +030011537 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011538
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011539 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011540
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011541 /* we keep both pipes enabled on 830 */
11542 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011543 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011544
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011545 I915_STATE_WARN(new_crtc_state->active != active,
11546 "crtc active state doesn't match with hw state "
11547 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011548
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011549 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11550 "transitional active state does not match atomic hw state "
11551 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011552
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011553 for_each_encoder_on_crtc(dev, crtc, encoder) {
11554 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011555
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011556 active = encoder->get_hw_state(encoder, &pipe);
11557 I915_STATE_WARN(active != new_crtc_state->active,
11558 "[ENCODER:%i] active %i with crtc active %i\n",
11559 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011560
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011561 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11562 "Encoder connected to wrong pipe %c\n",
11563 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011564
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011565 if (active) {
11566 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011567 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011568 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011569 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011570
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011571 intel_crtc_compute_pixel_rate(pipe_config);
11572
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011573 if (!new_crtc_state->active)
11574 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011575
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011576 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011577
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011578 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011579 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011580 pipe_config, false)) {
11581 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11582 intel_dump_pipe_config(intel_crtc, pipe_config,
11583 "[hw state]");
11584 intel_dump_pipe_config(intel_crtc, sw_config,
11585 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011586 }
11587}
11588
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011589static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011590verify_single_dpll_state(struct drm_i915_private *dev_priv,
11591 struct intel_shared_dpll *pll,
11592 struct drm_crtc *crtc,
11593 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011594{
11595 struct intel_dpll_hw_state dpll_hw_state;
11596 unsigned crtc_mask;
11597 bool active;
11598
11599 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11600
11601 DRM_DEBUG_KMS("%s\n", pll->name);
11602
11603 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11604
11605 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11606 I915_STATE_WARN(!pll->on && pll->active_mask,
11607 "pll in active use but not on in sw tracking\n");
11608 I915_STATE_WARN(pll->on && !pll->active_mask,
11609 "pll is on but not used by any active crtc\n");
11610 I915_STATE_WARN(pll->on != active,
11611 "pll on state mismatch (expected %i, found %i)\n",
11612 pll->on, active);
11613 }
11614
11615 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011616 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011617 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011618 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011619
11620 return;
11621 }
11622
11623 crtc_mask = 1 << drm_crtc_index(crtc);
11624
11625 if (new_state->active)
11626 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11627 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11628 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11629 else
11630 I915_STATE_WARN(pll->active_mask & crtc_mask,
11631 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11632 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11633
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011634 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011635 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011636 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011637
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011638 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011639 &dpll_hw_state,
11640 sizeof(dpll_hw_state)),
11641 "pll hw state mismatch\n");
11642}
11643
11644static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011645verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11646 struct drm_crtc_state *old_crtc_state,
11647 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011648{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011649 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011650 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11651 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11652
11653 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011654 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011655
11656 if (old_state->shared_dpll &&
11657 old_state->shared_dpll != new_state->shared_dpll) {
11658 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11659 struct intel_shared_dpll *pll = old_state->shared_dpll;
11660
11661 I915_STATE_WARN(pll->active_mask & crtc_mask,
11662 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11663 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011664 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011665 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11666 pipe_name(drm_crtc_index(crtc)));
11667 }
11668}
11669
11670static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011671intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011672 struct drm_atomic_state *state,
11673 struct drm_crtc_state *old_state,
11674 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011675{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011676 if (!needs_modeset(new_state) &&
11677 !to_intel_crtc_state(new_state)->update_pipe)
11678 return;
11679
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011680 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011681 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011682 verify_crtc_state(crtc, old_state, new_state);
11683 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011684}
11685
11686static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011687verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011688{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011689 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011690 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011691
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011692 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011693 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011694}
Daniel Vetter53589012013-06-05 13:34:16 +020011695
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011696static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011697intel_modeset_verify_disabled(struct drm_device *dev,
11698 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011699{
Daniel Vetter86b04262017-03-01 10:52:26 +010011700 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011701 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011702 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011703}
11704
Ville Syrjälä80715b22014-05-15 20:23:23 +030011705static void update_scanline_offset(struct intel_crtc *crtc)
11706{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011707 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011708
11709 /*
11710 * The scanline counter increments at the leading edge of hsync.
11711 *
11712 * On most platforms it starts counting from vtotal-1 on the
11713 * first active line. That means the scanline counter value is
11714 * always one less than what we would expect. Ie. just after
11715 * start of vblank, which also occurs at start of hsync (on the
11716 * last active line), the scanline counter will read vblank_start-1.
11717 *
11718 * On gen2 the scanline counter starts counting from 1 instead
11719 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11720 * to keep the value positive), instead of adding one.
11721 *
11722 * On HSW+ the behaviour of the scanline counter depends on the output
11723 * type. For DP ports it behaves like most other platforms, but on HDMI
11724 * there's an extra 1 line difference. So we need to add two instead of
11725 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011726 *
11727 * On VLV/CHV DSI the scanline counter would appear to increment
11728 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11729 * that means we can't tell whether we're in vblank or not while
11730 * we're on that particular line. We must still set scanline_offset
11731 * to 1 so that the vblank timestamps come out correct when we query
11732 * the scanline counter from within the vblank interrupt handler.
11733 * However if queried just before the start of vblank we'll get an
11734 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011735 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011736 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011737 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011738 int vtotal;
11739
Ville Syrjälä124abe02015-09-08 13:40:45 +030011740 vtotal = adjusted_mode->crtc_vtotal;
11741 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011742 vtotal /= 2;
11743
11744 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011745 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011746 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011747 crtc->scanline_offset = 2;
11748 } else
11749 crtc->scanline_offset = 1;
11750}
11751
Maarten Lankhorstad421372015-06-15 12:33:42 +020011752static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011753{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011754 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011755 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011756 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011757 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011758 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011759
11760 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011761 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011762
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011763 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011765 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011766 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011767
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011768 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011769 continue;
11770
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011771 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011772
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011773 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011774 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011775
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011776 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011777 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011778}
11779
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011780/*
11781 * This implements the workaround described in the "notes" section of the mode
11782 * set sequence documentation. When going from no pipes or single pipe to
11783 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11784 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11785 */
11786static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11787{
11788 struct drm_crtc_state *crtc_state;
11789 struct intel_crtc *intel_crtc;
11790 struct drm_crtc *crtc;
11791 struct intel_crtc_state *first_crtc_state = NULL;
11792 struct intel_crtc_state *other_crtc_state = NULL;
11793 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11794 int i;
11795
11796 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011797 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011798 intel_crtc = to_intel_crtc(crtc);
11799
11800 if (!crtc_state->active || !needs_modeset(crtc_state))
11801 continue;
11802
11803 if (first_crtc_state) {
11804 other_crtc_state = to_intel_crtc_state(crtc_state);
11805 break;
11806 } else {
11807 first_crtc_state = to_intel_crtc_state(crtc_state);
11808 first_pipe = intel_crtc->pipe;
11809 }
11810 }
11811
11812 /* No workaround needed? */
11813 if (!first_crtc_state)
11814 return 0;
11815
11816 /* w/a possibly needed, check how many crtc's are already enabled. */
11817 for_each_intel_crtc(state->dev, intel_crtc) {
11818 struct intel_crtc_state *pipe_config;
11819
11820 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11821 if (IS_ERR(pipe_config))
11822 return PTR_ERR(pipe_config);
11823
11824 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11825
11826 if (!pipe_config->base.active ||
11827 needs_modeset(&pipe_config->base))
11828 continue;
11829
11830 /* 2 or more enabled crtcs means no need for w/a */
11831 if (enabled_pipe != INVALID_PIPE)
11832 return 0;
11833
11834 enabled_pipe = intel_crtc->pipe;
11835 }
11836
11837 if (enabled_pipe != INVALID_PIPE)
11838 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11839 else if (other_crtc_state)
11840 other_crtc_state->hsw_workaround_pipe = first_pipe;
11841
11842 return 0;
11843}
11844
Ville Syrjälä8d965612016-11-14 18:35:10 +020011845static int intel_lock_all_pipes(struct drm_atomic_state *state)
11846{
11847 struct drm_crtc *crtc;
11848
11849 /* Add all pipes to the state */
11850 for_each_crtc(state->dev, crtc) {
11851 struct drm_crtc_state *crtc_state;
11852
11853 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11854 if (IS_ERR(crtc_state))
11855 return PTR_ERR(crtc_state);
11856 }
11857
11858 return 0;
11859}
11860
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011861static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11862{
11863 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011864
Ville Syrjälä8d965612016-11-14 18:35:10 +020011865 /*
11866 * Add all pipes to the state, and force
11867 * a modeset on all the active ones.
11868 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011869 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011870 struct drm_crtc_state *crtc_state;
11871 int ret;
11872
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011873 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11874 if (IS_ERR(crtc_state))
11875 return PTR_ERR(crtc_state);
11876
11877 if (!crtc_state->active || needs_modeset(crtc_state))
11878 continue;
11879
11880 crtc_state->mode_changed = true;
11881
11882 ret = drm_atomic_add_affected_connectors(state, crtc);
11883 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011884 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011885
11886 ret = drm_atomic_add_affected_planes(state, crtc);
11887 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011888 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011889 }
11890
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011891 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011892}
11893
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011894static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011895{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011896 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011897 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011898 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011899 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011900 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011901
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011902 if (!check_digital_port_conflicts(state)) {
11903 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11904 return -EINVAL;
11905 }
11906
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011907 intel_state->modeset = true;
11908 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011909 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11910 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011911
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011912 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11913 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011914 intel_state->active_crtcs |= 1 << i;
11915 else
11916 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011917
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011918 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011919 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011920 }
11921
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011922 /*
11923 * See if the config requires any additional preparation, e.g.
11924 * to adjust global state with pipes off. We need to do this
11925 * here so we can get the modeset_pipe updated config for the new
11926 * mode set on this crtc. For other crtcs we need to use the
11927 * adjusted_mode bits in the crtc directly.
11928 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011929 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011930 ret = dev_priv->display.modeset_calc_cdclk(state);
11931 if (ret < 0)
11932 return ret;
11933
Ville Syrjälä8d965612016-11-14 18:35:10 +020011934 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011935 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020011936 * holding all the crtc locks, even if we don't end up
11937 * touching the hardware
11938 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011939 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
11940 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011941 ret = intel_lock_all_pipes(state);
11942 if (ret < 0)
11943 return ret;
11944 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011945
Ville Syrjälä8d965612016-11-14 18:35:10 +020011946 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011947 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
11948 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011949 ret = intel_modeset_all_pipes(state);
11950 if (ret < 0)
11951 return ret;
11952 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010011953
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011954 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
11955 intel_state->cdclk.logical.cdclk,
11956 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011957 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
11958 intel_state->cdclk.logical.voltage_level,
11959 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011960 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011961 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011962 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011963
Maarten Lankhorstad421372015-06-15 12:33:42 +020011964 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011965
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011966 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020011967 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011968
Maarten Lankhorstad421372015-06-15 12:33:42 +020011969 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011970}
11971
Matt Roperaa363132015-09-24 15:53:18 -070011972/*
11973 * Handle calculation of various watermark data at the end of the atomic check
11974 * phase. The code here should be run after the per-crtc and per-plane 'check'
11975 * handlers to ensure that all derived state has been updated.
11976 */
Matt Roper55994c22016-05-12 07:06:08 -070011977static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070011978{
11979 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070011980 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070011981
11982 /* Is there platform-specific watermark information to calculate? */
11983 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070011984 return dev_priv->display.compute_global_watermarks(state);
11985
11986 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070011987}
11988
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020011989/**
11990 * intel_atomic_check - validate state object
11991 * @dev: drm device
11992 * @state: state to validate
11993 */
11994static int intel_atomic_check(struct drm_device *dev,
11995 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020011996{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020011997 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070011998 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011999 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012000 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012001 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012002 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012003
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012004 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012005 if (ret)
12006 return ret;
12007
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012008 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012009 struct intel_crtc_state *pipe_config =
12010 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012011
12012 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012013 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012014 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012015
Daniel Vetter26495482015-07-15 14:15:52 +020012016 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012017 continue;
12018
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012019 if (!crtc_state->enable) {
12020 any_ms = true;
12021 continue;
12022 }
12023
Daniel Vetter26495482015-07-15 14:15:52 +020012024 /* FIXME: For only active_changed we shouldn't need to do any
12025 * state recomputation at all. */
12026
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012027 ret = drm_atomic_add_affected_connectors(state, crtc);
12028 if (ret)
12029 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012030
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012031 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012032 if (ret) {
12033 intel_dump_pipe_config(to_intel_crtc(crtc),
12034 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012035 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012036 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012037
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012038 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012039 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012040 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012041 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012042 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012043 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012044 }
12045
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012046 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012047 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012048
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012049 ret = drm_atomic_add_affected_planes(state, crtc);
12050 if (ret)
12051 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012052
Daniel Vetter26495482015-07-15 14:15:52 +020012053 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12054 needs_modeset(crtc_state) ?
12055 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012056 }
12057
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012058 if (any_ms) {
12059 ret = intel_modeset_checks(state);
12060
12061 if (ret)
12062 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012063 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012064 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012065 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012066
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012067 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012068 if (ret)
12069 return ret;
12070
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012071 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012072 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012073}
12074
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012075static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012076 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012077{
Chris Wilsonfd700752017-07-26 17:00:36 +010012078 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012079}
12080
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012081u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12082{
12083 struct drm_device *dev = crtc->base.dev;
12084
12085 if (!dev->max_vblank_count)
Daniel Vetterca814b22017-05-24 16:51:47 +020012086 return drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012087
12088 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12089}
12090
Lyude896e5bb2016-08-24 07:48:09 +020012091static void intel_update_crtc(struct drm_crtc *crtc,
12092 struct drm_atomic_state *state,
12093 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012094 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012095{
12096 struct drm_device *dev = crtc->dev;
12097 struct drm_i915_private *dev_priv = to_i915(dev);
12098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012099 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12100 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012101
12102 if (modeset) {
12103 update_scanline_offset(intel_crtc);
12104 dev_priv->display.crtc_enable(pipe_config, state);
12105 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012106 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12107 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012108 }
12109
12110 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12111 intel_fbc_enable(
12112 intel_crtc, pipe_config,
12113 to_intel_plane_state(crtc->primary->state));
12114 }
12115
12116 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012117}
12118
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012119static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012120{
12121 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012122 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012123 int i;
12124
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012125 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12126 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012127 continue;
12128
12129 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012130 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012131 }
12132}
12133
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012134static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012135{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012136 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012137 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12138 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012139 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012140 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012141 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012142 unsigned int updated = 0;
12143 bool progress;
12144 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012145 int i;
12146
12147 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12148
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012149 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012150 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012151 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012152 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012153
12154 /*
12155 * Whenever the number of active pipes changes, we need to make sure we
12156 * update the pipes in the right order so that their ddb allocations
12157 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12158 * cause pipe underruns and other bad stuff.
12159 */
12160 do {
Lyude27082492016-08-24 07:48:10 +020012161 progress = false;
12162
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012163 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012164 bool vbl_wait = false;
12165 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012166
12167 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012168 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012169 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012170
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012171 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012172 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012173
Mika Kahola2b685042017-10-10 13:17:03 +030012174 if (skl_ddb_allocation_overlaps(dev_priv,
12175 entries,
12176 &cstate->wm.skl.ddb,
12177 i))
Lyude27082492016-08-24 07:48:10 +020012178 continue;
12179
12180 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012181 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012182
12183 /*
12184 * If this is an already active pipe, it's DDB changed,
12185 * and this isn't the last pipe that needs updating
12186 * then we need to wait for a vblank to pass for the
12187 * new ddb allocation to take effect.
12188 */
Lyudece0ba282016-09-15 10:46:35 -040012189 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012190 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012191 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012192 intel_state->wm_results.dirty_pipes != updated)
12193 vbl_wait = true;
12194
12195 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012196 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012197
12198 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012199 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012200
12201 progress = true;
12202 }
12203 } while (progress);
12204}
12205
Chris Wilsonba318c62017-02-02 20:47:41 +000012206static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12207{
12208 struct intel_atomic_state *state, *next;
12209 struct llist_node *freed;
12210
12211 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12212 llist_for_each_entry_safe(state, next, freed, freed)
12213 drm_atomic_state_put(&state->base);
12214}
12215
12216static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12217{
12218 struct drm_i915_private *dev_priv =
12219 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12220
12221 intel_atomic_helper_free_state(dev_priv);
12222}
12223
Daniel Vetter9db529a2017-08-08 10:08:28 +020012224static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12225{
12226 struct wait_queue_entry wait_fence, wait_reset;
12227 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12228
12229 init_wait_entry(&wait_fence, 0);
12230 init_wait_entry(&wait_reset, 0);
12231 for (;;) {
12232 prepare_to_wait(&intel_state->commit_ready.wait,
12233 &wait_fence, TASK_UNINTERRUPTIBLE);
12234 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12235 &wait_reset, TASK_UNINTERRUPTIBLE);
12236
12237
12238 if (i915_sw_fence_done(&intel_state->commit_ready)
12239 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12240 break;
12241
12242 schedule();
12243 }
12244 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12245 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12246}
12247
Daniel Vetter94f05022016-06-14 18:01:00 +020012248static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012249{
Daniel Vetter94f05022016-06-14 18:01:00 +020012250 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012251 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012252 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012253 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012254 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012255 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012256 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012257 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012258
Daniel Vetter9db529a2017-08-08 10:08:28 +020012259 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012260
Daniel Vetterea0000f2016-06-13 16:13:46 +020012261 drm_atomic_helper_wait_for_dependencies(state);
12262
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012263 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012264 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012265
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012266 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12268
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012269 if (needs_modeset(new_crtc_state) ||
12270 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012271
12272 put_domains[to_intel_crtc(crtc)->pipe] =
12273 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012274 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012275 }
12276
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012277 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012278 continue;
12279
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012280 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12281 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012282
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012283 if (old_crtc_state->active) {
12284 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012285 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012286 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012287 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012288 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012289
12290 /*
12291 * Underruns don't always raise
12292 * interrupts, so check manually.
12293 */
12294 intel_check_cpu_fifo_underruns(dev_priv);
12295 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012296
Ville Syrjälä21794812017-08-23 18:22:26 +030012297 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012298 /*
12299 * Make sure we don't call initial_watermarks
12300 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012301 *
12302 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012303 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012304 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012305 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012306 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012307 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012308 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012309 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012310
Daniel Vetterea9d7582012-07-10 10:42:52 +020012311 /* Only after disabling all output pipelines that will be changed can we
12312 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012313 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012314
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012315 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012316 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012317
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012318 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012319
Lyude656d1b82016-08-17 15:55:54 -040012320 /*
12321 * SKL workaround: bspec recommends we disable the SAGV when we
12322 * have more then one pipe enabled
12323 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012324 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012325 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012326
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012327 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012328 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012329
Lyude896e5bb2016-08-24 07:48:09 +020012330 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012331 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12332 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012333
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012334 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012335 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012336 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012337 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012338 spin_unlock_irq(&dev->event_lock);
12339
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012340 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012341 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012342 }
12343
Lyude896e5bb2016-08-24 07:48:09 +020012344 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012345 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012346
Daniel Vetter94f05022016-06-14 18:01:00 +020012347 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12348 * already, but still need the state for the delayed optimization. To
12349 * fix this:
12350 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12351 * - schedule that vblank worker _before_ calling hw_done
12352 * - at the start of commit_tail, cancel it _synchrously
12353 * - switch over to the vblank wait helper in the core after that since
12354 * we don't need out special handling any more.
12355 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012356 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012357
12358 /*
12359 * Now that the vblank has passed, we can go ahead and program the
12360 * optimal watermarks on platforms that need two-step watermark
12361 * programming.
12362 *
12363 * TODO: Move this (and other cleanup) to an async worker eventually.
12364 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012365 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12366 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012367
12368 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012369 dev_priv->display.optimize_watermarks(intel_state,
12370 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012371 }
12372
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012373 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012374 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12375
12376 if (put_domains[i])
12377 modeset_put_power_domains(dev_priv, put_domains[i]);
12378
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012379 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012380 }
12381
Paulo Zanoni56feca92016-09-22 18:00:28 -030012382 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012383 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012384
Daniel Vetter94f05022016-06-14 18:01:00 +020012385 drm_atomic_helper_commit_hw_done(state);
12386
Chris Wilsond5553c02017-05-04 12:55:08 +010012387 if (intel_state->modeset) {
12388 /* As one of the primary mmio accessors, KMS has a high
12389 * likelihood of triggering bugs in unclaimed access. After we
12390 * finish modesetting, see if an error has been flagged, and if
12391 * so enable debugging for the next modeset - and hope we catch
12392 * the culprit.
12393 */
12394 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012395 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012396 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012397
Daniel Vetter5a21b662016-05-24 17:13:53 +020012398 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012399
Daniel Vetterea0000f2016-06-13 16:13:46 +020012400 drm_atomic_helper_commit_cleanup_done(state);
12401
Chris Wilson08536952016-10-14 13:18:18 +010012402 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012403
Chris Wilsonba318c62017-02-02 20:47:41 +000012404 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012405}
12406
12407static void intel_atomic_commit_work(struct work_struct *work)
12408{
Chris Wilsonc004a902016-10-28 13:58:45 +010012409 struct drm_atomic_state *state =
12410 container_of(work, struct drm_atomic_state, commit_work);
12411
Daniel Vetter94f05022016-06-14 18:01:00 +020012412 intel_atomic_commit_tail(state);
12413}
12414
Chris Wilsonc004a902016-10-28 13:58:45 +010012415static int __i915_sw_fence_call
12416intel_atomic_commit_ready(struct i915_sw_fence *fence,
12417 enum i915_sw_fence_notify notify)
12418{
12419 struct intel_atomic_state *state =
12420 container_of(fence, struct intel_atomic_state, commit_ready);
12421
12422 switch (notify) {
12423 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012424 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012425 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012426 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012427 {
12428 struct intel_atomic_helper *helper =
12429 &to_i915(state->base.dev)->atomic_helper;
12430
12431 if (llist_add(&state->freed, &helper->free_list))
12432 schedule_work(&helper->free_work);
12433 break;
12434 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012435 }
12436
12437 return NOTIFY_DONE;
12438}
12439
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012440static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12441{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012442 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012443 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012444 int i;
12445
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012446 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012447 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012448 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012449 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012450}
12451
Daniel Vetter94f05022016-06-14 18:01:00 +020012452/**
12453 * intel_atomic_commit - commit validated state object
12454 * @dev: DRM device
12455 * @state: the top-level driver state object
12456 * @nonblock: nonblocking commit
12457 *
12458 * This function commits a top-level state object that has been validated
12459 * with drm_atomic_helper_check().
12460 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012461 * RETURNS
12462 * Zero for success or -errno.
12463 */
12464static int intel_atomic_commit(struct drm_device *dev,
12465 struct drm_atomic_state *state,
12466 bool nonblock)
12467{
12468 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012469 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012470 int ret = 0;
12471
Chris Wilsonc004a902016-10-28 13:58:45 +010012472 drm_atomic_state_get(state);
12473 i915_sw_fence_init(&intel_state->commit_ready,
12474 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012475
Ville Syrjälä440df932017-03-29 17:21:23 +030012476 /*
12477 * The intel_legacy_cursor_update() fast path takes care
12478 * of avoiding the vblank waits for simple cursor
12479 * movement and flips. For cursor on/off and size changes,
12480 * we want to perform the vblank waits so that watermark
12481 * updates happen during the correct frames. Gen9+ have
12482 * double buffered watermarks and so shouldn't need this.
12483 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012484 * Unset state->legacy_cursor_update before the call to
12485 * drm_atomic_helper_setup_commit() because otherwise
12486 * drm_atomic_helper_wait_for_flip_done() is a noop and
12487 * we get FIFO underruns because we didn't wait
12488 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012489 *
12490 * FIXME doing watermarks and fb cleanup from a vblank worker
12491 * (assuming we had any) would solve these problems.
12492 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012493 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12494 struct intel_crtc_state *new_crtc_state;
12495 struct intel_crtc *crtc;
12496 int i;
12497
12498 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12499 if (new_crtc_state->wm.need_postvbl_update ||
12500 new_crtc_state->update_wm_post)
12501 state->legacy_cursor_update = false;
12502 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012503
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012504 ret = intel_atomic_prepare_commit(dev, state);
12505 if (ret) {
12506 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12507 i915_sw_fence_commit(&intel_state->commit_ready);
12508 return ret;
12509 }
12510
12511 ret = drm_atomic_helper_setup_commit(state, nonblock);
12512 if (!ret)
12513 ret = drm_atomic_helper_swap_state(state, true);
12514
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012515 if (ret) {
12516 i915_sw_fence_commit(&intel_state->commit_ready);
12517
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012518 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012519 return ret;
12520 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012521 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012522 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012523 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012524
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012525 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012526 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12527 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012528 memcpy(dev_priv->min_voltage_level,
12529 intel_state->min_voltage_level,
12530 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012531 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012532 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12533 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012534 }
12535
Chris Wilson08536952016-10-14 13:18:18 +010012536 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012537 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012538
12539 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012540 if (nonblock)
12541 queue_work(system_unbound_wq, &state->commit_work);
12542 else
Daniel Vetter94f05022016-06-14 18:01:00 +020012543 intel_atomic_commit_tail(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012544
Mika Kuoppala75714942015-12-16 09:26:48 +020012545
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012546 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012547}
12548
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012549static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012550 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012551 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012552 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012553 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012554 .atomic_duplicate_state = intel_crtc_duplicate_state,
12555 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012556 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012557};
12558
Chris Wilson74d290f2017-08-17 13:37:06 +010012559struct wait_rps_boost {
12560 struct wait_queue_entry wait;
12561
12562 struct drm_crtc *crtc;
12563 struct drm_i915_gem_request *request;
12564};
12565
12566static int do_rps_boost(struct wait_queue_entry *_wait,
12567 unsigned mode, int sync, void *key)
12568{
12569 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
12570 struct drm_i915_gem_request *rq = wait->request;
12571
12572 gen6_rps_boost(rq, NULL);
12573 i915_gem_request_put(rq);
12574
12575 drm_crtc_vblank_put(wait->crtc);
12576
12577 list_del(&wait->wait.entry);
12578 kfree(wait);
12579 return 1;
12580}
12581
12582static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12583 struct dma_fence *fence)
12584{
12585 struct wait_rps_boost *wait;
12586
12587 if (!dma_fence_is_i915(fence))
12588 return;
12589
12590 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12591 return;
12592
12593 if (drm_crtc_vblank_get(crtc))
12594 return;
12595
12596 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12597 if (!wait) {
12598 drm_crtc_vblank_put(crtc);
12599 return;
12600 }
12601
12602 wait->request = to_request(dma_fence_get(fence));
12603 wait->crtc = crtc;
12604
12605 wait->wait.func = do_rps_boost;
12606 wait->wait.flags = 0;
12607
12608 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12609}
12610
Matt Roper6beb8c232014-12-01 15:40:14 -080012611/**
12612 * intel_prepare_plane_fb - Prepare fb for usage on plane
12613 * @plane: drm plane to prepare for
12614 * @fb: framebuffer to prepare for presentation
12615 *
12616 * Prepares a framebuffer for usage on a display plane. Generally this
12617 * involves pinning the underlying object and updating the frontbuffer tracking
12618 * bits. Some older platforms need special physical address handling for
12619 * cursor planes.
12620 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012621 * Must be called with struct_mutex held.
12622 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012623 * Returns 0 on success, negative error code on failure.
12624 */
12625int
12626intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012627 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012628{
Chris Wilsonc004a902016-10-28 13:58:45 +010012629 struct intel_atomic_state *intel_state =
12630 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012631 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012632 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012633 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012634 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012635 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012636
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012637 if (old_obj) {
12638 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012639 drm_atomic_get_existing_crtc_state(new_state->state,
12640 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012641
12642 /* Big Hammer, we also need to ensure that any pending
12643 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12644 * current scanout is retired before unpinning the old
12645 * framebuffer. Note that we rely on userspace rendering
12646 * into the buffer attached to the pipe they are waiting
12647 * on. If not, userspace generates a GPU hang with IPEHR
12648 * point to the MI_WAIT_FOR_EVENT.
12649 *
12650 * This should only fail upon a hung GPU, in which case we
12651 * can safely continue.
12652 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012653 if (needs_modeset(crtc_state)) {
12654 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12655 old_obj->resv, NULL,
12656 false, 0,
12657 GFP_KERNEL);
12658 if (ret < 0)
12659 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012660 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012661 }
12662
Chris Wilsonc004a902016-10-28 13:58:45 +010012663 if (new_state->fence) { /* explicit fencing */
12664 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12665 new_state->fence,
12666 I915_FENCE_TIMEOUT,
12667 GFP_KERNEL);
12668 if (ret < 0)
12669 return ret;
12670 }
12671
Chris Wilsonc37efb92016-06-17 08:28:47 +010012672 if (!obj)
12673 return 0;
12674
Chris Wilson4d3088c2017-07-26 17:00:38 +010012675 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012676 if (ret)
12677 return ret;
12678
Chris Wilson4d3088c2017-07-26 17:00:38 +010012679 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12680 if (ret) {
12681 i915_gem_object_unpin_pages(obj);
12682 return ret;
12683 }
12684
Chris Wilsonfd700752017-07-26 17:00:36 +010012685 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12686 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12687 const int align = intel_cursor_alignment(dev_priv);
12688
12689 ret = i915_gem_object_attach_phys(obj, align);
12690 } else {
12691 struct i915_vma *vma;
12692
12693 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12694 if (!IS_ERR(vma))
12695 to_intel_plane_state(new_state)->vma = vma;
12696 else
12697 ret = PTR_ERR(vma);
12698 }
12699
12700 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12701
12702 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012703 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012704 if (ret)
12705 return ret;
12706
Chris Wilsonc004a902016-10-28 13:58:45 +010012707 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010012708 struct dma_fence *fence;
12709
Chris Wilsonc004a902016-10-28 13:58:45 +010012710 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12711 obj->resv, NULL,
12712 false, I915_FENCE_TIMEOUT,
12713 GFP_KERNEL);
12714 if (ret < 0)
12715 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010012716
12717 fence = reservation_object_get_excl_rcu(obj->resv);
12718 if (fence) {
12719 add_rps_boost_after_vblank(new_state->crtc, fence);
12720 dma_fence_put(fence);
12721 }
12722 } else {
12723 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010012724 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012725
Chris Wilsond07f0e52016-10-28 13:58:44 +010012726 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012727}
12728
Matt Roper38f3ce32014-12-02 07:45:25 -080012729/**
12730 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12731 * @plane: drm plane to clean up for
12732 * @fb: old framebuffer that was on plane
12733 *
12734 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012735 *
12736 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012737 */
12738void
12739intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012740 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012741{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012742 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080012743
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012744 /* Should only be called after a successful intel_prepare_plane_fb()! */
12745 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012746 if (vma) {
12747 mutex_lock(&plane->dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012748 intel_unpin_fb_vma(vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012749 mutex_unlock(&plane->dev->struct_mutex);
12750 }
Matt Roper465c1202014-05-29 08:06:54 -070012751}
12752
Chandra Konduru6156a452015-04-27 13:48:39 -070012753int
12754skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12755{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012756 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012757 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012758 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012759
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012760 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012761 return DRM_PLANE_HELPER_NO_SCALING;
12762
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012763 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012764
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012765 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12766 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12767
Rodrigo Vivi43037c82017-10-03 15:31:42 -070012768 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012769 max_dotclk *= 2;
12770
12771 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012772 return DRM_PLANE_HELPER_NO_SCALING;
12773
12774 /*
12775 * skl max scale is lower of:
12776 * close to 3 but not 3, -1 is for that purpose
12777 * or
12778 * cdclk/crtc_clock
12779 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012780 max_scale = min((1 << 16) * 3 - 1,
12781 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012782
12783 return max_scale;
12784}
12785
Matt Roper465c1202014-05-29 08:06:54 -070012786static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012787intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012788 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012789 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012790{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012791 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012792 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012793 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012794 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12795 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012796 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012797
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012798 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012799 /* use scaler when colorkey is not required */
12800 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
12801 min_scale = 1;
12802 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12803 }
Sonika Jindald8106362015-04-10 14:37:28 +053012804 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012805 }
Sonika Jindald8106362015-04-10 14:37:28 +053012806
Daniel Vettercc926382016-08-15 10:41:47 +020012807 ret = drm_plane_helper_check_state(&state->base,
12808 &state->clip,
12809 min_scale, max_scale,
12810 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012811 if (ret)
12812 return ret;
12813
Daniel Vettercc926382016-08-15 10:41:47 +020012814 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012815 return 0;
12816
12817 if (INTEL_GEN(dev_priv) >= 9) {
12818 ret = skl_check_plane_surface(state);
12819 if (ret)
12820 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012821
12822 state->ctl = skl_plane_ctl(crtc_state, state);
12823 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012824 ret = i9xx_check_plane_surface(state);
12825 if (ret)
12826 return ret;
12827
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012828 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012829 }
12830
12831 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012832}
12833
Daniel Vetter5a21b662016-05-24 17:13:53 +020012834static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12835 struct drm_crtc_state *old_crtc_state)
12836{
12837 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012838 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012840 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012841 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012842 struct intel_atomic_state *old_intel_state =
12843 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012844 struct intel_crtc_state *intel_cstate =
12845 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12846 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012847
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012848 if (!modeset &&
12849 (intel_cstate->base.color_mgmt_changed ||
12850 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030012851 intel_color_set_csc(&intel_cstate->base);
12852 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012853 }
12854
Daniel Vetter5a21b662016-05-24 17:13:53 +020012855 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012856 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012857
12858 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012859 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012860
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012861 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030012862 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012863 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012864 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012865
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012866out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012867 if (dev_priv->display.atomic_update_watermarks)
12868 dev_priv->display.atomic_update_watermarks(old_intel_state,
12869 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012870}
12871
12872static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12873 struct drm_crtc_state *old_crtc_state)
12874{
12875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012876 struct intel_atomic_state *old_intel_state =
12877 to_intel_atomic_state(old_crtc_state->state);
12878 struct intel_crtc_state *new_crtc_state =
12879 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012880
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012881 intel_pipe_update_end(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012882}
12883
Matt Ropercf4c7c12014-12-04 10:27:42 -080012884/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012885 * intel_plane_destroy - destroy a plane
12886 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012887 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012888 * Common destruction function for all types of planes (primary, cursor,
12889 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012890 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012891void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012892{
Matt Roper465c1202014-05-29 08:06:54 -070012893 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012894 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012895}
12896
Ben Widawsky714244e2017-08-01 09:58:16 -070012897static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12898{
12899 switch (format) {
12900 case DRM_FORMAT_C8:
12901 case DRM_FORMAT_RGB565:
12902 case DRM_FORMAT_XRGB1555:
12903 case DRM_FORMAT_XRGB8888:
12904 return modifier == DRM_FORMAT_MOD_LINEAR ||
12905 modifier == I915_FORMAT_MOD_X_TILED;
12906 default:
12907 return false;
12908 }
12909}
12910
12911static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12912{
12913 switch (format) {
12914 case DRM_FORMAT_C8:
12915 case DRM_FORMAT_RGB565:
12916 case DRM_FORMAT_XRGB8888:
12917 case DRM_FORMAT_XBGR8888:
12918 case DRM_FORMAT_XRGB2101010:
12919 case DRM_FORMAT_XBGR2101010:
12920 return modifier == DRM_FORMAT_MOD_LINEAR ||
12921 modifier == I915_FORMAT_MOD_X_TILED;
12922 default:
12923 return false;
12924 }
12925}
12926
12927static bool skl_mod_supported(uint32_t format, uint64_t modifier)
12928{
12929 switch (format) {
12930 case DRM_FORMAT_XRGB8888:
12931 case DRM_FORMAT_XBGR8888:
12932 case DRM_FORMAT_ARGB8888:
12933 case DRM_FORMAT_ABGR8888:
12934 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
12935 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
12936 return true;
12937 /* fall through */
12938 case DRM_FORMAT_RGB565:
12939 case DRM_FORMAT_XRGB2101010:
12940 case DRM_FORMAT_XBGR2101010:
12941 case DRM_FORMAT_YUYV:
12942 case DRM_FORMAT_YVYU:
12943 case DRM_FORMAT_UYVY:
12944 case DRM_FORMAT_VYUY:
12945 if (modifier == I915_FORMAT_MOD_Yf_TILED)
12946 return true;
12947 /* fall through */
12948 case DRM_FORMAT_C8:
12949 if (modifier == DRM_FORMAT_MOD_LINEAR ||
12950 modifier == I915_FORMAT_MOD_X_TILED ||
12951 modifier == I915_FORMAT_MOD_Y_TILED)
12952 return true;
12953 /* fall through */
12954 default:
12955 return false;
12956 }
12957}
12958
12959static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
12960 uint32_t format,
12961 uint64_t modifier)
12962{
12963 struct drm_i915_private *dev_priv = to_i915(plane->dev);
12964
12965 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12966 return false;
12967
12968 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
12969 modifier != DRM_FORMAT_MOD_LINEAR)
12970 return false;
12971
12972 if (INTEL_GEN(dev_priv) >= 9)
12973 return skl_mod_supported(format, modifier);
12974 else if (INTEL_GEN(dev_priv) >= 4)
12975 return i965_mod_supported(format, modifier);
12976 else
12977 return i8xx_mod_supported(format, modifier);
12978
12979 unreachable();
12980}
12981
12982static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
12983 uint32_t format,
12984 uint64_t modifier)
12985{
12986 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12987 return false;
12988
12989 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
12990}
12991
12992static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070012993 .update_plane = drm_atomic_helper_update_plane,
12994 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070012995 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080012996 .atomic_get_property = intel_plane_atomic_get_property,
12997 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012998 .atomic_duplicate_state = intel_plane_duplicate_state,
12999 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013000 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013001};
13002
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013003static int
13004intel_legacy_cursor_update(struct drm_plane *plane,
13005 struct drm_crtc *crtc,
13006 struct drm_framebuffer *fb,
13007 int crtc_x, int crtc_y,
13008 unsigned int crtc_w, unsigned int crtc_h,
13009 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013010 uint32_t src_w, uint32_t src_h,
13011 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013012{
13013 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13014 int ret;
13015 struct drm_plane_state *old_plane_state, *new_plane_state;
13016 struct intel_plane *intel_plane = to_intel_plane(plane);
13017 struct drm_framebuffer *old_fb;
13018 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonfd700752017-07-26 17:00:36 +010013019 struct i915_vma *old_vma, *vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013020
13021 /*
13022 * When crtc is inactive or there is a modeset pending,
13023 * wait for it to complete in the slowpath
13024 */
13025 if (!crtc_state->active || needs_modeset(crtc_state) ||
13026 to_intel_crtc_state(crtc_state)->update_pipe)
13027 goto slow;
13028
13029 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013030 /*
13031 * Don't do an async update if there is an outstanding commit modifying
13032 * the plane. This prevents our async update's changes from getting
13033 * overridden by a previous synchronous update's state.
13034 */
13035 if (old_plane_state->commit &&
13036 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13037 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013038
13039 /*
13040 * If any parameters change that may affect watermarks,
13041 * take the slowpath. Only changing fb or position should be
13042 * in the fastpath.
13043 */
13044 if (old_plane_state->crtc != crtc ||
13045 old_plane_state->src_w != src_w ||
13046 old_plane_state->src_h != src_h ||
13047 old_plane_state->crtc_w != crtc_w ||
13048 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013049 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013050 goto slow;
13051
13052 new_plane_state = intel_plane_duplicate_state(plane);
13053 if (!new_plane_state)
13054 return -ENOMEM;
13055
13056 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13057
13058 new_plane_state->src_x = src_x;
13059 new_plane_state->src_y = src_y;
13060 new_plane_state->src_w = src_w;
13061 new_plane_state->src_h = src_h;
13062 new_plane_state->crtc_x = crtc_x;
13063 new_plane_state->crtc_y = crtc_y;
13064 new_plane_state->crtc_w = crtc_w;
13065 new_plane_state->crtc_h = crtc_h;
13066
13067 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013068 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13069 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013070 to_intel_plane_state(new_plane_state));
13071 if (ret)
13072 goto out_free;
13073
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013074 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13075 if (ret)
13076 goto out_free;
13077
13078 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013079 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013080
13081 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13082 if (ret) {
13083 DRM_DEBUG_KMS("failed to attach phys object\n");
13084 goto out_unlock;
13085 }
13086 } else {
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013087 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13088 if (IS_ERR(vma)) {
13089 DRM_DEBUG_KMS("failed to pin object\n");
13090
13091 ret = PTR_ERR(vma);
13092 goto out_unlock;
13093 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013094
13095 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013096 }
13097
13098 old_fb = old_plane_state->fb;
13099
13100 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13101 intel_plane->frontbuffer_bit);
13102
13103 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013104 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013105
Ville Syrjälä72259532017-03-02 19:15:05 +020013106 if (plane->state->visible) {
13107 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013108 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013109 to_intel_crtc_state(crtc->state),
13110 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013111 } else {
13112 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013113 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013114 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013115
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013116 old_vma = fetch_and_zero(&to_intel_plane_state(old_plane_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010013117 if (old_vma)
13118 intel_unpin_fb_vma(old_vma);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013119
13120out_unlock:
13121 mutex_unlock(&dev_priv->drm.struct_mutex);
13122out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013123 if (ret)
13124 intel_plane_destroy_state(plane, new_plane_state);
13125 else
13126 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013127 return ret;
13128
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013129slow:
13130 return drm_atomic_helper_update_plane(plane, crtc, fb,
13131 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013132 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013133}
13134
13135static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13136 .update_plane = intel_legacy_cursor_update,
13137 .disable_plane = drm_atomic_helper_disable_plane,
13138 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013139 .atomic_get_property = intel_plane_atomic_get_property,
13140 .atomic_set_property = intel_plane_atomic_set_property,
13141 .atomic_duplicate_state = intel_plane_duplicate_state,
13142 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013143 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013144};
13145
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013146static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013147intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013148{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013149 struct intel_plane *primary = NULL;
13150 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013151 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013152 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013153 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013154 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013155 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013156
13157 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013158 if (!primary) {
13159 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013160 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013161 }
Matt Roper465c1202014-05-29 08:06:54 -070013162
Matt Roper8e7d6882015-01-21 16:35:41 -080013163 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013164 if (!state) {
13165 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013166 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013167 }
13168
Matt Roper8e7d6882015-01-21 16:35:41 -080013169 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013170
Matt Roper465c1202014-05-29 08:06:54 -070013171 primary->can_scale = false;
13172 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013173 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013174 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013175 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013176 }
Matt Roper465c1202014-05-29 08:06:54 -070013177 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013178 /*
13179 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13180 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13181 */
13182 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13183 primary->plane = (enum plane) !pipe;
13184 else
13185 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013186 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013187 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013188 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013189
Ben Widawsky714244e2017-08-01 09:58:16 -070013190 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013191 intel_primary_formats = skl_primary_formats;
13192 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013193 modifiers = skl_format_modifiers_ccs;
13194
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013195 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013196 primary->disable_plane = skl_disable_plane;
Ben Widawsky714244e2017-08-01 09:58:16 -070013197 } else if (INTEL_GEN(dev_priv) >= 9) {
13198 intel_primary_formats = skl_primary_formats;
13199 num_formats = ARRAY_SIZE(skl_primary_formats);
13200 if (pipe < PIPE_C)
13201 modifiers = skl_format_modifiers_ccs;
13202 else
13203 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013204
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013205 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013206 primary->disable_plane = skl_disable_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013207 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013208 intel_primary_formats = i965_primary_formats;
13209 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013210 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013211
13212 primary->update_plane = i9xx_update_primary_plane;
13213 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013214 } else {
13215 intel_primary_formats = i8xx_primary_formats;
13216 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013217 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013218
13219 primary->update_plane = i9xx_update_primary_plane;
13220 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013221 }
13222
Ville Syrjälä580503c2016-10-31 22:37:00 +020013223 if (INTEL_GEN(dev_priv) >= 9)
13224 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13225 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013226 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013227 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013228 DRM_PLANE_TYPE_PRIMARY,
13229 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013230 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013231 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13232 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013233 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013234 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013235 DRM_PLANE_TYPE_PRIMARY,
13236 "primary %c", pipe_name(pipe));
13237 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013238 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13239 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013240 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013241 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013242 DRM_PLANE_TYPE_PRIMARY,
13243 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013244 if (ret)
13245 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013246
Dave Airlie5481e272016-10-25 16:36:13 +100013247 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013248 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013249 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13250 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013251 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13252 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013253 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13254 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013255 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013256 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013257 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013258 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013259 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013260 }
13261
Dave Airlie5481e272016-10-25 16:36:13 +100013262 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013263 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013264 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013265 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013266
Matt Roperea2c67b2014-12-23 10:41:52 -080013267 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13268
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013269 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013270
13271fail:
13272 kfree(state);
13273 kfree(primary);
13274
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013275 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013276}
13277
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013278static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013279intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13280 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013281{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013282 struct intel_plane *cursor = NULL;
13283 struct intel_plane_state *state = NULL;
13284 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013285
13286 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013287 if (!cursor) {
13288 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013289 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013290 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013291
Matt Roper8e7d6882015-01-21 16:35:41 -080013292 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013293 if (!state) {
13294 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013295 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013296 }
13297
Matt Roper8e7d6882015-01-21 16:35:41 -080013298 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013299
Matt Roper3d7d6512014-06-10 08:28:13 -070013300 cursor->can_scale = false;
13301 cursor->max_downscale = 1;
13302 cursor->pipe = pipe;
13303 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013304 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013305 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013306
13307 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13308 cursor->update_plane = i845_update_cursor;
13309 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013310 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013311 } else {
13312 cursor->update_plane = i9xx_update_cursor;
13313 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013314 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013315 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013316
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013317 cursor->cursor.base = ~0;
13318 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013319
13320 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13321 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013322
Ville Syrjälä580503c2016-10-31 22:37:00 +020013323 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013324 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013325 intel_cursor_formats,
13326 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013327 cursor_format_modifiers,
13328 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013329 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013330 if (ret)
13331 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013332
Dave Airlie5481e272016-10-25 16:36:13 +100013333 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013334 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013335 DRM_MODE_ROTATE_0,
13336 DRM_MODE_ROTATE_0 |
13337 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013338
Ville Syrjälä580503c2016-10-31 22:37:00 +020013339 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013340 state->scaler_id = -1;
13341
Matt Roperea2c67b2014-12-23 10:41:52 -080013342 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13343
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013344 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013345
13346fail:
13347 kfree(state);
13348 kfree(cursor);
13349
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013350 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013351}
13352
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013353static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13354 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013355{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013356 struct intel_crtc_scaler_state *scaler_state =
13357 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013358 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013359 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013360
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013361 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13362 if (!crtc->num_scalers)
13363 return;
13364
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013365 for (i = 0; i < crtc->num_scalers; i++) {
13366 struct intel_scaler *scaler = &scaler_state->scalers[i];
13367
13368 scaler->in_use = 0;
13369 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013370 }
13371
13372 scaler_state->scaler_id = -1;
13373}
13374
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013375static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013376{
13377 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013378 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013379 struct intel_plane *primary = NULL;
13380 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013381 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013382
Daniel Vetter955382f2013-09-19 14:05:45 +020013383 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013384 if (!intel_crtc)
13385 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013386
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013387 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013388 if (!crtc_state) {
13389 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013390 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013391 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013392 intel_crtc->config = crtc_state;
13393 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013394 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013395
Ville Syrjälä580503c2016-10-31 22:37:00 +020013396 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013397 if (IS_ERR(primary)) {
13398 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013399 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013400 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013401 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013402
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013403 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013404 struct intel_plane *plane;
13405
Ville Syrjälä580503c2016-10-31 22:37:00 +020013406 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013407 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013408 ret = PTR_ERR(plane);
13409 goto fail;
13410 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013411 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013412 }
13413
Ville Syrjälä580503c2016-10-31 22:37:00 +020013414 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013415 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013416 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013417 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013418 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013419 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013420
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013421 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013422 &primary->base, &cursor->base,
13423 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013424 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013425 if (ret)
13426 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013427
Jesse Barnes80824002009-09-10 15:28:06 -070013428 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013429 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013430
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013431 /* initialize shared scalers */
13432 intel_crtc_init_scalers(intel_crtc, crtc_state);
13433
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013434 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13435 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013436 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13437 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013438
Jesse Barnes79e53942008-11-07 14:24:08 -080013439 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013440
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013441 intel_color_init(&intel_crtc->base);
13442
Daniel Vetter87b6b102014-05-15 15:33:46 +020013443 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013444
13445 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013446
13447fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013448 /*
13449 * drm_mode_config_cleanup() will free up any
13450 * crtcs/planes already initialized.
13451 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013452 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013453 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013454
13455 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013456}
13457
Jesse Barnes752aa882013-10-31 18:55:49 +020013458enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13459{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013460 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013461
Rob Clark51fd3712013-11-19 12:10:12 -050013462 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013463
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013464 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013465 return INVALID_PIPE;
13466
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013467 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013468}
13469
Carl Worth08d7b3d2009-04-29 14:43:54 -070013470int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013471 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013472{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013473 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013474 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013475 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013476
Keith Packard418da172017-03-14 23:25:07 -070013477 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013478 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013479 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013480
Rob Clark7707e652014-07-17 23:30:04 -040013481 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013482 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013483
Daniel Vetterc05422d2009-08-11 16:05:30 +020013484 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013485}
13486
Daniel Vetter66a92782012-07-12 20:08:18 +020013487static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013488{
Daniel Vetter66a92782012-07-12 20:08:18 +020013489 struct drm_device *dev = encoder->base.dev;
13490 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013491 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013492 int entry = 0;
13493
Damien Lespiaub2784e12014-08-05 11:29:37 +010013494 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013495 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013496 index_mask |= (1 << entry);
13497
Jesse Barnes79e53942008-11-07 14:24:08 -080013498 entry++;
13499 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013500
Jesse Barnes79e53942008-11-07 14:24:08 -080013501 return index_mask;
13502}
13503
Ville Syrjälä646d5772016-10-31 22:37:14 +020013504static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013505{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013506 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013507 return false;
13508
13509 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13510 return false;
13511
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013512 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013513 return false;
13514
13515 return true;
13516}
13517
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013518static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013519{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013520 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013521 return false;
13522
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013523 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013524 return false;
13525
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013526 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013527 return false;
13528
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013529 if (HAS_PCH_LPT_H(dev_priv) &&
13530 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013531 return false;
13532
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013533 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013534 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013535 return false;
13536
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013537 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013538 return false;
13539
13540 return true;
13541}
13542
Imre Deak8090ba82016-08-10 14:07:33 +030013543void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13544{
13545 int pps_num;
13546 int pps_idx;
13547
13548 if (HAS_DDI(dev_priv))
13549 return;
13550 /*
13551 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13552 * everywhere where registers can be write protected.
13553 */
13554 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13555 pps_num = 2;
13556 else
13557 pps_num = 1;
13558
13559 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13560 u32 val = I915_READ(PP_CONTROL(pps_idx));
13561
13562 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13563 I915_WRITE(PP_CONTROL(pps_idx), val);
13564 }
13565}
13566
Imre Deak44cb7342016-08-10 14:07:29 +030013567static void intel_pps_init(struct drm_i915_private *dev_priv)
13568{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013569 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013570 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13571 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13572 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13573 else
13574 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013575
13576 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013577}
13578
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013579static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013580{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013581 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013582 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013583
Imre Deak44cb7342016-08-10 14:07:29 +030013584 intel_pps_init(dev_priv);
13585
Imre Deak97a824e12016-06-21 11:51:47 +030013586 /*
13587 * intel_edp_init_connector() depends on this completing first, to
13588 * prevent the registeration of both eDP and LVDS and the incorrect
13589 * sharing of the PPS.
13590 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013591 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013592
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013593 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013594 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013595
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013596 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013597 /*
13598 * FIXME: Broxton doesn't support port detection via the
13599 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13600 * detect the ports.
13601 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013602 intel_ddi_init(dev_priv, PORT_A);
13603 intel_ddi_init(dev_priv, PORT_B);
13604 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013605
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013606 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013607 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013608 int found;
13609
Jesse Barnesde31fac2015-03-06 15:53:32 -080013610 /*
13611 * Haswell uses DDI functions to detect digital outputs.
13612 * On SKL pre-D0 the strap isn't connected, so we assume
13613 * it's there.
13614 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013615 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013616 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013617 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013618 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013619
13620 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13621 * register */
13622 found = I915_READ(SFUSE_STRAP);
13623
13624 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013625 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013626 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013627 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013628 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013629 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013630 /*
13631 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13632 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013633 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013634 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13635 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13636 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013637 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013638
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013639 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013640 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030013641 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013642
Ville Syrjälä646d5772016-10-31 22:37:14 +020013643 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013644 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013645
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013646 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013647 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013648 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013649 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013650 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013651 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013652 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013653 }
13654
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013655 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013656 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013657
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013658 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013659 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013660
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013661 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013662 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013663
Daniel Vetter270b3042012-10-27 15:52:05 +020013664 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013665 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013666 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013667 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013668
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013669 /*
13670 * The DP_DETECTED bit is the latched state of the DDC
13671 * SDA pin at boot. However since eDP doesn't require DDC
13672 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13673 * eDP ports may have been muxed to an alternate function.
13674 * Thus we can't rely on the DP_DETECTED bit alone to detect
13675 * eDP ports. Consult the VBT as well as DP_DETECTED to
13676 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013677 *
13678 * Sadly the straps seem to be missing sometimes even for HDMI
13679 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13680 * and VBT for the presence of the port. Additionally we can't
13681 * trust the port type the VBT declares as we've seen at least
13682 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013683 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030013684 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013685 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13686 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013687 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013688 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013689 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013690
Jani Nikula7b91bf72017-08-18 12:30:19 +030013691 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013692 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13693 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013694 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013695 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013696 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013697
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013698 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013699 /*
13700 * eDP not supported on port D,
13701 * so no need to worry about it
13702 */
13703 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13704 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013705 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013706 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013707 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013708 }
13709
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013710 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013711 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013712 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013713
Paulo Zanonie2debe92013-02-18 19:00:27 -030013714 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013715 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013716 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013717 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013718 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013719 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013720 }
Ma Ling27185ae2009-08-24 13:50:23 +080013721
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013722 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013723 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013724 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013725
13726 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013727
Paulo Zanonie2debe92013-02-18 19:00:27 -030013728 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013729 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013730 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013731 }
Ma Ling27185ae2009-08-24 13:50:23 +080013732
Paulo Zanonie2debe92013-02-18 19:00:27 -030013733 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013734
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013735 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013736 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013737 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013738 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013739 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013740 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013741 }
Ma Ling27185ae2009-08-24 13:50:23 +080013742
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013743 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013744 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013745 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013746 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013747
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013748 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013749 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013750
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013751 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013752
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013753 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013754 encoder->base.possible_crtcs = encoder->crtc_mask;
13755 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013756 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013757 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013758
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013759 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013760
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013761 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013762}
13763
13764static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13765{
13766 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013767
Daniel Vetteref2d6332014-02-10 18:00:38 +010013768 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013769
Chris Wilsondd689282017-03-01 15:41:28 +000013770 i915_gem_object_lock(intel_fb->obj);
13771 WARN_ON(!intel_fb->obj->framebuffer_references--);
13772 i915_gem_object_unlock(intel_fb->obj);
13773
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013774 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013775
Jesse Barnes79e53942008-11-07 14:24:08 -080013776 kfree(intel_fb);
13777}
13778
13779static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013780 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013781 unsigned int *handle)
13782{
13783 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013784 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013785
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013786 if (obj->userptr.mm) {
13787 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13788 return -EINVAL;
13789 }
13790
Chris Wilson05394f32010-11-08 19:18:58 +000013791 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013792}
13793
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013794static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13795 struct drm_file *file,
13796 unsigned flags, unsigned color,
13797 struct drm_clip_rect *clips,
13798 unsigned num_clips)
13799{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013800 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013801
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013802 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013803 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013804
13805 return 0;
13806}
13807
Jesse Barnes79e53942008-11-07 14:24:08 -080013808static const struct drm_framebuffer_funcs intel_fb_funcs = {
13809 .destroy = intel_user_framebuffer_destroy,
13810 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013811 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013812};
13813
Damien Lespiaub3218032015-02-27 11:15:18 +000013814static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013815u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13816 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013817{
Chris Wilson24dbf512017-02-15 10:59:18 +000013818 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013819
13820 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013821 int cpp = drm_format_plane_cpp(pixel_format, 0);
13822
Damien Lespiaub3218032015-02-27 11:15:18 +000013823 /* "The stride in bytes must not exceed the of the size of 8K
13824 * pixels and 32K bytes."
13825 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013826 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013827 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013828 return 32*1024;
13829 } else if (gen >= 4) {
13830 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13831 return 16*1024;
13832 else
13833 return 32*1024;
13834 } else if (gen >= 3) {
13835 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13836 return 8*1024;
13837 else
13838 return 16*1024;
13839 } else {
13840 /* XXX DSPC is limited to 4k tiled */
13841 return 8*1024;
13842 }
13843}
13844
Chris Wilson24dbf512017-02-15 10:59:18 +000013845static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13846 struct drm_i915_gem_object *obj,
13847 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013848{
Chris Wilson24dbf512017-02-15 10:59:18 +000013849 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013850 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013851 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013852 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013853 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013854 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013855 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013856
Chris Wilsondd689282017-03-01 15:41:28 +000013857 i915_gem_object_lock(obj);
13858 obj->framebuffer_references++;
13859 tiling = i915_gem_object_get_tiling(obj);
13860 stride = i915_gem_object_get_stride(obj);
13861 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013862
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013863 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013864 /*
13865 * If there's a fence, enforce that
13866 * the fb modifier and tiling mode match.
13867 */
13868 if (tiling != I915_TILING_NONE &&
13869 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013870 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013871 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013872 }
13873 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013874 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013875 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013876 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013877 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013878 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013879 }
13880 }
13881
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013882 /* Passed in modifier sanity checking. */
13883 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013884 case I915_FORMAT_MOD_Y_TILED_CCS:
13885 case I915_FORMAT_MOD_Yf_TILED_CCS:
13886 switch (mode_cmd->pixel_format) {
13887 case DRM_FORMAT_XBGR8888:
13888 case DRM_FORMAT_ABGR8888:
13889 case DRM_FORMAT_XRGB8888:
13890 case DRM_FORMAT_ARGB8888:
13891 break;
13892 default:
13893 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13894 goto err;
13895 }
13896 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013897 case I915_FORMAT_MOD_Y_TILED:
13898 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013899 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013900 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13901 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013902 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013903 }
Ben Widawsky2f075562017-03-24 14:29:48 -070013904 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013905 case I915_FORMAT_MOD_X_TILED:
13906 break;
13907 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013908 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
13909 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013910 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013911 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013912
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013913 /*
13914 * gen2/3 display engine uses the fence if present,
13915 * so the tiling mode must match the fb modifier exactly.
13916 */
13917 if (INTEL_INFO(dev_priv)->gen < 4 &&
13918 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013919 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013920 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013921 }
13922
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013923 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000013924 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013925 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013926 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070013927 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013928 "tiled" : "linear",
13929 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000013930 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013931 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013932
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013933 /*
13934 * If there's a fence, enforce that
13935 * the fb pitch and fence stride match.
13936 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013937 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
13938 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
13939 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000013940 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013941 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013942
Ville Syrjälä57779d02012-10-31 17:50:14 +020013943 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013944 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013945 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013946 case DRM_FORMAT_RGB565:
13947 case DRM_FORMAT_XRGB8888:
13948 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013949 break;
13950 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013951 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013952 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13953 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013954 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013955 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013956 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020013957 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013958 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013959 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013960 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13961 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013962 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013963 }
13964 break;
13965 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013966 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013967 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013968 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013969 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13970 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013971 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013972 }
Jesse Barnesb5626742011-06-24 12:19:27 -070013973 break;
Damien Lespiau75312082015-05-15 19:06:01 +010013974 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013975 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013976 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13977 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013978 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010013979 }
13980 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020013981 case DRM_FORMAT_YUYV:
13982 case DRM_FORMAT_UYVY:
13983 case DRM_FORMAT_YVYU:
13984 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030013985 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013986 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13987 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013988 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013989 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013990 break;
13991 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013992 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13993 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013994 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010013995 }
13996
Ville Syrjälä90f9a332012-10-31 17:50:19 +020013997 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
13998 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000013999 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014000
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014001 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014002
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014003 for (i = 0; i < fb->format->num_planes; i++) {
14004 u32 stride_alignment;
14005
14006 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14007 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014008 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014009 }
14010
14011 stride_alignment = intel_fb_stride_alignment(fb, i);
14012
14013 /*
14014 * Display WA #0531: skl,bxt,kbl,glk
14015 *
14016 * Render decompression and plane width > 3840
14017 * combined with horizontal panning requires the
14018 * plane stride to be a multiple of 4. We'll just
14019 * require the entire fb to accommodate that to avoid
14020 * potential runtime errors at plane configuration time.
14021 */
14022 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14023 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14024 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14025 stride_alignment *= 4;
14026
14027 if (fb->pitches[i] & (stride_alignment - 1)) {
14028 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14029 i, fb->pitches[i], stride_alignment);
14030 goto err;
14031 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014032 }
14033
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014034 intel_fb->obj = obj;
14035
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014036 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014037 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014038 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014039
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014040 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014041 if (ret) {
14042 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014043 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014044 }
14045
Jesse Barnes79e53942008-11-07 14:24:08 -080014046 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014047
14048err:
Chris Wilsondd689282017-03-01 15:41:28 +000014049 i915_gem_object_lock(obj);
14050 obj->framebuffer_references--;
14051 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014052 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014053}
14054
Jesse Barnes79e53942008-11-07 14:24:08 -080014055static struct drm_framebuffer *
14056intel_user_framebuffer_create(struct drm_device *dev,
14057 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014058 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014059{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014060 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014061 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014062 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014063
Chris Wilson03ac0642016-07-20 13:31:51 +010014064 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14065 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014066 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014067
Chris Wilson24dbf512017-02-15 10:59:18 +000014068 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014069 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014070 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014071
14072 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014073}
14074
Chris Wilson778e23a2016-12-05 14:29:39 +000014075static void intel_atomic_state_free(struct drm_atomic_state *state)
14076{
14077 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14078
14079 drm_atomic_state_default_release(state);
14080
14081 i915_sw_fence_fini(&intel_state->commit_ready);
14082
14083 kfree(state);
14084}
14085
Jesse Barnes79e53942008-11-07 14:24:08 -080014086static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014087 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014088 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014089 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014090 .atomic_check = intel_atomic_check,
14091 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014092 .atomic_state_alloc = intel_atomic_state_alloc,
14093 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014094 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014095};
14096
Imre Deak88212942016-03-16 13:38:53 +020014097/**
14098 * intel_init_display_hooks - initialize the display modesetting hooks
14099 * @dev_priv: device private
14100 */
14101void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014102{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014103 intel_init_cdclk_hooks(dev_priv);
14104
Imre Deak88212942016-03-16 13:38:53 +020014105 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014106 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014107 dev_priv->display.get_initial_plane_config =
14108 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014109 dev_priv->display.crtc_compute_clock =
14110 haswell_crtc_compute_clock;
14111 dev_priv->display.crtc_enable = haswell_crtc_enable;
14112 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014113 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014114 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014115 dev_priv->display.get_initial_plane_config =
14116 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014117 dev_priv->display.crtc_compute_clock =
14118 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014119 dev_priv->display.crtc_enable = haswell_crtc_enable;
14120 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014121 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014122 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014123 dev_priv->display.get_initial_plane_config =
14124 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014125 dev_priv->display.crtc_compute_clock =
14126 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014127 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14128 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014129 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014130 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014131 dev_priv->display.get_initial_plane_config =
14132 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014133 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14134 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14135 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14136 } else if (IS_VALLEYVIEW(dev_priv)) {
14137 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14138 dev_priv->display.get_initial_plane_config =
14139 i9xx_get_initial_plane_config;
14140 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014141 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14142 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014143 } else if (IS_G4X(dev_priv)) {
14144 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14145 dev_priv->display.get_initial_plane_config =
14146 i9xx_get_initial_plane_config;
14147 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14148 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14149 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014150 } else if (IS_PINEVIEW(dev_priv)) {
14151 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14152 dev_priv->display.get_initial_plane_config =
14153 i9xx_get_initial_plane_config;
14154 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14155 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14156 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014157 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014158 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014159 dev_priv->display.get_initial_plane_config =
14160 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014161 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014162 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14163 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014164 } else {
14165 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14166 dev_priv->display.get_initial_plane_config =
14167 i9xx_get_initial_plane_config;
14168 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14169 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14170 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014171 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014172
Imre Deak88212942016-03-16 13:38:53 +020014173 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014174 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014175 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014176 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014177 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014178 /* FIXME: detect B0+ stepping and use auto training */
14179 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014180 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014181 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014182 }
14183
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014184 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014185 dev_priv->display.update_crtcs = skl_update_crtcs;
14186 else
14187 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014188}
14189
Jesse Barnesb690e962010-07-19 13:53:12 -070014190/*
Keith Packard435793d2011-07-12 14:56:22 -070014191 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14192 */
14193static void quirk_ssc_force_disable(struct drm_device *dev)
14194{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014195 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014196 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014197 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014198}
14199
Carsten Emde4dca20e2012-03-15 15:56:26 +010014200/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014201 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14202 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014203 */
14204static void quirk_invert_brightness(struct drm_device *dev)
14205{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014206 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014207 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014208 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014209}
14210
Scot Doyle9c72cc62014-07-03 23:27:50 +000014211/* Some VBT's incorrectly indicate no backlight is present */
14212static void quirk_backlight_present(struct drm_device *dev)
14213{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014214 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014215 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14216 DRM_INFO("applying backlight present quirk\n");
14217}
14218
Manasi Navarec99a2592017-06-30 09:33:48 -070014219/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14220 * which is 300 ms greater than eDP spec T12 min.
14221 */
14222static void quirk_increase_t12_delay(struct drm_device *dev)
14223{
14224 struct drm_i915_private *dev_priv = to_i915(dev);
14225
14226 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14227 DRM_INFO("Applying T12 delay quirk\n");
14228}
14229
Jesse Barnesb690e962010-07-19 13:53:12 -070014230struct intel_quirk {
14231 int device;
14232 int subsystem_vendor;
14233 int subsystem_device;
14234 void (*hook)(struct drm_device *dev);
14235};
14236
Egbert Eich5f85f172012-10-14 15:46:38 +020014237/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14238struct intel_dmi_quirk {
14239 void (*hook)(struct drm_device *dev);
14240 const struct dmi_system_id (*dmi_id_list)[];
14241};
14242
14243static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14244{
14245 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14246 return 1;
14247}
14248
14249static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14250 {
14251 .dmi_id_list = &(const struct dmi_system_id[]) {
14252 {
14253 .callback = intel_dmi_reverse_brightness,
14254 .ident = "NCR Corporation",
14255 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14256 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14257 },
14258 },
14259 { } /* terminating entry */
14260 },
14261 .hook = quirk_invert_brightness,
14262 },
14263};
14264
Ben Widawskyc43b5632012-04-16 14:07:40 -070014265static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014266 /* Lenovo U160 cannot use SSC on LVDS */
14267 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014268
14269 /* Sony Vaio Y cannot use SSC on LVDS */
14270 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014271
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014272 /* Acer Aspire 5734Z must invert backlight brightness */
14273 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14274
14275 /* Acer/eMachines G725 */
14276 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14277
14278 /* Acer/eMachines e725 */
14279 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14280
14281 /* Acer/Packard Bell NCL20 */
14282 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14283
14284 /* Acer Aspire 4736Z */
14285 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014286
14287 /* Acer Aspire 5336 */
14288 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014289
14290 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14291 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014292
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014293 /* Acer C720 Chromebook (Core i3 4005U) */
14294 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14295
jens steinb2a96012014-10-28 20:25:53 +010014296 /* Apple Macbook 2,1 (Core 2 T7400) */
14297 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14298
Jani Nikula1b9448b02015-11-05 11:49:59 +020014299 /* Apple Macbook 4,1 */
14300 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14301
Scot Doyled4967d82014-07-03 23:27:52 +000014302 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14303 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014304
14305 /* HP Chromebook 14 (Celeron 2955U) */
14306 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014307
14308 /* Dell Chromebook 11 */
14309 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014310
14311 /* Dell Chromebook 11 (2015 version) */
14312 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014313
14314 /* Toshiba Satellite P50-C-18C */
14315 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014316};
14317
14318static void intel_init_quirks(struct drm_device *dev)
14319{
14320 struct pci_dev *d = dev->pdev;
14321 int i;
14322
14323 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14324 struct intel_quirk *q = &intel_quirks[i];
14325
14326 if (d->device == q->device &&
14327 (d->subsystem_vendor == q->subsystem_vendor ||
14328 q->subsystem_vendor == PCI_ANY_ID) &&
14329 (d->subsystem_device == q->subsystem_device ||
14330 q->subsystem_device == PCI_ANY_ID))
14331 q->hook(dev);
14332 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014333 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14334 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14335 intel_dmi_quirks[i].hook(dev);
14336 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014337}
14338
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014339/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014340static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014341{
David Weinehall52a05c32016-08-22 13:32:44 +030014342 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014343 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014344 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014345
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014346 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014347 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014348 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014349 sr1 = inb(VGA_SR_DATA);
14350 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014351 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014352 udelay(300);
14353
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014354 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014355 POSTING_READ(vga_reg);
14356}
14357
Daniel Vetterf8175862012-04-10 15:50:11 +020014358void intel_modeset_init_hw(struct drm_device *dev)
14359{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014360 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014361
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014362 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014363 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014364 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014365
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014366 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014367}
14368
Matt Roperd93c0372015-12-03 11:37:41 -080014369/*
14370 * Calculate what we think the watermarks should be for the state we've read
14371 * out of the hardware and then immediately program those watermarks so that
14372 * we ensure the hardware settings match our internal state.
14373 *
14374 * We can calculate what we think WM's should be by creating a duplicate of the
14375 * current state (which was constructed during hardware readout) and running it
14376 * through the atomic check code to calculate new watermark values in the
14377 * state object.
14378 */
14379static void sanitize_watermarks(struct drm_device *dev)
14380{
14381 struct drm_i915_private *dev_priv = to_i915(dev);
14382 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014383 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014384 struct drm_crtc *crtc;
14385 struct drm_crtc_state *cstate;
14386 struct drm_modeset_acquire_ctx ctx;
14387 int ret;
14388 int i;
14389
14390 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014391 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014392 return;
14393
14394 /*
14395 * We need to hold connection_mutex before calling duplicate_state so
14396 * that the connector loop is protected.
14397 */
14398 drm_modeset_acquire_init(&ctx, 0);
14399retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014400 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014401 if (ret == -EDEADLK) {
14402 drm_modeset_backoff(&ctx);
14403 goto retry;
14404 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014405 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014406 }
14407
14408 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14409 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014410 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014411
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014412 intel_state = to_intel_atomic_state(state);
14413
Matt Ropered4a6a72016-02-23 17:20:13 -080014414 /*
14415 * Hardware readout is the only time we don't want to calculate
14416 * intermediate watermarks (since we don't trust the current
14417 * watermarks).
14418 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014419 if (!HAS_GMCH_DISPLAY(dev_priv))
14420 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014421
Matt Roperd93c0372015-12-03 11:37:41 -080014422 ret = intel_atomic_check(dev, state);
14423 if (ret) {
14424 /*
14425 * If we fail here, it means that the hardware appears to be
14426 * programmed in a way that shouldn't be possible, given our
14427 * understanding of watermark requirements. This might mean a
14428 * mistake in the hardware readout code or a mistake in the
14429 * watermark calculations for a given platform. Raise a WARN
14430 * so that this is noticeable.
14431 *
14432 * If this actually happens, we'll have to just leave the
14433 * BIOS-programmed watermarks untouched and hope for the best.
14434 */
14435 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014436 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014437 }
14438
14439 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014440 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014441 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14442
Matt Ropered4a6a72016-02-23 17:20:13 -080014443 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014444 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014445 }
14446
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014447put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014448 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014449fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014450 drm_modeset_drop_locks(&ctx);
14451 drm_modeset_acquire_fini(&ctx);
14452}
14453
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014454int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014455{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014456 struct drm_i915_private *dev_priv = to_i915(dev);
14457 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014458 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014459 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014460
14461 drm_mode_config_init(dev);
14462
14463 dev->mode_config.min_width = 0;
14464 dev->mode_config.min_height = 0;
14465
Dave Airlie019d96c2011-09-29 16:20:42 +010014466 dev->mode_config.preferred_depth = 24;
14467 dev->mode_config.prefer_shadow = 1;
14468
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014469 dev->mode_config.allow_fb_modifiers = true;
14470
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014471 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014472
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014473 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014474 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014475 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014476
Jesse Barnesb690e962010-07-19 13:53:12 -070014477 intel_init_quirks(dev);
14478
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014479 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014480
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014481 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014482 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014483
Lukas Wunner69f92f62015-07-15 13:57:35 +020014484 /*
14485 * There may be no VBT; and if the BIOS enabled SSC we can
14486 * just keep using it to avoid unnecessary flicker. Whereas if the
14487 * BIOS isn't using it, don't assume it will work even if the VBT
14488 * indicates as much.
14489 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014490 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014491 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14492 DREF_SSC1_ENABLE);
14493
14494 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14495 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14496 bios_lvds_use_ssc ? "en" : "dis",
14497 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14498 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14499 }
14500 }
14501
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014502 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014503 dev->mode_config.max_width = 2048;
14504 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014505 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014506 dev->mode_config.max_width = 4096;
14507 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014508 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014509 dev->mode_config.max_width = 8192;
14510 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014511 }
Damien Lespiau068be562014-03-28 14:17:49 +000014512
Jani Nikula2a307c22016-11-30 17:43:04 +020014513 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14514 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014515 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014516 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014517 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14518 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14519 } else {
14520 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14521 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14522 }
14523
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014524 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014525
Zhao Yakui28c97732009-10-09 11:39:41 +080014526 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014527 INTEL_INFO(dev_priv)->num_pipes,
14528 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014529
Damien Lespiau055e3932014-08-18 13:49:10 +010014530 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014531 int ret;
14532
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014533 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014534 if (ret) {
14535 drm_mode_config_cleanup(dev);
14536 return ret;
14537 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014538 }
14539
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014540 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014541
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014542 intel_update_czclk(dev_priv);
14543 intel_modeset_init_hw(dev);
14544
Ville Syrjäläb2045352016-05-13 23:41:27 +030014545 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014546 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014547
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014548 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014549 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014550 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014551
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014552 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014553 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014554 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014555
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014556 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014557 struct intel_initial_plane_config plane_config = {};
14558
Jesse Barnes46f297f2014-03-07 08:57:48 -080014559 if (!crtc->active)
14560 continue;
14561
Jesse Barnes46f297f2014-03-07 08:57:48 -080014562 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014563 * Note that reserving the BIOS fb up front prevents us
14564 * from stuffing other stolen allocations like the ring
14565 * on top. This prevents some ugliness at boot time, and
14566 * can even allow for smooth boot transitions if the BIOS
14567 * fb is large enough for the active pipe configuration.
14568 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014569 dev_priv->display.get_initial_plane_config(crtc,
14570 &plane_config);
14571
14572 /*
14573 * If the fb is shared between multiple heads, we'll
14574 * just get the first one.
14575 */
14576 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014577 }
Matt Roperd93c0372015-12-03 11:37:41 -080014578
14579 /*
14580 * Make sure hardware watermarks really match the state we read out.
14581 * Note that we need to do this after reconstructing the BIOS fb's
14582 * since the watermark calculation done here will use pstate->fb.
14583 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014584 if (!HAS_GMCH_DISPLAY(dev_priv))
14585 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014586
14587 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014588}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014589
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014590void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14591{
14592 /* 640x480@60Hz, ~25175 kHz */
14593 struct dpll clock = {
14594 .m1 = 18,
14595 .m2 = 7,
14596 .p1 = 13,
14597 .p2 = 4,
14598 .n = 2,
14599 };
14600 u32 dpll, fp;
14601 int i;
14602
14603 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14604
14605 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14606 pipe_name(pipe), clock.vco, clock.dot);
14607
14608 fp = i9xx_dpll_compute_fp(&clock);
14609 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14610 DPLL_VGA_MODE_DIS |
14611 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14612 PLL_P2_DIVIDE_BY_4 |
14613 PLL_REF_INPUT_DREFCLK |
14614 DPLL_VCO_ENABLE;
14615
14616 I915_WRITE(FP0(pipe), fp);
14617 I915_WRITE(FP1(pipe), fp);
14618
14619 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14620 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14621 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14622 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14623 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14624 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14625 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14626
14627 /*
14628 * Apparently we need to have VGA mode enabled prior to changing
14629 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14630 * dividers, even though the register value does change.
14631 */
14632 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14633 I915_WRITE(DPLL(pipe), dpll);
14634
14635 /* Wait for the clocks to stabilize. */
14636 POSTING_READ(DPLL(pipe));
14637 udelay(150);
14638
14639 /* The pixel multiplier can only be updated once the
14640 * DPLL is enabled and the clocks are stable.
14641 *
14642 * So write it again.
14643 */
14644 I915_WRITE(DPLL(pipe), dpll);
14645
14646 /* We do this three times for luck */
14647 for (i = 0; i < 3 ; i++) {
14648 I915_WRITE(DPLL(pipe), dpll);
14649 POSTING_READ(DPLL(pipe));
14650 udelay(150); /* wait for warmup */
14651 }
14652
14653 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14654 POSTING_READ(PIPECONF(pipe));
14655}
14656
14657void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14658{
14659 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14660 pipe_name(pipe));
14661
14662 assert_plane_disabled(dev_priv, PLANE_A);
14663 assert_plane_disabled(dev_priv, PLANE_B);
14664
14665 I915_WRITE(PIPECONF(pipe), 0);
14666 POSTING_READ(PIPECONF(pipe));
14667
14668 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
14669 DRM_ERROR("pipe %c off wait timed out\n", pipe_name(pipe));
14670
14671 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14672 POSTING_READ(DPLL(pipe));
14673}
14674
Daniel Vetterfa555832012-10-10 23:14:00 +020014675static bool
14676intel_check_plane_mapping(struct intel_crtc *crtc)
14677{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014678 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030014679 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014680
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014681 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014682 return true;
14683
Ville Syrjälä649636e2015-09-22 19:50:01 +030014684 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014685
14686 if ((val & DISPLAY_PLANE_ENABLE) &&
14687 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14688 return false;
14689
14690 return true;
14691}
14692
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014693static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14694{
14695 struct drm_device *dev = crtc->base.dev;
14696 struct intel_encoder *encoder;
14697
14698 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14699 return true;
14700
14701 return false;
14702}
14703
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014704static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14705{
14706 struct drm_device *dev = encoder->base.dev;
14707 struct intel_connector *connector;
14708
14709 for_each_connector_on_encoder(dev, &encoder->base, connector)
14710 return connector;
14711
14712 return NULL;
14713}
14714
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014715static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014716 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014717{
14718 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014719 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014720}
14721
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014722static void intel_sanitize_crtc(struct intel_crtc *crtc,
14723 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014724{
14725 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014726 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014727 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014728
Daniel Vetter24929352012-07-02 20:28:59 +020014729 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020014730 if (!transcoder_is_dsi(cpu_transcoder)) {
14731 i915_reg_t reg = PIPECONF(cpu_transcoder);
14732
14733 I915_WRITE(reg,
14734 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14735 }
Daniel Vetter24929352012-07-02 20:28:59 +020014736
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014737 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014738 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014739 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014740 struct intel_plane *plane;
14741
Daniel Vetter96256042015-02-13 21:03:42 +010014742 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014743
14744 /* Disable everything but the primary plane */
14745 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14746 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14747 continue;
14748
Ville Syrjälä72259532017-03-02 19:15:05 +020014749 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +030014750 plane->disable_plane(plane, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014751 }
Daniel Vetter96256042015-02-13 21:03:42 +010014752 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014753
Daniel Vetter24929352012-07-02 20:28:59 +020014754 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014755 * disable the crtc (and hence change the state) if it is wrong. Note
14756 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014757 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014758 bool plane;
14759
Ville Syrjälä78108b72016-05-27 20:59:19 +030014760 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
14761 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014762
14763 /* Pipe has the wrong plane attached and the plane is active.
14764 * Temporarily change the plane mapping and disable everything
14765 * ... */
14766 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010014767 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014768 crtc->plane = !plane;
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014769 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014770 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014771 }
Daniel Vetter24929352012-07-02 20:28:59 +020014772
14773 /* Adjust the state of the output pipe according to whether we
14774 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014775 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014776 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014777
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014778 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014779 /*
14780 * We start out with underrun reporting disabled to avoid races.
14781 * For correct bookkeeping mark this on active crtcs.
14782 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014783 * Also on gmch platforms we dont have any hardware bits to
14784 * disable the underrun reporting. Which means we need to start
14785 * out with underrun reporting disabled also on inactive pipes,
14786 * since otherwise we'll complain about the garbage we read when
14787 * e.g. coming up after runtime pm.
14788 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014789 * No protection against concurrent access is required - at
14790 * worst a fifo underrun happens which also sets this to false.
14791 */
14792 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014793 /*
14794 * We track the PCH trancoder underrun reporting state
14795 * within the crtc. With crtc for pipe A housing the underrun
14796 * reporting state for PCH transcoder A, crtc for pipe B housing
14797 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14798 * and marking underrun reporting as disabled for the non-existing
14799 * PCH transcoders B and C would prevent enabling the south
14800 * error interrupt (see cpt_can_enable_serr_int()).
14801 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014802 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014803 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014804 }
Daniel Vetter24929352012-07-02 20:28:59 +020014805}
14806
14807static void intel_sanitize_encoder(struct intel_encoder *encoder)
14808{
14809 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014810
14811 /* We need to check both for a crtc link (meaning that the
14812 * encoder is active and trying to read from a pipe) and the
14813 * pipe itself being active. */
14814 bool has_active_crtc = encoder->base.crtc &&
14815 to_intel_crtc(encoder->base.crtc)->active;
14816
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014817 connector = intel_encoder_find_connector(encoder);
14818 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014819 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14820 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014821 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014822
14823 /* Connector is active, but has no active pipe. This is
14824 * fallout from our resume register restoring. Disable
14825 * the encoder manually again. */
14826 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014827 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14828
Daniel Vetter24929352012-07-02 20:28:59 +020014829 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14830 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014831 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014832 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014833 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014834 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020014835 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014836 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014837
14838 /* Inconsistent output/port/pipe state happens presumably due to
14839 * a bug in one of the get_hw_state functions. Or someplace else
14840 * in our code, like the register restore mess on resume. Clamp
14841 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014842
14843 connector->base.dpms = DRM_MODE_DPMS_OFF;
14844 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014845 }
14846 /* Enabled encoders without active connectors will be fixed in
14847 * the crtc fixup. */
14848}
14849
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014850void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014851{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014852 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014853
Imre Deak04098752014-02-18 00:02:16 +020014854 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14855 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014856 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020014857 }
14858}
14859
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014860void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020014861{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014862 /* This function can be called both from intel_modeset_setup_hw_state or
14863 * at a very early point in our resume sequence, where the power well
14864 * structures are not yet restored. Since this function is at a very
14865 * paranoid "someone might have enabled VGA while we were not looking"
14866 * level, just check if the power well is enabled instead of trying to
14867 * follow the "don't touch the power well if we don't need it" policy
14868 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020014869 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014870 return;
14871
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014872 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020014873
14874 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014875}
14876
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014877static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014878{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014879 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014880
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014881 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014882}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014883
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014884/* FIXME read out full plane state for all planes */
14885static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014886{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014887 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
14888 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014889
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014890 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020014891
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020014892 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
14893 to_intel_plane_state(primary->base.state),
14894 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014895}
14896
Daniel Vetter30e984d2013-06-05 13:34:17 +020014897static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014898{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014899 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014900 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014901 struct intel_crtc *crtc;
14902 struct intel_encoder *encoder;
14903 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014904 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020014905 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014906
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014907 dev_priv->active_crtcs = 0;
14908
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014909 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014910 struct intel_crtc_state *crtc_state =
14911 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020014912
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020014913 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014914 memset(crtc_state, 0, sizeof(*crtc_state));
14915 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020014916
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014917 crtc_state->base.active = crtc_state->base.enable =
14918 dev_priv->display.get_pipe_config(crtc, crtc_state);
14919
14920 crtc->base.enabled = crtc_state->base.enable;
14921 crtc->active = crtc_state->base.active;
14922
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020014923 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014924 dev_priv->active_crtcs |= 1 << crtc->pipe;
14925
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014926 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014927
Ville Syrjälä78108b72016-05-27 20:59:19 +030014928 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
14929 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014930 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020014931 }
14932
Daniel Vetter53589012013-06-05 13:34:16 +020014933 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14934 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14935
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020014936 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014937 &pll->state.hw_state);
14938 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014939 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014940 struct intel_crtc_state *crtc_state =
14941 to_intel_crtc_state(crtc->base.state);
14942
14943 if (crtc_state->base.active &&
14944 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014945 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020014946 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014947 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020014948
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014949 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014950 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020014951 }
14952
Damien Lespiaub2784e12014-08-05 11:29:37 +010014953 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014954 pipe = 0;
14955
14956 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014957 struct intel_crtc_state *crtc_state;
14958
Ville Syrjälä98187832016-10-31 22:37:10 +020014959 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014960 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014961
Jesse Barnes045ac3b2013-05-14 17:08:26 -070014962 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014963 crtc_state->output_types |= 1 << encoder->type;
14964 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020014965 } else {
14966 encoder->base.crtc = NULL;
14967 }
14968
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014969 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000014970 encoder->base.base.id, encoder->base.name,
14971 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014972 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020014973 }
14974
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014975 drm_connector_list_iter_begin(dev, &conn_iter);
14976 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020014977 if (connector->get_hw_state(connector)) {
14978 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010014979
14980 encoder = connector->encoder;
14981 connector->base.encoder = &encoder->base;
14982
14983 if (encoder->base.crtc &&
14984 encoder->base.crtc->state->active) {
14985 /*
14986 * This has to be done during hardware readout
14987 * because anything calling .crtc_disable may
14988 * rely on the connector_mask being accurate.
14989 */
14990 encoder->base.crtc->state->connector_mask |=
14991 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010014992 encoder->base.crtc->state->encoder_mask |=
14993 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010014994 }
14995
Daniel Vetter24929352012-07-02 20:28:59 +020014996 } else {
14997 connector->base.dpms = DRM_MODE_DPMS_OFF;
14998 connector->base.encoder = NULL;
14999 }
15000 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015001 connector->base.base.id, connector->base.name,
15002 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015003 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015004 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015005
15006 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015007 struct intel_crtc_state *crtc_state =
15008 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015009 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015010
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015011 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015012 if (crtc_state->base.active) {
15013 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15014 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015015 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15016
15017 /*
15018 * The initial mode needs to be set in order to keep
15019 * the atomic core happy. It wants a valid mode if the
15020 * crtc's enabled, so we do the above call.
15021 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015022 * But we don't set all the derived state fully, hence
15023 * set a flag to indicate that a full recalculation is
15024 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015025 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015026 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015027
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015028 intel_crtc_compute_pixel_rate(crtc_state);
15029
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015030 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015031 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015032 if (WARN_ON(min_cdclk < 0))
15033 min_cdclk = 0;
15034 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015035
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015036 drm_calc_timestamping_constants(&crtc->base,
15037 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015038 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015039 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015040
Ville Syrjäläd305e062017-08-30 21:57:03 +030015041 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015042 dev_priv->min_voltage_level[crtc->pipe] =
15043 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015044
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015045 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015046 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015047}
15048
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015049static void
15050get_encoder_power_domains(struct drm_i915_private *dev_priv)
15051{
15052 struct intel_encoder *encoder;
15053
15054 for_each_intel_encoder(&dev_priv->drm, encoder) {
15055 u64 get_domains;
15056 enum intel_display_power_domain domain;
15057
15058 if (!encoder->get_power_domains)
15059 continue;
15060
15061 get_domains = encoder->get_power_domains(encoder);
15062 for_each_power_domain(domain, get_domains)
15063 intel_display_power_get(dev_priv, domain);
15064 }
15065}
15066
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015067/* Scan out the current hw modeset state,
15068 * and sanitizes it to the current state
15069 */
15070static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015071intel_modeset_setup_hw_state(struct drm_device *dev,
15072 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015073{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015074 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015075 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015076 struct intel_crtc *crtc;
15077 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015078 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015079
15080 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015081
15082 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015083 get_encoder_power_domains(dev_priv);
15084
Damien Lespiaub2784e12014-08-05 11:29:37 +010015085 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015086 intel_sanitize_encoder(encoder);
15087 }
15088
Damien Lespiau055e3932014-08-18 13:49:10 +010015089 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015090 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015091
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015092 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015093 intel_dump_pipe_config(crtc, crtc->config,
15094 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015095 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015096
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015097 intel_modeset_update_connector_atomic_state(dev);
15098
Daniel Vetter35c95372013-07-17 06:55:04 +020015099 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15100 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15101
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015102 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015103 continue;
15104
15105 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15106
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015107 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015108 pll->on = false;
15109 }
15110
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015111 if (IS_G4X(dev_priv)) {
15112 g4x_wm_get_hw_state(dev);
15113 g4x_wm_sanitize(dev_priv);
15114 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015115 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015116 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015117 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015118 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015119 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015120 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015121 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015122
15123 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015124 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015125
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015126 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015127 if (WARN_ON(put_domains))
15128 modeset_put_power_domains(dev_priv, put_domains);
15129 }
15130 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015131
Imre Deak8d8c3862017-02-17 17:39:46 +020015132 intel_power_domains_verify_state(dev_priv);
15133
Paulo Zanoni010cf732016-01-19 11:35:48 -020015134 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015135}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015136
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015137void intel_display_resume(struct drm_device *dev)
15138{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015139 struct drm_i915_private *dev_priv = to_i915(dev);
15140 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15141 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015142 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015143
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015144 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015145 if (state)
15146 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015147
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015148 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015149
Maarten Lankhorst73974892016-08-05 23:28:27 +030015150 while (1) {
15151 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15152 if (ret != -EDEADLK)
15153 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015154
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015155 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015156 }
15157
Maarten Lankhorst73974892016-08-05 23:28:27 +030015158 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015159 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015160
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015161 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015162 drm_modeset_drop_locks(&ctx);
15163 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015164
Chris Wilson08536952016-10-14 13:18:18 +010015165 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015166 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015167 if (state)
15168 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015169}
15170
15171void intel_modeset_gem_init(struct drm_device *dev)
15172{
Chris Wilsondc979972016-05-10 14:10:04 +010015173 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015174
Chris Wilsondc979972016-05-10 14:10:04 +010015175 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015176
Chris Wilson1ee8da62016-05-12 12:43:23 +010015177 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015178}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015179
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015180int intel_connector_register(struct drm_connector *connector)
15181{
15182 struct intel_connector *intel_connector = to_intel_connector(connector);
15183 int ret;
15184
15185 ret = intel_backlight_device_register(intel_connector);
15186 if (ret)
15187 goto err;
15188
15189 return 0;
15190
15191err:
15192 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015193}
15194
Chris Wilsonc191eca2016-06-17 11:40:33 +010015195void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015196{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015197 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015198
Chris Wilsone63d87c2016-06-17 11:40:34 +010015199 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015200 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015201}
15202
Jesse Barnes79e53942008-11-07 14:24:08 -080015203void intel_modeset_cleanup(struct drm_device *dev)
15204{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015205 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015206
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015207 flush_work(&dev_priv->atomic_helper.free_work);
15208 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15209
Chris Wilsondc979972016-05-10 14:10:04 +010015210 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015211
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015212 /*
15213 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015214 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015215 * experience fancy races otherwise.
15216 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015217 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015218
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015219 /*
15220 * Due to the hpd irq storm handling the hotplug work can re-arm the
15221 * poll handlers. Hence disable polling after hpd handling is shut down.
15222 */
Keith Packardf87ea762010-10-03 19:36:26 -070015223 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015224
Daniel Vetter4f256d82017-07-15 00:46:55 +020015225 /* poll work can call into fbdev, hence clean that up afterwards */
15226 intel_fbdev_fini(dev_priv);
15227
Jesse Barnes723bfd72010-10-07 16:01:13 -070015228 intel_unregister_dsm_handler();
15229
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015230 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015231
Chris Wilson1630fe72011-07-08 12:22:42 +010015232 /* flush any delayed tasks or pending work */
15233 flush_scheduled_work();
15234
Jesse Barnes79e53942008-11-07 14:24:08 -080015235 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015236
Chris Wilson1ee8da62016-05-12 12:43:23 +010015237 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015238
Chris Wilsondc979972016-05-10 14:10:04 +010015239 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015240
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015241 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015242}
15243
Chris Wilsondf0e9242010-09-09 16:20:55 +010015244void intel_connector_attach_encoder(struct intel_connector *connector,
15245 struct intel_encoder *encoder)
15246{
15247 connector->encoder = encoder;
15248 drm_mode_connector_attach_encoder(&connector->base,
15249 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015250}
Dave Airlie28d52042009-09-21 14:33:58 +100015251
15252/*
15253 * set vga decode state - true == enable VGA decode
15254 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015255int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015256{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015257 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015258 u16 gmch_ctrl;
15259
Chris Wilson75fa0412014-02-07 18:37:02 -020015260 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15261 DRM_ERROR("failed to read control word\n");
15262 return -EIO;
15263 }
15264
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015265 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15266 return 0;
15267
Dave Airlie28d52042009-09-21 14:33:58 +100015268 if (state)
15269 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15270 else
15271 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015272
15273 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15274 DRM_ERROR("failed to write control word\n");
15275 return -EIO;
15276 }
15277
Dave Airlie28d52042009-09-21 14:33:58 +100015278 return 0;
15279}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015280
Chris Wilson98a2f412016-10-12 10:05:18 +010015281#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15282
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015283struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015284
15285 u32 power_well_driver;
15286
Chris Wilson63b66e52013-08-08 15:12:06 +020015287 int num_transcoders;
15288
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015289 struct intel_cursor_error_state {
15290 u32 control;
15291 u32 position;
15292 u32 base;
15293 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015294 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015295
15296 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015297 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015298 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015299 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015300 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015301
15302 struct intel_plane_error_state {
15303 u32 control;
15304 u32 stride;
15305 u32 size;
15306 u32 pos;
15307 u32 addr;
15308 u32 surface;
15309 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015310 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015311
15312 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015313 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015314 enum transcoder cpu_transcoder;
15315
15316 u32 conf;
15317
15318 u32 htotal;
15319 u32 hblank;
15320 u32 hsync;
15321 u32 vtotal;
15322 u32 vblank;
15323 u32 vsync;
15324 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015325};
15326
15327struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015328intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015329{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015330 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015331 int transcoders[] = {
15332 TRANSCODER_A,
15333 TRANSCODER_B,
15334 TRANSCODER_C,
15335 TRANSCODER_EDP,
15336 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015337 int i;
15338
Chris Wilsonc0336662016-05-06 15:40:21 +010015339 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015340 return NULL;
15341
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015342 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015343 if (error == NULL)
15344 return NULL;
15345
Chris Wilsonc0336662016-05-06 15:40:21 +010015346 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015347 error->power_well_driver =
15348 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015349
Damien Lespiau055e3932014-08-18 13:49:10 +010015350 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015351 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015352 __intel_display_power_is_enabled(dev_priv,
15353 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015354 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015355 continue;
15356
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015357 error->cursor[i].control = I915_READ(CURCNTR(i));
15358 error->cursor[i].position = I915_READ(CURPOS(i));
15359 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015360
15361 error->plane[i].control = I915_READ(DSPCNTR(i));
15362 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015363 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015364 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015365 error->plane[i].pos = I915_READ(DSPPOS(i));
15366 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015367 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015368 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015369 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015370 error->plane[i].surface = I915_READ(DSPSURF(i));
15371 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15372 }
15373
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015374 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015375
Chris Wilsonc0336662016-05-06 15:40:21 +010015376 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015377 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015378 }
15379
Jani Nikula4d1de972016-03-18 17:05:42 +020015380 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015381 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015382 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015383 error->num_transcoders++; /* Account for eDP. */
15384
15385 for (i = 0; i < error->num_transcoders; i++) {
15386 enum transcoder cpu_transcoder = transcoders[i];
15387
Imre Deakddf9c532013-11-27 22:02:02 +020015388 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015389 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015390 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015391 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015392 continue;
15393
Chris Wilson63b66e52013-08-08 15:12:06 +020015394 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15395
15396 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15397 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15398 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15399 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15400 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15401 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15402 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015403 }
15404
15405 return error;
15406}
15407
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015408#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15409
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015410void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015411intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015412 struct intel_display_error_state *error)
15413{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015414 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015415 int i;
15416
Chris Wilson63b66e52013-08-08 15:12:06 +020015417 if (!error)
15418 return;
15419
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015420 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015421 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015422 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015423 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015424 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015425 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015426 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015427 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015428 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015429 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015430
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015431 err_printf(m, "Plane [%d]:\n", i);
15432 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15433 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015434 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015435 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15436 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015437 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015438 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015439 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015440 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015441 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15442 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015443 }
15444
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015445 err_printf(m, "Cursor [%d]:\n", i);
15446 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15447 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15448 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015449 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015450
15451 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015452 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015453 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015454 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015455 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015456 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15457 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15458 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15459 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15460 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15461 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15462 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15463 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015464}
Chris Wilson98a2f412016-10-12 10:05:18 +010015465
15466#endif