blob: 40e70f20787f48cfb1f31e7528b67c81756e2372 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Jesse Barneseb1bfe82014-02-12 12:26:25 -080089static int intel_framebuffer_init(struct drm_device *dev,
90 struct intel_framebuffer *ifb,
91 struct drm_mode_fb_cmd2 *mode_cmd,
92 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020093static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
94static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070096 struct intel_link_m_n *m_n,
97 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020098static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020099static void haswell_set_pipeconf(struct drm_crtc *crtc);
100static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200105static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
106static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700107static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
108 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200109static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
110 int num_connectors);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200111static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200393 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200401static const intel_limit_t intel_limits_bxt = {
402 /* FIXME: find real dot limits */
403 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530404 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 /* FIXME: find real m2 limits */
408 .m2 = { .min = 2 << 22, .max = 255 << 22 },
409 .p1 = { .min = 2, .max = 4 },
410 .p2 = { .p2_slow = 1, .p2_fast = 20 },
411};
412
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200413static bool
414needs_modeset(struct drm_crtc_state *state)
415{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200416 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200417}
418
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419/**
420 * Returns whether any output on the specified pipe is of the specified type
421 */
Damien Lespiau40935612014-10-29 11:16:59 +0000422bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300423{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300424 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300425 struct intel_encoder *encoder;
426
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300427 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300428 if (encoder->type == type)
429 return true;
430
431 return false;
432}
433
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200434/**
435 * Returns whether any output on the specified pipe will have the specified
436 * type after a staged modeset is complete, i.e., the same as
437 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
438 * encoder->crtc.
439 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200440static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
441 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200443 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300444 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200445 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200446 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200447 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200448
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300449 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200450 if (connector_state->crtc != crtc_state->base.crtc)
451 continue;
452
453 num_connectors++;
454
455 encoder = to_intel_encoder(connector_state->best_encoder);
456 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 }
459
460 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200461
462 return false;
463}
464
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465static const intel_limit_t *
466intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800467{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200468 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800470
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200471 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100472 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000473 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800474 limit = &intel_limits_ironlake_dual_lvds_100m;
475 else
476 limit = &intel_limits_ironlake_dual_lvds;
477 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000478 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800479 limit = &intel_limits_ironlake_single_lvds_100m;
480 else
481 limit = &intel_limits_ironlake_single_lvds;
482 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200483 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800484 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200489static const intel_limit_t *
490intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800491{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200492 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800493 const intel_limit_t *limit;
494
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200495 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100496 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700497 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800498 else
Keith Packarde4b36692009-06-05 19:22:17 -0700499 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
501 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700502 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700504 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800505 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700506 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800507
508 return limit;
509}
510
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511static const intel_limit_t *
512intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800513{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200514 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 const intel_limit_t *limit;
516
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 if (IS_BROXTON(dev))
518 limit = &intel_limits_bxt;
519 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200520 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800521 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200524 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500525 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800526 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500527 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300528 } else if (IS_CHERRYVIEW(dev)) {
529 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700530 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300531 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100532 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100534 limit = &intel_limits_i9xx_lvds;
535 else
536 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800537 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700539 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700541 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200542 else
543 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544 }
545 return limit;
546}
547
Imre Deakdccbea32015-06-22 23:35:51 +0300548/*
549 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
550 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
551 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
552 * The helpers' return value is the rate of the clock that is fed to the
553 * display engine's pipe which can be the above fast dot clock rate or a
554 * divided-down version of it.
555 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300557static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558{
Shaohua Li21778322009-02-23 15:19:16 +0800559 clock->m = clock->m2 + 2;
560 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200561 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300562 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300563 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
564 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300565
566 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800567}
568
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200569static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
570{
571 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
572}
573
Imre Deakdccbea32015-06-22 23:35:51 +0300574static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800575{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200576 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200578 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300579 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300580 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
581 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300582
583 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584}
585
Imre Deakdccbea32015-06-22 23:35:51 +0300586static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300587{
588 clock->m = clock->m1 * clock->m2;
589 clock->p = clock->p1 * clock->p2;
590 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300591 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300592 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300594
595 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300596}
597
Imre Deakdccbea32015-06-22 23:35:51 +0300598int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300599{
600 clock->m = clock->m1 * clock->m2;
601 clock->p = clock->p1 * clock->p2;
602 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300603 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300604 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
605 clock->n << 22);
606 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300607
608 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300609}
610
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800611#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612/**
613 * Returns whether the given set of divisors are valid for a given refclk with
614 * the given connectors.
615 */
616
Chris Wilson1b894b52010-12-14 20:04:54 +0000617static bool intel_PLL_is_valid(struct drm_device *dev,
618 const intel_limit_t *limit,
619 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800620{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621 if (clock->n < limit->n.min || limit->n.max < clock->n)
622 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200630 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300631 if (clock->m1 <= clock->m2)
632 INTELPllInvalid("m1 <= m2\n");
633
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200634 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300635 if (clock->p < limit->p.min || limit->p.max < clock->p)
636 INTELPllInvalid("p out of range\n");
637 if (clock->m < limit->m.min || limit->m.max < clock->m)
638 INTELPllInvalid("m out of range\n");
639 }
640
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400642 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
644 * connector, etc., rather than just a single range.
645 */
646 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400647 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 return true;
650}
651
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300652static int
653i9xx_select_p2_div(const intel_limit_t *limit,
654 const struct intel_crtc_state *crtc_state,
655 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800656{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300657 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800658
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200659 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100661 * For LVDS just rely on its current settings for dual-channel.
662 * We haven't figured out how to reliably set up different
663 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100665 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300666 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300668 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 } else {
670 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300671 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300673 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675}
676
677static bool
678i9xx_find_best_dpll(const intel_limit_t *limit,
679 struct intel_crtc_state *crtc_state,
680 int target, int refclk, intel_clock_t *match_clock,
681 intel_clock_t *best_clock)
682{
683 struct drm_device *dev = crtc_state->base.crtc->dev;
684 intel_clock_t clock;
685 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Akshay Joshi0206e352011-08-16 15:34:10 -0400687 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800688
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
690
Zhao Yakui42158662009-11-20 11:24:18 +0800691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200695 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800696 break;
697 for (clock.n = limit->n.min;
698 clock.n <= limit->n.max; clock.n++) {
699 for (clock.p1 = limit->p1.min;
700 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 int this_err;
702
Imre Deakdccbea32015-06-22 23:35:51 +0300703 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 if (!intel_PLL_is_valid(dev, limit,
705 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800707 if (match_clock &&
708 clock.p != match_clock->p)
709 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800710
711 this_err = abs(clock.dot - target);
712 if (this_err < err) {
713 *best_clock = clock;
714 err = this_err;
715 }
716 }
717 }
718 }
719 }
720
721 return (err != target);
722}
723
Ma Lingd4906092009-03-18 20:13:27 +0800724static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200725pnv_find_best_dpll(const intel_limit_t *limit,
726 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200727 int target, int refclk, intel_clock_t *match_clock,
728 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200729{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300730 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200731 intel_clock_t clock;
732 int err = target;
733
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200734 memset(best_clock, 0, sizeof(*best_clock));
735
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300736 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
737
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
739 clock.m1++) {
740 for (clock.m2 = limit->m2.min;
741 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 for (clock.n = limit->n.min;
743 clock.n <= limit->n.max; clock.n++) {
744 for (clock.p1 = limit->p1.min;
745 clock.p1 <= limit->p1.max; clock.p1++) {
746 int this_err;
747
Imre Deakdccbea32015-06-22 23:35:51 +0300748 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
751 continue;
752 if (match_clock &&
753 clock.p != match_clock->p)
754 continue;
755
756 this_err = abs(clock.dot - target);
757 if (this_err < err) {
758 *best_clock = clock;
759 err = this_err;
760 }
761 }
762 }
763 }
764 }
765
766 return (err != target);
767}
768
Ma Lingd4906092009-03-18 20:13:27 +0800769static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200770g4x_find_best_dpll(const intel_limit_t *limit,
771 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200772 int target, int refclk, intel_clock_t *match_clock,
773 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800774{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800776 intel_clock_t clock;
777 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400779 /* approximately equals target * 0.00585 */
780 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800781
782 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
Ma Lingd4906092009-03-18 20:13:27 +0800786 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200789 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800790 for (clock.m1 = limit->m1.max;
791 clock.m1 >= limit->m1.min; clock.m1--) {
792 for (clock.m2 = limit->m2.max;
793 clock.m2 >= limit->m2.min; clock.m2--) {
794 for (clock.p1 = limit->p1.max;
795 clock.p1 >= limit->p1.min; clock.p1--) {
796 int this_err;
797
Imre Deakdccbea32015-06-22 23:35:51 +0300798 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000799 if (!intel_PLL_is_valid(dev, limit,
800 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800801 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000802
803 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800804 if (this_err < err_most) {
805 *best_clock = clock;
806 err_most = this_err;
807 max_n = clock.n;
808 found = true;
809 }
810 }
811 }
812 }
813 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800814 return found;
815}
Ma Lingd4906092009-03-18 20:13:27 +0800816
Imre Deakd5dd62b2015-03-17 11:40:03 +0200817/*
818 * Check if the calculated PLL configuration is more optimal compared to the
819 * best configuration and error found so far. Return the calculated error.
820 */
821static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
822 const intel_clock_t *calculated_clock,
823 const intel_clock_t *best_clock,
824 unsigned int best_error_ppm,
825 unsigned int *error_ppm)
826{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200827 /*
828 * For CHV ignore the error and consider only the P value.
829 * Prefer a bigger P value based on HW requirements.
830 */
831 if (IS_CHERRYVIEW(dev)) {
832 *error_ppm = 0;
833
834 return calculated_clock->p > best_clock->p;
835 }
836
Imre Deak24be4e42015-03-17 11:40:04 +0200837 if (WARN_ON_ONCE(!target_freq))
838 return false;
839
Imre Deakd5dd62b2015-03-17 11:40:03 +0200840 *error_ppm = div_u64(1000000ULL *
841 abs(target_freq - calculated_clock->dot),
842 target_freq);
843 /*
844 * Prefer a better P value over a better (smaller) error if the error
845 * is small. Ensure this preference for future configurations too by
846 * setting the error to 0.
847 */
848 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
849 *error_ppm = 0;
850
851 return true;
852 }
853
854 return *error_ppm + 10 < best_error_ppm;
855}
856
Zhenyu Wang2c072452009-06-05 15:38:42 +0800857static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200858vlv_find_best_dpll(const intel_limit_t *limit,
859 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200860 int target, int refclk, intel_clock_t *match_clock,
861 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700862{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200863 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300864 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300865 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300866 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300867 /* min update 19.2 MHz */
868 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300869 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 target *= 5; /* fast clock */
872
873 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
875 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300876 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300877 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300878 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300879 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300882 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200883 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300884
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300885 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
886 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300887
Imre Deakdccbea32015-06-22 23:35:51 +0300888 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300890 if (!intel_PLL_is_valid(dev, limit,
891 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300892 continue;
893
Imre Deakd5dd62b2015-03-17 11:40:03 +0200894 if (!vlv_PLL_is_optimal(dev, target,
895 &clock,
896 best_clock,
897 bestppm, &ppm))
898 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300899
Imre Deakd5dd62b2015-03-17 11:40:03 +0200900 *best_clock = clock;
901 bestppm = ppm;
902 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700903 }
904 }
905 }
906 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300908 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700909}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912chv_find_best_dpll(const intel_limit_t *limit,
913 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300914 int target, int refclk, intel_clock_t *match_clock,
915 intel_clock_t *best_clock)
916{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200917 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300918 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200919 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300920 intel_clock_t clock;
921 uint64_t m2;
922 int found = false;
923
924 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200925 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926
927 /*
928 * Based on hardware doc, the n always set to 1, and m1 always
929 * set to 2. If requires to support 200Mhz refclk, we need to
930 * revisit this because n may not 1 anymore.
931 */
932 clock.n = 1, clock.m1 = 2;
933 target *= 5; /* fast clock */
934
935 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
936 for (clock.p2 = limit->p2.p2_fast;
937 clock.p2 >= limit->p2.p2_slow;
938 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200939 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300940
941 clock.p = clock.p1 * clock.p2;
942
943 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
944 clock.n) << 22, refclk * clock.m1);
945
946 if (m2 > INT_MAX/clock.m1)
947 continue;
948
949 clock.m2 = m2;
950
Imre Deakdccbea32015-06-22 23:35:51 +0300951 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300952
953 if (!intel_PLL_is_valid(dev, limit, &clock))
954 continue;
955
Imre Deak9ca3ba02015-03-17 11:40:05 +0200956 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
957 best_error_ppm, &error_ppm))
958 continue;
959
960 *best_clock = clock;
961 best_error_ppm = error_ppm;
962 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300963 }
964 }
965
966 return found;
967}
968
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
970 intel_clock_t *best_clock)
971{
972 int refclk = i9xx_get_refclk(crtc_state, 0);
973
974 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
975 target_clock, refclk, NULL, best_clock);
976}
977
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978bool intel_crtc_active(struct drm_crtc *crtc)
979{
980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
981
982 /* Be paranoid as we can arrive here with only partial
983 * state retrieved from the hardware during setup.
984 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100985 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986 * as Haswell has gained clock readout/fastboot support.
987 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000988 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300989 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700990 *
991 * FIXME: The intel_crtc->active here should be switched to
992 * crtc->state->active once we have proper CRTC states wired up
993 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300994 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700995 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200996 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997}
998
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1000 enum pipe pipe)
1001{
1002 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001005 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001006}
1007
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1009{
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 u32 reg = PIPEDSL(pipe);
1012 u32 line1, line2;
1013 u32 line_mask;
1014
1015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
1020 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001021 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001022 line2 = I915_READ(reg) & line_mask;
1023
1024 return line1 == line2;
1025}
1026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027/*
1028 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001029 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001030 *
1031 * After disabling a pipe, we can't wait for vblank in the usual way,
1032 * spinning on the vblank interrupt status bit, since we won't actually
1033 * see an interrupt when the pipe is disabled.
1034 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035 * On Gen4 and above:
1036 * wait for the pipe register state bit to turn off
1037 *
1038 * Otherwise:
1039 * wait for the display line value to settle (it usually
1040 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001041 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001043static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001044{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001045 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001047 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001048 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001051 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1055 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001056 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001059 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001060 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001062}
1063
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001064/*
1065 * ibx_digital_port_connected - is the specified port connected?
1066 * @dev_priv: i915 private structure
1067 * @port: the port to test
1068 *
1069 * Returns true if @port is connected, false otherwise.
1070 */
1071bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1072 struct intel_digital_port *port)
1073{
1074 u32 bit;
1075
Damien Lespiauc36346e2012-12-13 16:09:03 +00001076 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001077 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001078 case PORT_B:
1079 bit = SDE_PORTB_HOTPLUG;
1080 break;
1081 case PORT_C:
1082 bit = SDE_PORTC_HOTPLUG;
1083 break;
1084 case PORT_D:
1085 bit = SDE_PORTD_HOTPLUG;
1086 break;
1087 default:
1088 return true;
1089 }
1090 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001091 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001092 case PORT_B:
1093 bit = SDE_PORTB_HOTPLUG_CPT;
1094 break;
1095 case PORT_C:
1096 bit = SDE_PORTC_HOTPLUG_CPT;
1097 break;
1098 case PORT_D:
1099 bit = SDE_PORTD_HOTPLUG_CPT;
1100 break;
1101 default:
1102 return true;
1103 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001104 }
1105
1106 return I915_READ(SDEISR) & bit;
1107}
1108
Jesse Barnesb24e7172011-01-04 15:09:30 -08001109static const char *state_string(bool enabled)
1110{
1111 return enabled ? "on" : "off";
1112}
1113
1114/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001115void assert_pll(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
1121
1122 reg = DPLL(pipe);
1123 val = I915_READ(reg);
1124 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001126 "PLL state assertion failure (expected %s, current %s)\n",
1127 state_string(state), state_string(cur_state));
1128}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129
Jani Nikula23538ef2013-08-27 15:12:22 +03001130/* XXX: the dsi pll is shared between MIPI DSI ports */
1131static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1132{
1133 u32 val;
1134 bool cur_state;
1135
Ville Syrjäläa5805162015-05-26 20:42:30 +03001136 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001137 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001138 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001139
1140 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001142 "DSI PLL state assertion failure (expected %s, current %s)\n",
1143 state_string(state), state_string(cur_state));
1144}
1145#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1146#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1147
Daniel Vetter55607e82013-06-16 21:42:39 +02001148struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001149intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001150{
Daniel Vettere2b78262013-06-07 23:10:03 +02001151 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1152
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001153 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001154 return NULL;
1155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001156 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001157}
1158
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001160void assert_shared_dpll(struct drm_i915_private *dev_priv,
1161 struct intel_shared_dpll *pll,
1162 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163{
Jesse Barnes040484a2011-01-03 12:14:26 -08001164 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001165 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001166
Chris Wilson92b27b02012-05-20 18:10:50 +01001167 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001168 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001169 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001170
Daniel Vetter53589012013-06-05 13:34:16 +02001171 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001172 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001173 "%s assertion failure (expected %s, current %s)\n",
1174 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
Jesse Barnes040484a2011-01-03 12:14:26 -08001176
1177static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
1179{
1180 int reg;
1181 u32 val;
1182 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001183 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1184 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001185
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001186 if (HAS_DDI(dev_priv->dev)) {
1187 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001188 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001189 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001190 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001191 } else {
1192 reg = FDI_TX_CTL(pipe);
1193 val = I915_READ(reg);
1194 cur_state = !!(val & FDI_TX_ENABLE);
1195 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001197 "FDI TX state assertion failure (expected %s, current %s)\n",
1198 state_string(state), state_string(cur_state));
1199}
1200#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1201#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1202
1203static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1204 enum pipe pipe, bool state)
1205{
1206 int reg;
1207 u32 val;
1208 bool cur_state;
1209
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001210 reg = FDI_RX_CTL(pipe);
1211 val = I915_READ(reg);
1212 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001213 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001214 "FDI RX state assertion failure (expected %s, current %s)\n",
1215 state_string(state), state_string(cur_state));
1216}
1217#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1218#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1219
1220static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1221 enum pipe pipe)
1222{
1223 int reg;
1224 u32 val;
1225
1226 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001227 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001228 return;
1229
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001231 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 return;
1233
Jesse Barnes040484a2011-01-03 12:14:26 -08001234 reg = FDI_TX_CTL(pipe);
1235 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001236 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001237}
1238
Daniel Vetter55607e82013-06-16 21:42:39 +02001239void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001241{
1242 int reg;
1243 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001244 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001245
1246 reg = FDI_RX_CTL(pipe);
1247 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001248 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001250 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001252}
1253
Daniel Vetterb680c372014-09-19 18:27:27 +02001254void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001256{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001257 struct drm_device *dev = dev_priv->dev;
1258 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001259 u32 val;
1260 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001261 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001262
Jani Nikulabedd4db2014-08-22 15:04:13 +03001263 if (WARN_ON(HAS_DDI(dev)))
1264 return;
1265
1266 if (HAS_PCH_SPLIT(dev)) {
1267 u32 port_sel;
1268
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001270 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1271
1272 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1273 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1274 panel_pipe = PIPE_B;
1275 /* XXX: else fix for eDP */
1276 } else if (IS_VALLEYVIEW(dev)) {
1277 /* presumably write lock depends on pipe, not port select */
1278 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1279 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001280 } else {
1281 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001282 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1283 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001284 }
1285
1286 val = I915_READ(pp_reg);
1287 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001288 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 locked = false;
1290
Rob Clarke2c719b2014-12-15 13:56:32 -05001291 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001293 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294}
1295
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001296static void assert_cursor(struct drm_i915_private *dev_priv,
1297 enum pipe pipe, bool state)
1298{
1299 struct drm_device *dev = dev_priv->dev;
1300 bool cur_state;
1301
Paulo Zanonid9d82082014-02-27 16:30:56 -03001302 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001303 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001304 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001305 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001306
Rob Clarke2c719b2014-12-15 13:56:32 -05001307 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001308 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1309 pipe_name(pipe), state_string(state), state_string(cur_state));
1310}
1311#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1312#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1313
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001314void assert_pipe(struct drm_i915_private *dev_priv,
1315 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001316{
1317 int reg;
1318 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001319 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001320 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1321 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001322
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001323 /* if we need the pipe quirk it must be always on */
1324 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1325 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001326 state = true;
1327
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001328 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001329 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001330 cur_state = false;
1331 } else {
1332 reg = PIPECONF(cpu_transcoder);
1333 val = I915_READ(reg);
1334 cur_state = !!(val & PIPECONF_ENABLE);
1335 }
1336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001338 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001339 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001340}
1341
Chris Wilson931872f2012-01-16 23:01:13 +00001342static void assert_plane(struct drm_i915_private *dev_priv,
1343 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001344{
1345 int reg;
1346 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001347 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348
1349 reg = DSPCNTR(plane);
1350 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001351 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001352 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001353 "plane %c assertion failure (expected %s, current %s)\n",
1354 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355}
1356
Chris Wilson931872f2012-01-16 23:01:13 +00001357#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1358#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1359
Jesse Barnesb24e7172011-01-04 15:09:30 -08001360static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1361 enum pipe pipe)
1362{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001363 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001364 int reg, i;
1365 u32 val;
1366 int cur_pipe;
1367
Ville Syrjälä653e1022013-06-04 13:49:05 +03001368 /* Primary planes are fixed to pipes on gen4+ */
1369 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001370 reg = DSPCNTR(pipe);
1371 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001372 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001373 "plane %c assertion failure, should be disabled but not\n",
1374 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001375 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001376 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001377
Jesse Barnesb24e7172011-01-04 15:09:30 -08001378 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001379 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380 reg = DSPCNTR(i);
1381 val = I915_READ(reg);
1382 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1383 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001384 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001385 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1386 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387 }
1388}
1389
Jesse Barnes19332d72013-03-28 09:55:38 -07001390static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe)
1392{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001393 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001394 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001395 u32 val;
1396
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001397 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001398 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001399 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001400 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001401 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1402 sprite, pipe_name(pipe));
1403 }
1404 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001405 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001406 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001407 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001408 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001409 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001410 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001411 }
1412 } else if (INTEL_INFO(dev)->gen >= 7) {
1413 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001414 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001415 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001416 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 plane_name(pipe), pipe_name(pipe));
1418 } else if (INTEL_INFO(dev)->gen >= 5) {
1419 reg = DVSCNTR(pipe);
1420 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001421 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001422 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1423 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001424 }
1425}
1426
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001427static void assert_vblank_disabled(struct drm_crtc *crtc)
1428{
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001430 drm_crtc_vblank_put(crtc);
1431}
1432
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001433static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001434{
1435 u32 val;
1436 bool enabled;
1437
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001439
Jesse Barnes92f25842011-01-04 15:09:34 -08001440 val = I915_READ(PCH_DREF_CONTROL);
1441 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1442 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001443 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001444}
1445
Daniel Vetterab9412b2013-05-03 11:49:46 +02001446static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1447 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001448{
1449 int reg;
1450 u32 val;
1451 bool enabled;
1452
Daniel Vetterab9412b2013-05-03 11:49:46 +02001453 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001454 val = I915_READ(reg);
1455 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001456 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001457 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1458 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001459}
1460
Keith Packard4e634382011-08-06 10:39:45 -07001461static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1462 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001463{
1464 if ((val & DP_PORT_EN) == 0)
1465 return false;
1466
1467 if (HAS_PCH_CPT(dev_priv->dev)) {
1468 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1469 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1470 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1471 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001472 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1473 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1474 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001475 } else {
1476 if ((val & DP_PIPE_MASK) != (pipe << 30))
1477 return false;
1478 }
1479 return true;
1480}
1481
Keith Packard1519b992011-08-06 10:35:34 -07001482static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1483 enum pipe pipe, u32 val)
1484{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001485 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001486 return false;
1487
1488 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001489 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001490 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001491 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1492 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1493 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001494 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001495 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001496 return false;
1497 }
1498 return true;
1499}
1500
1501static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1502 enum pipe pipe, u32 val)
1503{
1504 if ((val & LVDS_PORT_EN) == 0)
1505 return false;
1506
1507 if (HAS_PCH_CPT(dev_priv->dev)) {
1508 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1509 return false;
1510 } else {
1511 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & ADPA_DAC_ENABLE) == 0)
1521 return false;
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
Jesse Barnes291906f2011-02-02 12:28:03 -08001532static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001533 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001534{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001535 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001536 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001537 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001538 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001539
Rob Clarke2c719b2014-12-15 13:56:32 -05001540 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001541 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001542 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001543}
1544
1545static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1546 enum pipe pipe, int reg)
1547{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001548 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001549 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001550 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001551 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001552
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001554 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001555 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001556}
1557
1558static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1559 enum pipe pipe)
1560{
1561 int reg;
1562 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001563
Keith Packardf0575e92011-07-25 22:12:43 -07001564 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1565 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1566 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001567
1568 reg = PCH_ADPA;
1569 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001571 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001572 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001573
1574 reg = PCH_LVDS;
1575 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001576 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001577 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001578 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Paulo Zanonie2debe92013-02-18 19:00:27 -03001580 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1581 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1582 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583}
1584
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001585static void intel_init_dpio(struct drm_device *dev)
1586{
1587 struct drm_i915_private *dev_priv = dev->dev_private;
1588
1589 if (!IS_VALLEYVIEW(dev))
1590 return;
1591
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001592 /*
1593 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1594 * CHV x1 PHY (DP/HDMI D)
1595 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1596 */
1597 if (IS_CHERRYVIEW(dev)) {
1598 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1599 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1600 } else {
1601 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1602 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001603}
1604
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001606 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607{
Daniel Vetter426115c2013-07-11 22:13:42 +02001608 struct drm_device *dev = crtc->base.dev;
1609 struct drm_i915_private *dev_priv = dev->dev_private;
1610 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001611 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001612
Daniel Vetter426115c2013-07-11 22:13:42 +02001613 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001614
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001616 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1617
1618 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001619 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001621
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 I915_WRITE(reg, dpll);
1623 POSTING_READ(reg);
1624 udelay(150);
1625
1626 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1627 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1628
Ville Syrjäläd288f652014-10-28 13:20:22 +02001629 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001631
1632 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001636 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001639 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
1642}
1643
Ville Syrjäläd288f652014-10-28 13:20:22 +02001644static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001645 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001646{
1647 struct drm_device *dev = crtc->base.dev;
1648 struct drm_i915_private *dev_priv = dev->dev_private;
1649 int pipe = crtc->pipe;
1650 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001651 u32 tmp;
1652
1653 assert_pipe_disabled(dev_priv, crtc->pipe);
1654
1655 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1656
Ville Syrjäläa5805162015-05-26 20:42:30 +03001657 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658
1659 /* Enable back the 10bit clock to display controller */
1660 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1661 tmp |= DPIO_DCLKP_EN;
1662 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1663
Ville Syrjälä54433e92015-05-26 20:42:31 +03001664 mutex_unlock(&dev_priv->sb_lock);
1665
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001666 /*
1667 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1668 */
1669 udelay(1);
1670
1671 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001672 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673
1674 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001675 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001676 DRM_ERROR("PLL %d failed to lock\n", pipe);
1677
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001678 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001679 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001680 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001681}
1682
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683static int intel_num_dvo_pipes(struct drm_device *dev)
1684{
1685 struct intel_crtc *crtc;
1686 int count = 0;
1687
1688 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001689 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001690 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001691
1692 return count;
1693}
1694
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001695static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001696{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001697 struct drm_device *dev = crtc->base.dev;
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001700 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001701
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001703
1704 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001705 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001706
1707 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001708 if (IS_MOBILE(dev) && !IS_I830(dev))
1709 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001710
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001711 /* Enable DVO 2x clock on both PLLs if necessary */
1712 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1713 /*
1714 * It appears to be important that we don't enable this
1715 * for the current pipe before otherwise configuring the
1716 * PLL. No idea how this should be handled if multiple
1717 * DVO outputs are enabled simultaneosly.
1718 */
1719 dpll |= DPLL_DVO_2X_MODE;
1720 I915_WRITE(DPLL(!crtc->pipe),
1721 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1722 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723
1724 /* Wait for the clocks to stabilize. */
1725 POSTING_READ(reg);
1726 udelay(150);
1727
1728 if (INTEL_INFO(dev)->gen >= 4) {
1729 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001730 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001731 } else {
1732 /* The pixel multiplier can only be updated once the
1733 * DPLL is enabled and the clocks are stable.
1734 *
1735 * So write it again.
1736 */
1737 I915_WRITE(reg, dpll);
1738 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001739
1740 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001741 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742 POSTING_READ(reg);
1743 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001744 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001747 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
1750}
1751
1752/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001753 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754 * @dev_priv: i915 private structure
1755 * @pipe: pipe PLL to disable
1756 *
1757 * Disable the PLL for @pipe, making sure the pipe is off first.
1758 *
1759 * Note! This is for pre-ILK only.
1760 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001761static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 struct drm_device *dev = crtc->base.dev;
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 enum pipe pipe = crtc->pipe;
1766
1767 /* Disable DVO 2x clock on both PLLs if necessary */
1768 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001769 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001770 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001771 I915_WRITE(DPLL(PIPE_B),
1772 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1773 I915_WRITE(DPLL(PIPE_A),
1774 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1775 }
1776
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001777 /* Don't disable pipe or pipe PLLs if needed */
1778 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1779 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001780 return;
1781
1782 /* Make sure the pipe isn't still relying on us */
1783 assert_pipe_disabled(dev_priv, pipe);
1784
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001785 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001786 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001787}
1788
Jesse Barnesf6071162013-10-01 10:41:38 -07001789static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1790{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001791 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001792
1793 /* Make sure the pipe isn't still relying on us */
1794 assert_pipe_disabled(dev_priv, pipe);
1795
Imre Deake5cbfbf2014-01-09 17:08:16 +02001796 /*
1797 * Leave integrated clock source and reference clock enabled for pipe B.
1798 * The latter is needed for VGA hotplug / manual detection.
1799 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001800 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001801 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001802 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001803 I915_WRITE(DPLL(pipe), val);
1804 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001805
1806}
1807
1808static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1809{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001810 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001811 u32 val;
1812
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001813 /* Make sure the pipe isn't still relying on us */
1814 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001815
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001816 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001817 val = DPLL_SSC_REF_CLK_CHV |
1818 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 if (pipe != PIPE_A)
1820 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1821 I915_WRITE(DPLL(pipe), val);
1822 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001823
Ville Syrjäläa5805162015-05-26 20:42:30 +03001824 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001825
1826 /* Disable 10bit clock to display controller */
1827 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1828 val &= ~DPIO_DCLKP_EN;
1829 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1830
Ville Syrjälä61407f62014-05-27 16:32:55 +03001831 /* disable left/right clock distribution */
1832 if (pipe != PIPE_B) {
1833 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1834 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1835 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1836 } else {
1837 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1838 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1839 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1840 }
1841
Ville Syrjäläa5805162015-05-26 20:42:30 +03001842 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001843}
1844
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001845void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001846 struct intel_digital_port *dport,
1847 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848{
1849 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001850 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001851
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001852 switch (dport->port) {
1853 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001855 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001856 break;
1857 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001858 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001859 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001860 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001861 break;
1862 case PORT_D:
1863 port_mask = DPLL_PORTD_READY_MASK;
1864 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001865 break;
1866 default:
1867 BUG();
1868 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001869
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001870 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1871 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1872 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001873}
1874
Daniel Vetterb14b1052014-04-24 23:55:13 +02001875static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1876{
1877 struct drm_device *dev = crtc->base.dev;
1878 struct drm_i915_private *dev_priv = dev->dev_private;
1879 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1880
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001881 if (WARN_ON(pll == NULL))
1882 return;
1883
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001884 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001885 if (pll->active == 0) {
1886 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1887 WARN_ON(pll->on);
1888 assert_shared_dpll_disabled(dev_priv, pll);
1889
1890 pll->mode_set(dev_priv, pll);
1891 }
1892}
1893
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001894/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001895 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001896 * @dev_priv: i915 private structure
1897 * @pipe: pipe PLL to enable
1898 *
1899 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1900 * drives the transcoder clock.
1901 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001902static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001903{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001904 struct drm_device *dev = crtc->base.dev;
1905 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001906 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001907
Daniel Vetter87a875b2013-06-05 13:34:19 +02001908 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001909 return;
1910
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001911 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001912 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913
Damien Lespiau74dd6922014-07-29 18:06:17 +01001914 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001915 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001916 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001917
Daniel Vettercdbd2312013-06-05 13:34:03 +02001918 if (pll->active++) {
1919 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001920 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921 return;
1922 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001923 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001924
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001925 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1926
Daniel Vetter46edb022013-06-05 13:34:12 +02001927 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001928 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001930}
1931
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001932static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001933{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001934 struct drm_device *dev = crtc->base.dev;
1935 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001936 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001937
Jesse Barnes92f25842011-01-04 15:09:34 -08001938 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001939 if (INTEL_INFO(dev)->gen < 5)
1940 return;
1941
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001942 if (pll == NULL)
1943 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001944
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001945 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001946 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001947
Daniel Vetter46edb022013-06-05 13:34:12 +02001948 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1949 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001950 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951
Chris Wilson48da64a2012-05-13 20:16:12 +01001952 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001953 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001954 return;
1955 }
1956
Daniel Vettere9d69442013-06-05 13:34:15 +02001957 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001958 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001959 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001960 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001961
Daniel Vetter46edb022013-06-05 13:34:12 +02001962 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001963 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001964 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001965
1966 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001967}
1968
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001969static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1970 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001971{
Daniel Vetter23670b322012-11-01 09:15:30 +01001972 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001973 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001975 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001976
1977 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001978 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001979
1980 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001981 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001982 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001983
1984 /* FDI must be feeding us bits for PCH ports */
1985 assert_fdi_tx_enabled(dev_priv, pipe);
1986 assert_fdi_rx_enabled(dev_priv, pipe);
1987
Daniel Vetter23670b322012-11-01 09:15:30 +01001988 if (HAS_PCH_CPT(dev)) {
1989 /* Workaround: Set the timing override bit before enabling the
1990 * pch transcoder. */
1991 reg = TRANS_CHICKEN2(pipe);
1992 val = I915_READ(reg);
1993 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1994 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001995 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001996
Daniel Vetterab9412b2013-05-03 11:49:46 +02001997 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001998 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001999 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002000
2001 if (HAS_PCH_IBX(dev_priv->dev)) {
2002 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002003 * Make the BPC in transcoder be consistent with
2004 * that in pipeconf reg. For HDMI we must use 8bpc
2005 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002006 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002007 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002008 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2009 val |= PIPECONF_8BPC;
2010 else
2011 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002012 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002013
2014 val &= ~TRANS_INTERLACE_MASK;
2015 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002016 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002017 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002018 val |= TRANS_LEGACY_INTERLACED_ILK;
2019 else
2020 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002021 else
2022 val |= TRANS_PROGRESSIVE;
2023
Jesse Barnes040484a2011-01-03 12:14:26 -08002024 I915_WRITE(reg, val | TRANS_ENABLE);
2025 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002026 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002027}
2028
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002030 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002031{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002032 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033
2034 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002035 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002038 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002039 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002041 /* Workaround: set timing override bit. */
2042 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002043 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002044 I915_WRITE(_TRANSA_CHICKEN2, val);
2045
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002046 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002047 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002048
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002049 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2050 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002051 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002052 else
2053 val |= TRANS_PROGRESSIVE;
2054
Daniel Vetterab9412b2013-05-03 11:49:46 +02002055 I915_WRITE(LPT_TRANSCONF, val);
2056 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002057 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002058}
2059
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002060static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2061 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002062{
Daniel Vetter23670b322012-11-01 09:15:30 +01002063 struct drm_device *dev = dev_priv->dev;
2064 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002065
2066 /* FDI relies on the transcoder */
2067 assert_fdi_tx_disabled(dev_priv, pipe);
2068 assert_fdi_rx_disabled(dev_priv, pipe);
2069
Jesse Barnes291906f2011-02-02 12:28:03 -08002070 /* Ports must be off as well */
2071 assert_pch_ports_disabled(dev_priv, pipe);
2072
Daniel Vetterab9412b2013-05-03 11:49:46 +02002073 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002074 val = I915_READ(reg);
2075 val &= ~TRANS_ENABLE;
2076 I915_WRITE(reg, val);
2077 /* wait for PCH transcoder off, transcoder state */
2078 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002079 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002080
2081 if (!HAS_PCH_IBX(dev)) {
2082 /* Workaround: Clear the timing override chicken bit again. */
2083 reg = TRANS_CHICKEN2(pipe);
2084 val = I915_READ(reg);
2085 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2086 I915_WRITE(reg, val);
2087 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002088}
2089
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002090static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002092 u32 val;
2093
Daniel Vetterab9412b2013-05-03 11:49:46 +02002094 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002095 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002096 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002097 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002098 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002099 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002100
2101 /* Workaround: clear timing override bit. */
2102 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002103 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002104 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002105}
2106
2107/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002108 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002109 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002111 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002113 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002114static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002115{
Paulo Zanoni03722642014-01-17 13:51:09 -02002116 struct drm_device *dev = crtc->base.dev;
2117 struct drm_i915_private *dev_priv = dev->dev_private;
2118 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002119 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2120 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002121 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002122 int reg;
2123 u32 val;
2124
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002125 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2126
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002127 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002128 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002129 assert_sprites_disabled(dev_priv, pipe);
2130
Paulo Zanoni681e5812012-12-06 11:12:38 -02002131 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002132 pch_transcoder = TRANSCODER_A;
2133 else
2134 pch_transcoder = pipe;
2135
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136 /*
2137 * A pipe without a PLL won't actually be able to drive bits from
2138 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2139 * need the check.
2140 */
Imre Deak50360402015-01-16 00:55:16 -08002141 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002142 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002143 assert_dsi_pll_enabled(dev_priv);
2144 else
2145 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002146 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002147 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002148 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002149 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002150 assert_fdi_tx_pll_enabled(dev_priv,
2151 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002152 }
2153 /* FIXME: assert CPU port conditions for SNB+ */
2154 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002156 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002158 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002159 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2160 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002161 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002162 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002163
2164 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002165 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166}
2167
2168/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002169 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002170 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002172 * Disable the pipe of @crtc, making sure that various hardware
2173 * specific requirements are met, if applicable, e.g. plane
2174 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175 *
2176 * Will wait until the pipe has shut down before returning.
2177 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002178static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002180 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002181 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002182 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183 int reg;
2184 u32 val;
2185
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002186 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2187
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 /*
2189 * Make sure planes won't keep trying to pump pixels to us,
2190 * or we might hang the display.
2191 */
2192 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002193 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002194 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002195
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002196 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002197 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002198 if ((val & PIPECONF_ENABLE) == 0)
2199 return;
2200
Ville Syrjälä67adc642014-08-15 01:21:57 +03002201 /*
2202 * Double wide has implications for planes
2203 * so best keep it disabled when not needed.
2204 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002205 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002206 val &= ~PIPECONF_DOUBLE_WIDE;
2207
2208 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002209 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2210 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002211 val &= ~PIPECONF_ENABLE;
2212
2213 I915_WRITE(reg, val);
2214 if ((val & PIPECONF_ENABLE) == 0)
2215 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002216}
2217
Chris Wilson693db182013-03-05 14:52:39 +00002218static bool need_vtd_wa(struct drm_device *dev)
2219{
2220#ifdef CONFIG_INTEL_IOMMU
2221 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2222 return true;
2223#endif
2224 return false;
2225}
2226
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002227unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002228intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2229 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002230{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002231 unsigned int tile_height;
2232 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002233
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002234 switch (fb_format_modifier) {
2235 case DRM_FORMAT_MOD_NONE:
2236 tile_height = 1;
2237 break;
2238 case I915_FORMAT_MOD_X_TILED:
2239 tile_height = IS_GEN2(dev) ? 16 : 8;
2240 break;
2241 case I915_FORMAT_MOD_Y_TILED:
2242 tile_height = 32;
2243 break;
2244 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002245 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2246 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002247 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002248 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002249 tile_height = 64;
2250 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 case 2:
2252 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002253 tile_height = 32;
2254 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002255 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002256 tile_height = 16;
2257 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002258 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002259 WARN_ONCE(1,
2260 "128-bit pixels are not supported for display!");
2261 tile_height = 16;
2262 break;
2263 }
2264 break;
2265 default:
2266 MISSING_CASE(fb_format_modifier);
2267 tile_height = 1;
2268 break;
2269 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002270
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002271 return tile_height;
2272}
2273
2274unsigned int
2275intel_fb_align_height(struct drm_device *dev, unsigned int height,
2276 uint32_t pixel_format, uint64_t fb_format_modifier)
2277{
2278 return ALIGN(height, intel_tile_height(dev, pixel_format,
2279 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002280}
2281
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002282static int
2283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002286 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002287 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002288
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002289 *view = i915_ggtt_view_normal;
2290
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002291 if (!plane_state)
2292 return 0;
2293
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002294 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295 return 0;
2296
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002297 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002298
2299 info->height = fb->height;
2300 info->pixel_format = fb->pixel_format;
2301 info->pitch = fb->pitches[0];
2302 info->fb_modifier = fb->modifier[0];
2303
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002304 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2305 fb->modifier[0]);
2306 tile_pitch = PAGE_SIZE / tile_height;
2307 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2308 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2309 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2310
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002311 return 0;
2312}
2313
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002314static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2315{
2316 if (INTEL_INFO(dev_priv)->gen >= 9)
2317 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002318 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2319 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002320 return 128 * 1024;
2321 else if (INTEL_INFO(dev_priv)->gen >= 4)
2322 return 4 * 1024;
2323 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002324 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002325}
2326
Chris Wilson127bd2a2010-07-23 23:32:05 +01002327int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002328intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2329 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002330 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002331 struct intel_engine_cs *pipelined,
2332 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002333{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002334 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002335 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002336 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002337 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002338 u32 alignment;
2339 int ret;
2340
Matt Roperebcdd392014-07-09 16:22:11 -07002341 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2342
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002343 switch (fb->modifier[0]) {
2344 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002345 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002346 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002347 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002348 if (INTEL_INFO(dev)->gen >= 9)
2349 alignment = 256 * 1024;
2350 else {
2351 /* pin() will align the object as required by fence */
2352 alignment = 0;
2353 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002354 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002355 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002356 case I915_FORMAT_MOD_Yf_TILED:
2357 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2358 "Y tiling bo slipped through, driver bug!\n"))
2359 return -EINVAL;
2360 alignment = 1 * 1024 * 1024;
2361 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002362 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002363 MISSING_CASE(fb->modifier[0]);
2364 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002365 }
2366
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002367 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2368 if (ret)
2369 return ret;
2370
Chris Wilson693db182013-03-05 14:52:39 +00002371 /* Note that the w/a also requires 64 PTE of padding following the
2372 * bo. We currently fill all unused PTE with the shadow page and so
2373 * we should always have valid PTE following the scanout preventing
2374 * the VT-d warning.
2375 */
2376 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2377 alignment = 256 * 1024;
2378
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002379 /*
2380 * Global gtt pte registers are special registers which actually forward
2381 * writes to a chunk of system memory. Which means that there is no risk
2382 * that the register values disappear as soon as we call
2383 * intel_runtime_pm_put(), so it is correct to wrap only the
2384 * pin/unpin/fence and not more.
2385 */
2386 intel_runtime_pm_get(dev_priv);
2387
Chris Wilsonce453d82011-02-21 14:43:56 +00002388 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002389 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002390 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002391 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002392 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002393
2394 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2395 * fence, whereas 965+ only requires a fence if using
2396 * framebuffer compression. For simplicity, we always install
2397 * a fence as the cost is not that onerous.
2398 */
Chris Wilson06d98132012-04-17 15:31:24 +01002399 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002400 if (ret == -EDEADLK) {
2401 /*
2402 * -EDEADLK means there are no free fences
2403 * no pending flips.
2404 *
2405 * This is propagated to atomic, but it uses
2406 * -EDEADLK to force a locking recovery, so
2407 * change the returned error to -EBUSY.
2408 */
2409 ret = -EBUSY;
2410 goto err_unpin;
2411 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002412 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002413
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002414 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415
Chris Wilsonce453d82011-02-21 14:43:56 +00002416 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002417 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002418 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002419
2420err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002421 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002422err_interruptible:
2423 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002424 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002425 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002426}
2427
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002428static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2429 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002430{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002431 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002432 struct i915_ggtt_view view;
2433 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002434
Matt Roperebcdd392014-07-09 16:22:11 -07002435 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2436
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2438 WARN_ONCE(ret, "Couldn't get view from plane state!");
2439
Chris Wilson1690e1e2011-12-14 13:57:08 +01002440 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002441 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002442}
2443
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2445 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002446unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2447 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 unsigned int tiling_mode,
2449 unsigned int cpp,
2450 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002451{
Chris Wilsonbc752862013-02-21 20:04:31 +00002452 if (tiling_mode != I915_TILING_NONE) {
2453 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002454
Chris Wilsonbc752862013-02-21 20:04:31 +00002455 tile_rows = *y / 8;
2456 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002457
Chris Wilsonbc752862013-02-21 20:04:31 +00002458 tiles = *x / (512/cpp);
2459 *x %= 512/cpp;
2460
2461 return tile_rows * pitch * 8 + tiles * 4096;
2462 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002463 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002464 unsigned int offset;
2465
2466 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002467 *y = (offset & alignment) / pitch;
2468 *x = ((offset & alignment) - *y * pitch) / cpp;
2469 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002470 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002471}
2472
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002473static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002474{
2475 switch (format) {
2476 case DISPPLANE_8BPP:
2477 return DRM_FORMAT_C8;
2478 case DISPPLANE_BGRX555:
2479 return DRM_FORMAT_XRGB1555;
2480 case DISPPLANE_BGRX565:
2481 return DRM_FORMAT_RGB565;
2482 default:
2483 case DISPPLANE_BGRX888:
2484 return DRM_FORMAT_XRGB8888;
2485 case DISPPLANE_RGBX888:
2486 return DRM_FORMAT_XBGR8888;
2487 case DISPPLANE_BGRX101010:
2488 return DRM_FORMAT_XRGB2101010;
2489 case DISPPLANE_RGBX101010:
2490 return DRM_FORMAT_XBGR2101010;
2491 }
2492}
2493
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002494static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2495{
2496 switch (format) {
2497 case PLANE_CTL_FORMAT_RGB_565:
2498 return DRM_FORMAT_RGB565;
2499 default:
2500 case PLANE_CTL_FORMAT_XRGB_8888:
2501 if (rgb_order) {
2502 if (alpha)
2503 return DRM_FORMAT_ABGR8888;
2504 else
2505 return DRM_FORMAT_XBGR8888;
2506 } else {
2507 if (alpha)
2508 return DRM_FORMAT_ARGB8888;
2509 else
2510 return DRM_FORMAT_XRGB8888;
2511 }
2512 case PLANE_CTL_FORMAT_XRGB_2101010:
2513 if (rgb_order)
2514 return DRM_FORMAT_XBGR2101010;
2515 else
2516 return DRM_FORMAT_XRGB2101010;
2517 }
2518}
2519
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002520static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002521intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2522 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002523{
2524 struct drm_device *dev = crtc->base.dev;
2525 struct drm_i915_gem_object *obj = NULL;
2526 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002527 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002528 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2529 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2530 PAGE_SIZE);
2531
2532 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002533
Chris Wilsonff2652e2014-03-10 08:07:02 +00002534 if (plane_config->size == 0)
2535 return false;
2536
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002537 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2538 base_aligned,
2539 base_aligned,
2540 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002542 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002543
Damien Lespiau49af4492015-01-20 12:51:44 +00002544 obj->tiling_mode = plane_config->tiling;
2545 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002546 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002548 mode_cmd.pixel_format = fb->pixel_format;
2549 mode_cmd.width = fb->width;
2550 mode_cmd.height = fb->height;
2551 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002552 mode_cmd.modifier[0] = fb->modifier[0];
2553 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554
2555 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002556 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002557 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558 DRM_DEBUG_KMS("intel fb init failed\n");
2559 goto out_unref_obj;
2560 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002561 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562
Daniel Vetterf6936e22015-03-26 12:17:05 +01002563 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002564 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002565
2566out_unref_obj:
2567 drm_gem_object_unreference(&obj->base);
2568 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 return false;
2570}
2571
Matt Roperafd65eb2015-02-03 13:10:04 -08002572/* Update plane->state->fb to match plane->fb after driver-internal updates */
2573static void
2574update_state_fb(struct drm_plane *plane)
2575{
2576 if (plane->fb == plane->state->fb)
2577 return;
2578
2579 if (plane->state->fb)
2580 drm_framebuffer_unreference(plane->state->fb);
2581 plane->state->fb = plane->fb;
2582 if (plane->state->fb)
2583 drm_framebuffer_reference(plane->state->fb);
2584}
2585
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002586static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002587intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2588 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002589{
2590 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002591 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592 struct drm_crtc *c;
2593 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002594 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002595 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002596 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002597 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002598
Damien Lespiau2d140302015-02-05 17:22:18 +00002599 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600 return;
2601
Daniel Vetterf6936e22015-03-26 12:17:05 +01002602 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002603 fb = &plane_config->fb->base;
2604 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002605 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606
Damien Lespiau2d140302015-02-05 17:22:18 +00002607 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608
2609 /*
2610 * Failed to alloc the obj, check to see if we should share
2611 * an fb with another CRTC instead
2612 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002613 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002614 i = to_intel_crtc(c);
2615
2616 if (c == &intel_crtc->base)
2617 continue;
2618
Matt Roper2ff8fde2014-07-08 07:50:07 -07002619 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002620 continue;
2621
Daniel Vetter88595ac2015-03-26 12:42:24 +01002622 fb = c->primary->fb;
2623 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 continue;
2625
Daniel Vetter88595ac2015-03-26 12:42:24 +01002626 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002627 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002628 drm_framebuffer_reference(fb);
2629 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002630 }
2631 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002632
2633 return;
2634
2635valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002636 plane_state->src_x = plane_state->src_y = 0;
2637 plane_state->src_w = fb->width << 16;
2638 plane_state->src_h = fb->height << 16;
2639
2640 plane_state->crtc_x = plane_state->src_y = 0;
2641 plane_state->crtc_w = fb->width;
2642 plane_state->crtc_h = fb->height;
2643
Daniel Vetter88595ac2015-03-26 12:42:24 +01002644 obj = intel_fb_obj(fb);
2645 if (obj->tiling_mode != I915_TILING_NONE)
2646 dev_priv->preserve_bios_swizzle = true;
2647
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002648 drm_framebuffer_reference(fb);
2649 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002650 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002651 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002652 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002653}
2654
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002655static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2656 struct drm_framebuffer *fb,
2657 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002658{
2659 struct drm_device *dev = crtc->dev;
2660 struct drm_i915_private *dev_priv = dev->dev_private;
2661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002662 struct drm_plane *primary = crtc->primary;
2663 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002664 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002665 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002666 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002667 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002668 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302669 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002670
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002671 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002672 I915_WRITE(reg, 0);
2673 if (INTEL_INFO(dev)->gen >= 4)
2674 I915_WRITE(DSPSURF(plane), 0);
2675 else
2676 I915_WRITE(DSPADDR(plane), 0);
2677 POSTING_READ(reg);
2678 return;
2679 }
2680
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002681 obj = intel_fb_obj(fb);
2682 if (WARN_ON(obj == NULL))
2683 return;
2684
2685 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2686
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002687 dspcntr = DISPPLANE_GAMMA_ENABLE;
2688
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002689 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002690
2691 if (INTEL_INFO(dev)->gen < 4) {
2692 if (intel_crtc->pipe == PIPE_B)
2693 dspcntr |= DISPPLANE_SEL_PIPE_B;
2694
2695 /* pipesrc and dspsize control the size that is scaled from,
2696 * which should always be the user's requested size.
2697 */
2698 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002699 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2700 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002701 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002702 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2703 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002704 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2705 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002706 I915_WRITE(PRIMPOS(plane), 0);
2707 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002708 }
2709
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 switch (fb->pixel_format) {
2711 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002712 dspcntr |= DISPPLANE_8BPP;
2713 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002714 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002716 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002717 case DRM_FORMAT_RGB565:
2718 dspcntr |= DISPPLANE_BGRX565;
2719 break;
2720 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_BGRX888;
2722 break;
2723 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_RGBX888;
2725 break;
2726 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002727 dspcntr |= DISPPLANE_BGRX101010;
2728 break;
2729 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002730 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002731 break;
2732 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002733 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002734 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002735
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002736 if (INTEL_INFO(dev)->gen >= 4 &&
2737 obj->tiling_mode != I915_TILING_NONE)
2738 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002739
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002740 if (IS_G4X(dev))
2741 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2742
Ville Syrjäläb98971272014-08-27 16:51:22 +03002743 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002744
Daniel Vetterc2c75132012-07-05 12:17:30 +02002745 if (INTEL_INFO(dev)->gen >= 4) {
2746 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002747 intel_gen4_compute_page_offset(dev_priv,
2748 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002749 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002750 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002751 linear_offset -= intel_crtc->dspaddr_offset;
2752 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002753 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002754 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002755
Matt Roper8e7d6882015-01-21 16:35:41 -08002756 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302757 dspcntr |= DISPPLANE_ROTATE_180;
2758
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002759 x += (intel_crtc->config->pipe_src_w - 1);
2760 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302761
2762 /* Finding the last pixel of the last line of the display
2763 data and adding to linear_offset*/
2764 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002765 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2766 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302767 }
2768
2769 I915_WRITE(reg, dspcntr);
2770
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002771 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002772 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002773 I915_WRITE(DSPSURF(plane),
2774 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002775 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002776 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002777 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002778 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002779 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002780}
2781
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002782static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2783 struct drm_framebuffer *fb,
2784 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002789 struct drm_plane *primary = crtc->primary;
2790 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002791 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002792 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002793 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002795 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302796 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002798 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002799 I915_WRITE(reg, 0);
2800 I915_WRITE(DSPSURF(plane), 0);
2801 POSTING_READ(reg);
2802 return;
2803 }
2804
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002805 obj = intel_fb_obj(fb);
2806 if (WARN_ON(obj == NULL))
2807 return;
2808
2809 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2810
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002811 dspcntr = DISPPLANE_GAMMA_ENABLE;
2812
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002813 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002814
2815 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2816 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2817
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 switch (fb->pixel_format) {
2819 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 dspcntr |= DISPPLANE_8BPP;
2821 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 case DRM_FORMAT_RGB565:
2823 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002824 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 dspcntr |= DISPPLANE_BGRX888;
2827 break;
2828 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_RGBX888;
2830 break;
2831 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 dspcntr |= DISPPLANE_BGRX101010;
2833 break;
2834 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002835 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836 break;
2837 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002838 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839 }
2840
2841 if (obj->tiling_mode != I915_TILING_NONE)
2842 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002844 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002845 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846
Ville Syrjäläb98971272014-08-27 16:51:22 +03002847 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002848 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002849 intel_gen4_compute_page_offset(dev_priv,
2850 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002851 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002852 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002853 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002854 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302855 dspcntr |= DISPPLANE_ROTATE_180;
2856
2857 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002858 x += (intel_crtc->config->pipe_src_w - 1);
2859 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302860
2861 /* Finding the last pixel of the last line of the display
2862 data and adding to linear_offset*/
2863 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002864 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2865 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302866 }
2867 }
2868
2869 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002870
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002871 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002872 I915_WRITE(DSPSURF(plane),
2873 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002874 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002875 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2876 } else {
2877 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2878 I915_WRITE(DSPLINOFF(plane), linear_offset);
2879 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002880 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002881}
2882
Damien Lespiaub3218032015-02-27 11:15:18 +00002883u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2884 uint32_t pixel_format)
2885{
2886 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2887
2888 /*
2889 * The stride is either expressed as a multiple of 64 bytes
2890 * chunks for linear buffers or in number of tiles for tiled
2891 * buffers.
2892 */
2893 switch (fb_modifier) {
2894 case DRM_FORMAT_MOD_NONE:
2895 return 64;
2896 case I915_FORMAT_MOD_X_TILED:
2897 if (INTEL_INFO(dev)->gen == 2)
2898 return 128;
2899 return 512;
2900 case I915_FORMAT_MOD_Y_TILED:
2901 /* No need to check for old gens and Y tiling since this is
2902 * about the display engine and those will be blocked before
2903 * we get here.
2904 */
2905 return 128;
2906 case I915_FORMAT_MOD_Yf_TILED:
2907 if (bits_per_pixel == 8)
2908 return 64;
2909 else
2910 return 128;
2911 default:
2912 MISSING_CASE(fb_modifier);
2913 return 64;
2914 }
2915}
2916
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002917unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2918 struct drm_i915_gem_object *obj)
2919{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002920 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002921
2922 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002923 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002924
2925 return i915_gem_obj_ggtt_offset_view(obj, view);
2926}
2927
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002928static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2929{
2930 struct drm_device *dev = intel_crtc->base.dev;
2931 struct drm_i915_private *dev_priv = dev->dev_private;
2932
2933 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2934 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2935 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
2936 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2937 intel_crtc->base.base.id, intel_crtc->pipe, id);
2938}
2939
Chandra Kondurua1b22782015-04-07 15:28:45 -07002940/*
2941 * This function detaches (aka. unbinds) unused scalers in hardware
2942 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002943static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002944{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002945 struct intel_crtc_scaler_state *scaler_state;
2946 int i;
2947
Chandra Kondurua1b22782015-04-07 15:28:45 -07002948 scaler_state = &intel_crtc->config->scaler_state;
2949
2950 /* loop through and disable scalers that aren't in use */
2951 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002952 if (!scaler_state->scalers[i].in_use)
2953 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002954 }
2955}
2956
Chandra Konduru6156a452015-04-27 13:48:39 -07002957u32 skl_plane_ctl_format(uint32_t pixel_format)
2958{
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002960 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002961 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 /*
2969 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2970 * to be already pre-multiplied. We need to add a knob (or a different
2971 * DRM_FORMAT) for user-space to configure that.
2972 */
2973 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002984 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002986 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002988 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002989 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002990 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002992 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002994
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996}
2997
2998u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2999{
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 switch (fb_modifier) {
3001 case DRM_FORMAT_MOD_NONE:
3002 break;
3003 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003004 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003008 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 default:
3010 MISSING_CASE(fb_modifier);
3011 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003012
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014}
3015
3016u32 skl_plane_ctl_rotation(unsigned int rotation)
3017{
Chandra Konduru6156a452015-04-27 13:48:39 -07003018 switch (rotation) {
3019 case BIT(DRM_ROTATE_0):
3020 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303021 /*
3022 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3023 * while i915 HW rotation is clockwise, thats why this swapping.
3024 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303026 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003027 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003028 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003029 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303030 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003031 default:
3032 MISSING_CASE(rotation);
3033 }
3034
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003035 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003036}
3037
Damien Lespiau70d21f02013-07-03 21:06:04 +01003038static void skylake_update_primary_plane(struct drm_crtc *crtc,
3039 struct drm_framebuffer *fb,
3040 int x, int y)
3041{
3042 struct drm_device *dev = crtc->dev;
3043 struct drm_i915_private *dev_priv = dev->dev_private;
3044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003045 struct drm_plane *plane = crtc->primary;
3046 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003047 struct drm_i915_gem_object *obj;
3048 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303049 u32 plane_ctl, stride_div, stride;
3050 u32 tile_height, plane_offset, plane_size;
3051 unsigned int rotation;
3052 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003053 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 struct intel_crtc_state *crtc_state = intel_crtc->config;
3055 struct intel_plane_state *plane_state;
3056 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3057 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3058 int scaler_id = -1;
3059
Chandra Konduru6156a452015-04-27 13:48:39 -07003060 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003061
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003062 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003063 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3064 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3065 POSTING_READ(PLANE_CTL(pipe, 0));
3066 return;
3067 }
3068
3069 plane_ctl = PLANE_CTL_ENABLE |
3070 PLANE_CTL_PIPE_GAMMA_ENABLE |
3071 PLANE_CTL_PIPE_CSC_ENABLE;
3072
Chandra Konduru6156a452015-04-27 13:48:39 -07003073 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3074 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003075 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303076
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003078 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003079
Damien Lespiaub3218032015-02-27 11:15:18 +00003080 obj = intel_fb_obj(fb);
3081 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3082 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303083 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3084
Chandra Konduru6156a452015-04-27 13:48:39 -07003085 /*
3086 * FIXME: intel_plane_state->src, dst aren't set when transitional
3087 * update_plane helpers are called from legacy paths.
3088 * Once full atomic crtc is available, below check can be avoided.
3089 */
3090 if (drm_rect_width(&plane_state->src)) {
3091 scaler_id = plane_state->scaler_id;
3092 src_x = plane_state->src.x1 >> 16;
3093 src_y = plane_state->src.y1 >> 16;
3094 src_w = drm_rect_width(&plane_state->src) >> 16;
3095 src_h = drm_rect_height(&plane_state->src) >> 16;
3096 dst_x = plane_state->dst.x1;
3097 dst_y = plane_state->dst.y1;
3098 dst_w = drm_rect_width(&plane_state->dst);
3099 dst_h = drm_rect_height(&plane_state->dst);
3100
3101 WARN_ON(x != src_x || y != src_y);
3102 } else {
3103 src_w = intel_crtc->config->pipe_src_w;
3104 src_h = intel_crtc->config->pipe_src_h;
3105 }
3106
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 if (intel_rotation_90_or_270(rotation)) {
3108 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003109 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303110 fb->modifier[0]);
3111 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003112 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303113 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003114 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303115 } else {
3116 stride = fb->pitches[0] / stride_div;
3117 x_offset = x;
3118 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003119 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303120 }
3121 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003122
Damien Lespiau70d21f02013-07-03 21:06:04 +01003123 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303124 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3125 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3126 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003127
3128 if (scaler_id >= 0) {
3129 uint32_t ps_ctrl = 0;
3130
3131 WARN_ON(!dst_w || !dst_h);
3132 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3133 crtc_state->scaler_state.scalers[scaler_id].mode;
3134 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3135 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3136 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3137 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3138 I915_WRITE(PLANE_POS(pipe, 0), 0);
3139 } else {
3140 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3141 }
3142
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003143 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003144
3145 POSTING_READ(PLANE_SURF(pipe, 0));
3146}
3147
Jesse Barnes17638cd2011-06-24 12:19:23 -07003148/* Assume fb object is pinned & idle & fenced and just update base pointers */
3149static int
3150intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3151 int x, int y, enum mode_set_atomic state)
3152{
3153 struct drm_device *dev = crtc->dev;
3154 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003155
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003156 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003157 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003158
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003159 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3160
3161 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003162}
3163
Ville Syrjälä75147472014-11-24 18:28:11 +02003164static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003165{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003166 struct drm_crtc *crtc;
3167
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003168 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3170 enum plane plane = intel_crtc->plane;
3171
3172 intel_prepare_page_flip(dev, plane);
3173 intel_finish_page_flip_plane(dev, plane);
3174 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003175}
3176
3177static void intel_update_primary_planes(struct drm_device *dev)
3178{
3179 struct drm_i915_private *dev_priv = dev->dev_private;
3180 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003181
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003182 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3184
Rob Clark51fd3712013-11-19 12:10:12 -05003185 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003186 /*
3187 * FIXME: Once we have proper support for primary planes (and
3188 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003189 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003190 */
Matt Roperf4510a22014-04-01 15:22:40 -07003191 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003192 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003193 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003194 crtc->x,
3195 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003196 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003197 }
3198}
3199
Ville Syrjälä75147472014-11-24 18:28:11 +02003200void intel_prepare_reset(struct drm_device *dev)
3201{
3202 /* no reset support for gen2 */
3203 if (IS_GEN2(dev))
3204 return;
3205
3206 /* reset doesn't touch the display */
3207 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3208 return;
3209
3210 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003211 /*
3212 * Disabling the crtcs gracefully seems nicer. Also the
3213 * g33 docs say we should at least disable all the planes.
3214 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003215 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003216}
3217
3218void intel_finish_reset(struct drm_device *dev)
3219{
3220 struct drm_i915_private *dev_priv = to_i915(dev);
3221
3222 /*
3223 * Flips in the rings will be nuked by the reset,
3224 * so complete all pending flips so that user space
3225 * will get its events and not get stuck.
3226 */
3227 intel_complete_page_flips(dev);
3228
3229 /* no reset support for gen2 */
3230 if (IS_GEN2(dev))
3231 return;
3232
3233 /* reset doesn't touch the display */
3234 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3235 /*
3236 * Flips in the rings have been nuked by the reset,
3237 * so update the base address of all primary
3238 * planes to the the last fb to make sure we're
3239 * showing the correct fb after a reset.
3240 */
3241 intel_update_primary_planes(dev);
3242 return;
3243 }
3244
3245 /*
3246 * The display has been reset as well,
3247 * so need a full re-initialization.
3248 */
3249 intel_runtime_pm_disable_interrupts(dev_priv);
3250 intel_runtime_pm_enable_interrupts(dev_priv);
3251
3252 intel_modeset_init_hw(dev);
3253
3254 spin_lock_irq(&dev_priv->irq_lock);
3255 if (dev_priv->display.hpd_irq_setup)
3256 dev_priv->display.hpd_irq_setup(dev);
3257 spin_unlock_irq(&dev_priv->irq_lock);
3258
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003259 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003260
3261 intel_hpd_init(dev_priv);
3262
3263 drm_modeset_unlock_all(dev);
3264}
3265
Chris Wilson2e2f3512015-04-27 13:41:14 +01003266static void
Chris Wilson14667a42012-04-03 17:58:35 +01003267intel_finish_fb(struct drm_framebuffer *old_fb)
3268{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003269 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003270 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003271 bool was_interruptible = dev_priv->mm.interruptible;
3272 int ret;
3273
Chris Wilson14667a42012-04-03 17:58:35 +01003274 /* Big Hammer, we also need to ensure that any pending
3275 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3276 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003277 * framebuffer. Note that we rely on userspace rendering
3278 * into the buffer attached to the pipe they are waiting
3279 * on. If not, userspace generates a GPU hang with IPEHR
3280 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003281 *
3282 * This should only fail upon a hung GPU, in which case we
3283 * can safely continue.
3284 */
3285 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003286 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003287 dev_priv->mm.interruptible = was_interruptible;
3288
Chris Wilson2e2f3512015-04-27 13:41:14 +01003289 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003290}
3291
Chris Wilson7d5e3792014-03-04 13:15:08 +00003292static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3293{
3294 struct drm_device *dev = crtc->dev;
3295 struct drm_i915_private *dev_priv = dev->dev_private;
3296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003297 bool pending;
3298
3299 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3300 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3301 return false;
3302
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003303 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003304 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003305 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003306
3307 return pending;
3308}
3309
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003310static void intel_update_pipe_size(struct intel_crtc *crtc)
3311{
3312 struct drm_device *dev = crtc->base.dev;
3313 struct drm_i915_private *dev_priv = dev->dev_private;
3314 const struct drm_display_mode *adjusted_mode;
3315
3316 if (!i915.fastboot)
3317 return;
3318
3319 /*
3320 * Update pipe size and adjust fitter if needed: the reason for this is
3321 * that in compute_mode_changes we check the native mode (not the pfit
3322 * mode) to see if we can flip rather than do a full mode set. In the
3323 * fastboot case, we'll flip, but if we don't update the pipesrc and
3324 * pfit state, we'll end up with a big fb scanned out into the wrong
3325 * sized surface.
3326 *
3327 * To fix this properly, we need to hoist the checks up into
3328 * compute_mode_changes (or above), check the actual pfit state and
3329 * whether the platform allows pfit disable with pipe active, and only
3330 * then update the pipesrc and pfit state, even on the flip path.
3331 */
3332
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003333 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003334
3335 I915_WRITE(PIPESRC(crtc->pipe),
3336 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3337 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003338 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003339 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3340 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003341 I915_WRITE(PF_CTL(crtc->pipe), 0);
3342 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3343 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3344 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003345 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3346 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003347}
3348
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003349static void intel_fdi_normal_train(struct drm_crtc *crtc)
3350{
3351 struct drm_device *dev = crtc->dev;
3352 struct drm_i915_private *dev_priv = dev->dev_private;
3353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3354 int pipe = intel_crtc->pipe;
3355 u32 reg, temp;
3356
3357 /* enable normal train */
3358 reg = FDI_TX_CTL(pipe);
3359 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003360 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003361 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3362 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003363 } else {
3364 temp &= ~FDI_LINK_TRAIN_NONE;
3365 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003366 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003367 I915_WRITE(reg, temp);
3368
3369 reg = FDI_RX_CTL(pipe);
3370 temp = I915_READ(reg);
3371 if (HAS_PCH_CPT(dev)) {
3372 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3373 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3374 } else {
3375 temp &= ~FDI_LINK_TRAIN_NONE;
3376 temp |= FDI_LINK_TRAIN_NONE;
3377 }
3378 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3379
3380 /* wait one idle pattern time */
3381 POSTING_READ(reg);
3382 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003383
3384 /* IVB wants error correction enabled */
3385 if (IS_IVYBRIDGE(dev))
3386 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3387 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003388}
3389
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390/* The FDI link training functions for ILK/Ibexpeak. */
3391static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3392{
3393 struct drm_device *dev = crtc->dev;
3394 struct drm_i915_private *dev_priv = dev->dev_private;
3395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3396 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003397 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003398
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003399 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003400 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003401
Adam Jacksone1a44742010-06-25 15:32:14 -04003402 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3403 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 reg = FDI_RX_IMR(pipe);
3405 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003406 temp &= ~FDI_RX_SYMBOL_LOCK;
3407 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 I915_WRITE(reg, temp);
3409 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003410 udelay(150);
3411
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 reg = FDI_TX_CTL(pipe);
3414 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003415 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003416 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417 temp &= ~FDI_LINK_TRAIN_NONE;
3418 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 reg = FDI_RX_CTL(pipe);
3422 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423 temp &= ~FDI_LINK_TRAIN_NONE;
3424 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3426
3427 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 udelay(150);
3429
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003430 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003431 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3433 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003434
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003436 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3439
3440 if ((temp & FDI_RX_BIT_LOCK)) {
3441 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 break;
3444 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003446 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448
3449 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 reg = FDI_TX_CTL(pipe);
3451 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452 temp &= ~FDI_LINK_TRAIN_NONE;
3453 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 reg = FDI_RX_CTL(pipe);
3457 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 temp &= ~FDI_LINK_TRAIN_NONE;
3459 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp);
3461
3462 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 udelay(150);
3464
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003466 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003467 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3469
3470 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 DRM_DEBUG_KMS("FDI train 2 done.\n");
3473 break;
3474 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003476 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478
3479 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003480
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481}
3482
Akshay Joshi0206e352011-08-16 15:34:10 -04003483static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3485 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3486 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3487 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3488};
3489
3490/* The FDI link training functions for SNB/Cougarpoint. */
3491static void gen6_fdi_link_train(struct drm_crtc *crtc)
3492{
3493 struct drm_device *dev = crtc->dev;
3494 struct drm_i915_private *dev_priv = dev->dev_private;
3495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3496 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003497 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498
Adam Jacksone1a44742010-06-25 15:32:14 -04003499 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3500 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003501 reg = FDI_RX_IMR(pipe);
3502 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003503 temp &= ~FDI_RX_SYMBOL_LOCK;
3504 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 I915_WRITE(reg, temp);
3506
3507 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003508 udelay(150);
3509
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003511 reg = FDI_TX_CTL(pipe);
3512 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003513 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003514 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515 temp &= ~FDI_LINK_TRAIN_NONE;
3516 temp |= FDI_LINK_TRAIN_PATTERN_1;
3517 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3518 /* SNB-B */
3519 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003521
Daniel Vetterd74cf322012-10-26 10:58:13 +02003522 I915_WRITE(FDI_RX_MISC(pipe),
3523 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3524
Chris Wilson5eddb702010-09-11 13:48:45 +01003525 reg = FDI_RX_CTL(pipe);
3526 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003527 if (HAS_PCH_CPT(dev)) {
3528 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3529 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3530 } else {
3531 temp &= ~FDI_LINK_TRAIN_NONE;
3532 temp |= FDI_LINK_TRAIN_PATTERN_1;
3533 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003534 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3535
3536 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003537 udelay(150);
3538
Akshay Joshi0206e352011-08-16 15:34:10 -04003539 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003540 reg = FDI_TX_CTL(pipe);
3541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3543 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 I915_WRITE(reg, temp);
3545
3546 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003547 udelay(500);
3548
Sean Paulfa37d392012-03-02 12:53:39 -05003549 for (retry = 0; retry < 5; retry++) {
3550 reg = FDI_RX_IIR(pipe);
3551 temp = I915_READ(reg);
3552 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3553 if (temp & FDI_RX_BIT_LOCK) {
3554 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3555 DRM_DEBUG_KMS("FDI train 1 done.\n");
3556 break;
3557 }
3558 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003559 }
Sean Paulfa37d392012-03-02 12:53:39 -05003560 if (retry < 5)
3561 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562 }
3563 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003564 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565
3566 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 reg = FDI_TX_CTL(pipe);
3568 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003569 temp &= ~FDI_LINK_TRAIN_NONE;
3570 temp |= FDI_LINK_TRAIN_PATTERN_2;
3571 if (IS_GEN6(dev)) {
3572 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3573 /* SNB-B */
3574 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3575 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003577
Chris Wilson5eddb702010-09-11 13:48:45 +01003578 reg = FDI_RX_CTL(pipe);
3579 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003580 if (HAS_PCH_CPT(dev)) {
3581 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3582 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3583 } else {
3584 temp &= ~FDI_LINK_TRAIN_NONE;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2;
3586 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003587 I915_WRITE(reg, temp);
3588
3589 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003590 udelay(150);
3591
Akshay Joshi0206e352011-08-16 15:34:10 -04003592 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003593 reg = FDI_TX_CTL(pipe);
3594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003595 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3596 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 I915_WRITE(reg, temp);
3598
3599 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003600 udelay(500);
3601
Sean Paulfa37d392012-03-02 12:53:39 -05003602 for (retry = 0; retry < 5; retry++) {
3603 reg = FDI_RX_IIR(pipe);
3604 temp = I915_READ(reg);
3605 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3606 if (temp & FDI_RX_SYMBOL_LOCK) {
3607 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3608 DRM_DEBUG_KMS("FDI train 2 done.\n");
3609 break;
3610 }
3611 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003612 }
Sean Paulfa37d392012-03-02 12:53:39 -05003613 if (retry < 5)
3614 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003615 }
3616 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003617 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003618
3619 DRM_DEBUG_KMS("FDI train done.\n");
3620}
3621
Jesse Barnes357555c2011-04-28 15:09:55 -07003622/* Manual link training for Ivy Bridge A0 parts */
3623static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3624{
3625 struct drm_device *dev = crtc->dev;
3626 struct drm_i915_private *dev_priv = dev->dev_private;
3627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3628 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003629 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003630
3631 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3632 for train result */
3633 reg = FDI_RX_IMR(pipe);
3634 temp = I915_READ(reg);
3635 temp &= ~FDI_RX_SYMBOL_LOCK;
3636 temp &= ~FDI_RX_BIT_LOCK;
3637 I915_WRITE(reg, temp);
3638
3639 POSTING_READ(reg);
3640 udelay(150);
3641
Daniel Vetter01a415f2012-10-27 15:58:40 +02003642 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3643 I915_READ(FDI_RX_IIR(pipe)));
3644
Jesse Barnes139ccd32013-08-19 11:04:55 -07003645 /* Try each vswing and preemphasis setting twice before moving on */
3646 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3647 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003648 reg = FDI_TX_CTL(pipe);
3649 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003650 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3651 temp &= ~FDI_TX_ENABLE;
3652 I915_WRITE(reg, temp);
3653
3654 reg = FDI_RX_CTL(pipe);
3655 temp = I915_READ(reg);
3656 temp &= ~FDI_LINK_TRAIN_AUTO;
3657 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3658 temp &= ~FDI_RX_ENABLE;
3659 I915_WRITE(reg, temp);
3660
3661 /* enable CPU FDI TX and PCH FDI RX */
3662 reg = FDI_TX_CTL(pipe);
3663 temp = I915_READ(reg);
3664 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003665 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003666 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003667 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003668 temp |= snb_b_fdi_train_param[j/2];
3669 temp |= FDI_COMPOSITE_SYNC;
3670 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3671
3672 I915_WRITE(FDI_RX_MISC(pipe),
3673 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3674
3675 reg = FDI_RX_CTL(pipe);
3676 temp = I915_READ(reg);
3677 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3678 temp |= FDI_COMPOSITE_SYNC;
3679 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3680
3681 POSTING_READ(reg);
3682 udelay(1); /* should be 0.5us */
3683
3684 for (i = 0; i < 4; i++) {
3685 reg = FDI_RX_IIR(pipe);
3686 temp = I915_READ(reg);
3687 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3688
3689 if (temp & FDI_RX_BIT_LOCK ||
3690 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3691 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3692 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3693 i);
3694 break;
3695 }
3696 udelay(1); /* should be 0.5us */
3697 }
3698 if (i == 4) {
3699 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3700 continue;
3701 }
3702
3703 /* Train 2 */
3704 reg = FDI_TX_CTL(pipe);
3705 temp = I915_READ(reg);
3706 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3707 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3708 I915_WRITE(reg, temp);
3709
3710 reg = FDI_RX_CTL(pipe);
3711 temp = I915_READ(reg);
3712 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3713 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003714 I915_WRITE(reg, temp);
3715
3716 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003717 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003718
Jesse Barnes139ccd32013-08-19 11:04:55 -07003719 for (i = 0; i < 4; i++) {
3720 reg = FDI_RX_IIR(pipe);
3721 temp = I915_READ(reg);
3722 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003723
Jesse Barnes139ccd32013-08-19 11:04:55 -07003724 if (temp & FDI_RX_SYMBOL_LOCK ||
3725 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3726 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3727 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3728 i);
3729 goto train_done;
3730 }
3731 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003732 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003733 if (i == 4)
3734 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003735 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003736
Jesse Barnes139ccd32013-08-19 11:04:55 -07003737train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003738 DRM_DEBUG_KMS("FDI train done.\n");
3739}
3740
Daniel Vetter88cefb62012-08-12 19:27:14 +02003741static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003742{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003743 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003744 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003745 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003746 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747
Jesse Barnesc64e3112010-09-10 11:27:03 -07003748
Jesse Barnes0e23b992010-09-10 11:10:00 -07003749 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003750 reg = FDI_RX_CTL(pipe);
3751 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003752 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003753 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003754 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3756
3757 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003758 udelay(200);
3759
3760 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003761 temp = I915_READ(reg);
3762 I915_WRITE(reg, temp | FDI_PCDCLK);
3763
3764 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003765 udelay(200);
3766
Paulo Zanoni20749732012-11-23 15:30:38 -02003767 /* Enable CPU FDI TX PLL, always on for Ironlake */
3768 reg = FDI_TX_CTL(pipe);
3769 temp = I915_READ(reg);
3770 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3771 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003772
Paulo Zanoni20749732012-11-23 15:30:38 -02003773 POSTING_READ(reg);
3774 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003775 }
3776}
3777
Daniel Vetter88cefb62012-08-12 19:27:14 +02003778static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3779{
3780 struct drm_device *dev = intel_crtc->base.dev;
3781 struct drm_i915_private *dev_priv = dev->dev_private;
3782 int pipe = intel_crtc->pipe;
3783 u32 reg, temp;
3784
3785 /* Switch from PCDclk to Rawclk */
3786 reg = FDI_RX_CTL(pipe);
3787 temp = I915_READ(reg);
3788 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3789
3790 /* Disable CPU FDI TX PLL */
3791 reg = FDI_TX_CTL(pipe);
3792 temp = I915_READ(reg);
3793 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3794
3795 POSTING_READ(reg);
3796 udelay(100);
3797
3798 reg = FDI_RX_CTL(pipe);
3799 temp = I915_READ(reg);
3800 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3801
3802 /* Wait for the clocks to turn off. */
3803 POSTING_READ(reg);
3804 udelay(100);
3805}
3806
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003807static void ironlake_fdi_disable(struct drm_crtc *crtc)
3808{
3809 struct drm_device *dev = crtc->dev;
3810 struct drm_i915_private *dev_priv = dev->dev_private;
3811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3812 int pipe = intel_crtc->pipe;
3813 u32 reg, temp;
3814
3815 /* disable CPU FDI tx and PCH FDI rx */
3816 reg = FDI_TX_CTL(pipe);
3817 temp = I915_READ(reg);
3818 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3819 POSTING_READ(reg);
3820
3821 reg = FDI_RX_CTL(pipe);
3822 temp = I915_READ(reg);
3823 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003824 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003825 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3826
3827 POSTING_READ(reg);
3828 udelay(100);
3829
3830 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003831 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003832 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003833
3834 /* still set train pattern 1 */
3835 reg = FDI_TX_CTL(pipe);
3836 temp = I915_READ(reg);
3837 temp &= ~FDI_LINK_TRAIN_NONE;
3838 temp |= FDI_LINK_TRAIN_PATTERN_1;
3839 I915_WRITE(reg, temp);
3840
3841 reg = FDI_RX_CTL(pipe);
3842 temp = I915_READ(reg);
3843 if (HAS_PCH_CPT(dev)) {
3844 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3846 } else {
3847 temp &= ~FDI_LINK_TRAIN_NONE;
3848 temp |= FDI_LINK_TRAIN_PATTERN_1;
3849 }
3850 /* BPC in FDI rx is consistent with that in PIPECONF */
3851 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003852 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003853 I915_WRITE(reg, temp);
3854
3855 POSTING_READ(reg);
3856 udelay(100);
3857}
3858
Chris Wilson5dce5b932014-01-20 10:17:36 +00003859bool intel_has_pending_fb_unpin(struct drm_device *dev)
3860{
3861 struct intel_crtc *crtc;
3862
3863 /* Note that we don't need to be called with mode_config.lock here
3864 * as our list of CRTC objects is static for the lifetime of the
3865 * device and so cannot disappear as we iterate. Similarly, we can
3866 * happily treat the predicates as racy, atomic checks as userspace
3867 * cannot claim and pin a new fb without at least acquring the
3868 * struct_mutex and so serialising with us.
3869 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003870 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003871 if (atomic_read(&crtc->unpin_work_count) == 0)
3872 continue;
3873
3874 if (crtc->unpin_work)
3875 intel_wait_for_vblank(dev, crtc->pipe);
3876
3877 return true;
3878 }
3879
3880 return false;
3881}
3882
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003883static void page_flip_completed(struct intel_crtc *intel_crtc)
3884{
3885 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3886 struct intel_unpin_work *work = intel_crtc->unpin_work;
3887
3888 /* ensure that the unpin work is consistent wrt ->pending. */
3889 smp_rmb();
3890 intel_crtc->unpin_work = NULL;
3891
3892 if (work->event)
3893 drm_send_vblank_event(intel_crtc->base.dev,
3894 intel_crtc->pipe,
3895 work->event);
3896
3897 drm_crtc_vblank_put(&intel_crtc->base);
3898
3899 wake_up_all(&dev_priv->pending_flip_queue);
3900 queue_work(dev_priv->wq, &work->work);
3901
3902 trace_i915_flip_complete(intel_crtc->plane,
3903 work->pending_flip_obj);
3904}
3905
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003906void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003907{
Chris Wilson0f911282012-04-17 10:05:38 +01003908 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003909 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003910
Daniel Vetter2c10d572012-12-20 21:24:07 +01003911 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003912 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3913 !intel_crtc_has_pending_flip(crtc),
3914 60*HZ) == 0)) {
3915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003916
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003917 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003918 if (intel_crtc->unpin_work) {
3919 WARN_ONCE(1, "Removing stuck page flip\n");
3920 page_flip_completed(intel_crtc);
3921 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003922 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003923 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003924
Chris Wilson975d5682014-08-20 13:13:34 +01003925 if (crtc->primary->fb) {
3926 mutex_lock(&dev->struct_mutex);
3927 intel_finish_fb(crtc->primary->fb);
3928 mutex_unlock(&dev->struct_mutex);
3929 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003930}
3931
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003932/* Program iCLKIP clock to the desired frequency */
3933static void lpt_program_iclkip(struct drm_crtc *crtc)
3934{
3935 struct drm_device *dev = crtc->dev;
3936 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003937 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003938 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3939 u32 temp;
3940
Ville Syrjäläa5805162015-05-26 20:42:30 +03003941 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003942
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003943 /* It is necessary to ungate the pixclk gate prior to programming
3944 * the divisors, and gate it back when it is done.
3945 */
3946 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3947
3948 /* Disable SSCCTL */
3949 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003950 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3951 SBI_SSCCTL_DISABLE,
3952 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003953
3954 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003955 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003956 auxdiv = 1;
3957 divsel = 0x41;
3958 phaseinc = 0x20;
3959 } else {
3960 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003961 * but the adjusted_mode->crtc_clock in in KHz. To get the
3962 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003963 * convert the virtual clock precision to KHz here for higher
3964 * precision.
3965 */
3966 u32 iclk_virtual_root_freq = 172800 * 1000;
3967 u32 iclk_pi_range = 64;
3968 u32 desired_divisor, msb_divisor_value, pi_value;
3969
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003970 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971 msb_divisor_value = desired_divisor / iclk_pi_range;
3972 pi_value = desired_divisor % iclk_pi_range;
3973
3974 auxdiv = 0;
3975 divsel = msb_divisor_value - 2;
3976 phaseinc = pi_value;
3977 }
3978
3979 /* This should not happen with any sane values */
3980 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3981 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3982 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3983 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3984
3985 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003986 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003987 auxdiv,
3988 divsel,
3989 phasedir,
3990 phaseinc);
3991
3992 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003993 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003994 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3995 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3996 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3997 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3998 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3999 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004000 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004001
4002 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004003 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004004 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4005 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004006 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004007
4008 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004009 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004010 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004011 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004012
4013 /* Wait for initialization time */
4014 udelay(24);
4015
4016 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004017
Ville Syrjäläa5805162015-05-26 20:42:30 +03004018 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004019}
4020
Daniel Vetter275f01b22013-05-03 11:49:47 +02004021static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4022 enum pipe pch_transcoder)
4023{
4024 struct drm_device *dev = crtc->base.dev;
4025 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004026 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004027
4028 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4029 I915_READ(HTOTAL(cpu_transcoder)));
4030 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4031 I915_READ(HBLANK(cpu_transcoder)));
4032 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4033 I915_READ(HSYNC(cpu_transcoder)));
4034
4035 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4036 I915_READ(VTOTAL(cpu_transcoder)));
4037 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4038 I915_READ(VBLANK(cpu_transcoder)));
4039 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4040 I915_READ(VSYNC(cpu_transcoder)));
4041 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4042 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4043}
4044
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004045static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004046{
4047 struct drm_i915_private *dev_priv = dev->dev_private;
4048 uint32_t temp;
4049
4050 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004051 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004052 return;
4053
4054 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4055 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4056
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004057 temp &= ~FDI_BC_BIFURCATION_SELECT;
4058 if (enable)
4059 temp |= FDI_BC_BIFURCATION_SELECT;
4060
4061 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004062 I915_WRITE(SOUTH_CHICKEN1, temp);
4063 POSTING_READ(SOUTH_CHICKEN1);
4064}
4065
4066static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4067{
4068 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004069
4070 switch (intel_crtc->pipe) {
4071 case PIPE_A:
4072 break;
4073 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004074 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004075 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004076 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004077 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004078
4079 break;
4080 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004081 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004082
4083 break;
4084 default:
4085 BUG();
4086 }
4087}
4088
Jesse Barnesf67a5592011-01-05 10:31:48 -08004089/*
4090 * Enable PCH resources required for PCH ports:
4091 * - PCH PLLs
4092 * - FDI training & RX/TX
4093 * - update transcoder timings
4094 * - DP transcoding bits
4095 * - transcoder
4096 */
4097static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004098{
4099 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004100 struct drm_i915_private *dev_priv = dev->dev_private;
4101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4102 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004103 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004104
Daniel Vetterab9412b2013-05-03 11:49:46 +02004105 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004106
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004107 if (IS_IVYBRIDGE(dev))
4108 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4109
Daniel Vettercd986ab2012-10-26 10:58:12 +02004110 /* Write the TU size bits before fdi link training, so that error
4111 * detection works. */
4112 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4113 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4114
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004116 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004117
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004118 /* We need to program the right clock selection before writing the pixel
4119 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004120 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004121 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004122
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004123 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004124 temp |= TRANS_DPLL_ENABLE(pipe);
4125 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004126 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004127 temp |= sel;
4128 else
4129 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004130 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004131 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004132
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004133 /* XXX: pch pll's can be enabled any time before we enable the PCH
4134 * transcoder, and we actually should do this to not upset any PCH
4135 * transcoder that already use the clock when we share it.
4136 *
4137 * Note that enable_shared_dpll tries to do the right thing, but
4138 * get_shared_dpll unconditionally resets the pll - we need that to have
4139 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004140 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004141
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004142 /* set transcoder timing, panel must allow it */
4143 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004144 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004145
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004146 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004147
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004149 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004150 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004151 reg = TRANS_DP_CTL(pipe);
4152 temp = I915_READ(reg);
4153 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004154 TRANS_DP_SYNC_MASK |
4155 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004156 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004157 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004158
4159 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004160 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004162 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163
4164 switch (intel_trans_dp_port_sel(crtc)) {
4165 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004166 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004167 break;
4168 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004169 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004170 break;
4171 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173 break;
4174 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004175 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004176 }
4177
Chris Wilson5eddb702010-09-11 13:48:45 +01004178 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004179 }
4180
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004181 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004182}
4183
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004184static void lpt_pch_enable(struct drm_crtc *crtc)
4185{
4186 struct drm_device *dev = crtc->dev;
4187 struct drm_i915_private *dev_priv = dev->dev_private;
4188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004189 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004190
Daniel Vetterab9412b2013-05-03 11:49:46 +02004191 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004192
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004193 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004194
Paulo Zanoni0540e482012-10-31 18:12:40 -02004195 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004196 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004197
Paulo Zanoni937bb612012-10-31 18:12:47 -02004198 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004199}
4200
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004201struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4202 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004203{
Daniel Vettere2b78262013-06-07 23:10:03 +02004204 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004205 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004206 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004207 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004208
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004209 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4210
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004211 if (HAS_PCH_IBX(dev_priv->dev)) {
4212 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004213 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004214 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004215
Daniel Vetter46edb022013-06-05 13:34:12 +02004216 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4217 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004218
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004219 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004220
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004221 goto found;
4222 }
4223
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304224 if (IS_BROXTON(dev_priv->dev)) {
4225 /* PLL is attached to port in bxt */
4226 struct intel_encoder *encoder;
4227 struct intel_digital_port *intel_dig_port;
4228
4229 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4230 if (WARN_ON(!encoder))
4231 return NULL;
4232
4233 intel_dig_port = enc_to_dig_port(&encoder->base);
4234 /* 1:1 mapping between ports and PLLs */
4235 i = (enum intel_dpll_id)intel_dig_port->port;
4236 pll = &dev_priv->shared_dplls[i];
4237 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4238 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004239 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304240
4241 goto found;
4242 }
4243
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004244 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4245 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004246
4247 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004248 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249 continue;
4250
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004251 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004252 &shared_dpll[i].hw_state,
4253 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004254 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004255 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004256 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004257 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004258 goto found;
4259 }
4260 }
4261
4262 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004263 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4264 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004265 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004266 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4267 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004268 goto found;
4269 }
4270 }
4271
4272 return NULL;
4273
4274found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004275 if (shared_dpll[i].crtc_mask == 0)
4276 shared_dpll[i].hw_state =
4277 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004278
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004279 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004280 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4281 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004282
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004283 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004284
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004285 return pll;
4286}
4287
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004288static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004289{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004290 struct drm_i915_private *dev_priv = to_i915(state->dev);
4291 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004292 struct intel_shared_dpll *pll;
4293 enum intel_dpll_id i;
4294
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004295 if (!to_intel_atomic_state(state)->dpll_set)
4296 return;
4297
4298 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004299 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4300 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004301 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004302 }
4303}
4304
Daniel Vettera1520312013-05-03 11:49:50 +02004305static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004306{
4307 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004308 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004309 u32 temp;
4310
4311 temp = I915_READ(dslreg);
4312 udelay(500);
4313 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004314 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004315 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004316 }
4317}
4318
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004319static int
4320skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4321 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4322 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004323{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004324 struct intel_crtc_scaler_state *scaler_state =
4325 &crtc_state->scaler_state;
4326 struct intel_crtc *intel_crtc =
4327 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004328 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004329
4330 need_scaling = intel_rotation_90_or_270(rotation) ?
4331 (src_h != dst_w || src_w != dst_h):
4332 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004333
4334 /*
4335 * if plane is being disabled or scaler is no more required or force detach
4336 * - free scaler binded to this plane/crtc
4337 * - in order to do this, update crtc->scaler_usage
4338 *
4339 * Here scaler state in crtc_state is set free so that
4340 * scaler can be assigned to other user. Actual register
4341 * update to free the scaler is done in plane/panel-fit programming.
4342 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4343 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004344 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004345 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004346 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004347 scaler_state->scalers[*scaler_id].in_use = 0;
4348
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004349 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4350 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4351 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004352 scaler_state->scaler_users);
4353 *scaler_id = -1;
4354 }
4355 return 0;
4356 }
4357
4358 /* range checks */
4359 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4360 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4361
4362 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4363 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004364 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004365 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004366 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004367 return -EINVAL;
4368 }
4369
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004370 /* mark this plane as a scaler user in crtc_state */
4371 scaler_state->scaler_users |= (1 << scaler_user);
4372 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4373 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4374 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4375 scaler_state->scaler_users);
4376
4377 return 0;
4378}
4379
4380/**
4381 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4382 *
4383 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384 *
4385 * Return
4386 * 0 - scaler_usage updated successfully
4387 * error - requested scaling cannot be supported or other error condition
4388 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004389int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004390{
4391 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4392 struct drm_display_mode *adjusted_mode =
4393 &state->base.adjusted_mode;
4394
4395 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4396 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4397
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004398 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004399 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4400 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004401 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004402}
4403
4404/**
4405 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4406 *
4407 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004408 * @plane_state: atomic plane state to update
4409 *
4410 * Return
4411 * 0 - scaler_usage updated successfully
4412 * error - requested scaling cannot be supported or other error condition
4413 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004414static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4415 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004416{
4417
4418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004419 struct intel_plane *intel_plane =
4420 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004421 struct drm_framebuffer *fb = plane_state->base.fb;
4422 int ret;
4423
4424 bool force_detach = !fb || !plane_state->visible;
4425
4426 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4427 intel_plane->base.base.id, intel_crtc->pipe,
4428 drm_plane_index(&intel_plane->base));
4429
4430 ret = skl_update_scaler(crtc_state, force_detach,
4431 drm_plane_index(&intel_plane->base),
4432 &plane_state->scaler_id,
4433 plane_state->base.rotation,
4434 drm_rect_width(&plane_state->src) >> 16,
4435 drm_rect_height(&plane_state->src) >> 16,
4436 drm_rect_width(&plane_state->dst),
4437 drm_rect_height(&plane_state->dst));
4438
4439 if (ret || plane_state->scaler_id < 0)
4440 return ret;
4441
Chandra Kondurua1b22782015-04-07 15:28:45 -07004442 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004443 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004444 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004445 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004446 return -EINVAL;
4447 }
4448
4449 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004450 switch (fb->pixel_format) {
4451 case DRM_FORMAT_RGB565:
4452 case DRM_FORMAT_XBGR8888:
4453 case DRM_FORMAT_XRGB8888:
4454 case DRM_FORMAT_ABGR8888:
4455 case DRM_FORMAT_ARGB8888:
4456 case DRM_FORMAT_XRGB2101010:
4457 case DRM_FORMAT_XBGR2101010:
4458 case DRM_FORMAT_YUYV:
4459 case DRM_FORMAT_YVYU:
4460 case DRM_FORMAT_UYVY:
4461 case DRM_FORMAT_VYUY:
4462 break;
4463 default:
4464 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4465 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4466 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004467 }
4468
Chandra Kondurua1b22782015-04-07 15:28:45 -07004469 return 0;
4470}
4471
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004472static void skylake_scaler_disable(struct intel_crtc *crtc)
4473{
4474 int i;
4475
4476 for (i = 0; i < crtc->num_scalers; i++)
4477 skl_detach_scaler(crtc, i);
4478}
4479
4480static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004481{
4482 struct drm_device *dev = crtc->base.dev;
4483 struct drm_i915_private *dev_priv = dev->dev_private;
4484 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004485 struct intel_crtc_scaler_state *scaler_state =
4486 &crtc->config->scaler_state;
4487
4488 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4489
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004490 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004491 int id;
4492
4493 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4494 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4495 return;
4496 }
4497
4498 id = scaler_state->scaler_id;
4499 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4500 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4501 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4502 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4503
4504 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004505 }
4506}
4507
Jesse Barnesb074cec2013-04-25 12:55:02 -07004508static void ironlake_pfit_enable(struct intel_crtc *crtc)
4509{
4510 struct drm_device *dev = crtc->base.dev;
4511 struct drm_i915_private *dev_priv = dev->dev_private;
4512 int pipe = crtc->pipe;
4513
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004514 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004515 /* Force use of hard-coded filter coefficients
4516 * as some pre-programmed values are broken,
4517 * e.g. x201.
4518 */
4519 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4520 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4521 PF_PIPE_SEL_IVB(pipe));
4522 else
4523 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004524 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4525 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004526 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004527}
4528
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004529void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004530{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004531 struct drm_device *dev = crtc->base.dev;
4532 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004533
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004534 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004535 return;
4536
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004537 /* We can only enable IPS after we enable a plane and wait for a vblank */
4538 intel_wait_for_vblank(dev, crtc->pipe);
4539
Paulo Zanonid77e4532013-09-24 13:52:55 -03004540 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004541 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004542 mutex_lock(&dev_priv->rps.hw_lock);
4543 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4544 mutex_unlock(&dev_priv->rps.hw_lock);
4545 /* Quoting Art Runyan: "its not safe to expect any particular
4546 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004547 * mailbox." Moreover, the mailbox may return a bogus state,
4548 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004549 */
4550 } else {
4551 I915_WRITE(IPS_CTL, IPS_ENABLE);
4552 /* The bit only becomes 1 in the next vblank, so this wait here
4553 * is essentially intel_wait_for_vblank. If we don't have this
4554 * and don't wait for vblanks until the end of crtc_enable, then
4555 * the HW state readout code will complain that the expected
4556 * IPS_CTL value is not the one we read. */
4557 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4558 DRM_ERROR("Timed out waiting for IPS enable\n");
4559 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004560}
4561
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004562void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004563{
4564 struct drm_device *dev = crtc->base.dev;
4565 struct drm_i915_private *dev_priv = dev->dev_private;
4566
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004567 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004568 return;
4569
4570 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004571 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004572 mutex_lock(&dev_priv->rps.hw_lock);
4573 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4574 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004575 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4576 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4577 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004578 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004579 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004580 POSTING_READ(IPS_CTL);
4581 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004582
4583 /* We need to wait for a vblank before we can disable the plane. */
4584 intel_wait_for_vblank(dev, crtc->pipe);
4585}
4586
4587/** Loads the palette/gamma unit for the CRTC with the prepared values */
4588static void intel_crtc_load_lut(struct drm_crtc *crtc)
4589{
4590 struct drm_device *dev = crtc->dev;
4591 struct drm_i915_private *dev_priv = dev->dev_private;
4592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4593 enum pipe pipe = intel_crtc->pipe;
4594 int palreg = PALETTE(pipe);
4595 int i;
4596 bool reenable_ips = false;
4597
4598 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004599 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004600 return;
4601
Imre Deak50360402015-01-16 00:55:16 -08004602 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004603 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004604 assert_dsi_pll_enabled(dev_priv);
4605 else
4606 assert_pll_enabled(dev_priv, pipe);
4607 }
4608
4609 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304610 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004611 palreg = LGC_PALETTE(pipe);
4612
4613 /* Workaround : Do not read or write the pipe palette/gamma data while
4614 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4615 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004616 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004617 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4618 GAMMA_MODE_MODE_SPLIT)) {
4619 hsw_disable_ips(intel_crtc);
4620 reenable_ips = true;
4621 }
4622
4623 for (i = 0; i < 256; i++) {
4624 I915_WRITE(palreg + 4 * i,
4625 (intel_crtc->lut_r[i] << 16) |
4626 (intel_crtc->lut_g[i] << 8) |
4627 intel_crtc->lut_b[i]);
4628 }
4629
4630 if (reenable_ips)
4631 hsw_enable_ips(intel_crtc);
4632}
4633
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004634static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004635{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004636 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004637 struct drm_device *dev = intel_crtc->base.dev;
4638 struct drm_i915_private *dev_priv = dev->dev_private;
4639
4640 mutex_lock(&dev->struct_mutex);
4641 dev_priv->mm.interruptible = false;
4642 (void) intel_overlay_switch_off(intel_crtc->overlay);
4643 dev_priv->mm.interruptible = true;
4644 mutex_unlock(&dev->struct_mutex);
4645 }
4646
4647 /* Let userspace switch the overlay on again. In most cases userspace
4648 * has to recompute where to put it anyway.
4649 */
4650}
4651
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004652/**
4653 * intel_post_enable_primary - Perform operations after enabling primary plane
4654 * @crtc: the CRTC whose primary plane was just enabled
4655 *
4656 * Performs potentially sleeping operations that must be done after the primary
4657 * plane is enabled, such as updating FBC and IPS. Note that this may be
4658 * called due to an explicit primary plane update, or due to an implicit
4659 * re-enable that is caused when a sprite plane is updated to no longer
4660 * completely hide the primary plane.
4661 */
4662static void
4663intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004664{
4665 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004666 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4668 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004669
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004670 /*
4671 * BDW signals flip done immediately if the plane
4672 * is disabled, even if the plane enable is already
4673 * armed to occur at the next vblank :(
4674 */
4675 if (IS_BROADWELL(dev))
4676 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004677
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004678 /*
4679 * FIXME IPS should be fine as long as one plane is
4680 * enabled, but in practice it seems to have problems
4681 * when going from primary only to sprite only and vice
4682 * versa.
4683 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004684 hsw_enable_ips(intel_crtc);
4685
Daniel Vetterf99d7062014-06-19 16:01:59 +02004686 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004687 * Gen2 reports pipe underruns whenever all planes are disabled.
4688 * So don't enable underrun reporting before at least some planes
4689 * are enabled.
4690 * FIXME: Need to fix the logic to work when we turn off all planes
4691 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004692 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004693 if (IS_GEN2(dev))
4694 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4695
4696 /* Underruns don't raise interrupts, so check manually. */
4697 if (HAS_GMCH_DISPLAY(dev))
4698 i9xx_check_fifo_underruns(dev_priv);
4699}
4700
4701/**
4702 * intel_pre_disable_primary - Perform operations before disabling primary plane
4703 * @crtc: the CRTC whose primary plane is to be disabled
4704 *
4705 * Performs potentially sleeping operations that must be done before the
4706 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4707 * be called due to an explicit primary plane update, or due to an implicit
4708 * disable that is caused when a sprite plane completely hides the primary
4709 * plane.
4710 */
4711static void
4712intel_pre_disable_primary(struct drm_crtc *crtc)
4713{
4714 struct drm_device *dev = crtc->dev;
4715 struct drm_i915_private *dev_priv = dev->dev_private;
4716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4717 int pipe = intel_crtc->pipe;
4718
4719 /*
4720 * Gen2 reports pipe underruns whenever all planes are disabled.
4721 * So diasble underrun reporting before all the planes get disabled.
4722 * FIXME: Need to fix the logic to work when we turn off all planes
4723 * but leave the pipe running.
4724 */
4725 if (IS_GEN2(dev))
4726 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4727
4728 /*
4729 * Vblank time updates from the shadow to live plane control register
4730 * are blocked if the memory self-refresh mode is active at that
4731 * moment. So to make sure the plane gets truly disabled, disable
4732 * first the self-refresh mode. The self-refresh enable bit in turn
4733 * will be checked/applied by the HW only at the next frame start
4734 * event which is after the vblank start event, so we need to have a
4735 * wait-for-vblank between disabling the plane and the pipe.
4736 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004737 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004738 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004739 dev_priv->wm.vlv.cxsr = false;
4740 intel_wait_for_vblank(dev, pipe);
4741 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004742
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004743 /*
4744 * FIXME IPS should be fine as long as one plane is
4745 * enabled, but in practice it seems to have problems
4746 * when going from primary only to sprite only and vice
4747 * versa.
4748 */
4749 hsw_disable_ips(intel_crtc);
4750}
4751
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004752static void intel_post_plane_update(struct intel_crtc *crtc)
4753{
4754 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4755 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004756 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004757 struct drm_plane *plane;
4758
4759 if (atomic->wait_vblank)
4760 intel_wait_for_vblank(dev, crtc->pipe);
4761
4762 intel_frontbuffer_flip(dev, atomic->fb_bits);
4763
Ville Syrjälä852eb002015-06-24 22:00:07 +03004764 if (atomic->disable_cxsr)
4765 crtc->wm.cxsr_allowed = true;
4766
Ville Syrjäläf015c552015-06-24 22:00:02 +03004767 if (crtc->atomic.update_wm_post)
4768 intel_update_watermarks(&crtc->base);
4769
Paulo Zanonic80ac852015-07-02 19:25:13 -03004770 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004771 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004772
4773 if (atomic->post_enable_primary)
4774 intel_post_enable_primary(&crtc->base);
4775
4776 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4777 intel_update_sprite_watermarks(plane, &crtc->base,
4778 0, 0, 0, false, false);
4779
4780 memset(atomic, 0, sizeof(*atomic));
4781}
4782
4783static void intel_pre_plane_update(struct intel_crtc *crtc)
4784{
4785 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004786 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004787 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4788 struct drm_plane *p;
4789
4790 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004791 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4792 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004793
4794 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004795 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4796 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004797 mutex_unlock(&dev->struct_mutex);
4798 }
4799
4800 if (atomic->wait_for_flips)
4801 intel_crtc_wait_for_pending_flips(&crtc->base);
4802
Paulo Zanonic80ac852015-07-02 19:25:13 -03004803 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004804 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004805
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004806 if (crtc->atomic.disable_ips)
4807 hsw_disable_ips(crtc);
4808
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004809 if (atomic->pre_disable_primary)
4810 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004811
4812 if (atomic->disable_cxsr) {
4813 crtc->wm.cxsr_allowed = false;
4814 intel_set_memory_cxsr(dev_priv, false);
4815 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004816}
4817
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004818static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004819{
4820 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004822 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004823 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004824
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004825 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004826
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004827 drm_for_each_plane_mask(p, dev, plane_mask)
4828 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004829
Daniel Vetterf99d7062014-06-19 16:01:59 +02004830 /*
4831 * FIXME: Once we grow proper nuclear flip support out of this we need
4832 * to compute the mask of flip planes precisely. For the time being
4833 * consider this a flip to a NULL plane.
4834 */
4835 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004836}
4837
Jesse Barnesf67a5592011-01-05 10:31:48 -08004838static void ironlake_crtc_enable(struct drm_crtc *crtc)
4839{
4840 struct drm_device *dev = crtc->dev;
4841 struct drm_i915_private *dev_priv = dev->dev_private;
4842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004843 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004844 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004845
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004846 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004847 return;
4848
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004849 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004850 intel_prepare_shared_dpll(intel_crtc);
4851
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004852 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304853 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004854
4855 intel_set_pipe_timings(intel_crtc);
4856
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004857 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004858 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004859 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004860 }
4861
4862 ironlake_set_pipeconf(crtc);
4863
Jesse Barnesf67a5592011-01-05 10:31:48 -08004864 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004865
Daniel Vettera72e4c92014-09-30 10:56:47 +02004866 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4867 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004868
Daniel Vetterf6736a12013-06-05 13:34:30 +02004869 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004870 if (encoder->pre_enable)
4871 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004872
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004873 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004874 /* Note: FDI PLL enabling _must_ be done before we enable the
4875 * cpu pipes, hence this is separate from all the other fdi/pch
4876 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004877 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004878 } else {
4879 assert_fdi_tx_disabled(dev_priv, pipe);
4880 assert_fdi_rx_disabled(dev_priv, pipe);
4881 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004882
Jesse Barnesb074cec2013-04-25 12:55:02 -07004883 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004884
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004885 /*
4886 * On ILK+ LUT must be loaded before the pipe is running but with
4887 * clocks enabled
4888 */
4889 intel_crtc_load_lut(crtc);
4890
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004891 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004892 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004893
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004894 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004895 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004896
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004897 assert_vblank_disabled(crtc);
4898 drm_crtc_vblank_on(crtc);
4899
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004900 for_each_encoder_on_crtc(dev, crtc, encoder)
4901 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004902
4903 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004904 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004905}
4906
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004907/* IPS only exists on ULT machines and is tied to pipe A. */
4908static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4909{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004910 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004911}
4912
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004913static void haswell_crtc_enable(struct drm_crtc *crtc)
4914{
4915 struct drm_device *dev = crtc->dev;
4916 struct drm_i915_private *dev_priv = dev->dev_private;
4917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4918 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004919 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4920 struct intel_crtc_state *pipe_config =
4921 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004922
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004923 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004924 return;
4925
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004926 if (intel_crtc_to_shared_dpll(intel_crtc))
4927 intel_enable_shared_dpll(intel_crtc);
4928
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004929 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304930 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004931
4932 intel_set_pipe_timings(intel_crtc);
4933
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004934 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4935 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4936 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004937 }
4938
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004939 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004940 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004941 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004942 }
4943
4944 haswell_set_pipeconf(crtc);
4945
4946 intel_set_pipe_csc(crtc);
4947
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004948 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004949
Daniel Vettera72e4c92014-09-30 10:56:47 +02004950 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951 for_each_encoder_on_crtc(dev, crtc, encoder)
4952 if (encoder->pre_enable)
4953 encoder->pre_enable(encoder);
4954
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004955 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004956 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4957 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004958 dev_priv->display.fdi_link_train(crtc);
4959 }
4960
Paulo Zanoni1f544382012-10-24 11:32:00 -02004961 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004962
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004963 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004964 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004965 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004966 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004967 else
4968 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004969
4970 /*
4971 * On ILK+ LUT must be loaded before the pipe is running but with
4972 * clocks enabled
4973 */
4974 intel_crtc_load_lut(crtc);
4975
Paulo Zanoni1f544382012-10-24 11:32:00 -02004976 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004977 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004978
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004979 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004980 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004981
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004982 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004983 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004984
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004985 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004986 intel_ddi_set_vc_payload_alloc(crtc, true);
4987
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004988 assert_vblank_disabled(crtc);
4989 drm_crtc_vblank_on(crtc);
4990
Jani Nikula8807e552013-08-30 19:40:32 +03004991 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004992 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004993 intel_opregion_notify_encoder(encoder, true);
4994 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004995
Paulo Zanonie4916942013-09-20 16:21:19 -03004996 /* If we change the relative order between pipe/planes enabling, we need
4997 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004998 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4999 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5000 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5001 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5002 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005003}
5004
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005005static void ironlake_pfit_disable(struct intel_crtc *crtc)
5006{
5007 struct drm_device *dev = crtc->base.dev;
5008 struct drm_i915_private *dev_priv = dev->dev_private;
5009 int pipe = crtc->pipe;
5010
5011 /* To avoid upsetting the power well on haswell only disable the pfit if
5012 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005013 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005014 I915_WRITE(PF_CTL(pipe), 0);
5015 I915_WRITE(PF_WIN_POS(pipe), 0);
5016 I915_WRITE(PF_WIN_SZ(pipe), 0);
5017 }
5018}
5019
Jesse Barnes6be4a602010-09-10 10:26:01 -07005020static void ironlake_crtc_disable(struct drm_crtc *crtc)
5021{
5022 struct drm_device *dev = crtc->dev;
5023 struct drm_i915_private *dev_priv = dev->dev_private;
5024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005025 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005026 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005027 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005028
Daniel Vetterea9d7582012-07-10 10:42:52 +02005029 for_each_encoder_on_crtc(dev, crtc, encoder)
5030 encoder->disable(encoder);
5031
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005032 drm_crtc_vblank_off(crtc);
5033 assert_vblank_disabled(crtc);
5034
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005035 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005036 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005037
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005038 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005039
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005040 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005041
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005042 if (intel_crtc->config->has_pch_encoder)
5043 ironlake_fdi_disable(crtc);
5044
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005045 for_each_encoder_on_crtc(dev, crtc, encoder)
5046 if (encoder->post_disable)
5047 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005048
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005049 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005050 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005051
Daniel Vetterd925c592013-06-05 13:34:04 +02005052 if (HAS_PCH_CPT(dev)) {
5053 /* disable TRANS_DP_CTL */
5054 reg = TRANS_DP_CTL(pipe);
5055 temp = I915_READ(reg);
5056 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5057 TRANS_DP_PORT_SEL_MASK);
5058 temp |= TRANS_DP_PORT_SEL_NONE;
5059 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005060
Daniel Vetterd925c592013-06-05 13:34:04 +02005061 /* disable DPLL_SEL */
5062 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005063 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005064 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005065 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005066
Daniel Vetterd925c592013-06-05 13:34:04 +02005067 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005068 }
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005069
5070 intel_crtc->active = false;
5071 intel_update_watermarks(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005072}
5073
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005074static void haswell_crtc_disable(struct drm_crtc *crtc)
5075{
5076 struct drm_device *dev = crtc->dev;
5077 struct drm_i915_private *dev_priv = dev->dev_private;
5078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5079 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005080 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005081
Jani Nikula8807e552013-08-30 19:40:32 +03005082 for_each_encoder_on_crtc(dev, crtc, encoder) {
5083 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005084 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005085 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005086
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005087 drm_crtc_vblank_off(crtc);
5088 assert_vblank_disabled(crtc);
5089
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005090 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005091 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5092 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005093 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005094
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005095 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005096 intel_ddi_set_vc_payload_alloc(crtc, false);
5097
Paulo Zanoniad80a812012-10-24 16:06:19 -02005098 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005099
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005100 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005101 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005102 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005103 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005104 else
5105 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005106
Paulo Zanoni1f544382012-10-24 11:32:00 -02005107 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005108
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005109 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005110 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005111 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005112 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005113
Imre Deak97b040a2014-06-25 22:01:50 +03005114 for_each_encoder_on_crtc(dev, crtc, encoder)
5115 if (encoder->post_disable)
5116 encoder->post_disable(encoder);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005117
5118 intel_crtc->active = false;
5119 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005120}
5121
Jesse Barnes2dd24552013-04-25 12:55:01 -07005122static void i9xx_pfit_enable(struct intel_crtc *crtc)
5123{
5124 struct drm_device *dev = crtc->base.dev;
5125 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005126 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005127
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005128 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005129 return;
5130
Daniel Vetterc0b03412013-05-28 12:05:54 +02005131 /*
5132 * The panel fitter should only be adjusted whilst the pipe is disabled,
5133 * according to register description and PRM.
5134 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005135 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5136 assert_pipe_disabled(dev_priv, crtc->pipe);
5137
Jesse Barnesb074cec2013-04-25 12:55:02 -07005138 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5139 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005140
5141 /* Border color in case we don't scale up to the full screen. Black by
5142 * default, change to something else for debugging. */
5143 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005144}
5145
Dave Airlied05410f2014-06-05 13:22:59 +10005146static enum intel_display_power_domain port_to_power_domain(enum port port)
5147{
5148 switch (port) {
5149 case PORT_A:
Rodrigo Vivia513e3d752015-08-06 15:51:37 +08005150 case PORT_E:
Dave Airlied05410f2014-06-05 13:22:59 +10005151 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5152 case PORT_B:
5153 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5154 case PORT_C:
5155 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5156 case PORT_D:
5157 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5158 default:
5159 WARN_ON_ONCE(1);
5160 return POWER_DOMAIN_PORT_OTHER;
5161 }
5162}
5163
Imre Deak77d22dc2014-03-05 16:20:52 +02005164#define for_each_power_domain(domain, mask) \
5165 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5166 if ((1 << (domain)) & (mask))
5167
Imre Deak319be8a2014-03-04 19:22:57 +02005168enum intel_display_power_domain
5169intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005170{
Imre Deak319be8a2014-03-04 19:22:57 +02005171 struct drm_device *dev = intel_encoder->base.dev;
5172 struct intel_digital_port *intel_dig_port;
5173
5174 switch (intel_encoder->type) {
5175 case INTEL_OUTPUT_UNKNOWN:
5176 /* Only DDI platforms should ever use this output type */
5177 WARN_ON_ONCE(!HAS_DDI(dev));
5178 case INTEL_OUTPUT_DISPLAYPORT:
5179 case INTEL_OUTPUT_HDMI:
5180 case INTEL_OUTPUT_EDP:
5181 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005182 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005183 case INTEL_OUTPUT_DP_MST:
5184 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5185 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005186 case INTEL_OUTPUT_ANALOG:
5187 return POWER_DOMAIN_PORT_CRT;
5188 case INTEL_OUTPUT_DSI:
5189 return POWER_DOMAIN_PORT_DSI;
5190 default:
5191 return POWER_DOMAIN_PORT_OTHER;
5192 }
5193}
5194
5195static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5196{
5197 struct drm_device *dev = crtc->dev;
5198 struct intel_encoder *intel_encoder;
5199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5200 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005201 unsigned long mask;
5202 enum transcoder transcoder;
5203
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005204 if (!crtc->state->active)
5205 return 0;
5206
Imre Deak77d22dc2014-03-05 16:20:52 +02005207 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5208
5209 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5210 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005211 if (intel_crtc->config->pch_pfit.enabled ||
5212 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005213 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5214
Imre Deak319be8a2014-03-04 19:22:57 +02005215 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5216 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5217
Imre Deak77d22dc2014-03-05 16:20:52 +02005218 return mask;
5219}
5220
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005221static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5222{
5223 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5225 enum intel_display_power_domain domain;
5226 unsigned long domains, new_domains, old_domains;
5227
5228 old_domains = intel_crtc->enabled_power_domains;
5229 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5230
5231 domains = new_domains & ~old_domains;
5232
5233 for_each_power_domain(domain, domains)
5234 intel_display_power_get(dev_priv, domain);
5235
5236 return old_domains & ~new_domains;
5237}
5238
5239static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5240 unsigned long domains)
5241{
5242 enum intel_display_power_domain domain;
5243
5244 for_each_power_domain(domain, domains)
5245 intel_display_power_put(dev_priv, domain);
5246}
5247
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005248static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005249{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005250 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005251 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005252 unsigned long put_domains[I915_MAX_PIPES] = {};
5253 struct drm_crtc_state *crtc_state;
5254 struct drm_crtc *crtc;
5255 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005256
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005257 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5258 if (needs_modeset(crtc->state))
5259 put_domains[to_intel_crtc(crtc)->pipe] =
5260 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005261 }
5262
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005263 if (dev_priv->display.modeset_commit_cdclk) {
5264 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5265
5266 if (cdclk != dev_priv->cdclk_freq &&
5267 !WARN_ON(!state->allow_modeset))
5268 dev_priv->display.modeset_commit_cdclk(state);
5269 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005270
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005271 for (i = 0; i < I915_MAX_PIPES; i++)
5272 if (put_domains[i])
5273 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005274}
5275
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005276static void intel_update_max_cdclk(struct drm_device *dev)
5277{
5278 struct drm_i915_private *dev_priv = dev->dev_private;
5279
5280 if (IS_SKYLAKE(dev)) {
5281 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5282
5283 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5284 dev_priv->max_cdclk_freq = 675000;
5285 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5286 dev_priv->max_cdclk_freq = 540000;
5287 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5288 dev_priv->max_cdclk_freq = 450000;
5289 else
5290 dev_priv->max_cdclk_freq = 337500;
5291 } else if (IS_BROADWELL(dev)) {
5292 /*
5293 * FIXME with extra cooling we can allow
5294 * 540 MHz for ULX and 675 Mhz for ULT.
5295 * How can we know if extra cooling is
5296 * available? PCI ID, VTB, something else?
5297 */
5298 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5299 dev_priv->max_cdclk_freq = 450000;
5300 else if (IS_BDW_ULX(dev))
5301 dev_priv->max_cdclk_freq = 450000;
5302 else if (IS_BDW_ULT(dev))
5303 dev_priv->max_cdclk_freq = 540000;
5304 else
5305 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005306 } else if (IS_CHERRYVIEW(dev)) {
5307 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005308 } else if (IS_VALLEYVIEW(dev)) {
5309 dev_priv->max_cdclk_freq = 400000;
5310 } else {
5311 /* otherwise assume cdclk is fixed */
5312 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5313 }
5314
5315 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5316 dev_priv->max_cdclk_freq);
5317}
5318
5319static void intel_update_cdclk(struct drm_device *dev)
5320{
5321 struct drm_i915_private *dev_priv = dev->dev_private;
5322
5323 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5324 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5325 dev_priv->cdclk_freq);
5326
5327 /*
5328 * Program the gmbus_freq based on the cdclk frequency.
5329 * BSpec erroneously claims we should aim for 4MHz, but
5330 * in fact 1MHz is the correct frequency.
5331 */
5332 if (IS_VALLEYVIEW(dev)) {
5333 /*
5334 * Program the gmbus_freq based on the cdclk frequency.
5335 * BSpec erroneously claims we should aim for 4MHz, but
5336 * in fact 1MHz is the correct frequency.
5337 */
5338 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5339 }
5340
5341 if (dev_priv->max_cdclk_freq == 0)
5342 intel_update_max_cdclk(dev);
5343}
5344
Damien Lespiau70d0c572015-06-04 18:21:29 +01005345static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305346{
5347 struct drm_i915_private *dev_priv = dev->dev_private;
5348 uint32_t divider;
5349 uint32_t ratio;
5350 uint32_t current_freq;
5351 int ret;
5352
5353 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5354 switch (frequency) {
5355 case 144000:
5356 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5357 ratio = BXT_DE_PLL_RATIO(60);
5358 break;
5359 case 288000:
5360 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5361 ratio = BXT_DE_PLL_RATIO(60);
5362 break;
5363 case 384000:
5364 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5365 ratio = BXT_DE_PLL_RATIO(60);
5366 break;
5367 case 576000:
5368 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5369 ratio = BXT_DE_PLL_RATIO(60);
5370 break;
5371 case 624000:
5372 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5373 ratio = BXT_DE_PLL_RATIO(65);
5374 break;
5375 case 19200:
5376 /*
5377 * Bypass frequency with DE PLL disabled. Init ratio, divider
5378 * to suppress GCC warning.
5379 */
5380 ratio = 0;
5381 divider = 0;
5382 break;
5383 default:
5384 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5385
5386 return;
5387 }
5388
5389 mutex_lock(&dev_priv->rps.hw_lock);
5390 /* Inform power controller of upcoming frequency change */
5391 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5392 0x80000000);
5393 mutex_unlock(&dev_priv->rps.hw_lock);
5394
5395 if (ret) {
5396 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5397 ret, frequency);
5398 return;
5399 }
5400
5401 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5402 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5403 current_freq = current_freq * 500 + 1000;
5404
5405 /*
5406 * DE PLL has to be disabled when
5407 * - setting to 19.2MHz (bypass, PLL isn't used)
5408 * - before setting to 624MHz (PLL needs toggling)
5409 * - before setting to any frequency from 624MHz (PLL needs toggling)
5410 */
5411 if (frequency == 19200 || frequency == 624000 ||
5412 current_freq == 624000) {
5413 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5414 /* Timeout 200us */
5415 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5416 1))
5417 DRM_ERROR("timout waiting for DE PLL unlock\n");
5418 }
5419
5420 if (frequency != 19200) {
5421 uint32_t val;
5422
5423 val = I915_READ(BXT_DE_PLL_CTL);
5424 val &= ~BXT_DE_PLL_RATIO_MASK;
5425 val |= ratio;
5426 I915_WRITE(BXT_DE_PLL_CTL, val);
5427
5428 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5429 /* Timeout 200us */
5430 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5431 DRM_ERROR("timeout waiting for DE PLL lock\n");
5432
5433 val = I915_READ(CDCLK_CTL);
5434 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5435 val |= divider;
5436 /*
5437 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5438 * enable otherwise.
5439 */
5440 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5441 if (frequency >= 500000)
5442 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5443
5444 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5445 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5446 val |= (frequency - 1000) / 500;
5447 I915_WRITE(CDCLK_CTL, val);
5448 }
5449
5450 mutex_lock(&dev_priv->rps.hw_lock);
5451 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5452 DIV_ROUND_UP(frequency, 25000));
5453 mutex_unlock(&dev_priv->rps.hw_lock);
5454
5455 if (ret) {
5456 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5457 ret, frequency);
5458 return;
5459 }
5460
Damien Lespiaua47871b2015-06-04 18:21:34 +01005461 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305462}
5463
5464void broxton_init_cdclk(struct drm_device *dev)
5465{
5466 struct drm_i915_private *dev_priv = dev->dev_private;
5467 uint32_t val;
5468
5469 /*
5470 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5471 * or else the reset will hang because there is no PCH to respond.
5472 * Move the handshake programming to initialization sequence.
5473 * Previously was left up to BIOS.
5474 */
5475 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5476 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5477 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5478
5479 /* Enable PG1 for cdclk */
5480 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5481
5482 /* check if cd clock is enabled */
5483 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5484 DRM_DEBUG_KMS("Display already initialized\n");
5485 return;
5486 }
5487
5488 /*
5489 * FIXME:
5490 * - The initial CDCLK needs to be read from VBT.
5491 * Need to make this change after VBT has changes for BXT.
5492 * - check if setting the max (or any) cdclk freq is really necessary
5493 * here, it belongs to modeset time
5494 */
5495 broxton_set_cdclk(dev, 624000);
5496
5497 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005498 POSTING_READ(DBUF_CTL);
5499
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305500 udelay(10);
5501
5502 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5503 DRM_ERROR("DBuf power enable timeout!\n");
5504}
5505
5506void broxton_uninit_cdclk(struct drm_device *dev)
5507{
5508 struct drm_i915_private *dev_priv = dev->dev_private;
5509
5510 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005511 POSTING_READ(DBUF_CTL);
5512
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305513 udelay(10);
5514
5515 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5516 DRM_ERROR("DBuf power disable timeout!\n");
5517
5518 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5519 broxton_set_cdclk(dev, 19200);
5520
5521 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5522}
5523
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005524static const struct skl_cdclk_entry {
5525 unsigned int freq;
5526 unsigned int vco;
5527} skl_cdclk_frequencies[] = {
5528 { .freq = 308570, .vco = 8640 },
5529 { .freq = 337500, .vco = 8100 },
5530 { .freq = 432000, .vco = 8640 },
5531 { .freq = 450000, .vco = 8100 },
5532 { .freq = 540000, .vco = 8100 },
5533 { .freq = 617140, .vco = 8640 },
5534 { .freq = 675000, .vco = 8100 },
5535};
5536
5537static unsigned int skl_cdclk_decimal(unsigned int freq)
5538{
5539 return (freq - 1000) / 500;
5540}
5541
5542static unsigned int skl_cdclk_get_vco(unsigned int freq)
5543{
5544 unsigned int i;
5545
5546 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5547 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5548
5549 if (e->freq == freq)
5550 return e->vco;
5551 }
5552
5553 return 8100;
5554}
5555
5556static void
5557skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5558{
5559 unsigned int min_freq;
5560 u32 val;
5561
5562 /* select the minimum CDCLK before enabling DPLL 0 */
5563 val = I915_READ(CDCLK_CTL);
5564 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5565 val |= CDCLK_FREQ_337_308;
5566
5567 if (required_vco == 8640)
5568 min_freq = 308570;
5569 else
5570 min_freq = 337500;
5571
5572 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5573
5574 I915_WRITE(CDCLK_CTL, val);
5575 POSTING_READ(CDCLK_CTL);
5576
5577 /*
5578 * We always enable DPLL0 with the lowest link rate possible, but still
5579 * taking into account the VCO required to operate the eDP panel at the
5580 * desired frequency. The usual DP link rates operate with a VCO of
5581 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5582 * The modeset code is responsible for the selection of the exact link
5583 * rate later on, with the constraint of choosing a frequency that
5584 * works with required_vco.
5585 */
5586 val = I915_READ(DPLL_CTRL1);
5587
5588 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5589 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5590 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5591 if (required_vco == 8640)
5592 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5593 SKL_DPLL0);
5594 else
5595 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5596 SKL_DPLL0);
5597
5598 I915_WRITE(DPLL_CTRL1, val);
5599 POSTING_READ(DPLL_CTRL1);
5600
5601 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5602
5603 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5604 DRM_ERROR("DPLL0 not locked\n");
5605}
5606
5607static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5608{
5609 int ret;
5610 u32 val;
5611
5612 /* inform PCU we want to change CDCLK */
5613 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5614 mutex_lock(&dev_priv->rps.hw_lock);
5615 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5616 mutex_unlock(&dev_priv->rps.hw_lock);
5617
5618 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5619}
5620
5621static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5622{
5623 unsigned int i;
5624
5625 for (i = 0; i < 15; i++) {
5626 if (skl_cdclk_pcu_ready(dev_priv))
5627 return true;
5628 udelay(10);
5629 }
5630
5631 return false;
5632}
5633
5634static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5635{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005636 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005637 u32 freq_select, pcu_ack;
5638
5639 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5640
5641 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5642 DRM_ERROR("failed to inform PCU about cdclk change\n");
5643 return;
5644 }
5645
5646 /* set CDCLK_CTL */
5647 switch(freq) {
5648 case 450000:
5649 case 432000:
5650 freq_select = CDCLK_FREQ_450_432;
5651 pcu_ack = 1;
5652 break;
5653 case 540000:
5654 freq_select = CDCLK_FREQ_540;
5655 pcu_ack = 2;
5656 break;
5657 case 308570:
5658 case 337500:
5659 default:
5660 freq_select = CDCLK_FREQ_337_308;
5661 pcu_ack = 0;
5662 break;
5663 case 617140:
5664 case 675000:
5665 freq_select = CDCLK_FREQ_675_617;
5666 pcu_ack = 3;
5667 break;
5668 }
5669
5670 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5671 POSTING_READ(CDCLK_CTL);
5672
5673 /* inform PCU of the change */
5674 mutex_lock(&dev_priv->rps.hw_lock);
5675 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5676 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005677
5678 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005679}
5680
5681void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5682{
5683 /* disable DBUF power */
5684 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5685 POSTING_READ(DBUF_CTL);
5686
5687 udelay(10);
5688
5689 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5690 DRM_ERROR("DBuf power disable timeout\n");
5691
5692 /* disable DPLL0 */
5693 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5694 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5695 DRM_ERROR("Couldn't disable DPLL0\n");
5696
5697 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5698}
5699
5700void skl_init_cdclk(struct drm_i915_private *dev_priv)
5701{
5702 u32 val;
5703 unsigned int required_vco;
5704
5705 /* enable PCH reset handshake */
5706 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5707 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5708
5709 /* enable PG1 and Misc I/O */
5710 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5711
5712 /* DPLL0 already enabed !? */
5713 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5714 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5715 return;
5716 }
5717
5718 /* enable DPLL0 */
5719 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5720 skl_dpll0_enable(dev_priv, required_vco);
5721
5722 /* set CDCLK to the frequency the BIOS chose */
5723 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5724
5725 /* enable DBUF power */
5726 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5727 POSTING_READ(DBUF_CTL);
5728
5729 udelay(10);
5730
5731 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5732 DRM_ERROR("DBuf power enable timeout\n");
5733}
5734
Ville Syrjälädfcab172014-06-13 13:37:47 +03005735/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005736static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005737{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005738 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005739
Jesse Barnes586f49d2013-11-04 16:06:59 -08005740 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005741 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005742 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5743 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005744 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005745
Ville Syrjälädfcab172014-06-13 13:37:47 +03005746 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005747}
5748
5749/* Adjust CDclk dividers to allow high res or save power if possible */
5750static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5751{
5752 struct drm_i915_private *dev_priv = dev->dev_private;
5753 u32 val, cmd;
5754
Vandana Kannan164dfd22014-11-24 13:37:41 +05305755 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5756 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005757
Ville Syrjälädfcab172014-06-13 13:37:47 +03005758 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005759 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005760 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005761 cmd = 1;
5762 else
5763 cmd = 0;
5764
5765 mutex_lock(&dev_priv->rps.hw_lock);
5766 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5767 val &= ~DSPFREQGUAR_MASK;
5768 val |= (cmd << DSPFREQGUAR_SHIFT);
5769 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5770 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5771 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5772 50)) {
5773 DRM_ERROR("timed out waiting for CDclk change\n");
5774 }
5775 mutex_unlock(&dev_priv->rps.hw_lock);
5776
Ville Syrjälä54433e92015-05-26 20:42:31 +03005777 mutex_lock(&dev_priv->sb_lock);
5778
Ville Syrjälädfcab172014-06-13 13:37:47 +03005779 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005780 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005781
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005782 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005783
Jesse Barnes30a970c2013-11-04 13:48:12 -08005784 /* adjust cdclk divider */
5785 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005786 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005787 val |= divider;
5788 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005789
5790 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5791 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5792 50))
5793 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005794 }
5795
Jesse Barnes30a970c2013-11-04 13:48:12 -08005796 /* adjust self-refresh exit latency value */
5797 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5798 val &= ~0x7f;
5799
5800 /*
5801 * For high bandwidth configs, we set a higher latency in the bunit
5802 * so that the core display fetch happens in time to avoid underruns.
5803 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005804 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005805 val |= 4500 / 250; /* 4.5 usec */
5806 else
5807 val |= 3000 / 250; /* 3.0 usec */
5808 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005809
Ville Syrjäläa5805162015-05-26 20:42:30 +03005810 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005811
Ville Syrjäläb6283052015-06-03 15:45:07 +03005812 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005813}
5814
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005815static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5816{
5817 struct drm_i915_private *dev_priv = dev->dev_private;
5818 u32 val, cmd;
5819
Vandana Kannan164dfd22014-11-24 13:37:41 +05305820 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5821 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005822
5823 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005824 case 333333:
5825 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005826 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005827 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005828 break;
5829 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005830 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005831 return;
5832 }
5833
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005834 /*
5835 * Specs are full of misinformation, but testing on actual
5836 * hardware has shown that we just need to write the desired
5837 * CCK divider into the Punit register.
5838 */
5839 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5840
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005841 mutex_lock(&dev_priv->rps.hw_lock);
5842 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5843 val &= ~DSPFREQGUAR_MASK_CHV;
5844 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5845 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5846 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5847 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5848 50)) {
5849 DRM_ERROR("timed out waiting for CDclk change\n");
5850 }
5851 mutex_unlock(&dev_priv->rps.hw_lock);
5852
Ville Syrjäläb6283052015-06-03 15:45:07 +03005853 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005854}
5855
Jesse Barnes30a970c2013-11-04 13:48:12 -08005856static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5857 int max_pixclk)
5858{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005859 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005860 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005861
Jesse Barnes30a970c2013-11-04 13:48:12 -08005862 /*
5863 * Really only a few cases to deal with, as only 4 CDclks are supported:
5864 * 200MHz
5865 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005866 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005867 * 400MHz (VLV only)
5868 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5869 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005870 *
5871 * We seem to get an unstable or solid color picture at 200MHz.
5872 * Not sure what's wrong. For now use 200MHz only when all pipes
5873 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005874 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005875 if (!IS_CHERRYVIEW(dev_priv) &&
5876 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005877 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005878 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005879 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005880 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005881 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005882 else
5883 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005884}
5885
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305886static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5887 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005888{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305889 /*
5890 * FIXME:
5891 * - remove the guardband, it's not needed on BXT
5892 * - set 19.2MHz bypass frequency if there are no active pipes
5893 */
5894 if (max_pixclk > 576000*9/10)
5895 return 624000;
5896 else if (max_pixclk > 384000*9/10)
5897 return 576000;
5898 else if (max_pixclk > 288000*9/10)
5899 return 384000;
5900 else if (max_pixclk > 144000*9/10)
5901 return 288000;
5902 else
5903 return 144000;
5904}
5905
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005906/* Compute the max pixel clock for new configuration. Uses atomic state if
5907 * that's non-NULL, look at current state otherwise. */
5908static int intel_mode_max_pixclk(struct drm_device *dev,
5909 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005910{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005911 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005912 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005913 int max_pixclk = 0;
5914
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005915 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005916 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005917 if (IS_ERR(crtc_state))
5918 return PTR_ERR(crtc_state);
5919
5920 if (!crtc_state->base.enable)
5921 continue;
5922
5923 max_pixclk = max(max_pixclk,
5924 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925 }
5926
5927 return max_pixclk;
5928}
5929
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005930static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005931{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005932 struct drm_device *dev = state->dev;
5933 struct drm_i915_private *dev_priv = dev->dev_private;
5934 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005935
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005936 if (max_pixclk < 0)
5937 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005938
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005939 to_intel_atomic_state(state)->cdclk =
5940 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305941
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005942 return 0;
5943}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005944
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005945static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5946{
5947 struct drm_device *dev = state->dev;
5948 struct drm_i915_private *dev_priv = dev->dev_private;
5949 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005950
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005951 if (max_pixclk < 0)
5952 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005953
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005954 to_intel_atomic_state(state)->cdclk =
5955 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005956
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005957 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005958}
5959
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005960static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5961{
5962 unsigned int credits, default_credits;
5963
5964 if (IS_CHERRYVIEW(dev_priv))
5965 default_credits = PFI_CREDIT(12);
5966 else
5967 default_credits = PFI_CREDIT(8);
5968
Vandana Kannan164dfd22014-11-24 13:37:41 +05305969 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005970 /* CHV suggested value is 31 or 63 */
5971 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005972 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005973 else
5974 credits = PFI_CREDIT(15);
5975 } else {
5976 credits = default_credits;
5977 }
5978
5979 /*
5980 * WA - write default credits before re-programming
5981 * FIXME: should we also set the resend bit here?
5982 */
5983 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5984 default_credits);
5985
5986 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5987 credits | PFI_CREDIT_RESEND);
5988
5989 /*
5990 * FIXME is this guaranteed to clear
5991 * immediately or should we poll for it?
5992 */
5993 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5994}
5995
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005996static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005997{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005998 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005999 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006000 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006001
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006002 /*
6003 * FIXME: We can end up here with all power domains off, yet
6004 * with a CDCLK frequency other than the minimum. To account
6005 * for this take the PIPE-A power domain, which covers the HW
6006 * blocks needed for the following programming. This can be
6007 * removed once it's guaranteed that we get here either with
6008 * the minimum CDCLK set, or the required power domains
6009 * enabled.
6010 */
6011 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006012
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006013 if (IS_CHERRYVIEW(dev))
6014 cherryview_set_cdclk(dev, req_cdclk);
6015 else
6016 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006017
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006018 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006019
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006020 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006021}
6022
Jesse Barnes89b667f2013-04-18 14:51:36 -07006023static void valleyview_crtc_enable(struct drm_crtc *crtc)
6024{
6025 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006026 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6028 struct intel_encoder *encoder;
6029 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006030 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006031
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006032 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006033 return;
6034
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006035 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306036
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006037 if (!is_dsi) {
6038 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006039 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006040 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006041 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006042 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006043
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006044 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306045 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006046
6047 intel_set_pipe_timings(intel_crtc);
6048
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006049 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6050 struct drm_i915_private *dev_priv = dev->dev_private;
6051
6052 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6053 I915_WRITE(CHV_CANVAS(pipe), 0);
6054 }
6055
Daniel Vetter5b18e572014-04-24 23:55:06 +02006056 i9xx_set_pipeconf(intel_crtc);
6057
Jesse Barnes89b667f2013-04-18 14:51:36 -07006058 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006059
Daniel Vettera72e4c92014-09-30 10:56:47 +02006060 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006061
Jesse Barnes89b667f2013-04-18 14:51:36 -07006062 for_each_encoder_on_crtc(dev, crtc, encoder)
6063 if (encoder->pre_pll_enable)
6064 encoder->pre_pll_enable(encoder);
6065
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006066 if (!is_dsi) {
6067 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006068 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006069 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006070 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006071 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006072
6073 for_each_encoder_on_crtc(dev, crtc, encoder)
6074 if (encoder->pre_enable)
6075 encoder->pre_enable(encoder);
6076
Jesse Barnes2dd24552013-04-25 12:55:01 -07006077 i9xx_pfit_enable(intel_crtc);
6078
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006079 intel_crtc_load_lut(crtc);
6080
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006081 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006082
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006083 assert_vblank_disabled(crtc);
6084 drm_crtc_vblank_on(crtc);
6085
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006086 for_each_encoder_on_crtc(dev, crtc, encoder)
6087 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006088}
6089
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006090static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6091{
6092 struct drm_device *dev = crtc->base.dev;
6093 struct drm_i915_private *dev_priv = dev->dev_private;
6094
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006095 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6096 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006097}
6098
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006099static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006100{
6101 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006102 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006104 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006105 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006106
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006107 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006108 return;
6109
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006110 i9xx_set_pll_dividers(intel_crtc);
6111
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006112 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306113 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006114
6115 intel_set_pipe_timings(intel_crtc);
6116
Daniel Vetter5b18e572014-04-24 23:55:06 +02006117 i9xx_set_pipeconf(intel_crtc);
6118
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006119 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006120
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006121 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006122 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006123
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006124 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006125 if (encoder->pre_enable)
6126 encoder->pre_enable(encoder);
6127
Daniel Vetterf6736a12013-06-05 13:34:30 +02006128 i9xx_enable_pll(intel_crtc);
6129
Jesse Barnes2dd24552013-04-25 12:55:01 -07006130 i9xx_pfit_enable(intel_crtc);
6131
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006132 intel_crtc_load_lut(crtc);
6133
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006134 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006135 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006136
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006137 assert_vblank_disabled(crtc);
6138 drm_crtc_vblank_on(crtc);
6139
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006140 for_each_encoder_on_crtc(dev, crtc, encoder)
6141 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006142}
6143
Daniel Vetter87476d62013-04-11 16:29:06 +02006144static void i9xx_pfit_disable(struct intel_crtc *crtc)
6145{
6146 struct drm_device *dev = crtc->base.dev;
6147 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006148
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006149 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006150 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006151
6152 assert_pipe_disabled(dev_priv, crtc->pipe);
6153
Daniel Vetter328d8e82013-05-08 10:36:31 +02006154 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6155 I915_READ(PFIT_CONTROL));
6156 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006157}
6158
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006159static void i9xx_crtc_disable(struct drm_crtc *crtc)
6160{
6161 struct drm_device *dev = crtc->dev;
6162 struct drm_i915_private *dev_priv = dev->dev_private;
6163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006164 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006165 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006166
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006167 /*
6168 * On gen2 planes are double buffered but the pipe isn't, so we must
6169 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006170 * We also need to wait on all gmch platforms because of the
6171 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006172 */
Imre Deak564ed192014-06-13 14:54:21 +03006173 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006174
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006175 for_each_encoder_on_crtc(dev, crtc, encoder)
6176 encoder->disable(encoder);
6177
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006178 drm_crtc_vblank_off(crtc);
6179 assert_vblank_disabled(crtc);
6180
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006181 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006182
Daniel Vetter87476d62013-04-11 16:29:06 +02006183 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006184
Jesse Barnes89b667f2013-04-18 14:51:36 -07006185 for_each_encoder_on_crtc(dev, crtc, encoder)
6186 if (encoder->post_disable)
6187 encoder->post_disable(encoder);
6188
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006189 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006190 if (IS_CHERRYVIEW(dev))
6191 chv_disable_pll(dev_priv, pipe);
6192 else if (IS_VALLEYVIEW(dev))
6193 vlv_disable_pll(dev_priv, pipe);
6194 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006195 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006196 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006197
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006198 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006199 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02006200
6201 intel_crtc->active = false;
6202 intel_update_watermarks(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006203}
6204
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006205static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006206{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006208 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006209 enum intel_display_power_domain domain;
6210 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006211
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006212 if (!intel_crtc->active)
6213 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006214
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006215 if (to_intel_plane_state(crtc->primary->state)->visible) {
6216 intel_crtc_wait_for_pending_flips(crtc);
6217 intel_pre_disable_primary(crtc);
6218 }
6219
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006220 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006221 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006222 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006223
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006224 domains = intel_crtc->enabled_power_domains;
6225 for_each_power_domain(domain, domains)
6226 intel_display_power_put(dev_priv, domain);
6227 intel_crtc->enabled_power_domains = 0;
6228}
6229
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006230/*
6231 * turn all crtc's off, but do not adjust state
6232 * This has to be paired with a call to intel_modeset_setup_hw_state.
6233 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006234int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006235{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006236 struct drm_mode_config *config = &dev->mode_config;
6237 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6238 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006239 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006240 unsigned crtc_mask = 0;
6241 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006242
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006243 if (WARN_ON(!ctx))
6244 return 0;
6245
6246 lockdep_assert_held(&ctx->ww_ctx);
6247 state = drm_atomic_state_alloc(dev);
6248 if (WARN_ON(!state))
6249 return -ENOMEM;
6250
6251 state->acquire_ctx = ctx;
6252 state->allow_modeset = true;
6253
6254 for_each_crtc(dev, crtc) {
6255 struct drm_crtc_state *crtc_state =
6256 drm_atomic_get_crtc_state(state, crtc);
6257
6258 ret = PTR_ERR_OR_ZERO(crtc_state);
6259 if (ret)
6260 goto free;
6261
6262 if (!crtc_state->active)
6263 continue;
6264
6265 crtc_state->active = false;
6266 crtc_mask |= 1 << drm_crtc_index(crtc);
6267 }
6268
6269 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006270 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006271
6272 if (!ret) {
6273 for_each_crtc(dev, crtc)
6274 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6275 crtc->state->active = true;
6276
6277 return ret;
6278 }
6279 }
6280
6281free:
6282 if (ret)
6283 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6284 drm_atomic_state_free(state);
6285 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006286}
6287
Chris Wilsonea5b2132010-08-04 13:50:23 +01006288void intel_encoder_destroy(struct drm_encoder *encoder)
6289{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006290 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006291
Chris Wilsonea5b2132010-08-04 13:50:23 +01006292 drm_encoder_cleanup(encoder);
6293 kfree(intel_encoder);
6294}
6295
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006296/* Cross check the actual hw state with our own modeset state tracking (and it's
6297 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006298static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006299{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006300 struct drm_crtc *crtc = connector->base.state->crtc;
6301
6302 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6303 connector->base.base.id,
6304 connector->base.name);
6305
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006306 if (connector->get_hw_state(connector)) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006307 struct drm_encoder *encoder = &connector->encoder->base;
6308 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006309
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006310 I915_STATE_WARN(!crtc,
6311 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006312
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006313 if (!crtc)
6314 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006315
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006316 I915_STATE_WARN(!crtc->state->active,
6317 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006318
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006319 if (!encoder)
6320 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006321
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006322 I915_STATE_WARN(conn_state->best_encoder != encoder,
6323 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006324
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006325 I915_STATE_WARN(conn_state->crtc != encoder->crtc,
6326 "attached encoder crtc differs from connector crtc\n");
6327 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006328 I915_STATE_WARN(crtc && crtc->state->active,
6329 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006330 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6331 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006332 }
6333}
6334
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006335int intel_connector_init(struct intel_connector *connector)
6336{
6337 struct drm_connector_state *connector_state;
6338
6339 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6340 if (!connector_state)
6341 return -ENOMEM;
6342
6343 connector->base.state = connector_state;
6344 return 0;
6345}
6346
6347struct intel_connector *intel_connector_alloc(void)
6348{
6349 struct intel_connector *connector;
6350
6351 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6352 if (!connector)
6353 return NULL;
6354
6355 if (intel_connector_init(connector) < 0) {
6356 kfree(connector);
6357 return NULL;
6358 }
6359
6360 return connector;
6361}
6362
Daniel Vetterf0947c32012-07-02 13:10:34 +02006363/* Simple connector->get_hw_state implementation for encoders that support only
6364 * one connector and no cloning and hence the encoder state determines the state
6365 * of the connector. */
6366bool intel_connector_get_hw_state(struct intel_connector *connector)
6367{
Daniel Vetter24929352012-07-02 20:28:59 +02006368 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006369 struct intel_encoder *encoder = connector->encoder;
6370
6371 return encoder->get_hw_state(encoder, &pipe);
6372}
6373
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006374static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006375{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006376 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6377 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006378
6379 return 0;
6380}
6381
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006382static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006383 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006384{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006385 struct drm_atomic_state *state = pipe_config->base.state;
6386 struct intel_crtc *other_crtc;
6387 struct intel_crtc_state *other_crtc_state;
6388
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006389 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6390 pipe_name(pipe), pipe_config->fdi_lanes);
6391 if (pipe_config->fdi_lanes > 4) {
6392 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6393 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006394 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006395 }
6396
Paulo Zanonibafb6552013-11-02 21:07:44 -07006397 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006398 if (pipe_config->fdi_lanes > 2) {
6399 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6400 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006401 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006402 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006403 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006404 }
6405 }
6406
6407 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006408 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006409
6410 /* Ivybridge 3 pipe is really complicated */
6411 switch (pipe) {
6412 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006413 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006414 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006415 if (pipe_config->fdi_lanes <= 2)
6416 return 0;
6417
6418 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6419 other_crtc_state =
6420 intel_atomic_get_crtc_state(state, other_crtc);
6421 if (IS_ERR(other_crtc_state))
6422 return PTR_ERR(other_crtc_state);
6423
6424 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006425 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6426 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006427 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006428 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006429 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006430 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006431 if (pipe_config->fdi_lanes > 2) {
6432 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6433 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006434 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006435 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006436
6437 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6438 other_crtc_state =
6439 intel_atomic_get_crtc_state(state, other_crtc);
6440 if (IS_ERR(other_crtc_state))
6441 return PTR_ERR(other_crtc_state);
6442
6443 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006444 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006445 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006446 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006447 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006448 default:
6449 BUG();
6450 }
6451}
6452
Daniel Vettere29c22c2013-02-21 00:00:16 +01006453#define RETRY 1
6454static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006455 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006456{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006457 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006458 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006459 int lane, link_bw, fdi_dotclock, ret;
6460 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006461
Daniel Vettere29c22c2013-02-21 00:00:16 +01006462retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006463 /* FDI is a binary signal running at ~2.7GHz, encoding
6464 * each output octet as 10 bits. The actual frequency
6465 * is stored as a divider into a 100MHz clock, and the
6466 * mode pixel clock is stored in units of 1KHz.
6467 * Hence the bw of each lane in terms of the mode signal
6468 * is:
6469 */
6470 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6471
Damien Lespiau241bfc32013-09-25 16:45:37 +01006472 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006473
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006474 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006475 pipe_config->pipe_bpp);
6476
6477 pipe_config->fdi_lanes = lane;
6478
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006479 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006480 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006481
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006482 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6483 intel_crtc->pipe, pipe_config);
6484 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006485 pipe_config->pipe_bpp -= 2*3;
6486 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6487 pipe_config->pipe_bpp);
6488 needs_recompute = true;
6489 pipe_config->bw_constrained = true;
6490
6491 goto retry;
6492 }
6493
6494 if (needs_recompute)
6495 return RETRY;
6496
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006498}
6499
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006500static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6501 struct intel_crtc_state *pipe_config)
6502{
6503 if (pipe_config->pipe_bpp > 24)
6504 return false;
6505
6506 /* HSW can handle pixel rate up to cdclk? */
6507 if (IS_HASWELL(dev_priv->dev))
6508 return true;
6509
6510 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006511 * We compare against max which means we must take
6512 * the increased cdclk requirement into account when
6513 * calculating the new cdclk.
6514 *
6515 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006516 */
6517 return ilk_pipe_pixel_rate(pipe_config) <=
6518 dev_priv->max_cdclk_freq * 95 / 100;
6519}
6520
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006521static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006522 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006523{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006524 struct drm_device *dev = crtc->base.dev;
6525 struct drm_i915_private *dev_priv = dev->dev_private;
6526
Jani Nikulad330a952014-01-21 11:24:25 +02006527 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006528 hsw_crtc_supports_ips(crtc) &&
6529 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006530}
6531
Daniel Vettera43f6e02013-06-07 23:10:32 +02006532static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006533 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006534{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006535 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006536 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006537 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006538
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006539 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006540 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006541 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006542
6543 /*
6544 * Enable pixel doubling when the dot clock
6545 * is > 90% of the (display) core speed.
6546 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006547 * GDG double wide on either pipe,
6548 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006549 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006550 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006551 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006552 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006553 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006554 }
6555
Damien Lespiau241bfc32013-09-25 16:45:37 +01006556 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006557 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006558 }
Chris Wilson89749352010-09-12 18:25:19 +01006559
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006560 /*
6561 * Pipe horizontal size must be even in:
6562 * - DVO ganged mode
6563 * - LVDS dual channel mode
6564 * - Double wide pipe
6565 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006566 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006567 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6568 pipe_config->pipe_src_w &= ~1;
6569
Damien Lespiau8693a822013-05-03 18:48:11 +01006570 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6571 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006572 */
6573 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6574 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006575 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006576
Damien Lespiauf5adf942013-06-24 18:29:34 +01006577 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006578 hsw_compute_ips_config(crtc, pipe_config);
6579
Daniel Vetter877d48d2013-04-19 11:24:43 +02006580 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006581 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006582
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006583 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006584}
6585
Ville Syrjälä1652d192015-03-31 14:12:01 +03006586static int skylake_get_display_clock_speed(struct drm_device *dev)
6587{
6588 struct drm_i915_private *dev_priv = to_i915(dev);
6589 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6590 uint32_t cdctl = I915_READ(CDCLK_CTL);
6591 uint32_t linkrate;
6592
Damien Lespiau414355a2015-06-04 18:21:31 +01006593 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006594 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006595
6596 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6597 return 540000;
6598
6599 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006600 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006601
Damien Lespiau71cd8422015-04-30 16:39:17 +01006602 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6603 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006604 /* vco 8640 */
6605 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6606 case CDCLK_FREQ_450_432:
6607 return 432000;
6608 case CDCLK_FREQ_337_308:
6609 return 308570;
6610 case CDCLK_FREQ_675_617:
6611 return 617140;
6612 default:
6613 WARN(1, "Unknown cd freq selection\n");
6614 }
6615 } else {
6616 /* vco 8100 */
6617 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6618 case CDCLK_FREQ_450_432:
6619 return 450000;
6620 case CDCLK_FREQ_337_308:
6621 return 337500;
6622 case CDCLK_FREQ_675_617:
6623 return 675000;
6624 default:
6625 WARN(1, "Unknown cd freq selection\n");
6626 }
6627 }
6628
6629 /* error case, do as if DPLL0 isn't enabled */
6630 return 24000;
6631}
6632
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006633static int broxton_get_display_clock_speed(struct drm_device *dev)
6634{
6635 struct drm_i915_private *dev_priv = to_i915(dev);
6636 uint32_t cdctl = I915_READ(CDCLK_CTL);
6637 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6638 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6639 int cdclk;
6640
6641 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6642 return 19200;
6643
6644 cdclk = 19200 * pll_ratio / 2;
6645
6646 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6647 case BXT_CDCLK_CD2X_DIV_SEL_1:
6648 return cdclk; /* 576MHz or 624MHz */
6649 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6650 return cdclk * 2 / 3; /* 384MHz */
6651 case BXT_CDCLK_CD2X_DIV_SEL_2:
6652 return cdclk / 2; /* 288MHz */
6653 case BXT_CDCLK_CD2X_DIV_SEL_4:
6654 return cdclk / 4; /* 144MHz */
6655 }
6656
6657 /* error case, do as if DE PLL isn't enabled */
6658 return 19200;
6659}
6660
Ville Syrjälä1652d192015-03-31 14:12:01 +03006661static int broadwell_get_display_clock_speed(struct drm_device *dev)
6662{
6663 struct drm_i915_private *dev_priv = dev->dev_private;
6664 uint32_t lcpll = I915_READ(LCPLL_CTL);
6665 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6666
6667 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6668 return 800000;
6669 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6670 return 450000;
6671 else if (freq == LCPLL_CLK_FREQ_450)
6672 return 450000;
6673 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6674 return 540000;
6675 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6676 return 337500;
6677 else
6678 return 675000;
6679}
6680
6681static int haswell_get_display_clock_speed(struct drm_device *dev)
6682{
6683 struct drm_i915_private *dev_priv = dev->dev_private;
6684 uint32_t lcpll = I915_READ(LCPLL_CTL);
6685 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6686
6687 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6688 return 800000;
6689 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6690 return 450000;
6691 else if (freq == LCPLL_CLK_FREQ_450)
6692 return 450000;
6693 else if (IS_HSW_ULT(dev))
6694 return 337500;
6695 else
6696 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006697}
6698
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006699static int valleyview_get_display_clock_speed(struct drm_device *dev)
6700{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006701 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006702 u32 val;
6703 int divider;
6704
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006705 if (dev_priv->hpll_freq == 0)
6706 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6707
Ville Syrjäläa5805162015-05-26 20:42:30 +03006708 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006709 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006710 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006711
6712 divider = val & DISPLAY_FREQUENCY_VALUES;
6713
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006714 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6715 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6716 "cdclk change in progress\n");
6717
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006718 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006719}
6720
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006721static int ilk_get_display_clock_speed(struct drm_device *dev)
6722{
6723 return 450000;
6724}
6725
Jesse Barnese70236a2009-09-21 10:42:27 -07006726static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006727{
Jesse Barnese70236a2009-09-21 10:42:27 -07006728 return 400000;
6729}
Jesse Barnes79e53942008-11-07 14:24:08 -08006730
Jesse Barnese70236a2009-09-21 10:42:27 -07006731static int i915_get_display_clock_speed(struct drm_device *dev)
6732{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006733 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006734}
Jesse Barnes79e53942008-11-07 14:24:08 -08006735
Jesse Barnese70236a2009-09-21 10:42:27 -07006736static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6737{
6738 return 200000;
6739}
Jesse Barnes79e53942008-11-07 14:24:08 -08006740
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006741static int pnv_get_display_clock_speed(struct drm_device *dev)
6742{
6743 u16 gcfgc = 0;
6744
6745 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6746
6747 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6748 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006749 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006750 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006751 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006752 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006753 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006754 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6755 return 200000;
6756 default:
6757 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6758 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006759 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006760 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006761 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006762 }
6763}
6764
Jesse Barnese70236a2009-09-21 10:42:27 -07006765static int i915gm_get_display_clock_speed(struct drm_device *dev)
6766{
6767 u16 gcfgc = 0;
6768
6769 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6770
6771 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006772 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006773 else {
6774 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6775 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006776 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006777 default:
6778 case GC_DISPLAY_CLOCK_190_200_MHZ:
6779 return 190000;
6780 }
6781 }
6782}
Jesse Barnes79e53942008-11-07 14:24:08 -08006783
Jesse Barnese70236a2009-09-21 10:42:27 -07006784static int i865_get_display_clock_speed(struct drm_device *dev)
6785{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006786 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006787}
6788
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006789static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006790{
6791 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006792
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006793 /*
6794 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6795 * encoding is different :(
6796 * FIXME is this the right way to detect 852GM/852GMV?
6797 */
6798 if (dev->pdev->revision == 0x1)
6799 return 133333;
6800
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006801 pci_bus_read_config_word(dev->pdev->bus,
6802 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6803
Jesse Barnese70236a2009-09-21 10:42:27 -07006804 /* Assume that the hardware is in the high speed state. This
6805 * should be the default.
6806 */
6807 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6808 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006809 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006810 case GC_CLOCK_100_200:
6811 return 200000;
6812 case GC_CLOCK_166_250:
6813 return 250000;
6814 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006815 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006816 case GC_CLOCK_133_266:
6817 case GC_CLOCK_133_266_2:
6818 case GC_CLOCK_166_266:
6819 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006820 }
6821
6822 /* Shouldn't happen */
6823 return 0;
6824}
6825
6826static int i830_get_display_clock_speed(struct drm_device *dev)
6827{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006828 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006829}
6830
Ville Syrjälä34edce22015-05-22 11:22:33 +03006831static unsigned int intel_hpll_vco(struct drm_device *dev)
6832{
6833 struct drm_i915_private *dev_priv = dev->dev_private;
6834 static const unsigned int blb_vco[8] = {
6835 [0] = 3200000,
6836 [1] = 4000000,
6837 [2] = 5333333,
6838 [3] = 4800000,
6839 [4] = 6400000,
6840 };
6841 static const unsigned int pnv_vco[8] = {
6842 [0] = 3200000,
6843 [1] = 4000000,
6844 [2] = 5333333,
6845 [3] = 4800000,
6846 [4] = 2666667,
6847 };
6848 static const unsigned int cl_vco[8] = {
6849 [0] = 3200000,
6850 [1] = 4000000,
6851 [2] = 5333333,
6852 [3] = 6400000,
6853 [4] = 3333333,
6854 [5] = 3566667,
6855 [6] = 4266667,
6856 };
6857 static const unsigned int elk_vco[8] = {
6858 [0] = 3200000,
6859 [1] = 4000000,
6860 [2] = 5333333,
6861 [3] = 4800000,
6862 };
6863 static const unsigned int ctg_vco[8] = {
6864 [0] = 3200000,
6865 [1] = 4000000,
6866 [2] = 5333333,
6867 [3] = 6400000,
6868 [4] = 2666667,
6869 [5] = 4266667,
6870 };
6871 const unsigned int *vco_table;
6872 unsigned int vco;
6873 uint8_t tmp = 0;
6874
6875 /* FIXME other chipsets? */
6876 if (IS_GM45(dev))
6877 vco_table = ctg_vco;
6878 else if (IS_G4X(dev))
6879 vco_table = elk_vco;
6880 else if (IS_CRESTLINE(dev))
6881 vco_table = cl_vco;
6882 else if (IS_PINEVIEW(dev))
6883 vco_table = pnv_vco;
6884 else if (IS_G33(dev))
6885 vco_table = blb_vco;
6886 else
6887 return 0;
6888
6889 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6890
6891 vco = vco_table[tmp & 0x7];
6892 if (vco == 0)
6893 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6894 else
6895 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6896
6897 return vco;
6898}
6899
6900static int gm45_get_display_clock_speed(struct drm_device *dev)
6901{
6902 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6903 uint16_t tmp = 0;
6904
6905 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6906
6907 cdclk_sel = (tmp >> 12) & 0x1;
6908
6909 switch (vco) {
6910 case 2666667:
6911 case 4000000:
6912 case 5333333:
6913 return cdclk_sel ? 333333 : 222222;
6914 case 3200000:
6915 return cdclk_sel ? 320000 : 228571;
6916 default:
6917 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6918 return 222222;
6919 }
6920}
6921
6922static int i965gm_get_display_clock_speed(struct drm_device *dev)
6923{
6924 static const uint8_t div_3200[] = { 16, 10, 8 };
6925 static const uint8_t div_4000[] = { 20, 12, 10 };
6926 static const uint8_t div_5333[] = { 24, 16, 14 };
6927 const uint8_t *div_table;
6928 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6929 uint16_t tmp = 0;
6930
6931 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6932
6933 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6934
6935 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6936 goto fail;
6937
6938 switch (vco) {
6939 case 3200000:
6940 div_table = div_3200;
6941 break;
6942 case 4000000:
6943 div_table = div_4000;
6944 break;
6945 case 5333333:
6946 div_table = div_5333;
6947 break;
6948 default:
6949 goto fail;
6950 }
6951
6952 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6953
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006954fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006955 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6956 return 200000;
6957}
6958
6959static int g33_get_display_clock_speed(struct drm_device *dev)
6960{
6961 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6962 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6963 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6964 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6965 const uint8_t *div_table;
6966 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6967 uint16_t tmp = 0;
6968
6969 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6970
6971 cdclk_sel = (tmp >> 4) & 0x7;
6972
6973 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6974 goto fail;
6975
6976 switch (vco) {
6977 case 3200000:
6978 div_table = div_3200;
6979 break;
6980 case 4000000:
6981 div_table = div_4000;
6982 break;
6983 case 4800000:
6984 div_table = div_4800;
6985 break;
6986 case 5333333:
6987 div_table = div_5333;
6988 break;
6989 default:
6990 goto fail;
6991 }
6992
6993 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6994
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006995fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006996 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6997 return 190476;
6998}
6999
Zhenyu Wang2c072452009-06-05 15:38:42 +08007000static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007001intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007002{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007003 while (*num > DATA_LINK_M_N_MASK ||
7004 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007005 *num >>= 1;
7006 *den >>= 1;
7007 }
7008}
7009
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007010static void compute_m_n(unsigned int m, unsigned int n,
7011 uint32_t *ret_m, uint32_t *ret_n)
7012{
7013 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7014 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7015 intel_reduce_m_n_ratio(ret_m, ret_n);
7016}
7017
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007018void
7019intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7020 int pixel_clock, int link_clock,
7021 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007022{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007023 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007024
7025 compute_m_n(bits_per_pixel * pixel_clock,
7026 link_clock * nlanes * 8,
7027 &m_n->gmch_m, &m_n->gmch_n);
7028
7029 compute_m_n(pixel_clock, link_clock,
7030 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007031}
7032
Chris Wilsona7615032011-01-12 17:04:08 +00007033static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7034{
Jani Nikulad330a952014-01-21 11:24:25 +02007035 if (i915.panel_use_ssc >= 0)
7036 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007037 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007038 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007039}
7040
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007041static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7042 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007043{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007044 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007045 struct drm_i915_private *dev_priv = dev->dev_private;
7046 int refclk;
7047
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007048 WARN_ON(!crtc_state->base.state);
7049
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007050 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007051 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007052 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007053 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007054 refclk = dev_priv->vbt.lvds_ssc_freq;
7055 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007056 } else if (!IS_GEN2(dev)) {
7057 refclk = 96000;
7058 } else {
7059 refclk = 48000;
7060 }
7061
7062 return refclk;
7063}
7064
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007065static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007066{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007067 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007068}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007069
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007070static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7071{
7072 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007073}
7074
Daniel Vetterf47709a2013-03-28 10:42:02 +01007075static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007076 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007077 intel_clock_t *reduced_clock)
7078{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007079 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007080 u32 fp, fp2 = 0;
7081
7082 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007083 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007084 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007085 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007086 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007087 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007088 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007089 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007090 }
7091
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007092 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007093
Daniel Vetterf47709a2013-03-28 10:42:02 +01007094 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007095 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007096 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007097 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007098 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007099 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007100 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007101 }
7102}
7103
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007104static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7105 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007106{
7107 u32 reg_val;
7108
7109 /*
7110 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7111 * and set it to a reasonable value instead.
7112 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007113 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007114 reg_val &= 0xffffff00;
7115 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007116 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007117
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007118 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007119 reg_val &= 0x8cffffff;
7120 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007121 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007122
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007123 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007124 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007125 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007126
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007127 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007128 reg_val &= 0x00ffffff;
7129 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007130 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007131}
7132
Daniel Vetterb5518422013-05-03 11:49:48 +02007133static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7134 struct intel_link_m_n *m_n)
7135{
7136 struct drm_device *dev = crtc->base.dev;
7137 struct drm_i915_private *dev_priv = dev->dev_private;
7138 int pipe = crtc->pipe;
7139
Daniel Vettere3b95f12013-05-03 11:49:49 +02007140 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7141 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7142 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7143 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007144}
7145
7146static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007147 struct intel_link_m_n *m_n,
7148 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007149{
7150 struct drm_device *dev = crtc->base.dev;
7151 struct drm_i915_private *dev_priv = dev->dev_private;
7152 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007153 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007154
7155 if (INTEL_INFO(dev)->gen >= 5) {
7156 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7157 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7158 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7159 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007160 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7161 * for gen < 8) and if DRRS is supported (to make sure the
7162 * registers are not unnecessarily accessed).
7163 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307164 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007165 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007166 I915_WRITE(PIPE_DATA_M2(transcoder),
7167 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7168 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7169 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7170 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7171 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007172 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007173 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7174 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7175 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7176 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007177 }
7178}
7179
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307180void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007181{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307182 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7183
7184 if (m_n == M1_N1) {
7185 dp_m_n = &crtc->config->dp_m_n;
7186 dp_m2_n2 = &crtc->config->dp_m2_n2;
7187 } else if (m_n == M2_N2) {
7188
7189 /*
7190 * M2_N2 registers are not supported. Hence m2_n2 divider value
7191 * needs to be programmed into M1_N1.
7192 */
7193 dp_m_n = &crtc->config->dp_m2_n2;
7194 } else {
7195 DRM_ERROR("Unsupported divider value\n");
7196 return;
7197 }
7198
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007199 if (crtc->config->has_pch_encoder)
7200 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007201 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307202 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007203}
7204
Daniel Vetter251ac862015-06-18 10:30:24 +02007205static void vlv_compute_dpll(struct intel_crtc *crtc,
7206 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007207{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007208 u32 dpll, dpll_md;
7209
7210 /*
7211 * Enable DPIO clock input. We should never disable the reference
7212 * clock for pipe B, since VGA hotplug / manual detection depends
7213 * on it.
7214 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007215 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7216 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007217 /* We should never disable this, set it here for state tracking */
7218 if (crtc->pipe == PIPE_B)
7219 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7220 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007221 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007222
Ville Syrjäläd288f652014-10-28 13:20:22 +02007223 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007224 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007225 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007226}
7227
Ville Syrjäläd288f652014-10-28 13:20:22 +02007228static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007229 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007230{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007231 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007232 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007233 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007234 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007235 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007236 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007237
Ville Syrjäläa5805162015-05-26 20:42:30 +03007238 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007239
Ville Syrjäläd288f652014-10-28 13:20:22 +02007240 bestn = pipe_config->dpll.n;
7241 bestm1 = pipe_config->dpll.m1;
7242 bestm2 = pipe_config->dpll.m2;
7243 bestp1 = pipe_config->dpll.p1;
7244 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007245
Jesse Barnes89b667f2013-04-18 14:51:36 -07007246 /* See eDP HDMI DPIO driver vbios notes doc */
7247
7248 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007249 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007250 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007251
7252 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007253 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007254
7255 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007256 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007257 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007258 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007259
7260 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007261 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007262
7263 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007264 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7265 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7266 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007267 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007268
7269 /*
7270 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7271 * but we don't support that).
7272 * Note: don't use the DAC post divider as it seems unstable.
7273 */
7274 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007275 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007276
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007277 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007278 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007279
Jesse Barnes89b667f2013-04-18 14:51:36 -07007280 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007281 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007282 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7283 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007284 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007285 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007286 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007287 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007288 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007289
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007290 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007291 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007292 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007293 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007294 0x0df40000);
7295 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007297 0x0df70000);
7298 } else { /* HDMI or VGA */
7299 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007300 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007301 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007302 0x0df70000);
7303 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007304 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007305 0x0df40000);
7306 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007307
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007308 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007309 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007310 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7311 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007312 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007314
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007315 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007316 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007317}
7318
Daniel Vetter251ac862015-06-18 10:30:24 +02007319static void chv_compute_dpll(struct intel_crtc *crtc,
7320 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007321{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007322 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7323 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007324 DPLL_VCO_ENABLE;
7325 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007326 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007327
Ville Syrjäläd288f652014-10-28 13:20:22 +02007328 pipe_config->dpll_hw_state.dpll_md =
7329 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007330}
7331
Ville Syrjäläd288f652014-10-28 13:20:22 +02007332static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007333 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007334{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007335 struct drm_device *dev = crtc->base.dev;
7336 struct drm_i915_private *dev_priv = dev->dev_private;
7337 int pipe = crtc->pipe;
7338 int dpll_reg = DPLL(crtc->pipe);
7339 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307340 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007341 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307342 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307343 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007344
Ville Syrjäläd288f652014-10-28 13:20:22 +02007345 bestn = pipe_config->dpll.n;
7346 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7347 bestm1 = pipe_config->dpll.m1;
7348 bestm2 = pipe_config->dpll.m2 >> 22;
7349 bestp1 = pipe_config->dpll.p1;
7350 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307351 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307352 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307353 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007354
7355 /*
7356 * Enable Refclk and SSC
7357 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007358 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007359 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007360
Ville Syrjäläa5805162015-05-26 20:42:30 +03007361 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007362
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007363 /* p1 and p2 divider */
7364 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7365 5 << DPIO_CHV_S1_DIV_SHIFT |
7366 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7367 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7368 1 << DPIO_CHV_K_DIV_SHIFT);
7369
7370 /* Feedback post-divider - m2 */
7371 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7372
7373 /* Feedback refclk divider - n and m1 */
7374 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7375 DPIO_CHV_M1_DIV_BY_2 |
7376 1 << DPIO_CHV_N_DIV_SHIFT);
7377
7378 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307379 if (bestm2_frac)
7380 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007381
7382 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307383 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7384 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7385 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7386 if (bestm2_frac)
7387 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7388 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007389
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307390 /* Program digital lock detect threshold */
7391 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7392 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7393 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7394 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7395 if (!bestm2_frac)
7396 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7397 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7398
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007399 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307400 if (vco == 5400000) {
7401 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7402 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7403 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7404 tribuf_calcntr = 0x9;
7405 } else if (vco <= 6200000) {
7406 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7407 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7408 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7409 tribuf_calcntr = 0x9;
7410 } else if (vco <= 6480000) {
7411 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7412 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7413 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7414 tribuf_calcntr = 0x8;
7415 } else {
7416 /* Not supported. Apply the same limits as in the max case */
7417 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7418 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7419 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7420 tribuf_calcntr = 0;
7421 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007422 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7423
Ville Syrjälä968040b2015-03-11 22:52:08 +02007424 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307425 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7426 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7427 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7428
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007429 /* AFC Recal */
7430 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7431 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7432 DPIO_AFC_RECAL);
7433
Ville Syrjäläa5805162015-05-26 20:42:30 +03007434 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007435}
7436
Ville Syrjäläd288f652014-10-28 13:20:22 +02007437/**
7438 * vlv_force_pll_on - forcibly enable just the PLL
7439 * @dev_priv: i915 private structure
7440 * @pipe: pipe PLL to enable
7441 * @dpll: PLL configuration
7442 *
7443 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7444 * in cases where we need the PLL enabled even when @pipe is not going to
7445 * be enabled.
7446 */
7447void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7448 const struct dpll *dpll)
7449{
7450 struct intel_crtc *crtc =
7451 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007452 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007453 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007454 .pixel_multiplier = 1,
7455 .dpll = *dpll,
7456 };
7457
7458 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007459 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007460 chv_prepare_pll(crtc, &pipe_config);
7461 chv_enable_pll(crtc, &pipe_config);
7462 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007463 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007464 vlv_prepare_pll(crtc, &pipe_config);
7465 vlv_enable_pll(crtc, &pipe_config);
7466 }
7467}
7468
7469/**
7470 * vlv_force_pll_off - forcibly disable just the PLL
7471 * @dev_priv: i915 private structure
7472 * @pipe: pipe PLL to disable
7473 *
7474 * Disable the PLL for @pipe. To be used in cases where we need
7475 * the PLL enabled even when @pipe is not going to be enabled.
7476 */
7477void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7478{
7479 if (IS_CHERRYVIEW(dev))
7480 chv_disable_pll(to_i915(dev), pipe);
7481 else
7482 vlv_disable_pll(to_i915(dev), pipe);
7483}
7484
Daniel Vetter251ac862015-06-18 10:30:24 +02007485static void i9xx_compute_dpll(struct intel_crtc *crtc,
7486 struct intel_crtc_state *crtc_state,
7487 intel_clock_t *reduced_clock,
7488 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007489{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007490 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007491 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007492 u32 dpll;
7493 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007494 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007495
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007496 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307497
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007498 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7499 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007500
7501 dpll = DPLL_VGA_MODE_DIS;
7502
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007503 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007504 dpll |= DPLLB_MODE_LVDS;
7505 else
7506 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007507
Daniel Vetteref1b4602013-06-01 17:17:04 +02007508 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007509 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007510 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007511 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007512
7513 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007514 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007515
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007516 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007517 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007518
7519 /* compute bitmask from p1 value */
7520 if (IS_PINEVIEW(dev))
7521 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7522 else {
7523 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7524 if (IS_G4X(dev) && reduced_clock)
7525 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7526 }
7527 switch (clock->p2) {
7528 case 5:
7529 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7530 break;
7531 case 7:
7532 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7533 break;
7534 case 10:
7535 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7536 break;
7537 case 14:
7538 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7539 break;
7540 }
7541 if (INTEL_INFO(dev)->gen >= 4)
7542 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7543
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007544 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007545 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007546 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007547 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7548 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7549 else
7550 dpll |= PLL_REF_INPUT_DREFCLK;
7551
7552 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007553 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007554
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007555 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007556 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007557 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007558 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007559 }
7560}
7561
Daniel Vetter251ac862015-06-18 10:30:24 +02007562static void i8xx_compute_dpll(struct intel_crtc *crtc,
7563 struct intel_crtc_state *crtc_state,
7564 intel_clock_t *reduced_clock,
7565 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007566{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007567 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007568 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007570 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007571
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007572 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307573
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007574 dpll = DPLL_VGA_MODE_DIS;
7575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007576 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007577 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7578 } else {
7579 if (clock->p1 == 2)
7580 dpll |= PLL_P1_DIVIDE_BY_TWO;
7581 else
7582 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7583 if (clock->p2 == 4)
7584 dpll |= PLL_P2_DIVIDE_BY_4;
7585 }
7586
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007587 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007588 dpll |= DPLL_DVO_2X_MODE;
7589
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007590 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007591 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7592 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7593 else
7594 dpll |= PLL_REF_INPUT_DREFCLK;
7595
7596 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007597 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007598}
7599
Daniel Vetter8a654f32013-06-01 17:16:22 +02007600static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007601{
7602 struct drm_device *dev = intel_crtc->base.dev;
7603 struct drm_i915_private *dev_priv = dev->dev_private;
7604 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007605 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007606 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007607 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007608 uint32_t crtc_vtotal, crtc_vblank_end;
7609 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007610
7611 /* We need to be careful not to changed the adjusted mode, for otherwise
7612 * the hw state checker will get angry at the mismatch. */
7613 crtc_vtotal = adjusted_mode->crtc_vtotal;
7614 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007615
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007616 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007617 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007618 crtc_vtotal -= 1;
7619 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007620
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007621 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007622 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7623 else
7624 vsyncshift = adjusted_mode->crtc_hsync_start -
7625 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007626 if (vsyncshift < 0)
7627 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007628 }
7629
7630 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007631 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007632
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007633 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007634 (adjusted_mode->crtc_hdisplay - 1) |
7635 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007636 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007637 (adjusted_mode->crtc_hblank_start - 1) |
7638 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007639 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007640 (adjusted_mode->crtc_hsync_start - 1) |
7641 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7642
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007643 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007644 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007645 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007646 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007647 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007648 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007649 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007650 (adjusted_mode->crtc_vsync_start - 1) |
7651 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7652
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007653 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7654 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7655 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7656 * bits. */
7657 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7658 (pipe == PIPE_B || pipe == PIPE_C))
7659 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7660
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007661 /* pipesrc controls the size that is scaled from, which should
7662 * always be the user's requested size.
7663 */
7664 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007665 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7666 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007667}
7668
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007669static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007670 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007671{
7672 struct drm_device *dev = crtc->base.dev;
7673 struct drm_i915_private *dev_priv = dev->dev_private;
7674 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7675 uint32_t tmp;
7676
7677 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007678 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7679 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007680 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007681 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7682 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007683 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007684 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7685 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007686
7687 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007688 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7689 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007690 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007691 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7692 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007693 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007694 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7695 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007696
7697 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007698 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7699 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7700 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007701 }
7702
7703 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007704 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7705 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7706
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007707 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7708 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007709}
7710
Daniel Vetterf6a83282014-02-11 15:28:57 -08007711void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007712 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007713{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007714 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7715 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7716 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7717 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007718
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007719 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7720 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7721 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7722 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007723
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007724 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007725 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007726
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007727 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7728 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007729
7730 mode->hsync = drm_mode_hsync(mode);
7731 mode->vrefresh = drm_mode_vrefresh(mode);
7732 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007733}
7734
Daniel Vetter84b046f2013-02-19 18:48:54 +01007735static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7736{
7737 struct drm_device *dev = intel_crtc->base.dev;
7738 struct drm_i915_private *dev_priv = dev->dev_private;
7739 uint32_t pipeconf;
7740
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007741 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007742
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007743 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7744 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7745 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007746
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007747 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007748 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007749
Daniel Vetterff9ce462013-04-24 14:57:17 +02007750 /* only g4x and later have fancy bpc/dither controls */
7751 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007752 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007753 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007754 pipeconf |= PIPECONF_DITHER_EN |
7755 PIPECONF_DITHER_TYPE_SP;
7756
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007757 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007758 case 18:
7759 pipeconf |= PIPECONF_6BPC;
7760 break;
7761 case 24:
7762 pipeconf |= PIPECONF_8BPC;
7763 break;
7764 case 30:
7765 pipeconf |= PIPECONF_10BPC;
7766 break;
7767 default:
7768 /* Case prevented by intel_choose_pipe_bpp_dither. */
7769 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007770 }
7771 }
7772
7773 if (HAS_PIPE_CXSR(dev)) {
7774 if (intel_crtc->lowfreq_avail) {
7775 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7776 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7777 } else {
7778 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007779 }
7780 }
7781
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007782 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007783 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007784 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007785 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7786 else
7787 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7788 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007789 pipeconf |= PIPECONF_PROGRESSIVE;
7790
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007791 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007792 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007793
Daniel Vetter84b046f2013-02-19 18:48:54 +01007794 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7795 POSTING_READ(PIPECONF(intel_crtc->pipe));
7796}
7797
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007798static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7799 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007800{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007801 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007802 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007803 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007804 intel_clock_t clock;
7805 bool ok;
7806 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007807 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007808 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007809 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007810 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007811 struct drm_connector_state *connector_state;
7812 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007813
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007814 memset(&crtc_state->dpll_hw_state, 0,
7815 sizeof(crtc_state->dpll_hw_state));
7816
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007817 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007818 if (connector_state->crtc != &crtc->base)
7819 continue;
7820
7821 encoder = to_intel_encoder(connector_state->best_encoder);
7822
Chris Wilson5eddb702010-09-11 13:48:45 +01007823 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007824 case INTEL_OUTPUT_DSI:
7825 is_dsi = true;
7826 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007827 default:
7828 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007829 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007830
Eric Anholtc751ce42010-03-25 11:48:48 -07007831 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007832 }
7833
Jani Nikulaf2335332013-09-13 11:03:09 +03007834 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007835 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007836
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007837 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007838 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007839
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007840 /*
7841 * Returns a set of divisors for the desired target clock with
7842 * the given refclk, or FALSE. The returned values represent
7843 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7844 * 2) / p1 / p2.
7845 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007846 limit = intel_limit(crtc_state, refclk);
7847 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007848 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007849 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007850 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007851 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7852 return -EINVAL;
7853 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007854
Jani Nikulaf2335332013-09-13 11:03:09 +03007855 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007856 crtc_state->dpll.n = clock.n;
7857 crtc_state->dpll.m1 = clock.m1;
7858 crtc_state->dpll.m2 = clock.m2;
7859 crtc_state->dpll.p1 = clock.p1;
7860 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007861 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007862
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007863 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007864 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007865 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007866 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007867 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007868 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007869 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007870 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007871 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007872 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007873 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007874
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007875 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007876}
7877
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007878static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007879 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007880{
7881 struct drm_device *dev = crtc->base.dev;
7882 struct drm_i915_private *dev_priv = dev->dev_private;
7883 uint32_t tmp;
7884
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007885 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7886 return;
7887
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007888 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007889 if (!(tmp & PFIT_ENABLE))
7890 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007891
Daniel Vetter06922822013-07-11 13:35:40 +02007892 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007893 if (INTEL_INFO(dev)->gen < 4) {
7894 if (crtc->pipe != PIPE_B)
7895 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007896 } else {
7897 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7898 return;
7899 }
7900
Daniel Vetter06922822013-07-11 13:35:40 +02007901 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007902 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7903 if (INTEL_INFO(dev)->gen < 5)
7904 pipe_config->gmch_pfit.lvds_border_bits =
7905 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7906}
7907
Jesse Barnesacbec812013-09-20 11:29:32 -07007908static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007909 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007910{
7911 struct drm_device *dev = crtc->base.dev;
7912 struct drm_i915_private *dev_priv = dev->dev_private;
7913 int pipe = pipe_config->cpu_transcoder;
7914 intel_clock_t clock;
7915 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007916 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007917
Shobhit Kumarf573de52014-07-30 20:32:37 +05307918 /* In case of MIPI DPLL will not even be used */
7919 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7920 return;
7921
Ville Syrjäläa5805162015-05-26 20:42:30 +03007922 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007923 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007924 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007925
7926 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7927 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7928 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7929 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7930 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7931
Imre Deakdccbea32015-06-22 23:35:51 +03007932 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007933}
7934
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007935static void
7936i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7937 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007938{
7939 struct drm_device *dev = crtc->base.dev;
7940 struct drm_i915_private *dev_priv = dev->dev_private;
7941 u32 val, base, offset;
7942 int pipe = crtc->pipe, plane = crtc->plane;
7943 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007944 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007945 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007946 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007947
Damien Lespiau42a7b082015-02-05 19:35:13 +00007948 val = I915_READ(DSPCNTR(plane));
7949 if (!(val & DISPLAY_PLANE_ENABLE))
7950 return;
7951
Damien Lespiaud9806c92015-01-21 14:07:19 +00007952 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007953 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007954 DRM_DEBUG_KMS("failed to alloc fb\n");
7955 return;
7956 }
7957
Damien Lespiau1b842c82015-01-21 13:50:54 +00007958 fb = &intel_fb->base;
7959
Daniel Vetter18c52472015-02-10 17:16:09 +00007960 if (INTEL_INFO(dev)->gen >= 4) {
7961 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007962 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007963 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7964 }
7965 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007966
7967 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007968 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007969 fb->pixel_format = fourcc;
7970 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007971
7972 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007973 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007974 offset = I915_READ(DSPTILEOFF(plane));
7975 else
7976 offset = I915_READ(DSPLINOFF(plane));
7977 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7978 } else {
7979 base = I915_READ(DSPADDR(plane));
7980 }
7981 plane_config->base = base;
7982
7983 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007984 fb->width = ((val >> 16) & 0xfff) + 1;
7985 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007986
7987 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007988 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007989
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007990 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007991 fb->pixel_format,
7992 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007993
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007994 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007995
Damien Lespiau2844a922015-01-20 12:51:48 +00007996 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7997 pipe_name(pipe), plane, fb->width, fb->height,
7998 fb->bits_per_pixel, base, fb->pitches[0],
7999 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008000
Damien Lespiau2d140302015-02-05 17:22:18 +00008001 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008002}
8003
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008004static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008005 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008006{
8007 struct drm_device *dev = crtc->base.dev;
8008 struct drm_i915_private *dev_priv = dev->dev_private;
8009 int pipe = pipe_config->cpu_transcoder;
8010 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8011 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008012 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008013 int refclk = 100000;
8014
Ville Syrjäläa5805162015-05-26 20:42:30 +03008015 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008016 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8017 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8018 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8019 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008020 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008021 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008022
8023 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008024 clock.m2 = (pll_dw0 & 0xff) << 22;
8025 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8026 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008027 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8028 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8029 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8030
Imre Deakdccbea32015-06-22 23:35:51 +03008031 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008032}
8033
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008034static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008035 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008036{
8037 struct drm_device *dev = crtc->base.dev;
8038 struct drm_i915_private *dev_priv = dev->dev_private;
8039 uint32_t tmp;
8040
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008041 if (!intel_display_power_is_enabled(dev_priv,
8042 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008043 return false;
8044
Daniel Vettere143a212013-07-04 12:01:15 +02008045 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008046 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008047
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008048 tmp = I915_READ(PIPECONF(crtc->pipe));
8049 if (!(tmp & PIPECONF_ENABLE))
8050 return false;
8051
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008052 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8053 switch (tmp & PIPECONF_BPC_MASK) {
8054 case PIPECONF_6BPC:
8055 pipe_config->pipe_bpp = 18;
8056 break;
8057 case PIPECONF_8BPC:
8058 pipe_config->pipe_bpp = 24;
8059 break;
8060 case PIPECONF_10BPC:
8061 pipe_config->pipe_bpp = 30;
8062 break;
8063 default:
8064 break;
8065 }
8066 }
8067
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008068 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8069 pipe_config->limited_color_range = true;
8070
Ville Syrjälä282740f2013-09-04 18:30:03 +03008071 if (INTEL_INFO(dev)->gen < 4)
8072 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8073
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008074 intel_get_pipe_timings(crtc, pipe_config);
8075
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008076 i9xx_get_pfit_config(crtc, pipe_config);
8077
Daniel Vetter6c49f242013-06-06 12:45:25 +02008078 if (INTEL_INFO(dev)->gen >= 4) {
8079 tmp = I915_READ(DPLL_MD(crtc->pipe));
8080 pipe_config->pixel_multiplier =
8081 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8082 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008083 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008084 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8085 tmp = I915_READ(DPLL(crtc->pipe));
8086 pipe_config->pixel_multiplier =
8087 ((tmp & SDVO_MULTIPLIER_MASK)
8088 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8089 } else {
8090 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8091 * port and will be fixed up in the encoder->get_config
8092 * function. */
8093 pipe_config->pixel_multiplier = 1;
8094 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008095 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8096 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008097 /*
8098 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8099 * on 830. Filter it out here so that we don't
8100 * report errors due to that.
8101 */
8102 if (IS_I830(dev))
8103 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8104
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008105 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8106 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008107 } else {
8108 /* Mask out read-only status bits. */
8109 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8110 DPLL_PORTC_READY_MASK |
8111 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008112 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008113
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008114 if (IS_CHERRYVIEW(dev))
8115 chv_crtc_clock_get(crtc, pipe_config);
8116 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008117 vlv_crtc_clock_get(crtc, pipe_config);
8118 else
8119 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008120
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008121 return true;
8122}
8123
Paulo Zanonidde86e22012-12-01 12:04:25 -02008124static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008125{
8126 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008127 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008128 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008129 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008130 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008131 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008132 bool has_ck505 = false;
8133 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008134
8135 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008136 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008137 switch (encoder->type) {
8138 case INTEL_OUTPUT_LVDS:
8139 has_panel = true;
8140 has_lvds = true;
8141 break;
8142 case INTEL_OUTPUT_EDP:
8143 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008144 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008145 has_cpu_edp = true;
8146 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008147 default:
8148 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008149 }
8150 }
8151
Keith Packard99eb6a02011-09-26 14:29:12 -07008152 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008153 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008154 can_ssc = has_ck505;
8155 } else {
8156 has_ck505 = false;
8157 can_ssc = true;
8158 }
8159
Imre Deak2de69052013-05-08 13:14:04 +03008160 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8161 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008162
8163 /* Ironlake: try to setup display ref clock before DPLL
8164 * enabling. This is only under driver's control after
8165 * PCH B stepping, previous chipset stepping should be
8166 * ignoring this setting.
8167 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008168 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008169
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008170 /* As we must carefully and slowly disable/enable each source in turn,
8171 * compute the final state we want first and check if we need to
8172 * make any changes at all.
8173 */
8174 final = val;
8175 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008176 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008177 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008178 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008179 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8180
8181 final &= ~DREF_SSC_SOURCE_MASK;
8182 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8183 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008184
Keith Packard199e5d72011-09-22 12:01:57 -07008185 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008186 final |= DREF_SSC_SOURCE_ENABLE;
8187
8188 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8189 final |= DREF_SSC1_ENABLE;
8190
8191 if (has_cpu_edp) {
8192 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8193 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8194 else
8195 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8196 } else
8197 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8198 } else {
8199 final |= DREF_SSC_SOURCE_DISABLE;
8200 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8201 }
8202
8203 if (final == val)
8204 return;
8205
8206 /* Always enable nonspread source */
8207 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8208
8209 if (has_ck505)
8210 val |= DREF_NONSPREAD_CK505_ENABLE;
8211 else
8212 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8213
8214 if (has_panel) {
8215 val &= ~DREF_SSC_SOURCE_MASK;
8216 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008217
Keith Packard199e5d72011-09-22 12:01:57 -07008218 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008219 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008220 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008221 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008222 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008223 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008224
8225 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008226 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008227 POSTING_READ(PCH_DREF_CONTROL);
8228 udelay(200);
8229
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008230 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008231
8232 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008233 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008234 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008235 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008236 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008237 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008238 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008239 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008240 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008241
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008242 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008243 POSTING_READ(PCH_DREF_CONTROL);
8244 udelay(200);
8245 } else {
8246 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8247
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008248 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008249
8250 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008251 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008252
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008253 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008254 POSTING_READ(PCH_DREF_CONTROL);
8255 udelay(200);
8256
8257 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008258 val &= ~DREF_SSC_SOURCE_MASK;
8259 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008260
8261 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008263
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008264 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008265 POSTING_READ(PCH_DREF_CONTROL);
8266 udelay(200);
8267 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008268
8269 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008270}
8271
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008272static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008273{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008274 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008275
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008276 tmp = I915_READ(SOUTH_CHICKEN2);
8277 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8278 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008279
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008280 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8281 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8282 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008283
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008284 tmp = I915_READ(SOUTH_CHICKEN2);
8285 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8286 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008287
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008288 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8289 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8290 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008291}
8292
8293/* WaMPhyProgramming:hsw */
8294static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8295{
8296 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008297
8298 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8299 tmp &= ~(0xFF << 24);
8300 tmp |= (0x12 << 24);
8301 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8302
Paulo Zanonidde86e22012-12-01 12:04:25 -02008303 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8304 tmp |= (1 << 11);
8305 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8306
8307 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8308 tmp |= (1 << 11);
8309 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8310
Paulo Zanonidde86e22012-12-01 12:04:25 -02008311 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8312 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8313 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8314
8315 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8316 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8317 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8318
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008319 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8320 tmp &= ~(7 << 13);
8321 tmp |= (5 << 13);
8322 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008323
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008324 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8325 tmp &= ~(7 << 13);
8326 tmp |= (5 << 13);
8327 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008328
8329 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8330 tmp &= ~0xFF;
8331 tmp |= 0x1C;
8332 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8333
8334 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8335 tmp &= ~0xFF;
8336 tmp |= 0x1C;
8337 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8338
8339 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8340 tmp &= ~(0xFF << 16);
8341 tmp |= (0x1C << 16);
8342 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8343
8344 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8345 tmp &= ~(0xFF << 16);
8346 tmp |= (0x1C << 16);
8347 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8348
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008349 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8350 tmp |= (1 << 27);
8351 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008352
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008353 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8354 tmp |= (1 << 27);
8355 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008356
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008357 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8358 tmp &= ~(0xF << 28);
8359 tmp |= (4 << 28);
8360 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008361
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008362 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8363 tmp &= ~(0xF << 28);
8364 tmp |= (4 << 28);
8365 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008366}
8367
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008368/* Implements 3 different sequences from BSpec chapter "Display iCLK
8369 * Programming" based on the parameters passed:
8370 * - Sequence to enable CLKOUT_DP
8371 * - Sequence to enable CLKOUT_DP without spread
8372 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8373 */
8374static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8375 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008376{
8377 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008378 uint32_t reg, tmp;
8379
8380 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8381 with_spread = true;
8382 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8383 with_fdi, "LP PCH doesn't have FDI\n"))
8384 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008385
Ville Syrjäläa5805162015-05-26 20:42:30 +03008386 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008387
8388 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8389 tmp &= ~SBI_SSCCTL_DISABLE;
8390 tmp |= SBI_SSCCTL_PATHALT;
8391 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8392
8393 udelay(24);
8394
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008395 if (with_spread) {
8396 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8397 tmp &= ~SBI_SSCCTL_PATHALT;
8398 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008399
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008400 if (with_fdi) {
8401 lpt_reset_fdi_mphy(dev_priv);
8402 lpt_program_fdi_mphy(dev_priv);
8403 }
8404 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008405
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008406 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8407 SBI_GEN0 : SBI_DBUFF0;
8408 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8409 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8410 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008411
Ville Syrjäläa5805162015-05-26 20:42:30 +03008412 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008413}
8414
Paulo Zanoni47701c32013-07-23 11:19:25 -03008415/* Sequence to disable CLKOUT_DP */
8416static void lpt_disable_clkout_dp(struct drm_device *dev)
8417{
8418 struct drm_i915_private *dev_priv = dev->dev_private;
8419 uint32_t reg, tmp;
8420
Ville Syrjäläa5805162015-05-26 20:42:30 +03008421 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008422
8423 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8424 SBI_GEN0 : SBI_DBUFF0;
8425 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8426 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8427 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8428
8429 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8430 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8431 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8432 tmp |= SBI_SSCCTL_PATHALT;
8433 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8434 udelay(32);
8435 }
8436 tmp |= SBI_SSCCTL_DISABLE;
8437 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8438 }
8439
Ville Syrjäläa5805162015-05-26 20:42:30 +03008440 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008441}
8442
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008443static void lpt_init_pch_refclk(struct drm_device *dev)
8444{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008445 struct intel_encoder *encoder;
8446 bool has_vga = false;
8447
Damien Lespiaub2784e12014-08-05 11:29:37 +01008448 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008449 switch (encoder->type) {
8450 case INTEL_OUTPUT_ANALOG:
8451 has_vga = true;
8452 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008453 default:
8454 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008455 }
8456 }
8457
Paulo Zanoni47701c32013-07-23 11:19:25 -03008458 if (has_vga)
8459 lpt_enable_clkout_dp(dev, true, true);
8460 else
8461 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008462}
8463
Paulo Zanonidde86e22012-12-01 12:04:25 -02008464/*
8465 * Initialize reference clocks when the driver loads
8466 */
8467void intel_init_pch_refclk(struct drm_device *dev)
8468{
8469 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8470 ironlake_init_pch_refclk(dev);
8471 else if (HAS_PCH_LPT(dev))
8472 lpt_init_pch_refclk(dev);
8473}
8474
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008475static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008476{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008477 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008478 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008479 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008480 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008481 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008482 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008483 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008484 bool is_lvds = false;
8485
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008486 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008487 if (connector_state->crtc != crtc_state->base.crtc)
8488 continue;
8489
8490 encoder = to_intel_encoder(connector_state->best_encoder);
8491
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008492 switch (encoder->type) {
8493 case INTEL_OUTPUT_LVDS:
8494 is_lvds = true;
8495 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008496 default:
8497 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008498 }
8499 num_connectors++;
8500 }
8501
8502 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008503 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008504 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008505 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008506 }
8507
8508 return 120000;
8509}
8510
Daniel Vetter6ff93602013-04-19 11:24:36 +02008511static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008512{
8513 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8515 int pipe = intel_crtc->pipe;
8516 uint32_t val;
8517
Daniel Vetter78114072013-06-13 00:54:57 +02008518 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008519
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008520 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008521 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008522 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008523 break;
8524 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008525 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008526 break;
8527 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008528 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008529 break;
8530 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008531 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008532 break;
8533 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008534 /* Case prevented by intel_choose_pipe_bpp_dither. */
8535 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008536 }
8537
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008538 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008539 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8540
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008541 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008542 val |= PIPECONF_INTERLACED_ILK;
8543 else
8544 val |= PIPECONF_PROGRESSIVE;
8545
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008546 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008547 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008548
Paulo Zanonic8203562012-09-12 10:06:29 -03008549 I915_WRITE(PIPECONF(pipe), val);
8550 POSTING_READ(PIPECONF(pipe));
8551}
8552
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008553/*
8554 * Set up the pipe CSC unit.
8555 *
8556 * Currently only full range RGB to limited range RGB conversion
8557 * is supported, but eventually this should handle various
8558 * RGB<->YCbCr scenarios as well.
8559 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008560static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008561{
8562 struct drm_device *dev = crtc->dev;
8563 struct drm_i915_private *dev_priv = dev->dev_private;
8564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8565 int pipe = intel_crtc->pipe;
8566 uint16_t coeff = 0x7800; /* 1.0 */
8567
8568 /*
8569 * TODO: Check what kind of values actually come out of the pipe
8570 * with these coeff/postoff values and adjust to get the best
8571 * accuracy. Perhaps we even need to take the bpc value into
8572 * consideration.
8573 */
8574
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008575 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008576 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8577
8578 /*
8579 * GY/GU and RY/RU should be the other way around according
8580 * to BSpec, but reality doesn't agree. Just set them up in
8581 * a way that results in the correct picture.
8582 */
8583 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8584 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8585
8586 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8587 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8588
8589 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8590 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8591
8592 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8593 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8594 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8595
8596 if (INTEL_INFO(dev)->gen > 6) {
8597 uint16_t postoff = 0;
8598
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008599 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008600 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008601
8602 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8603 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8604 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8605
8606 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8607 } else {
8608 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8609
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008610 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008611 mode |= CSC_BLACK_SCREEN_OFFSET;
8612
8613 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8614 }
8615}
8616
Daniel Vetter6ff93602013-04-19 11:24:36 +02008617static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008618{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008619 struct drm_device *dev = crtc->dev;
8620 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008622 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008623 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008624 uint32_t val;
8625
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008626 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008627
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008628 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008629 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8630
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008631 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008632 val |= PIPECONF_INTERLACED_ILK;
8633 else
8634 val |= PIPECONF_PROGRESSIVE;
8635
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008636 I915_WRITE(PIPECONF(cpu_transcoder), val);
8637 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008638
8639 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8640 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008641
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308642 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008643 val = 0;
8644
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008645 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008646 case 18:
8647 val |= PIPEMISC_DITHER_6_BPC;
8648 break;
8649 case 24:
8650 val |= PIPEMISC_DITHER_8_BPC;
8651 break;
8652 case 30:
8653 val |= PIPEMISC_DITHER_10_BPC;
8654 break;
8655 case 36:
8656 val |= PIPEMISC_DITHER_12_BPC;
8657 break;
8658 default:
8659 /* Case prevented by pipe_config_set_bpp. */
8660 BUG();
8661 }
8662
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008663 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008664 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8665
8666 I915_WRITE(PIPEMISC(pipe), val);
8667 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008668}
8669
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008670static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008671 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008672 intel_clock_t *clock,
8673 bool *has_reduced_clock,
8674 intel_clock_t *reduced_clock)
8675{
8676 struct drm_device *dev = crtc->dev;
8677 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008678 int refclk;
8679 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008680 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008681
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008682 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008683
8684 /*
8685 * Returns a set of divisors for the desired target clock with the given
8686 * refclk, or FALSE. The returned values represent the clock equation:
8687 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8688 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008689 limit = intel_limit(crtc_state, refclk);
8690 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008691 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008692 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008693 if (!ret)
8694 return false;
8695
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008696 return true;
8697}
8698
Paulo Zanonid4b19312012-11-29 11:29:32 -02008699int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8700{
8701 /*
8702 * Account for spread spectrum to avoid
8703 * oversubscribing the link. Max center spread
8704 * is 2.5%; use 5% for safety's sake.
8705 */
8706 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008707 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008708}
8709
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008710static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008711{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008712 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008713}
8714
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008715static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008716 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008717 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008718 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008719{
8720 struct drm_crtc *crtc = &intel_crtc->base;
8721 struct drm_device *dev = crtc->dev;
8722 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008723 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008724 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008725 struct drm_connector_state *connector_state;
8726 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008727 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008728 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008729 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008730
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008731 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008732 if (connector_state->crtc != crtc_state->base.crtc)
8733 continue;
8734
8735 encoder = to_intel_encoder(connector_state->best_encoder);
8736
8737 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008738 case INTEL_OUTPUT_LVDS:
8739 is_lvds = true;
8740 break;
8741 case INTEL_OUTPUT_SDVO:
8742 case INTEL_OUTPUT_HDMI:
8743 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008744 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008745 default:
8746 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008747 }
8748
8749 num_connectors++;
8750 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008751
Chris Wilsonc1858122010-12-03 21:35:48 +00008752 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008753 factor = 21;
8754 if (is_lvds) {
8755 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008756 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008757 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008758 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008759 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008760 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008761
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008762 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008763 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008764
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008765 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8766 *fp2 |= FP_CB_TUNE;
8767
Chris Wilson5eddb702010-09-11 13:48:45 +01008768 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008769
Eric Anholta07d6782011-03-30 13:01:08 -07008770 if (is_lvds)
8771 dpll |= DPLLB_MODE_LVDS;
8772 else
8773 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008774
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008775 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008776 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008777
8778 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008779 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008780 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008781 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008782
Eric Anholta07d6782011-03-30 13:01:08 -07008783 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008784 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008785 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008786 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008787
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008788 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008789 case 5:
8790 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8791 break;
8792 case 7:
8793 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8794 break;
8795 case 10:
8796 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8797 break;
8798 case 14:
8799 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8800 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008801 }
8802
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008803 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008804 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008805 else
8806 dpll |= PLL_REF_INPUT_DREFCLK;
8807
Daniel Vetter959e16d2013-06-05 13:34:21 +02008808 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008809}
8810
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008811static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8812 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008813{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008814 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008815 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008816 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008817 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008818 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008819 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008820
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008821 memset(&crtc_state->dpll_hw_state, 0,
8822 sizeof(crtc_state->dpll_hw_state));
8823
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008824 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008825
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008826 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8827 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8828
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008829 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008830 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008831 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008832 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8833 return -EINVAL;
8834 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008835 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008836 if (!crtc_state->clock_set) {
8837 crtc_state->dpll.n = clock.n;
8838 crtc_state->dpll.m1 = clock.m1;
8839 crtc_state->dpll.m2 = clock.m2;
8840 crtc_state->dpll.p1 = clock.p1;
8841 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008842 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008843
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008844 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008845 if (crtc_state->has_pch_encoder) {
8846 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008847 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008848 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008849
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008850 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008851 &fp, &reduced_clock,
8852 has_reduced_clock ? &fp2 : NULL);
8853
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008854 crtc_state->dpll_hw_state.dpll = dpll;
8855 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008856 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008857 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008858 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008859 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008860
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008861 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008862 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008863 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008864 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008865 return -EINVAL;
8866 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008867 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008868
Rodrigo Viviab585de2015-03-24 12:40:09 -07008869 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008870 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008871 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008872 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008873
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008874 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008875}
8876
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008877static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8878 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008879{
8880 struct drm_device *dev = crtc->base.dev;
8881 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008882 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008883
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008884 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8885 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8886 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8887 & ~TU_SIZE_MASK;
8888 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8889 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8890 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8891}
8892
8893static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8894 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008895 struct intel_link_m_n *m_n,
8896 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008897{
8898 struct drm_device *dev = crtc->base.dev;
8899 struct drm_i915_private *dev_priv = dev->dev_private;
8900 enum pipe pipe = crtc->pipe;
8901
8902 if (INTEL_INFO(dev)->gen >= 5) {
8903 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8904 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8905 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8906 & ~TU_SIZE_MASK;
8907 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8908 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8909 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008910 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8911 * gen < 8) and if DRRS is supported (to make sure the
8912 * registers are not unnecessarily read).
8913 */
8914 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008915 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008916 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8917 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8918 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8919 & ~TU_SIZE_MASK;
8920 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8921 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8922 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8923 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008924 } else {
8925 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8926 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8927 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8928 & ~TU_SIZE_MASK;
8929 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8930 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8931 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8932 }
8933}
8934
8935void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008936 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008937{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008938 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008939 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8940 else
8941 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008942 &pipe_config->dp_m_n,
8943 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008944}
8945
Daniel Vetter72419202013-04-04 13:28:53 +02008946static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008947 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008948{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008949 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008950 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008951}
8952
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008953static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008954 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008955{
8956 struct drm_device *dev = crtc->base.dev;
8957 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008958 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8959 uint32_t ps_ctrl = 0;
8960 int id = -1;
8961 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008962
Chandra Kondurua1b22782015-04-07 15:28:45 -07008963 /* find scaler attached to this pipe */
8964 for (i = 0; i < crtc->num_scalers; i++) {
8965 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8966 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8967 id = i;
8968 pipe_config->pch_pfit.enabled = true;
8969 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8970 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8971 break;
8972 }
8973 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008974
Chandra Kondurua1b22782015-04-07 15:28:45 -07008975 scaler_state->scaler_id = id;
8976 if (id >= 0) {
8977 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8978 } else {
8979 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008980 }
8981}
8982
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008983static void
8984skylake_get_initial_plane_config(struct intel_crtc *crtc,
8985 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008986{
8987 struct drm_device *dev = crtc->base.dev;
8988 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008989 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008990 int pipe = crtc->pipe;
8991 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008992 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008993 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008994 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008995
Damien Lespiaud9806c92015-01-21 14:07:19 +00008996 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008997 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008998 DRM_DEBUG_KMS("failed to alloc fb\n");
8999 return;
9000 }
9001
Damien Lespiau1b842c82015-01-21 13:50:54 +00009002 fb = &intel_fb->base;
9003
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009004 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009005 if (!(val & PLANE_CTL_ENABLE))
9006 goto error;
9007
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009008 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9009 fourcc = skl_format_to_fourcc(pixel_format,
9010 val & PLANE_CTL_ORDER_RGBX,
9011 val & PLANE_CTL_ALPHA_MASK);
9012 fb->pixel_format = fourcc;
9013 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9014
Damien Lespiau40f46282015-02-27 11:15:21 +00009015 tiling = val & PLANE_CTL_TILED_MASK;
9016 switch (tiling) {
9017 case PLANE_CTL_TILED_LINEAR:
9018 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9019 break;
9020 case PLANE_CTL_TILED_X:
9021 plane_config->tiling = I915_TILING_X;
9022 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9023 break;
9024 case PLANE_CTL_TILED_Y:
9025 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9026 break;
9027 case PLANE_CTL_TILED_YF:
9028 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9029 break;
9030 default:
9031 MISSING_CASE(tiling);
9032 goto error;
9033 }
9034
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009035 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9036 plane_config->base = base;
9037
9038 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9039
9040 val = I915_READ(PLANE_SIZE(pipe, 0));
9041 fb->height = ((val >> 16) & 0xfff) + 1;
9042 fb->width = ((val >> 0) & 0x1fff) + 1;
9043
9044 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009045 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9046 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009047 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9048
9049 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009050 fb->pixel_format,
9051 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009052
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009053 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009054
9055 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9056 pipe_name(pipe), fb->width, fb->height,
9057 fb->bits_per_pixel, base, fb->pitches[0],
9058 plane_config->size);
9059
Damien Lespiau2d140302015-02-05 17:22:18 +00009060 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009061 return;
9062
9063error:
9064 kfree(fb);
9065}
9066
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009067static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009068 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009069{
9070 struct drm_device *dev = crtc->base.dev;
9071 struct drm_i915_private *dev_priv = dev->dev_private;
9072 uint32_t tmp;
9073
9074 tmp = I915_READ(PF_CTL(crtc->pipe));
9075
9076 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009077 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009078 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9079 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009080
9081 /* We currently do not free assignements of panel fitters on
9082 * ivb/hsw (since we don't use the higher upscaling modes which
9083 * differentiates them) so just WARN about this case for now. */
9084 if (IS_GEN7(dev)) {
9085 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9086 PF_PIPE_SEL_IVB(crtc->pipe));
9087 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009088 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009089}
9090
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009091static void
9092ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9093 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009094{
9095 struct drm_device *dev = crtc->base.dev;
9096 struct drm_i915_private *dev_priv = dev->dev_private;
9097 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009098 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009099 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009100 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009101 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009102 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009103
Damien Lespiau42a7b082015-02-05 19:35:13 +00009104 val = I915_READ(DSPCNTR(pipe));
9105 if (!(val & DISPLAY_PLANE_ENABLE))
9106 return;
9107
Damien Lespiaud9806c92015-01-21 14:07:19 +00009108 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009109 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009110 DRM_DEBUG_KMS("failed to alloc fb\n");
9111 return;
9112 }
9113
Damien Lespiau1b842c82015-01-21 13:50:54 +00009114 fb = &intel_fb->base;
9115
Daniel Vetter18c52472015-02-10 17:16:09 +00009116 if (INTEL_INFO(dev)->gen >= 4) {
9117 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009118 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009119 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9120 }
9121 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009122
9123 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009124 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009125 fb->pixel_format = fourcc;
9126 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009127
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009128 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009129 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009130 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009131 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009132 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009133 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009134 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009135 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009136 }
9137 plane_config->base = base;
9138
9139 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009140 fb->width = ((val >> 16) & 0xfff) + 1;
9141 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009142
9143 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009144 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009145
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009146 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009147 fb->pixel_format,
9148 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009149
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009150 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009151
Damien Lespiau2844a922015-01-20 12:51:48 +00009152 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9153 pipe_name(pipe), fb->width, fb->height,
9154 fb->bits_per_pixel, base, fb->pitches[0],
9155 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009156
Damien Lespiau2d140302015-02-05 17:22:18 +00009157 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009158}
9159
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009160static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009161 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009162{
9163 struct drm_device *dev = crtc->base.dev;
9164 struct drm_i915_private *dev_priv = dev->dev_private;
9165 uint32_t tmp;
9166
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009167 if (!intel_display_power_is_enabled(dev_priv,
9168 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009169 return false;
9170
Daniel Vettere143a212013-07-04 12:01:15 +02009171 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009172 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009173
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009174 tmp = I915_READ(PIPECONF(crtc->pipe));
9175 if (!(tmp & PIPECONF_ENABLE))
9176 return false;
9177
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009178 switch (tmp & PIPECONF_BPC_MASK) {
9179 case PIPECONF_6BPC:
9180 pipe_config->pipe_bpp = 18;
9181 break;
9182 case PIPECONF_8BPC:
9183 pipe_config->pipe_bpp = 24;
9184 break;
9185 case PIPECONF_10BPC:
9186 pipe_config->pipe_bpp = 30;
9187 break;
9188 case PIPECONF_12BPC:
9189 pipe_config->pipe_bpp = 36;
9190 break;
9191 default:
9192 break;
9193 }
9194
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009195 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9196 pipe_config->limited_color_range = true;
9197
Daniel Vetterab9412b2013-05-03 11:49:46 +02009198 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009199 struct intel_shared_dpll *pll;
9200
Daniel Vetter88adfff2013-03-28 10:42:01 +01009201 pipe_config->has_pch_encoder = true;
9202
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009203 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9204 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9205 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009206
9207 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009208
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009209 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009210 pipe_config->shared_dpll =
9211 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009212 } else {
9213 tmp = I915_READ(PCH_DPLL_SEL);
9214 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9215 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9216 else
9217 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9218 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009219
9220 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9221
9222 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9223 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009224
9225 tmp = pipe_config->dpll_hw_state.dpll;
9226 pipe_config->pixel_multiplier =
9227 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9228 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009229
9230 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009231 } else {
9232 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009233 }
9234
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009235 intel_get_pipe_timings(crtc, pipe_config);
9236
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009237 ironlake_get_pfit_config(crtc, pipe_config);
9238
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009239 return true;
9240}
9241
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009242static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9243{
9244 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009245 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009246
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009247 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009248 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009249 pipe_name(crtc->pipe));
9250
Rob Clarke2c719b2014-12-15 13:56:32 -05009251 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9252 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9253 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9254 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9255 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9256 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009257 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009258 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009259 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009260 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009261 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009262 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009263 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009264 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009265 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009266
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009267 /*
9268 * In theory we can still leave IRQs enabled, as long as only the HPD
9269 * interrupts remain enabled. We used to check for that, but since it's
9270 * gen-specific and since we only disable LCPLL after we fully disable
9271 * the interrupts, the check below should be enough.
9272 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009273 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009274}
9275
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009276static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9277{
9278 struct drm_device *dev = dev_priv->dev;
9279
9280 if (IS_HASWELL(dev))
9281 return I915_READ(D_COMP_HSW);
9282 else
9283 return I915_READ(D_COMP_BDW);
9284}
9285
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009286static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9287{
9288 struct drm_device *dev = dev_priv->dev;
9289
9290 if (IS_HASWELL(dev)) {
9291 mutex_lock(&dev_priv->rps.hw_lock);
9292 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9293 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009294 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009295 mutex_unlock(&dev_priv->rps.hw_lock);
9296 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009297 I915_WRITE(D_COMP_BDW, val);
9298 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009299 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009300}
9301
9302/*
9303 * This function implements pieces of two sequences from BSpec:
9304 * - Sequence for display software to disable LCPLL
9305 * - Sequence for display software to allow package C8+
9306 * The steps implemented here are just the steps that actually touch the LCPLL
9307 * register. Callers should take care of disabling all the display engine
9308 * functions, doing the mode unset, fixing interrupts, etc.
9309 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009310static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9311 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009312{
9313 uint32_t val;
9314
9315 assert_can_disable_lcpll(dev_priv);
9316
9317 val = I915_READ(LCPLL_CTL);
9318
9319 if (switch_to_fclk) {
9320 val |= LCPLL_CD_SOURCE_FCLK;
9321 I915_WRITE(LCPLL_CTL, val);
9322
9323 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9324 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9325 DRM_ERROR("Switching to FCLK failed\n");
9326
9327 val = I915_READ(LCPLL_CTL);
9328 }
9329
9330 val |= LCPLL_PLL_DISABLE;
9331 I915_WRITE(LCPLL_CTL, val);
9332 POSTING_READ(LCPLL_CTL);
9333
9334 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9335 DRM_ERROR("LCPLL still locked\n");
9336
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009337 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009338 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009339 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009340 ndelay(100);
9341
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009342 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9343 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009344 DRM_ERROR("D_COMP RCOMP still in progress\n");
9345
9346 if (allow_power_down) {
9347 val = I915_READ(LCPLL_CTL);
9348 val |= LCPLL_POWER_DOWN_ALLOW;
9349 I915_WRITE(LCPLL_CTL, val);
9350 POSTING_READ(LCPLL_CTL);
9351 }
9352}
9353
9354/*
9355 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9356 * source.
9357 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009358static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009359{
9360 uint32_t val;
9361
9362 val = I915_READ(LCPLL_CTL);
9363
9364 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9365 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9366 return;
9367
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009368 /*
9369 * Make sure we're not on PC8 state before disabling PC8, otherwise
9370 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009371 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009372 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009373
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009374 if (val & LCPLL_POWER_DOWN_ALLOW) {
9375 val &= ~LCPLL_POWER_DOWN_ALLOW;
9376 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009377 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009378 }
9379
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009380 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009381 val |= D_COMP_COMP_FORCE;
9382 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009383 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009384
9385 val = I915_READ(LCPLL_CTL);
9386 val &= ~LCPLL_PLL_DISABLE;
9387 I915_WRITE(LCPLL_CTL, val);
9388
9389 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9390 DRM_ERROR("LCPLL not locked yet\n");
9391
9392 if (val & LCPLL_CD_SOURCE_FCLK) {
9393 val = I915_READ(LCPLL_CTL);
9394 val &= ~LCPLL_CD_SOURCE_FCLK;
9395 I915_WRITE(LCPLL_CTL, val);
9396
9397 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9398 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9399 DRM_ERROR("Switching back to LCPLL failed\n");
9400 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009401
Mika Kuoppala59bad942015-01-16 11:34:40 +02009402 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009403 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009404}
9405
Paulo Zanoni765dab672014-03-07 20:08:18 -03009406/*
9407 * Package states C8 and deeper are really deep PC states that can only be
9408 * reached when all the devices on the system allow it, so even if the graphics
9409 * device allows PC8+, it doesn't mean the system will actually get to these
9410 * states. Our driver only allows PC8+ when going into runtime PM.
9411 *
9412 * The requirements for PC8+ are that all the outputs are disabled, the power
9413 * well is disabled and most interrupts are disabled, and these are also
9414 * requirements for runtime PM. When these conditions are met, we manually do
9415 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9416 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9417 * hang the machine.
9418 *
9419 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9420 * the state of some registers, so when we come back from PC8+ we need to
9421 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9422 * need to take care of the registers kept by RC6. Notice that this happens even
9423 * if we don't put the device in PCI D3 state (which is what currently happens
9424 * because of the runtime PM support).
9425 *
9426 * For more, read "Display Sequences for Package C8" on the hardware
9427 * documentation.
9428 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009429void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009430{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009431 struct drm_device *dev = dev_priv->dev;
9432 uint32_t val;
9433
Paulo Zanonic67a4702013-08-19 13:18:09 -03009434 DRM_DEBUG_KMS("Enabling package C8+\n");
9435
Paulo Zanonic67a4702013-08-19 13:18:09 -03009436 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9437 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9438 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9439 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9440 }
9441
9442 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009443 hsw_disable_lcpll(dev_priv, true, true);
9444}
9445
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009446void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009447{
9448 struct drm_device *dev = dev_priv->dev;
9449 uint32_t val;
9450
Paulo Zanonic67a4702013-08-19 13:18:09 -03009451 DRM_DEBUG_KMS("Disabling package C8+\n");
9452
9453 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009454 lpt_init_pch_refclk(dev);
9455
9456 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9457 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9458 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9459 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9460 }
9461
9462 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009463}
9464
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009465static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309466{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009467 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009468 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309469
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009470 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309471}
9472
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009473/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009474static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009475{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009476 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009477 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009478 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009479
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009480 for_each_intel_crtc(state->dev, intel_crtc) {
9481 int pixel_rate;
9482
9483 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9484 if (IS_ERR(crtc_state))
9485 return PTR_ERR(crtc_state);
9486
9487 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009488 continue;
9489
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009490 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009491
9492 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009493 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009494 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9495
9496 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9497 }
9498
9499 return max_pixel_rate;
9500}
9501
9502static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9503{
9504 struct drm_i915_private *dev_priv = dev->dev_private;
9505 uint32_t val, data;
9506 int ret;
9507
9508 if (WARN((I915_READ(LCPLL_CTL) &
9509 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9510 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9511 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9512 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9513 "trying to change cdclk frequency with cdclk not enabled\n"))
9514 return;
9515
9516 mutex_lock(&dev_priv->rps.hw_lock);
9517 ret = sandybridge_pcode_write(dev_priv,
9518 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9519 mutex_unlock(&dev_priv->rps.hw_lock);
9520 if (ret) {
9521 DRM_ERROR("failed to inform pcode about cdclk change\n");
9522 return;
9523 }
9524
9525 val = I915_READ(LCPLL_CTL);
9526 val |= LCPLL_CD_SOURCE_FCLK;
9527 I915_WRITE(LCPLL_CTL, val);
9528
9529 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9530 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9531 DRM_ERROR("Switching to FCLK failed\n");
9532
9533 val = I915_READ(LCPLL_CTL);
9534 val &= ~LCPLL_CLK_FREQ_MASK;
9535
9536 switch (cdclk) {
9537 case 450000:
9538 val |= LCPLL_CLK_FREQ_450;
9539 data = 0;
9540 break;
9541 case 540000:
9542 val |= LCPLL_CLK_FREQ_54O_BDW;
9543 data = 1;
9544 break;
9545 case 337500:
9546 val |= LCPLL_CLK_FREQ_337_5_BDW;
9547 data = 2;
9548 break;
9549 case 675000:
9550 val |= LCPLL_CLK_FREQ_675_BDW;
9551 data = 3;
9552 break;
9553 default:
9554 WARN(1, "invalid cdclk frequency\n");
9555 return;
9556 }
9557
9558 I915_WRITE(LCPLL_CTL, val);
9559
9560 val = I915_READ(LCPLL_CTL);
9561 val &= ~LCPLL_CD_SOURCE_FCLK;
9562 I915_WRITE(LCPLL_CTL, val);
9563
9564 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9565 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9566 DRM_ERROR("Switching back to LCPLL failed\n");
9567
9568 mutex_lock(&dev_priv->rps.hw_lock);
9569 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9570 mutex_unlock(&dev_priv->rps.hw_lock);
9571
9572 intel_update_cdclk(dev);
9573
9574 WARN(cdclk != dev_priv->cdclk_freq,
9575 "cdclk requested %d kHz but got %d kHz\n",
9576 cdclk, dev_priv->cdclk_freq);
9577}
9578
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009579static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009580{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009581 struct drm_i915_private *dev_priv = to_i915(state->dev);
9582 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009583 int cdclk;
9584
9585 /*
9586 * FIXME should also account for plane ratio
9587 * once 64bpp pixel formats are supported.
9588 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009589 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009590 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009591 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009592 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009593 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009594 cdclk = 450000;
9595 else
9596 cdclk = 337500;
9597
9598 /*
9599 * FIXME move the cdclk caclulation to
9600 * compute_config() so we can fail gracegully.
9601 */
9602 if (cdclk > dev_priv->max_cdclk_freq) {
9603 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9604 cdclk, dev_priv->max_cdclk_freq);
9605 cdclk = dev_priv->max_cdclk_freq;
9606 }
9607
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009608 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009609
9610 return 0;
9611}
9612
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009613static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009614{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009615 struct drm_device *dev = old_state->dev;
9616 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009617
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009618 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009619}
9620
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009621static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9622 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009623{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009624 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009625 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009626
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009627 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009628
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009629 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009630}
9631
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309632static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9633 enum port port,
9634 struct intel_crtc_state *pipe_config)
9635{
9636 switch (port) {
9637 case PORT_A:
9638 pipe_config->ddi_pll_sel = SKL_DPLL0;
9639 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9640 break;
9641 case PORT_B:
9642 pipe_config->ddi_pll_sel = SKL_DPLL1;
9643 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9644 break;
9645 case PORT_C:
9646 pipe_config->ddi_pll_sel = SKL_DPLL2;
9647 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9648 break;
9649 default:
9650 DRM_ERROR("Incorrect port type\n");
9651 }
9652}
9653
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009654static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9655 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009656 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009657{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009658 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009659
9660 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9661 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9662
9663 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009664 case SKL_DPLL0:
9665 /*
9666 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9667 * of the shared DPLL framework and thus needs to be read out
9668 * separately
9669 */
9670 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9671 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9672 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009673 case SKL_DPLL1:
9674 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9675 break;
9676 case SKL_DPLL2:
9677 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9678 break;
9679 case SKL_DPLL3:
9680 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9681 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009682 }
9683}
9684
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009685static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9686 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009687 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009688{
9689 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9690
9691 switch (pipe_config->ddi_pll_sel) {
9692 case PORT_CLK_SEL_WRPLL1:
9693 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9694 break;
9695 case PORT_CLK_SEL_WRPLL2:
9696 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9697 break;
9698 }
9699}
9700
Daniel Vetter26804af2014-06-25 22:01:55 +03009701static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009702 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009703{
9704 struct drm_device *dev = crtc->base.dev;
9705 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009706 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009707 enum port port;
9708 uint32_t tmp;
9709
9710 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9711
9712 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9713
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009714 if (IS_SKYLAKE(dev))
9715 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309716 else if (IS_BROXTON(dev))
9717 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009718 else
9719 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009720
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009721 if (pipe_config->shared_dpll >= 0) {
9722 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9723
9724 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9725 &pipe_config->dpll_hw_state));
9726 }
9727
Daniel Vetter26804af2014-06-25 22:01:55 +03009728 /*
9729 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9730 * DDI E. So just check whether this pipe is wired to DDI E and whether
9731 * the PCH transcoder is on.
9732 */
Damien Lespiauca370452013-12-03 13:56:24 +00009733 if (INTEL_INFO(dev)->gen < 9 &&
9734 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009735 pipe_config->has_pch_encoder = true;
9736
9737 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9738 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9739 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9740
9741 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9742 }
9743}
9744
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009745static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009746 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009747{
9748 struct drm_device *dev = crtc->base.dev;
9749 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009750 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009751 uint32_t tmp;
9752
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009753 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009754 POWER_DOMAIN_PIPE(crtc->pipe)))
9755 return false;
9756
Daniel Vettere143a212013-07-04 12:01:15 +02009757 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009758 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9759
Daniel Vettereccb1402013-05-22 00:50:22 +02009760 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9761 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9762 enum pipe trans_edp_pipe;
9763 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9764 default:
9765 WARN(1, "unknown pipe linked to edp transcoder\n");
9766 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9767 case TRANS_DDI_EDP_INPUT_A_ON:
9768 trans_edp_pipe = PIPE_A;
9769 break;
9770 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9771 trans_edp_pipe = PIPE_B;
9772 break;
9773 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9774 trans_edp_pipe = PIPE_C;
9775 break;
9776 }
9777
9778 if (trans_edp_pipe == crtc->pipe)
9779 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9780 }
9781
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009782 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009783 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009784 return false;
9785
Daniel Vettereccb1402013-05-22 00:50:22 +02009786 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009787 if (!(tmp & PIPECONF_ENABLE))
9788 return false;
9789
Daniel Vetter26804af2014-06-25 22:01:55 +03009790 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009791
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009792 intel_get_pipe_timings(crtc, pipe_config);
9793
Chandra Kondurua1b22782015-04-07 15:28:45 -07009794 if (INTEL_INFO(dev)->gen >= 9) {
9795 skl_init_scalers(dev, crtc, pipe_config);
9796 }
9797
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009798 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009799
9800 if (INTEL_INFO(dev)->gen >= 9) {
9801 pipe_config->scaler_state.scaler_id = -1;
9802 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9803 }
9804
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009805 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009806 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009807 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009808 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009809 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009810 else
9811 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009812 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009813
Jesse Barnese59150d2014-01-07 13:30:45 -08009814 if (IS_HASWELL(dev))
9815 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9816 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009817
Clint Taylorebb69c92014-09-30 10:30:22 -07009818 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9819 pipe_config->pixel_multiplier =
9820 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9821 } else {
9822 pipe_config->pixel_multiplier = 1;
9823 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009824
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009825 return true;
9826}
9827
Chris Wilson560b85b2010-08-07 11:01:38 +01009828static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9829{
9830 struct drm_device *dev = crtc->dev;
9831 struct drm_i915_private *dev_priv = dev->dev_private;
9832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009833 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009834
Ville Syrjälädc41c152014-08-13 11:57:05 +03009835 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009836 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9837 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009838 unsigned int stride = roundup_pow_of_two(width) * 4;
9839
9840 switch (stride) {
9841 default:
9842 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9843 width, stride);
9844 stride = 256;
9845 /* fallthrough */
9846 case 256:
9847 case 512:
9848 case 1024:
9849 case 2048:
9850 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009851 }
9852
Ville Syrjälädc41c152014-08-13 11:57:05 +03009853 cntl |= CURSOR_ENABLE |
9854 CURSOR_GAMMA_ENABLE |
9855 CURSOR_FORMAT_ARGB |
9856 CURSOR_STRIDE(stride);
9857
9858 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009859 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009860
Ville Syrjälädc41c152014-08-13 11:57:05 +03009861 if (intel_crtc->cursor_cntl != 0 &&
9862 (intel_crtc->cursor_base != base ||
9863 intel_crtc->cursor_size != size ||
9864 intel_crtc->cursor_cntl != cntl)) {
9865 /* On these chipsets we can only modify the base/size/stride
9866 * whilst the cursor is disabled.
9867 */
9868 I915_WRITE(_CURACNTR, 0);
9869 POSTING_READ(_CURACNTR);
9870 intel_crtc->cursor_cntl = 0;
9871 }
9872
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009873 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009874 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009875 intel_crtc->cursor_base = base;
9876 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009877
9878 if (intel_crtc->cursor_size != size) {
9879 I915_WRITE(CURSIZE, size);
9880 intel_crtc->cursor_size = size;
9881 }
9882
Chris Wilson4b0e3332014-05-30 16:35:26 +03009883 if (intel_crtc->cursor_cntl != cntl) {
9884 I915_WRITE(_CURACNTR, cntl);
9885 POSTING_READ(_CURACNTR);
9886 intel_crtc->cursor_cntl = cntl;
9887 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009888}
9889
9890static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9891{
9892 struct drm_device *dev = crtc->dev;
9893 struct drm_i915_private *dev_priv = dev->dev_private;
9894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9895 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009896 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009897
Chris Wilson4b0e3332014-05-30 16:35:26 +03009898 cntl = 0;
9899 if (base) {
9900 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009901 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309902 case 64:
9903 cntl |= CURSOR_MODE_64_ARGB_AX;
9904 break;
9905 case 128:
9906 cntl |= CURSOR_MODE_128_ARGB_AX;
9907 break;
9908 case 256:
9909 cntl |= CURSOR_MODE_256_ARGB_AX;
9910 break;
9911 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009912 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309913 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009914 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009915 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009916
9917 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9918 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009919 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009920
Matt Roper8e7d6882015-01-21 16:35:41 -08009921 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009922 cntl |= CURSOR_ROTATE_180;
9923
Chris Wilson4b0e3332014-05-30 16:35:26 +03009924 if (intel_crtc->cursor_cntl != cntl) {
9925 I915_WRITE(CURCNTR(pipe), cntl);
9926 POSTING_READ(CURCNTR(pipe));
9927 intel_crtc->cursor_cntl = cntl;
9928 }
9929
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009930 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009931 I915_WRITE(CURBASE(pipe), base);
9932 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009933
9934 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009935}
9936
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009937/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009938static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9939 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009940{
9941 struct drm_device *dev = crtc->dev;
9942 struct drm_i915_private *dev_priv = dev->dev_private;
9943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9944 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009945 int x = crtc->cursor_x;
9946 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009947 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009948
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009949 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009950 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009951
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009952 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009953 base = 0;
9954
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009955 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009956 base = 0;
9957
9958 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009959 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009960 base = 0;
9961
9962 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9963 x = -x;
9964 }
9965 pos |= x << CURSOR_X_SHIFT;
9966
9967 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009968 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009969 base = 0;
9970
9971 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9972 y = -y;
9973 }
9974 pos |= y << CURSOR_Y_SHIFT;
9975
Chris Wilson4b0e3332014-05-30 16:35:26 +03009976 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009977 return;
9978
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009979 I915_WRITE(CURPOS(pipe), pos);
9980
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009981 /* ILK+ do this automagically */
9982 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009983 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009984 base += (intel_crtc->base.cursor->state->crtc_h *
9985 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009986 }
9987
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009988 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009989 i845_update_cursor(crtc, base);
9990 else
9991 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009992}
9993
Ville Syrjälädc41c152014-08-13 11:57:05 +03009994static bool cursor_size_ok(struct drm_device *dev,
9995 uint32_t width, uint32_t height)
9996{
9997 if (width == 0 || height == 0)
9998 return false;
9999
10000 /*
10001 * 845g/865g are special in that they are only limited by
10002 * the width of their cursors, the height is arbitrary up to
10003 * the precision of the register. Everything else requires
10004 * square cursors, limited to a few power-of-two sizes.
10005 */
10006 if (IS_845G(dev) || IS_I865G(dev)) {
10007 if ((width & 63) != 0)
10008 return false;
10009
10010 if (width > (IS_845G(dev) ? 64 : 512))
10011 return false;
10012
10013 if (height > 1023)
10014 return false;
10015 } else {
10016 switch (width | height) {
10017 case 256:
10018 case 128:
10019 if (IS_GEN2(dev))
10020 return false;
10021 case 64:
10022 break;
10023 default:
10024 return false;
10025 }
10026 }
10027
10028 return true;
10029}
10030
Jesse Barnes79e53942008-11-07 14:24:08 -080010031static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010032 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010033{
James Simmons72034252010-08-03 01:33:19 +010010034 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010036
James Simmons72034252010-08-03 01:33:19 +010010037 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010038 intel_crtc->lut_r[i] = red[i] >> 8;
10039 intel_crtc->lut_g[i] = green[i] >> 8;
10040 intel_crtc->lut_b[i] = blue[i] >> 8;
10041 }
10042
10043 intel_crtc_load_lut(crtc);
10044}
10045
Jesse Barnes79e53942008-11-07 14:24:08 -080010046/* VESA 640x480x72Hz mode to set on the pipe */
10047static struct drm_display_mode load_detect_mode = {
10048 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10049 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10050};
10051
Daniel Vettera8bb6812014-02-10 18:00:39 +010010052struct drm_framebuffer *
10053__intel_framebuffer_create(struct drm_device *dev,
10054 struct drm_mode_fb_cmd2 *mode_cmd,
10055 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010056{
10057 struct intel_framebuffer *intel_fb;
10058 int ret;
10059
10060 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10061 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010062 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010063 return ERR_PTR(-ENOMEM);
10064 }
10065
10066 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010067 if (ret)
10068 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010069
10070 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010071err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010072 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010073 kfree(intel_fb);
10074
10075 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010076}
10077
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010078static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010079intel_framebuffer_create(struct drm_device *dev,
10080 struct drm_mode_fb_cmd2 *mode_cmd,
10081 struct drm_i915_gem_object *obj)
10082{
10083 struct drm_framebuffer *fb;
10084 int ret;
10085
10086 ret = i915_mutex_lock_interruptible(dev);
10087 if (ret)
10088 return ERR_PTR(ret);
10089 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10090 mutex_unlock(&dev->struct_mutex);
10091
10092 return fb;
10093}
10094
Chris Wilsond2dff872011-04-19 08:36:26 +010010095static u32
10096intel_framebuffer_pitch_for_width(int width, int bpp)
10097{
10098 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10099 return ALIGN(pitch, 64);
10100}
10101
10102static u32
10103intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10104{
10105 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010106 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010107}
10108
10109static struct drm_framebuffer *
10110intel_framebuffer_create_for_mode(struct drm_device *dev,
10111 struct drm_display_mode *mode,
10112 int depth, int bpp)
10113{
10114 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010115 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010116
10117 obj = i915_gem_alloc_object(dev,
10118 intel_framebuffer_size_for_mode(mode, bpp));
10119 if (obj == NULL)
10120 return ERR_PTR(-ENOMEM);
10121
10122 mode_cmd.width = mode->hdisplay;
10123 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010124 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10125 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010126 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010127
10128 return intel_framebuffer_create(dev, &mode_cmd, obj);
10129}
10130
10131static struct drm_framebuffer *
10132mode_fits_in_fbdev(struct drm_device *dev,
10133 struct drm_display_mode *mode)
10134{
Daniel Vetter4520f532013-10-09 09:18:51 +020010135#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010136 struct drm_i915_private *dev_priv = dev->dev_private;
10137 struct drm_i915_gem_object *obj;
10138 struct drm_framebuffer *fb;
10139
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010140 if (!dev_priv->fbdev)
10141 return NULL;
10142
10143 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010144 return NULL;
10145
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010146 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010147 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010148
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010149 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010150 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10151 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010152 return NULL;
10153
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010154 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010155 return NULL;
10156
10157 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010158#else
10159 return NULL;
10160#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010161}
10162
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010163static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10164 struct drm_crtc *crtc,
10165 struct drm_display_mode *mode,
10166 struct drm_framebuffer *fb,
10167 int x, int y)
10168{
10169 struct drm_plane_state *plane_state;
10170 int hdisplay, vdisplay;
10171 int ret;
10172
10173 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10174 if (IS_ERR(plane_state))
10175 return PTR_ERR(plane_state);
10176
10177 if (mode)
10178 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10179 else
10180 hdisplay = vdisplay = 0;
10181
10182 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10183 if (ret)
10184 return ret;
10185 drm_atomic_set_fb_for_plane(plane_state, fb);
10186 plane_state->crtc_x = 0;
10187 plane_state->crtc_y = 0;
10188 plane_state->crtc_w = hdisplay;
10189 plane_state->crtc_h = vdisplay;
10190 plane_state->src_x = x << 16;
10191 plane_state->src_y = y << 16;
10192 plane_state->src_w = hdisplay << 16;
10193 plane_state->src_h = vdisplay << 16;
10194
10195 return 0;
10196}
10197
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010198bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010199 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010200 struct intel_load_detect_pipe *old,
10201 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010202{
10203 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010204 struct intel_encoder *intel_encoder =
10205 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010206 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010207 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010208 struct drm_crtc *crtc = NULL;
10209 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010210 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010211 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010212 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010213 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010214 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010215 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010216
Chris Wilsond2dff872011-04-19 08:36:26 +010010217 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010218 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010219 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010220
Rob Clark51fd3712013-11-19 12:10:12 -050010221retry:
10222 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10223 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010224 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010225
Jesse Barnes79e53942008-11-07 14:24:08 -080010226 /*
10227 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010228 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010229 * - if the connector already has an assigned crtc, use it (but make
10230 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010231 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010232 * - try to find the first unused crtc that can drive this connector,
10233 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010234 */
10235
10236 /* See if we already have a CRTC for this connector */
10237 if (encoder->crtc) {
10238 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010239
Rob Clark51fd3712013-11-19 12:10:12 -050010240 ret = drm_modeset_lock(&crtc->mutex, ctx);
10241 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010242 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010243 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10244 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010245 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010246
Daniel Vetter24218aa2012-08-12 19:27:11 +020010247 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010248 old->load_detect_temp = false;
10249
10250 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010251 if (connector->dpms != DRM_MODE_DPMS_ON)
10252 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010253
Chris Wilson71731882011-04-19 23:10:58 +010010254 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010255 }
10256
10257 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010258 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010259 i++;
10260 if (!(encoder->possible_crtcs & (1 << i)))
10261 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010262 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010263 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010264
10265 crtc = possible_crtc;
10266 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010267 }
10268
10269 /*
10270 * If we didn't find an unused CRTC, don't use any.
10271 */
10272 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010273 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010274 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010275 }
10276
Rob Clark51fd3712013-11-19 12:10:12 -050010277 ret = drm_modeset_lock(&crtc->mutex, ctx);
10278 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010279 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010280 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10281 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010282 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010283
10284 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010285 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010286 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010287 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010288
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010289 state = drm_atomic_state_alloc(dev);
10290 if (!state)
10291 return false;
10292
10293 state->acquire_ctx = ctx;
10294
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010295 connector_state = drm_atomic_get_connector_state(state, connector);
10296 if (IS_ERR(connector_state)) {
10297 ret = PTR_ERR(connector_state);
10298 goto fail;
10299 }
10300
10301 connector_state->crtc = crtc;
10302 connector_state->best_encoder = &intel_encoder->base;
10303
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010304 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10305 if (IS_ERR(crtc_state)) {
10306 ret = PTR_ERR(crtc_state);
10307 goto fail;
10308 }
10309
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010310 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010311
Chris Wilson64927112011-04-20 07:25:26 +010010312 if (!mode)
10313 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010314
Chris Wilsond2dff872011-04-19 08:36:26 +010010315 /* We need a framebuffer large enough to accommodate all accesses
10316 * that the plane may generate whilst we perform load detection.
10317 * We can not rely on the fbcon either being present (we get called
10318 * during its initialisation to detect all boot displays, or it may
10319 * not even exist) or that it is large enough to satisfy the
10320 * requested mode.
10321 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010322 fb = mode_fits_in_fbdev(dev, mode);
10323 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010324 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010325 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10326 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010327 } else
10328 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010329 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010330 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010331 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010332 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010333
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010334 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10335 if (ret)
10336 goto fail;
10337
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010338 drm_mode_copy(&crtc_state->base.mode, mode);
10339
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010340 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010341 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010342 if (old->release_fb)
10343 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010344 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010345 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010346 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010347
Jesse Barnes79e53942008-11-07 14:24:08 -080010348 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010349 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010350 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010351
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010352fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010353 drm_atomic_state_free(state);
10354 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010355
Rob Clark51fd3712013-11-19 12:10:12 -050010356 if (ret == -EDEADLK) {
10357 drm_modeset_backoff(ctx);
10358 goto retry;
10359 }
10360
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010361 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010362}
10363
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010364void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010365 struct intel_load_detect_pipe *old,
10366 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010367{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010368 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010369 struct intel_encoder *intel_encoder =
10370 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010371 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010372 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010374 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010375 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010376 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010377 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010378
Chris Wilsond2dff872011-04-19 08:36:26 +010010379 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010380 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010381 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010382
Chris Wilson8261b192011-04-19 23:18:09 +010010383 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010384 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010385 if (!state)
10386 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010387
10388 state->acquire_ctx = ctx;
10389
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010390 connector_state = drm_atomic_get_connector_state(state, connector);
10391 if (IS_ERR(connector_state))
10392 goto fail;
10393
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010394 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10395 if (IS_ERR(crtc_state))
10396 goto fail;
10397
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010398 connector_state->best_encoder = NULL;
10399 connector_state->crtc = NULL;
10400
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010401 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010402
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010403 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10404 0, 0);
10405 if (ret)
10406 goto fail;
10407
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010408 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010409 if (ret)
10410 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010411
Daniel Vetter36206362012-12-10 20:42:17 +010010412 if (old->release_fb) {
10413 drm_framebuffer_unregister_private(old->release_fb);
10414 drm_framebuffer_unreference(old->release_fb);
10415 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010416
Chris Wilson0622a532011-04-21 09:32:11 +010010417 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010418 }
10419
Eric Anholtc751ce42010-03-25 11:48:48 -070010420 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010421 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10422 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010423
10424 return;
10425fail:
10426 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10427 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010428}
10429
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010430static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010431 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010432{
10433 struct drm_i915_private *dev_priv = dev->dev_private;
10434 u32 dpll = pipe_config->dpll_hw_state.dpll;
10435
10436 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010437 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010438 else if (HAS_PCH_SPLIT(dev))
10439 return 120000;
10440 else if (!IS_GEN2(dev))
10441 return 96000;
10442 else
10443 return 48000;
10444}
10445
Jesse Barnes79e53942008-11-07 14:24:08 -080010446/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010447static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010448 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010449{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010450 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010451 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010452 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010453 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010454 u32 fp;
10455 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010456 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010457 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010458
10459 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010460 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010461 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010462 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010463
10464 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010465 if (IS_PINEVIEW(dev)) {
10466 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10467 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010468 } else {
10469 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10470 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10471 }
10472
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010473 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010474 if (IS_PINEVIEW(dev))
10475 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10476 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010477 else
10478 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010479 DPLL_FPA01_P1_POST_DIV_SHIFT);
10480
10481 switch (dpll & DPLL_MODE_MASK) {
10482 case DPLLB_MODE_DAC_SERIAL:
10483 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10484 5 : 10;
10485 break;
10486 case DPLLB_MODE_LVDS:
10487 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10488 7 : 14;
10489 break;
10490 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010491 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010492 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010493 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010494 }
10495
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010496 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010497 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010498 else
Imre Deakdccbea32015-06-22 23:35:51 +030010499 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010500 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010501 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010502 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010503
10504 if (is_lvds) {
10505 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10506 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010507
10508 if (lvds & LVDS_CLKB_POWER_UP)
10509 clock.p2 = 7;
10510 else
10511 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010512 } else {
10513 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10514 clock.p1 = 2;
10515 else {
10516 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10517 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10518 }
10519 if (dpll & PLL_P2_DIVIDE_BY_4)
10520 clock.p2 = 4;
10521 else
10522 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010523 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010524
Imre Deakdccbea32015-06-22 23:35:51 +030010525 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010526 }
10527
Ville Syrjälä18442d02013-09-13 16:00:08 +030010528 /*
10529 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010530 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010531 * encoder's get_config() function.
10532 */
Imre Deakdccbea32015-06-22 23:35:51 +030010533 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010534}
10535
Ville Syrjälä6878da02013-09-13 15:59:11 +030010536int intel_dotclock_calculate(int link_freq,
10537 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010538{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010539 /*
10540 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010541 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010542 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010543 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010544 *
10545 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010546 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010547 */
10548
Ville Syrjälä6878da02013-09-13 15:59:11 +030010549 if (!m_n->link_n)
10550 return 0;
10551
10552 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10553}
10554
Ville Syrjälä18442d02013-09-13 16:00:08 +030010555static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010556 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010557{
10558 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010559
10560 /* read out port_clock from the DPLL */
10561 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010562
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010563 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010564 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010565 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010566 * agree once we know their relationship in the encoder's
10567 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010568 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010569 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010570 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10571 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010572}
10573
10574/** Returns the currently programmed mode of the given pipe. */
10575struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10576 struct drm_crtc *crtc)
10577{
Jesse Barnes548f2452011-02-17 10:40:53 -080010578 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010580 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010581 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010582 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010583 int htot = I915_READ(HTOTAL(cpu_transcoder));
10584 int hsync = I915_READ(HSYNC(cpu_transcoder));
10585 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10586 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010587 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010588
10589 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10590 if (!mode)
10591 return NULL;
10592
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010593 /*
10594 * Construct a pipe_config sufficient for getting the clock info
10595 * back out of crtc_clock_get.
10596 *
10597 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10598 * to use a real value here instead.
10599 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010600 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010601 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010602 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10603 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10604 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010605 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10606
Ville Syrjälä773ae032013-09-23 17:48:20 +030010607 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010608 mode->hdisplay = (htot & 0xffff) + 1;
10609 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10610 mode->hsync_start = (hsync & 0xffff) + 1;
10611 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10612 mode->vdisplay = (vtot & 0xffff) + 1;
10613 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10614 mode->vsync_start = (vsync & 0xffff) + 1;
10615 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10616
10617 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010618
10619 return mode;
10620}
10621
Chris Wilsonf047e392012-07-21 12:31:41 +010010622void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010623{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010624 struct drm_i915_private *dev_priv = dev->dev_private;
10625
Chris Wilsonf62a0072014-02-21 17:55:39 +000010626 if (dev_priv->mm.busy)
10627 return;
10628
Paulo Zanoni43694d62014-03-07 20:08:08 -030010629 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010630 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010631 if (INTEL_INFO(dev)->gen >= 6)
10632 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010633 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010634}
10635
10636void intel_mark_idle(struct drm_device *dev)
10637{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010638 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010639
Chris Wilsonf62a0072014-02-21 17:55:39 +000010640 if (!dev_priv->mm.busy)
10641 return;
10642
10643 dev_priv->mm.busy = false;
10644
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010645 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010646 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010647
Paulo Zanoni43694d62014-03-07 20:08:08 -030010648 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010649}
10650
Jesse Barnes79e53942008-11-07 14:24:08 -080010651static void intel_crtc_destroy(struct drm_crtc *crtc)
10652{
10653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010654 struct drm_device *dev = crtc->dev;
10655 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010656
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010657 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010658 work = intel_crtc->unpin_work;
10659 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010660 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010661
10662 if (work) {
10663 cancel_work_sync(&work->work);
10664 kfree(work);
10665 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010666
10667 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010668
Jesse Barnes79e53942008-11-07 14:24:08 -080010669 kfree(intel_crtc);
10670}
10671
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010672static void intel_unpin_work_fn(struct work_struct *__work)
10673{
10674 struct intel_unpin_work *work =
10675 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010676 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10677 struct drm_device *dev = crtc->base.dev;
10678 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010679
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010680 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010681 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010682 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010683
John Harrisonf06cc1b2014-11-24 18:49:37 +000010684 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010685 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010686 mutex_unlock(&dev->struct_mutex);
10687
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010688 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010689 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010690
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010691 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10692 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010693
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010694 kfree(work);
10695}
10696
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010697static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010698 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010699{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10701 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010702 unsigned long flags;
10703
10704 /* Ignore early vblank irqs */
10705 if (intel_crtc == NULL)
10706 return;
10707
Daniel Vetterf3260382014-09-15 14:55:23 +020010708 /*
10709 * This is called both by irq handlers and the reset code (to complete
10710 * lost pageflips) so needs the full irqsave spinlocks.
10711 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010712 spin_lock_irqsave(&dev->event_lock, flags);
10713 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010714
10715 /* Ensure we don't miss a work->pending update ... */
10716 smp_rmb();
10717
10718 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010719 spin_unlock_irqrestore(&dev->event_lock, flags);
10720 return;
10721 }
10722
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010723 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010724
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010725 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010726}
10727
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010728void intel_finish_page_flip(struct drm_device *dev, int pipe)
10729{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010730 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010731 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10732
Mario Kleiner49b14a52010-12-09 07:00:07 +010010733 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010734}
10735
10736void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10737{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010738 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010739 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10740
Mario Kleiner49b14a52010-12-09 07:00:07 +010010741 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010742}
10743
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010744/* Is 'a' after or equal to 'b'? */
10745static bool g4x_flip_count_after_eq(u32 a, u32 b)
10746{
10747 return !((a - b) & 0x80000000);
10748}
10749
10750static bool page_flip_finished(struct intel_crtc *crtc)
10751{
10752 struct drm_device *dev = crtc->base.dev;
10753 struct drm_i915_private *dev_priv = dev->dev_private;
10754
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010755 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10756 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10757 return true;
10758
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010759 /*
10760 * The relevant registers doen't exist on pre-ctg.
10761 * As the flip done interrupt doesn't trigger for mmio
10762 * flips on gmch platforms, a flip count check isn't
10763 * really needed there. But since ctg has the registers,
10764 * include it in the check anyway.
10765 */
10766 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10767 return true;
10768
10769 /*
10770 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10771 * used the same base address. In that case the mmio flip might
10772 * have completed, but the CS hasn't even executed the flip yet.
10773 *
10774 * A flip count check isn't enough as the CS might have updated
10775 * the base address just after start of vblank, but before we
10776 * managed to process the interrupt. This means we'd complete the
10777 * CS flip too soon.
10778 *
10779 * Combining both checks should get us a good enough result. It may
10780 * still happen that the CS flip has been executed, but has not
10781 * yet actually completed. But in case the base address is the same
10782 * anyway, we don't really care.
10783 */
10784 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10785 crtc->unpin_work->gtt_offset &&
10786 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10787 crtc->unpin_work->flip_count);
10788}
10789
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010790void intel_prepare_page_flip(struct drm_device *dev, int plane)
10791{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010792 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010793 struct intel_crtc *intel_crtc =
10794 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10795 unsigned long flags;
10796
Daniel Vetterf3260382014-09-15 14:55:23 +020010797
10798 /*
10799 * This is called both by irq handlers and the reset code (to complete
10800 * lost pageflips) so needs the full irqsave spinlocks.
10801 *
10802 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010803 * generate a page-flip completion irq, i.e. every modeset
10804 * is also accompanied by a spurious intel_prepare_page_flip().
10805 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010806 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010807 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010808 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010809 spin_unlock_irqrestore(&dev->event_lock, flags);
10810}
10811
Robin Schroereba905b2014-05-18 02:24:50 +020010812static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010813{
10814 /* Ensure that the work item is consistent when activating it ... */
10815 smp_wmb();
10816 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10817 /* and that it is marked active as soon as the irq could fire. */
10818 smp_wmb();
10819}
10820
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010821static int intel_gen2_queue_flip(struct drm_device *dev,
10822 struct drm_crtc *crtc,
10823 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010824 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010825 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010826 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010827{
John Harrison6258fbe2015-05-29 17:43:48 +010010828 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010830 u32 flip_mask;
10831 int ret;
10832
John Harrison5fb9de12015-05-29 17:44:07 +010010833 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010834 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010835 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010836
10837 /* Can't queue multiple flips, so wait for the previous
10838 * one to finish before executing the next.
10839 */
10840 if (intel_crtc->plane)
10841 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10842 else
10843 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010844 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10845 intel_ring_emit(ring, MI_NOOP);
10846 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10847 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10848 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010849 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010850 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010851
10852 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010853 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010854}
10855
10856static int intel_gen3_queue_flip(struct drm_device *dev,
10857 struct drm_crtc *crtc,
10858 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010859 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010860 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010861 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010862{
John Harrison6258fbe2015-05-29 17:43:48 +010010863 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010865 u32 flip_mask;
10866 int ret;
10867
John Harrison5fb9de12015-05-29 17:44:07 +010010868 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010869 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010870 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010871
10872 if (intel_crtc->plane)
10873 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10874 else
10875 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010876 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10877 intel_ring_emit(ring, MI_NOOP);
10878 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10879 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10880 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010881 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010882 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010883
Chris Wilsone7d841c2012-12-03 11:36:30 +000010884 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010885 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010886}
10887
10888static int intel_gen4_queue_flip(struct drm_device *dev,
10889 struct drm_crtc *crtc,
10890 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010891 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010892 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010893 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010894{
John Harrison6258fbe2015-05-29 17:43:48 +010010895 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010896 struct drm_i915_private *dev_priv = dev->dev_private;
10897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10898 uint32_t pf, pipesrc;
10899 int ret;
10900
John Harrison5fb9de12015-05-29 17:44:07 +010010901 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010902 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010903 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010904
10905 /* i965+ uses the linear or tiled offsets from the
10906 * Display Registers (which do not change across a page-flip)
10907 * so we need only reprogram the base address.
10908 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010909 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10910 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10911 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010912 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010913 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010914
10915 /* XXX Enabling the panel-fitter across page-flip is so far
10916 * untested on non-native modes, so ignore it for now.
10917 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10918 */
10919 pf = 0;
10920 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010921 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010922
10923 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010924 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010925}
10926
10927static int intel_gen6_queue_flip(struct drm_device *dev,
10928 struct drm_crtc *crtc,
10929 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010930 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010931 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010932 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010933{
John Harrison6258fbe2015-05-29 17:43:48 +010010934 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010935 struct drm_i915_private *dev_priv = dev->dev_private;
10936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10937 uint32_t pf, pipesrc;
10938 int ret;
10939
John Harrison5fb9de12015-05-29 17:44:07 +010010940 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010941 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010942 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010943
Daniel Vetter6d90c952012-04-26 23:28:05 +020010944 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10945 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10946 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010947 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010948
Chris Wilson99d9acd2012-04-17 20:37:00 +010010949 /* Contrary to the suggestions in the documentation,
10950 * "Enable Panel Fitter" does not seem to be required when page
10951 * flipping with a non-native mode, and worse causes a normal
10952 * modeset to fail.
10953 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10954 */
10955 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010956 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010957 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010958
10959 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010960 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010961}
10962
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010963static int intel_gen7_queue_flip(struct drm_device *dev,
10964 struct drm_crtc *crtc,
10965 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010966 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010967 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010968 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010969{
John Harrison6258fbe2015-05-29 17:43:48 +010010970 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010972 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010973 int len, ret;
10974
Robin Schroereba905b2014-05-18 02:24:50 +020010975 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010976 case PLANE_A:
10977 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10978 break;
10979 case PLANE_B:
10980 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10981 break;
10982 case PLANE_C:
10983 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10984 break;
10985 default:
10986 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010987 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010988 }
10989
Chris Wilsonffe74d72013-08-26 20:58:12 +010010990 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010991 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010992 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010993 /*
10994 * On Gen 8, SRM is now taking an extra dword to accommodate
10995 * 48bits addresses, and we need a NOOP for the batch size to
10996 * stay even.
10997 */
10998 if (IS_GEN8(dev))
10999 len += 2;
11000 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011001
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011002 /*
11003 * BSpec MI_DISPLAY_FLIP for IVB:
11004 * "The full packet must be contained within the same cache line."
11005 *
11006 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11007 * cacheline, if we ever start emitting more commands before
11008 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11009 * then do the cacheline alignment, and finally emit the
11010 * MI_DISPLAY_FLIP.
11011 */
John Harrisonbba09b12015-05-29 17:44:06 +010011012 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011013 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011014 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011015
John Harrison5fb9de12015-05-29 17:44:07 +010011016 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011017 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011018 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011019
Chris Wilsonffe74d72013-08-26 20:58:12 +010011020 /* Unmask the flip-done completion message. Note that the bspec says that
11021 * we should do this for both the BCS and RCS, and that we must not unmask
11022 * more than one flip event at any time (or ensure that one flip message
11023 * can be sent by waiting for flip-done prior to queueing new flips).
11024 * Experimentation says that BCS works despite DERRMR masking all
11025 * flip-done completion events and that unmasking all planes at once
11026 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11027 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11028 */
11029 if (ring->id == RCS) {
11030 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11031 intel_ring_emit(ring, DERRMR);
11032 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11033 DERRMR_PIPEB_PRI_FLIP_DONE |
11034 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011035 if (IS_GEN8(dev))
11036 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11037 MI_SRM_LRM_GLOBAL_GTT);
11038 else
11039 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11040 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011041 intel_ring_emit(ring, DERRMR);
11042 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011043 if (IS_GEN8(dev)) {
11044 intel_ring_emit(ring, 0);
11045 intel_ring_emit(ring, MI_NOOP);
11046 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011047 }
11048
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011049 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011050 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011051 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011052 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011053
11054 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011055 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011056}
11057
Sourab Gupta84c33a62014-06-02 16:47:17 +053011058static bool use_mmio_flip(struct intel_engine_cs *ring,
11059 struct drm_i915_gem_object *obj)
11060{
11061 /*
11062 * This is not being used for older platforms, because
11063 * non-availability of flip done interrupt forces us to use
11064 * CS flips. Older platforms derive flip done using some clever
11065 * tricks involving the flip_pending status bits and vblank irqs.
11066 * So using MMIO flips there would disrupt this mechanism.
11067 */
11068
Chris Wilson8e09bf82014-07-08 10:40:30 +010011069 if (ring == NULL)
11070 return true;
11071
Sourab Gupta84c33a62014-06-02 16:47:17 +053011072 if (INTEL_INFO(ring->dev)->gen < 5)
11073 return false;
11074
11075 if (i915.use_mmio_flip < 0)
11076 return false;
11077 else if (i915.use_mmio_flip > 0)
11078 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011079 else if (i915.enable_execlists)
11080 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011081 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011082 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011083}
11084
Damien Lespiauff944562014-11-20 14:58:16 +000011085static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11086{
11087 struct drm_device *dev = intel_crtc->base.dev;
11088 struct drm_i915_private *dev_priv = dev->dev_private;
11089 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011090 const enum pipe pipe = intel_crtc->pipe;
11091 u32 ctl, stride;
11092
11093 ctl = I915_READ(PLANE_CTL(pipe, 0));
11094 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011095 switch (fb->modifier[0]) {
11096 case DRM_FORMAT_MOD_NONE:
11097 break;
11098 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011099 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011100 break;
11101 case I915_FORMAT_MOD_Y_TILED:
11102 ctl |= PLANE_CTL_TILED_Y;
11103 break;
11104 case I915_FORMAT_MOD_Yf_TILED:
11105 ctl |= PLANE_CTL_TILED_YF;
11106 break;
11107 default:
11108 MISSING_CASE(fb->modifier[0]);
11109 }
Damien Lespiauff944562014-11-20 14:58:16 +000011110
11111 /*
11112 * The stride is either expressed as a multiple of 64 bytes chunks for
11113 * linear buffers or in number of tiles for tiled buffers.
11114 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011115 stride = fb->pitches[0] /
11116 intel_fb_stride_alignment(dev, fb->modifier[0],
11117 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011118
11119 /*
11120 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11121 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11122 */
11123 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11124 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11125
11126 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11127 POSTING_READ(PLANE_SURF(pipe, 0));
11128}
11129
11130static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011131{
11132 struct drm_device *dev = intel_crtc->base.dev;
11133 struct drm_i915_private *dev_priv = dev->dev_private;
11134 struct intel_framebuffer *intel_fb =
11135 to_intel_framebuffer(intel_crtc->base.primary->fb);
11136 struct drm_i915_gem_object *obj = intel_fb->obj;
11137 u32 dspcntr;
11138 u32 reg;
11139
Sourab Gupta84c33a62014-06-02 16:47:17 +053011140 reg = DSPCNTR(intel_crtc->plane);
11141 dspcntr = I915_READ(reg);
11142
Damien Lespiauc5d97472014-10-25 00:11:11 +010011143 if (obj->tiling_mode != I915_TILING_NONE)
11144 dspcntr |= DISPPLANE_TILED;
11145 else
11146 dspcntr &= ~DISPPLANE_TILED;
11147
Sourab Gupta84c33a62014-06-02 16:47:17 +053011148 I915_WRITE(reg, dspcntr);
11149
11150 I915_WRITE(DSPSURF(intel_crtc->plane),
11151 intel_crtc->unpin_work->gtt_offset);
11152 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011153
Damien Lespiauff944562014-11-20 14:58:16 +000011154}
11155
11156/*
11157 * XXX: This is the temporary way to update the plane registers until we get
11158 * around to using the usual plane update functions for MMIO flips
11159 */
11160static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11161{
11162 struct drm_device *dev = intel_crtc->base.dev;
Damien Lespiauff944562014-11-20 14:58:16 +000011163 u32 start_vbl_count;
11164
11165 intel_mark_page_flip_active(intel_crtc);
11166
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020011167 intel_pipe_update_start(intel_crtc, &start_vbl_count);
Damien Lespiauff944562014-11-20 14:58:16 +000011168
11169 if (INTEL_INFO(dev)->gen >= 9)
11170 skl_do_mmio_flip(intel_crtc);
11171 else
11172 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11173 ilk_do_mmio_flip(intel_crtc);
11174
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020011175 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011176}
11177
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011178static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011179{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011180 struct intel_mmio_flip *mmio_flip =
11181 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011182
Daniel Vettereed29a52015-05-21 14:21:25 +020011183 if (mmio_flip->req)
11184 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011185 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011186 false, NULL,
11187 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011188
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011189 intel_do_mmio_flip(mmio_flip->crtc);
11190
Daniel Vettereed29a52015-05-21 14:21:25 +020011191 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011192 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011193}
11194
11195static int intel_queue_mmio_flip(struct drm_device *dev,
11196 struct drm_crtc *crtc,
11197 struct drm_framebuffer *fb,
11198 struct drm_i915_gem_object *obj,
11199 struct intel_engine_cs *ring,
11200 uint32_t flags)
11201{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011202 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011203
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011204 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11205 if (mmio_flip == NULL)
11206 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011207
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011208 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011209 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011210 mmio_flip->crtc = to_intel_crtc(crtc);
11211
11212 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11213 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011214
Sourab Gupta84c33a62014-06-02 16:47:17 +053011215 return 0;
11216}
11217
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011218static int intel_default_queue_flip(struct drm_device *dev,
11219 struct drm_crtc *crtc,
11220 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011221 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011222 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011223 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011224{
11225 return -ENODEV;
11226}
11227
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011228static bool __intel_pageflip_stall_check(struct drm_device *dev,
11229 struct drm_crtc *crtc)
11230{
11231 struct drm_i915_private *dev_priv = dev->dev_private;
11232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11233 struct intel_unpin_work *work = intel_crtc->unpin_work;
11234 u32 addr;
11235
11236 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11237 return true;
11238
Chris Wilson908565c2015-08-12 13:08:22 +010011239 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11240 return false;
11241
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011242 if (!work->enable_stall_check)
11243 return false;
11244
11245 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011246 if (work->flip_queued_req &&
11247 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011248 return false;
11249
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011250 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011251 }
11252
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011253 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011254 return false;
11255
11256 /* Potential stall - if we see that the flip has happened,
11257 * assume a missed interrupt. */
11258 if (INTEL_INFO(dev)->gen >= 4)
11259 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11260 else
11261 addr = I915_READ(DSPADDR(intel_crtc->plane));
11262
11263 /* There is a potential issue here with a false positive after a flip
11264 * to the same address. We could address this by checking for a
11265 * non-incrementing frame counter.
11266 */
11267 return addr == work->gtt_offset;
11268}
11269
11270void intel_check_page_flip(struct drm_device *dev, int pipe)
11271{
11272 struct drm_i915_private *dev_priv = dev->dev_private;
11273 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011275 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011276
Dave Gordon6c51d462015-03-06 15:34:26 +000011277 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011278
11279 if (crtc == NULL)
11280 return;
11281
Daniel Vetterf3260382014-09-15 14:55:23 +020011282 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011283 work = intel_crtc->unpin_work;
11284 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011285 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011286 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011287 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011288 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011289 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011290 if (work != NULL &&
11291 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11292 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011293 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011294}
11295
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011296static int intel_crtc_page_flip(struct drm_crtc *crtc,
11297 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011298 struct drm_pending_vblank_event *event,
11299 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011300{
11301 struct drm_device *dev = crtc->dev;
11302 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011303 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011304 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011306 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011307 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011308 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011309 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011310 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011311 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011312 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011313
Matt Roper2ff8fde2014-07-08 07:50:07 -070011314 /*
11315 * drm_mode_page_flip_ioctl() should already catch this, but double
11316 * check to be safe. In the future we may enable pageflipping from
11317 * a disabled primary plane.
11318 */
11319 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11320 return -EBUSY;
11321
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011322 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011323 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011324 return -EINVAL;
11325
11326 /*
11327 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11328 * Note that pitch changes could also affect these register.
11329 */
11330 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011331 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11332 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011333 return -EINVAL;
11334
Chris Wilsonf900db42014-02-20 09:26:13 +000011335 if (i915_terminally_wedged(&dev_priv->gpu_error))
11336 goto out_hang;
11337
Daniel Vetterb14c5672013-09-19 12:18:32 +020011338 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011339 if (work == NULL)
11340 return -ENOMEM;
11341
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011342 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011343 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011344 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011345 INIT_WORK(&work->work, intel_unpin_work_fn);
11346
Daniel Vetter87b6b102014-05-15 15:33:46 +020011347 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011348 if (ret)
11349 goto free_work;
11350
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011351 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011352 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011353 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011354 /* Before declaring the flip queue wedged, check if
11355 * the hardware completed the operation behind our backs.
11356 */
11357 if (__intel_pageflip_stall_check(dev, crtc)) {
11358 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11359 page_flip_completed(intel_crtc);
11360 } else {
11361 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011362 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011363
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011364 drm_crtc_vblank_put(crtc);
11365 kfree(work);
11366 return -EBUSY;
11367 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011368 }
11369 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011370 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011371
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011372 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11373 flush_workqueue(dev_priv->wq);
11374
Jesse Barnes75dfca82010-02-10 15:09:44 -080011375 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011376 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011377 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011378
Matt Roperf4510a22014-04-01 15:22:40 -070011379 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011380 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011381
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011382 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011383
Chris Wilson89ed88b2015-02-16 14:31:49 +000011384 ret = i915_mutex_lock_interruptible(dev);
11385 if (ret)
11386 goto cleanup;
11387
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011388 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011389 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011390
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011391 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011392 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011393
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011394 if (IS_VALLEYVIEW(dev)) {
11395 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011396 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011397 /* vlv: DISPLAY_FLIP fails to change tiling */
11398 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011399 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011400 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011401 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011402 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011403 if (ring == NULL || ring->id != RCS)
11404 ring = &dev_priv->ring[BCS];
11405 } else {
11406 ring = &dev_priv->ring[RCS];
11407 }
11408
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011409 mmio_flip = use_mmio_flip(ring, obj);
11410
11411 /* When using CS flips, we want to emit semaphores between rings.
11412 * However, when using mmio flips we will create a task to do the
11413 * synchronisation, so all we want here is to pin the framebuffer
11414 * into the display plane and skip any waits.
11415 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011416 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011417 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011418 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011419 if (ret)
11420 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011421
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011422 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11423 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011424
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011425 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011426 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11427 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011428 if (ret)
11429 goto cleanup_unpin;
11430
John Harrisonf06cc1b2014-11-24 18:49:37 +000011431 i915_gem_request_assign(&work->flip_queued_req,
11432 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011433 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011434 if (!request) {
11435 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11436 if (ret)
11437 goto cleanup_unpin;
11438 }
11439
11440 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011441 page_flip_flags);
11442 if (ret)
11443 goto cleanup_unpin;
11444
John Harrison6258fbe2015-05-29 17:43:48 +010011445 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011446 }
11447
John Harrison91af1272015-06-18 13:14:56 +010011448 if (request)
John Harrison75289872015-05-29 17:43:49 +010011449 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011450
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011451 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011452 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011453
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011454 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011455 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011456 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011457
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011458 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011459 intel_frontbuffer_flip_prepare(dev,
11460 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011461
Jesse Barnese5510fa2010-07-01 16:48:37 -070011462 trace_i915_flip_request(intel_crtc->plane, obj);
11463
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011464 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011465
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011466cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011467 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011468cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011469 if (request)
11470 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011471 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011472 mutex_unlock(&dev->struct_mutex);
11473cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011474 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011475 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011476
Chris Wilson89ed88b2015-02-16 14:31:49 +000011477 drm_gem_object_unreference_unlocked(&obj->base);
11478 drm_framebuffer_unreference(work->old_fb);
11479
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011480 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011481 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011482 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011483
Daniel Vetter87b6b102014-05-15 15:33:46 +020011484 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011485free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011486 kfree(work);
11487
Chris Wilsonf900db42014-02-20 09:26:13 +000011488 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011489 struct drm_atomic_state *state;
11490 struct drm_plane_state *plane_state;
11491
Chris Wilsonf900db42014-02-20 09:26:13 +000011492out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011493 state = drm_atomic_state_alloc(dev);
11494 if (!state)
11495 return -ENOMEM;
11496 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11497
11498retry:
11499 plane_state = drm_atomic_get_plane_state(state, primary);
11500 ret = PTR_ERR_OR_ZERO(plane_state);
11501 if (!ret) {
11502 drm_atomic_set_fb_for_plane(plane_state, fb);
11503
11504 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11505 if (!ret)
11506 ret = drm_atomic_commit(state);
11507 }
11508
11509 if (ret == -EDEADLK) {
11510 drm_modeset_backoff(state->acquire_ctx);
11511 drm_atomic_state_clear(state);
11512 goto retry;
11513 }
11514
11515 if (ret)
11516 drm_atomic_state_free(state);
11517
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011518 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011519 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011520 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011521 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011522 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011523 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011524 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011525}
11526
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011527
11528/**
11529 * intel_wm_need_update - Check whether watermarks need updating
11530 * @plane: drm plane
11531 * @state: new plane state
11532 *
11533 * Check current plane state versus the new one to determine whether
11534 * watermarks need to be recalculated.
11535 *
11536 * Returns true or false.
11537 */
11538static bool intel_wm_need_update(struct drm_plane *plane,
11539 struct drm_plane_state *state)
11540{
11541 /* Update watermarks on tiling changes. */
11542 if (!plane->state->fb || !state->fb ||
11543 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11544 plane->state->rotation != state->rotation)
11545 return true;
11546
11547 if (plane->state->crtc_w != state->crtc_w)
11548 return true;
11549
11550 return false;
11551}
11552
11553int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11554 struct drm_plane_state *plane_state)
11555{
11556 struct drm_crtc *crtc = crtc_state->crtc;
11557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11558 struct drm_plane *plane = plane_state->plane;
11559 struct drm_device *dev = crtc->dev;
11560 struct drm_i915_private *dev_priv = dev->dev_private;
11561 struct intel_plane_state *old_plane_state =
11562 to_intel_plane_state(plane->state);
11563 int idx = intel_crtc->base.base.id, ret;
11564 int i = drm_plane_index(plane);
11565 bool mode_changed = needs_modeset(crtc_state);
11566 bool was_crtc_enabled = crtc->state->active;
11567 bool is_crtc_enabled = crtc_state->active;
11568
11569 bool turn_off, turn_on, visible, was_visible;
11570 struct drm_framebuffer *fb = plane_state->fb;
11571
11572 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11573 plane->type != DRM_PLANE_TYPE_CURSOR) {
11574 ret = skl_update_scaler_plane(
11575 to_intel_crtc_state(crtc_state),
11576 to_intel_plane_state(plane_state));
11577 if (ret)
11578 return ret;
11579 }
11580
11581 /*
11582 * Disabling a plane is always okay; we just need to update
11583 * fb tracking in a special way since cleanup_fb() won't
11584 * get called by the plane helpers.
11585 */
11586 if (old_plane_state->base.fb && !fb)
11587 intel_crtc->atomic.disabled_planes |= 1 << i;
11588
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011589 was_visible = old_plane_state->visible;
11590 visible = to_intel_plane_state(plane_state)->visible;
11591
11592 if (!was_crtc_enabled && WARN_ON(was_visible))
11593 was_visible = false;
11594
11595 if (!is_crtc_enabled && WARN_ON(visible))
11596 visible = false;
11597
11598 if (!was_visible && !visible)
11599 return 0;
11600
11601 turn_off = was_visible && (!visible || mode_changed);
11602 turn_on = visible && (!was_visible || mode_changed);
11603
11604 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11605 plane->base.id, fb ? fb->base.id : -1);
11606
11607 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11608 plane->base.id, was_visible, visible,
11609 turn_off, turn_on, mode_changed);
11610
Ville Syrjälä852eb002015-06-24 22:00:07 +030011611 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011612 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011613 /* must disable cxsr around plane enable/disable */
11614 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11615 intel_crtc->atomic.disable_cxsr = true;
11616 /* to potentially re-enable cxsr */
11617 intel_crtc->atomic.wait_vblank = true;
11618 intel_crtc->atomic.update_wm_post = true;
11619 }
11620 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011621 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011622 /* must disable cxsr around plane enable/disable */
11623 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11624 if (is_crtc_enabled)
11625 intel_crtc->atomic.wait_vblank = true;
11626 intel_crtc->atomic.disable_cxsr = true;
11627 }
11628 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011629 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011630 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011631
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011632 if (visible)
11633 intel_crtc->atomic.fb_bits |=
11634 to_intel_plane(plane)->frontbuffer_bit;
11635
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011636 switch (plane->type) {
11637 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011638 intel_crtc->atomic.wait_for_flips = true;
11639 intel_crtc->atomic.pre_disable_primary = turn_off;
11640 intel_crtc->atomic.post_enable_primary = turn_on;
11641
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011642 if (turn_off) {
11643 /*
11644 * FIXME: Actually if we will still have any other
11645 * plane enabled on the pipe we could let IPS enabled
11646 * still, but for now lets consider that when we make
11647 * primary invisible by setting DSPCNTR to 0 on
11648 * update_primary_plane function IPS needs to be
11649 * disable.
11650 */
11651 intel_crtc->atomic.disable_ips = true;
11652
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011653 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011654 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011655
11656 /*
11657 * FBC does not work on some platforms for rotated
11658 * planes, so disable it when rotation is not 0 and
11659 * update it when rotation is set back to 0.
11660 *
11661 * FIXME: This is redundant with the fbc update done in
11662 * the primary plane enable function except that that
11663 * one is done too late. We eventually need to unify
11664 * this.
11665 */
11666
11667 if (visible &&
11668 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11669 dev_priv->fbc.crtc == intel_crtc &&
11670 plane_state->rotation != BIT(DRM_ROTATE_0))
11671 intel_crtc->atomic.disable_fbc = true;
11672
11673 /*
11674 * BDW signals flip done immediately if the plane
11675 * is disabled, even if the plane enable is already
11676 * armed to occur at the next vblank :(
11677 */
11678 if (turn_on && IS_BROADWELL(dev))
11679 intel_crtc->atomic.wait_vblank = true;
11680
11681 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11682 break;
11683 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011684 break;
11685 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011686 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011687 intel_crtc->atomic.wait_vblank = true;
11688 intel_crtc->atomic.update_sprite_watermarks |=
11689 1 << i;
11690 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011691 }
11692 return 0;
11693}
11694
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011695static bool encoders_cloneable(const struct intel_encoder *a,
11696 const struct intel_encoder *b)
11697{
11698 /* masks could be asymmetric, so check both ways */
11699 return a == b || (a->cloneable & (1 << b->type) &&
11700 b->cloneable & (1 << a->type));
11701}
11702
11703static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11704 struct intel_crtc *crtc,
11705 struct intel_encoder *encoder)
11706{
11707 struct intel_encoder *source_encoder;
11708 struct drm_connector *connector;
11709 struct drm_connector_state *connector_state;
11710 int i;
11711
11712 for_each_connector_in_state(state, connector, connector_state, i) {
11713 if (connector_state->crtc != &crtc->base)
11714 continue;
11715
11716 source_encoder =
11717 to_intel_encoder(connector_state->best_encoder);
11718 if (!encoders_cloneable(encoder, source_encoder))
11719 return false;
11720 }
11721
11722 return true;
11723}
11724
11725static bool check_encoder_cloning(struct drm_atomic_state *state,
11726 struct intel_crtc *crtc)
11727{
11728 struct intel_encoder *encoder;
11729 struct drm_connector *connector;
11730 struct drm_connector_state *connector_state;
11731 int i;
11732
11733 for_each_connector_in_state(state, connector, connector_state, i) {
11734 if (connector_state->crtc != &crtc->base)
11735 continue;
11736
11737 encoder = to_intel_encoder(connector_state->best_encoder);
11738 if (!check_single_encoder_cloning(state, crtc, encoder))
11739 return false;
11740 }
11741
11742 return true;
11743}
11744
11745static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11746 struct drm_crtc_state *crtc_state)
11747{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011748 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011749 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011751 struct intel_crtc_state *pipe_config =
11752 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011753 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011754 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011755 bool mode_changed = needs_modeset(crtc_state);
11756
11757 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11758 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11759 return -EINVAL;
11760 }
11761
Ville Syrjälä852eb002015-06-24 22:00:07 +030011762 if (mode_changed && !crtc_state->active)
11763 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011764
Maarten Lankhorstad421372015-06-15 12:33:42 +020011765 if (mode_changed && crtc_state->enable &&
11766 dev_priv->display.crtc_compute_clock &&
11767 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11768 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11769 pipe_config);
11770 if (ret)
11771 return ret;
11772 }
11773
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011774 ret = 0;
11775 if (INTEL_INFO(dev)->gen >= 9) {
11776 if (mode_changed)
11777 ret = skl_update_scaler_crtc(pipe_config);
11778
11779 if (!ret)
11780 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11781 pipe_config);
11782 }
11783
11784 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011785}
11786
Jani Nikula65b38e02015-04-13 11:26:56 +030011787static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011788 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11789 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011790 .atomic_begin = intel_begin_crtc_commit,
11791 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011792 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011793};
11794
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011795static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11796{
11797 struct intel_connector *connector;
11798
11799 for_each_intel_connector(dev, connector) {
11800 if (connector->base.encoder) {
11801 connector->base.state->best_encoder =
11802 connector->base.encoder;
11803 connector->base.state->crtc =
11804 connector->base.encoder->crtc;
11805 } else {
11806 connector->base.state->best_encoder = NULL;
11807 connector->base.state->crtc = NULL;
11808 }
11809 }
11810}
11811
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011812static void
Robin Schroereba905b2014-05-18 02:24:50 +020011813connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011814 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011815{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011816 int bpp = pipe_config->pipe_bpp;
11817
11818 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11819 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011820 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011821
11822 /* Don't use an invalid EDID bpc value */
11823 if (connector->base.display_info.bpc &&
11824 connector->base.display_info.bpc * 3 < bpp) {
11825 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11826 bpp, connector->base.display_info.bpc*3);
11827 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11828 }
11829
11830 /* Clamp bpp to 8 on screens without EDID 1.4 */
11831 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11832 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11833 bpp);
11834 pipe_config->pipe_bpp = 24;
11835 }
11836}
11837
11838static int
11839compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011840 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011841{
11842 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011843 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011844 struct drm_connector *connector;
11845 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011846 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011847
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011848 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011849 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011850 else if (INTEL_INFO(dev)->gen >= 5)
11851 bpp = 12*3;
11852 else
11853 bpp = 8*3;
11854
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011855
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011856 pipe_config->pipe_bpp = bpp;
11857
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011858 state = pipe_config->base.state;
11859
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011860 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011861 for_each_connector_in_state(state, connector, connector_state, i) {
11862 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011863 continue;
11864
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011865 connected_sink_compute_bpp(to_intel_connector(connector),
11866 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011867 }
11868
11869 return bpp;
11870}
11871
Daniel Vetter644db712013-09-19 14:53:58 +020011872static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11873{
11874 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11875 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011876 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011877 mode->crtc_hdisplay, mode->crtc_hsync_start,
11878 mode->crtc_hsync_end, mode->crtc_htotal,
11879 mode->crtc_vdisplay, mode->crtc_vsync_start,
11880 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11881}
11882
Daniel Vetterc0b03412013-05-28 12:05:54 +020011883static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011884 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011885 const char *context)
11886{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011887 struct drm_device *dev = crtc->base.dev;
11888 struct drm_plane *plane;
11889 struct intel_plane *intel_plane;
11890 struct intel_plane_state *state;
11891 struct drm_framebuffer *fb;
11892
11893 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11894 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011895
11896 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11897 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11898 pipe_config->pipe_bpp, pipe_config->dither);
11899 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11900 pipe_config->has_pch_encoder,
11901 pipe_config->fdi_lanes,
11902 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11903 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11904 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011905 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011906 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011907 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011908 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11909 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11910 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011911
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011912 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011913 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011914 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011915 pipe_config->dp_m2_n2.gmch_m,
11916 pipe_config->dp_m2_n2.gmch_n,
11917 pipe_config->dp_m2_n2.link_m,
11918 pipe_config->dp_m2_n2.link_n,
11919 pipe_config->dp_m2_n2.tu);
11920
Daniel Vetter55072d12014-11-20 16:10:28 +010011921 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11922 pipe_config->has_audio,
11923 pipe_config->has_infoframe);
11924
Daniel Vetterc0b03412013-05-28 12:05:54 +020011925 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011926 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011927 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011928 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11929 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011930 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011931 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11932 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011933 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11934 crtc->num_scalers,
11935 pipe_config->scaler_state.scaler_users,
11936 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011937 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11938 pipe_config->gmch_pfit.control,
11939 pipe_config->gmch_pfit.pgm_ratios,
11940 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011941 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011942 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011943 pipe_config->pch_pfit.size,
11944 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011945 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011946 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011947
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011948 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011949 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011950 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011951 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011952 pipe_config->ddi_pll_sel,
11953 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011954 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011955 pipe_config->dpll_hw_state.pll0,
11956 pipe_config->dpll_hw_state.pll1,
11957 pipe_config->dpll_hw_state.pll2,
11958 pipe_config->dpll_hw_state.pll3,
11959 pipe_config->dpll_hw_state.pll6,
11960 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011961 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011962 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011963 pipe_config->dpll_hw_state.pcsdw12);
11964 } else if (IS_SKYLAKE(dev)) {
11965 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11966 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11967 pipe_config->ddi_pll_sel,
11968 pipe_config->dpll_hw_state.ctrl1,
11969 pipe_config->dpll_hw_state.cfgcr1,
11970 pipe_config->dpll_hw_state.cfgcr2);
11971 } else if (HAS_DDI(dev)) {
11972 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11973 pipe_config->ddi_pll_sel,
11974 pipe_config->dpll_hw_state.wrpll);
11975 } else {
11976 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11977 "fp0: 0x%x, fp1: 0x%x\n",
11978 pipe_config->dpll_hw_state.dpll,
11979 pipe_config->dpll_hw_state.dpll_md,
11980 pipe_config->dpll_hw_state.fp0,
11981 pipe_config->dpll_hw_state.fp1);
11982 }
11983
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011984 DRM_DEBUG_KMS("planes on this crtc\n");
11985 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11986 intel_plane = to_intel_plane(plane);
11987 if (intel_plane->pipe != crtc->pipe)
11988 continue;
11989
11990 state = to_intel_plane_state(plane->state);
11991 fb = state->base.fb;
11992 if (!fb) {
11993 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11994 "disabled, scaler_id = %d\n",
11995 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11996 plane->base.id, intel_plane->pipe,
11997 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11998 drm_plane_index(plane), state->scaler_id);
11999 continue;
12000 }
12001
12002 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12003 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12004 plane->base.id, intel_plane->pipe,
12005 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12006 drm_plane_index(plane));
12007 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12008 fb->base.id, fb->width, fb->height, fb->pixel_format);
12009 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12010 state->scaler_id,
12011 state->src.x1 >> 16, state->src.y1 >> 16,
12012 drm_rect_width(&state->src) >> 16,
12013 drm_rect_height(&state->src) >> 16,
12014 state->dst.x1, state->dst.y1,
12015 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12016 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012017}
12018
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012019static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012020{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012021 struct drm_device *dev = state->dev;
12022 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012023 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012024 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012025 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012026 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012027
12028 /*
12029 * Walk the connector list instead of the encoder
12030 * list to detect the problem on ddi platforms
12031 * where there's just one encoder per digital port.
12032 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012033 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012034 if (!connector_state->best_encoder)
12035 continue;
12036
12037 encoder = to_intel_encoder(connector_state->best_encoder);
12038
12039 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012040
12041 switch (encoder->type) {
12042 unsigned int port_mask;
12043 case INTEL_OUTPUT_UNKNOWN:
12044 if (WARN_ON(!HAS_DDI(dev)))
12045 break;
12046 case INTEL_OUTPUT_DISPLAYPORT:
12047 case INTEL_OUTPUT_HDMI:
12048 case INTEL_OUTPUT_EDP:
12049 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12050
12051 /* the same port mustn't appear more than once */
12052 if (used_ports & port_mask)
12053 return false;
12054
12055 used_ports |= port_mask;
12056 default:
12057 break;
12058 }
12059 }
12060
12061 return true;
12062}
12063
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012064static void
12065clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12066{
12067 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012068 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012069 struct intel_dpll_hw_state dpll_hw_state;
12070 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012071 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012072 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012073
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012074 /* FIXME: before the switch to atomic started, a new pipe_config was
12075 * kzalloc'd. Code that depends on any field being zero should be
12076 * fixed, so that the crtc_state can be safely duplicated. For now,
12077 * only fields that are know to not cause problems are preserved. */
12078
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012079 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012080 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012081 shared_dpll = crtc_state->shared_dpll;
12082 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012083 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012084 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012085
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012086 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012087
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012088 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012089 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012090 crtc_state->shared_dpll = shared_dpll;
12091 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012092 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012093 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012094}
12095
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012096static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012097intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012098 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012099{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012100 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012101 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012102 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012103 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012104 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012105 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012106 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012107
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012108 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012109
Daniel Vettere143a212013-07-04 12:01:15 +020012110 pipe_config->cpu_transcoder =
12111 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012112
Imre Deak2960bc92013-07-30 13:36:32 +030012113 /*
12114 * Sanitize sync polarity flags based on requested ones. If neither
12115 * positive or negative polarity is requested, treat this as meaning
12116 * negative polarity.
12117 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012118 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012119 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012120 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012121
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012122 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012123 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012124 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012125
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012126 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12127 * plane pixel format and any sink constraints into account. Returns the
12128 * source plane bpp so that dithering can be selected on mismatches
12129 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012130 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12131 pipe_config);
12132 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012133 goto fail;
12134
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012135 /*
12136 * Determine the real pipe dimensions. Note that stereo modes can
12137 * increase the actual pipe size due to the frame doubling and
12138 * insertion of additional space for blanks between the frame. This
12139 * is stored in the crtc timings. We use the requested mode to do this
12140 * computation to clearly distinguish it from the adjusted mode, which
12141 * can be changed by the connectors in the below retry loop.
12142 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012143 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012144 &pipe_config->pipe_src_w,
12145 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012146
Daniel Vettere29c22c2013-02-21 00:00:16 +010012147encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012148 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012149 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012150 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012151
Daniel Vetter135c81b2013-07-21 21:37:09 +020012152 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012153 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12154 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012155
Daniel Vetter7758a112012-07-08 19:40:39 +020012156 /* Pass our mode to the connectors and the CRTC to give them a chance to
12157 * adjust it according to limitations or connector properties, and also
12158 * a chance to reject the mode entirely.
12159 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012160 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012161 if (connector_state->crtc != crtc)
12162 continue;
12163
12164 encoder = to_intel_encoder(connector_state->best_encoder);
12165
Daniel Vetterefea6e82013-07-21 21:36:59 +020012166 if (!(encoder->compute_config(encoder, pipe_config))) {
12167 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012168 goto fail;
12169 }
12170 }
12171
Daniel Vetterff9a6752013-06-01 17:16:21 +020012172 /* Set default port clock if not overwritten by the encoder. Needs to be
12173 * done afterwards in case the encoder adjusts the mode. */
12174 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012175 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012176 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012177
Daniel Vettera43f6e02013-06-07 23:10:32 +020012178 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012179 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012180 DRM_DEBUG_KMS("CRTC fixup failed\n");
12181 goto fail;
12182 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012183
12184 if (ret == RETRY) {
12185 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12186 ret = -EINVAL;
12187 goto fail;
12188 }
12189
12190 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12191 retry = false;
12192 goto encoder_retry;
12193 }
12194
Daniel Vettere8fa4272015-08-12 11:43:34 +020012195 /* Dithering seems to not pass-through bits correctly when it should, so
12196 * only enable it on 6bpc panels. */
12197 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012198 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012199 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012200
Daniel Vetter7758a112012-07-08 19:40:39 +020012201fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012202 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012203}
12204
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012205static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012206intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012207{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012208 struct drm_crtc *crtc;
12209 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012210 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012211
Ville Syrjälä76688512014-01-10 11:28:06 +020012212 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012213 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012214 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012215
12216 /* Update hwmode for vblank functions */
12217 if (crtc->state->active)
12218 crtc->hwmode = crtc->state->adjusted_mode;
12219 else
12220 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012221 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012222}
12223
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012224static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012225{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012226 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012227
12228 if (clock1 == clock2)
12229 return true;
12230
12231 if (!clock1 || !clock2)
12232 return false;
12233
12234 diff = abs(clock1 - clock2);
12235
12236 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12237 return true;
12238
12239 return false;
12240}
12241
Daniel Vetter25c5b262012-07-08 22:08:04 +020012242#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12243 list_for_each_entry((intel_crtc), \
12244 &(dev)->mode_config.crtc_list, \
12245 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012246 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012247
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012248
12249static bool
12250intel_compare_m_n(unsigned int m, unsigned int n,
12251 unsigned int m2, unsigned int n2,
12252 bool exact)
12253{
12254 if (m == m2 && n == n2)
12255 return true;
12256
12257 if (exact || !m || !n || !m2 || !n2)
12258 return false;
12259
12260 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12261
12262 if (m > m2) {
12263 while (m > m2) {
12264 m2 <<= 1;
12265 n2 <<= 1;
12266 }
12267 } else if (m < m2) {
12268 while (m < m2) {
12269 m <<= 1;
12270 n <<= 1;
12271 }
12272 }
12273
12274 return m == m2 && n == n2;
12275}
12276
12277static bool
12278intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12279 struct intel_link_m_n *m2_n2,
12280 bool adjust)
12281{
12282 if (m_n->tu == m2_n2->tu &&
12283 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12284 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12285 intel_compare_m_n(m_n->link_m, m_n->link_n,
12286 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12287 if (adjust)
12288 *m2_n2 = *m_n;
12289
12290 return true;
12291 }
12292
12293 return false;
12294}
12295
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012296static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012297intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012298 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012299 struct intel_crtc_state *pipe_config,
12300 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012301{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012302 bool ret = true;
12303
12304#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12305 do { \
12306 if (!adjust) \
12307 DRM_ERROR(fmt, ##__VA_ARGS__); \
12308 else \
12309 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12310 } while (0)
12311
Daniel Vetter66e985c2013-06-05 13:34:20 +020012312#define PIPE_CONF_CHECK_X(name) \
12313 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012314 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012315 "(expected 0x%08x, found 0x%08x)\n", \
12316 current_config->name, \
12317 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012318 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012319 }
12320
Daniel Vetter08a24032013-04-19 11:25:34 +020012321#define PIPE_CONF_CHECK_I(name) \
12322 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012323 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012324 "(expected %i, found %i)\n", \
12325 current_config->name, \
12326 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012327 ret = false; \
12328 }
12329
12330#define PIPE_CONF_CHECK_M_N(name) \
12331 if (!intel_compare_link_m_n(&current_config->name, \
12332 &pipe_config->name,\
12333 adjust)) { \
12334 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12335 "(expected tu %i gmch %i/%i link %i/%i, " \
12336 "found tu %i, gmch %i/%i link %i/%i)\n", \
12337 current_config->name.tu, \
12338 current_config->name.gmch_m, \
12339 current_config->name.gmch_n, \
12340 current_config->name.link_m, \
12341 current_config->name.link_n, \
12342 pipe_config->name.tu, \
12343 pipe_config->name.gmch_m, \
12344 pipe_config->name.gmch_n, \
12345 pipe_config->name.link_m, \
12346 pipe_config->name.link_n); \
12347 ret = false; \
12348 }
12349
12350#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12351 if (!intel_compare_link_m_n(&current_config->name, \
12352 &pipe_config->name, adjust) && \
12353 !intel_compare_link_m_n(&current_config->alt_name, \
12354 &pipe_config->name, adjust)) { \
12355 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12356 "(expected tu %i gmch %i/%i link %i/%i, " \
12357 "or tu %i gmch %i/%i link %i/%i, " \
12358 "found tu %i, gmch %i/%i link %i/%i)\n", \
12359 current_config->name.tu, \
12360 current_config->name.gmch_m, \
12361 current_config->name.gmch_n, \
12362 current_config->name.link_m, \
12363 current_config->name.link_n, \
12364 current_config->alt_name.tu, \
12365 current_config->alt_name.gmch_m, \
12366 current_config->alt_name.gmch_n, \
12367 current_config->alt_name.link_m, \
12368 current_config->alt_name.link_n, \
12369 pipe_config->name.tu, \
12370 pipe_config->name.gmch_m, \
12371 pipe_config->name.gmch_n, \
12372 pipe_config->name.link_m, \
12373 pipe_config->name.link_n); \
12374 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012375 }
12376
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012377/* This is required for BDW+ where there is only one set of registers for
12378 * switching between high and low RR.
12379 * This macro can be used whenever a comparison has to be made between one
12380 * hw state and multiple sw state variables.
12381 */
12382#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12383 if ((current_config->name != pipe_config->name) && \
12384 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012385 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012386 "(expected %i or %i, found %i)\n", \
12387 current_config->name, \
12388 current_config->alt_name, \
12389 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012390 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012391 }
12392
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012393#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12394 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012395 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012396 "(expected %i, found %i)\n", \
12397 current_config->name & (mask), \
12398 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012399 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012400 }
12401
Ville Syrjälä5e550652013-09-06 23:29:07 +030012402#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12403 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012404 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012405 "(expected %i, found %i)\n", \
12406 current_config->name, \
12407 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012408 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012409 }
12410
Daniel Vetterbb760062013-06-06 14:55:52 +020012411#define PIPE_CONF_QUIRK(quirk) \
12412 ((current_config->quirks | pipe_config->quirks) & (quirk))
12413
Daniel Vettereccb1402013-05-22 00:50:22 +020012414 PIPE_CONF_CHECK_I(cpu_transcoder);
12415
Daniel Vetter08a24032013-04-19 11:25:34 +020012416 PIPE_CONF_CHECK_I(has_pch_encoder);
12417 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012418 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012419
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012420 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012421 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012422
12423 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012424 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012425
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012426 PIPE_CONF_CHECK_I(has_drrs);
12427 if (current_config->has_drrs)
12428 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12429 } else
12430 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012431
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012432 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12433 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12434 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12435 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12436 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12437 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012438
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012439 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12440 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12441 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12442 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12443 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12444 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012445
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012446 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012447 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012448 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12449 IS_VALLEYVIEW(dev))
12450 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012451 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012452
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012453 PIPE_CONF_CHECK_I(has_audio);
12454
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012455 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012456 DRM_MODE_FLAG_INTERLACE);
12457
Daniel Vetterbb760062013-06-06 14:55:52 +020012458 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012459 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012460 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012461 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012462 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012463 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012464 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012465 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012466 DRM_MODE_FLAG_NVSYNC);
12467 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012468
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012469 PIPE_CONF_CHECK_I(pipe_src_w);
12470 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012471
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012472 PIPE_CONF_CHECK_I(gmch_pfit.control);
12473 /* pfit ratios are autocomputed by the hw on gen4+ */
12474 if (INTEL_INFO(dev)->gen < 4)
12475 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12476 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012477
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012478 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12479 if (current_config->pch_pfit.enabled) {
12480 PIPE_CONF_CHECK_I(pch_pfit.pos);
12481 PIPE_CONF_CHECK_I(pch_pfit.size);
12482 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012483
Chandra Kondurua1b22782015-04-07 15:28:45 -070012484 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12485
Jesse Barnese59150d2014-01-07 13:30:45 -080012486 /* BDW+ don't expose a synchronous way to read the state */
12487 if (IS_HASWELL(dev))
12488 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012489
Ville Syrjälä282740f2013-09-04 18:30:03 +030012490 PIPE_CONF_CHECK_I(double_wide);
12491
Daniel Vetter26804af2014-06-25 22:01:55 +030012492 PIPE_CONF_CHECK_X(ddi_pll_sel);
12493
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012494 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012495 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012496 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012497 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12498 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012499 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012500 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12501 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12502 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012503
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012504 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12505 PIPE_CONF_CHECK_I(pipe_bpp);
12506
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012507 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012508 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012509
Daniel Vetter66e985c2013-06-05 13:34:20 +020012510#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012511#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012512#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012513#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012514#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012515#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012516#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012517
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012518 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012519}
12520
Damien Lespiau08db6652014-11-04 17:06:52 +000012521static void check_wm_state(struct drm_device *dev)
12522{
12523 struct drm_i915_private *dev_priv = dev->dev_private;
12524 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12525 struct intel_crtc *intel_crtc;
12526 int plane;
12527
12528 if (INTEL_INFO(dev)->gen < 9)
12529 return;
12530
12531 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12532 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12533
12534 for_each_intel_crtc(dev, intel_crtc) {
12535 struct skl_ddb_entry *hw_entry, *sw_entry;
12536 const enum pipe pipe = intel_crtc->pipe;
12537
12538 if (!intel_crtc->active)
12539 continue;
12540
12541 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012542 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012543 hw_entry = &hw_ddb.plane[pipe][plane];
12544 sw_entry = &sw_ddb->plane[pipe][plane];
12545
12546 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12547 continue;
12548
12549 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12550 "(expected (%u,%u), found (%u,%u))\n",
12551 pipe_name(pipe), plane + 1,
12552 sw_entry->start, sw_entry->end,
12553 hw_entry->start, hw_entry->end);
12554 }
12555
12556 /* cursor */
12557 hw_entry = &hw_ddb.cursor[pipe];
12558 sw_entry = &sw_ddb->cursor[pipe];
12559
12560 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12561 continue;
12562
12563 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12564 "(expected (%u,%u), found (%u,%u))\n",
12565 pipe_name(pipe),
12566 sw_entry->start, sw_entry->end,
12567 hw_entry->start, hw_entry->end);
12568 }
12569}
12570
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012571static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012572check_connector_state(struct drm_device *dev,
12573 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012574{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012575 struct drm_connector_state *old_conn_state;
12576 struct drm_connector *connector;
12577 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012578
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012579 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12580 struct drm_encoder *encoder = connector->encoder;
12581 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012582
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012583 /* This also checks the encoder/connector hw state with the
12584 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012585 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012586
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012587 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012588 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012589 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012590}
12591
12592static void
12593check_encoder_state(struct drm_device *dev)
12594{
12595 struct intel_encoder *encoder;
12596 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012597
Damien Lespiaub2784e12014-08-05 11:29:37 +010012598 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012599 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012600 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012601
12602 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12603 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012604 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012605
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012606 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012607 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012608 continue;
12609 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012610
12611 I915_STATE_WARN(connector->base.state->crtc !=
12612 encoder->base.crtc,
12613 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012614 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012615
Rob Clarke2c719b2014-12-15 13:56:32 -050012616 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012617 "encoder's enabled state mismatch "
12618 "(expected %i, found %i)\n",
12619 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012620
12621 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012622 bool active;
12623
12624 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012625 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012626 "encoder detached but still enabled on pipe %c.\n",
12627 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012628 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012629 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012630}
12631
12632static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012633check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012634{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012635 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012636 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012637 struct drm_crtc_state *old_crtc_state;
12638 struct drm_crtc *crtc;
12639 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012640
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012641 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12643 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012644 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012645
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012646 if (!needs_modeset(crtc->state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012647 continue;
12648
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012649 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12650 pipe_config = to_intel_crtc_state(old_crtc_state);
12651 memset(pipe_config, 0, sizeof(*pipe_config));
12652 pipe_config->base.crtc = crtc;
12653 pipe_config->base.state = old_state;
12654
12655 DRM_DEBUG_KMS("[CRTC:%d]\n",
12656 crtc->base.id);
12657
12658 active = dev_priv->display.get_pipe_config(intel_crtc,
12659 pipe_config);
12660
12661 /* hw state is inconsistent with the pipe quirk */
12662 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12663 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12664 active = crtc->state->active;
12665
12666 I915_STATE_WARN(crtc->state->active != active,
12667 "crtc active state doesn't match with hw state "
12668 "(expected %i, found %i)\n", crtc->state->active, active);
12669
12670 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12671 "transitional active state does not match atomic hw state "
12672 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12673
12674 for_each_encoder_on_crtc(dev, crtc, encoder) {
12675 enum pipe pipe;
12676
12677 active = encoder->get_hw_state(encoder, &pipe);
12678 I915_STATE_WARN(active != crtc->state->active,
12679 "[ENCODER:%i] active %i with crtc active %i\n",
12680 encoder->base.base.id, active, crtc->state->active);
12681
12682 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12683 "Encoder connected to wrong pipe %c\n",
12684 pipe_name(pipe));
12685
12686 if (active)
12687 encoder->get_config(encoder, pipe_config);
12688 }
12689
12690 if (!crtc->state->active)
12691 continue;
12692
12693 sw_config = to_intel_crtc_state(crtc->state);
12694 if (!intel_pipe_config_compare(dev, sw_config,
12695 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012696 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012697 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012698 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012699 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012700 "[sw state]");
12701 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012702 }
12703}
12704
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012705static void
12706check_shared_dpll_state(struct drm_device *dev)
12707{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012708 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012709 struct intel_crtc *crtc;
12710 struct intel_dpll_hw_state dpll_hw_state;
12711 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012712
12713 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12714 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12715 int enabled_crtcs = 0, active_crtcs = 0;
12716 bool active;
12717
12718 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12719
12720 DRM_DEBUG_KMS("%s\n", pll->name);
12721
12722 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12723
Rob Clarke2c719b2014-12-15 13:56:32 -050012724 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012725 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012726 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012727 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012728 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012729 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012730 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012731 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012732 "pll on state mismatch (expected %i, found %i)\n",
12733 pll->on, active);
12734
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012735 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012736 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012737 enabled_crtcs++;
12738 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12739 active_crtcs++;
12740 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012741 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012742 "pll active crtcs mismatch (expected %i, found %i)\n",
12743 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012744 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012745 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012746 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012747
Rob Clarke2c719b2014-12-15 13:56:32 -050012748 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012749 sizeof(dpll_hw_state)),
12750 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012751 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012752}
12753
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012754static void
12755intel_modeset_check_state(struct drm_device *dev,
12756 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012757{
Damien Lespiau08db6652014-11-04 17:06:52 +000012758 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012759 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012760 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012761 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012762 check_shared_dpll_state(dev);
12763}
12764
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012765void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012766 int dotclock)
12767{
12768 /*
12769 * FDI already provided one idea for the dotclock.
12770 * Yell if the encoder disagrees.
12771 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012772 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012773 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012774 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012775}
12776
Ville Syrjälä80715b22014-05-15 20:23:23 +030012777static void update_scanline_offset(struct intel_crtc *crtc)
12778{
12779 struct drm_device *dev = crtc->base.dev;
12780
12781 /*
12782 * The scanline counter increments at the leading edge of hsync.
12783 *
12784 * On most platforms it starts counting from vtotal-1 on the
12785 * first active line. That means the scanline counter value is
12786 * always one less than what we would expect. Ie. just after
12787 * start of vblank, which also occurs at start of hsync (on the
12788 * last active line), the scanline counter will read vblank_start-1.
12789 *
12790 * On gen2 the scanline counter starts counting from 1 instead
12791 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12792 * to keep the value positive), instead of adding one.
12793 *
12794 * On HSW+ the behaviour of the scanline counter depends on the output
12795 * type. For DP ports it behaves like most other platforms, but on HDMI
12796 * there's an extra 1 line difference. So we need to add two instead of
12797 * one to the value.
12798 */
12799 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012800 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012801 int vtotal;
12802
12803 vtotal = mode->crtc_vtotal;
12804 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12805 vtotal /= 2;
12806
12807 crtc->scanline_offset = vtotal - 1;
12808 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012809 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012810 crtc->scanline_offset = 2;
12811 } else
12812 crtc->scanline_offset = 1;
12813}
12814
Maarten Lankhorstad421372015-06-15 12:33:42 +020012815static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012816{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012817 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012818 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012819 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012820 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012821 struct intel_crtc_state *intel_crtc_state;
12822 struct drm_crtc *crtc;
12823 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012824 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012825
12826 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012827 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012828
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012829 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012830 int dpll;
12831
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012832 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012833 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012834 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012835
Maarten Lankhorstad421372015-06-15 12:33:42 +020012836 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012837 continue;
12838
Maarten Lankhorstad421372015-06-15 12:33:42 +020012839 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012840
Maarten Lankhorstad421372015-06-15 12:33:42 +020012841 if (!shared_dpll)
12842 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12843
12844 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012845 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012846}
12847
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012848/*
12849 * This implements the workaround described in the "notes" section of the mode
12850 * set sequence documentation. When going from no pipes or single pipe to
12851 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12852 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12853 */
12854static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12855{
12856 struct drm_crtc_state *crtc_state;
12857 struct intel_crtc *intel_crtc;
12858 struct drm_crtc *crtc;
12859 struct intel_crtc_state *first_crtc_state = NULL;
12860 struct intel_crtc_state *other_crtc_state = NULL;
12861 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12862 int i;
12863
12864 /* look at all crtc's that are going to be enabled in during modeset */
12865 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12866 intel_crtc = to_intel_crtc(crtc);
12867
12868 if (!crtc_state->active || !needs_modeset(crtc_state))
12869 continue;
12870
12871 if (first_crtc_state) {
12872 other_crtc_state = to_intel_crtc_state(crtc_state);
12873 break;
12874 } else {
12875 first_crtc_state = to_intel_crtc_state(crtc_state);
12876 first_pipe = intel_crtc->pipe;
12877 }
12878 }
12879
12880 /* No workaround needed? */
12881 if (!first_crtc_state)
12882 return 0;
12883
12884 /* w/a possibly needed, check how many crtc's are already enabled. */
12885 for_each_intel_crtc(state->dev, intel_crtc) {
12886 struct intel_crtc_state *pipe_config;
12887
12888 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12889 if (IS_ERR(pipe_config))
12890 return PTR_ERR(pipe_config);
12891
12892 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12893
12894 if (!pipe_config->base.active ||
12895 needs_modeset(&pipe_config->base))
12896 continue;
12897
12898 /* 2 or more enabled crtcs means no need for w/a */
12899 if (enabled_pipe != INVALID_PIPE)
12900 return 0;
12901
12902 enabled_pipe = intel_crtc->pipe;
12903 }
12904
12905 if (enabled_pipe != INVALID_PIPE)
12906 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12907 else if (other_crtc_state)
12908 other_crtc_state->hsw_workaround_pipe = first_pipe;
12909
12910 return 0;
12911}
12912
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012913static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12914{
12915 struct drm_crtc *crtc;
12916 struct drm_crtc_state *crtc_state;
12917 int ret = 0;
12918
12919 /* add all active pipes to the state */
12920 for_each_crtc(state->dev, crtc) {
12921 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12922 if (IS_ERR(crtc_state))
12923 return PTR_ERR(crtc_state);
12924
12925 if (!crtc_state->active || needs_modeset(crtc_state))
12926 continue;
12927
12928 crtc_state->mode_changed = true;
12929
12930 ret = drm_atomic_add_affected_connectors(state, crtc);
12931 if (ret)
12932 break;
12933
12934 ret = drm_atomic_add_affected_planes(state, crtc);
12935 if (ret)
12936 break;
12937 }
12938
12939 return ret;
12940}
12941
12942
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012943static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012944{
12945 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012946 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012947 int ret;
12948
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012949 if (!check_digital_port_conflicts(state)) {
12950 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12951 return -EINVAL;
12952 }
12953
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012954 /*
12955 * See if the config requires any additional preparation, e.g.
12956 * to adjust global state with pipes off. We need to do this
12957 * here so we can get the modeset_pipe updated config for the new
12958 * mode set on this crtc. For other crtcs we need to use the
12959 * adjusted_mode bits in the crtc directly.
12960 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012961 if (dev_priv->display.modeset_calc_cdclk) {
12962 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012963
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012964 ret = dev_priv->display.modeset_calc_cdclk(state);
12965
12966 cdclk = to_intel_atomic_state(state)->cdclk;
12967 if (!ret && cdclk != dev_priv->cdclk_freq)
12968 ret = intel_modeset_all_pipes(state);
12969
12970 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012971 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012972 } else
12973 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012974
Maarten Lankhorstad421372015-06-15 12:33:42 +020012975 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012976
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012977 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012978 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012979
Maarten Lankhorstad421372015-06-15 12:33:42 +020012980 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012981}
12982
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012983/**
12984 * intel_atomic_check - validate state object
12985 * @dev: drm device
12986 * @state: state to validate
12987 */
12988static int intel_atomic_check(struct drm_device *dev,
12989 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012990{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012991 struct drm_crtc *crtc;
12992 struct drm_crtc_state *crtc_state;
12993 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012994 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012995
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012996 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012997 if (ret)
12998 return ret;
12999
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013000 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013001 struct intel_crtc_state *pipe_config =
13002 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013003
13004 /* Catch I915_MODE_FLAG_INHERITED */
13005 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13006 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013007
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013008 if (!crtc_state->enable) {
13009 if (needs_modeset(crtc_state))
13010 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013011 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013012 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013013
Daniel Vetter26495482015-07-15 14:15:52 +020013014 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013015 continue;
13016
Daniel Vetter26495482015-07-15 14:15:52 +020013017 /* FIXME: For only active_changed we shouldn't need to do any
13018 * state recomputation at all. */
13019
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013020 ret = drm_atomic_add_affected_connectors(state, crtc);
13021 if (ret)
13022 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013023
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013024 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013025 if (ret)
13026 return ret;
13027
Daniel Vetter26495482015-07-15 14:15:52 +020013028 if (i915.fastboot &&
13029 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013030 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013031 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013032 crtc_state->mode_changed = false;
13033 }
13034
13035 if (needs_modeset(crtc_state)) {
13036 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013037
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013038 ret = drm_atomic_add_affected_planes(state, crtc);
13039 if (ret)
13040 return ret;
13041 }
13042
Daniel Vetter26495482015-07-15 14:15:52 +020013043 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13044 needs_modeset(crtc_state) ?
13045 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013046 }
13047
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013048 if (any_ms) {
13049 ret = intel_modeset_checks(state);
13050
13051 if (ret)
13052 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013053 } else
13054 to_intel_atomic_state(state)->cdclk =
13055 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013056
13057 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013058}
13059
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013060/**
13061 * intel_atomic_commit - commit validated state object
13062 * @dev: DRM device
13063 * @state: the top-level driver state object
13064 * @async: asynchronous commit
13065 *
13066 * This function commits a top-level state object that has been validated
13067 * with drm_atomic_helper_check().
13068 *
13069 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13070 * we can only handle plane-related operations and do not yet support
13071 * asynchronous commit.
13072 *
13073 * RETURNS
13074 * Zero for success or -errno.
13075 */
13076static int intel_atomic_commit(struct drm_device *dev,
13077 struct drm_atomic_state *state,
13078 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013079{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013080 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013081 struct drm_crtc *crtc;
13082 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013083 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013084 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013085 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013086
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013087 if (async) {
13088 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13089 return -EINVAL;
13090 }
13091
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013092 ret = drm_atomic_helper_prepare_planes(dev, state);
13093 if (ret)
13094 return ret;
13095
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013096 drm_atomic_helper_swap_state(dev, state);
13097
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013098 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13100
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013101 if (!needs_modeset(crtc->state))
13102 continue;
13103
13104 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013105 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013106
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013107 if (crtc_state->active) {
13108 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13109 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013110 intel_crtc->active = false;
13111 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013112 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013113 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013114
Daniel Vetterea9d7582012-07-10 10:42:52 +020013115 /* Only after disabling all output pipelines that will be changed can we
13116 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013117 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013118
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013119 if (any_ms) {
13120 intel_shared_dpll_commit(state);
13121
13122 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013123 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013124 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013125
Daniel Vettera6778b32012-07-02 09:56:42 +020013126 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013127 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13129 bool modeset = needs_modeset(crtc->state);
13130
13131 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013132 update_scanline_offset(to_intel_crtc(crtc));
13133 dev_priv->display.crtc_enable(crtc);
13134 }
13135
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013136 if (!modeset)
13137 intel_pre_plane_update(intel_crtc);
13138
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013139 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013140 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013141 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013142
Daniel Vettera6778b32012-07-02 09:56:42 +020013143 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013144
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013145 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013146 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013147
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013148 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013149 intel_modeset_check_state(dev, state);
13150
13151 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013152
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013153 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013154}
13155
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013156void intel_crtc_restore_mode(struct drm_crtc *crtc)
13157{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013158 struct drm_device *dev = crtc->dev;
13159 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013160 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013161 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013162
13163 state = drm_atomic_state_alloc(dev);
13164 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013165 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013166 crtc->base.id);
13167 return;
13168 }
13169
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013170 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013171
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013172retry:
13173 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13174 ret = PTR_ERR_OR_ZERO(crtc_state);
13175 if (!ret) {
13176 if (!crtc_state->active)
13177 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013178
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013179 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013180 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013181 }
13182
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013183 if (ret == -EDEADLK) {
13184 drm_atomic_state_clear(state);
13185 drm_modeset_backoff(state->acquire_ctx);
13186 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013187 }
13188
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013189 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013190out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013191 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013192}
13193
Daniel Vetter25c5b262012-07-08 22:08:04 +020013194#undef for_each_intel_crtc_masked
13195
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013196static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013197 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013198 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013199 .destroy = intel_crtc_destroy,
13200 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013201 .atomic_duplicate_state = intel_crtc_duplicate_state,
13202 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013203};
13204
Daniel Vetter53589012013-06-05 13:34:16 +020013205static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13206 struct intel_shared_dpll *pll,
13207 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013208{
Daniel Vetter53589012013-06-05 13:34:16 +020013209 uint32_t val;
13210
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013211 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013212 return false;
13213
Daniel Vetter53589012013-06-05 13:34:16 +020013214 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013215 hw_state->dpll = val;
13216 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13217 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013218
13219 return val & DPLL_VCO_ENABLE;
13220}
13221
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013222static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13223 struct intel_shared_dpll *pll)
13224{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013225 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13226 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013227}
13228
Daniel Vettere7b903d2013-06-05 13:34:14 +020013229static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13230 struct intel_shared_dpll *pll)
13231{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013232 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013233 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013234
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013235 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013236
13237 /* Wait for the clocks to stabilize. */
13238 POSTING_READ(PCH_DPLL(pll->id));
13239 udelay(150);
13240
13241 /* The pixel multiplier can only be updated once the
13242 * DPLL is enabled and the clocks are stable.
13243 *
13244 * So write it again.
13245 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013246 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013247 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013248 udelay(200);
13249}
13250
13251static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13252 struct intel_shared_dpll *pll)
13253{
13254 struct drm_device *dev = dev_priv->dev;
13255 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013256
13257 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013258 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013259 if (intel_crtc_to_shared_dpll(crtc) == pll)
13260 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13261 }
13262
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013263 I915_WRITE(PCH_DPLL(pll->id), 0);
13264 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013265 udelay(200);
13266}
13267
Daniel Vetter46edb022013-06-05 13:34:12 +020013268static char *ibx_pch_dpll_names[] = {
13269 "PCH DPLL A",
13270 "PCH DPLL B",
13271};
13272
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013273static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013274{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013275 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013276 int i;
13277
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013278 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013279
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013280 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013281 dev_priv->shared_dplls[i].id = i;
13282 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013283 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013284 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13285 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013286 dev_priv->shared_dplls[i].get_hw_state =
13287 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013288 }
13289}
13290
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013291static void intel_shared_dpll_init(struct drm_device *dev)
13292{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013293 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013294
Ville Syrjäläb6283052015-06-03 15:45:07 +030013295 intel_update_cdclk(dev);
13296
Daniel Vetter9cd86932014-06-25 22:01:57 +030013297 if (HAS_DDI(dev))
13298 intel_ddi_pll_init(dev);
13299 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013300 ibx_pch_dpll_init(dev);
13301 else
13302 dev_priv->num_shared_dpll = 0;
13303
13304 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013305}
13306
Matt Roper6beb8c232014-12-01 15:40:14 -080013307/**
13308 * intel_prepare_plane_fb - Prepare fb for usage on plane
13309 * @plane: drm plane to prepare for
13310 * @fb: framebuffer to prepare for presentation
13311 *
13312 * Prepares a framebuffer for usage on a display plane. Generally this
13313 * involves pinning the underlying object and updating the frontbuffer tracking
13314 * bits. Some older platforms need special physical address handling for
13315 * cursor planes.
13316 *
13317 * Returns 0 on success, negative error code on failure.
13318 */
13319int
13320intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013321 struct drm_framebuffer *fb,
13322 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013323{
13324 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013325 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013326 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13327 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013328 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013329
Matt Roperea2c67b2014-12-23 10:41:52 -080013330 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013331 return 0;
13332
Matt Roper4c345742014-07-09 16:22:10 -070013333 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013334
Matt Roper6beb8c232014-12-01 15:40:14 -080013335 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13336 INTEL_INFO(dev)->cursor_needs_physical) {
13337 int align = IS_I830(dev) ? 16 * 1024 : 256;
13338 ret = i915_gem_object_attach_phys(obj, align);
13339 if (ret)
13340 DRM_DEBUG_KMS("failed to attach phys object\n");
13341 } else {
John Harrison91af1272015-06-18 13:14:56 +010013342 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013343 }
13344
13345 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013346 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013347
13348 mutex_unlock(&dev->struct_mutex);
13349
13350 return ret;
13351}
13352
Matt Roper38f3ce32014-12-02 07:45:25 -080013353/**
13354 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13355 * @plane: drm plane to clean up for
13356 * @fb: old framebuffer that was on plane
13357 *
13358 * Cleans up a framebuffer that has just been removed from a plane.
13359 */
13360void
13361intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013362 struct drm_framebuffer *fb,
13363 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013364{
13365 struct drm_device *dev = plane->dev;
13366 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13367
13368 if (WARN_ON(!obj))
13369 return;
13370
13371 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13372 !INTEL_INFO(dev)->cursor_needs_physical) {
13373 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013374 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013375 mutex_unlock(&dev->struct_mutex);
13376 }
Matt Roper465c1202014-05-29 08:06:54 -070013377}
13378
Chandra Konduru6156a452015-04-27 13:48:39 -070013379int
13380skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13381{
13382 int max_scale;
13383 struct drm_device *dev;
13384 struct drm_i915_private *dev_priv;
13385 int crtc_clock, cdclk;
13386
13387 if (!intel_crtc || !crtc_state)
13388 return DRM_PLANE_HELPER_NO_SCALING;
13389
13390 dev = intel_crtc->base.dev;
13391 dev_priv = dev->dev_private;
13392 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013393 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013394
13395 if (!crtc_clock || !cdclk)
13396 return DRM_PLANE_HELPER_NO_SCALING;
13397
13398 /*
13399 * skl max scale is lower of:
13400 * close to 3 but not 3, -1 is for that purpose
13401 * or
13402 * cdclk/crtc_clock
13403 */
13404 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13405
13406 return max_scale;
13407}
13408
Matt Roper465c1202014-05-29 08:06:54 -070013409static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013410intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013411 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013412 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013413{
Matt Roper2b875c22014-12-01 15:40:13 -080013414 struct drm_crtc *crtc = state->base.crtc;
13415 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013416 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013417 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13418 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013419
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013420 /* use scaler when colorkey is not required */
13421 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013422 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013423 min_scale = 1;
13424 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013425 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013426 }
Sonika Jindald8106362015-04-10 14:37:28 +053013427
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013428 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13429 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013430 min_scale, max_scale,
13431 can_position, true,
13432 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013433}
13434
Gustavo Padovan14af2932014-10-24 14:51:31 +010013435static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013436intel_commit_primary_plane(struct drm_plane *plane,
13437 struct intel_plane_state *state)
13438{
Matt Roper2b875c22014-12-01 15:40:13 -080013439 struct drm_crtc *crtc = state->base.crtc;
13440 struct drm_framebuffer *fb = state->base.fb;
13441 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013442 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013443 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013444 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013445
Matt Roperea2c67b2014-12-23 10:41:52 -080013446 crtc = crtc ? crtc : plane->crtc;
13447 intel_crtc = to_intel_crtc(crtc);
13448
Matt Ropercf4c7c12014-12-04 10:27:42 -080013449 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013450 crtc->x = src->x1 >> 16;
13451 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013452
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013453 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013454 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013455
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013456 if (state->visible)
13457 /* FIXME: kill this fastboot hack */
13458 intel_update_pipe_size(intel_crtc);
13459
13460 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013461}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013462
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013463static void
13464intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013465 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013466{
13467 struct drm_device *dev = plane->dev;
13468 struct drm_i915_private *dev_priv = dev->dev_private;
13469
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013470 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13471}
13472
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013473static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13474 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013475{
13476 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013478
Ville Syrjäläf015c552015-06-24 22:00:02 +030013479 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013480 intel_update_watermarks(crtc);
13481
Matt Roperc34c9ee2014-12-23 10:41:50 -080013482 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013483 if (crtc->state->active)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013484 intel_pipe_update_start(intel_crtc, &intel_crtc->start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013485
13486 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13487 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013488}
13489
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013490static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13491 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013492{
Matt Roper32b7eee2014-12-24 07:59:06 -080013493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013494
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013495 if (crtc->state->active)
13496 intel_pipe_update_end(intel_crtc, intel_crtc->start_vbl_count);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013497}
13498
Matt Ropercf4c7c12014-12-04 10:27:42 -080013499/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013500 * intel_plane_destroy - destroy a plane
13501 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013502 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013503 * Common destruction function for all types of planes (primary, cursor,
13504 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013505 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013506void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013507{
13508 struct intel_plane *intel_plane = to_intel_plane(plane);
13509 drm_plane_cleanup(plane);
13510 kfree(intel_plane);
13511}
13512
Matt Roper65a3fea2015-01-21 16:35:42 -080013513const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013514 .update_plane = drm_atomic_helper_update_plane,
13515 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013516 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013517 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013518 .atomic_get_property = intel_plane_atomic_get_property,
13519 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013520 .atomic_duplicate_state = intel_plane_duplicate_state,
13521 .atomic_destroy_state = intel_plane_destroy_state,
13522
Matt Roper465c1202014-05-29 08:06:54 -070013523};
13524
13525static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13526 int pipe)
13527{
13528 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013529 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013530 const uint32_t *intel_primary_formats;
13531 int num_formats;
13532
13533 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13534 if (primary == NULL)
13535 return NULL;
13536
Matt Roper8e7d6882015-01-21 16:35:41 -080013537 state = intel_create_plane_state(&primary->base);
13538 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013539 kfree(primary);
13540 return NULL;
13541 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013542 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013543
Matt Roper465c1202014-05-29 08:06:54 -070013544 primary->can_scale = false;
13545 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013546 if (INTEL_INFO(dev)->gen >= 9) {
13547 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013548 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013549 }
Matt Roper465c1202014-05-29 08:06:54 -070013550 primary->pipe = pipe;
13551 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013552 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013553 primary->check_plane = intel_check_primary_plane;
13554 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013555 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013556 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13557 primary->plane = !pipe;
13558
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013559 if (INTEL_INFO(dev)->gen >= 9) {
13560 intel_primary_formats = skl_primary_formats;
13561 num_formats = ARRAY_SIZE(skl_primary_formats);
13562 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013563 intel_primary_formats = i965_primary_formats;
13564 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013565 } else {
13566 intel_primary_formats = i8xx_primary_formats;
13567 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013568 }
13569
13570 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013571 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013572 intel_primary_formats, num_formats,
13573 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013574
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013575 if (INTEL_INFO(dev)->gen >= 4)
13576 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013577
Matt Roperea2c67b2014-12-23 10:41:52 -080013578 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13579
Matt Roper465c1202014-05-29 08:06:54 -070013580 return &primary->base;
13581}
13582
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013583void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13584{
13585 if (!dev->mode_config.rotation_property) {
13586 unsigned long flags = BIT(DRM_ROTATE_0) |
13587 BIT(DRM_ROTATE_180);
13588
13589 if (INTEL_INFO(dev)->gen >= 9)
13590 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13591
13592 dev->mode_config.rotation_property =
13593 drm_mode_create_rotation_property(dev, flags);
13594 }
13595 if (dev->mode_config.rotation_property)
13596 drm_object_attach_property(&plane->base.base,
13597 dev->mode_config.rotation_property,
13598 plane->base.state->rotation);
13599}
13600
Matt Roper3d7d6512014-06-10 08:28:13 -070013601static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013602intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013603 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013604 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013605{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013606 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013607 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013608 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013609 unsigned stride;
13610 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013611
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013612 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13613 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013614 DRM_PLANE_HELPER_NO_SCALING,
13615 DRM_PLANE_HELPER_NO_SCALING,
13616 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013617 if (ret)
13618 return ret;
13619
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013620 /* if we want to turn off the cursor ignore width and height */
13621 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013622 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013623
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013624 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013625 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013626 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13627 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013628 return -EINVAL;
13629 }
13630
Matt Roperea2c67b2014-12-23 10:41:52 -080013631 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13632 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013633 DRM_DEBUG_KMS("buffer is too small\n");
13634 return -ENOMEM;
13635 }
13636
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013637 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013638 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013639 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013640 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013641
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013642 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013643}
13644
Matt Roperf4a2cf22014-12-01 15:40:12 -080013645static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013646intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013647 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013648{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013649 intel_crtc_update_cursor(crtc, false);
13650}
13651
13652static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013653intel_commit_cursor_plane(struct drm_plane *plane,
13654 struct intel_plane_state *state)
13655{
Matt Roper2b875c22014-12-01 15:40:13 -080013656 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013657 struct drm_device *dev = plane->dev;
13658 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013659 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013660 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013661
Matt Roperea2c67b2014-12-23 10:41:52 -080013662 crtc = crtc ? crtc : plane->crtc;
13663 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013664
Matt Roperea2c67b2014-12-23 10:41:52 -080013665 plane->fb = state->base.fb;
13666 crtc->cursor_x = state->base.crtc_x;
13667 crtc->cursor_y = state->base.crtc_y;
13668
Gustavo Padovana912f122014-12-01 15:40:10 -080013669 if (intel_crtc->cursor_bo == obj)
13670 goto update;
13671
Matt Roperf4a2cf22014-12-01 15:40:12 -080013672 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013673 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013674 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013675 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013676 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013677 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013678
Gustavo Padovana912f122014-12-01 15:40:10 -080013679 intel_crtc->cursor_addr = addr;
13680 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013681
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013682update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013683 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013684 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013685}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013686
Matt Roper3d7d6512014-06-10 08:28:13 -070013687static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13688 int pipe)
13689{
13690 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013691 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013692
13693 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13694 if (cursor == NULL)
13695 return NULL;
13696
Matt Roper8e7d6882015-01-21 16:35:41 -080013697 state = intel_create_plane_state(&cursor->base);
13698 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013699 kfree(cursor);
13700 return NULL;
13701 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013702 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013703
Matt Roper3d7d6512014-06-10 08:28:13 -070013704 cursor->can_scale = false;
13705 cursor->max_downscale = 1;
13706 cursor->pipe = pipe;
13707 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013708 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013709 cursor->check_plane = intel_check_cursor_plane;
13710 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013711 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013712
13713 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013714 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013715 intel_cursor_formats,
13716 ARRAY_SIZE(intel_cursor_formats),
13717 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013718
13719 if (INTEL_INFO(dev)->gen >= 4) {
13720 if (!dev->mode_config.rotation_property)
13721 dev->mode_config.rotation_property =
13722 drm_mode_create_rotation_property(dev,
13723 BIT(DRM_ROTATE_0) |
13724 BIT(DRM_ROTATE_180));
13725 if (dev->mode_config.rotation_property)
13726 drm_object_attach_property(&cursor->base.base,
13727 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013728 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013729 }
13730
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013731 if (INTEL_INFO(dev)->gen >=9)
13732 state->scaler_id = -1;
13733
Matt Roperea2c67b2014-12-23 10:41:52 -080013734 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13735
Matt Roper3d7d6512014-06-10 08:28:13 -070013736 return &cursor->base;
13737}
13738
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013739static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13740 struct intel_crtc_state *crtc_state)
13741{
13742 int i;
13743 struct intel_scaler *intel_scaler;
13744 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13745
13746 for (i = 0; i < intel_crtc->num_scalers; i++) {
13747 intel_scaler = &scaler_state->scalers[i];
13748 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013749 intel_scaler->mode = PS_SCALER_MODE_DYN;
13750 }
13751
13752 scaler_state->scaler_id = -1;
13753}
13754
Hannes Ederb358d0a2008-12-18 21:18:47 +010013755static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013756{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013757 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013758 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013759 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013760 struct drm_plane *primary = NULL;
13761 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013762 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013763
Daniel Vetter955382f2013-09-19 14:05:45 +020013764 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013765 if (intel_crtc == NULL)
13766 return;
13767
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013768 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13769 if (!crtc_state)
13770 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013771 intel_crtc->config = crtc_state;
13772 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013773 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013774
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013775 /* initialize shared scalers */
13776 if (INTEL_INFO(dev)->gen >= 9) {
13777 if (pipe == PIPE_C)
13778 intel_crtc->num_scalers = 1;
13779 else
13780 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13781
13782 skl_init_scalers(dev, intel_crtc, crtc_state);
13783 }
13784
Matt Roper465c1202014-05-29 08:06:54 -070013785 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013786 if (!primary)
13787 goto fail;
13788
13789 cursor = intel_cursor_plane_create(dev, pipe);
13790 if (!cursor)
13791 goto fail;
13792
Matt Roper465c1202014-05-29 08:06:54 -070013793 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013794 cursor, &intel_crtc_funcs);
13795 if (ret)
13796 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013797
13798 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013799 for (i = 0; i < 256; i++) {
13800 intel_crtc->lut_r[i] = i;
13801 intel_crtc->lut_g[i] = i;
13802 intel_crtc->lut_b[i] = i;
13803 }
13804
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013805 /*
13806 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013807 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013808 */
Jesse Barnes80824002009-09-10 15:28:06 -070013809 intel_crtc->pipe = pipe;
13810 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013811 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013812 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013813 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013814 }
13815
Chris Wilson4b0e3332014-05-30 16:35:26 +030013816 intel_crtc->cursor_base = ~0;
13817 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013818 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013819
Ville Syrjälä852eb002015-06-24 22:00:07 +030013820 intel_crtc->wm.cxsr_allowed = true;
13821
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013822 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13823 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13824 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13825 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13826
Jesse Barnes79e53942008-11-07 14:24:08 -080013827 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013828
13829 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013830 return;
13831
13832fail:
13833 if (primary)
13834 drm_plane_cleanup(primary);
13835 if (cursor)
13836 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013837 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013838 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013839}
13840
Jesse Barnes752aa882013-10-31 18:55:49 +020013841enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13842{
13843 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013844 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013845
Rob Clark51fd3712013-11-19 12:10:12 -050013846 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013847
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013848 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013849 return INVALID_PIPE;
13850
13851 return to_intel_crtc(encoder->crtc)->pipe;
13852}
13853
Carl Worth08d7b3d2009-04-29 14:43:54 -070013854int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013855 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013856{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013857 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013858 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013859 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013860
Rob Clark7707e652014-07-17 23:30:04 -040013861 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013862
Rob Clark7707e652014-07-17 23:30:04 -040013863 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013864 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013865 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013866 }
13867
Rob Clark7707e652014-07-17 23:30:04 -040013868 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013869 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013870
Daniel Vetterc05422d2009-08-11 16:05:30 +020013871 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013872}
13873
Daniel Vetter66a92782012-07-12 20:08:18 +020013874static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013875{
Daniel Vetter66a92782012-07-12 20:08:18 +020013876 struct drm_device *dev = encoder->base.dev;
13877 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013878 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013879 int entry = 0;
13880
Damien Lespiaub2784e12014-08-05 11:29:37 +010013881 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013882 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013883 index_mask |= (1 << entry);
13884
Jesse Barnes79e53942008-11-07 14:24:08 -080013885 entry++;
13886 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013887
Jesse Barnes79e53942008-11-07 14:24:08 -080013888 return index_mask;
13889}
13890
Chris Wilson4d302442010-12-14 19:21:29 +000013891static bool has_edp_a(struct drm_device *dev)
13892{
13893 struct drm_i915_private *dev_priv = dev->dev_private;
13894
13895 if (!IS_MOBILE(dev))
13896 return false;
13897
13898 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13899 return false;
13900
Damien Lespiaue3589902014-02-07 19:12:50 +000013901 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013902 return false;
13903
13904 return true;
13905}
13906
Jesse Barnes84b4e042014-06-25 08:24:29 -070013907static bool intel_crt_present(struct drm_device *dev)
13908{
13909 struct drm_i915_private *dev_priv = dev->dev_private;
13910
Damien Lespiau884497e2013-12-03 13:56:23 +000013911 if (INTEL_INFO(dev)->gen >= 9)
13912 return false;
13913
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013914 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013915 return false;
13916
13917 if (IS_CHERRYVIEW(dev))
13918 return false;
13919
13920 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13921 return false;
13922
13923 return true;
13924}
13925
Jesse Barnes79e53942008-11-07 14:24:08 -080013926static void intel_setup_outputs(struct drm_device *dev)
13927{
Eric Anholt725e30a2009-01-22 13:01:02 -080013928 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013929 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013930 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013931
Daniel Vetterc9093352013-06-06 22:22:47 +020013932 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013933
Jesse Barnes84b4e042014-06-25 08:24:29 -070013934 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013935 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013936
Vandana Kannanc776eb22014-08-19 12:05:01 +053013937 if (IS_BROXTON(dev)) {
13938 /*
13939 * FIXME: Broxton doesn't support port detection via the
13940 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13941 * detect the ports.
13942 */
13943 intel_ddi_init(dev, PORT_A);
13944 intel_ddi_init(dev, PORT_B);
13945 intel_ddi_init(dev, PORT_C);
13946 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013947 int found;
13948
Jesse Barnesde31fac2015-03-06 15:53:32 -080013949 /*
13950 * Haswell uses DDI functions to detect digital outputs.
13951 * On SKL pre-D0 the strap isn't connected, so we assume
13952 * it's there.
13953 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013954 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013955 /* WaIgnoreDDIAStrap: skl */
Jani Nikula5a2376d2015-08-14 10:53:17 +030013956 if (found || IS_SKYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013957 intel_ddi_init(dev, PORT_A);
13958
13959 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13960 * register */
13961 found = I915_READ(SFUSE_STRAP);
13962
13963 if (found & SFUSE_STRAP_DDIB_DETECTED)
13964 intel_ddi_init(dev, PORT_B);
13965 if (found & SFUSE_STRAP_DDIC_DETECTED)
13966 intel_ddi_init(dev, PORT_C);
13967 if (found & SFUSE_STRAP_DDID_DETECTED)
13968 intel_ddi_init(dev, PORT_D);
13969 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013970 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013971 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013972
13973 if (has_edp_a(dev))
13974 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013975
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013976 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013977 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010013978 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013979 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013980 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013981 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013982 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013983 }
13984
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013985 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013986 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013987
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013988 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013989 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013990
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013991 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013992 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013993
Daniel Vetter270b3042012-10-27 15:52:05 +020013994 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013995 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070013996 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013997 /*
13998 * The DP_DETECTED bit is the latched state of the DDC
13999 * SDA pin at boot. However since eDP doesn't require DDC
14000 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14001 * eDP ports may have been muxed to an alternate function.
14002 * Thus we can't rely on the DP_DETECTED bit alone to detect
14003 * eDP ports. Consult the VBT as well as DP_DETECTED to
14004 * detect eDP ports.
14005 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014006 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14007 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014008 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14009 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014010 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14011 intel_dp_is_edp(dev, PORT_B))
14012 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014013
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014014 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14015 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014016 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14017 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014018 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14019 intel_dp_is_edp(dev, PORT_C))
14020 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014021
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014022 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014023 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014024 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14025 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014026 /* eDP not supported on port D, so don't check VBT */
14027 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14028 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014029 }
14030
Jani Nikula3cfca972013-08-27 15:12:26 +030014031 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014032 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014033 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014034
Paulo Zanonie2debe92013-02-18 19:00:27 -030014035 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014036 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014037 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014038 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014039 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014040 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014041 }
Ma Ling27185ae2009-08-24 13:50:23 +080014042
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014043 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014044 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014045 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014046
14047 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014048
Paulo Zanonie2debe92013-02-18 19:00:27 -030014049 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014050 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014051 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014052 }
Ma Ling27185ae2009-08-24 13:50:23 +080014053
Paulo Zanonie2debe92013-02-18 19:00:27 -030014054 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014055
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014056 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014057 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014058 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014059 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014060 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014061 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014062 }
Ma Ling27185ae2009-08-24 13:50:23 +080014063
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014064 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014065 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014066 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014067 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014068 intel_dvo_init(dev);
14069
Zhenyu Wang103a1962009-11-27 11:44:36 +080014070 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014071 intel_tv_init(dev);
14072
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014073 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014074
Damien Lespiaub2784e12014-08-05 11:29:37 +010014075 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014076 encoder->base.possible_crtcs = encoder->crtc_mask;
14077 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014078 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014079 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014080
Paulo Zanonidde86e22012-12-01 12:04:25 -020014081 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014082
14083 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014084}
14085
14086static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14087{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014088 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014089 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014090
Daniel Vetteref2d6332014-02-10 18:00:38 +010014091 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014092 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014093 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014094 drm_gem_object_unreference(&intel_fb->obj->base);
14095 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014096 kfree(intel_fb);
14097}
14098
14099static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014100 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014101 unsigned int *handle)
14102{
14103 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014104 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014105
Chris Wilson05394f32010-11-08 19:18:58 +000014106 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014107}
14108
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014109static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14110 struct drm_file *file,
14111 unsigned flags, unsigned color,
14112 struct drm_clip_rect *clips,
14113 unsigned num_clips)
14114{
14115 struct drm_device *dev = fb->dev;
14116 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14117 struct drm_i915_gem_object *obj = intel_fb->obj;
14118
14119 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014120 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014121 mutex_unlock(&dev->struct_mutex);
14122
14123 return 0;
14124}
14125
Jesse Barnes79e53942008-11-07 14:24:08 -080014126static const struct drm_framebuffer_funcs intel_fb_funcs = {
14127 .destroy = intel_user_framebuffer_destroy,
14128 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014129 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014130};
14131
Damien Lespiaub3218032015-02-27 11:15:18 +000014132static
14133u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14134 uint32_t pixel_format)
14135{
14136 u32 gen = INTEL_INFO(dev)->gen;
14137
14138 if (gen >= 9) {
14139 /* "The stride in bytes must not exceed the of the size of 8K
14140 * pixels and 32K bytes."
14141 */
14142 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14143 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14144 return 32*1024;
14145 } else if (gen >= 4) {
14146 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14147 return 16*1024;
14148 else
14149 return 32*1024;
14150 } else if (gen >= 3) {
14151 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14152 return 8*1024;
14153 else
14154 return 16*1024;
14155 } else {
14156 /* XXX DSPC is limited to 4k tiled */
14157 return 8*1024;
14158 }
14159}
14160
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014161static int intel_framebuffer_init(struct drm_device *dev,
14162 struct intel_framebuffer *intel_fb,
14163 struct drm_mode_fb_cmd2 *mode_cmd,
14164 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014165{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014166 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014167 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014168 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014169
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014170 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14171
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014172 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14173 /* Enforce that fb modifier and tiling mode match, but only for
14174 * X-tiled. This is needed for FBC. */
14175 if (!!(obj->tiling_mode == I915_TILING_X) !=
14176 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14177 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14178 return -EINVAL;
14179 }
14180 } else {
14181 if (obj->tiling_mode == I915_TILING_X)
14182 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14183 else if (obj->tiling_mode == I915_TILING_Y) {
14184 DRM_DEBUG("No Y tiling for legacy addfb\n");
14185 return -EINVAL;
14186 }
14187 }
14188
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014189 /* Passed in modifier sanity checking. */
14190 switch (mode_cmd->modifier[0]) {
14191 case I915_FORMAT_MOD_Y_TILED:
14192 case I915_FORMAT_MOD_Yf_TILED:
14193 if (INTEL_INFO(dev)->gen < 9) {
14194 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14195 mode_cmd->modifier[0]);
14196 return -EINVAL;
14197 }
14198 case DRM_FORMAT_MOD_NONE:
14199 case I915_FORMAT_MOD_X_TILED:
14200 break;
14201 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014202 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14203 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014204 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014205 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014206
Damien Lespiaub3218032015-02-27 11:15:18 +000014207 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14208 mode_cmd->pixel_format);
14209 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14210 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14211 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014212 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014213 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014214
Damien Lespiaub3218032015-02-27 11:15:18 +000014215 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14216 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014217 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014218 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14219 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014220 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014221 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014222 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014223 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014224
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014225 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014226 mode_cmd->pitches[0] != obj->stride) {
14227 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14228 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014229 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014230 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014231
Ville Syrjälä57779d02012-10-31 17:50:14 +020014232 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014233 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014234 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014235 case DRM_FORMAT_RGB565:
14236 case DRM_FORMAT_XRGB8888:
14237 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014238 break;
14239 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014240 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014241 DRM_DEBUG("unsupported pixel format: %s\n",
14242 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014243 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014244 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014245 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014246 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014247 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14248 DRM_DEBUG("unsupported pixel format: %s\n",
14249 drm_get_format_name(mode_cmd->pixel_format));
14250 return -EINVAL;
14251 }
14252 break;
14253 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014254 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014255 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014256 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014257 DRM_DEBUG("unsupported pixel format: %s\n",
14258 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014259 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014260 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014261 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014262 case DRM_FORMAT_ABGR2101010:
14263 if (!IS_VALLEYVIEW(dev)) {
14264 DRM_DEBUG("unsupported pixel format: %s\n",
14265 drm_get_format_name(mode_cmd->pixel_format));
14266 return -EINVAL;
14267 }
14268 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014269 case DRM_FORMAT_YUYV:
14270 case DRM_FORMAT_UYVY:
14271 case DRM_FORMAT_YVYU:
14272 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014273 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014274 DRM_DEBUG("unsupported pixel format: %s\n",
14275 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014276 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014277 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014278 break;
14279 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014280 DRM_DEBUG("unsupported pixel format: %s\n",
14281 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014282 return -EINVAL;
14283 }
14284
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014285 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14286 if (mode_cmd->offsets[0] != 0)
14287 return -EINVAL;
14288
Damien Lespiauec2c9812015-01-20 12:51:45 +000014289 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014290 mode_cmd->pixel_format,
14291 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014292 /* FIXME drm helper for size checks (especially planar formats)? */
14293 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14294 return -EINVAL;
14295
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014296 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14297 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014298 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014299
Jesse Barnes79e53942008-11-07 14:24:08 -080014300 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14301 if (ret) {
14302 DRM_ERROR("framebuffer init failed %d\n", ret);
14303 return ret;
14304 }
14305
Jesse Barnes79e53942008-11-07 14:24:08 -080014306 return 0;
14307}
14308
Jesse Barnes79e53942008-11-07 14:24:08 -080014309static struct drm_framebuffer *
14310intel_user_framebuffer_create(struct drm_device *dev,
14311 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014312 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014313{
Chris Wilson05394f32010-11-08 19:18:58 +000014314 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014315
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014316 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14317 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014318 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014319 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014320
Chris Wilsond2dff872011-04-19 08:36:26 +010014321 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014322}
14323
Daniel Vetter4520f532013-10-09 09:18:51 +020014324#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014325static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014326{
14327}
14328#endif
14329
Jesse Barnes79e53942008-11-07 14:24:08 -080014330static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014331 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014332 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014333 .atomic_check = intel_atomic_check,
14334 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014335 .atomic_state_alloc = intel_atomic_state_alloc,
14336 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014337};
14338
Jesse Barnese70236a2009-09-21 10:42:27 -070014339/* Set up chip specific display functions */
14340static void intel_init_display(struct drm_device *dev)
14341{
14342 struct drm_i915_private *dev_priv = dev->dev_private;
14343
Daniel Vetteree9300b2013-06-03 22:40:22 +020014344 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14345 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014346 else if (IS_CHERRYVIEW(dev))
14347 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014348 else if (IS_VALLEYVIEW(dev))
14349 dev_priv->display.find_dpll = vlv_find_best_dpll;
14350 else if (IS_PINEVIEW(dev))
14351 dev_priv->display.find_dpll = pnv_find_best_dpll;
14352 else
14353 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14354
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014355 if (INTEL_INFO(dev)->gen >= 9) {
14356 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014357 dev_priv->display.get_initial_plane_config =
14358 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014359 dev_priv->display.crtc_compute_clock =
14360 haswell_crtc_compute_clock;
14361 dev_priv->display.crtc_enable = haswell_crtc_enable;
14362 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014363 dev_priv->display.update_primary_plane =
14364 skylake_update_primary_plane;
14365 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014366 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014367 dev_priv->display.get_initial_plane_config =
14368 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014369 dev_priv->display.crtc_compute_clock =
14370 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014371 dev_priv->display.crtc_enable = haswell_crtc_enable;
14372 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014373 dev_priv->display.update_primary_plane =
14374 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014375 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014376 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014377 dev_priv->display.get_initial_plane_config =
14378 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014379 dev_priv->display.crtc_compute_clock =
14380 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014381 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14382 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014383 dev_priv->display.update_primary_plane =
14384 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014385 } else if (IS_VALLEYVIEW(dev)) {
14386 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014387 dev_priv->display.get_initial_plane_config =
14388 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014389 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014390 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14391 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014392 dev_priv->display.update_primary_plane =
14393 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014394 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014395 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014396 dev_priv->display.get_initial_plane_config =
14397 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014398 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014399 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14400 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014401 dev_priv->display.update_primary_plane =
14402 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014403 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014404
Jesse Barnese70236a2009-09-21 10:42:27 -070014405 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014406 if (IS_SKYLAKE(dev))
14407 dev_priv->display.get_display_clock_speed =
14408 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014409 else if (IS_BROXTON(dev))
14410 dev_priv->display.get_display_clock_speed =
14411 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014412 else if (IS_BROADWELL(dev))
14413 dev_priv->display.get_display_clock_speed =
14414 broadwell_get_display_clock_speed;
14415 else if (IS_HASWELL(dev))
14416 dev_priv->display.get_display_clock_speed =
14417 haswell_get_display_clock_speed;
14418 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014419 dev_priv->display.get_display_clock_speed =
14420 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014421 else if (IS_GEN5(dev))
14422 dev_priv->display.get_display_clock_speed =
14423 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014424 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014425 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014426 dev_priv->display.get_display_clock_speed =
14427 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014428 else if (IS_GM45(dev))
14429 dev_priv->display.get_display_clock_speed =
14430 gm45_get_display_clock_speed;
14431 else if (IS_CRESTLINE(dev))
14432 dev_priv->display.get_display_clock_speed =
14433 i965gm_get_display_clock_speed;
14434 else if (IS_PINEVIEW(dev))
14435 dev_priv->display.get_display_clock_speed =
14436 pnv_get_display_clock_speed;
14437 else if (IS_G33(dev) || IS_G4X(dev))
14438 dev_priv->display.get_display_clock_speed =
14439 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014440 else if (IS_I915G(dev))
14441 dev_priv->display.get_display_clock_speed =
14442 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014443 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014444 dev_priv->display.get_display_clock_speed =
14445 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014446 else if (IS_PINEVIEW(dev))
14447 dev_priv->display.get_display_clock_speed =
14448 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014449 else if (IS_I915GM(dev))
14450 dev_priv->display.get_display_clock_speed =
14451 i915gm_get_display_clock_speed;
14452 else if (IS_I865G(dev))
14453 dev_priv->display.get_display_clock_speed =
14454 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014455 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014456 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014457 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014458 else { /* 830 */
14459 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014460 dev_priv->display.get_display_clock_speed =
14461 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014462 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014463
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014464 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014465 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014466 } else if (IS_GEN6(dev)) {
14467 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014468 } else if (IS_IVYBRIDGE(dev)) {
14469 /* FIXME: detect B0+ stepping and use auto training */
14470 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014471 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014472 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014473 if (IS_BROADWELL(dev)) {
14474 dev_priv->display.modeset_commit_cdclk =
14475 broadwell_modeset_commit_cdclk;
14476 dev_priv->display.modeset_calc_cdclk =
14477 broadwell_modeset_calc_cdclk;
14478 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014479 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014480 dev_priv->display.modeset_commit_cdclk =
14481 valleyview_modeset_commit_cdclk;
14482 dev_priv->display.modeset_calc_cdclk =
14483 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014484 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014485 dev_priv->display.modeset_commit_cdclk =
14486 broxton_modeset_commit_cdclk;
14487 dev_priv->display.modeset_calc_cdclk =
14488 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014489 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014490
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014491 switch (INTEL_INFO(dev)->gen) {
14492 case 2:
14493 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14494 break;
14495
14496 case 3:
14497 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14498 break;
14499
14500 case 4:
14501 case 5:
14502 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14503 break;
14504
14505 case 6:
14506 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14507 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014508 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014509 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014510 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14511 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014512 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014513 /* Drop through - unsupported since execlist only. */
14514 default:
14515 /* Default just returns -ENODEV to indicate unsupported */
14516 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014517 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014518
14519 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014520
14521 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014522}
14523
Jesse Barnesb690e962010-07-19 13:53:12 -070014524/*
14525 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14526 * resume, or other times. This quirk makes sure that's the case for
14527 * affected systems.
14528 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014529static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014530{
14531 struct drm_i915_private *dev_priv = dev->dev_private;
14532
14533 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014534 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014535}
14536
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014537static void quirk_pipeb_force(struct drm_device *dev)
14538{
14539 struct drm_i915_private *dev_priv = dev->dev_private;
14540
14541 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14542 DRM_INFO("applying pipe b force quirk\n");
14543}
14544
Keith Packard435793d2011-07-12 14:56:22 -070014545/*
14546 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14547 */
14548static void quirk_ssc_force_disable(struct drm_device *dev)
14549{
14550 struct drm_i915_private *dev_priv = dev->dev_private;
14551 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014552 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014553}
14554
Carsten Emde4dca20e2012-03-15 15:56:26 +010014555/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014556 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14557 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014558 */
14559static void quirk_invert_brightness(struct drm_device *dev)
14560{
14561 struct drm_i915_private *dev_priv = dev->dev_private;
14562 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014563 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014564}
14565
Scot Doyle9c72cc62014-07-03 23:27:50 +000014566/* Some VBT's incorrectly indicate no backlight is present */
14567static void quirk_backlight_present(struct drm_device *dev)
14568{
14569 struct drm_i915_private *dev_priv = dev->dev_private;
14570 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14571 DRM_INFO("applying backlight present quirk\n");
14572}
14573
Jesse Barnesb690e962010-07-19 13:53:12 -070014574struct intel_quirk {
14575 int device;
14576 int subsystem_vendor;
14577 int subsystem_device;
14578 void (*hook)(struct drm_device *dev);
14579};
14580
Egbert Eich5f85f172012-10-14 15:46:38 +020014581/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14582struct intel_dmi_quirk {
14583 void (*hook)(struct drm_device *dev);
14584 const struct dmi_system_id (*dmi_id_list)[];
14585};
14586
14587static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14588{
14589 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14590 return 1;
14591}
14592
14593static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14594 {
14595 .dmi_id_list = &(const struct dmi_system_id[]) {
14596 {
14597 .callback = intel_dmi_reverse_brightness,
14598 .ident = "NCR Corporation",
14599 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14600 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14601 },
14602 },
14603 { } /* terminating entry */
14604 },
14605 .hook = quirk_invert_brightness,
14606 },
14607};
14608
Ben Widawskyc43b5632012-04-16 14:07:40 -070014609static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014610 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14611 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14612
Jesse Barnesb690e962010-07-19 13:53:12 -070014613 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14614 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14615
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014616 /* 830 needs to leave pipe A & dpll A up */
14617 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14618
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014619 /* 830 needs to leave pipe B & dpll B up */
14620 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14621
Keith Packard435793d2011-07-12 14:56:22 -070014622 /* Lenovo U160 cannot use SSC on LVDS */
14623 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014624
14625 /* Sony Vaio Y cannot use SSC on LVDS */
14626 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014627
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014628 /* Acer Aspire 5734Z must invert backlight brightness */
14629 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14630
14631 /* Acer/eMachines G725 */
14632 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14633
14634 /* Acer/eMachines e725 */
14635 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14636
14637 /* Acer/Packard Bell NCL20 */
14638 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14639
14640 /* Acer Aspire 4736Z */
14641 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014642
14643 /* Acer Aspire 5336 */
14644 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014645
14646 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14647 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014648
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014649 /* Acer C720 Chromebook (Core i3 4005U) */
14650 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14651
jens steinb2a96012014-10-28 20:25:53 +010014652 /* Apple Macbook 2,1 (Core 2 T7400) */
14653 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14654
Scot Doyled4967d82014-07-03 23:27:52 +000014655 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14656 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014657
14658 /* HP Chromebook 14 (Celeron 2955U) */
14659 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014660
14661 /* Dell Chromebook 11 */
14662 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014663};
14664
14665static void intel_init_quirks(struct drm_device *dev)
14666{
14667 struct pci_dev *d = dev->pdev;
14668 int i;
14669
14670 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14671 struct intel_quirk *q = &intel_quirks[i];
14672
14673 if (d->device == q->device &&
14674 (d->subsystem_vendor == q->subsystem_vendor ||
14675 q->subsystem_vendor == PCI_ANY_ID) &&
14676 (d->subsystem_device == q->subsystem_device ||
14677 q->subsystem_device == PCI_ANY_ID))
14678 q->hook(dev);
14679 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014680 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14681 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14682 intel_dmi_quirks[i].hook(dev);
14683 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014684}
14685
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014686/* Disable the VGA plane that we never use */
14687static void i915_disable_vga(struct drm_device *dev)
14688{
14689 struct drm_i915_private *dev_priv = dev->dev_private;
14690 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014691 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014692
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014693 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014694 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014695 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014696 sr1 = inb(VGA_SR_DATA);
14697 outb(sr1 | 1<<5, VGA_SR_DATA);
14698 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14699 udelay(300);
14700
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014701 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014702 POSTING_READ(vga_reg);
14703}
14704
Daniel Vetterf8175862012-04-10 15:50:11 +020014705void intel_modeset_init_hw(struct drm_device *dev)
14706{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014707 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014708 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014709 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014710 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014711}
14712
Jesse Barnes79e53942008-11-07 14:24:08 -080014713void intel_modeset_init(struct drm_device *dev)
14714{
Jesse Barnes652c3932009-08-17 13:31:43 -070014715 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014716 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014717 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014718 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014719
14720 drm_mode_config_init(dev);
14721
14722 dev->mode_config.min_width = 0;
14723 dev->mode_config.min_height = 0;
14724
Dave Airlie019d96c2011-09-29 16:20:42 +010014725 dev->mode_config.preferred_depth = 24;
14726 dev->mode_config.prefer_shadow = 1;
14727
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014728 dev->mode_config.allow_fb_modifiers = true;
14729
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014730 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014731
Jesse Barnesb690e962010-07-19 13:53:12 -070014732 intel_init_quirks(dev);
14733
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014734 intel_init_pm(dev);
14735
Ben Widawskye3c74752013-04-05 13:12:39 -070014736 if (INTEL_INFO(dev)->num_pipes == 0)
14737 return;
14738
Jesse Barnese70236a2009-09-21 10:42:27 -070014739 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014740 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014741
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014742 if (IS_GEN2(dev)) {
14743 dev->mode_config.max_width = 2048;
14744 dev->mode_config.max_height = 2048;
14745 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014746 dev->mode_config.max_width = 4096;
14747 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014748 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014749 dev->mode_config.max_width = 8192;
14750 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014751 }
Damien Lespiau068be562014-03-28 14:17:49 +000014752
Ville Syrjälädc41c152014-08-13 11:57:05 +030014753 if (IS_845G(dev) || IS_I865G(dev)) {
14754 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14755 dev->mode_config.cursor_height = 1023;
14756 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014757 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14758 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14759 } else {
14760 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14761 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14762 }
14763
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014764 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014765
Zhao Yakui28c97732009-10-09 11:39:41 +080014766 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014767 INTEL_INFO(dev)->num_pipes,
14768 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014769
Damien Lespiau055e3932014-08-18 13:49:10 +010014770 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014771 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014772 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014773 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014774 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014775 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014776 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014777 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014778 }
14779
Jesse Barnesf42bb702013-12-16 16:34:23 -080014780 intel_init_dpio(dev);
14781
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014782 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014783
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014784 /* Just disable it once at startup */
14785 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014786 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014787
14788 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014789 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014790
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014791 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014792 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014793 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014794
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014795 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014796 struct intel_initial_plane_config plane_config = {};
14797
Jesse Barnes46f297f2014-03-07 08:57:48 -080014798 if (!crtc->active)
14799 continue;
14800
Jesse Barnes46f297f2014-03-07 08:57:48 -080014801 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014802 * Note that reserving the BIOS fb up front prevents us
14803 * from stuffing other stolen allocations like the ring
14804 * on top. This prevents some ugliness at boot time, and
14805 * can even allow for smooth boot transitions if the BIOS
14806 * fb is large enough for the active pipe configuration.
14807 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014808 dev_priv->display.get_initial_plane_config(crtc,
14809 &plane_config);
14810
14811 /*
14812 * If the fb is shared between multiple heads, we'll
14813 * just get the first one.
14814 */
14815 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014816 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014817}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014818
Daniel Vetter7fad7982012-07-04 17:51:47 +020014819static void intel_enable_pipe_a(struct drm_device *dev)
14820{
14821 struct intel_connector *connector;
14822 struct drm_connector *crt = NULL;
14823 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014824 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014825
14826 /* We can't just switch on the pipe A, we need to set things up with a
14827 * proper mode and output configuration. As a gross hack, enable pipe A
14828 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014829 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014830 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14831 crt = &connector->base;
14832 break;
14833 }
14834 }
14835
14836 if (!crt)
14837 return;
14838
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014839 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014840 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014841}
14842
Daniel Vetterfa555832012-10-10 23:14:00 +020014843static bool
14844intel_check_plane_mapping(struct intel_crtc *crtc)
14845{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014846 struct drm_device *dev = crtc->base.dev;
14847 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014848 u32 reg, val;
14849
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014850 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014851 return true;
14852
14853 reg = DSPCNTR(!crtc->plane);
14854 val = I915_READ(reg);
14855
14856 if ((val & DISPLAY_PLANE_ENABLE) &&
14857 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14858 return false;
14859
14860 return true;
14861}
14862
Daniel Vetter24929352012-07-02 20:28:59 +020014863static void intel_sanitize_crtc(struct intel_crtc *crtc)
14864{
14865 struct drm_device *dev = crtc->base.dev;
14866 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014867 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020014868 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014869 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020014870
Daniel Vetter24929352012-07-02 20:28:59 +020014871 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014872 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014873 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14874
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014875 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014876 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014877 if (crtc->active) {
Maarten Lankhorst3a03dfb2015-07-14 13:46:40 +020014878 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014879 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010014880 drm_crtc_vblank_on(&crtc->base);
14881 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014882
Daniel Vetter24929352012-07-02 20:28:59 +020014883 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014884 * disable the crtc (and hence change the state) if it is wrong. Note
14885 * that gen4+ has a fixed plane -> pipe mapping. */
14886 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014887 bool plane;
14888
Daniel Vetter24929352012-07-02 20:28:59 +020014889 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14890 crtc->base.base.id);
14891
14892 /* Pipe has the wrong plane attached and the plane is active.
14893 * Temporarily change the plane mapping and disable everything
14894 * ... */
14895 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014896 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014897 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014898 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014899 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014900 }
Daniel Vetter24929352012-07-02 20:28:59 +020014901
Daniel Vetter7fad7982012-07-04 17:51:47 +020014902 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14903 crtc->pipe == PIPE_A && !crtc->active) {
14904 /* BIOS forgot to enable pipe A, this mostly happens after
14905 * resume. Force-enable the pipe to fix this, the update_dpms
14906 * call below we restore the pipe to the right state, but leave
14907 * the required bits on. */
14908 intel_enable_pipe_a(dev);
14909 }
14910
Daniel Vetter24929352012-07-02 20:28:59 +020014911 /* Adjust the state of the output pipe according to whether we
14912 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014913 enable = false;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020014914 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14915 enable = true;
14916 break;
14917 }
Daniel Vetter24929352012-07-02 20:28:59 +020014918
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014919 if (!enable)
14920 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014921
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020014922 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020014923
14924 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014925 * functions or because of calls to intel_crtc_disable_noatomic,
14926 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020014927 * pipe A quirk. */
14928 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14929 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014930 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014931 crtc->active ? "enabled" : "disabled");
14932
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020014933 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014934 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014935 crtc->base.enabled = crtc->active;
14936
14937 /* Because we only establish the connector -> encoder ->
14938 * crtc links if something is active, this means the
14939 * crtc is now deactivated. Break the links. connector
14940 * -> encoder links are only establish when things are
14941 * actually up, hence no need to break them. */
14942 WARN_ON(crtc->active);
14943
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020014944 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020014945 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014946 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014947
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014948 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014949 /*
14950 * We start out with underrun reporting disabled to avoid races.
14951 * For correct bookkeeping mark this on active crtcs.
14952 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014953 * Also on gmch platforms we dont have any hardware bits to
14954 * disable the underrun reporting. Which means we need to start
14955 * out with underrun reporting disabled also on inactive pipes,
14956 * since otherwise we'll complain about the garbage we read when
14957 * e.g. coming up after runtime pm.
14958 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014959 * No protection against concurrent access is required - at
14960 * worst a fifo underrun happens which also sets this to false.
14961 */
14962 crtc->cpu_fifo_underrun_disabled = true;
14963 crtc->pch_fifo_underrun_disabled = true;
14964 }
Daniel Vetter24929352012-07-02 20:28:59 +020014965}
14966
14967static void intel_sanitize_encoder(struct intel_encoder *encoder)
14968{
14969 struct intel_connector *connector;
14970 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020014971 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014972
14973 /* We need to check both for a crtc link (meaning that the
14974 * encoder is active and trying to read from a pipe) and the
14975 * pipe itself being active. */
14976 bool has_active_crtc = encoder->base.crtc &&
14977 to_intel_crtc(encoder->base.crtc)->active;
14978
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020014979 for_each_intel_connector(dev, connector) {
14980 if (connector->base.encoder != &encoder->base)
14981 continue;
14982
14983 active = true;
14984 break;
14985 }
14986
14987 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014988 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14989 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014990 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014991
14992 /* Connector is active, but has no active pipe. This is
14993 * fallout from our resume register restoring. Disable
14994 * the encoder manually again. */
14995 if (encoder->base.crtc) {
14996 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14997 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014998 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014999 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015000 if (encoder->post_disable)
15001 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015002 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015003 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015004
15005 /* Inconsistent output/port/pipe state happens presumably due to
15006 * a bug in one of the get_hw_state functions. Or someplace else
15007 * in our code, like the register restore mess on resume. Clamp
15008 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015009 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015010 if (connector->encoder != encoder)
15011 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015012 connector->base.dpms = DRM_MODE_DPMS_OFF;
15013 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015014 }
15015 }
15016 /* Enabled encoders without active connectors will be fixed in
15017 * the crtc fixup. */
15018}
15019
Imre Deak04098752014-02-18 00:02:16 +020015020void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015021{
15022 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015023 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015024
Imre Deak04098752014-02-18 00:02:16 +020015025 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15026 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15027 i915_disable_vga(dev);
15028 }
15029}
15030
15031void i915_redisable_vga(struct drm_device *dev)
15032{
15033 struct drm_i915_private *dev_priv = dev->dev_private;
15034
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015035 /* This function can be called both from intel_modeset_setup_hw_state or
15036 * at a very early point in our resume sequence, where the power well
15037 * structures are not yet restored. Since this function is at a very
15038 * paranoid "someone might have enabled VGA while we were not looking"
15039 * level, just check if the power well is enabled instead of trying to
15040 * follow the "don't touch the power well if we don't need it" policy
15041 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015042 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015043 return;
15044
Imre Deak04098752014-02-18 00:02:16 +020015045 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015046}
15047
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015048static bool primary_get_hw_state(struct intel_crtc *crtc)
15049{
15050 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15051
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015052 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15053}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015054
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015055static void readout_plane_state(struct intel_crtc *crtc,
15056 struct intel_crtc_state *crtc_state)
15057{
15058 struct intel_plane *p;
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015059 struct intel_plane_state *plane_state;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015060 bool active = crtc_state->base.active;
15061
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015062 for_each_intel_plane(crtc->base.dev, p) {
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015063 if (crtc->pipe != p->pipe)
15064 continue;
15065
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015066 plane_state = to_intel_plane_state(p->base.state);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015067
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015068 if (p->base.type == DRM_PLANE_TYPE_PRIMARY)
15069 plane_state->visible = primary_get_hw_state(crtc);
15070 else {
15071 if (active)
15072 p->disable_plane(&p->base, &crtc->base);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015073
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015074 plane_state->visible = false;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015075 }
15076 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015077}
15078
Daniel Vetter30e984d2013-06-05 13:34:17 +020015079static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015080{
15081 struct drm_i915_private *dev_priv = dev->dev_private;
15082 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015083 struct intel_crtc *crtc;
15084 struct intel_encoder *encoder;
15085 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015086 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015087
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015088 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015089 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015090 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015091 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015092
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015093 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015094 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015095
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015096 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015097 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015098
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015099 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15100 if (crtc->base.state->active) {
15101 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15102 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15103 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15104
15105 /*
15106 * The initial mode needs to be set in order to keep
15107 * the atomic core happy. It wants a valid mode if the
15108 * crtc's enabled, so we do the above call.
15109 *
15110 * At this point some state updated by the connectors
15111 * in their ->detect() callback has not run yet, so
15112 * no recalculation can be done yet.
15113 *
15114 * Even if we could do a recalculation and modeset
15115 * right now it would cause a double modeset if
15116 * fbdev or userspace chooses a different initial mode.
15117 *
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015118 * If that happens, someone indicated they wanted a
15119 * mode change, which means it's safe to do a full
15120 * recalculation.
15121 */
Daniel Vetter1ed51de2015-07-15 14:15:51 +020015122 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015123 }
15124
15125 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015126 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015127
15128 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15129 crtc->base.base.id,
15130 crtc->active ? "enabled" : "disabled");
15131 }
15132
Daniel Vetter53589012013-06-05 13:34:16 +020015133 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15134 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15135
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015136 pll->on = pll->get_hw_state(dev_priv, pll,
15137 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015138 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015139 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015140 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015141 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015142 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015143 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015144 }
Daniel Vetter53589012013-06-05 13:34:16 +020015145 }
Daniel Vetter53589012013-06-05 13:34:16 +020015146
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015147 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015148 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015149
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015150 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015151 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015152 }
15153
Damien Lespiaub2784e12014-08-05 11:29:37 +010015154 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015155 pipe = 0;
15156
15157 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015158 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15159 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015160 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015161 } else {
15162 encoder->base.crtc = NULL;
15163 }
15164
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015165 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015166 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015167 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015168 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015169 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015170 }
15171
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015172 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015173 if (connector->get_hw_state(connector)) {
15174 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015175 connector->base.encoder = &connector->encoder->base;
15176 } else {
15177 connector->base.dpms = DRM_MODE_DPMS_OFF;
15178 connector->base.encoder = NULL;
15179 }
15180 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15181 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015182 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015183 connector->base.encoder ? "enabled" : "disabled");
15184 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015185}
15186
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015187/* Scan out the current hw modeset state,
15188 * and sanitizes it to the current state
15189 */
15190static void
15191intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015192{
15193 struct drm_i915_private *dev_priv = dev->dev_private;
15194 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015195 struct intel_crtc *crtc;
15196 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015197 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015198
15199 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015200
15201 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015202 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015203 intel_sanitize_encoder(encoder);
15204 }
15205
Damien Lespiau055e3932014-08-18 13:49:10 +010015206 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015207 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15208 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015209 intel_dump_pipe_config(crtc, crtc->config,
15210 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015211 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015212
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015213 intel_modeset_update_connector_atomic_state(dev);
15214
Daniel Vetter35c95372013-07-17 06:55:04 +020015215 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15216 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15217
15218 if (!pll->on || pll->active)
15219 continue;
15220
15221 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15222
15223 pll->disable(dev_priv, pll);
15224 pll->on = false;
15225 }
15226
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015227 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015228 vlv_wm_get_hw_state(dev);
15229 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015230 skl_wm_get_hw_state(dev);
15231 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015232 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015233
15234 for_each_intel_crtc(dev, crtc) {
15235 unsigned long put_domains;
15236
15237 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15238 if (WARN_ON(put_domains))
15239 modeset_put_power_domains(dev_priv, put_domains);
15240 }
15241 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015242}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015243
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015244void intel_display_resume(struct drm_device *dev)
15245{
15246 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15247 struct intel_connector *conn;
15248 struct intel_plane *plane;
15249 struct drm_crtc *crtc;
15250 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015251
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015252 if (!state)
15253 return;
15254
15255 state->acquire_ctx = dev->mode_config.acquire_ctx;
15256
15257 /* preserve complete old state, including dpll */
15258 intel_atomic_get_shared_dpll_state(state);
15259
15260 for_each_crtc(dev, crtc) {
15261 struct drm_crtc_state *crtc_state =
15262 drm_atomic_get_crtc_state(state, crtc);
15263
15264 ret = PTR_ERR_OR_ZERO(crtc_state);
15265 if (ret)
15266 goto err;
15267
15268 /* force a restore */
15269 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015270 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015271
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015272 for_each_intel_plane(dev, plane) {
15273 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15274 if (ret)
15275 goto err;
15276 }
15277
15278 for_each_intel_connector(dev, conn) {
15279 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15280 if (ret)
15281 goto err;
15282 }
15283
15284 intel_modeset_setup_hw_state(dev);
15285
15286 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015287 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015288 if (!ret)
15289 return;
15290
15291err:
15292 DRM_ERROR("Restoring old state failed with %i\n", ret);
15293 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015294}
15295
15296void intel_modeset_gem_init(struct drm_device *dev)
15297{
Jesse Barnes92122782014-10-09 12:57:42 -070015298 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015299 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015300 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015301 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015302
Imre Deakae484342014-03-31 15:10:44 +030015303 mutex_lock(&dev->struct_mutex);
15304 intel_init_gt_powersave(dev);
15305 mutex_unlock(&dev->struct_mutex);
15306
Jesse Barnes92122782014-10-09 12:57:42 -070015307 /*
15308 * There may be no VBT; and if the BIOS enabled SSC we can
15309 * just keep using it to avoid unnecessary flicker. Whereas if the
15310 * BIOS isn't using it, don't assume it will work even if the VBT
15311 * indicates as much.
15312 */
15313 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15314 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15315 DREF_SSC1_ENABLE);
15316
Chris Wilson1833b132012-05-09 11:56:28 +010015317 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015318
15319 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015320
15321 /*
15322 * Make sure any fbs we allocated at startup are properly
15323 * pinned & fenced. When we do the allocation it's too early
15324 * for this.
15325 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015326 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015327 obj = intel_fb_obj(c->primary->fb);
15328 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015329 continue;
15330
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015331 mutex_lock(&dev->struct_mutex);
15332 ret = intel_pin_and_fence_fb_obj(c->primary,
15333 c->primary->fb,
15334 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015335 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015336 mutex_unlock(&dev->struct_mutex);
15337 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015338 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15339 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015340 drm_framebuffer_unreference(c->primary->fb);
15341 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015342 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015343 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015344 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015345 }
15346 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015347
15348 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015349}
15350
Imre Deak4932e2c2014-02-11 17:12:48 +020015351void intel_connector_unregister(struct intel_connector *intel_connector)
15352{
15353 struct drm_connector *connector = &intel_connector->base;
15354
15355 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015356 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015357}
15358
Jesse Barnes79e53942008-11-07 14:24:08 -080015359void intel_modeset_cleanup(struct drm_device *dev)
15360{
Jesse Barnes652c3932009-08-17 13:31:43 -070015361 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015362 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015363
Imre Deak2eb52522014-11-19 15:30:05 +020015364 intel_disable_gt_powersave(dev);
15365
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015366 intel_backlight_unregister(dev);
15367
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015368 /*
15369 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015370 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015371 * experience fancy races otherwise.
15372 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015373 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015374
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015375 /*
15376 * Due to the hpd irq storm handling the hotplug work can re-arm the
15377 * poll handlers. Hence disable polling after hpd handling is shut down.
15378 */
Keith Packardf87ea762010-10-03 19:36:26 -070015379 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015380
Jesse Barnes723bfd72010-10-07 16:01:13 -070015381 intel_unregister_dsm_handler();
15382
Paulo Zanoni7733b492015-07-07 15:26:04 -030015383 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015384
Chris Wilson1630fe72011-07-08 12:22:42 +010015385 /* flush any delayed tasks or pending work */
15386 flush_scheduled_work();
15387
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015388 /* destroy the backlight and sysfs files before encoders/connectors */
15389 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015390 struct intel_connector *intel_connector;
15391
15392 intel_connector = to_intel_connector(connector);
15393 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015394 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015395
Jesse Barnes79e53942008-11-07 14:24:08 -080015396 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015397
15398 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015399
15400 mutex_lock(&dev->struct_mutex);
15401 intel_cleanup_gt_powersave(dev);
15402 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015403}
15404
Dave Airlie28d52042009-09-21 14:33:58 +100015405/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015406 * Return which encoder is currently attached for connector.
15407 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015408struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015409{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015410 return &intel_attached_encoder(connector)->base;
15411}
Jesse Barnes79e53942008-11-07 14:24:08 -080015412
Chris Wilsondf0e9242010-09-09 16:20:55 +010015413void intel_connector_attach_encoder(struct intel_connector *connector,
15414 struct intel_encoder *encoder)
15415{
15416 connector->encoder = encoder;
15417 drm_mode_connector_attach_encoder(&connector->base,
15418 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015419}
Dave Airlie28d52042009-09-21 14:33:58 +100015420
15421/*
15422 * set vga decode state - true == enable VGA decode
15423 */
15424int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15425{
15426 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015427 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015428 u16 gmch_ctrl;
15429
Chris Wilson75fa0412014-02-07 18:37:02 -020015430 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15431 DRM_ERROR("failed to read control word\n");
15432 return -EIO;
15433 }
15434
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015435 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15436 return 0;
15437
Dave Airlie28d52042009-09-21 14:33:58 +100015438 if (state)
15439 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15440 else
15441 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015442
15443 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15444 DRM_ERROR("failed to write control word\n");
15445 return -EIO;
15446 }
15447
Dave Airlie28d52042009-09-21 14:33:58 +100015448 return 0;
15449}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015450
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015451struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015452
15453 u32 power_well_driver;
15454
Chris Wilson63b66e52013-08-08 15:12:06 +020015455 int num_transcoders;
15456
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015457 struct intel_cursor_error_state {
15458 u32 control;
15459 u32 position;
15460 u32 base;
15461 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015462 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015463
15464 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015465 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015466 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015467 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015468 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015469
15470 struct intel_plane_error_state {
15471 u32 control;
15472 u32 stride;
15473 u32 size;
15474 u32 pos;
15475 u32 addr;
15476 u32 surface;
15477 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015478 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015479
15480 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015481 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015482 enum transcoder cpu_transcoder;
15483
15484 u32 conf;
15485
15486 u32 htotal;
15487 u32 hblank;
15488 u32 hsync;
15489 u32 vtotal;
15490 u32 vblank;
15491 u32 vsync;
15492 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015493};
15494
15495struct intel_display_error_state *
15496intel_display_capture_error_state(struct drm_device *dev)
15497{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015498 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015499 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015500 int transcoders[] = {
15501 TRANSCODER_A,
15502 TRANSCODER_B,
15503 TRANSCODER_C,
15504 TRANSCODER_EDP,
15505 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015506 int i;
15507
Chris Wilson63b66e52013-08-08 15:12:06 +020015508 if (INTEL_INFO(dev)->num_pipes == 0)
15509 return NULL;
15510
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015511 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015512 if (error == NULL)
15513 return NULL;
15514
Imre Deak190be112013-11-25 17:15:31 +020015515 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015516 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15517
Damien Lespiau055e3932014-08-18 13:49:10 +010015518 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015519 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015520 __intel_display_power_is_enabled(dev_priv,
15521 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015522 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015523 continue;
15524
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015525 error->cursor[i].control = I915_READ(CURCNTR(i));
15526 error->cursor[i].position = I915_READ(CURPOS(i));
15527 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015528
15529 error->plane[i].control = I915_READ(DSPCNTR(i));
15530 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015531 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015532 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015533 error->plane[i].pos = I915_READ(DSPPOS(i));
15534 }
Paulo Zanonica291362013-03-06 20:03:14 -030015535 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15536 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015537 if (INTEL_INFO(dev)->gen >= 4) {
15538 error->plane[i].surface = I915_READ(DSPSURF(i));
15539 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15540 }
15541
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015542 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015543
Sonika Jindal3abfce72014-07-21 15:23:43 +053015544 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015545 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015546 }
15547
15548 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15549 if (HAS_DDI(dev_priv->dev))
15550 error->num_transcoders++; /* Account for eDP. */
15551
15552 for (i = 0; i < error->num_transcoders; i++) {
15553 enum transcoder cpu_transcoder = transcoders[i];
15554
Imre Deakddf9c532013-11-27 22:02:02 +020015555 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015556 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015557 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015558 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015559 continue;
15560
Chris Wilson63b66e52013-08-08 15:12:06 +020015561 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15562
15563 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15564 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15565 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15566 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15567 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15568 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15569 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015570 }
15571
15572 return error;
15573}
15574
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015575#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15576
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015577void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015578intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015579 struct drm_device *dev,
15580 struct intel_display_error_state *error)
15581{
Damien Lespiau055e3932014-08-18 13:49:10 +010015582 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015583 int i;
15584
Chris Wilson63b66e52013-08-08 15:12:06 +020015585 if (!error)
15586 return;
15587
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015588 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015589 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015590 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015591 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015592 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015593 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015594 err_printf(m, " Power: %s\n",
15595 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015596 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015597 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015598
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015599 err_printf(m, "Plane [%d]:\n", i);
15600 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15601 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015602 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015603 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15604 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015605 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015606 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015607 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015608 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015609 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15610 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015611 }
15612
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015613 err_printf(m, "Cursor [%d]:\n", i);
15614 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15615 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15616 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015617 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015618
15619 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015620 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015621 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015622 err_printf(m, " Power: %s\n",
15623 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015624 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15625 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15626 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15627 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15628 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15629 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15630 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15631 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015632}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015633
15634void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15635{
15636 struct intel_crtc *crtc;
15637
15638 for_each_intel_crtc(dev, crtc) {
15639 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015640
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015641 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015642
15643 work = crtc->unpin_work;
15644
15645 if (work && work->event &&
15646 work->event->base.file_priv == file) {
15647 kfree(work->event);
15648 work->event = NULL;
15649 }
15650
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015651 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015652 }
15653}