blob: 8658c02e92f135236ad2bd5f69eedc0333c27be2 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Chris Wilsonc37efb92016-06-17 08:28:47 +010039#include "i915_gem_dmabuf.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700118static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300125static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300126static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100127
Ma Lingd4906092009-03-18 20:13:27 +0800128struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300129 struct {
130 int min, max;
131 } dot, vco, n, m, m1, m2, p, p1;
132
133 struct {
134 int dot_limit;
135 int p2_slow, p2_fast;
136 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800137};
Jesse Barnes79e53942008-11-07 14:24:08 -0800138
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139/* returns HPLL frequency in kHz */
140static int valleyview_get_vco(struct drm_i915_private *dev_priv)
141{
142 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
143
144 /* Obtain SKU information */
145 mutex_lock(&dev_priv->sb_lock);
146 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
147 CCK_FUSE_HPLL_FREQ_MASK;
148 mutex_unlock(&dev_priv->sb_lock);
149
150 return vco_freq[hpll_freq] * 1000;
151}
152
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200153int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
154 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300155{
156 u32 val;
157 int divider;
158
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200169 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
170}
171
172static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
173 const char *name, u32 reg)
174{
175 if (dev_priv->hpll_freq == 0)
176 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
177
178 return vlv_get_cck_clock(dev_priv, name, reg,
179 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180}
181
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200182static int
183intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200184{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200185 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200186}
187
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200188static int
189intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300190{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300191 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200192 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
193 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200194}
195
196static int
197intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
198{
Jani Nikula79e50a42015-08-26 10:58:20 +0300199 uint32_t clkcfg;
200
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200201 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300202 clkcfg = I915_READ(CLKCFG);
203 switch (clkcfg & CLKCFG_FSB_MASK) {
204 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200205 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300206 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200207 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300208 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200209 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300210 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200211 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300212 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200213 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300214 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200215 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300216 /* these two are just a guess; one of them might be right */
217 case CLKCFG_FSB_1600:
218 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200219 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300220 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200221 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300222 }
223}
224
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300225void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200226{
227 if (HAS_PCH_SPLIT(dev_priv))
228 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
229 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
230 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
231 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
232 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
233 else
234 return; /* no rawclk on other platforms, or no need to know it */
235
236 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
237}
238
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300239static void intel_update_czclk(struct drm_i915_private *dev_priv)
240{
Wayne Boyer666a4532015-12-09 12:29:35 -0800241 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300242 return;
243
244 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
245 CCK_CZ_CLOCK_CONTROL);
246
247 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
248}
249
Chris Wilson021357a2010-09-07 20:54:59 +0100250static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200251intel_fdi_link_freq(struct drm_i915_private *dev_priv,
252 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100253{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200254 if (HAS_DDI(dev_priv))
255 return pipe_config->port_clock; /* SPLL */
256 else if (IS_GEN5(dev_priv))
257 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200258 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200259 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100260}
261
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300262static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
274
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300275static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200276 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200277 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200278 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200279 .m = { .min = 96, .max = 140 },
280 .m1 = { .min = 18, .max = 26 },
281 .m2 = { .min = 6, .max = 16 },
282 .p = { .min = 4, .max = 128 },
283 .p1 = { .min = 2, .max = 33 },
284 .p2 = { .dot_limit = 165000,
285 .p2_slow = 4, .p2_fast = 4 },
286};
287
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300288static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200290 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200291 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400292 .m = { .min = 96, .max = 140 },
293 .m1 = { .min = 18, .max = 26 },
294 .m2 = { .min = 6, .max = 16 },
295 .p = { .min = 4, .max = 128 },
296 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 165000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300301static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400302 .dot = { .min = 20000, .max = 400000 },
303 .vco = { .min = 1400000, .max = 2800000 },
304 .n = { .min = 1, .max = 6 },
305 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100306 .m1 = { .min = 8, .max = 18 },
307 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400308 .p = { .min = 5, .max = 80 },
309 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700310 .p2 = { .dot_limit = 200000,
311 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700312};
313
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300314static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400315 .dot = { .min = 20000, .max = 400000 },
316 .vco = { .min = 1400000, .max = 2800000 },
317 .n = { .min = 1, .max = 6 },
318 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100319 .m1 = { .min = 8, .max = 18 },
320 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400321 .p = { .min = 7, .max = 98 },
322 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 112000,
324 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700325};
326
Eric Anholt273e27c2011-03-30 13:01:10 -0700327
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300328static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 270000 },
330 .vco = { .min = 1750000, .max = 3500000},
331 .n = { .min = 1, .max = 4 },
332 .m = { .min = 104, .max = 138 },
333 .m1 = { .min = 17, .max = 23 },
334 .m2 = { .min = 5, .max = 11 },
335 .p = { .min = 10, .max = 30 },
336 .p1 = { .min = 1, .max = 3},
337 .p2 = { .dot_limit = 270000,
338 .p2_slow = 10,
339 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300343static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 22000, .max = 400000 },
345 .vco = { .min = 1750000, .max = 3500000},
346 .n = { .min = 1, .max = 4 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 16, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 5, .max = 80 },
351 .p1 = { .min = 1, .max = 8},
352 .p2 = { .dot_limit = 165000,
353 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700354};
355
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300356static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 20000, .max = 115000 },
358 .vco = { .min = 1750000, .max = 3500000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 104, .max = 138 },
361 .m1 = { .min = 17, .max = 23 },
362 .m2 = { .min = 5, .max = 11 },
363 .p = { .min = 28, .max = 112 },
364 .p1 = { .min = 2, .max = 8 },
365 .p2 = { .dot_limit = 0,
366 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800367 },
Keith Packarde4b36692009-06-05 19:22:17 -0700368};
369
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300370static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700371 .dot = { .min = 80000, .max = 224000 },
372 .vco = { .min = 1750000, .max = 3500000 },
373 .n = { .min = 1, .max = 3 },
374 .m = { .min = 104, .max = 138 },
375 .m1 = { .min = 17, .max = 23 },
376 .m2 = { .min = 5, .max = 11 },
377 .p = { .min = 14, .max = 42 },
378 .p1 = { .min = 2, .max = 6 },
379 .p2 = { .dot_limit = 0,
380 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800381 },
Keith Packarde4b36692009-06-05 19:22:17 -0700382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400385 .dot = { .min = 20000, .max = 400000},
386 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700387 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 .n = { .min = 3, .max = 6 },
389 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700390 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400391 .m1 = { .min = 0, .max = 0 },
392 .m2 = { .min = 0, .max = 254 },
393 .p = { .min = 5, .max = 80 },
394 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .p2 = { .dot_limit = 200000,
396 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700397};
398
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300399static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400400 .dot = { .min = 20000, .max = 400000 },
401 .vco = { .min = 1700000, .max = 3500000 },
402 .n = { .min = 3, .max = 6 },
403 .m = { .min = 2, .max = 256 },
404 .m1 = { .min = 0, .max = 0 },
405 .m2 = { .min = 0, .max = 254 },
406 .p = { .min = 7, .max = 112 },
407 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .p2 = { .dot_limit = 112000,
409 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700410};
411
Eric Anholt273e27c2011-03-30 13:01:10 -0700412/* Ironlake / Sandybridge
413 *
414 * We calculate clock using (register_value + 2) for N/M1/M2, so here
415 * the range value for them is (actual_value - 2).
416 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300417static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 5 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 5, .max = 80 },
425 .p1 = { .min = 1, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700428};
429
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300430static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 3 },
434 .m = { .min = 79, .max = 118 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
438 .p1 = { .min = 2, .max = 8 },
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300443static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 127 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 56 },
451 .p1 = { .min = 2, .max = 8 },
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800454};
455
Eric Anholt273e27c2011-03-30 13:01:10 -0700456/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300457static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700458 .dot = { .min = 25000, .max = 350000 },
459 .vco = { .min = 1760000, .max = 3510000 },
460 .n = { .min = 1, .max = 2 },
461 .m = { .min = 79, .max = 126 },
462 .m1 = { .min = 12, .max = 22 },
463 .m2 = { .min = 5, .max = 9 },
464 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400465 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700466 .p2 = { .dot_limit = 225000,
467 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800468};
469
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300470static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700471 .dot = { .min = 25000, .max = 350000 },
472 .vco = { .min = 1760000, .max = 3510000 },
473 .n = { .min = 1, .max = 3 },
474 .m = { .min = 79, .max = 126 },
475 .m1 = { .min = 12, .max = 22 },
476 .m2 = { .min = 5, .max = 9 },
477 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400478 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700479 .p2 = { .dot_limit = 225000,
480 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800481};
482
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300483static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300484 /*
485 * These are the data rate limits (measured in fast clocks)
486 * since those are the strictest limits we have. The fast
487 * clock and actual rate limits are more relaxed, so checking
488 * them would make no difference.
489 */
490 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200491 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700492 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .m1 = { .min = 2, .max = 3 },
494 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300495 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300496 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700497};
498
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300499static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300500 /*
501 * These are the data rate limits (measured in fast clocks)
502 * since those are the strictest limits we have. The fast
503 * clock and actual rate limits are more relaxed, so checking
504 * them would make no difference.
505 */
506 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200507 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300508 .n = { .min = 1, .max = 1 },
509 .m1 = { .min = 2, .max = 2 },
510 .m2 = { .min = 24 << 22, .max = 175 << 22 },
511 .p1 = { .min = 2, .max = 4 },
512 .p2 = { .p2_slow = 1, .p2_fast = 14 },
513};
514
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300515static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200516 /* FIXME: find real dot limits */
517 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530518 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200519 .n = { .min = 1, .max = 1 },
520 .m1 = { .min = 2, .max = 2 },
521 /* FIXME: find real m2 limits */
522 .m2 = { .min = 2 << 22, .max = 255 << 22 },
523 .p1 = { .min = 2, .max = 4 },
524 .p2 = { .p2_slow = 1, .p2_fast = 20 },
525};
526
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200527static bool
528needs_modeset(struct drm_crtc_state *state)
529{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200530 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200531}
532
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300533/**
534 * Returns whether any output on the specified pipe is of the specified type
535 */
Damien Lespiau40935612014-10-29 11:16:59 +0000536bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300537{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300538 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300539 struct intel_encoder *encoder;
540
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300541 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300542 if (encoder->type == type)
543 return true;
544
545 return false;
546}
547
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548/**
549 * Returns whether any output on the specified pipe will have the specified
550 * type after a staged modeset is complete, i.e., the same as
551 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
552 * encoder->crtc.
553 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
555 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200556{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200557 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300558 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200560 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200561 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200562
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300563 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200564 if (connector_state->crtc != crtc_state->base.crtc)
565 continue;
566
567 num_connectors++;
568
569 encoder = to_intel_encoder(connector_state->best_encoder);
570 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200571 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200572 }
573
574 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200575
576 return false;
577}
578
Imre Deakdccbea32015-06-22 23:35:51 +0300579/*
580 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
581 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
582 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
583 * The helpers' return value is the rate of the clock that is fed to the
584 * display engine's pipe which can be the above fast dot clock rate or a
585 * divided-down version of it.
586 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300588static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800589{
Shaohua Li21778322009-02-23 15:19:16 +0800590 clock->m = clock->m2 + 2;
591 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200592 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300593 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300594 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
595 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300596
597 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800598}
599
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200600static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
601{
602 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
603}
604
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800606{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200607 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200609 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300610 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300611 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
612 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300613
614 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800615}
616
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300617static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300618{
619 clock->m = clock->m1 * clock->m2;
620 clock->p = clock->p1 * clock->p2;
621 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300622 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300623 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
624 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300625
626 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300627}
628
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300629int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300630{
631 clock->m = clock->m1 * clock->m2;
632 clock->p = clock->p1 * clock->p2;
633 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300634 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300635 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
636 clock->n << 22);
637 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300638
639 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300640}
641
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800642#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800643/**
644 * Returns whether the given set of divisors are valid for a given refclk with
645 * the given connectors.
646 */
647
Chris Wilson1b894b52010-12-14 20:04:54 +0000648static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300649 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300650 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800651{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300652 if (clock->n < limit->n.min || limit->n.max < clock->n)
653 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400655 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400657 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400659 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300660
Wayne Boyer666a4532015-12-09 12:29:35 -0800661 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
662 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300663 if (clock->m1 <= clock->m2)
664 INTELPllInvalid("m1 <= m2\n");
665
Wayne Boyer666a4532015-12-09 12:29:35 -0800666 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300667 if (clock->p < limit->p.min || limit->p.max < clock->p)
668 INTELPllInvalid("p out of range\n");
669 if (clock->m < limit->m.min || limit->m.max < clock->m)
670 INTELPllInvalid("m out of range\n");
671 }
672
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
681 return true;
682}
683
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300684static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300685i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 const struct intel_crtc_state *crtc_state,
687 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800688{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200691 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800692 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100693 * For LVDS just rely on its current settings for dual-channel.
694 * We haven't figured out how to reliably set up different
695 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100697 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300698 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300700 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 } else {
702 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300703 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300705 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300707}
708
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200709/*
710 * Returns a set of divisors for the desired target clock with the given
711 * refclk, or FALSE. The returned values represent the clock equation:
712 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
713 *
714 * Target and reference clocks are specified in kHz.
715 *
716 * If match_clock is provided, then best_clock P divider must match the P
717 * divider from @match_clock used for LVDS downclocking.
718 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300719static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300720i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300721 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300722 int target, int refclk, struct dpll *match_clock,
723 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300724{
725 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300726 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300727 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800728
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800730
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300731 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
732
Zhao Yakui42158662009-11-20 11:24:18 +0800733 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
734 clock.m1++) {
735 for (clock.m2 = limit->m2.min;
736 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200737 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800738 break;
739 for (clock.n = limit->n.min;
740 clock.n <= limit->n.max; clock.n++) {
741 for (clock.p1 = limit->p1.min;
742 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800743 int this_err;
744
Imre Deakdccbea32015-06-22 23:35:51 +0300745 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000746 if (!intel_PLL_is_valid(dev, limit,
747 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800748 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800749 if (match_clock &&
750 clock.p != match_clock->p)
751 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
753 this_err = abs(clock.dot - target);
754 if (this_err < err) {
755 *best_clock = clock;
756 err = this_err;
757 }
758 }
759 }
760 }
761 }
762
763 return (err != target);
764}
765
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200766/*
767 * Returns a set of divisors for the desired target clock with the given
768 * refclk, or FALSE. The returned values represent the clock equation:
769 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
770 *
771 * Target and reference clocks are specified in kHz.
772 *
773 * If match_clock is provided, then best_clock P divider must match the P
774 * divider from @match_clock used for LVDS downclocking.
775 */
Ma Lingd4906092009-03-18 20:13:27 +0800776static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300777pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200778 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300779 int target, int refclk, struct dpll *match_clock,
780 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200781{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300782 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200784 int err = target;
785
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200786 memset(best_clock, 0, sizeof(*best_clock));
787
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300788 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
789
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200790 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
791 clock.m1++) {
792 for (clock.m2 = limit->m2.min;
793 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200794 for (clock.n = limit->n.min;
795 clock.n <= limit->n.max; clock.n++) {
796 for (clock.p1 = limit->p1.min;
797 clock.p1 <= limit->p1.max; clock.p1++) {
798 int this_err;
799
Imre Deakdccbea32015-06-22 23:35:51 +0300800 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800801 if (!intel_PLL_is_valid(dev, limit,
802 &clock))
803 continue;
804 if (match_clock &&
805 clock.p != match_clock->p)
806 continue;
807
808 this_err = abs(clock.dot - target);
809 if (this_err < err) {
810 *best_clock = clock;
811 err = this_err;
812 }
813 }
814 }
815 }
816 }
817
818 return (err != target);
819}
820
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200821/*
822 * Returns a set of divisors for the desired target clock with the given
823 * refclk, or FALSE. The returned values represent the clock equation:
824 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200825 *
826 * Target and reference clocks are specified in kHz.
827 *
828 * If match_clock is provided, then best_clock P divider must match the P
829 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200830 */
Ma Lingd4906092009-03-18 20:13:27 +0800831static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300832g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200833 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300834 int target, int refclk, struct dpll *match_clock,
835 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800836{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300837 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300838 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800839 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300840 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400841 /* approximately equals target * 0.00585 */
842 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800843
844 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300845
846 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
847
Ma Lingd4906092009-03-18 20:13:27 +0800848 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200849 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800850 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200851 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800852 for (clock.m1 = limit->m1.max;
853 clock.m1 >= limit->m1.min; clock.m1--) {
854 for (clock.m2 = limit->m2.max;
855 clock.m2 >= limit->m2.min; clock.m2--) {
856 for (clock.p1 = limit->p1.max;
857 clock.p1 >= limit->p1.min; clock.p1--) {
858 int this_err;
859
Imre Deakdccbea32015-06-22 23:35:51 +0300860 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000861 if (!intel_PLL_is_valid(dev, limit,
862 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800863 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000864
865 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800866 if (this_err < err_most) {
867 *best_clock = clock;
868 err_most = this_err;
869 max_n = clock.n;
870 found = true;
871 }
872 }
873 }
874 }
875 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800876 return found;
877}
Ma Lingd4906092009-03-18 20:13:27 +0800878
Imre Deakd5dd62b2015-03-17 11:40:03 +0200879/*
880 * Check if the calculated PLL configuration is more optimal compared to the
881 * best configuration and error found so far. Return the calculated error.
882 */
883static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300884 const struct dpll *calculated_clock,
885 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200886 unsigned int best_error_ppm,
887 unsigned int *error_ppm)
888{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200889 /*
890 * For CHV ignore the error and consider only the P value.
891 * Prefer a bigger P value based on HW requirements.
892 */
893 if (IS_CHERRYVIEW(dev)) {
894 *error_ppm = 0;
895
896 return calculated_clock->p > best_clock->p;
897 }
898
Imre Deak24be4e42015-03-17 11:40:04 +0200899 if (WARN_ON_ONCE(!target_freq))
900 return false;
901
Imre Deakd5dd62b2015-03-17 11:40:03 +0200902 *error_ppm = div_u64(1000000ULL *
903 abs(target_freq - calculated_clock->dot),
904 target_freq);
905 /*
906 * Prefer a better P value over a better (smaller) error if the error
907 * is small. Ensure this preference for future configurations too by
908 * setting the error to 0.
909 */
910 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
911 *error_ppm = 0;
912
913 return true;
914 }
915
916 return *error_ppm + 10 < best_error_ppm;
917}
918
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200919/*
920 * Returns a set of divisors for the desired target clock with the given
921 * refclk, or FALSE. The returned values represent the clock equation:
922 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
923 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800924static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300925vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200926 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300927 int target, int refclk, struct dpll *match_clock,
928 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700929{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200930 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300931 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300932 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300933 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300934 /* min update 19.2 MHz */
935 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300936 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700937
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300938 target *= 5; /* fast clock */
939
940 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700941
942 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300943 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300944 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300945 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300946 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300947 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700948 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300949 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200950 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300951
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
953 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300954
Imre Deakdccbea32015-06-22 23:35:51 +0300955 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300956
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300957 if (!intel_PLL_is_valid(dev, limit,
958 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300959 continue;
960
Imre Deakd5dd62b2015-03-17 11:40:03 +0200961 if (!vlv_PLL_is_optimal(dev, target,
962 &clock,
963 best_clock,
964 bestppm, &ppm))
965 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300966
Imre Deakd5dd62b2015-03-17 11:40:03 +0200967 *best_clock = clock;
968 bestppm = ppm;
969 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 }
971 }
972 }
973 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700974
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300975 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700976}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700977
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200978/*
979 * Returns a set of divisors for the desired target clock with the given
980 * refclk, or FALSE. The returned values represent the clock equation:
981 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
982 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300983static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300984chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200985 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300986 int target, int refclk, struct dpll *match_clock,
987 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300988{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200989 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300990 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200991 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300992 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300993 uint64_t m2;
994 int found = false;
995
996 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200997 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998
999 /*
1000 * Based on hardware doc, the n always set to 1, and m1 always
1001 * set to 2. If requires to support 200Mhz refclk, we need to
1002 * revisit this because n may not 1 anymore.
1003 */
1004 clock.n = 1, clock.m1 = 2;
1005 target *= 5; /* fast clock */
1006
1007 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1008 for (clock.p2 = limit->p2.p2_fast;
1009 clock.p2 >= limit->p2.p2_slow;
1010 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001011 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001012
1013 clock.p = clock.p1 * clock.p2;
1014
1015 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1016 clock.n) << 22, refclk * clock.m1);
1017
1018 if (m2 > INT_MAX/clock.m1)
1019 continue;
1020
1021 clock.m2 = m2;
1022
Imre Deakdccbea32015-06-22 23:35:51 +03001023 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001024
1025 if (!intel_PLL_is_valid(dev, limit, &clock))
1026 continue;
1027
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1029 best_error_ppm, &error_ppm))
1030 continue;
1031
1032 *best_clock = clock;
1033 best_error_ppm = error_ppm;
1034 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001035 }
1036 }
1037
1038 return found;
1039}
1040
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001041bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001042 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001043{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001044 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001045 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001046
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001047 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001048 target_clock, refclk, NULL, best_clock);
1049}
1050
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001051bool intel_crtc_active(struct drm_crtc *crtc)
1052{
1053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1054
1055 /* Be paranoid as we can arrive here with only partial
1056 * state retrieved from the hardware during setup.
1057 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001058 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001059 * as Haswell has gained clock readout/fastboot support.
1060 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001061 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001062 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001063 *
1064 * FIXME: The intel_crtc->active here should be switched to
1065 * crtc->state->active once we have proper CRTC states wired up
1066 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001068 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001069 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001070}
1071
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001072enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1073 enum pipe pipe)
1074{
1075 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1077
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001078 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001079}
1080
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001081static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1082{
1083 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001084 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001085 u32 line1, line2;
1086 u32 line_mask;
1087
1088 if (IS_GEN2(dev))
1089 line_mask = DSL_LINEMASK_GEN2;
1090 else
1091 line_mask = DSL_LINEMASK_GEN3;
1092
1093 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001094 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095 line2 = I915_READ(reg) & line_mask;
1096
1097 return line1 == line2;
1098}
1099
Keith Packardab7ad7f2010-10-03 00:33:06 -07001100/*
1101 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001102 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001103 *
1104 * After disabling a pipe, we can't wait for vblank in the usual way,
1105 * spinning on the vblank interrupt status bit, since we won't actually
1106 * see an interrupt when the pipe is disabled.
1107 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001108 * On Gen4 and above:
1109 * wait for the pipe register state bit to turn off
1110 *
1111 * Otherwise:
1112 * wait for the display line value to settle (it usually
1113 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001114 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001115 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001120 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001121 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001122
Keith Packardab7ad7f2010-10-03 00:33:06 -07001123 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001124 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001125
Keith Packardab7ad7f2010-10-03 00:33:06 -07001126 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001127 if (intel_wait_for_register(dev_priv,
1128 reg, I965_PIPECONF_ACTIVE, 0,
1129 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001130 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001131 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001132 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001133 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001134 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001135 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001136}
1137
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001139void assert_pll(struct drm_i915_private *dev_priv,
1140 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142 u32 val;
1143 bool cur_state;
1144
Ville Syrjälä649636e2015-09-22 19:50:01 +03001145 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001146 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001147 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001148 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001149 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001150}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151
Jani Nikula23538ef2013-08-27 15:12:22 +03001152/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001153void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001154{
1155 u32 val;
1156 bool cur_state;
1157
Ville Syrjäläa5805162015-05-26 20:42:30 +03001158 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001159 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001160 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001161
1162 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001163 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001164 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001165 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001166}
Jani Nikula23538ef2013-08-27 15:12:22 +03001167
Jesse Barnes040484a2011-01-03 12:14:26 -08001168static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1169 enum pipe pipe, bool state)
1170{
Jesse Barnes040484a2011-01-03 12:14:26 -08001171 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001172 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1173 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001174
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001175 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001176 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001177 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001178 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001180 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001181 cur_state = !!(val & FDI_TX_ENABLE);
1182 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001183 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001184 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001185 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001186}
1187#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1188#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1189
1190static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1191 enum pipe pipe, bool state)
1192{
Jesse Barnes040484a2011-01-03 12:14:26 -08001193 u32 val;
1194 bool cur_state;
1195
Ville Syrjälä649636e2015-09-22 19:50:01 +03001196 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001197 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001198 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001199 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001200 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001201}
1202#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1203#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1204
1205static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1206 enum pipe pipe)
1207{
Jesse Barnes040484a2011-01-03 12:14:26 -08001208 u32 val;
1209
1210 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001211 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001212 return;
1213
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001214 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001215 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001216 return;
1217
Ville Syrjälä649636e2015-09-22 19:50:01 +03001218 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001219 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001220}
1221
Daniel Vetter55607e82013-06-16 21:42:39 +02001222void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1223 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001224{
Jesse Barnes040484a2011-01-03 12:14:26 -08001225 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001226 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001227
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001229 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001230 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001231 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001232 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001233}
1234
Daniel Vetterb680c372014-09-19 18:27:27 +02001235void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1236 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001237{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001238 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001239 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001240 u32 val;
1241 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001242 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001243
Jani Nikulabedd4db2014-08-22 15:04:13 +03001244 if (WARN_ON(HAS_DDI(dev)))
1245 return;
1246
1247 if (HAS_PCH_SPLIT(dev)) {
1248 u32 port_sel;
1249
Jesse Barnesea0760c2011-01-04 15:09:32 -08001250 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001251 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1252
1253 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1254 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1255 panel_pipe = PIPE_B;
1256 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001257 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001258 /* presumably write lock depends on pipe, not port select */
1259 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1260 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001261 } else {
1262 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001263 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1264 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001265 }
1266
1267 val = I915_READ(pp_reg);
1268 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001269 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001270 locked = false;
1271
Rob Clarke2c719b2014-12-15 13:56:32 -05001272 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001273 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001274 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001275}
1276
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001277static void assert_cursor(struct drm_i915_private *dev_priv,
1278 enum pipe pipe, bool state)
1279{
1280 struct drm_device *dev = dev_priv->dev;
1281 bool cur_state;
1282
Paulo Zanonid9d82082014-02-27 16:30:56 -03001283 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001284 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001285 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001286 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001287
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001289 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001290 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001291}
1292#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1293#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1294
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001295void assert_pipe(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001298 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001299 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1300 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001301 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001302
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001303 /* if we need the pipe quirk it must be always on */
1304 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1305 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001306 state = true;
1307
Imre Deak4feed0e2016-02-12 18:55:14 +02001308 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1309 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001310 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001311 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001312
1313 intel_display_power_put(dev_priv, power_domain);
1314 } else {
1315 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001316 }
1317
Rob Clarke2c719b2014-12-15 13:56:32 -05001318 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001319 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001320 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001321}
1322
Chris Wilson931872f2012-01-16 23:01:13 +00001323static void assert_plane(struct drm_i915_private *dev_priv,
1324 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001326 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001327 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328
Ville Syrjälä649636e2015-09-22 19:50:01 +03001329 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001330 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001331 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001332 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001333 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001334}
1335
Chris Wilson931872f2012-01-16 23:01:13 +00001336#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1337#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1338
Jesse Barnesb24e7172011-01-04 15:09:30 -08001339static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001342 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001343 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001344
Ville Syrjälä653e1022013-06-04 13:49:05 +03001345 /* Primary planes are fixed to pipes on gen4+ */
1346 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001347 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001349 "plane %c assertion failure, should be disabled but not\n",
1350 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001351 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001352 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001353
Jesse Barnesb24e7172011-01-04 15:09:30 -08001354 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001355 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001356 u32 val = I915_READ(DSPCNTR(i));
1357 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001359 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001360 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1361 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001362 }
1363}
1364
Jesse Barnes19332d72013-03-28 09:55:38 -07001365static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe)
1367{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001368 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001369 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001370
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001371 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001372 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001373 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001374 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001375 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1376 sprite, pipe_name(pipe));
1377 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001378 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001379 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001380 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001381 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001382 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001383 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001384 }
1385 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001386 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001387 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001388 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001389 plane_name(pipe), pipe_name(pipe));
1390 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001391 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001393 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1394 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001395 }
1396}
1397
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001398static void assert_vblank_disabled(struct drm_crtc *crtc)
1399{
Rob Clarke2c719b2014-12-15 13:56:32 -05001400 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001401 drm_crtc_vblank_put(crtc);
1402}
1403
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001404void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001406{
Jesse Barnes92f25842011-01-04 15:09:34 -08001407 u32 val;
1408 bool enabled;
1409
Ville Syrjälä649636e2015-09-22 19:50:01 +03001410 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001411 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001412 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001413 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1414 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001415}
1416
Keith Packard4e634382011-08-06 10:39:45 -07001417static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1418 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001419{
1420 if ((val & DP_PORT_EN) == 0)
1421 return false;
1422
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001423 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001424 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001425 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1426 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001427 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001428 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1429 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001430 } else {
1431 if ((val & DP_PIPE_MASK) != (pipe << 30))
1432 return false;
1433 }
1434 return true;
1435}
1436
Keith Packard1519b992011-08-06 10:35:34 -07001437static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1438 enum pipe pipe, u32 val)
1439{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001440 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001441 return false;
1442
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001443 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001444 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001445 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001446 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001447 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1448 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001449 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001450 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001451 return false;
1452 }
1453 return true;
1454}
1455
1456static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1457 enum pipe pipe, u32 val)
1458{
1459 if ((val & LVDS_PORT_EN) == 0)
1460 return false;
1461
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001462 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001463 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1464 return false;
1465 } else {
1466 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1467 return false;
1468 }
1469 return true;
1470}
1471
1472static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1473 enum pipe pipe, u32 val)
1474{
1475 if ((val & ADPA_DAC_ENABLE) == 0)
1476 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001477 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001478 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1479 return false;
1480 } else {
1481 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1482 return false;
1483 }
1484 return true;
1485}
1486
Jesse Barnes291906f2011-02-02 12:28:03 -08001487static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001488 enum pipe pipe, i915_reg_t reg,
1489 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001490{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001491 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001492 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001493 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001494 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001495
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001496 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001497 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001498 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001499}
1500
1501static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001502 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001503{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001504 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001505 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001506 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001507 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001508
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001509 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001510 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001511 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001512}
1513
1514static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1515 enum pipe pipe)
1516{
Jesse Barnes291906f2011-02-02 12:28:03 -08001517 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001518
Keith Packardf0575e92011-07-25 22:12:43 -07001519 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1520 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1521 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001522
Ville Syrjälä649636e2015-09-22 19:50:01 +03001523 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001524 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001525 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001526 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001527
Ville Syrjälä649636e2015-09-22 19:50:01 +03001528 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001529 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001530 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001531 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001532
Paulo Zanonie2debe92013-02-18 19:00:27 -03001533 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1534 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1535 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001536}
1537
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001538static void _vlv_enable_pll(struct intel_crtc *crtc,
1539 const struct intel_crtc_state *pipe_config)
1540{
1541 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1542 enum pipe pipe = crtc->pipe;
1543
1544 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1545 POSTING_READ(DPLL(pipe));
1546 udelay(150);
1547
Chris Wilson2c30b432016-06-30 15:32:54 +01001548 if (intel_wait_for_register(dev_priv,
1549 DPLL(pipe),
1550 DPLL_LOCK_VLV,
1551 DPLL_LOCK_VLV,
1552 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001553 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1554}
1555
Ville Syrjäläd288f652014-10-28 13:20:22 +02001556static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001557 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001559 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001560 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001561
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001562 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001563
Daniel Vetter87442f72013-06-06 00:52:17 +02001564 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001565 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001566
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001567 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1568 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001569
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001570 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1571 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001572}
1573
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001574
1575static void _chv_enable_pll(struct intel_crtc *crtc,
1576 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001577{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001578 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001579 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001580 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001581 u32 tmp;
1582
Ville Syrjäläa5805162015-05-26 20:42:30 +03001583 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584
1585 /* Enable back the 10bit clock to display controller */
1586 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1587 tmp |= DPIO_DCLKP_EN;
1588 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1589
Ville Syrjälä54433e92015-05-26 20:42:31 +03001590 mutex_unlock(&dev_priv->sb_lock);
1591
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001592 /*
1593 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1594 */
1595 udelay(1);
1596
1597 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001598 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001599
1600 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001601 if (intel_wait_for_register(dev_priv,
1602 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1603 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001604 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001605}
1606
1607static void chv_enable_pll(struct intel_crtc *crtc,
1608 const struct intel_crtc_state *pipe_config)
1609{
1610 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1611 enum pipe pipe = crtc->pipe;
1612
1613 assert_pipe_disabled(dev_priv, pipe);
1614
1615 /* PLL is protected by panel, make sure we can write it */
1616 assert_panel_unlocked(dev_priv, pipe);
1617
1618 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1619 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001620
Ville Syrjäläc2317752016-03-15 16:39:56 +02001621 if (pipe != PIPE_A) {
1622 /*
1623 * WaPixelRepeatModeFixForC0:chv
1624 *
1625 * DPLLCMD is AWOL. Use chicken bits to propagate
1626 * the value from DPLLBMD to either pipe B or C.
1627 */
1628 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1629 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1630 I915_WRITE(CBR4_VLV, 0);
1631 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1632
1633 /*
1634 * DPLLB VGA mode also seems to cause problems.
1635 * We should always have it disabled.
1636 */
1637 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1638 } else {
1639 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1640 POSTING_READ(DPLL_MD(pipe));
1641 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001642}
1643
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001644static int intel_num_dvo_pipes(struct drm_device *dev)
1645{
1646 struct intel_crtc *crtc;
1647 int count = 0;
1648
1649 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001650 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001651 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001652
1653 return count;
1654}
1655
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001657{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 struct drm_device *dev = crtc->base.dev;
1659 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001660 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001661 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001662
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001663 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001664
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001666 if (IS_MOBILE(dev) && !IS_I830(dev))
1667 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001668
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001669 /* Enable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1671 /*
1672 * It appears to be important that we don't enable this
1673 * for the current pipe before otherwise configuring the
1674 * PLL. No idea how this should be handled if multiple
1675 * DVO outputs are enabled simultaneosly.
1676 */
1677 dpll |= DPLL_DVO_2X_MODE;
1678 I915_WRITE(DPLL(!crtc->pipe),
1679 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1680 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001682 /*
1683 * Apparently we need to have VGA mode enabled prior to changing
1684 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1685 * dividers, even though the register value does change.
1686 */
1687 I915_WRITE(reg, 0);
1688
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001689 I915_WRITE(reg, dpll);
1690
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 /* Wait for the clocks to stabilize. */
1692 POSTING_READ(reg);
1693 udelay(150);
1694
1695 if (INTEL_INFO(dev)->gen >= 4) {
1696 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001697 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698 } else {
1699 /* The pixel multiplier can only be updated once the
1700 * DPLL is enabled and the clocks are stable.
1701 *
1702 * So write it again.
1703 */
1704 I915_WRITE(reg, dpll);
1705 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001706
1707 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001708 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709 POSTING_READ(reg);
1710 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001711 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001712 POSTING_READ(reg);
1713 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001714 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001715 POSTING_READ(reg);
1716 udelay(150); /* wait for warmup */
1717}
1718
1719/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001720 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001721 * @dev_priv: i915 private structure
1722 * @pipe: pipe PLL to disable
1723 *
1724 * Disable the PLL for @pipe, making sure the pipe is off first.
1725 *
1726 * Note! This is for pre-ILK only.
1727 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001728static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001729{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001730 struct drm_device *dev = crtc->base.dev;
1731 struct drm_i915_private *dev_priv = dev->dev_private;
1732 enum pipe pipe = crtc->pipe;
1733
1734 /* Disable DVO 2x clock on both PLLs if necessary */
1735 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001736 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001737 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001738 I915_WRITE(DPLL(PIPE_B),
1739 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1740 I915_WRITE(DPLL(PIPE_A),
1741 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1742 }
1743
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001744 /* Don't disable pipe or pipe PLLs if needed */
1745 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1746 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001747 return;
1748
1749 /* Make sure the pipe isn't still relying on us */
1750 assert_pipe_disabled(dev_priv, pipe);
1751
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001752 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001753 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754}
1755
Jesse Barnesf6071162013-10-01 10:41:38 -07001756static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1757{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001758 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001759
1760 /* Make sure the pipe isn't still relying on us */
1761 assert_pipe_disabled(dev_priv, pipe);
1762
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001763 val = DPLL_INTEGRATED_REF_CLK_VLV |
1764 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1765 if (pipe != PIPE_A)
1766 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1767
Jesse Barnesf6071162013-10-01 10:41:38 -07001768 I915_WRITE(DPLL(pipe), val);
1769 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001770}
1771
1772static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1773{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001774 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001775 u32 val;
1776
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001777 /* Make sure the pipe isn't still relying on us */
1778 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001779
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001780 val = DPLL_SSC_REF_CLK_CHV |
1781 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001782 if (pipe != PIPE_A)
1783 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001784
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001785 I915_WRITE(DPLL(pipe), val);
1786 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001787
Ville Syrjäläa5805162015-05-26 20:42:30 +03001788 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001789
1790 /* Disable 10bit clock to display controller */
1791 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1792 val &= ~DPIO_DCLKP_EN;
1793 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1794
Ville Syrjäläa5805162015-05-26 20:42:30 +03001795 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001796}
1797
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001798void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001799 struct intel_digital_port *dport,
1800 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001801{
1802 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001803 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001804
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001805 switch (dport->port) {
1806 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001807 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001808 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001809 break;
1810 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001811 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001812 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001813 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001814 break;
1815 case PORT_D:
1816 port_mask = DPLL_PORTD_READY_MASK;
1817 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001818 break;
1819 default:
1820 BUG();
1821 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001822
Chris Wilson370004d2016-06-30 15:32:56 +01001823 if (intel_wait_for_register(dev_priv,
1824 dpll_reg, port_mask, expected_mask,
1825 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001826 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1827 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001828}
1829
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001830static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1831 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001832{
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001834 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001836 i915_reg_t reg;
1837 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001838
Jesse Barnes040484a2011-01-03 12:14:26 -08001839 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001840 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001841
1842 /* FDI must be feeding us bits for PCH ports */
1843 assert_fdi_tx_enabled(dev_priv, pipe);
1844 assert_fdi_rx_enabled(dev_priv, pipe);
1845
Daniel Vetter23670b322012-11-01 09:15:30 +01001846 if (HAS_PCH_CPT(dev)) {
1847 /* Workaround: Set the timing override bit before enabling the
1848 * pch transcoder. */
1849 reg = TRANS_CHICKEN2(pipe);
1850 val = I915_READ(reg);
1851 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1852 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001853 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001854
Daniel Vetterab9412b2013-05-03 11:49:46 +02001855 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001856 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001857 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001858
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001859 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001860 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001861 * Make the BPC in transcoder be consistent with
1862 * that in pipeconf reg. For HDMI we must use 8bpc
1863 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001864 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001865 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001866 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1867 val |= PIPECONF_8BPC;
1868 else
1869 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001870 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001871
1872 val &= ~TRANS_INTERLACE_MASK;
1873 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001874 if (HAS_PCH_IBX(dev_priv) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001875 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001876 val |= TRANS_LEGACY_INTERLACED_ILK;
1877 else
1878 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001879 else
1880 val |= TRANS_PROGRESSIVE;
1881
Jesse Barnes040484a2011-01-03 12:14:26 -08001882 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001883 if (intel_wait_for_register(dev_priv,
1884 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1885 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001886 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001887}
1888
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001889static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001890 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001891{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001892 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001893
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001894 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001895 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001896 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001897
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001898 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001899 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001900 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001901 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001902
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001903 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001904 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001905
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001906 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1907 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001908 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001909 else
1910 val |= TRANS_PROGRESSIVE;
1911
Daniel Vetterab9412b2013-05-03 11:49:46 +02001912 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001913 if (intel_wait_for_register(dev_priv,
1914 LPT_TRANSCONF,
1915 TRANS_STATE_ENABLE,
1916 TRANS_STATE_ENABLE,
1917 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001918 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001919}
1920
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001921static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1922 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001923{
Daniel Vetter23670b322012-11-01 09:15:30 +01001924 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001925 i915_reg_t reg;
1926 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001927
1928 /* FDI relies on the transcoder */
1929 assert_fdi_tx_disabled(dev_priv, pipe);
1930 assert_fdi_rx_disabled(dev_priv, pipe);
1931
Jesse Barnes291906f2011-02-02 12:28:03 -08001932 /* Ports must be off as well */
1933 assert_pch_ports_disabled(dev_priv, pipe);
1934
Daniel Vetterab9412b2013-05-03 11:49:46 +02001935 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001936 val = I915_READ(reg);
1937 val &= ~TRANS_ENABLE;
1938 I915_WRITE(reg, val);
1939 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001940 if (intel_wait_for_register(dev_priv,
1941 reg, TRANS_STATE_ENABLE, 0,
1942 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001943 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001944
Ville Syrjäläc4656132015-10-29 21:25:56 +02001945 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001946 /* Workaround: Clear the timing override chicken bit again. */
1947 reg = TRANS_CHICKEN2(pipe);
1948 val = I915_READ(reg);
1949 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1950 I915_WRITE(reg, val);
1951 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001952}
1953
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001954static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001955{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001956 u32 val;
1957
Daniel Vetterab9412b2013-05-03 11:49:46 +02001958 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001959 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001960 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001961 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001962 if (intel_wait_for_register(dev_priv,
1963 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1964 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001965 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001966
1967 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001968 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001970 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001971}
1972
1973/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001974 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001975 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001977 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001979 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001980static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001981{
Paulo Zanoni03722642014-01-17 13:51:09 -02001982 struct drm_device *dev = crtc->base.dev;
1983 struct drm_i915_private *dev_priv = dev->dev_private;
1984 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001985 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001986 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001987 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001988 u32 val;
1989
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001990 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1991
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001992 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001993 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001994 assert_sprites_disabled(dev_priv, pipe);
1995
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001996 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001997 pch_transcoder = TRANSCODER_A;
1998 else
1999 pch_transcoder = pipe;
2000
Jesse Barnesb24e7172011-01-04 15:09:30 -08002001 /*
2002 * A pipe without a PLL won't actually be able to drive bits from
2003 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2004 * need the check.
2005 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002006 if (HAS_GMCH_DISPLAY(dev_priv))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002007 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002008 assert_dsi_pll_enabled(dev_priv);
2009 else
2010 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002011 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002012 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002013 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002014 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002015 assert_fdi_tx_pll_enabled(dev_priv,
2016 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002017 }
2018 /* FIXME: assert CPU port conditions for SNB+ */
2019 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002021 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002022 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002023 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002024 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2025 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002026 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002027 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002028
2029 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002030 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002031
2032 /*
2033 * Until the pipe starts DSL will read as 0, which would cause
2034 * an apparent vblank timestamp jump, which messes up also the
2035 * frame count when it's derived from the timestamps. So let's
2036 * wait for the pipe to start properly before we call
2037 * drm_crtc_vblank_on()
2038 */
2039 if (dev->max_vblank_count == 0 &&
2040 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2041 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002042}
2043
2044/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002045 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002046 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002048 * Disable the pipe of @crtc, making sure that various hardware
2049 * specific requirements are met, if applicable, e.g. plane
2050 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 *
2052 * Will wait until the pipe has shut down before returning.
2053 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002054static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002055{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002056 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002057 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002058 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002059 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002060 u32 val;
2061
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002062 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2063
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064 /*
2065 * Make sure planes won't keep trying to pump pixels to us,
2066 * or we might hang the display.
2067 */
2068 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002069 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002070 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002071
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002072 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002074 if ((val & PIPECONF_ENABLE) == 0)
2075 return;
2076
Ville Syrjälä67adc642014-08-15 01:21:57 +03002077 /*
2078 * Double wide has implications for planes
2079 * so best keep it disabled when not needed.
2080 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002081 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002082 val &= ~PIPECONF_DOUBLE_WIDE;
2083
2084 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002085 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2086 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002087 val &= ~PIPECONF_ENABLE;
2088
2089 I915_WRITE(reg, val);
2090 if ((val & PIPECONF_ENABLE) == 0)
2091 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092}
2093
Chris Wilson693db182013-03-05 14:52:39 +00002094static bool need_vtd_wa(struct drm_device *dev)
2095{
2096#ifdef CONFIG_INTEL_IOMMU
2097 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2098 return true;
2099#endif
2100 return false;
2101}
2102
Ville Syrjälä832be822016-01-12 21:08:33 +02002103static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2104{
2105 return IS_GEN2(dev_priv) ? 2048 : 4096;
2106}
2107
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002108static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2109 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002110{
2111 switch (fb_modifier) {
2112 case DRM_FORMAT_MOD_NONE:
2113 return cpp;
2114 case I915_FORMAT_MOD_X_TILED:
2115 if (IS_GEN2(dev_priv))
2116 return 128;
2117 else
2118 return 512;
2119 case I915_FORMAT_MOD_Y_TILED:
2120 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2121 return 128;
2122 else
2123 return 512;
2124 case I915_FORMAT_MOD_Yf_TILED:
2125 switch (cpp) {
2126 case 1:
2127 return 64;
2128 case 2:
2129 case 4:
2130 return 128;
2131 case 8:
2132 case 16:
2133 return 256;
2134 default:
2135 MISSING_CASE(cpp);
2136 return cpp;
2137 }
2138 break;
2139 default:
2140 MISSING_CASE(fb_modifier);
2141 return cpp;
2142 }
2143}
2144
Ville Syrjälä832be822016-01-12 21:08:33 +02002145unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2146 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002147{
Ville Syrjälä832be822016-01-12 21:08:33 +02002148 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2149 return 1;
2150 else
2151 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002152 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002153}
2154
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002155/* Return the tile dimensions in pixel units */
2156static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2157 unsigned int *tile_width,
2158 unsigned int *tile_height,
2159 uint64_t fb_modifier,
2160 unsigned int cpp)
2161{
2162 unsigned int tile_width_bytes =
2163 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2164
2165 *tile_width = tile_width_bytes / cpp;
2166 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2167}
2168
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002169unsigned int
2170intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002171 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002172{
Ville Syrjälä832be822016-01-12 21:08:33 +02002173 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2174 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2175
2176 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002177}
2178
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002179unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2180{
2181 unsigned int size = 0;
2182 int i;
2183
2184 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2185 size += rot_info->plane[i].width * rot_info->plane[i].height;
2186
2187 return size;
2188}
2189
Daniel Vetter75c82a52015-10-14 16:51:04 +02002190static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002191intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2192 const struct drm_framebuffer *fb,
2193 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002194{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002195 if (intel_rotation_90_or_270(rotation)) {
2196 *view = i915_ggtt_view_rotated;
2197 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2198 } else {
2199 *view = i915_ggtt_view_normal;
2200 }
2201}
2202
2203static void
2204intel_fill_fb_info(struct drm_i915_private *dev_priv,
2205 struct drm_framebuffer *fb)
2206{
2207 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002208 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002209
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002210 tile_size = intel_tile_size(dev_priv);
2211
2212 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002213 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2214 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002215
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002216 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2217 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002218
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002219 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002220 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002221 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2222 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002223
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002224 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002225 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2226 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002227 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002228}
2229
Ville Syrjälä603525d2016-01-12 21:08:37 +02002230static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002231{
2232 if (INTEL_INFO(dev_priv)->gen >= 9)
2233 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002234 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002235 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002236 return 128 * 1024;
2237 else if (INTEL_INFO(dev_priv)->gen >= 4)
2238 return 4 * 1024;
2239 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002240 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002241}
2242
Ville Syrjälä603525d2016-01-12 21:08:37 +02002243static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2244 uint64_t fb_modifier)
2245{
2246 switch (fb_modifier) {
2247 case DRM_FORMAT_MOD_NONE:
2248 return intel_linear_alignment(dev_priv);
2249 case I915_FORMAT_MOD_X_TILED:
2250 if (INTEL_INFO(dev_priv)->gen >= 9)
2251 return 256 * 1024;
2252 return 0;
2253 case I915_FORMAT_MOD_Y_TILED:
2254 case I915_FORMAT_MOD_Yf_TILED:
2255 return 1 * 1024 * 1024;
2256 default:
2257 MISSING_CASE(fb_modifier);
2258 return 0;
2259 }
2260}
2261
Chris Wilson127bd2a2010-07-23 23:32:05 +01002262int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002263intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2264 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002265{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002266 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002267 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002268 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002269 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002270 u32 alignment;
2271 int ret;
2272
Matt Roperebcdd392014-07-09 16:22:11 -07002273 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2274
Ville Syrjälä603525d2016-01-12 21:08:37 +02002275 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002276
Ville Syrjälä3465c582016-02-15 22:54:43 +02002277 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002278
Chris Wilson693db182013-03-05 14:52:39 +00002279 /* Note that the w/a also requires 64 PTE of padding following the
2280 * bo. We currently fill all unused PTE with the shadow page and so
2281 * we should always have valid PTE following the scanout preventing
2282 * the VT-d warning.
2283 */
2284 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2285 alignment = 256 * 1024;
2286
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002287 /*
2288 * Global gtt pte registers are special registers which actually forward
2289 * writes to a chunk of system memory. Which means that there is no risk
2290 * that the register values disappear as soon as we call
2291 * intel_runtime_pm_put(), so it is correct to wrap only the
2292 * pin/unpin/fence and not more.
2293 */
2294 intel_runtime_pm_get(dev_priv);
2295
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002296 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2297 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002298 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002299 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002300
2301 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2302 * fence, whereas 965+ only requires a fence if using
2303 * framebuffer compression. For simplicity, we always install
2304 * a fence as the cost is not that onerous.
2305 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002306 if (view.type == I915_GGTT_VIEW_NORMAL) {
2307 ret = i915_gem_object_get_fence(obj);
2308 if (ret == -EDEADLK) {
2309 /*
2310 * -EDEADLK means there are no free fences
2311 * no pending flips.
2312 *
2313 * This is propagated to atomic, but it uses
2314 * -EDEADLK to force a locking recovery, so
2315 * change the returned error to -EBUSY.
2316 */
2317 ret = -EBUSY;
2318 goto err_unpin;
2319 } else if (ret)
2320 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002321
Vivek Kasireddy98072162015-10-29 18:54:38 -07002322 i915_gem_object_pin_fence(obj);
2323 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002324
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002325 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002327
2328err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002329 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002330err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002331 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002332 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002333}
2334
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002335void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002336{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002338 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002339
Matt Roperebcdd392014-07-09 16:22:11 -07002340 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2341
Ville Syrjälä3465c582016-02-15 22:54:43 +02002342 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002343
Vivek Kasireddy98072162015-10-29 18:54:38 -07002344 if (view.type == I915_GGTT_VIEW_NORMAL)
2345 i915_gem_object_unpin_fence(obj);
2346
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002347 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002348}
2349
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002350/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002351 * Adjust the tile offset by moving the difference into
2352 * the x/y offsets.
2353 *
2354 * Input tile dimensions and pitch must already be
2355 * rotated to match x and y, and in pixel units.
2356 */
2357static u32 intel_adjust_tile_offset(int *x, int *y,
2358 unsigned int tile_width,
2359 unsigned int tile_height,
2360 unsigned int tile_size,
2361 unsigned int pitch_tiles,
2362 u32 old_offset,
2363 u32 new_offset)
2364{
2365 unsigned int tiles;
2366
2367 WARN_ON(old_offset & (tile_size - 1));
2368 WARN_ON(new_offset & (tile_size - 1));
2369 WARN_ON(new_offset > old_offset);
2370
2371 tiles = (old_offset - new_offset) / tile_size;
2372
2373 *y += tiles / pitch_tiles * tile_height;
2374 *x += tiles % pitch_tiles * tile_width;
2375
2376 return new_offset;
2377}
2378
2379/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002380 * Computes the linear offset to the base tile and adjusts
2381 * x, y. bytes per pixel is assumed to be a power-of-two.
2382 *
2383 * In the 90/270 rotated case, x and y are assumed
2384 * to be already rotated to match the rotated GTT view, and
2385 * pitch is the tile_height aligned framebuffer height.
2386 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002387u32 intel_compute_tile_offset(int *x, int *y,
2388 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002389 unsigned int pitch,
2390 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002391{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002392 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2393 uint64_t fb_modifier = fb->modifier[plane];
2394 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002395 u32 offset, offset_aligned, alignment;
2396
2397 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2398 if (alignment)
2399 alignment--;
2400
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002401 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002402 unsigned int tile_size, tile_width, tile_height;
2403 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002404
Ville Syrjäläd8433102016-01-12 21:08:35 +02002405 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002406 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2407 fb_modifier, cpp);
2408
2409 if (intel_rotation_90_or_270(rotation)) {
2410 pitch_tiles = pitch / tile_height;
2411 swap(tile_width, tile_height);
2412 } else {
2413 pitch_tiles = pitch / (tile_width * cpp);
2414 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002415
Ville Syrjäläd8433102016-01-12 21:08:35 +02002416 tile_rows = *y / tile_height;
2417 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002418
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002419 tiles = *x / tile_width;
2420 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002421
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002422 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2423 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002424
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002425 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2426 tile_size, pitch_tiles,
2427 offset, offset_aligned);
2428 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002429 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002430 offset_aligned = offset & ~alignment;
2431
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002432 *y = (offset & alignment) / pitch;
2433 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002434 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002435
2436 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002437}
2438
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002439static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002440{
2441 switch (format) {
2442 case DISPPLANE_8BPP:
2443 return DRM_FORMAT_C8;
2444 case DISPPLANE_BGRX555:
2445 return DRM_FORMAT_XRGB1555;
2446 case DISPPLANE_BGRX565:
2447 return DRM_FORMAT_RGB565;
2448 default:
2449 case DISPPLANE_BGRX888:
2450 return DRM_FORMAT_XRGB8888;
2451 case DISPPLANE_RGBX888:
2452 return DRM_FORMAT_XBGR8888;
2453 case DISPPLANE_BGRX101010:
2454 return DRM_FORMAT_XRGB2101010;
2455 case DISPPLANE_RGBX101010:
2456 return DRM_FORMAT_XBGR2101010;
2457 }
2458}
2459
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002460static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2461{
2462 switch (format) {
2463 case PLANE_CTL_FORMAT_RGB_565:
2464 return DRM_FORMAT_RGB565;
2465 default:
2466 case PLANE_CTL_FORMAT_XRGB_8888:
2467 if (rgb_order) {
2468 if (alpha)
2469 return DRM_FORMAT_ABGR8888;
2470 else
2471 return DRM_FORMAT_XBGR8888;
2472 } else {
2473 if (alpha)
2474 return DRM_FORMAT_ARGB8888;
2475 else
2476 return DRM_FORMAT_XRGB8888;
2477 }
2478 case PLANE_CTL_FORMAT_XRGB_2101010:
2479 if (rgb_order)
2480 return DRM_FORMAT_XBGR2101010;
2481 else
2482 return DRM_FORMAT_XRGB2101010;
2483 }
2484}
2485
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002486static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002487intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2488 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002489{
2490 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002491 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002492 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002493 struct drm_i915_gem_object *obj = NULL;
2494 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002495 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002496 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2497 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2498 PAGE_SIZE);
2499
2500 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002501
Chris Wilsonff2652e2014-03-10 08:07:02 +00002502 if (plane_config->size == 0)
2503 return false;
2504
Paulo Zanoni3badb492015-09-23 12:52:23 -03002505 /* If the FB is too big, just don't use it since fbdev is not very
2506 * important and we should probably use that space with FBC or other
2507 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002508 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002509 return false;
2510
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002511 mutex_lock(&dev->struct_mutex);
2512
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002513 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2514 base_aligned,
2515 base_aligned,
2516 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002517 if (!obj) {
2518 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002519 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002520 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521
Damien Lespiau49af4492015-01-20 12:51:44 +00002522 obj->tiling_mode = plane_config->tiling;
2523 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002524 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002525
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002526 mode_cmd.pixel_format = fb->pixel_format;
2527 mode_cmd.width = fb->width;
2528 mode_cmd.height = fb->height;
2529 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002530 mode_cmd.modifier[0] = fb->modifier[0];
2531 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002533 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002534 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002535 DRM_DEBUG_KMS("intel fb init failed\n");
2536 goto out_unref_obj;
2537 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002538
Jesse Barnes46f297f2014-03-07 08:57:48 -08002539 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002540
Daniel Vetterf6936e22015-03-26 12:17:05 +01002541 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002542 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002543
2544out_unref_obj:
2545 drm_gem_object_unreference(&obj->base);
2546 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002547 return false;
2548}
2549
Daniel Vetter5a21b662016-05-24 17:13:53 +02002550/* Update plane->state->fb to match plane->fb after driver-internal updates */
2551static void
2552update_state_fb(struct drm_plane *plane)
2553{
2554 if (plane->fb == plane->state->fb)
2555 return;
2556
2557 if (plane->state->fb)
2558 drm_framebuffer_unreference(plane->state->fb);
2559 plane->state->fb = plane->fb;
2560 if (plane->state->fb)
2561 drm_framebuffer_reference(plane->state->fb);
2562}
2563
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002564static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002565intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2566 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567{
2568 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002569 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002570 struct drm_crtc *c;
2571 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002572 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002573 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002574 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002575 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2576 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002577 struct intel_plane_state *intel_state =
2578 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002579 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002580
Damien Lespiau2d140302015-02-05 17:22:18 +00002581 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582 return;
2583
Daniel Vetterf6936e22015-03-26 12:17:05 +01002584 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002585 fb = &plane_config->fb->base;
2586 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002587 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588
Damien Lespiau2d140302015-02-05 17:22:18 +00002589 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590
2591 /*
2592 * Failed to alloc the obj, check to see if we should share
2593 * an fb with another CRTC instead
2594 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002595 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596 i = to_intel_crtc(c);
2597
2598 if (c == &intel_crtc->base)
2599 continue;
2600
Matt Roper2ff8fde2014-07-08 07:50:07 -07002601 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602 continue;
2603
Daniel Vetter88595ac2015-03-26 12:42:24 +01002604 fb = c->primary->fb;
2605 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002606 continue;
2607
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002609 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002610 drm_framebuffer_reference(fb);
2611 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612 }
2613 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002614
Matt Roper200757f2015-12-03 11:37:36 -08002615 /*
2616 * We've failed to reconstruct the BIOS FB. Current display state
2617 * indicates that the primary plane is visible, but has a NULL FB,
2618 * which will lead to problems later if we don't fix it up. The
2619 * simplest solution is to just disable the primary plane now and
2620 * pretend the BIOS never had it enabled.
2621 */
2622 to_intel_plane_state(plane_state)->visible = false;
2623 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002624 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002625 intel_plane->disable_plane(primary, &intel_crtc->base);
2626
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 return;
2628
2629valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002630 plane_state->src_x = 0;
2631 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002632 plane_state->src_w = fb->width << 16;
2633 plane_state->src_h = fb->height << 16;
2634
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002635 plane_state->crtc_x = 0;
2636 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002637 plane_state->crtc_w = fb->width;
2638 plane_state->crtc_h = fb->height;
2639
Matt Roper0a8d8a82015-12-03 11:37:38 -08002640 intel_state->src.x1 = plane_state->src_x;
2641 intel_state->src.y1 = plane_state->src_y;
2642 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2643 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2644 intel_state->dst.x1 = plane_state->crtc_x;
2645 intel_state->dst.y1 = plane_state->crtc_y;
2646 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2647 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2648
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 obj = intel_fb_obj(fb);
2650 if (obj->tiling_mode != I915_TILING_NONE)
2651 dev_priv->preserve_bios_swizzle = true;
2652
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002653 drm_framebuffer_reference(fb);
2654 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002655 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002656 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002657 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002658}
2659
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002660static void i9xx_update_primary_plane(struct drm_plane *primary,
2661 const struct intel_crtc_state *crtc_state,
2662 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002663{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002664 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002665 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2667 struct drm_framebuffer *fb = plane_state->base.fb;
2668 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002669 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002670 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002671 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002672 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002673 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002674 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002675 int x = plane_state->src.x1 >> 16;
2676 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002677
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002678 dspcntr = DISPPLANE_GAMMA_ENABLE;
2679
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002680 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681
2682 if (INTEL_INFO(dev)->gen < 4) {
2683 if (intel_crtc->pipe == PIPE_B)
2684 dspcntr |= DISPPLANE_SEL_PIPE_B;
2685
2686 /* pipesrc and dspsize control the size that is scaled from,
2687 * which should always be the user's requested size.
2688 */
2689 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002690 ((crtc_state->pipe_src_h - 1) << 16) |
2691 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002692 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002693 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2694 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002695 ((crtc_state->pipe_src_h - 1) << 16) |
2696 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002697 I915_WRITE(PRIMPOS(plane), 0);
2698 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002699 }
2700
Ville Syrjälä57779d02012-10-31 17:50:14 +02002701 switch (fb->pixel_format) {
2702 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002703 dspcntr |= DISPPLANE_8BPP;
2704 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002705 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002707 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 case DRM_FORMAT_RGB565:
2709 dspcntr |= DISPPLANE_BGRX565;
2710 break;
2711 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002712 dspcntr |= DISPPLANE_BGRX888;
2713 break;
2714 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_RGBX888;
2716 break;
2717 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_BGRX101010;
2719 break;
2720 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002722 break;
2723 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002724 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002725 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002726
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002727 if (INTEL_INFO(dev)->gen >= 4 &&
2728 obj->tiling_mode != I915_TILING_NONE)
2729 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002730
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002731 if (IS_G4X(dev))
2732 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2733
Ville Syrjäläac484962016-01-20 21:05:26 +02002734 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002735
Daniel Vetterc2c75132012-07-05 12:17:30 +02002736 if (INTEL_INFO(dev)->gen >= 4) {
2737 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002738 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002739 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002740 linear_offset -= intel_crtc->dspaddr_offset;
2741 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002742 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002743 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002744
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002745 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302746 dspcntr |= DISPPLANE_ROTATE_180;
2747
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002748 x += (crtc_state->pipe_src_w - 1);
2749 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302750
2751 /* Finding the last pixel of the last line of the display
2752 data and adding to linear_offset*/
2753 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002754 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002755 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302756 }
2757
Paulo Zanoni2db33662015-09-14 15:20:03 -03002758 intel_crtc->adjusted_x = x;
2759 intel_crtc->adjusted_y = y;
2760
Sonika Jindal48404c12014-08-22 14:06:04 +05302761 I915_WRITE(reg, dspcntr);
2762
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002763 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002764 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002765 I915_WRITE(DSPSURF(plane),
2766 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002767 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002768 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002770 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002771 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002772}
2773
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002774static void i9xx_disable_primary_plane(struct drm_plane *primary,
2775 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776{
2777 struct drm_device *dev = crtc->dev;
2778 struct drm_i915_private *dev_priv = dev->dev_private;
2779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002780 int plane = intel_crtc->plane;
2781
2782 I915_WRITE(DSPCNTR(plane), 0);
2783 if (INTEL_INFO(dev_priv)->gen >= 4)
2784 I915_WRITE(DSPSURF(plane), 0);
2785 else
2786 I915_WRITE(DSPADDR(plane), 0);
2787 POSTING_READ(DSPCNTR(plane));
2788}
2789
2790static void ironlake_update_primary_plane(struct drm_plane *primary,
2791 const struct intel_crtc_state *crtc_state,
2792 const struct intel_plane_state *plane_state)
2793{
2794 struct drm_device *dev = primary->dev;
2795 struct drm_i915_private *dev_priv = dev->dev_private;
2796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2797 struct drm_framebuffer *fb = plane_state->base.fb;
2798 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002800 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002801 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002802 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002803 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002804 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002805 int x = plane_state->src.x1 >> 16;
2806 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002807
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002809 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002810
2811 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2812 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2813
Ville Syrjälä57779d02012-10-31 17:50:14 +02002814 switch (fb->pixel_format) {
2815 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002816 dspcntr |= DISPPLANE_8BPP;
2817 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 case DRM_FORMAT_RGB565:
2819 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002821 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 dspcntr |= DISPPLANE_BGRX888;
2823 break;
2824 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 dspcntr |= DISPPLANE_RGBX888;
2826 break;
2827 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 dspcntr |= DISPPLANE_BGRX101010;
2829 break;
2830 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002831 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832 break;
2833 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002834 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002835 }
2836
2837 if (obj->tiling_mode != I915_TILING_NONE)
2838 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002840 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002841 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002842
Ville Syrjäläac484962016-01-20 21:05:26 +02002843 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002844 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002845 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002846 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002847 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002848 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302849 dspcntr |= DISPPLANE_ROTATE_180;
2850
2851 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002852 x += (crtc_state->pipe_src_w - 1);
2853 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302854
2855 /* Finding the last pixel of the last line of the display
2856 data and adding to linear_offset*/
2857 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002858 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002859 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302860 }
2861 }
2862
Paulo Zanoni2db33662015-09-14 15:20:03 -03002863 intel_crtc->adjusted_x = x;
2864 intel_crtc->adjusted_y = y;
2865
Sonika Jindal48404c12014-08-22 14:06:04 +05302866 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002867
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002868 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002869 I915_WRITE(DSPSURF(plane),
2870 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002871 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002872 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2873 } else {
2874 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2875 I915_WRITE(DSPLINOFF(plane), linear_offset);
2876 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002878}
2879
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002880u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2881 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002882{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002883 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2884 return 64;
2885 } else {
2886 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002887
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002888 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002889 }
2890}
2891
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002892u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2893 struct drm_i915_gem_object *obj,
2894 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002895{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002896 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002897 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002898 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002899
Ville Syrjäläe7941292016-01-19 18:23:17 +02002900 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002901 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002902
Daniel Vetterce7f1722015-10-14 16:51:06 +02002903 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002904 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002905 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002906 return -1;
2907
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002908 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002909
2910 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002911 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002912 PAGE_SIZE;
2913 }
2914
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002915 WARN_ON(upper_32_bits(offset));
2916
2917 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002918}
2919
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002920static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2921{
2922 struct drm_device *dev = intel_crtc->base.dev;
2923 struct drm_i915_private *dev_priv = dev->dev_private;
2924
2925 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2926 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2927 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002928}
2929
Chandra Kondurua1b22782015-04-07 15:28:45 -07002930/*
2931 * This function detaches (aka. unbinds) unused scalers in hardware
2932 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002933static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002934{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002935 struct intel_crtc_scaler_state *scaler_state;
2936 int i;
2937
Chandra Kondurua1b22782015-04-07 15:28:45 -07002938 scaler_state = &intel_crtc->config->scaler_state;
2939
2940 /* loop through and disable scalers that aren't in use */
2941 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002942 if (!scaler_state->scalers[i].in_use)
2943 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002944 }
2945}
2946
Chandra Konduru6156a452015-04-27 13:48:39 -07002947u32 skl_plane_ctl_format(uint32_t pixel_format)
2948{
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002950 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002951 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002952 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 /*
2959 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2960 * to be already pre-multiplied. We need to add a knob (or a different
2961 * DRM_FORMAT) for user-space to configure that.
2962 */
2963 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002964 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002970 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002982 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002984
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002985 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002986}
2987
2988u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2989{
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 switch (fb_modifier) {
2991 case DRM_FORMAT_MOD_NONE:
2992 break;
2993 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 default:
3000 MISSING_CASE(fb_modifier);
3001 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003002
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004}
3005
3006u32 skl_plane_ctl_rotation(unsigned int rotation)
3007{
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 switch (rotation) {
3009 case BIT(DRM_ROTATE_0):
3010 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303011 /*
3012 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3013 * while i915 HW rotation is clockwise, thats why this swapping.
3014 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303016 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303020 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 default:
3022 MISSING_CASE(rotation);
3023 }
3024
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003025 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003026}
3027
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003028static void skylake_update_primary_plane(struct drm_plane *plane,
3029 const struct intel_crtc_state *crtc_state,
3030 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003031{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003032 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003033 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3035 struct drm_framebuffer *fb = plane_state->base.fb;
3036 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003037 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303038 u32 plane_ctl, stride_div, stride;
3039 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003040 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303041 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003042 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003043 int scaler_id = plane_state->scaler_id;
3044 int src_x = plane_state->src.x1 >> 16;
3045 int src_y = plane_state->src.y1 >> 16;
3046 int src_w = drm_rect_width(&plane_state->src) >> 16;
3047 int src_h = drm_rect_height(&plane_state->src) >> 16;
3048 int dst_x = plane_state->dst.x1;
3049 int dst_y = plane_state->dst.y1;
3050 int dst_w = drm_rect_width(&plane_state->dst);
3051 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003052
3053 plane_ctl = PLANE_CTL_ENABLE |
3054 PLANE_CTL_PIPE_GAMMA_ENABLE |
3055 PLANE_CTL_PIPE_CSC_ENABLE;
3056
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3058 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003059 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003060 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003061
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003062 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003063 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003064 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303065
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003066 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003067
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303068 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003069 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3070
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303071 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003072 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303073 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003074 x_offset = stride * tile_height - src_y - src_h;
3075 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003076 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 } else {
3078 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003079 x_offset = src_x;
3080 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003081 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303082 }
3083 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003084
Paulo Zanoni2db33662015-09-14 15:20:03 -03003085 intel_crtc->adjusted_x = x_offset;
3086 intel_crtc->adjusted_y = y_offset;
3087
Damien Lespiau70d21f02013-07-03 21:06:04 +01003088 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303089 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3090 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3091 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003092
3093 if (scaler_id >= 0) {
3094 uint32_t ps_ctrl = 0;
3095
3096 WARN_ON(!dst_w || !dst_h);
3097 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3098 crtc_state->scaler_state.scalers[scaler_id].mode;
3099 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3100 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3101 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3102 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3103 I915_WRITE(PLANE_POS(pipe, 0), 0);
3104 } else {
3105 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3106 }
3107
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003108 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003109
3110 POSTING_READ(PLANE_SURF(pipe, 0));
3111}
3112
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003113static void skylake_disable_primary_plane(struct drm_plane *primary,
3114 struct drm_crtc *crtc)
3115{
3116 struct drm_device *dev = crtc->dev;
3117 struct drm_i915_private *dev_priv = dev->dev_private;
3118 int pipe = to_intel_crtc(crtc)->pipe;
3119
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003120 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3121 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3122 POSTING_READ(PLANE_SURF(pipe, 0));
3123}
3124
Jesse Barnes17638cd2011-06-24 12:19:23 -07003125/* Assume fb object is pinned & idle & fenced and just update base pointers */
3126static int
3127intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3128 int x, int y, enum mode_set_atomic state)
3129{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003130 /* Support for kgdboc is disabled, this needs a major rework. */
3131 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003132
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003133 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003134}
3135
Daniel Vetter5a21b662016-05-24 17:13:53 +02003136static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3137{
3138 struct intel_crtc *crtc;
3139
3140 for_each_intel_crtc(dev_priv->dev, crtc)
3141 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3142}
3143
Ville Syrjälä75147472014-11-24 18:28:11 +02003144static void intel_update_primary_planes(struct drm_device *dev)
3145{
Ville Syrjälä75147472014-11-24 18:28:11 +02003146 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003147
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003148 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003149 struct intel_plane *plane = to_intel_plane(crtc->primary);
3150 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003151
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003152 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003153 plane_state = to_intel_plane_state(plane->base.state);
3154
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003155 if (plane_state->visible)
3156 plane->update_plane(&plane->base,
3157 to_intel_crtc_state(crtc->state),
3158 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003159
3160 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003161 }
3162}
3163
Chris Wilsonc0336662016-05-06 15:40:21 +01003164void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003165{
3166 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003167 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003168 return;
3169
3170 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003171 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003172 return;
3173
Chris Wilsonc0336662016-05-06 15:40:21 +01003174 drm_modeset_lock_all(dev_priv->dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003175 /*
3176 * Disabling the crtcs gracefully seems nicer. Also the
3177 * g33 docs say we should at least disable all the planes.
3178 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003179 intel_display_suspend(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003180}
3181
Chris Wilsonc0336662016-05-06 15:40:21 +01003182void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003183{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003184 /*
3185 * Flips in the rings will be nuked by the reset,
3186 * so complete all pending flips so that user space
3187 * will get its events and not get stuck.
3188 */
3189 intel_complete_page_flips(dev_priv);
3190
Ville Syrjälä75147472014-11-24 18:28:11 +02003191 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003192 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003193 return;
3194
3195 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003196 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä75147472014-11-24 18:28:11 +02003197 /*
3198 * Flips in the rings have been nuked by the reset,
3199 * so update the base address of all primary
3200 * planes to the the last fb to make sure we're
3201 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003202 *
3203 * FIXME: Atomic will make this obsolete since we won't schedule
3204 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003205 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003206 intel_update_primary_planes(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003207 return;
3208 }
3209
3210 /*
3211 * The display has been reset as well,
3212 * so need a full re-initialization.
3213 */
3214 intel_runtime_pm_disable_interrupts(dev_priv);
3215 intel_runtime_pm_enable_interrupts(dev_priv);
3216
Chris Wilsonc0336662016-05-06 15:40:21 +01003217 intel_modeset_init_hw(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003218
3219 spin_lock_irq(&dev_priv->irq_lock);
3220 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003221 dev_priv->display.hpd_irq_setup(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003222 spin_unlock_irq(&dev_priv->irq_lock);
3223
Chris Wilsonc0336662016-05-06 15:40:21 +01003224 intel_display_resume(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003225
3226 intel_hpd_init(dev_priv);
3227
Chris Wilsonc0336662016-05-06 15:40:21 +01003228 drm_modeset_unlock_all(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003229}
3230
Chris Wilson7d5e3792014-03-04 13:15:08 +00003231static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3232{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003233 struct drm_device *dev = crtc->dev;
3234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3235 unsigned reset_counter;
3236 bool pending;
3237
3238 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3239 if (intel_crtc->reset_counter != reset_counter)
3240 return false;
3241
3242 spin_lock_irq(&dev->event_lock);
3243 pending = to_intel_crtc(crtc)->flip_work != NULL;
3244 spin_unlock_irq(&dev->event_lock);
3245
3246 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003247}
3248
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003249static void intel_update_pipe_config(struct intel_crtc *crtc,
3250 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003251{
3252 struct drm_device *dev = crtc->base.dev;
3253 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003254 struct intel_crtc_state *pipe_config =
3255 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003256
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003257 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3258 crtc->base.mode = crtc->base.state->mode;
3259
3260 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3261 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3262 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003263
3264 /*
3265 * Update pipe size and adjust fitter if needed: the reason for this is
3266 * that in compute_mode_changes we check the native mode (not the pfit
3267 * mode) to see if we can flip rather than do a full mode set. In the
3268 * fastboot case, we'll flip, but if we don't update the pipesrc and
3269 * pfit state, we'll end up with a big fb scanned out into the wrong
3270 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003271 */
3272
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003273 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003274 ((pipe_config->pipe_src_w - 1) << 16) |
3275 (pipe_config->pipe_src_h - 1));
3276
3277 /* on skylake this is done by detaching scalers */
3278 if (INTEL_INFO(dev)->gen >= 9) {
3279 skl_detach_scalers(crtc);
3280
3281 if (pipe_config->pch_pfit.enabled)
3282 skylake_pfit_enable(crtc);
3283 } else if (HAS_PCH_SPLIT(dev)) {
3284 if (pipe_config->pch_pfit.enabled)
3285 ironlake_pfit_enable(crtc);
3286 else if (old_crtc_state->pch_pfit.enabled)
3287 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003288 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003289}
3290
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003291static void intel_fdi_normal_train(struct drm_crtc *crtc)
3292{
3293 struct drm_device *dev = crtc->dev;
3294 struct drm_i915_private *dev_priv = dev->dev_private;
3295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3296 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003297 i915_reg_t reg;
3298 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003299
3300 /* enable normal train */
3301 reg = FDI_TX_CTL(pipe);
3302 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003303 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003304 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3305 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003306 } else {
3307 temp &= ~FDI_LINK_TRAIN_NONE;
3308 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003309 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003310 I915_WRITE(reg, temp);
3311
3312 reg = FDI_RX_CTL(pipe);
3313 temp = I915_READ(reg);
3314 if (HAS_PCH_CPT(dev)) {
3315 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3316 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3317 } else {
3318 temp &= ~FDI_LINK_TRAIN_NONE;
3319 temp |= FDI_LINK_TRAIN_NONE;
3320 }
3321 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3322
3323 /* wait one idle pattern time */
3324 POSTING_READ(reg);
3325 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003326
3327 /* IVB wants error correction enabled */
3328 if (IS_IVYBRIDGE(dev))
3329 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3330 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003331}
3332
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003333/* The FDI link training functions for ILK/Ibexpeak. */
3334static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3335{
3336 struct drm_device *dev = crtc->dev;
3337 struct drm_i915_private *dev_priv = dev->dev_private;
3338 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3339 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003340 i915_reg_t reg;
3341 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003342
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003343 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003344 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003345
Adam Jacksone1a44742010-06-25 15:32:14 -04003346 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3347 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 reg = FDI_RX_IMR(pipe);
3349 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003350 temp &= ~FDI_RX_SYMBOL_LOCK;
3351 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003352 I915_WRITE(reg, temp);
3353 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003354 udelay(150);
3355
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003356 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 reg = FDI_TX_CTL(pipe);
3358 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003359 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003360 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003361 temp &= ~FDI_LINK_TRAIN_NONE;
3362 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003363 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003364
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 reg = FDI_RX_CTL(pipe);
3366 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003367 temp &= ~FDI_LINK_TRAIN_NONE;
3368 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3370
3371 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003372 udelay(150);
3373
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003374 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003375 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3376 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3377 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003378
Chris Wilson5eddb702010-09-11 13:48:45 +01003379 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003380 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003381 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003382 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3383
3384 if ((temp & FDI_RX_BIT_LOCK)) {
3385 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387 break;
3388 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003390 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392
3393 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 reg = FDI_TX_CTL(pipe);
3395 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003396 temp &= ~FDI_LINK_TRAIN_NONE;
3397 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003398 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003399
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 reg = FDI_RX_CTL(pipe);
3401 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003402 temp &= ~FDI_LINK_TRAIN_NONE;
3403 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 I915_WRITE(reg, temp);
3405
3406 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407 udelay(150);
3408
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003410 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3413
3414 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003415 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416 DRM_DEBUG_KMS("FDI train 2 done.\n");
3417 break;
3418 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003420 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003422
3423 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003424
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003425}
3426
Akshay Joshi0206e352011-08-16 15:34:10 -04003427static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3429 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3430 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3431 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3432};
3433
3434/* The FDI link training functions for SNB/Cougarpoint. */
3435static void gen6_fdi_link_train(struct drm_crtc *crtc)
3436{
3437 struct drm_device *dev = crtc->dev;
3438 struct drm_i915_private *dev_priv = dev->dev_private;
3439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3440 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003441 i915_reg_t reg;
3442 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443
Adam Jacksone1a44742010-06-25 15:32:14 -04003444 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3445 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 reg = FDI_RX_IMR(pipe);
3447 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003448 temp &= ~FDI_RX_SYMBOL_LOCK;
3449 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 I915_WRITE(reg, temp);
3451
3452 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003453 udelay(150);
3454
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 reg = FDI_TX_CTL(pipe);
3457 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003458 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003459 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 temp &= ~FDI_LINK_TRAIN_NONE;
3461 temp |= FDI_LINK_TRAIN_PATTERN_1;
3462 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3463 /* SNB-B */
3464 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466
Daniel Vetterd74cf322012-10-26 10:58:13 +02003467 I915_WRITE(FDI_RX_MISC(pipe),
3468 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3469
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 reg = FDI_RX_CTL(pipe);
3471 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 if (HAS_PCH_CPT(dev)) {
3473 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3474 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3475 } else {
3476 temp &= ~FDI_LINK_TRAIN_NONE;
3477 temp |= FDI_LINK_TRAIN_PATTERN_1;
3478 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3480
3481 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482 udelay(150);
3483
Akshay Joshi0206e352011-08-16 15:34:10 -04003484 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003485 reg = FDI_TX_CTL(pipe);
3486 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3488 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003489 I915_WRITE(reg, temp);
3490
3491 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003492 udelay(500);
3493
Sean Paulfa37d392012-03-02 12:53:39 -05003494 for (retry = 0; retry < 5; retry++) {
3495 reg = FDI_RX_IIR(pipe);
3496 temp = I915_READ(reg);
3497 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3498 if (temp & FDI_RX_BIT_LOCK) {
3499 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3500 DRM_DEBUG_KMS("FDI train 1 done.\n");
3501 break;
3502 }
3503 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504 }
Sean Paulfa37d392012-03-02 12:53:39 -05003505 if (retry < 5)
3506 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003507 }
3508 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510
3511 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 temp &= ~FDI_LINK_TRAIN_NONE;
3515 temp |= FDI_LINK_TRAIN_PATTERN_2;
3516 if (IS_GEN6(dev)) {
3517 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3518 /* SNB-B */
3519 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3520 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 reg = FDI_RX_CTL(pipe);
3524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 if (HAS_PCH_CPT(dev)) {
3526 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3527 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3528 } else {
3529 temp &= ~FDI_LINK_TRAIN_NONE;
3530 temp |= FDI_LINK_TRAIN_PATTERN_2;
3531 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 I915_WRITE(reg, temp);
3533
3534 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003535 udelay(150);
3536
Akshay Joshi0206e352011-08-16 15:34:10 -04003537 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 reg = FDI_TX_CTL(pipe);
3539 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3541 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 I915_WRITE(reg, temp);
3543
3544 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 udelay(500);
3546
Sean Paulfa37d392012-03-02 12:53:39 -05003547 for (retry = 0; retry < 5; retry++) {
3548 reg = FDI_RX_IIR(pipe);
3549 temp = I915_READ(reg);
3550 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3551 if (temp & FDI_RX_SYMBOL_LOCK) {
3552 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3553 DRM_DEBUG_KMS("FDI train 2 done.\n");
3554 break;
3555 }
3556 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 }
Sean Paulfa37d392012-03-02 12:53:39 -05003558 if (retry < 5)
3559 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 }
3561 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003562 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563
3564 DRM_DEBUG_KMS("FDI train done.\n");
3565}
3566
Jesse Barnes357555c2011-04-28 15:09:55 -07003567/* Manual link training for Ivy Bridge A0 parts */
3568static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3569{
3570 struct drm_device *dev = crtc->dev;
3571 struct drm_i915_private *dev_priv = dev->dev_private;
3572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3573 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003574 i915_reg_t reg;
3575 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003576
3577 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3578 for train result */
3579 reg = FDI_RX_IMR(pipe);
3580 temp = I915_READ(reg);
3581 temp &= ~FDI_RX_SYMBOL_LOCK;
3582 temp &= ~FDI_RX_BIT_LOCK;
3583 I915_WRITE(reg, temp);
3584
3585 POSTING_READ(reg);
3586 udelay(150);
3587
Daniel Vetter01a415f2012-10-27 15:58:40 +02003588 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3589 I915_READ(FDI_RX_IIR(pipe)));
3590
Jesse Barnes139ccd32013-08-19 11:04:55 -07003591 /* Try each vswing and preemphasis setting twice before moving on */
3592 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3593 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003596 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3597 temp &= ~FDI_TX_ENABLE;
3598 I915_WRITE(reg, temp);
3599
3600 reg = FDI_RX_CTL(pipe);
3601 temp = I915_READ(reg);
3602 temp &= ~FDI_LINK_TRAIN_AUTO;
3603 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3604 temp &= ~FDI_RX_ENABLE;
3605 I915_WRITE(reg, temp);
3606
3607 /* enable CPU FDI TX and PCH FDI RX */
3608 reg = FDI_TX_CTL(pipe);
3609 temp = I915_READ(reg);
3610 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003611 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003612 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003613 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003614 temp |= snb_b_fdi_train_param[j/2];
3615 temp |= FDI_COMPOSITE_SYNC;
3616 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3617
3618 I915_WRITE(FDI_RX_MISC(pipe),
3619 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3620
3621 reg = FDI_RX_CTL(pipe);
3622 temp = I915_READ(reg);
3623 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3624 temp |= FDI_COMPOSITE_SYNC;
3625 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3626
3627 POSTING_READ(reg);
3628 udelay(1); /* should be 0.5us */
3629
3630 for (i = 0; i < 4; i++) {
3631 reg = FDI_RX_IIR(pipe);
3632 temp = I915_READ(reg);
3633 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3634
3635 if (temp & FDI_RX_BIT_LOCK ||
3636 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3637 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3638 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3639 i);
3640 break;
3641 }
3642 udelay(1); /* should be 0.5us */
3643 }
3644 if (i == 4) {
3645 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3646 continue;
3647 }
3648
3649 /* Train 2 */
3650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
3652 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3653 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3654 I915_WRITE(reg, temp);
3655
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3659 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003660 I915_WRITE(reg, temp);
3661
3662 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003663 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003664
Jesse Barnes139ccd32013-08-19 11:04:55 -07003665 for (i = 0; i < 4; i++) {
3666 reg = FDI_RX_IIR(pipe);
3667 temp = I915_READ(reg);
3668 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003669
Jesse Barnes139ccd32013-08-19 11:04:55 -07003670 if (temp & FDI_RX_SYMBOL_LOCK ||
3671 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3672 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3673 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3674 i);
3675 goto train_done;
3676 }
3677 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003678 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003679 if (i == 4)
3680 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003681 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003682
Jesse Barnes139ccd32013-08-19 11:04:55 -07003683train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003684 DRM_DEBUG_KMS("FDI train done.\n");
3685}
3686
Daniel Vetter88cefb62012-08-12 19:27:14 +02003687static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003688{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003689 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003690 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003691 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003692 i915_reg_t reg;
3693 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003694
Jesse Barnes0e23b992010-09-10 11:10:00 -07003695 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003696 reg = FDI_RX_CTL(pipe);
3697 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003698 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003699 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003700 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003701 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3702
3703 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003704 udelay(200);
3705
3706 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003707 temp = I915_READ(reg);
3708 I915_WRITE(reg, temp | FDI_PCDCLK);
3709
3710 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003711 udelay(200);
3712
Paulo Zanoni20749732012-11-23 15:30:38 -02003713 /* Enable CPU FDI TX PLL, always on for Ironlake */
3714 reg = FDI_TX_CTL(pipe);
3715 temp = I915_READ(reg);
3716 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3717 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003718
Paulo Zanoni20749732012-11-23 15:30:38 -02003719 POSTING_READ(reg);
3720 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003721 }
3722}
3723
Daniel Vetter88cefb62012-08-12 19:27:14 +02003724static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3725{
3726 struct drm_device *dev = intel_crtc->base.dev;
3727 struct drm_i915_private *dev_priv = dev->dev_private;
3728 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003729 i915_reg_t reg;
3730 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003731
3732 /* Switch from PCDclk to Rawclk */
3733 reg = FDI_RX_CTL(pipe);
3734 temp = I915_READ(reg);
3735 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3736
3737 /* Disable CPU FDI TX PLL */
3738 reg = FDI_TX_CTL(pipe);
3739 temp = I915_READ(reg);
3740 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3741
3742 POSTING_READ(reg);
3743 udelay(100);
3744
3745 reg = FDI_RX_CTL(pipe);
3746 temp = I915_READ(reg);
3747 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3748
3749 /* Wait for the clocks to turn off. */
3750 POSTING_READ(reg);
3751 udelay(100);
3752}
3753
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003754static void ironlake_fdi_disable(struct drm_crtc *crtc)
3755{
3756 struct drm_device *dev = crtc->dev;
3757 struct drm_i915_private *dev_priv = dev->dev_private;
3758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3759 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003760 i915_reg_t reg;
3761 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003762
3763 /* disable CPU FDI tx and PCH FDI rx */
3764 reg = FDI_TX_CTL(pipe);
3765 temp = I915_READ(reg);
3766 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3767 POSTING_READ(reg);
3768
3769 reg = FDI_RX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003772 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003773 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3774
3775 POSTING_READ(reg);
3776 udelay(100);
3777
3778 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003779 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003780 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003781
3782 /* still set train pattern 1 */
3783 reg = FDI_TX_CTL(pipe);
3784 temp = I915_READ(reg);
3785 temp &= ~FDI_LINK_TRAIN_NONE;
3786 temp |= FDI_LINK_TRAIN_PATTERN_1;
3787 I915_WRITE(reg, temp);
3788
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 if (HAS_PCH_CPT(dev)) {
3792 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3793 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3794 } else {
3795 temp &= ~FDI_LINK_TRAIN_NONE;
3796 temp |= FDI_LINK_TRAIN_PATTERN_1;
3797 }
3798 /* BPC in FDI rx is consistent with that in PIPECONF */
3799 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003800 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003801 I915_WRITE(reg, temp);
3802
3803 POSTING_READ(reg);
3804 udelay(100);
3805}
3806
Chris Wilson5dce5b932014-01-20 10:17:36 +00003807bool intel_has_pending_fb_unpin(struct drm_device *dev)
3808{
3809 struct intel_crtc *crtc;
3810
3811 /* Note that we don't need to be called with mode_config.lock here
3812 * as our list of CRTC objects is static for the lifetime of the
3813 * device and so cannot disappear as we iterate. Similarly, we can
3814 * happily treat the predicates as racy, atomic checks as userspace
3815 * cannot claim and pin a new fb without at least acquring the
3816 * struct_mutex and so serialising with us.
3817 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003818 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003819 if (atomic_read(&crtc->unpin_work_count) == 0)
3820 continue;
3821
Daniel Vetter5a21b662016-05-24 17:13:53 +02003822 if (crtc->flip_work)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003823 intel_wait_for_vblank(dev, crtc->pipe);
3824
3825 return true;
3826 }
3827
3828 return false;
3829}
3830
Daniel Vetter5a21b662016-05-24 17:13:53 +02003831static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003832{
3833 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003834 struct intel_flip_work *work = intel_crtc->flip_work;
3835
3836 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003837
3838 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07003839 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003840
3841 drm_crtc_vblank_put(&intel_crtc->base);
3842
Daniel Vetter5a21b662016-05-24 17:13:53 +02003843 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +02003844 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003845
3846 trace_i915_flip_complete(intel_crtc->plane,
3847 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003848}
3849
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003850static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003851{
Chris Wilson0f911282012-04-17 10:05:38 +01003852 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003853 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003854 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003855
Daniel Vetter2c10d572012-12-20 21:24:07 +01003856 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003857
3858 ret = wait_event_interruptible_timeout(
3859 dev_priv->pending_flip_queue,
3860 !intel_crtc_has_pending_flip(crtc),
3861 60*HZ);
3862
3863 if (ret < 0)
3864 return ret;
3865
Daniel Vetter5a21b662016-05-24 17:13:53 +02003866 if (ret == 0) {
3867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3868 struct intel_flip_work *work;
3869
3870 spin_lock_irq(&dev->event_lock);
3871 work = intel_crtc->flip_work;
3872 if (work && !is_mmio_work(work)) {
3873 WARN_ONCE(1, "Removing stuck page flip\n");
3874 page_flip_completed(intel_crtc);
3875 }
3876 spin_unlock_irq(&dev->event_lock);
3877 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003878
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003879 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003880}
3881
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003882static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3883{
3884 u32 temp;
3885
3886 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3887
3888 mutex_lock(&dev_priv->sb_lock);
3889
3890 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3891 temp |= SBI_SSCCTL_DISABLE;
3892 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3893
3894 mutex_unlock(&dev_priv->sb_lock);
3895}
3896
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003897/* Program iCLKIP clock to the desired frequency */
3898static void lpt_program_iclkip(struct drm_crtc *crtc)
3899{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003900 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003901 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003902 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3903 u32 temp;
3904
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003905 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003906
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003907 /* The iCLK virtual clock root frequency is in MHz,
3908 * but the adjusted_mode->crtc_clock in in KHz. To get the
3909 * divisors, it is necessary to divide one by another, so we
3910 * convert the virtual clock precision to KHz here for higher
3911 * precision.
3912 */
3913 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003914 u32 iclk_virtual_root_freq = 172800 * 1000;
3915 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003916 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003917
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003918 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3919 clock << auxdiv);
3920 divsel = (desired_divisor / iclk_pi_range) - 2;
3921 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003922
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003923 /*
3924 * Near 20MHz is a corner case which is
3925 * out of range for the 7-bit divisor
3926 */
3927 if (divsel <= 0x7f)
3928 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003929 }
3930
3931 /* This should not happen with any sane values */
3932 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3933 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3934 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3935 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3936
3937 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003938 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 auxdiv,
3940 divsel,
3941 phasedir,
3942 phaseinc);
3943
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003944 mutex_lock(&dev_priv->sb_lock);
3945
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003947 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3949 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3950 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3951 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3952 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3953 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003954 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003955
3956 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003957 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3959 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003960 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961
3962 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003963 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003965 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003966
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003967 mutex_unlock(&dev_priv->sb_lock);
3968
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003969 /* Wait for initialization time */
3970 udelay(24);
3971
3972 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3973}
3974
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003975int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3976{
3977 u32 divsel, phaseinc, auxdiv;
3978 u32 iclk_virtual_root_freq = 172800 * 1000;
3979 u32 iclk_pi_range = 64;
3980 u32 desired_divisor;
3981 u32 temp;
3982
3983 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3984 return 0;
3985
3986 mutex_lock(&dev_priv->sb_lock);
3987
3988 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3989 if (temp & SBI_SSCCTL_DISABLE) {
3990 mutex_unlock(&dev_priv->sb_lock);
3991 return 0;
3992 }
3993
3994 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3995 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3996 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3997 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3998 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3999
4000 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4001 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4002 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4003
4004 mutex_unlock(&dev_priv->sb_lock);
4005
4006 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4007
4008 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4009 desired_divisor << auxdiv);
4010}
4011
Daniel Vetter275f01b22013-05-03 11:49:47 +02004012static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4013 enum pipe pch_transcoder)
4014{
4015 struct drm_device *dev = crtc->base.dev;
4016 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004017 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004018
4019 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4020 I915_READ(HTOTAL(cpu_transcoder)));
4021 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4022 I915_READ(HBLANK(cpu_transcoder)));
4023 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4024 I915_READ(HSYNC(cpu_transcoder)));
4025
4026 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4027 I915_READ(VTOTAL(cpu_transcoder)));
4028 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4029 I915_READ(VBLANK(cpu_transcoder)));
4030 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4031 I915_READ(VSYNC(cpu_transcoder)));
4032 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4033 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4034}
4035
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004036static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004037{
4038 struct drm_i915_private *dev_priv = dev->dev_private;
4039 uint32_t temp;
4040
4041 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004042 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004043 return;
4044
4045 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4046 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4047
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004048 temp &= ~FDI_BC_BIFURCATION_SELECT;
4049 if (enable)
4050 temp |= FDI_BC_BIFURCATION_SELECT;
4051
4052 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004053 I915_WRITE(SOUTH_CHICKEN1, temp);
4054 POSTING_READ(SOUTH_CHICKEN1);
4055}
4056
4057static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4058{
4059 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004060
4061 switch (intel_crtc->pipe) {
4062 case PIPE_A:
4063 break;
4064 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004065 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004067 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004069
4070 break;
4071 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004072 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004073
4074 break;
4075 default:
4076 BUG();
4077 }
4078}
4079
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004080/* Return which DP Port should be selected for Transcoder DP control */
4081static enum port
4082intel_trans_dp_port_sel(struct drm_crtc *crtc)
4083{
4084 struct drm_device *dev = crtc->dev;
4085 struct intel_encoder *encoder;
4086
4087 for_each_encoder_on_crtc(dev, crtc, encoder) {
4088 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4089 encoder->type == INTEL_OUTPUT_EDP)
4090 return enc_to_dig_port(&encoder->base)->port;
4091 }
4092
4093 return -1;
4094}
4095
Jesse Barnesf67a5592011-01-05 10:31:48 -08004096/*
4097 * Enable PCH resources required for PCH ports:
4098 * - PCH PLLs
4099 * - FDI training & RX/TX
4100 * - update transcoder timings
4101 * - DP transcoding bits
4102 * - transcoder
4103 */
4104static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004105{
4106 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004107 struct drm_i915_private *dev_priv = dev->dev_private;
4108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4109 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004110 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004111
Daniel Vetterab9412b2013-05-03 11:49:46 +02004112 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004113
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004114 if (IS_IVYBRIDGE(dev))
4115 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4116
Daniel Vettercd986ab2012-10-26 10:58:12 +02004117 /* Write the TU size bits before fdi link training, so that error
4118 * detection works. */
4119 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4120 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4121
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004122 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004123 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004124
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004125 /* We need to program the right clock selection before writing the pixel
4126 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004127 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004128 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004129
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004130 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004131 temp |= TRANS_DPLL_ENABLE(pipe);
4132 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004133 if (intel_crtc->config->shared_dpll ==
4134 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004135 temp |= sel;
4136 else
4137 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004139 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004140
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004141 /* XXX: pch pll's can be enabled any time before we enable the PCH
4142 * transcoder, and we actually should do this to not upset any PCH
4143 * transcoder that already use the clock when we share it.
4144 *
4145 * Note that enable_shared_dpll tries to do the right thing, but
4146 * get_shared_dpll unconditionally resets the pll - we need that to have
4147 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004148 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004149
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004150 /* set transcoder timing, panel must allow it */
4151 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004152 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004153
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004154 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004155
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004157 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004158 const struct drm_display_mode *adjusted_mode =
4159 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004160 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004161 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004162 temp = I915_READ(reg);
4163 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004164 TRANS_DP_SYNC_MASK |
4165 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004166 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004167 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004169 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004170 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004171 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173
4174 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004175 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004176 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004177 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004178 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004179 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004180 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004181 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004182 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004183 break;
4184 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004185 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186 }
4187
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004189 }
4190
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004191 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004192}
4193
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004194static void lpt_pch_enable(struct drm_crtc *crtc)
4195{
4196 struct drm_device *dev = crtc->dev;
4197 struct drm_i915_private *dev_priv = dev->dev_private;
4198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004199 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004200
Daniel Vetterab9412b2013-05-03 11:49:46 +02004201 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004202
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004203 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004204
Paulo Zanoni0540e482012-10-31 18:12:40 -02004205 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004206 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004207
Paulo Zanoni937bb612012-10-31 18:12:47 -02004208 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004209}
4210
Daniel Vettera1520312013-05-03 11:49:50 +02004211static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004212{
4213 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004214 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004215 u32 temp;
4216
4217 temp = I915_READ(dslreg);
4218 udelay(500);
4219 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004220 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004221 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004222 }
4223}
4224
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004225static int
4226skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4227 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4228 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004229{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004230 struct intel_crtc_scaler_state *scaler_state =
4231 &crtc_state->scaler_state;
4232 struct intel_crtc *intel_crtc =
4233 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004234 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004235
4236 need_scaling = intel_rotation_90_or_270(rotation) ?
4237 (src_h != dst_w || src_w != dst_h):
4238 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004239
4240 /*
4241 * if plane is being disabled or scaler is no more required or force detach
4242 * - free scaler binded to this plane/crtc
4243 * - in order to do this, update crtc->scaler_usage
4244 *
4245 * Here scaler state in crtc_state is set free so that
4246 * scaler can be assigned to other user. Actual register
4247 * update to free the scaler is done in plane/panel-fit programming.
4248 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4249 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004250 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004251 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004252 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004253 scaler_state->scalers[*scaler_id].in_use = 0;
4254
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004255 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4256 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4257 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004258 scaler_state->scaler_users);
4259 *scaler_id = -1;
4260 }
4261 return 0;
4262 }
4263
4264 /* range checks */
4265 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4266 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4267
4268 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4269 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004270 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004271 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004272 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004273 return -EINVAL;
4274 }
4275
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004276 /* mark this plane as a scaler user in crtc_state */
4277 scaler_state->scaler_users |= (1 << scaler_user);
4278 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4279 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4280 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4281 scaler_state->scaler_users);
4282
4283 return 0;
4284}
4285
4286/**
4287 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4288 *
4289 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004290 *
4291 * Return
4292 * 0 - scaler_usage updated successfully
4293 * error - requested scaling cannot be supported or other error condition
4294 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004295int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004296{
4297 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004298 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004299
Ville Syrjälä78108b72016-05-27 20:59:19 +03004300 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4301 intel_crtc->base.base.id, intel_crtc->base.name,
4302 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004303
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004304 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004305 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004306 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004307 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004308}
4309
4310/**
4311 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4312 *
4313 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004314 * @plane_state: atomic plane state to update
4315 *
4316 * Return
4317 * 0 - scaler_usage updated successfully
4318 * error - requested scaling cannot be supported or other error condition
4319 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004320static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4321 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004322{
4323
4324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004325 struct intel_plane *intel_plane =
4326 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004327 struct drm_framebuffer *fb = plane_state->base.fb;
4328 int ret;
4329
4330 bool force_detach = !fb || !plane_state->visible;
4331
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004332 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4333 intel_plane->base.base.id, intel_plane->base.name,
4334 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004335
4336 ret = skl_update_scaler(crtc_state, force_detach,
4337 drm_plane_index(&intel_plane->base),
4338 &plane_state->scaler_id,
4339 plane_state->base.rotation,
4340 drm_rect_width(&plane_state->src) >> 16,
4341 drm_rect_height(&plane_state->src) >> 16,
4342 drm_rect_width(&plane_state->dst),
4343 drm_rect_height(&plane_state->dst));
4344
4345 if (ret || plane_state->scaler_id < 0)
4346 return ret;
4347
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004349 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004350 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4351 intel_plane->base.base.id,
4352 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004353 return -EINVAL;
4354 }
4355
4356 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004357 switch (fb->pixel_format) {
4358 case DRM_FORMAT_RGB565:
4359 case DRM_FORMAT_XBGR8888:
4360 case DRM_FORMAT_XRGB8888:
4361 case DRM_FORMAT_ABGR8888:
4362 case DRM_FORMAT_ARGB8888:
4363 case DRM_FORMAT_XRGB2101010:
4364 case DRM_FORMAT_XBGR2101010:
4365 case DRM_FORMAT_YUYV:
4366 case DRM_FORMAT_YVYU:
4367 case DRM_FORMAT_UYVY:
4368 case DRM_FORMAT_VYUY:
4369 break;
4370 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004371 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4372 intel_plane->base.base.id, intel_plane->base.name,
4373 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004374 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004375 }
4376
Chandra Kondurua1b22782015-04-07 15:28:45 -07004377 return 0;
4378}
4379
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004380static void skylake_scaler_disable(struct intel_crtc *crtc)
4381{
4382 int i;
4383
4384 for (i = 0; i < crtc->num_scalers; i++)
4385 skl_detach_scaler(crtc, i);
4386}
4387
4388static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004389{
4390 struct drm_device *dev = crtc->base.dev;
4391 struct drm_i915_private *dev_priv = dev->dev_private;
4392 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004393 struct intel_crtc_scaler_state *scaler_state =
4394 &crtc->config->scaler_state;
4395
4396 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4397
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004398 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004399 int id;
4400
4401 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4402 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4403 return;
4404 }
4405
4406 id = scaler_state->scaler_id;
4407 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4408 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4409 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4410 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4411
4412 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004413 }
4414}
4415
Jesse Barnesb074cec2013-04-25 12:55:02 -07004416static void ironlake_pfit_enable(struct intel_crtc *crtc)
4417{
4418 struct drm_device *dev = crtc->base.dev;
4419 struct drm_i915_private *dev_priv = dev->dev_private;
4420 int pipe = crtc->pipe;
4421
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004422 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004423 /* Force use of hard-coded filter coefficients
4424 * as some pre-programmed values are broken,
4425 * e.g. x201.
4426 */
4427 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4428 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4429 PF_PIPE_SEL_IVB(pipe));
4430 else
4431 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004432 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4433 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004434 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004435}
4436
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004437void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004438{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004439 struct drm_device *dev = crtc->base.dev;
4440 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004441
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004442 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004443 return;
4444
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004445 /*
4446 * We can only enable IPS after we enable a plane and wait for a vblank
4447 * This function is called from post_plane_update, which is run after
4448 * a vblank wait.
4449 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004450
Paulo Zanonid77e4532013-09-24 13:52:55 -03004451 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004452 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004453 mutex_lock(&dev_priv->rps.hw_lock);
4454 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4455 mutex_unlock(&dev_priv->rps.hw_lock);
4456 /* Quoting Art Runyan: "its not safe to expect any particular
4457 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004458 * mailbox." Moreover, the mailbox may return a bogus state,
4459 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004460 */
4461 } else {
4462 I915_WRITE(IPS_CTL, IPS_ENABLE);
4463 /* The bit only becomes 1 in the next vblank, so this wait here
4464 * is essentially intel_wait_for_vblank. If we don't have this
4465 * and don't wait for vblanks until the end of crtc_enable, then
4466 * the HW state readout code will complain that the expected
4467 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004468 if (intel_wait_for_register(dev_priv,
4469 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4470 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004471 DRM_ERROR("Timed out waiting for IPS enable\n");
4472 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004473}
4474
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004475void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004476{
4477 struct drm_device *dev = crtc->base.dev;
4478 struct drm_i915_private *dev_priv = dev->dev_private;
4479
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004480 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004481 return;
4482
4483 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004484 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004485 mutex_lock(&dev_priv->rps.hw_lock);
4486 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4487 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004488 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004489 if (intel_wait_for_register(dev_priv,
4490 IPS_CTL, IPS_ENABLE, 0,
4491 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004492 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004493 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004494 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004495 POSTING_READ(IPS_CTL);
4496 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004497
4498 /* We need to wait for a vblank before we can disable the plane. */
4499 intel_wait_for_vblank(dev, crtc->pipe);
4500}
4501
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004502static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004503{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004504 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004505 struct drm_device *dev = intel_crtc->base.dev;
4506 struct drm_i915_private *dev_priv = dev->dev_private;
4507
4508 mutex_lock(&dev->struct_mutex);
4509 dev_priv->mm.interruptible = false;
4510 (void) intel_overlay_switch_off(intel_crtc->overlay);
4511 dev_priv->mm.interruptible = true;
4512 mutex_unlock(&dev->struct_mutex);
4513 }
4514
4515 /* Let userspace switch the overlay on again. In most cases userspace
4516 * has to recompute where to put it anyway.
4517 */
4518}
4519
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004520/**
4521 * intel_post_enable_primary - Perform operations after enabling primary plane
4522 * @crtc: the CRTC whose primary plane was just enabled
4523 *
4524 * Performs potentially sleeping operations that must be done after the primary
4525 * plane is enabled, such as updating FBC and IPS. Note that this may be
4526 * called due to an explicit primary plane update, or due to an implicit
4527 * re-enable that is caused when a sprite plane is updated to no longer
4528 * completely hide the primary plane.
4529 */
4530static void
4531intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004532{
4533 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004534 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4536 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004537
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004538 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004539 * FIXME IPS should be fine as long as one plane is
4540 * enabled, but in practice it seems to have problems
4541 * when going from primary only to sprite only and vice
4542 * versa.
4543 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004544 hsw_enable_ips(intel_crtc);
4545
Daniel Vetterf99d7062014-06-19 16:01:59 +02004546 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004547 * Gen2 reports pipe underruns whenever all planes are disabled.
4548 * So don't enable underrun reporting before at least some planes
4549 * are enabled.
4550 * FIXME: Need to fix the logic to work when we turn off all planes
4551 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004552 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004553 if (IS_GEN2(dev))
4554 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4555
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004556 /* Underruns don't always raise interrupts, so check manually. */
4557 intel_check_cpu_fifo_underruns(dev_priv);
4558 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004559}
4560
Ville Syrjälä2622a082016-03-09 19:07:26 +02004561/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004562static void
4563intel_pre_disable_primary(struct drm_crtc *crtc)
4564{
4565 struct drm_device *dev = crtc->dev;
4566 struct drm_i915_private *dev_priv = dev->dev_private;
4567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4568 int pipe = intel_crtc->pipe;
4569
4570 /*
4571 * Gen2 reports pipe underruns whenever all planes are disabled.
4572 * So diasble underrun reporting before all the planes get disabled.
4573 * FIXME: Need to fix the logic to work when we turn off all planes
4574 * but leave the pipe running.
4575 */
4576 if (IS_GEN2(dev))
4577 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4578
4579 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004580 * FIXME IPS should be fine as long as one plane is
4581 * enabled, but in practice it seems to have problems
4582 * when going from primary only to sprite only and vice
4583 * versa.
4584 */
4585 hsw_disable_ips(intel_crtc);
4586}
4587
4588/* FIXME get rid of this and use pre_plane_update */
4589static void
4590intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4591{
4592 struct drm_device *dev = crtc->dev;
4593 struct drm_i915_private *dev_priv = dev->dev_private;
4594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4595 int pipe = intel_crtc->pipe;
4596
4597 intel_pre_disable_primary(crtc);
4598
4599 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004600 * Vblank time updates from the shadow to live plane control register
4601 * are blocked if the memory self-refresh mode is active at that
4602 * moment. So to make sure the plane gets truly disabled, disable
4603 * first the self-refresh mode. The self-refresh enable bit in turn
4604 * will be checked/applied by the HW only at the next frame start
4605 * event which is after the vblank start event, so we need to have a
4606 * wait-for-vblank between disabling the plane and the pipe.
4607 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004608 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004609 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004610 dev_priv->wm.vlv.cxsr = false;
4611 intel_wait_for_vblank(dev, pipe);
4612 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004613}
4614
Daniel Vetter5a21b662016-05-24 17:13:53 +02004615static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4616{
4617 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4618 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4619 struct intel_crtc_state *pipe_config =
4620 to_intel_crtc_state(crtc->base.state);
4621 struct drm_device *dev = crtc->base.dev;
4622 struct drm_plane *primary = crtc->base.primary;
4623 struct drm_plane_state *old_pri_state =
4624 drm_atomic_get_existing_plane_state(old_state, primary);
4625
4626 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
4627
4628 crtc->wm.cxsr_allowed = true;
4629
4630 if (pipe_config->update_wm_post && pipe_config->base.active)
4631 intel_update_watermarks(&crtc->base);
4632
4633 if (old_pri_state) {
4634 struct intel_plane_state *primary_state =
4635 to_intel_plane_state(primary->state);
4636 struct intel_plane_state *old_primary_state =
4637 to_intel_plane_state(old_pri_state);
4638
4639 intel_fbc_post_update(crtc);
4640
4641 if (primary_state->visible &&
4642 (needs_modeset(&pipe_config->base) ||
4643 !old_primary_state->visible))
4644 intel_post_enable_primary(&crtc->base);
4645 }
4646}
4647
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004648static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004649{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004650 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004651 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004652 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004653 struct intel_crtc_state *pipe_config =
4654 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004655 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4656 struct drm_plane *primary = crtc->base.primary;
4657 struct drm_plane_state *old_pri_state =
4658 drm_atomic_get_existing_plane_state(old_state, primary);
4659 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004660
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004661 if (old_pri_state) {
4662 struct intel_plane_state *primary_state =
4663 to_intel_plane_state(primary->state);
4664 struct intel_plane_state *old_primary_state =
4665 to_intel_plane_state(old_pri_state);
4666
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02004667 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004668
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004669 if (old_primary_state->visible &&
4670 (modeset || !primary_state->visible))
4671 intel_pre_disable_primary(&crtc->base);
4672 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004673
David Weinehalla4015f92016-05-19 15:50:36 +03004674 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004675 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004676
Ville Syrjälä2622a082016-03-09 19:07:26 +02004677 /*
4678 * Vblank time updates from the shadow to live plane control register
4679 * are blocked if the memory self-refresh mode is active at that
4680 * moment. So to make sure the plane gets truly disabled, disable
4681 * first the self-refresh mode. The self-refresh enable bit in turn
4682 * will be checked/applied by the HW only at the next frame start
4683 * event which is after the vblank start event, so we need to have a
4684 * wait-for-vblank between disabling the plane and the pipe.
4685 */
4686 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004687 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004688 dev_priv->wm.vlv.cxsr = false;
4689 intel_wait_for_vblank(dev, crtc->pipe);
4690 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004691 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004692
Matt Ropered4a6a72016-02-23 17:20:13 -08004693 /*
4694 * IVB workaround: must disable low power watermarks for at least
4695 * one frame before enabling scaling. LP watermarks can be re-enabled
4696 * when scaling is disabled.
4697 *
4698 * WaCxSRDisabledForSpriteScaling:ivb
4699 */
4700 if (pipe_config->disable_lp_wm) {
4701 ilk_disable_lp_wm(dev);
4702 intel_wait_for_vblank(dev, crtc->pipe);
4703 }
4704
4705 /*
4706 * If we're doing a modeset, we're done. No need to do any pre-vblank
4707 * watermark programming here.
4708 */
4709 if (needs_modeset(&pipe_config->base))
4710 return;
4711
4712 /*
4713 * For platforms that support atomic watermarks, program the
4714 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4715 * will be the intermediate values that are safe for both pre- and
4716 * post- vblank; when vblank happens, the 'active' values will be set
4717 * to the final 'target' values and we'll do this again to get the
4718 * optimal watermarks. For gen9+ platforms, the values we program here
4719 * will be the final target values which will get automatically latched
4720 * at vblank time; no further programming will be necessary.
4721 *
4722 * If a platform hasn't been transitioned to atomic watermarks yet,
4723 * we'll continue to update watermarks the old way, if flags tell
4724 * us to.
4725 */
4726 if (dev_priv->display.initial_watermarks != NULL)
4727 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004728 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004729 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004730}
4731
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004732static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004733{
4734 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004736 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004737 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004738
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004739 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004740
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004741 drm_for_each_plane_mask(p, dev, plane_mask)
4742 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004743
Daniel Vetterf99d7062014-06-19 16:01:59 +02004744 /*
4745 * FIXME: Once we grow proper nuclear flip support out of this we need
4746 * to compute the mask of flip planes precisely. For the time being
4747 * consider this a flip to a NULL plane.
4748 */
4749 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004750}
4751
Jesse Barnesf67a5592011-01-05 10:31:48 -08004752static void ironlake_crtc_enable(struct drm_crtc *crtc)
4753{
4754 struct drm_device *dev = crtc->dev;
4755 struct drm_i915_private *dev_priv = dev->dev_private;
4756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004757 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004758 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004759 struct intel_crtc_state *pipe_config =
4760 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004761
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004762 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004763 return;
4764
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004765 /*
4766 * Sometimes spurious CPU pipe underruns happen during FDI
4767 * training, at least with VGA+HDMI cloning. Suppress them.
4768 *
4769 * On ILK we get an occasional spurious CPU pipe underruns
4770 * between eDP port A enable and vdd enable. Also PCH port
4771 * enable seems to result in the occasional CPU pipe underrun.
4772 *
4773 * Spurious PCH underruns also occur during PCH enabling.
4774 */
4775 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4776 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004777 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004778 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4779
4780 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004781 intel_prepare_shared_dpll(intel_crtc);
4782
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004783 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304784 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004785
4786 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02004787 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004788
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004789 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004790 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004791 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004792 }
4793
4794 ironlake_set_pipeconf(crtc);
4795
Jesse Barnesf67a5592011-01-05 10:31:48 -08004796 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004797
Daniel Vetterf6736a12013-06-05 13:34:30 +02004798 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004799 if (encoder->pre_enable)
4800 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004801
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004802 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004803 /* Note: FDI PLL enabling _must_ be done before we enable the
4804 * cpu pipes, hence this is separate from all the other fdi/pch
4805 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004806 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004807 } else {
4808 assert_fdi_tx_disabled(dev_priv, pipe);
4809 assert_fdi_rx_disabled(dev_priv, pipe);
4810 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004811
Jesse Barnesb074cec2013-04-25 12:55:02 -07004812 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004813
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004814 /*
4815 * On ILK+ LUT must be loaded before the pipe is running but with
4816 * clocks enabled
4817 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004818 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004819
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004820 if (dev_priv->display.initial_watermarks != NULL)
4821 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004822 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004823
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004824 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004825 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004826
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004827 assert_vblank_disabled(crtc);
4828 drm_crtc_vblank_on(crtc);
4829
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004830 for_each_encoder_on_crtc(dev, crtc, encoder)
4831 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004832
4833 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004834 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004835
4836 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4837 if (intel_crtc->config->has_pch_encoder)
4838 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004839 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004840 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004841}
4842
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004843/* IPS only exists on ULT machines and is tied to pipe A. */
4844static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4845{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004846 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004847}
4848
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004849static void haswell_crtc_enable(struct drm_crtc *crtc)
4850{
4851 struct drm_device *dev = crtc->dev;
4852 struct drm_i915_private *dev_priv = dev->dev_private;
4853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4854 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004855 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02004856 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004857 struct intel_crtc_state *pipe_config =
4858 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004859
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004860 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004861 return;
4862
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004863 if (intel_crtc->config->has_pch_encoder)
4864 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4865 false);
4866
Imre Deak95a7a2a2016-06-13 16:44:35 +03004867 for_each_encoder_on_crtc(dev, crtc, encoder)
4868 if (encoder->pre_pll_enable)
4869 encoder->pre_pll_enable(encoder);
4870
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004871 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004872 intel_enable_shared_dpll(intel_crtc);
4873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004874 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304875 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004876
Jani Nikula4d1de972016-03-18 17:05:42 +02004877 if (!intel_crtc->config->has_dsi_encoder)
4878 intel_set_pipe_timings(intel_crtc);
4879
Jani Nikulabc58be62016-03-18 17:05:39 +02004880 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004881
Jani Nikula4d1de972016-03-18 17:05:42 +02004882 if (cpu_transcoder != TRANSCODER_EDP &&
4883 !transcoder_is_dsi(cpu_transcoder)) {
4884 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004885 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004886 }
4887
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004888 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004889 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004890 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004891 }
4892
Jani Nikula4d1de972016-03-18 17:05:42 +02004893 if (!intel_crtc->config->has_dsi_encoder)
4894 haswell_set_pipeconf(crtc);
4895
Jani Nikula391bf042016-03-18 17:05:40 +02004896 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004897
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004898 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02004899
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004900 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004901
Daniel Vetter6b698512015-11-28 11:05:39 +01004902 if (intel_crtc->config->has_pch_encoder)
4903 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4904 else
4905 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4906
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304907 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004908 if (encoder->pre_enable)
4909 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304910 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004911
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004912 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004913 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004914
Jani Nikulaa65347b2015-11-27 12:21:46 +02004915 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304916 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004917
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004918 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004919 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004920 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004921 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004922
4923 /*
4924 * On ILK+ LUT must be loaded before the pipe is running but with
4925 * clocks enabled
4926 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004927 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004928
Paulo Zanoni1f544382012-10-24 11:32:00 -02004929 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004930 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304931 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004932
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004933 if (dev_priv->display.initial_watermarks != NULL)
4934 dev_priv->display.initial_watermarks(pipe_config);
4935 else
4936 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02004937
4938 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4939 if (!intel_crtc->config->has_dsi_encoder)
4940 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004941
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004942 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004943 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004944
Jani Nikulaa65347b2015-11-27 12:21:46 +02004945 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004946 intel_ddi_set_vc_payload_alloc(crtc, true);
4947
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004948 assert_vblank_disabled(crtc);
4949 drm_crtc_vblank_on(crtc);
4950
Jani Nikula8807e552013-08-30 19:40:32 +03004951 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004953 intel_opregion_notify_encoder(encoder, true);
4954 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004955
Daniel Vetter6b698512015-11-28 11:05:39 +01004956 if (intel_crtc->config->has_pch_encoder) {
4957 intel_wait_for_vblank(dev, pipe);
4958 intel_wait_for_vblank(dev, pipe);
4959 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004960 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4961 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004962 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004963
Paulo Zanonie4916942013-09-20 16:21:19 -03004964 /* If we change the relative order between pipe/planes enabling, we need
4965 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004966 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4967 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4968 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4969 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4970 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004971}
4972
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004973static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004974{
4975 struct drm_device *dev = crtc->base.dev;
4976 struct drm_i915_private *dev_priv = dev->dev_private;
4977 int pipe = crtc->pipe;
4978
4979 /* To avoid upsetting the power well on haswell only disable the pfit if
4980 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004981 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004982 I915_WRITE(PF_CTL(pipe), 0);
4983 I915_WRITE(PF_WIN_POS(pipe), 0);
4984 I915_WRITE(PF_WIN_SZ(pipe), 0);
4985 }
4986}
4987
Jesse Barnes6be4a602010-09-10 10:26:01 -07004988static void ironlake_crtc_disable(struct drm_crtc *crtc)
4989{
4990 struct drm_device *dev = crtc->dev;
4991 struct drm_i915_private *dev_priv = dev->dev_private;
4992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004993 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004994 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004995
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004996 /*
4997 * Sometimes spurious CPU pipe underruns happen when the
4998 * pipe is already disabled, but FDI RX/TX is still enabled.
4999 * Happens at least with VGA+HDMI cloning. Suppress them.
5000 */
5001 if (intel_crtc->config->has_pch_encoder) {
5002 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005003 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005004 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005005
Daniel Vetterea9d7582012-07-10 10:42:52 +02005006 for_each_encoder_on_crtc(dev, crtc, encoder)
5007 encoder->disable(encoder);
5008
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005009 drm_crtc_vblank_off(crtc);
5010 assert_vblank_disabled(crtc);
5011
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005012 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005013
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005014 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005015
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005016 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005017 ironlake_fdi_disable(crtc);
5018
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005019 for_each_encoder_on_crtc(dev, crtc, encoder)
5020 if (encoder->post_disable)
5021 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005022
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005023 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005024 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005025
Daniel Vetterd925c592013-06-05 13:34:04 +02005026 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005027 i915_reg_t reg;
5028 u32 temp;
5029
Daniel Vetterd925c592013-06-05 13:34:04 +02005030 /* disable TRANS_DP_CTL */
5031 reg = TRANS_DP_CTL(pipe);
5032 temp = I915_READ(reg);
5033 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5034 TRANS_DP_PORT_SEL_MASK);
5035 temp |= TRANS_DP_PORT_SEL_NONE;
5036 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005037
Daniel Vetterd925c592013-06-05 13:34:04 +02005038 /* disable DPLL_SEL */
5039 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005040 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005041 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005042 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005043
Daniel Vetterd925c592013-06-05 13:34:04 +02005044 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005045 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005046
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005047 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005048 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005049}
5050
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005051static void haswell_crtc_disable(struct drm_crtc *crtc)
5052{
5053 struct drm_device *dev = crtc->dev;
5054 struct drm_i915_private *dev_priv = dev->dev_private;
5055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5056 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005057 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005058
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005059 if (intel_crtc->config->has_pch_encoder)
5060 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5061 false);
5062
Jani Nikula8807e552013-08-30 19:40:32 +03005063 for_each_encoder_on_crtc(dev, crtc, encoder) {
5064 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005065 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005066 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005067
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005068 drm_crtc_vblank_off(crtc);
5069 assert_vblank_disabled(crtc);
5070
Jani Nikula4d1de972016-03-18 17:05:42 +02005071 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5072 if (!intel_crtc->config->has_dsi_encoder)
5073 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005075 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005076 intel_ddi_set_vc_payload_alloc(crtc, false);
5077
Jani Nikulaa65347b2015-11-27 12:21:46 +02005078 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305079 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005080
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005081 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005082 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005083 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005084 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005085
Jani Nikulaa65347b2015-11-27 12:21:46 +02005086 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305087 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005088
Imre Deak97b040a2014-06-25 22:01:50 +03005089 for_each_encoder_on_crtc(dev, crtc, encoder)
5090 if (encoder->post_disable)
5091 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005092
Ville Syrjälä92966a32015-12-08 16:05:48 +02005093 if (intel_crtc->config->has_pch_encoder) {
5094 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005095 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005096 intel_ddi_fdi_disable(crtc);
5097
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005098 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5099 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005100 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005101}
5102
Jesse Barnes2dd24552013-04-25 12:55:01 -07005103static void i9xx_pfit_enable(struct intel_crtc *crtc)
5104{
5105 struct drm_device *dev = crtc->base.dev;
5106 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005107 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005108
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005109 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005110 return;
5111
Daniel Vetterc0b03412013-05-28 12:05:54 +02005112 /*
5113 * The panel fitter should only be adjusted whilst the pipe is disabled,
5114 * according to register description and PRM.
5115 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005116 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5117 assert_pipe_disabled(dev_priv, crtc->pipe);
5118
Jesse Barnesb074cec2013-04-25 12:55:02 -07005119 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5120 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005121
5122 /* Border color in case we don't scale up to the full screen. Black by
5123 * default, change to something else for debugging. */
5124 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005125}
5126
Dave Airlied05410f2014-06-05 13:22:59 +10005127static enum intel_display_power_domain port_to_power_domain(enum port port)
5128{
5129 switch (port) {
5130 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005131 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005132 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005133 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005134 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005135 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005136 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005137 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005138 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005139 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005140 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005141 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005142 return POWER_DOMAIN_PORT_OTHER;
5143 }
5144}
5145
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005146static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5147{
5148 switch (port) {
5149 case PORT_A:
5150 return POWER_DOMAIN_AUX_A;
5151 case PORT_B:
5152 return POWER_DOMAIN_AUX_B;
5153 case PORT_C:
5154 return POWER_DOMAIN_AUX_C;
5155 case PORT_D:
5156 return POWER_DOMAIN_AUX_D;
5157 case PORT_E:
5158 /* FIXME: Check VBT for actual wiring of PORT E */
5159 return POWER_DOMAIN_AUX_D;
5160 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005161 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005162 return POWER_DOMAIN_AUX_A;
5163 }
5164}
5165
Imre Deak319be8a2014-03-04 19:22:57 +02005166enum intel_display_power_domain
5167intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005168{
Imre Deak319be8a2014-03-04 19:22:57 +02005169 struct drm_device *dev = intel_encoder->base.dev;
5170 struct intel_digital_port *intel_dig_port;
5171
5172 switch (intel_encoder->type) {
5173 case INTEL_OUTPUT_UNKNOWN:
5174 /* Only DDI platforms should ever use this output type */
5175 WARN_ON_ONCE(!HAS_DDI(dev));
5176 case INTEL_OUTPUT_DISPLAYPORT:
5177 case INTEL_OUTPUT_HDMI:
5178 case INTEL_OUTPUT_EDP:
5179 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005180 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005181 case INTEL_OUTPUT_DP_MST:
5182 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5183 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005184 case INTEL_OUTPUT_ANALOG:
5185 return POWER_DOMAIN_PORT_CRT;
5186 case INTEL_OUTPUT_DSI:
5187 return POWER_DOMAIN_PORT_DSI;
5188 default:
5189 return POWER_DOMAIN_PORT_OTHER;
5190 }
5191}
5192
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005193enum intel_display_power_domain
5194intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5195{
5196 struct drm_device *dev = intel_encoder->base.dev;
5197 struct intel_digital_port *intel_dig_port;
5198
5199 switch (intel_encoder->type) {
5200 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005201 case INTEL_OUTPUT_HDMI:
5202 /*
5203 * Only DDI platforms should ever use these output types.
5204 * We can get here after the HDMI detect code has already set
5205 * the type of the shared encoder. Since we can't be sure
5206 * what's the status of the given connectors, play safe and
5207 * run the DP detection too.
5208 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005209 WARN_ON_ONCE(!HAS_DDI(dev));
5210 case INTEL_OUTPUT_DISPLAYPORT:
5211 case INTEL_OUTPUT_EDP:
5212 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5213 return port_to_aux_power_domain(intel_dig_port->port);
5214 case INTEL_OUTPUT_DP_MST:
5215 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5216 return port_to_aux_power_domain(intel_dig_port->port);
5217 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005218 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005219 return POWER_DOMAIN_AUX_A;
5220 }
5221}
5222
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005223static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5224 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005225{
5226 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005227 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5229 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005230 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005231 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005232
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005233 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005234 return 0;
5235
Imre Deak77d22dc2014-03-05 16:20:52 +02005236 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5237 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005238 if (crtc_state->pch_pfit.enabled ||
5239 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005240 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5241
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005242 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5243 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5244
Imre Deak319be8a2014-03-04 19:22:57 +02005245 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005246 }
Imre Deak319be8a2014-03-04 19:22:57 +02005247
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005248 if (crtc_state->shared_dpll)
5249 mask |= BIT(POWER_DOMAIN_PLLS);
5250
Imre Deak77d22dc2014-03-05 16:20:52 +02005251 return mask;
5252}
5253
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005254static unsigned long
5255modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5256 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005257{
5258 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5260 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005261 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005262
5263 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005264 intel_crtc->enabled_power_domains = new_domains =
5265 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005266
Daniel Vetter5a21b662016-05-24 17:13:53 +02005267 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005268
5269 for_each_power_domain(domain, domains)
5270 intel_display_power_get(dev_priv, domain);
5271
Daniel Vetter5a21b662016-05-24 17:13:53 +02005272 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005273}
5274
5275static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5276 unsigned long domains)
5277{
5278 enum intel_display_power_domain domain;
5279
5280 for_each_power_domain(domain, domains)
5281 intel_display_power_put(dev_priv, domain);
5282}
5283
Mika Kaholaadafdc62015-08-18 14:36:59 +03005284static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5285{
5286 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5287
5288 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5289 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5290 return max_cdclk_freq;
5291 else if (IS_CHERRYVIEW(dev_priv))
5292 return max_cdclk_freq*95/100;
5293 else if (INTEL_INFO(dev_priv)->gen < 4)
5294 return 2*max_cdclk_freq*90/100;
5295 else
5296 return max_cdclk_freq*90/100;
5297}
5298
Ville Syrjäläb2045352016-05-13 23:41:27 +03005299static int skl_calc_cdclk(int max_pixclk, int vco);
5300
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005301static void intel_update_max_cdclk(struct drm_device *dev)
5302{
5303 struct drm_i915_private *dev_priv = dev->dev_private;
5304
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005305 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005306 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005307 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005308
Ville Syrjäläb2045352016-05-13 23:41:27 +03005309 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005310 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005311
5312 /*
5313 * Use the lower (vco 8640) cdclk values as a
5314 * first guess. skl_calc_cdclk() will correct it
5315 * if the preferred vco is 8100 instead.
5316 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005317 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005318 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005319 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005320 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005321 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005322 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005323 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005324 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005325
5326 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Matt Roper281c1142016-04-05 14:37:19 -07005327 } else if (IS_BROXTON(dev)) {
5328 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005329 } else if (IS_BROADWELL(dev)) {
5330 /*
5331 * FIXME with extra cooling we can allow
5332 * 540 MHz for ULX and 675 Mhz for ULT.
5333 * How can we know if extra cooling is
5334 * available? PCI ID, VTB, something else?
5335 */
5336 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5337 dev_priv->max_cdclk_freq = 450000;
5338 else if (IS_BDW_ULX(dev))
5339 dev_priv->max_cdclk_freq = 450000;
5340 else if (IS_BDW_ULT(dev))
5341 dev_priv->max_cdclk_freq = 540000;
5342 else
5343 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005344 } else if (IS_CHERRYVIEW(dev)) {
5345 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005346 } else if (IS_VALLEYVIEW(dev)) {
5347 dev_priv->max_cdclk_freq = 400000;
5348 } else {
5349 /* otherwise assume cdclk is fixed */
5350 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5351 }
5352
Mika Kaholaadafdc62015-08-18 14:36:59 +03005353 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5354
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005355 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5356 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005357
5358 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5359 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005360}
5361
5362static void intel_update_cdclk(struct drm_device *dev)
5363{
5364 struct drm_i915_private *dev_priv = dev->dev_private;
5365
5366 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005367
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005368 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005369 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5370 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5371 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005372 else
5373 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5374 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005375
5376 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005377 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5378 * Programmng [sic] note: bit[9:2] should be programmed to the number
5379 * of cdclk that generates 4MHz reference clock freq which is used to
5380 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005381 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005382 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005383 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005384}
5385
Ville Syrjälä92891e42016-05-11 22:44:45 +03005386/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5387static int skl_cdclk_decimal(int cdclk)
5388{
5389 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5390}
5391
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005392static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5393{
5394 int ratio;
5395
5396 if (cdclk == dev_priv->cdclk_pll.ref)
5397 return 0;
5398
5399 switch (cdclk) {
5400 default:
5401 MISSING_CASE(cdclk);
5402 case 144000:
5403 case 288000:
5404 case 384000:
5405 case 576000:
5406 ratio = 60;
5407 break;
5408 case 624000:
5409 ratio = 65;
5410 break;
5411 }
5412
5413 return dev_priv->cdclk_pll.ref * ratio;
5414}
5415
Ville Syrjälä2b730012016-05-13 23:41:34 +03005416static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5417{
5418 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5419
5420 /* Timeout 200us */
5421 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
5422 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005423
5424 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005425}
5426
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005427static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005428{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005429 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005430 u32 val;
5431
5432 val = I915_READ(BXT_DE_PLL_CTL);
5433 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005434 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005435 I915_WRITE(BXT_DE_PLL_CTL, val);
5436
5437 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5438
5439 /* Timeout 200us */
5440 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
5441 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005442
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005443 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005444}
5445
Imre Deak324513c2016-06-13 16:44:36 +03005446static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305447{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005448 u32 val, divider;
5449 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305450
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005451 vco = bxt_de_pll_vco(dev_priv, cdclk);
5452
5453 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5454
5455 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5456 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5457 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305458 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305459 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005460 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305461 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305462 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005463 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305464 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305465 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005466 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305467 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305468 break;
5469 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005470 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
5471 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305472
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005473 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5474 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305475 }
5476
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305477 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005478 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305479 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5480 0x80000000);
5481 mutex_unlock(&dev_priv->rps.hw_lock);
5482
5483 if (ret) {
5484 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005485 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305486 return;
5487 }
5488
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005489 if (dev_priv->cdclk_pll.vco != 0 &&
5490 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005491 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305492
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005493 if (dev_priv->cdclk_pll.vco != vco)
5494 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305495
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005496 val = divider | skl_cdclk_decimal(cdclk);
5497 /*
5498 * FIXME if only the cd2x divider needs changing, it could be done
5499 * without shutting off the pipe (if only one pipe is active).
5500 */
5501 val |= BXT_CDCLK_CD2X_PIPE_NONE;
5502 /*
5503 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5504 * enable otherwise.
5505 */
5506 if (cdclk >= 500000)
5507 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5508 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305509
5510 mutex_lock(&dev_priv->rps.hw_lock);
5511 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005512 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305513 mutex_unlock(&dev_priv->rps.hw_lock);
5514
5515 if (ret) {
5516 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005517 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305518 return;
5519 }
5520
Imre Deakc6c46962016-04-01 16:02:40 +03005521 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305522}
5523
Imre Deakd66a2192016-05-24 15:38:33 +03005524static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305525{
Imre Deakd66a2192016-05-24 15:38:33 +03005526 u32 cdctl, expected;
5527
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03005528 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305529
Imre Deakd66a2192016-05-24 15:38:33 +03005530 if (dev_priv->cdclk_pll.vco == 0 ||
5531 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
5532 goto sanitize;
5533
5534 /* DPLL okay; verify the cdclock
5535 *
5536 * Some BIOS versions leave an incorrect decimal frequency value and
5537 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
5538 * so sanitize this register.
5539 */
5540 cdctl = I915_READ(CDCLK_CTL);
5541 /*
5542 * Let's ignore the pipe field, since BIOS could have configured the
5543 * dividers both synching to an active pipe, or asynchronously
5544 * (PIPE_NONE).
5545 */
5546 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
5547
5548 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
5549 skl_cdclk_decimal(dev_priv->cdclk_freq);
5550 /*
5551 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5552 * enable otherwise.
5553 */
5554 if (dev_priv->cdclk_freq >= 500000)
5555 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5556
5557 if (cdctl == expected)
5558 /* All well; nothing to sanitize */
5559 return;
5560
5561sanitize:
5562 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
5563
5564 /* force cdclk programming */
5565 dev_priv->cdclk_freq = 0;
5566
5567 /* force full PLL disable + enable */
5568 dev_priv->cdclk_pll.vco = -1;
5569}
5570
Imre Deak324513c2016-06-13 16:44:36 +03005571void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03005572{
5573 bxt_sanitize_cdclk(dev_priv);
5574
5575 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03005576 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03005577
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305578 /*
5579 * FIXME:
5580 * - The initial CDCLK needs to be read from VBT.
5581 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305582 */
Imre Deak324513c2016-06-13 16:44:36 +03005583 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305584}
5585
Imre Deak324513c2016-06-13 16:44:36 +03005586void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305587{
Imre Deak324513c2016-06-13 16:44:36 +03005588 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305589}
5590
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005591static int skl_calc_cdclk(int max_pixclk, int vco)
5592{
Ville Syrjälä63911d72016-05-13 23:41:32 +03005593 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005594 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005595 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005596 else if (max_pixclk > 432000)
5597 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005598 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005599 return 432000;
5600 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005601 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005602 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005603 if (max_pixclk > 540000)
5604 return 675000;
5605 else if (max_pixclk > 450000)
5606 return 540000;
5607 else if (max_pixclk > 337500)
5608 return 450000;
5609 else
5610 return 337500;
5611 }
5612}
5613
Ville Syrjäläea617912016-05-13 23:41:24 +03005614static void
5615skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005616{
Ville Syrjäläea617912016-05-13 23:41:24 +03005617 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005618
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005619 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03005620 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005621
Ville Syrjäläea617912016-05-13 23:41:24 +03005622 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03005623 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03005624 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005625
Imre Deak1c3f7702016-05-24 15:38:32 +03005626 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
5627 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005628
Ville Syrjäläea617912016-05-13 23:41:24 +03005629 val = I915_READ(DPLL_CTRL1);
5630
Imre Deak1c3f7702016-05-24 15:38:32 +03005631 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
5632 DPLL_CTRL1_SSC(SKL_DPLL0) |
5633 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
5634 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
5635 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005636
Ville Syrjäläea617912016-05-13 23:41:24 +03005637 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
5638 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
5639 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
5640 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
5641 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03005642 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03005643 break;
5644 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
5645 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03005646 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03005647 break;
5648 default:
5649 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03005650 break;
5651 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005652}
5653
Ville Syrjäläb2045352016-05-13 23:41:27 +03005654void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
5655{
5656 bool changed = dev_priv->skl_preferred_vco_freq != vco;
5657
5658 dev_priv->skl_preferred_vco_freq = vco;
5659
5660 if (changed)
5661 intel_update_max_cdclk(dev_priv->dev);
5662}
5663
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005664static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005665skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005666{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005667 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005668 u32 val;
5669
Ville Syrjälä63911d72016-05-13 23:41:32 +03005670 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005671
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005672 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005673 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005674 I915_WRITE(CDCLK_CTL, val);
5675 POSTING_READ(CDCLK_CTL);
5676
5677 /*
5678 * We always enable DPLL0 with the lowest link rate possible, but still
5679 * taking into account the VCO required to operate the eDP panel at the
5680 * desired frequency. The usual DP link rates operate with a VCO of
5681 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5682 * The modeset code is responsible for the selection of the exact link
5683 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005684 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005685 */
5686 val = I915_READ(DPLL_CTRL1);
5687
5688 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5689 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5690 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03005691 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005692 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5693 SKL_DPLL0);
5694 else
5695 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5696 SKL_DPLL0);
5697
5698 I915_WRITE(DPLL_CTRL1, val);
5699 POSTING_READ(DPLL_CTRL1);
5700
5701 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5702
5703 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5704 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005705
Ville Syrjälä63911d72016-05-13 23:41:32 +03005706 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005707
5708 /* We'll want to keep using the current vco from now on. */
5709 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005710}
5711
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005712static void
5713skl_dpll0_disable(struct drm_i915_private *dev_priv)
5714{
5715 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5716 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5717 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005718
Ville Syrjälä63911d72016-05-13 23:41:32 +03005719 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005720}
5721
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005722static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5723{
5724 int ret;
5725 u32 val;
5726
5727 /* inform PCU we want to change CDCLK */
5728 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5729 mutex_lock(&dev_priv->rps.hw_lock);
5730 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5731 mutex_unlock(&dev_priv->rps.hw_lock);
5732
5733 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5734}
5735
5736static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5737{
5738 unsigned int i;
5739
5740 for (i = 0; i < 15; i++) {
5741 if (skl_cdclk_pcu_ready(dev_priv))
5742 return true;
5743 udelay(10);
5744 }
5745
5746 return false;
5747}
5748
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005749static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005750{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005751 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005752 u32 freq_select, pcu_ack;
5753
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005754 WARN_ON((cdclk == 24000) != (vco == 0));
5755
Ville Syrjälä63911d72016-05-13 23:41:32 +03005756 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005757
5758 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5759 DRM_ERROR("failed to inform PCU about cdclk change\n");
5760 return;
5761 }
5762
5763 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005764 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005765 case 450000:
5766 case 432000:
5767 freq_select = CDCLK_FREQ_450_432;
5768 pcu_ack = 1;
5769 break;
5770 case 540000:
5771 freq_select = CDCLK_FREQ_540;
5772 pcu_ack = 2;
5773 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005774 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005775 case 337500:
5776 default:
5777 freq_select = CDCLK_FREQ_337_308;
5778 pcu_ack = 0;
5779 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005780 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005781 case 675000:
5782 freq_select = CDCLK_FREQ_675_617;
5783 pcu_ack = 3;
5784 break;
5785 }
5786
Ville Syrjälä63911d72016-05-13 23:41:32 +03005787 if (dev_priv->cdclk_pll.vco != 0 &&
5788 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005789 skl_dpll0_disable(dev_priv);
5790
Ville Syrjälä63911d72016-05-13 23:41:32 +03005791 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005792 skl_dpll0_enable(dev_priv, vco);
5793
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005794 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005795 POSTING_READ(CDCLK_CTL);
5796
5797 /* inform PCU of the change */
5798 mutex_lock(&dev_priv->rps.hw_lock);
5799 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5800 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005801
5802 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005803}
5804
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005805static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5806
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005807void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5808{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005809 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005810}
5811
5812void skl_init_cdclk(struct drm_i915_private *dev_priv)
5813{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005814 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005815
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005816 skl_sanitize_cdclk(dev_priv);
5817
Ville Syrjälä63911d72016-05-13 23:41:32 +03005818 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005819 /*
5820 * Use the current vco as our initial
5821 * guess as to what the preferred vco is.
5822 */
5823 if (dev_priv->skl_preferred_vco_freq == 0)
5824 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03005825 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005826 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005827 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005828
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005829 vco = dev_priv->skl_preferred_vco_freq;
5830 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03005831 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005832 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005833
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005834 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005835}
5836
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005837static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305838{
Ville Syrjälä09492492016-05-13 23:41:28 +03005839 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305840
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305841 /*
5842 * check if the pre-os intialized the display
5843 * There is SWF18 scratchpad register defined which is set by the
5844 * pre-os which can be used by the OS drivers to check the status
5845 */
5846 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5847 goto sanitize;
5848
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005849 intel_update_cdclk(dev_priv->dev);
Imre Deak1c3f7702016-05-24 15:38:32 +03005850 /* Is PLL enabled and locked ? */
5851 if (dev_priv->cdclk_pll.vco == 0 ||
5852 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
5853 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005854
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305855 /* DPLL okay; verify the cdclock
5856 *
5857 * Noticed in some instances that the freq selection is correct but
5858 * decimal part is programmed wrong from BIOS where pre-os does not
5859 * enable display. Verify the same as well.
5860 */
Ville Syrjälä09492492016-05-13 23:41:28 +03005861 cdctl = I915_READ(CDCLK_CTL);
5862 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
5863 skl_cdclk_decimal(dev_priv->cdclk_freq);
5864 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305865 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005866 return;
5867
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305868sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005869 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03005870
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005871 /* force cdclk programming */
5872 dev_priv->cdclk_freq = 0;
5873 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03005874 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305875}
5876
Jesse Barnes30a970c2013-11-04 13:48:12 -08005877/* Adjust CDclk dividers to allow high res or save power if possible */
5878static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5879{
5880 struct drm_i915_private *dev_priv = dev->dev_private;
5881 u32 val, cmd;
5882
Vandana Kannan164dfd22014-11-24 13:37:41 +05305883 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5884 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005885
Ville Syrjälädfcab172014-06-13 13:37:47 +03005886 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005887 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005888 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005889 cmd = 1;
5890 else
5891 cmd = 0;
5892
5893 mutex_lock(&dev_priv->rps.hw_lock);
5894 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5895 val &= ~DSPFREQGUAR_MASK;
5896 val |= (cmd << DSPFREQGUAR_SHIFT);
5897 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5898 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5899 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5900 50)) {
5901 DRM_ERROR("timed out waiting for CDclk change\n");
5902 }
5903 mutex_unlock(&dev_priv->rps.hw_lock);
5904
Ville Syrjälä54433e92015-05-26 20:42:31 +03005905 mutex_lock(&dev_priv->sb_lock);
5906
Ville Syrjälädfcab172014-06-13 13:37:47 +03005907 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005908 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005909
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005910 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005911
Jesse Barnes30a970c2013-11-04 13:48:12 -08005912 /* adjust cdclk divider */
5913 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005914 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005915 val |= divider;
5916 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005917
5918 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005919 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005920 50))
5921 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005922 }
5923
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924 /* adjust self-refresh exit latency value */
5925 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5926 val &= ~0x7f;
5927
5928 /*
5929 * For high bandwidth configs, we set a higher latency in the bunit
5930 * so that the core display fetch happens in time to avoid underruns.
5931 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005932 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005933 val |= 4500 / 250; /* 4.5 usec */
5934 else
5935 val |= 3000 / 250; /* 3.0 usec */
5936 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005937
Ville Syrjäläa5805162015-05-26 20:42:30 +03005938 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005939
Ville Syrjäläb6283052015-06-03 15:45:07 +03005940 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005941}
5942
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005943static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5944{
5945 struct drm_i915_private *dev_priv = dev->dev_private;
5946 u32 val, cmd;
5947
Vandana Kannan164dfd22014-11-24 13:37:41 +05305948 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5949 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005950
5951 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005952 case 333333:
5953 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005954 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005955 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005956 break;
5957 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005958 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005959 return;
5960 }
5961
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005962 /*
5963 * Specs are full of misinformation, but testing on actual
5964 * hardware has shown that we just need to write the desired
5965 * CCK divider into the Punit register.
5966 */
5967 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5968
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005969 mutex_lock(&dev_priv->rps.hw_lock);
5970 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5971 val &= ~DSPFREQGUAR_MASK_CHV;
5972 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5973 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5974 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5975 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5976 50)) {
5977 DRM_ERROR("timed out waiting for CDclk change\n");
5978 }
5979 mutex_unlock(&dev_priv->rps.hw_lock);
5980
Ville Syrjäläb6283052015-06-03 15:45:07 +03005981 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005982}
5983
Jesse Barnes30a970c2013-11-04 13:48:12 -08005984static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5985 int max_pixclk)
5986{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005987 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005988 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005989
Jesse Barnes30a970c2013-11-04 13:48:12 -08005990 /*
5991 * Really only a few cases to deal with, as only 4 CDclks are supported:
5992 * 200MHz
5993 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005994 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005995 * 400MHz (VLV only)
5996 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5997 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005998 *
5999 * We seem to get an unstable or solid color picture at 200MHz.
6000 * Not sure what's wrong. For now use 200MHz only when all pipes
6001 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006002 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006003 if (!IS_CHERRYVIEW(dev_priv) &&
6004 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006005 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006006 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006007 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006008 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006009 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006010 else
6011 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006012}
6013
Imre Deak324513c2016-06-13 16:44:36 +03006014static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006015{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006016 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306017 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006018 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306019 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006020 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306021 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006022 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306023 return 288000;
6024 else
6025 return 144000;
6026}
6027
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006028/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006029static int intel_mode_max_pixclk(struct drm_device *dev,
6030 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006031{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006032 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6033 struct drm_i915_private *dev_priv = dev->dev_private;
6034 struct drm_crtc *crtc;
6035 struct drm_crtc_state *crtc_state;
6036 unsigned max_pixclk = 0, i;
6037 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006038
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006039 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6040 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006041
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006042 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6043 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006044
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006045 if (crtc_state->enable)
6046 pixclk = crtc_state->adjusted_mode.crtc_clock;
6047
6048 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006049 }
6050
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006051 for_each_pipe(dev_priv, pipe)
6052 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6053
Jesse Barnes30a970c2013-11-04 13:48:12 -08006054 return max_pixclk;
6055}
6056
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006057static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006058{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006059 struct drm_device *dev = state->dev;
6060 struct drm_i915_private *dev_priv = dev->dev_private;
6061 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006062 struct intel_atomic_state *intel_state =
6063 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006064
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006065 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006066 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306067
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006068 if (!intel_state->active_crtcs)
6069 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6070
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006071 return 0;
6072}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006073
Imre Deak324513c2016-06-13 16:44:36 +03006074static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006075{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006076 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006077 struct intel_atomic_state *intel_state =
6078 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006079
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006080 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006081 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006082
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006083 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006084 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006085
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006086 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006087}
6088
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006089static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6090{
6091 unsigned int credits, default_credits;
6092
6093 if (IS_CHERRYVIEW(dev_priv))
6094 default_credits = PFI_CREDIT(12);
6095 else
6096 default_credits = PFI_CREDIT(8);
6097
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006098 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006099 /* CHV suggested value is 31 or 63 */
6100 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006101 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006102 else
6103 credits = PFI_CREDIT(15);
6104 } else {
6105 credits = default_credits;
6106 }
6107
6108 /*
6109 * WA - write default credits before re-programming
6110 * FIXME: should we also set the resend bit here?
6111 */
6112 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6113 default_credits);
6114
6115 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6116 credits | PFI_CREDIT_RESEND);
6117
6118 /*
6119 * FIXME is this guaranteed to clear
6120 * immediately or should we poll for it?
6121 */
6122 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6123}
6124
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006125static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006126{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006127 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006128 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006129 struct intel_atomic_state *old_intel_state =
6130 to_intel_atomic_state(old_state);
6131 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006132
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006133 /*
6134 * FIXME: We can end up here with all power domains off, yet
6135 * with a CDCLK frequency other than the minimum. To account
6136 * for this take the PIPE-A power domain, which covers the HW
6137 * blocks needed for the following programming. This can be
6138 * removed once it's guaranteed that we get here either with
6139 * the minimum CDCLK set, or the required power domains
6140 * enabled.
6141 */
6142 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006143
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006144 if (IS_CHERRYVIEW(dev))
6145 cherryview_set_cdclk(dev, req_cdclk);
6146 else
6147 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006148
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006149 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006150
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006151 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006152}
6153
Jesse Barnes89b667f2013-04-18 14:51:36 -07006154static void valleyview_crtc_enable(struct drm_crtc *crtc)
6155{
6156 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006157 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6159 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006160 struct intel_crtc_state *pipe_config =
6161 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006162 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006163
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006164 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006165 return;
6166
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006167 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306168 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006169
6170 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006171 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006172
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006173 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6174 struct drm_i915_private *dev_priv = dev->dev_private;
6175
6176 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6177 I915_WRITE(CHV_CANVAS(pipe), 0);
6178 }
6179
Daniel Vetter5b18e572014-04-24 23:55:06 +02006180 i9xx_set_pipeconf(intel_crtc);
6181
Jesse Barnes89b667f2013-04-18 14:51:36 -07006182 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006183
Daniel Vettera72e4c92014-09-30 10:56:47 +02006184 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006185
Jesse Barnes89b667f2013-04-18 14:51:36 -07006186 for_each_encoder_on_crtc(dev, crtc, encoder)
6187 if (encoder->pre_pll_enable)
6188 encoder->pre_pll_enable(encoder);
6189
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006190 if (IS_CHERRYVIEW(dev)) {
6191 chv_prepare_pll(intel_crtc, intel_crtc->config);
6192 chv_enable_pll(intel_crtc, intel_crtc->config);
6193 } else {
6194 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6195 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006196 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006197
6198 for_each_encoder_on_crtc(dev, crtc, encoder)
6199 if (encoder->pre_enable)
6200 encoder->pre_enable(encoder);
6201
Jesse Barnes2dd24552013-04-25 12:55:01 -07006202 i9xx_pfit_enable(intel_crtc);
6203
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006204 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006205
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006206 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006207 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006208
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006209 assert_vblank_disabled(crtc);
6210 drm_crtc_vblank_on(crtc);
6211
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006212 for_each_encoder_on_crtc(dev, crtc, encoder)
6213 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006214}
6215
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006216static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6217{
6218 struct drm_device *dev = crtc->base.dev;
6219 struct drm_i915_private *dev_priv = dev->dev_private;
6220
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006221 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6222 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006223}
6224
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006225static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006226{
6227 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006228 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006230 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006231 struct intel_crtc_state *pipe_config =
6232 to_intel_crtc_state(crtc->state);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006233 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006234
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006235 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006236 return;
6237
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006238 i9xx_set_pll_dividers(intel_crtc);
6239
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006240 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306241 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006242
6243 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006244 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006245
Daniel Vetter5b18e572014-04-24 23:55:06 +02006246 i9xx_set_pipeconf(intel_crtc);
6247
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006248 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006249
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006250 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006251 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006252
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006253 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006254 if (encoder->pre_enable)
6255 encoder->pre_enable(encoder);
6256
Daniel Vetterf6736a12013-06-05 13:34:30 +02006257 i9xx_enable_pll(intel_crtc);
6258
Jesse Barnes2dd24552013-04-25 12:55:01 -07006259 i9xx_pfit_enable(intel_crtc);
6260
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006261 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006262
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006263 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006264 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006265
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006266 assert_vblank_disabled(crtc);
6267 drm_crtc_vblank_on(crtc);
6268
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006269 for_each_encoder_on_crtc(dev, crtc, encoder)
6270 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006271}
6272
Daniel Vetter87476d62013-04-11 16:29:06 +02006273static void i9xx_pfit_disable(struct intel_crtc *crtc)
6274{
6275 struct drm_device *dev = crtc->base.dev;
6276 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006277
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006278 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006279 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006280
6281 assert_pipe_disabled(dev_priv, crtc->pipe);
6282
Daniel Vetter328d8e82013-05-08 10:36:31 +02006283 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6284 I915_READ(PFIT_CONTROL));
6285 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006286}
6287
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006288static void i9xx_crtc_disable(struct drm_crtc *crtc)
6289{
6290 struct drm_device *dev = crtc->dev;
6291 struct drm_i915_private *dev_priv = dev->dev_private;
6292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006293 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006294 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006295
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006296 /*
6297 * On gen2 planes are double buffered but the pipe isn't, so we must
6298 * wait for planes to fully turn off before disabling the pipe.
6299 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006300 if (IS_GEN2(dev))
6301 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006302
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006303 for_each_encoder_on_crtc(dev, crtc, encoder)
6304 encoder->disable(encoder);
6305
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006306 drm_crtc_vblank_off(crtc);
6307 assert_vblank_disabled(crtc);
6308
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006309 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006310
Daniel Vetter87476d62013-04-11 16:29:06 +02006311 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006312
Jesse Barnes89b667f2013-04-18 14:51:36 -07006313 for_each_encoder_on_crtc(dev, crtc, encoder)
6314 if (encoder->post_disable)
6315 encoder->post_disable(encoder);
6316
Jani Nikulaa65347b2015-11-27 12:21:46 +02006317 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006318 if (IS_CHERRYVIEW(dev))
6319 chv_disable_pll(dev_priv, pipe);
6320 else if (IS_VALLEYVIEW(dev))
6321 vlv_disable_pll(dev_priv, pipe);
6322 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006323 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006324 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006325
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006326 for_each_encoder_on_crtc(dev, crtc, encoder)
6327 if (encoder->post_pll_disable)
6328 encoder->post_pll_disable(encoder);
6329
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006330 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006331 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006332}
6333
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006334static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006335{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006336 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006338 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006339 enum intel_display_power_domain domain;
6340 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006341
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006342 if (!intel_crtc->active)
6343 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006344
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006345 if (to_intel_plane_state(crtc->primary->state)->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006346 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006347
Ville Syrjälä2622a082016-03-09 19:07:26 +02006348 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006349
6350 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6351 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006352 }
6353
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006354 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006355
Ville Syrjälä78108b72016-05-27 20:59:19 +03006356 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6357 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006358
6359 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6360 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006361 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006362 crtc->enabled = false;
6363 crtc->state->connector_mask = 0;
6364 crtc->state->encoder_mask = 0;
6365
6366 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6367 encoder->base.crtc = NULL;
6368
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006369 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006370 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006371 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006372
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006373 domains = intel_crtc->enabled_power_domains;
6374 for_each_power_domain(domain, domains)
6375 intel_display_power_put(dev_priv, domain);
6376 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006377
6378 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6379 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006380}
6381
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006382/*
6383 * turn all crtc's off, but do not adjust state
6384 * This has to be paired with a call to intel_modeset_setup_hw_state.
6385 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006386int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006387{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006388 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006389 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006390 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006391
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006392 state = drm_atomic_helper_suspend(dev);
6393 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006394 if (ret)
6395 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006396 else
6397 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006398 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006399}
6400
Chris Wilsonea5b2132010-08-04 13:50:23 +01006401void intel_encoder_destroy(struct drm_encoder *encoder)
6402{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006403 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006404
Chris Wilsonea5b2132010-08-04 13:50:23 +01006405 drm_encoder_cleanup(encoder);
6406 kfree(intel_encoder);
6407}
6408
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006409/* Cross check the actual hw state with our own modeset state tracking (and it's
6410 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006411static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006412{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006413 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006414
6415 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6416 connector->base.base.id,
6417 connector->base.name);
6418
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006419 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006420 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006421 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006422
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006423 I915_STATE_WARN(!crtc,
6424 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006425
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006426 if (!crtc)
6427 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006428
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006429 I915_STATE_WARN(!crtc->state->active,
6430 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006431
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006432 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006433 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006434
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006435 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006436 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006437
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006438 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006439 "attached encoder crtc differs from connector crtc\n");
6440 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006441 I915_STATE_WARN(crtc && crtc->state->active,
6442 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006443 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006444 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006445 }
6446}
6447
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006448int intel_connector_init(struct intel_connector *connector)
6449{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006450 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006451
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006452 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006453 return -ENOMEM;
6454
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006455 return 0;
6456}
6457
6458struct intel_connector *intel_connector_alloc(void)
6459{
6460 struct intel_connector *connector;
6461
6462 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6463 if (!connector)
6464 return NULL;
6465
6466 if (intel_connector_init(connector) < 0) {
6467 kfree(connector);
6468 return NULL;
6469 }
6470
6471 return connector;
6472}
6473
Daniel Vetterf0947c32012-07-02 13:10:34 +02006474/* Simple connector->get_hw_state implementation for encoders that support only
6475 * one connector and no cloning and hence the encoder state determines the state
6476 * of the connector. */
6477bool intel_connector_get_hw_state(struct intel_connector *connector)
6478{
Daniel Vetter24929352012-07-02 20:28:59 +02006479 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006480 struct intel_encoder *encoder = connector->encoder;
6481
6482 return encoder->get_hw_state(encoder, &pipe);
6483}
6484
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006485static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006486{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006487 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6488 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006489
6490 return 0;
6491}
6492
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006493static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006494 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006495{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006496 struct drm_atomic_state *state = pipe_config->base.state;
6497 struct intel_crtc *other_crtc;
6498 struct intel_crtc_state *other_crtc_state;
6499
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006500 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6501 pipe_name(pipe), pipe_config->fdi_lanes);
6502 if (pipe_config->fdi_lanes > 4) {
6503 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6504 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006505 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006506 }
6507
Paulo Zanonibafb6552013-11-02 21:07:44 -07006508 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006509 if (pipe_config->fdi_lanes > 2) {
6510 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6511 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006512 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006513 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006514 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006515 }
6516 }
6517
6518 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006519 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006520
6521 /* Ivybridge 3 pipe is really complicated */
6522 switch (pipe) {
6523 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006524 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006525 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006526 if (pipe_config->fdi_lanes <= 2)
6527 return 0;
6528
6529 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6530 other_crtc_state =
6531 intel_atomic_get_crtc_state(state, other_crtc);
6532 if (IS_ERR(other_crtc_state))
6533 return PTR_ERR(other_crtc_state);
6534
6535 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006536 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6537 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006538 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006539 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006540 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006541 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006542 if (pipe_config->fdi_lanes > 2) {
6543 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6544 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006545 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006546 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006547
6548 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6549 other_crtc_state =
6550 intel_atomic_get_crtc_state(state, other_crtc);
6551 if (IS_ERR(other_crtc_state))
6552 return PTR_ERR(other_crtc_state);
6553
6554 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006555 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006556 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006557 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006558 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006559 default:
6560 BUG();
6561 }
6562}
6563
Daniel Vettere29c22c2013-02-21 00:00:16 +01006564#define RETRY 1
6565static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006566 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006567{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006568 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006569 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006570 int lane, link_bw, fdi_dotclock, ret;
6571 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006572
Daniel Vettere29c22c2013-02-21 00:00:16 +01006573retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006574 /* FDI is a binary signal running at ~2.7GHz, encoding
6575 * each output octet as 10 bits. The actual frequency
6576 * is stored as a divider into a 100MHz clock, and the
6577 * mode pixel clock is stored in units of 1KHz.
6578 * Hence the bw of each lane in terms of the mode signal
6579 * is:
6580 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006581 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006582
Damien Lespiau241bfc32013-09-25 16:45:37 +01006583 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006584
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006585 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006586 pipe_config->pipe_bpp);
6587
6588 pipe_config->fdi_lanes = lane;
6589
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006590 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006591 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006592
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006593 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006594 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006595 pipe_config->pipe_bpp -= 2*3;
6596 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6597 pipe_config->pipe_bpp);
6598 needs_recompute = true;
6599 pipe_config->bw_constrained = true;
6600
6601 goto retry;
6602 }
6603
6604 if (needs_recompute)
6605 return RETRY;
6606
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006607 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006608}
6609
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006610static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6611 struct intel_crtc_state *pipe_config)
6612{
6613 if (pipe_config->pipe_bpp > 24)
6614 return false;
6615
6616 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006617 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006618 return true;
6619
6620 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006621 * We compare against max which means we must take
6622 * the increased cdclk requirement into account when
6623 * calculating the new cdclk.
6624 *
6625 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006626 */
6627 return ilk_pipe_pixel_rate(pipe_config) <=
6628 dev_priv->max_cdclk_freq * 95 / 100;
6629}
6630
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006631static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006632 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006633{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006634 struct drm_device *dev = crtc->base.dev;
6635 struct drm_i915_private *dev_priv = dev->dev_private;
6636
Jani Nikulad330a952014-01-21 11:24:25 +02006637 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006638 hsw_crtc_supports_ips(crtc) &&
6639 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006640}
6641
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006642static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6643{
6644 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6645
6646 /* GDG double wide on either pipe, otherwise pipe A only */
6647 return INTEL_INFO(dev_priv)->gen < 4 &&
6648 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6649}
6650
Daniel Vettera43f6e02013-06-07 23:10:32 +02006651static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006652 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006653{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006654 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006655 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006656 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006657 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006658
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006659 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006660 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006661
6662 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006663 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006664 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006665 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006666 if (intel_crtc_supports_double_wide(crtc) &&
6667 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006668 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006669 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006670 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006671 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006672
Ville Syrjäläf3261152016-05-24 21:34:18 +03006673 if (adjusted_mode->crtc_clock > clock_limit) {
6674 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6675 adjusted_mode->crtc_clock, clock_limit,
6676 yesno(pipe_config->double_wide));
6677 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006678 }
Chris Wilson89749352010-09-12 18:25:19 +01006679
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006680 /*
6681 * Pipe horizontal size must be even in:
6682 * - DVO ganged mode
6683 * - LVDS dual channel mode
6684 * - Double wide pipe
6685 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006686 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006687 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6688 pipe_config->pipe_src_w &= ~1;
6689
Damien Lespiau8693a822013-05-03 18:48:11 +01006690 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6691 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006692 */
6693 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006694 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006695 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006696
Damien Lespiauf5adf942013-06-24 18:29:34 +01006697 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006698 hsw_compute_ips_config(crtc, pipe_config);
6699
Daniel Vetter877d48d2013-04-19 11:24:43 +02006700 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006701 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006702
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006703 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006704}
6705
Ville Syrjälä1652d192015-03-31 14:12:01 +03006706static int skylake_get_display_clock_speed(struct drm_device *dev)
6707{
6708 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläea617912016-05-13 23:41:24 +03006709 uint32_t cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006710
Ville Syrjäläea617912016-05-13 23:41:24 +03006711 skl_dpll0_update(dev_priv);
6712
Ville Syrjälä63911d72016-05-13 23:41:32 +03006713 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006714 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006715
Ville Syrjäläea617912016-05-13 23:41:24 +03006716 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006717
Ville Syrjälä63911d72016-05-13 23:41:32 +03006718 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006719 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6720 case CDCLK_FREQ_450_432:
6721 return 432000;
6722 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006723 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03006724 case CDCLK_FREQ_540:
6725 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006726 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006727 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006728 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03006729 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006730 }
6731 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006732 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6733 case CDCLK_FREQ_450_432:
6734 return 450000;
6735 case CDCLK_FREQ_337_308:
6736 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03006737 case CDCLK_FREQ_540:
6738 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006739 case CDCLK_FREQ_675_617:
6740 return 675000;
6741 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03006742 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006743 }
6744 }
6745
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006746 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006747}
6748
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006749static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
6750{
6751 u32 val;
6752
6753 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03006754 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006755
6756 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03006757 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006758 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006759
Imre Deak1c3f7702016-05-24 15:38:32 +03006760 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
6761 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006762
6763 val = I915_READ(BXT_DE_PLL_CTL);
6764 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
6765 dev_priv->cdclk_pll.ref;
6766}
6767
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006768static int broxton_get_display_clock_speed(struct drm_device *dev)
6769{
6770 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf5986242016-05-13 23:41:37 +03006771 u32 divider;
6772 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006773
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006774 bxt_de_pll_update(dev_priv);
6775
Ville Syrjäläf5986242016-05-13 23:41:37 +03006776 vco = dev_priv->cdclk_pll.vco;
6777 if (vco == 0)
6778 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006779
Ville Syrjäläf5986242016-05-13 23:41:37 +03006780 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006781
Ville Syrjäläf5986242016-05-13 23:41:37 +03006782 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006783 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006784 div = 2;
6785 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006786 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006787 div = 3;
6788 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006789 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006790 div = 4;
6791 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006792 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006793 div = 8;
6794 break;
6795 default:
6796 MISSING_CASE(divider);
6797 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006798 }
6799
Ville Syrjäläf5986242016-05-13 23:41:37 +03006800 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006801}
6802
Ville Syrjälä1652d192015-03-31 14:12:01 +03006803static int broadwell_get_display_clock_speed(struct drm_device *dev)
6804{
6805 struct drm_i915_private *dev_priv = dev->dev_private;
6806 uint32_t lcpll = I915_READ(LCPLL_CTL);
6807 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6808
6809 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6810 return 800000;
6811 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6812 return 450000;
6813 else if (freq == LCPLL_CLK_FREQ_450)
6814 return 450000;
6815 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6816 return 540000;
6817 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6818 return 337500;
6819 else
6820 return 675000;
6821}
6822
6823static int haswell_get_display_clock_speed(struct drm_device *dev)
6824{
6825 struct drm_i915_private *dev_priv = dev->dev_private;
6826 uint32_t lcpll = I915_READ(LCPLL_CTL);
6827 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6828
6829 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6830 return 800000;
6831 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6832 return 450000;
6833 else if (freq == LCPLL_CLK_FREQ_450)
6834 return 450000;
6835 else if (IS_HSW_ULT(dev))
6836 return 337500;
6837 else
6838 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006839}
6840
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006841static int valleyview_get_display_clock_speed(struct drm_device *dev)
6842{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006843 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6844 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006845}
6846
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006847static int ilk_get_display_clock_speed(struct drm_device *dev)
6848{
6849 return 450000;
6850}
6851
Jesse Barnese70236a2009-09-21 10:42:27 -07006852static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006853{
Jesse Barnese70236a2009-09-21 10:42:27 -07006854 return 400000;
6855}
Jesse Barnes79e53942008-11-07 14:24:08 -08006856
Jesse Barnese70236a2009-09-21 10:42:27 -07006857static int i915_get_display_clock_speed(struct drm_device *dev)
6858{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006859 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006860}
Jesse Barnes79e53942008-11-07 14:24:08 -08006861
Jesse Barnese70236a2009-09-21 10:42:27 -07006862static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6863{
6864 return 200000;
6865}
Jesse Barnes79e53942008-11-07 14:24:08 -08006866
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006867static int pnv_get_display_clock_speed(struct drm_device *dev)
6868{
6869 u16 gcfgc = 0;
6870
6871 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6872
6873 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6874 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006875 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006876 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006877 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006878 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006879 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006880 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6881 return 200000;
6882 default:
6883 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6884 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006885 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006886 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006887 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006888 }
6889}
6890
Jesse Barnese70236a2009-09-21 10:42:27 -07006891static int i915gm_get_display_clock_speed(struct drm_device *dev)
6892{
6893 u16 gcfgc = 0;
6894
6895 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6896
6897 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006898 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006899 else {
6900 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6901 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006902 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006903 default:
6904 case GC_DISPLAY_CLOCK_190_200_MHZ:
6905 return 190000;
6906 }
6907 }
6908}
Jesse Barnes79e53942008-11-07 14:24:08 -08006909
Jesse Barnese70236a2009-09-21 10:42:27 -07006910static int i865_get_display_clock_speed(struct drm_device *dev)
6911{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006912 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006913}
6914
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006915static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006916{
6917 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006918
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006919 /*
6920 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6921 * encoding is different :(
6922 * FIXME is this the right way to detect 852GM/852GMV?
6923 */
6924 if (dev->pdev->revision == 0x1)
6925 return 133333;
6926
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006927 pci_bus_read_config_word(dev->pdev->bus,
6928 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6929
Jesse Barnese70236a2009-09-21 10:42:27 -07006930 /* Assume that the hardware is in the high speed state. This
6931 * should be the default.
6932 */
6933 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6934 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006935 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006936 case GC_CLOCK_100_200:
6937 return 200000;
6938 case GC_CLOCK_166_250:
6939 return 250000;
6940 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006941 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006942 case GC_CLOCK_133_266:
6943 case GC_CLOCK_133_266_2:
6944 case GC_CLOCK_166_266:
6945 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006946 }
6947
6948 /* Shouldn't happen */
6949 return 0;
6950}
6951
6952static int i830_get_display_clock_speed(struct drm_device *dev)
6953{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006954 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006955}
6956
Ville Syrjälä34edce22015-05-22 11:22:33 +03006957static unsigned int intel_hpll_vco(struct drm_device *dev)
6958{
6959 struct drm_i915_private *dev_priv = dev->dev_private;
6960 static const unsigned int blb_vco[8] = {
6961 [0] = 3200000,
6962 [1] = 4000000,
6963 [2] = 5333333,
6964 [3] = 4800000,
6965 [4] = 6400000,
6966 };
6967 static const unsigned int pnv_vco[8] = {
6968 [0] = 3200000,
6969 [1] = 4000000,
6970 [2] = 5333333,
6971 [3] = 4800000,
6972 [4] = 2666667,
6973 };
6974 static const unsigned int cl_vco[8] = {
6975 [0] = 3200000,
6976 [1] = 4000000,
6977 [2] = 5333333,
6978 [3] = 6400000,
6979 [4] = 3333333,
6980 [5] = 3566667,
6981 [6] = 4266667,
6982 };
6983 static const unsigned int elk_vco[8] = {
6984 [0] = 3200000,
6985 [1] = 4000000,
6986 [2] = 5333333,
6987 [3] = 4800000,
6988 };
6989 static const unsigned int ctg_vco[8] = {
6990 [0] = 3200000,
6991 [1] = 4000000,
6992 [2] = 5333333,
6993 [3] = 6400000,
6994 [4] = 2666667,
6995 [5] = 4266667,
6996 };
6997 const unsigned int *vco_table;
6998 unsigned int vco;
6999 uint8_t tmp = 0;
7000
7001 /* FIXME other chipsets? */
7002 if (IS_GM45(dev))
7003 vco_table = ctg_vco;
7004 else if (IS_G4X(dev))
7005 vco_table = elk_vco;
7006 else if (IS_CRESTLINE(dev))
7007 vco_table = cl_vco;
7008 else if (IS_PINEVIEW(dev))
7009 vco_table = pnv_vco;
7010 else if (IS_G33(dev))
7011 vco_table = blb_vco;
7012 else
7013 return 0;
7014
7015 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7016
7017 vco = vco_table[tmp & 0x7];
7018 if (vco == 0)
7019 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7020 else
7021 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7022
7023 return vco;
7024}
7025
7026static int gm45_get_display_clock_speed(struct drm_device *dev)
7027{
7028 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7029 uint16_t tmp = 0;
7030
7031 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7032
7033 cdclk_sel = (tmp >> 12) & 0x1;
7034
7035 switch (vco) {
7036 case 2666667:
7037 case 4000000:
7038 case 5333333:
7039 return cdclk_sel ? 333333 : 222222;
7040 case 3200000:
7041 return cdclk_sel ? 320000 : 228571;
7042 default:
7043 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7044 return 222222;
7045 }
7046}
7047
7048static int i965gm_get_display_clock_speed(struct drm_device *dev)
7049{
7050 static const uint8_t div_3200[] = { 16, 10, 8 };
7051 static const uint8_t div_4000[] = { 20, 12, 10 };
7052 static const uint8_t div_5333[] = { 24, 16, 14 };
7053 const uint8_t *div_table;
7054 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7055 uint16_t tmp = 0;
7056
7057 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7058
7059 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7060
7061 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7062 goto fail;
7063
7064 switch (vco) {
7065 case 3200000:
7066 div_table = div_3200;
7067 break;
7068 case 4000000:
7069 div_table = div_4000;
7070 break;
7071 case 5333333:
7072 div_table = div_5333;
7073 break;
7074 default:
7075 goto fail;
7076 }
7077
7078 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7079
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007080fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007081 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7082 return 200000;
7083}
7084
7085static int g33_get_display_clock_speed(struct drm_device *dev)
7086{
7087 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7088 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7089 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7090 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7091 const uint8_t *div_table;
7092 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7093 uint16_t tmp = 0;
7094
7095 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7096
7097 cdclk_sel = (tmp >> 4) & 0x7;
7098
7099 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7100 goto fail;
7101
7102 switch (vco) {
7103 case 3200000:
7104 div_table = div_3200;
7105 break;
7106 case 4000000:
7107 div_table = div_4000;
7108 break;
7109 case 4800000:
7110 div_table = div_4800;
7111 break;
7112 case 5333333:
7113 div_table = div_5333;
7114 break;
7115 default:
7116 goto fail;
7117 }
7118
7119 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7120
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007121fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007122 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7123 return 190476;
7124}
7125
Zhenyu Wang2c072452009-06-05 15:38:42 +08007126static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007127intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007128{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007129 while (*num > DATA_LINK_M_N_MASK ||
7130 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007131 *num >>= 1;
7132 *den >>= 1;
7133 }
7134}
7135
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007136static void compute_m_n(unsigned int m, unsigned int n,
7137 uint32_t *ret_m, uint32_t *ret_n)
7138{
7139 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7140 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7141 intel_reduce_m_n_ratio(ret_m, ret_n);
7142}
7143
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007144void
7145intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7146 int pixel_clock, int link_clock,
7147 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007148{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007149 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007150
7151 compute_m_n(bits_per_pixel * pixel_clock,
7152 link_clock * nlanes * 8,
7153 &m_n->gmch_m, &m_n->gmch_n);
7154
7155 compute_m_n(pixel_clock, link_clock,
7156 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007157}
7158
Chris Wilsona7615032011-01-12 17:04:08 +00007159static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7160{
Jani Nikulad330a952014-01-21 11:24:25 +02007161 if (i915.panel_use_ssc >= 0)
7162 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007163 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007164 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007165}
7166
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007167static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007168{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007169 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007170}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007171
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007172static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7173{
7174 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007175}
7176
Daniel Vetterf47709a2013-03-28 10:42:02 +01007177static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007178 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007179 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007180{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007181 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007182 u32 fp, fp2 = 0;
7183
7184 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007185 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007186 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007187 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007188 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007189 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007190 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007191 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007192 }
7193
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007194 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007195
Daniel Vetterf47709a2013-03-28 10:42:02 +01007196 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007197 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007198 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007199 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007200 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007201 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007202 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007203 }
7204}
7205
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007206static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7207 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007208{
7209 u32 reg_val;
7210
7211 /*
7212 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7213 * and set it to a reasonable value instead.
7214 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007215 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007216 reg_val &= 0xffffff00;
7217 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007218 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007219
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007220 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007221 reg_val &= 0x8cffffff;
7222 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007223 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007224
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007225 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007226 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007227 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007228
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007229 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007230 reg_val &= 0x00ffffff;
7231 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007232 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007233}
7234
Daniel Vetterb5518422013-05-03 11:49:48 +02007235static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7236 struct intel_link_m_n *m_n)
7237{
7238 struct drm_device *dev = crtc->base.dev;
7239 struct drm_i915_private *dev_priv = dev->dev_private;
7240 int pipe = crtc->pipe;
7241
Daniel Vettere3b95f12013-05-03 11:49:49 +02007242 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7243 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7244 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7245 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007246}
7247
7248static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007249 struct intel_link_m_n *m_n,
7250 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007251{
7252 struct drm_device *dev = crtc->base.dev;
7253 struct drm_i915_private *dev_priv = dev->dev_private;
7254 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007255 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007256
7257 if (INTEL_INFO(dev)->gen >= 5) {
7258 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7259 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7260 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7261 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007262 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7263 * for gen < 8) and if DRRS is supported (to make sure the
7264 * registers are not unnecessarily accessed).
7265 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307266 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007267 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007268 I915_WRITE(PIPE_DATA_M2(transcoder),
7269 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7270 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7271 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7272 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7273 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007274 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007275 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7276 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7277 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7278 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007279 }
7280}
7281
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307282void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007283{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307284 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7285
7286 if (m_n == M1_N1) {
7287 dp_m_n = &crtc->config->dp_m_n;
7288 dp_m2_n2 = &crtc->config->dp_m2_n2;
7289 } else if (m_n == M2_N2) {
7290
7291 /*
7292 * M2_N2 registers are not supported. Hence m2_n2 divider value
7293 * needs to be programmed into M1_N1.
7294 */
7295 dp_m_n = &crtc->config->dp_m2_n2;
7296 } else {
7297 DRM_ERROR("Unsupported divider value\n");
7298 return;
7299 }
7300
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007301 if (crtc->config->has_pch_encoder)
7302 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007303 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307304 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007305}
7306
Daniel Vetter251ac862015-06-18 10:30:24 +02007307static void vlv_compute_dpll(struct intel_crtc *crtc,
7308 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007309{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007310 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007311 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007312 if (crtc->pipe != PIPE_A)
7313 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007314
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007315 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007316 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007317 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7318 DPLL_EXT_BUFFER_ENABLE_VLV;
7319
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007320 pipe_config->dpll_hw_state.dpll_md =
7321 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7322}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007323
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007324static void chv_compute_dpll(struct intel_crtc *crtc,
7325 struct intel_crtc_state *pipe_config)
7326{
7327 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007328 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007329 if (crtc->pipe != PIPE_A)
7330 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7331
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007332 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007333 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007334 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7335
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02007336 pipe_config->dpll_hw_state.dpll_md =
7337 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007338}
7339
Ville Syrjäläd288f652014-10-28 13:20:22 +02007340static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007341 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007342{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007343 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007344 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007345 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007346 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007347 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007348 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007349
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007350 /* Enable Refclk */
7351 I915_WRITE(DPLL(pipe),
7352 pipe_config->dpll_hw_state.dpll &
7353 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7354
7355 /* No need to actually set up the DPLL with DSI */
7356 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7357 return;
7358
Ville Syrjäläa5805162015-05-26 20:42:30 +03007359 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007360
Ville Syrjäläd288f652014-10-28 13:20:22 +02007361 bestn = pipe_config->dpll.n;
7362 bestm1 = pipe_config->dpll.m1;
7363 bestm2 = pipe_config->dpll.m2;
7364 bestp1 = pipe_config->dpll.p1;
7365 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007366
Jesse Barnes89b667f2013-04-18 14:51:36 -07007367 /* See eDP HDMI DPIO driver vbios notes doc */
7368
7369 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007370 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007371 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007372
7373 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007374 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007375
7376 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007377 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007378 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007379 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007380
7381 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007382 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007383
7384 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007385 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7386 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7387 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007388 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007389
7390 /*
7391 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7392 * but we don't support that).
7393 * Note: don't use the DAC post divider as it seems unstable.
7394 */
7395 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007396 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007397
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007398 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007399 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007400
Jesse Barnes89b667f2013-04-18 14:51:36 -07007401 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007402 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007403 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7404 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007405 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007406 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007407 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007408 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007409 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007410
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007411 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007412 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007413 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007414 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007415 0x0df40000);
7416 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007417 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007418 0x0df70000);
7419 } else { /* HDMI or VGA */
7420 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007421 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007422 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007423 0x0df70000);
7424 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007425 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007426 0x0df40000);
7427 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007428
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007429 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007430 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007431 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7432 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007433 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007434 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007435
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007436 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007437 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007438}
7439
Ville Syrjäläd288f652014-10-28 13:20:22 +02007440static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007441 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007442{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007443 struct drm_device *dev = crtc->base.dev;
7444 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007445 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007446 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307447 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007448 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307449 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307450 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007451
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007452 /* Enable Refclk and SSC */
7453 I915_WRITE(DPLL(pipe),
7454 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7455
7456 /* No need to actually set up the DPLL with DSI */
7457 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7458 return;
7459
Ville Syrjäläd288f652014-10-28 13:20:22 +02007460 bestn = pipe_config->dpll.n;
7461 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7462 bestm1 = pipe_config->dpll.m1;
7463 bestm2 = pipe_config->dpll.m2 >> 22;
7464 bestp1 = pipe_config->dpll.p1;
7465 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307466 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307467 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307468 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007469
Ville Syrjäläa5805162015-05-26 20:42:30 +03007470 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007471
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007472 /* p1 and p2 divider */
7473 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7474 5 << DPIO_CHV_S1_DIV_SHIFT |
7475 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7476 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7477 1 << DPIO_CHV_K_DIV_SHIFT);
7478
7479 /* Feedback post-divider - m2 */
7480 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7481
7482 /* Feedback refclk divider - n and m1 */
7483 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7484 DPIO_CHV_M1_DIV_BY_2 |
7485 1 << DPIO_CHV_N_DIV_SHIFT);
7486
7487 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007488 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007489
7490 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307491 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7492 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7493 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7494 if (bestm2_frac)
7495 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7496 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007497
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307498 /* Program digital lock detect threshold */
7499 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7500 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7501 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7502 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7503 if (!bestm2_frac)
7504 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7505 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7506
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007507 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307508 if (vco == 5400000) {
7509 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7510 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7511 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7512 tribuf_calcntr = 0x9;
7513 } else if (vco <= 6200000) {
7514 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7515 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7516 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7517 tribuf_calcntr = 0x9;
7518 } else if (vco <= 6480000) {
7519 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7520 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7521 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7522 tribuf_calcntr = 0x8;
7523 } else {
7524 /* Not supported. Apply the same limits as in the max case */
7525 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7526 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7527 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7528 tribuf_calcntr = 0;
7529 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007530 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7531
Ville Syrjälä968040b2015-03-11 22:52:08 +02007532 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307533 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7534 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7535 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7536
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007537 /* AFC Recal */
7538 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7539 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7540 DPIO_AFC_RECAL);
7541
Ville Syrjäläa5805162015-05-26 20:42:30 +03007542 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007543}
7544
Ville Syrjäläd288f652014-10-28 13:20:22 +02007545/**
7546 * vlv_force_pll_on - forcibly enable just the PLL
7547 * @dev_priv: i915 private structure
7548 * @pipe: pipe PLL to enable
7549 * @dpll: PLL configuration
7550 *
7551 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7552 * in cases where we need the PLL enabled even when @pipe is not going to
7553 * be enabled.
7554 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007555int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7556 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007557{
7558 struct intel_crtc *crtc =
7559 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007560 struct intel_crtc_state *pipe_config;
7561
7562 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7563 if (!pipe_config)
7564 return -ENOMEM;
7565
7566 pipe_config->base.crtc = &crtc->base;
7567 pipe_config->pixel_multiplier = 1;
7568 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007569
7570 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007571 chv_compute_dpll(crtc, pipe_config);
7572 chv_prepare_pll(crtc, pipe_config);
7573 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007574 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007575 vlv_compute_dpll(crtc, pipe_config);
7576 vlv_prepare_pll(crtc, pipe_config);
7577 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007578 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007579
7580 kfree(pipe_config);
7581
7582 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007583}
7584
7585/**
7586 * vlv_force_pll_off - forcibly disable just the PLL
7587 * @dev_priv: i915 private structure
7588 * @pipe: pipe PLL to disable
7589 *
7590 * Disable the PLL for @pipe. To be used in cases where we need
7591 * the PLL enabled even when @pipe is not going to be enabled.
7592 */
7593void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7594{
7595 if (IS_CHERRYVIEW(dev))
7596 chv_disable_pll(to_i915(dev), pipe);
7597 else
7598 vlv_disable_pll(to_i915(dev), pipe);
7599}
7600
Daniel Vetter251ac862015-06-18 10:30:24 +02007601static void i9xx_compute_dpll(struct intel_crtc *crtc,
7602 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007603 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007604{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007605 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007606 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007607 u32 dpll;
7608 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007609 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007610
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007611 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307612
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007613 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7614 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007615
7616 dpll = DPLL_VGA_MODE_DIS;
7617
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007618 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007619 dpll |= DPLLB_MODE_LVDS;
7620 else
7621 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007622
Daniel Vetteref1b4602013-06-01 17:17:04 +02007623 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007624 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007625 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007626 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007627
7628 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007629 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007630
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007631 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007632 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007633
7634 /* compute bitmask from p1 value */
7635 if (IS_PINEVIEW(dev))
7636 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7637 else {
7638 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7639 if (IS_G4X(dev) && reduced_clock)
7640 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7641 }
7642 switch (clock->p2) {
7643 case 5:
7644 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7645 break;
7646 case 7:
7647 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7648 break;
7649 case 10:
7650 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7651 break;
7652 case 14:
7653 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7654 break;
7655 }
7656 if (INTEL_INFO(dev)->gen >= 4)
7657 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7658
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007659 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007660 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007661 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007662 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007663 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7664 else
7665 dpll |= PLL_REF_INPUT_DREFCLK;
7666
7667 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007668 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007669
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007670 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007671 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007672 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007673 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007674 }
7675}
7676
Daniel Vetter251ac862015-06-18 10:30:24 +02007677static void i8xx_compute_dpll(struct intel_crtc *crtc,
7678 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007679 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007680{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007681 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007682 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007683 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007684 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007685
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007686 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307687
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007688 dpll = DPLL_VGA_MODE_DIS;
7689
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007690 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007691 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7692 } else {
7693 if (clock->p1 == 2)
7694 dpll |= PLL_P1_DIVIDE_BY_TWO;
7695 else
7696 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7697 if (clock->p2 == 4)
7698 dpll |= PLL_P2_DIVIDE_BY_4;
7699 }
7700
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007701 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007702 dpll |= DPLL_DVO_2X_MODE;
7703
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007704 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007705 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007706 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7707 else
7708 dpll |= PLL_REF_INPUT_DREFCLK;
7709
7710 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007711 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007712}
7713
Daniel Vetter8a654f32013-06-01 17:16:22 +02007714static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007715{
7716 struct drm_device *dev = intel_crtc->base.dev;
7717 struct drm_i915_private *dev_priv = dev->dev_private;
7718 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007719 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007720 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007721 uint32_t crtc_vtotal, crtc_vblank_end;
7722 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007723
7724 /* We need to be careful not to changed the adjusted mode, for otherwise
7725 * the hw state checker will get angry at the mismatch. */
7726 crtc_vtotal = adjusted_mode->crtc_vtotal;
7727 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007728
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007729 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007730 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007731 crtc_vtotal -= 1;
7732 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007733
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007734 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007735 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7736 else
7737 vsyncshift = adjusted_mode->crtc_hsync_start -
7738 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007739 if (vsyncshift < 0)
7740 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007741 }
7742
7743 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007744 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007745
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007746 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007747 (adjusted_mode->crtc_hdisplay - 1) |
7748 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007749 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007750 (adjusted_mode->crtc_hblank_start - 1) |
7751 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007752 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007753 (adjusted_mode->crtc_hsync_start - 1) |
7754 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7755
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007756 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007757 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007758 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007759 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007760 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007761 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007762 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007763 (adjusted_mode->crtc_vsync_start - 1) |
7764 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7765
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007766 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7767 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7768 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7769 * bits. */
7770 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7771 (pipe == PIPE_B || pipe == PIPE_C))
7772 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7773
Jani Nikulabc58be62016-03-18 17:05:39 +02007774}
7775
7776static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7777{
7778 struct drm_device *dev = intel_crtc->base.dev;
7779 struct drm_i915_private *dev_priv = dev->dev_private;
7780 enum pipe pipe = intel_crtc->pipe;
7781
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007782 /* pipesrc controls the size that is scaled from, which should
7783 * always be the user's requested size.
7784 */
7785 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007786 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7787 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007788}
7789
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007790static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007791 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007792{
7793 struct drm_device *dev = crtc->base.dev;
7794 struct drm_i915_private *dev_priv = dev->dev_private;
7795 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7796 uint32_t tmp;
7797
7798 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007799 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7800 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007801 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007802 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7803 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007804 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007805 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7806 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007807
7808 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007809 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7810 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007811 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007812 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7813 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007814 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007815 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7816 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007817
7818 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007819 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7820 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7821 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007822 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007823}
7824
7825static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7826 struct intel_crtc_state *pipe_config)
7827{
7828 struct drm_device *dev = crtc->base.dev;
7829 struct drm_i915_private *dev_priv = dev->dev_private;
7830 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007831
7832 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007833 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7834 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7835
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007836 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7837 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007838}
7839
Daniel Vetterf6a83282014-02-11 15:28:57 -08007840void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007841 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007842{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007843 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7844 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7845 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7846 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007847
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007848 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7849 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7850 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7851 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007852
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007853 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007854 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007855
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007856 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7857 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007858
7859 mode->hsync = drm_mode_hsync(mode);
7860 mode->vrefresh = drm_mode_vrefresh(mode);
7861 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007862}
7863
Daniel Vetter84b046f2013-02-19 18:48:54 +01007864static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7865{
7866 struct drm_device *dev = intel_crtc->base.dev;
7867 struct drm_i915_private *dev_priv = dev->dev_private;
7868 uint32_t pipeconf;
7869
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007870 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007871
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007872 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7873 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7874 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007875
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007876 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007877 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007878
Daniel Vetterff9ce462013-04-24 14:57:17 +02007879 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007880 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007881 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007882 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007883 pipeconf |= PIPECONF_DITHER_EN |
7884 PIPECONF_DITHER_TYPE_SP;
7885
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007886 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007887 case 18:
7888 pipeconf |= PIPECONF_6BPC;
7889 break;
7890 case 24:
7891 pipeconf |= PIPECONF_8BPC;
7892 break;
7893 case 30:
7894 pipeconf |= PIPECONF_10BPC;
7895 break;
7896 default:
7897 /* Case prevented by intel_choose_pipe_bpp_dither. */
7898 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007899 }
7900 }
7901
7902 if (HAS_PIPE_CXSR(dev)) {
7903 if (intel_crtc->lowfreq_avail) {
7904 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7905 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7906 } else {
7907 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007908 }
7909 }
7910
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007911 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007912 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007913 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007914 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7915 else
7916 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7917 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007918 pipeconf |= PIPECONF_PROGRESSIVE;
7919
Wayne Boyer666a4532015-12-09 12:29:35 -08007920 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7921 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007922 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007923
Daniel Vetter84b046f2013-02-19 18:48:54 +01007924 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7925 POSTING_READ(PIPECONF(intel_crtc->pipe));
7926}
7927
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007928static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7929 struct intel_crtc_state *crtc_state)
7930{
7931 struct drm_device *dev = crtc->base.dev;
7932 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007933 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007934 int refclk = 48000;
7935
7936 memset(&crtc_state->dpll_hw_state, 0,
7937 sizeof(crtc_state->dpll_hw_state));
7938
7939 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7940 if (intel_panel_use_ssc(dev_priv)) {
7941 refclk = dev_priv->vbt.lvds_ssc_freq;
7942 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7943 }
7944
7945 limit = &intel_limits_i8xx_lvds;
7946 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7947 limit = &intel_limits_i8xx_dvo;
7948 } else {
7949 limit = &intel_limits_i8xx_dac;
7950 }
7951
7952 if (!crtc_state->clock_set &&
7953 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7954 refclk, NULL, &crtc_state->dpll)) {
7955 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7956 return -EINVAL;
7957 }
7958
7959 i8xx_compute_dpll(crtc, crtc_state, NULL);
7960
7961 return 0;
7962}
7963
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007964static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7965 struct intel_crtc_state *crtc_state)
7966{
7967 struct drm_device *dev = crtc->base.dev;
7968 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007969 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007970 int refclk = 96000;
7971
7972 memset(&crtc_state->dpll_hw_state, 0,
7973 sizeof(crtc_state->dpll_hw_state));
7974
7975 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7976 if (intel_panel_use_ssc(dev_priv)) {
7977 refclk = dev_priv->vbt.lvds_ssc_freq;
7978 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7979 }
7980
7981 if (intel_is_dual_link_lvds(dev))
7982 limit = &intel_limits_g4x_dual_channel_lvds;
7983 else
7984 limit = &intel_limits_g4x_single_channel_lvds;
7985 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7986 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7987 limit = &intel_limits_g4x_hdmi;
7988 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7989 limit = &intel_limits_g4x_sdvo;
7990 } else {
7991 /* The option is for other outputs */
7992 limit = &intel_limits_i9xx_sdvo;
7993 }
7994
7995 if (!crtc_state->clock_set &&
7996 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7997 refclk, NULL, &crtc_state->dpll)) {
7998 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7999 return -EINVAL;
8000 }
8001
8002 i9xx_compute_dpll(crtc, crtc_state, NULL);
8003
8004 return 0;
8005}
8006
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008007static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8008 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008009{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008010 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008011 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008012 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008013 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008014
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008015 memset(&crtc_state->dpll_hw_state, 0,
8016 sizeof(crtc_state->dpll_hw_state));
8017
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008018 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8019 if (intel_panel_use_ssc(dev_priv)) {
8020 refclk = dev_priv->vbt.lvds_ssc_freq;
8021 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8022 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008023
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008024 limit = &intel_limits_pineview_lvds;
8025 } else {
8026 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008027 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008028
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008029 if (!crtc_state->clock_set &&
8030 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8031 refclk, NULL, &crtc_state->dpll)) {
8032 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8033 return -EINVAL;
8034 }
8035
8036 i9xx_compute_dpll(crtc, crtc_state, NULL);
8037
8038 return 0;
8039}
8040
8041static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8042 struct intel_crtc_state *crtc_state)
8043{
8044 struct drm_device *dev = crtc->base.dev;
8045 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008046 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008047 int refclk = 96000;
8048
8049 memset(&crtc_state->dpll_hw_state, 0,
8050 sizeof(crtc_state->dpll_hw_state));
8051
8052 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8053 if (intel_panel_use_ssc(dev_priv)) {
8054 refclk = dev_priv->vbt.lvds_ssc_freq;
8055 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008056 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008057
8058 limit = &intel_limits_i9xx_lvds;
8059 } else {
8060 limit = &intel_limits_i9xx_sdvo;
8061 }
8062
8063 if (!crtc_state->clock_set &&
8064 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8065 refclk, NULL, &crtc_state->dpll)) {
8066 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8067 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008068 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008069
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008070 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008071
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008072 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008073}
8074
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008075static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8076 struct intel_crtc_state *crtc_state)
8077{
8078 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008079 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008080
8081 memset(&crtc_state->dpll_hw_state, 0,
8082 sizeof(crtc_state->dpll_hw_state));
8083
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008084 if (!crtc_state->clock_set &&
8085 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8086 refclk, NULL, &crtc_state->dpll)) {
8087 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8088 return -EINVAL;
8089 }
8090
8091 chv_compute_dpll(crtc, crtc_state);
8092
8093 return 0;
8094}
8095
8096static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8097 struct intel_crtc_state *crtc_state)
8098{
8099 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008100 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008101
8102 memset(&crtc_state->dpll_hw_state, 0,
8103 sizeof(crtc_state->dpll_hw_state));
8104
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008105 if (!crtc_state->clock_set &&
8106 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8107 refclk, NULL, &crtc_state->dpll)) {
8108 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8109 return -EINVAL;
8110 }
8111
8112 vlv_compute_dpll(crtc, crtc_state);
8113
8114 return 0;
8115}
8116
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008117static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008118 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008119{
8120 struct drm_device *dev = crtc->base.dev;
8121 struct drm_i915_private *dev_priv = dev->dev_private;
8122 uint32_t tmp;
8123
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008124 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8125 return;
8126
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008127 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008128 if (!(tmp & PFIT_ENABLE))
8129 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008130
Daniel Vetter06922822013-07-11 13:35:40 +02008131 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008132 if (INTEL_INFO(dev)->gen < 4) {
8133 if (crtc->pipe != PIPE_B)
8134 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008135 } else {
8136 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8137 return;
8138 }
8139
Daniel Vetter06922822013-07-11 13:35:40 +02008140 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008141 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008142}
8143
Jesse Barnesacbec812013-09-20 11:29:32 -07008144static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008145 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008146{
8147 struct drm_device *dev = crtc->base.dev;
8148 struct drm_i915_private *dev_priv = dev->dev_private;
8149 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008150 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008151 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008152 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008153
Ville Syrjäläb5219732016-03-15 16:40:01 +02008154 /* In case of DSI, DPLL will not be used */
8155 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308156 return;
8157
Ville Syrjäläa5805162015-05-26 20:42:30 +03008158 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008159 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008160 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008161
8162 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8163 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8164 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8165 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8166 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8167
Imre Deakdccbea32015-06-22 23:35:51 +03008168 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008169}
8170
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008171static void
8172i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8173 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008174{
8175 struct drm_device *dev = crtc->base.dev;
8176 struct drm_i915_private *dev_priv = dev->dev_private;
8177 u32 val, base, offset;
8178 int pipe = crtc->pipe, plane = crtc->plane;
8179 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008180 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008181 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008182 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008183
Damien Lespiau42a7b082015-02-05 19:35:13 +00008184 val = I915_READ(DSPCNTR(plane));
8185 if (!(val & DISPLAY_PLANE_ENABLE))
8186 return;
8187
Damien Lespiaud9806c92015-01-21 14:07:19 +00008188 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008189 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008190 DRM_DEBUG_KMS("failed to alloc fb\n");
8191 return;
8192 }
8193
Damien Lespiau1b842c82015-01-21 13:50:54 +00008194 fb = &intel_fb->base;
8195
Daniel Vetter18c52472015-02-10 17:16:09 +00008196 if (INTEL_INFO(dev)->gen >= 4) {
8197 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008198 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008199 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8200 }
8201 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008202
8203 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008204 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008205 fb->pixel_format = fourcc;
8206 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008207
8208 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008209 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008210 offset = I915_READ(DSPTILEOFF(plane));
8211 else
8212 offset = I915_READ(DSPLINOFF(plane));
8213 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8214 } else {
8215 base = I915_READ(DSPADDR(plane));
8216 }
8217 plane_config->base = base;
8218
8219 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008220 fb->width = ((val >> 16) & 0xfff) + 1;
8221 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008222
8223 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008224 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008225
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008226 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008227 fb->pixel_format,
8228 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008229
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008230 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008231
Damien Lespiau2844a922015-01-20 12:51:48 +00008232 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8233 pipe_name(pipe), plane, fb->width, fb->height,
8234 fb->bits_per_pixel, base, fb->pitches[0],
8235 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008236
Damien Lespiau2d140302015-02-05 17:22:18 +00008237 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008238}
8239
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008240static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008241 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008242{
8243 struct drm_device *dev = crtc->base.dev;
8244 struct drm_i915_private *dev_priv = dev->dev_private;
8245 int pipe = pipe_config->cpu_transcoder;
8246 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008247 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008248 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008249 int refclk = 100000;
8250
Ville Syrjäläb5219732016-03-15 16:40:01 +02008251 /* In case of DSI, DPLL will not be used */
8252 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8253 return;
8254
Ville Syrjäläa5805162015-05-26 20:42:30 +03008255 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008256 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8257 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8258 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8259 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008260 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008261 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008262
8263 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008264 clock.m2 = (pll_dw0 & 0xff) << 22;
8265 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8266 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008267 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8268 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8269 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8270
Imre Deakdccbea32015-06-22 23:35:51 +03008271 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008272}
8273
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008274static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008275 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008276{
8277 struct drm_device *dev = crtc->base.dev;
8278 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008279 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008280 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008281 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008282
Imre Deak17290502016-02-12 18:55:11 +02008283 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8284 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008285 return false;
8286
Daniel Vettere143a212013-07-04 12:01:15 +02008287 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008288 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008289
Imre Deak17290502016-02-12 18:55:11 +02008290 ret = false;
8291
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008292 tmp = I915_READ(PIPECONF(crtc->pipe));
8293 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008294 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008295
Wayne Boyer666a4532015-12-09 12:29:35 -08008296 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008297 switch (tmp & PIPECONF_BPC_MASK) {
8298 case PIPECONF_6BPC:
8299 pipe_config->pipe_bpp = 18;
8300 break;
8301 case PIPECONF_8BPC:
8302 pipe_config->pipe_bpp = 24;
8303 break;
8304 case PIPECONF_10BPC:
8305 pipe_config->pipe_bpp = 30;
8306 break;
8307 default:
8308 break;
8309 }
8310 }
8311
Wayne Boyer666a4532015-12-09 12:29:35 -08008312 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8313 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008314 pipe_config->limited_color_range = true;
8315
Ville Syrjälä282740f2013-09-04 18:30:03 +03008316 if (INTEL_INFO(dev)->gen < 4)
8317 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8318
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008319 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008320 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008321
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008322 i9xx_get_pfit_config(crtc, pipe_config);
8323
Daniel Vetter6c49f242013-06-06 12:45:25 +02008324 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008325 /* No way to read it out on pipes B and C */
8326 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8327 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8328 else
8329 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008330 pipe_config->pixel_multiplier =
8331 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8332 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008333 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008334 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8335 tmp = I915_READ(DPLL(crtc->pipe));
8336 pipe_config->pixel_multiplier =
8337 ((tmp & SDVO_MULTIPLIER_MASK)
8338 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8339 } else {
8340 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8341 * port and will be fixed up in the encoder->get_config
8342 * function. */
8343 pipe_config->pixel_multiplier = 1;
8344 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008345 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008346 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008347 /*
8348 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8349 * on 830. Filter it out here so that we don't
8350 * report errors due to that.
8351 */
8352 if (IS_I830(dev))
8353 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8354
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008355 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8356 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008357 } else {
8358 /* Mask out read-only status bits. */
8359 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8360 DPLL_PORTC_READY_MASK |
8361 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008362 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008363
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008364 if (IS_CHERRYVIEW(dev))
8365 chv_crtc_clock_get(crtc, pipe_config);
8366 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008367 vlv_crtc_clock_get(crtc, pipe_config);
8368 else
8369 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008370
Ville Syrjälä0f646142015-08-26 19:39:18 +03008371 /*
8372 * Normally the dotclock is filled in by the encoder .get_config()
8373 * but in case the pipe is enabled w/o any ports we need a sane
8374 * default.
8375 */
8376 pipe_config->base.adjusted_mode.crtc_clock =
8377 pipe_config->port_clock / pipe_config->pixel_multiplier;
8378
Imre Deak17290502016-02-12 18:55:11 +02008379 ret = true;
8380
8381out:
8382 intel_display_power_put(dev_priv, power_domain);
8383
8384 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008385}
8386
Paulo Zanonidde86e22012-12-01 12:04:25 -02008387static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008388{
8389 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008390 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008391 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008392 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008393 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008394 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008395 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008396 bool has_ck505 = false;
8397 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008398 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008399
8400 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008401 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008402 switch (encoder->type) {
8403 case INTEL_OUTPUT_LVDS:
8404 has_panel = true;
8405 has_lvds = true;
8406 break;
8407 case INTEL_OUTPUT_EDP:
8408 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008409 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008410 has_cpu_edp = true;
8411 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008412 default:
8413 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008414 }
8415 }
8416
Keith Packard99eb6a02011-09-26 14:29:12 -07008417 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008418 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008419 can_ssc = has_ck505;
8420 } else {
8421 has_ck505 = false;
8422 can_ssc = true;
8423 }
8424
Lyude1c1a24d2016-06-14 11:04:09 -04008425 /* Check if any DPLLs are using the SSC source */
8426 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8427 u32 temp = I915_READ(PCH_DPLL(i));
8428
8429 if (!(temp & DPLL_VCO_ENABLE))
8430 continue;
8431
8432 if ((temp & PLL_REF_INPUT_MASK) ==
8433 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8434 using_ssc_source = true;
8435 break;
8436 }
8437 }
8438
8439 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8440 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008441
8442 /* Ironlake: try to setup display ref clock before DPLL
8443 * enabling. This is only under driver's control after
8444 * PCH B stepping, previous chipset stepping should be
8445 * ignoring this setting.
8446 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008447 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008448
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008449 /* As we must carefully and slowly disable/enable each source in turn,
8450 * compute the final state we want first and check if we need to
8451 * make any changes at all.
8452 */
8453 final = val;
8454 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008455 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008456 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008457 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008458 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8459
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008460 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008461 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008462 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008463
Keith Packard199e5d72011-09-22 12:01:57 -07008464 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008465 final |= DREF_SSC_SOURCE_ENABLE;
8466
8467 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8468 final |= DREF_SSC1_ENABLE;
8469
8470 if (has_cpu_edp) {
8471 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8472 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8473 else
8474 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8475 } else
8476 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04008477 } else if (using_ssc_source) {
8478 final |= DREF_SSC_SOURCE_ENABLE;
8479 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008480 }
8481
8482 if (final == val)
8483 return;
8484
8485 /* Always enable nonspread source */
8486 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8487
8488 if (has_ck505)
8489 val |= DREF_NONSPREAD_CK505_ENABLE;
8490 else
8491 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8492
8493 if (has_panel) {
8494 val &= ~DREF_SSC_SOURCE_MASK;
8495 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008496
Keith Packard199e5d72011-09-22 12:01:57 -07008497 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008498 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008499 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008500 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008501 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008502 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008503
8504 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008505 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008506 POSTING_READ(PCH_DREF_CONTROL);
8507 udelay(200);
8508
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008509 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008510
8511 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008512 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008513 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008514 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008515 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008516 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008517 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008518 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008519 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008520
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008521 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008522 POSTING_READ(PCH_DREF_CONTROL);
8523 udelay(200);
8524 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04008525 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008526
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008527 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008528
8529 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008530 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008531
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008532 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008533 POSTING_READ(PCH_DREF_CONTROL);
8534 udelay(200);
8535
Lyude1c1a24d2016-06-14 11:04:09 -04008536 if (!using_ssc_source) {
8537 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008538
Lyude1c1a24d2016-06-14 11:04:09 -04008539 /* Turn off the SSC source */
8540 val &= ~DREF_SSC_SOURCE_MASK;
8541 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008542
Lyude1c1a24d2016-06-14 11:04:09 -04008543 /* Turn off SSC1 */
8544 val &= ~DREF_SSC1_ENABLE;
8545
8546 I915_WRITE(PCH_DREF_CONTROL, val);
8547 POSTING_READ(PCH_DREF_CONTROL);
8548 udelay(200);
8549 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07008550 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008551
8552 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008553}
8554
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008555static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008556{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008557 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008558
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008559 tmp = I915_READ(SOUTH_CHICKEN2);
8560 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8561 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008562
Imre Deakcf3598c2016-06-28 13:37:31 +03008563 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
8564 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008565 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008566
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008567 tmp = I915_READ(SOUTH_CHICKEN2);
8568 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8569 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008570
Imre Deakcf3598c2016-06-28 13:37:31 +03008571 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
8572 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008573 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008574}
8575
8576/* WaMPhyProgramming:hsw */
8577static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8578{
8579 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008580
8581 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8582 tmp &= ~(0xFF << 24);
8583 tmp |= (0x12 << 24);
8584 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8585
Paulo Zanonidde86e22012-12-01 12:04:25 -02008586 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8587 tmp |= (1 << 11);
8588 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8589
8590 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8591 tmp |= (1 << 11);
8592 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8593
Paulo Zanonidde86e22012-12-01 12:04:25 -02008594 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8595 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8596 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8597
8598 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8599 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8600 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8601
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008602 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8603 tmp &= ~(7 << 13);
8604 tmp |= (5 << 13);
8605 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008606
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008607 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8608 tmp &= ~(7 << 13);
8609 tmp |= (5 << 13);
8610 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008611
8612 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8613 tmp &= ~0xFF;
8614 tmp |= 0x1C;
8615 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8616
8617 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8618 tmp &= ~0xFF;
8619 tmp |= 0x1C;
8620 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8621
8622 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8623 tmp &= ~(0xFF << 16);
8624 tmp |= (0x1C << 16);
8625 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8626
8627 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8628 tmp &= ~(0xFF << 16);
8629 tmp |= (0x1C << 16);
8630 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8631
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008632 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8633 tmp |= (1 << 27);
8634 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008635
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008636 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8637 tmp |= (1 << 27);
8638 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008639
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008640 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8641 tmp &= ~(0xF << 28);
8642 tmp |= (4 << 28);
8643 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008644
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008645 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8646 tmp &= ~(0xF << 28);
8647 tmp |= (4 << 28);
8648 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008649}
8650
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008651/* Implements 3 different sequences from BSpec chapter "Display iCLK
8652 * Programming" based on the parameters passed:
8653 * - Sequence to enable CLKOUT_DP
8654 * - Sequence to enable CLKOUT_DP without spread
8655 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8656 */
8657static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8658 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008659{
8660 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008661 uint32_t reg, tmp;
8662
8663 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8664 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008665 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008666 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008667
Ville Syrjäläa5805162015-05-26 20:42:30 +03008668 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008669
8670 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8671 tmp &= ~SBI_SSCCTL_DISABLE;
8672 tmp |= SBI_SSCCTL_PATHALT;
8673 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8674
8675 udelay(24);
8676
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008677 if (with_spread) {
8678 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8679 tmp &= ~SBI_SSCCTL_PATHALT;
8680 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008681
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008682 if (with_fdi) {
8683 lpt_reset_fdi_mphy(dev_priv);
8684 lpt_program_fdi_mphy(dev_priv);
8685 }
8686 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008687
Ville Syrjäläc2699522015-08-27 23:55:59 +03008688 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008689 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8690 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8691 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008692
Ville Syrjäläa5805162015-05-26 20:42:30 +03008693 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008694}
8695
Paulo Zanoni47701c32013-07-23 11:19:25 -03008696/* Sequence to disable CLKOUT_DP */
8697static void lpt_disable_clkout_dp(struct drm_device *dev)
8698{
8699 struct drm_i915_private *dev_priv = dev->dev_private;
8700 uint32_t reg, tmp;
8701
Ville Syrjäläa5805162015-05-26 20:42:30 +03008702 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008703
Ville Syrjäläc2699522015-08-27 23:55:59 +03008704 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008705 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8706 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8707 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8708
8709 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8710 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8711 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8712 tmp |= SBI_SSCCTL_PATHALT;
8713 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8714 udelay(32);
8715 }
8716 tmp |= SBI_SSCCTL_DISABLE;
8717 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8718 }
8719
Ville Syrjäläa5805162015-05-26 20:42:30 +03008720 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008721}
8722
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008723#define BEND_IDX(steps) ((50 + (steps)) / 5)
8724
8725static const uint16_t sscdivintphase[] = {
8726 [BEND_IDX( 50)] = 0x3B23,
8727 [BEND_IDX( 45)] = 0x3B23,
8728 [BEND_IDX( 40)] = 0x3C23,
8729 [BEND_IDX( 35)] = 0x3C23,
8730 [BEND_IDX( 30)] = 0x3D23,
8731 [BEND_IDX( 25)] = 0x3D23,
8732 [BEND_IDX( 20)] = 0x3E23,
8733 [BEND_IDX( 15)] = 0x3E23,
8734 [BEND_IDX( 10)] = 0x3F23,
8735 [BEND_IDX( 5)] = 0x3F23,
8736 [BEND_IDX( 0)] = 0x0025,
8737 [BEND_IDX( -5)] = 0x0025,
8738 [BEND_IDX(-10)] = 0x0125,
8739 [BEND_IDX(-15)] = 0x0125,
8740 [BEND_IDX(-20)] = 0x0225,
8741 [BEND_IDX(-25)] = 0x0225,
8742 [BEND_IDX(-30)] = 0x0325,
8743 [BEND_IDX(-35)] = 0x0325,
8744 [BEND_IDX(-40)] = 0x0425,
8745 [BEND_IDX(-45)] = 0x0425,
8746 [BEND_IDX(-50)] = 0x0525,
8747};
8748
8749/*
8750 * Bend CLKOUT_DP
8751 * steps -50 to 50 inclusive, in steps of 5
8752 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8753 * change in clock period = -(steps / 10) * 5.787 ps
8754 */
8755static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8756{
8757 uint32_t tmp;
8758 int idx = BEND_IDX(steps);
8759
8760 if (WARN_ON(steps % 5 != 0))
8761 return;
8762
8763 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8764 return;
8765
8766 mutex_lock(&dev_priv->sb_lock);
8767
8768 if (steps % 10 != 0)
8769 tmp = 0xAAAAAAAB;
8770 else
8771 tmp = 0x00000000;
8772 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8773
8774 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8775 tmp &= 0xffff0000;
8776 tmp |= sscdivintphase[idx];
8777 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8778
8779 mutex_unlock(&dev_priv->sb_lock);
8780}
8781
8782#undef BEND_IDX
8783
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008784static void lpt_init_pch_refclk(struct drm_device *dev)
8785{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008786 struct intel_encoder *encoder;
8787 bool has_vga = false;
8788
Damien Lespiaub2784e12014-08-05 11:29:37 +01008789 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008790 switch (encoder->type) {
8791 case INTEL_OUTPUT_ANALOG:
8792 has_vga = true;
8793 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008794 default:
8795 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008796 }
8797 }
8798
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008799 if (has_vga) {
8800 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008801 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008802 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008803 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008804 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008805}
8806
Paulo Zanonidde86e22012-12-01 12:04:25 -02008807/*
8808 * Initialize reference clocks when the driver loads
8809 */
8810void intel_init_pch_refclk(struct drm_device *dev)
8811{
8812 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8813 ironlake_init_pch_refclk(dev);
8814 else if (HAS_PCH_LPT(dev))
8815 lpt_init_pch_refclk(dev);
8816}
8817
Daniel Vetter6ff93602013-04-19 11:24:36 +02008818static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008819{
8820 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8822 int pipe = intel_crtc->pipe;
8823 uint32_t val;
8824
Daniel Vetter78114072013-06-13 00:54:57 +02008825 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008826
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008827 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008828 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008829 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008830 break;
8831 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008832 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008833 break;
8834 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008835 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008836 break;
8837 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008838 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008839 break;
8840 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008841 /* Case prevented by intel_choose_pipe_bpp_dither. */
8842 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008843 }
8844
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008845 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008846 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8847
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008848 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008849 val |= PIPECONF_INTERLACED_ILK;
8850 else
8851 val |= PIPECONF_PROGRESSIVE;
8852
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008853 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008854 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008855
Paulo Zanonic8203562012-09-12 10:06:29 -03008856 I915_WRITE(PIPECONF(pipe), val);
8857 POSTING_READ(PIPECONF(pipe));
8858}
8859
Daniel Vetter6ff93602013-04-19 11:24:36 +02008860static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008861{
Jani Nikula391bf042016-03-18 17:05:40 +02008862 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008864 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008865 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008866
Jani Nikula391bf042016-03-18 17:05:40 +02008867 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008868 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8869
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008870 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008871 val |= PIPECONF_INTERLACED_ILK;
8872 else
8873 val |= PIPECONF_PROGRESSIVE;
8874
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008875 I915_WRITE(PIPECONF(cpu_transcoder), val);
8876 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008877}
8878
Jani Nikula391bf042016-03-18 17:05:40 +02008879static void haswell_set_pipemisc(struct drm_crtc *crtc)
8880{
8881 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8883
8884 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8885 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008887 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008888 case 18:
8889 val |= PIPEMISC_DITHER_6_BPC;
8890 break;
8891 case 24:
8892 val |= PIPEMISC_DITHER_8_BPC;
8893 break;
8894 case 30:
8895 val |= PIPEMISC_DITHER_10_BPC;
8896 break;
8897 case 36:
8898 val |= PIPEMISC_DITHER_12_BPC;
8899 break;
8900 default:
8901 /* Case prevented by pipe_config_set_bpp. */
8902 BUG();
8903 }
8904
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008905 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008906 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8907
Jani Nikula391bf042016-03-18 17:05:40 +02008908 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008909 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008910}
8911
Paulo Zanonid4b19312012-11-29 11:29:32 -02008912int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8913{
8914 /*
8915 * Account for spread spectrum to avoid
8916 * oversubscribing the link. Max center spread
8917 * is 2.5%; use 5% for safety's sake.
8918 */
8919 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008920 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008921}
8922
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008923static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008924{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008925 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008926}
8927
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008928static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8929 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008930 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008931{
8932 struct drm_crtc *crtc = &intel_crtc->base;
8933 struct drm_device *dev = crtc->dev;
8934 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008935 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008936 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008937 struct drm_connector_state *connector_state;
8938 struct intel_encoder *encoder;
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008939 u32 dpll, fp, fp2;
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008940 int factor, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008941 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008942
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008943 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008944 if (connector_state->crtc != crtc_state->base.crtc)
8945 continue;
8946
8947 encoder = to_intel_encoder(connector_state->best_encoder);
8948
8949 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008950 case INTEL_OUTPUT_LVDS:
8951 is_lvds = true;
8952 break;
8953 case INTEL_OUTPUT_SDVO:
8954 case INTEL_OUTPUT_HDMI:
8955 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008956 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008957 default:
8958 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008959 }
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008960 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008961
Chris Wilsonc1858122010-12-03 21:35:48 +00008962 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008963 factor = 21;
8964 if (is_lvds) {
8965 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008966 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008967 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008968 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008969 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008970 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008971
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008972 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008973
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008974 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8975 fp |= FP_CB_TUNE;
8976
8977 if (reduced_clock) {
8978 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8979
8980 if (reduced_clock->m < factor * reduced_clock->n)
8981 fp2 |= FP_CB_TUNE;
8982 } else {
8983 fp2 = fp;
8984 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008985
Chris Wilson5eddb702010-09-11 13:48:45 +01008986 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008987
Eric Anholta07d6782011-03-30 13:01:08 -07008988 if (is_lvds)
8989 dpll |= DPLLB_MODE_LVDS;
8990 else
8991 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008992
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008993 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008994 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008995
8996 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008997 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008998 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008999 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009000
Eric Anholta07d6782011-03-30 13:01:08 -07009001 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009002 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009003 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009004 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009005
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009006 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009007 case 5:
9008 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9009 break;
9010 case 7:
9011 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9012 break;
9013 case 10:
9014 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9015 break;
9016 case 14:
9017 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9018 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009019 }
9020
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02009021 if (is_lvds && intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009022 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009023 else
9024 dpll |= PLL_REF_INPUT_DREFCLK;
9025
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009026 dpll |= DPLL_VCO_ENABLE;
9027
9028 crtc_state->dpll_hw_state.dpll = dpll;
9029 crtc_state->dpll_hw_state.fp0 = fp;
9030 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009031}
9032
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009033static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9034 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009035{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009036 struct drm_device *dev = crtc->base.dev;
9037 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009038 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009039 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009040 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009041 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009042 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009043
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009044 memset(&crtc_state->dpll_hw_state, 0,
9045 sizeof(crtc_state->dpll_hw_state));
9046
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009047 crtc->lowfreq_avail = false;
9048
9049 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9050 if (!crtc_state->has_pch_encoder)
9051 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009052
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009053 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
9054 if (intel_panel_use_ssc(dev_priv)) {
9055 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9056 dev_priv->vbt.lvds_ssc_freq);
9057 refclk = dev_priv->vbt.lvds_ssc_freq;
9058 }
9059
9060 if (intel_is_dual_link_lvds(dev)) {
9061 if (refclk == 100000)
9062 limit = &intel_limits_ironlake_dual_lvds_100m;
9063 else
9064 limit = &intel_limits_ironlake_dual_lvds;
9065 } else {
9066 if (refclk == 100000)
9067 limit = &intel_limits_ironlake_single_lvds_100m;
9068 else
9069 limit = &intel_limits_ironlake_single_lvds;
9070 }
9071 } else {
9072 limit = &intel_limits_ironlake_dac;
9073 }
9074
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009075 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009076 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9077 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009078 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9079 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009080 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009081
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009082 ironlake_compute_dpll(crtc, crtc_state,
9083 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009084
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009085 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9086 if (pll == NULL) {
9087 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9088 pipe_name(crtc->pipe));
9089 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009091
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009092 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9093 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009094 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009095
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009096 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009097}
9098
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009099static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9100 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009101{
9102 struct drm_device *dev = crtc->base.dev;
9103 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009104 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009105
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009106 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9107 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9108 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9109 & ~TU_SIZE_MASK;
9110 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9111 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9112 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9113}
9114
9115static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9116 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009117 struct intel_link_m_n *m_n,
9118 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009119{
9120 struct drm_device *dev = crtc->base.dev;
9121 struct drm_i915_private *dev_priv = dev->dev_private;
9122 enum pipe pipe = crtc->pipe;
9123
9124 if (INTEL_INFO(dev)->gen >= 5) {
9125 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9126 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9127 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9128 & ~TU_SIZE_MASK;
9129 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9130 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9131 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009132 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9133 * gen < 8) and if DRRS is supported (to make sure the
9134 * registers are not unnecessarily read).
9135 */
9136 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009137 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009138 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9139 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9140 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9141 & ~TU_SIZE_MASK;
9142 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9143 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9144 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9145 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009146 } else {
9147 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9148 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9149 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9150 & ~TU_SIZE_MASK;
9151 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9152 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9153 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9154 }
9155}
9156
9157void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009158 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009159{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009160 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009161 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9162 else
9163 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009164 &pipe_config->dp_m_n,
9165 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009166}
9167
Daniel Vetter72419202013-04-04 13:28:53 +02009168static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009169 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009170{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009171 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009172 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009173}
9174
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009175static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009176 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009177{
9178 struct drm_device *dev = crtc->base.dev;
9179 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009180 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9181 uint32_t ps_ctrl = 0;
9182 int id = -1;
9183 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009184
Chandra Kondurua1b22782015-04-07 15:28:45 -07009185 /* find scaler attached to this pipe */
9186 for (i = 0; i < crtc->num_scalers; i++) {
9187 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9188 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9189 id = i;
9190 pipe_config->pch_pfit.enabled = true;
9191 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9192 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9193 break;
9194 }
9195 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009196
Chandra Kondurua1b22782015-04-07 15:28:45 -07009197 scaler_state->scaler_id = id;
9198 if (id >= 0) {
9199 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9200 } else {
9201 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009202 }
9203}
9204
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009205static void
9206skylake_get_initial_plane_config(struct intel_crtc *crtc,
9207 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009208{
9209 struct drm_device *dev = crtc->base.dev;
9210 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009211 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009212 int pipe = crtc->pipe;
9213 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009214 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009215 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009216 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009217
Damien Lespiaud9806c92015-01-21 14:07:19 +00009218 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009219 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009220 DRM_DEBUG_KMS("failed to alloc fb\n");
9221 return;
9222 }
9223
Damien Lespiau1b842c82015-01-21 13:50:54 +00009224 fb = &intel_fb->base;
9225
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009226 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009227 if (!(val & PLANE_CTL_ENABLE))
9228 goto error;
9229
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009230 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9231 fourcc = skl_format_to_fourcc(pixel_format,
9232 val & PLANE_CTL_ORDER_RGBX,
9233 val & PLANE_CTL_ALPHA_MASK);
9234 fb->pixel_format = fourcc;
9235 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9236
Damien Lespiau40f46282015-02-27 11:15:21 +00009237 tiling = val & PLANE_CTL_TILED_MASK;
9238 switch (tiling) {
9239 case PLANE_CTL_TILED_LINEAR:
9240 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9241 break;
9242 case PLANE_CTL_TILED_X:
9243 plane_config->tiling = I915_TILING_X;
9244 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9245 break;
9246 case PLANE_CTL_TILED_Y:
9247 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9248 break;
9249 case PLANE_CTL_TILED_YF:
9250 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9251 break;
9252 default:
9253 MISSING_CASE(tiling);
9254 goto error;
9255 }
9256
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009257 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9258 plane_config->base = base;
9259
9260 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9261
9262 val = I915_READ(PLANE_SIZE(pipe, 0));
9263 fb->height = ((val >> 16) & 0xfff) + 1;
9264 fb->width = ((val >> 0) & 0x1fff) + 1;
9265
9266 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009267 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009268 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009269 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9270
9271 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009272 fb->pixel_format,
9273 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009274
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009275 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009276
9277 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9278 pipe_name(pipe), fb->width, fb->height,
9279 fb->bits_per_pixel, base, fb->pitches[0],
9280 plane_config->size);
9281
Damien Lespiau2d140302015-02-05 17:22:18 +00009282 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009283 return;
9284
9285error:
9286 kfree(fb);
9287}
9288
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009289static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009290 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009291{
9292 struct drm_device *dev = crtc->base.dev;
9293 struct drm_i915_private *dev_priv = dev->dev_private;
9294 uint32_t tmp;
9295
9296 tmp = I915_READ(PF_CTL(crtc->pipe));
9297
9298 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009299 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009300 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9301 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009302
9303 /* We currently do not free assignements of panel fitters on
9304 * ivb/hsw (since we don't use the higher upscaling modes which
9305 * differentiates them) so just WARN about this case for now. */
9306 if (IS_GEN7(dev)) {
9307 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9308 PF_PIPE_SEL_IVB(crtc->pipe));
9309 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009310 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009311}
9312
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009313static void
9314ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9315 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009316{
9317 struct drm_device *dev = crtc->base.dev;
9318 struct drm_i915_private *dev_priv = dev->dev_private;
9319 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009320 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009321 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009322 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009323 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009324 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009325
Damien Lespiau42a7b082015-02-05 19:35:13 +00009326 val = I915_READ(DSPCNTR(pipe));
9327 if (!(val & DISPLAY_PLANE_ENABLE))
9328 return;
9329
Damien Lespiaud9806c92015-01-21 14:07:19 +00009330 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009331 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009332 DRM_DEBUG_KMS("failed to alloc fb\n");
9333 return;
9334 }
9335
Damien Lespiau1b842c82015-01-21 13:50:54 +00009336 fb = &intel_fb->base;
9337
Daniel Vetter18c52472015-02-10 17:16:09 +00009338 if (INTEL_INFO(dev)->gen >= 4) {
9339 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009340 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009341 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9342 }
9343 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009344
9345 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009346 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009347 fb->pixel_format = fourcc;
9348 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009349
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009350 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009351 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009352 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009353 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009354 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009355 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009356 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009357 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009358 }
9359 plane_config->base = base;
9360
9361 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009362 fb->width = ((val >> 16) & 0xfff) + 1;
9363 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009364
9365 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009366 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009367
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009368 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009369 fb->pixel_format,
9370 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009371
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009372 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009373
Damien Lespiau2844a922015-01-20 12:51:48 +00009374 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9375 pipe_name(pipe), fb->width, fb->height,
9376 fb->bits_per_pixel, base, fb->pitches[0],
9377 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009378
Damien Lespiau2d140302015-02-05 17:22:18 +00009379 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009380}
9381
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009382static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009383 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009384{
9385 struct drm_device *dev = crtc->base.dev;
9386 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009387 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009388 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009389 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009390
Imre Deak17290502016-02-12 18:55:11 +02009391 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9392 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009393 return false;
9394
Daniel Vettere143a212013-07-04 12:01:15 +02009395 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009396 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009397
Imre Deak17290502016-02-12 18:55:11 +02009398 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009399 tmp = I915_READ(PIPECONF(crtc->pipe));
9400 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009401 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009402
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009403 switch (tmp & PIPECONF_BPC_MASK) {
9404 case PIPECONF_6BPC:
9405 pipe_config->pipe_bpp = 18;
9406 break;
9407 case PIPECONF_8BPC:
9408 pipe_config->pipe_bpp = 24;
9409 break;
9410 case PIPECONF_10BPC:
9411 pipe_config->pipe_bpp = 30;
9412 break;
9413 case PIPECONF_12BPC:
9414 pipe_config->pipe_bpp = 36;
9415 break;
9416 default:
9417 break;
9418 }
9419
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009420 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9421 pipe_config->limited_color_range = true;
9422
Daniel Vetterab9412b2013-05-03 11:49:46 +02009423 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009424 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009425 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009426
Daniel Vetter88adfff2013-03-28 10:42:01 +01009427 pipe_config->has_pch_encoder = true;
9428
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009429 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9430 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9431 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009432
9433 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009434
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009435 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009436 /*
9437 * The pipe->pch transcoder and pch transcoder->pll
9438 * mapping is fixed.
9439 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009440 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009441 } else {
9442 tmp = I915_READ(PCH_DPLL_SEL);
9443 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009444 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009445 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009446 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009447 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009448
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009449 pipe_config->shared_dpll =
9450 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9451 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009452
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009453 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9454 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009455
9456 tmp = pipe_config->dpll_hw_state.dpll;
9457 pipe_config->pixel_multiplier =
9458 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9459 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009460
9461 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009462 } else {
9463 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009464 }
9465
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009466 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009467 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009468
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009469 ironlake_get_pfit_config(crtc, pipe_config);
9470
Imre Deak17290502016-02-12 18:55:11 +02009471 ret = true;
9472
9473out:
9474 intel_display_power_put(dev_priv, power_domain);
9475
9476 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009477}
9478
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009479static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9480{
9481 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009482 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009483
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009484 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009485 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009486 pipe_name(crtc->pipe));
9487
Rob Clarke2c719b2014-12-15 13:56:32 -05009488 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9489 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009490 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9491 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009492 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9493 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009494 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009495 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009496 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009497 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009498 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009499 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009500 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009501 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009502 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009503
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009504 /*
9505 * In theory we can still leave IRQs enabled, as long as only the HPD
9506 * interrupts remain enabled. We used to check for that, but since it's
9507 * gen-specific and since we only disable LCPLL after we fully disable
9508 * the interrupts, the check below should be enough.
9509 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009510 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009511}
9512
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009513static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9514{
9515 struct drm_device *dev = dev_priv->dev;
9516
9517 if (IS_HASWELL(dev))
9518 return I915_READ(D_COMP_HSW);
9519 else
9520 return I915_READ(D_COMP_BDW);
9521}
9522
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009523static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9524{
9525 struct drm_device *dev = dev_priv->dev;
9526
9527 if (IS_HASWELL(dev)) {
9528 mutex_lock(&dev_priv->rps.hw_lock);
9529 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9530 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009531 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009532 mutex_unlock(&dev_priv->rps.hw_lock);
9533 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009534 I915_WRITE(D_COMP_BDW, val);
9535 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009536 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009537}
9538
9539/*
9540 * This function implements pieces of two sequences from BSpec:
9541 * - Sequence for display software to disable LCPLL
9542 * - Sequence for display software to allow package C8+
9543 * The steps implemented here are just the steps that actually touch the LCPLL
9544 * register. Callers should take care of disabling all the display engine
9545 * functions, doing the mode unset, fixing interrupts, etc.
9546 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009547static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9548 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009549{
9550 uint32_t val;
9551
9552 assert_can_disable_lcpll(dev_priv);
9553
9554 val = I915_READ(LCPLL_CTL);
9555
9556 if (switch_to_fclk) {
9557 val |= LCPLL_CD_SOURCE_FCLK;
9558 I915_WRITE(LCPLL_CTL, val);
9559
Imre Deakf53dd632016-06-28 13:37:32 +03009560 if (wait_for_us(I915_READ(LCPLL_CTL) &
9561 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009562 DRM_ERROR("Switching to FCLK failed\n");
9563
9564 val = I915_READ(LCPLL_CTL);
9565 }
9566
9567 val |= LCPLL_PLL_DISABLE;
9568 I915_WRITE(LCPLL_CTL, val);
9569 POSTING_READ(LCPLL_CTL);
9570
9571 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9572 DRM_ERROR("LCPLL still locked\n");
9573
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009574 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009575 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009576 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009577 ndelay(100);
9578
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009579 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9580 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009581 DRM_ERROR("D_COMP RCOMP still in progress\n");
9582
9583 if (allow_power_down) {
9584 val = I915_READ(LCPLL_CTL);
9585 val |= LCPLL_POWER_DOWN_ALLOW;
9586 I915_WRITE(LCPLL_CTL, val);
9587 POSTING_READ(LCPLL_CTL);
9588 }
9589}
9590
9591/*
9592 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9593 * source.
9594 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009595static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009596{
9597 uint32_t val;
9598
9599 val = I915_READ(LCPLL_CTL);
9600
9601 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9602 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9603 return;
9604
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009605 /*
9606 * Make sure we're not on PC8 state before disabling PC8, otherwise
9607 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009608 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009609 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009610
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009611 if (val & LCPLL_POWER_DOWN_ALLOW) {
9612 val &= ~LCPLL_POWER_DOWN_ALLOW;
9613 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009614 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009615 }
9616
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009617 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009618 val |= D_COMP_COMP_FORCE;
9619 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009620 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009621
9622 val = I915_READ(LCPLL_CTL);
9623 val &= ~LCPLL_PLL_DISABLE;
9624 I915_WRITE(LCPLL_CTL, val);
9625
9626 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9627 DRM_ERROR("LCPLL not locked yet\n");
9628
9629 if (val & LCPLL_CD_SOURCE_FCLK) {
9630 val = I915_READ(LCPLL_CTL);
9631 val &= ~LCPLL_CD_SOURCE_FCLK;
9632 I915_WRITE(LCPLL_CTL, val);
9633
Imre Deakf53dd632016-06-28 13:37:32 +03009634 if (wait_for_us((I915_READ(LCPLL_CTL) &
9635 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009636 DRM_ERROR("Switching back to LCPLL failed\n");
9637 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009638
Mika Kuoppala59bad942015-01-16 11:34:40 +02009639 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009640 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009641}
9642
Paulo Zanoni765dab672014-03-07 20:08:18 -03009643/*
9644 * Package states C8 and deeper are really deep PC states that can only be
9645 * reached when all the devices on the system allow it, so even if the graphics
9646 * device allows PC8+, it doesn't mean the system will actually get to these
9647 * states. Our driver only allows PC8+ when going into runtime PM.
9648 *
9649 * The requirements for PC8+ are that all the outputs are disabled, the power
9650 * well is disabled and most interrupts are disabled, and these are also
9651 * requirements for runtime PM. When these conditions are met, we manually do
9652 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9653 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9654 * hang the machine.
9655 *
9656 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9657 * the state of some registers, so when we come back from PC8+ we need to
9658 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9659 * need to take care of the registers kept by RC6. Notice that this happens even
9660 * if we don't put the device in PCI D3 state (which is what currently happens
9661 * because of the runtime PM support).
9662 *
9663 * For more, read "Display Sequences for Package C8" on the hardware
9664 * documentation.
9665 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009666void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009667{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009668 struct drm_device *dev = dev_priv->dev;
9669 uint32_t val;
9670
Paulo Zanonic67a4702013-08-19 13:18:09 -03009671 DRM_DEBUG_KMS("Enabling package C8+\n");
9672
Ville Syrjäläc2699522015-08-27 23:55:59 +03009673 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009674 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9675 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9676 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9677 }
9678
9679 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009680 hsw_disable_lcpll(dev_priv, true, true);
9681}
9682
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009683void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009684{
9685 struct drm_device *dev = dev_priv->dev;
9686 uint32_t val;
9687
Paulo Zanonic67a4702013-08-19 13:18:09 -03009688 DRM_DEBUG_KMS("Disabling package C8+\n");
9689
9690 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009691 lpt_init_pch_refclk(dev);
9692
Ville Syrjäläc2699522015-08-27 23:55:59 +03009693 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009694 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9695 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9696 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9697 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009698}
9699
Imre Deak324513c2016-06-13 16:44:36 +03009700static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309701{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009702 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009703 struct intel_atomic_state *old_intel_state =
9704 to_intel_atomic_state(old_state);
9705 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309706
Imre Deak324513c2016-06-13 16:44:36 +03009707 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309708}
9709
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009710/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009711static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009712{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009713 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9714 struct drm_i915_private *dev_priv = state->dev->dev_private;
9715 struct drm_crtc *crtc;
9716 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009717 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009718 unsigned max_pixel_rate = 0, i;
9719 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009720
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009721 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9722 sizeof(intel_state->min_pixclk));
9723
9724 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009725 int pixel_rate;
9726
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009727 crtc_state = to_intel_crtc_state(cstate);
9728 if (!crtc_state->base.enable) {
9729 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009730 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009731 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009732
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009733 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009734
9735 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009736 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009737 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9738
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009739 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009740 }
9741
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009742 for_each_pipe(dev_priv, pipe)
9743 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9744
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009745 return max_pixel_rate;
9746}
9747
9748static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9749{
9750 struct drm_i915_private *dev_priv = dev->dev_private;
9751 uint32_t val, data;
9752 int ret;
9753
9754 if (WARN((I915_READ(LCPLL_CTL) &
9755 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9756 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9757 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9758 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9759 "trying to change cdclk frequency with cdclk not enabled\n"))
9760 return;
9761
9762 mutex_lock(&dev_priv->rps.hw_lock);
9763 ret = sandybridge_pcode_write(dev_priv,
9764 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9765 mutex_unlock(&dev_priv->rps.hw_lock);
9766 if (ret) {
9767 DRM_ERROR("failed to inform pcode about cdclk change\n");
9768 return;
9769 }
9770
9771 val = I915_READ(LCPLL_CTL);
9772 val |= LCPLL_CD_SOURCE_FCLK;
9773 I915_WRITE(LCPLL_CTL, val);
9774
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009775 if (wait_for_us(I915_READ(LCPLL_CTL) &
9776 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009777 DRM_ERROR("Switching to FCLK failed\n");
9778
9779 val = I915_READ(LCPLL_CTL);
9780 val &= ~LCPLL_CLK_FREQ_MASK;
9781
9782 switch (cdclk) {
9783 case 450000:
9784 val |= LCPLL_CLK_FREQ_450;
9785 data = 0;
9786 break;
9787 case 540000:
9788 val |= LCPLL_CLK_FREQ_54O_BDW;
9789 data = 1;
9790 break;
9791 case 337500:
9792 val |= LCPLL_CLK_FREQ_337_5_BDW;
9793 data = 2;
9794 break;
9795 case 675000:
9796 val |= LCPLL_CLK_FREQ_675_BDW;
9797 data = 3;
9798 break;
9799 default:
9800 WARN(1, "invalid cdclk frequency\n");
9801 return;
9802 }
9803
9804 I915_WRITE(LCPLL_CTL, val);
9805
9806 val = I915_READ(LCPLL_CTL);
9807 val &= ~LCPLL_CD_SOURCE_FCLK;
9808 I915_WRITE(LCPLL_CTL, val);
9809
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009810 if (wait_for_us((I915_READ(LCPLL_CTL) &
9811 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009812 DRM_ERROR("Switching back to LCPLL failed\n");
9813
9814 mutex_lock(&dev_priv->rps.hw_lock);
9815 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9816 mutex_unlock(&dev_priv->rps.hw_lock);
9817
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009818 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9819
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009820 intel_update_cdclk(dev);
9821
9822 WARN(cdclk != dev_priv->cdclk_freq,
9823 "cdclk requested %d kHz but got %d kHz\n",
9824 cdclk, dev_priv->cdclk_freq);
9825}
9826
Ville Syrjälä587c7912016-05-11 22:44:41 +03009827static int broadwell_calc_cdclk(int max_pixclk)
9828{
9829 if (max_pixclk > 540000)
9830 return 675000;
9831 else if (max_pixclk > 450000)
9832 return 540000;
9833 else if (max_pixclk > 337500)
9834 return 450000;
9835 else
9836 return 337500;
9837}
9838
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009839static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009840{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009841 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009842 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009843 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009844 int cdclk;
9845
9846 /*
9847 * FIXME should also account for plane ratio
9848 * once 64bpp pixel formats are supported.
9849 */
Ville Syrjälä587c7912016-05-11 22:44:41 +03009850 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009851
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009852 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009853 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9854 cdclk, dev_priv->max_cdclk_freq);
9855 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009856 }
9857
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009858 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9859 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +03009860 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009861
9862 return 0;
9863}
9864
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009865static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009866{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009867 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009868 struct intel_atomic_state *old_intel_state =
9869 to_intel_atomic_state(old_state);
9870 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009871
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009872 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009873}
9874
Clint Taylorc89e39f2016-05-13 23:41:21 +03009875static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
9876{
9877 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9878 struct drm_i915_private *dev_priv = to_i915(state->dev);
9879 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009880 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +03009881 int cdclk;
9882
9883 /*
9884 * FIXME should also account for plane ratio
9885 * once 64bpp pixel formats are supported.
9886 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009887 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009888
9889 /*
9890 * FIXME move the cdclk caclulation to
9891 * compute_config() so we can fail gracegully.
9892 */
9893 if (cdclk > dev_priv->max_cdclk_freq) {
9894 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9895 cdclk, dev_priv->max_cdclk_freq);
9896 cdclk = dev_priv->max_cdclk_freq;
9897 }
9898
9899 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9900 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009901 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009902
9903 return 0;
9904}
9905
9906static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
9907{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03009908 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
9909 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
9910 unsigned int req_cdclk = intel_state->dev_cdclk;
9911 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +03009912
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03009913 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009914}
9915
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009916static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9917 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009918{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009919 struct intel_encoder *intel_encoder =
9920 intel_ddi_get_crtc_new_encoder(crtc_state);
9921
9922 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9923 if (!intel_ddi_pll_select(crtc, crtc_state))
9924 return -EINVAL;
9925 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009926
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009927 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009928
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009929 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009930}
9931
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309932static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9933 enum port port,
9934 struct intel_crtc_state *pipe_config)
9935{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009936 enum intel_dpll_id id;
9937
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309938 switch (port) {
9939 case PORT_A:
9940 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009941 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309942 break;
9943 case PORT_B:
9944 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009945 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309946 break;
9947 case PORT_C:
9948 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009949 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309950 break;
9951 default:
9952 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009953 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309954 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009955
9956 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309957}
9958
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009959static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9960 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009961 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009962{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009963 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009964 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009965
9966 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9967 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9968
9969 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009970 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009971 id = DPLL_ID_SKL_DPLL0;
9972 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009973 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009974 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009975 break;
9976 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009977 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009978 break;
9979 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009980 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009981 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009982 default:
9983 MISSING_CASE(pipe_config->ddi_pll_sel);
9984 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009985 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009986
9987 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009988}
9989
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009990static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9991 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009992 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009993{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009994 enum intel_dpll_id id;
9995
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009996 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9997
9998 switch (pipe_config->ddi_pll_sel) {
9999 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010000 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010001 break;
10002 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010003 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010004 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010005 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010006 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010007 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010008 case PORT_CLK_SEL_LCPLL_810:
10009 id = DPLL_ID_LCPLL_810;
10010 break;
10011 case PORT_CLK_SEL_LCPLL_1350:
10012 id = DPLL_ID_LCPLL_1350;
10013 break;
10014 case PORT_CLK_SEL_LCPLL_2700:
10015 id = DPLL_ID_LCPLL_2700;
10016 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010017 default:
10018 MISSING_CASE(pipe_config->ddi_pll_sel);
10019 /* fall through */
10020 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010021 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010022 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010023
10024 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010025}
10026
Jani Nikulacf304292016-03-18 17:05:41 +020010027static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10028 struct intel_crtc_state *pipe_config,
10029 unsigned long *power_domain_mask)
10030{
10031 struct drm_device *dev = crtc->base.dev;
10032 struct drm_i915_private *dev_priv = dev->dev_private;
10033 enum intel_display_power_domain power_domain;
10034 u32 tmp;
10035
Imre Deakd9a7bc62016-05-12 16:18:50 +030010036 /*
10037 * The pipe->transcoder mapping is fixed with the exception of the eDP
10038 * transcoder handled below.
10039 */
Jani Nikulacf304292016-03-18 17:05:41 +020010040 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10041
10042 /*
10043 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10044 * consistency and less surprising code; it's in always on power).
10045 */
10046 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10047 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10048 enum pipe trans_edp_pipe;
10049 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10050 default:
10051 WARN(1, "unknown pipe linked to edp transcoder\n");
10052 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10053 case TRANS_DDI_EDP_INPUT_A_ON:
10054 trans_edp_pipe = PIPE_A;
10055 break;
10056 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10057 trans_edp_pipe = PIPE_B;
10058 break;
10059 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10060 trans_edp_pipe = PIPE_C;
10061 break;
10062 }
10063
10064 if (trans_edp_pipe == crtc->pipe)
10065 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10066 }
10067
10068 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10069 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10070 return false;
10071 *power_domain_mask |= BIT(power_domain);
10072
10073 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10074
10075 return tmp & PIPECONF_ENABLE;
10076}
10077
Jani Nikula4d1de972016-03-18 17:05:42 +020010078static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10079 struct intel_crtc_state *pipe_config,
10080 unsigned long *power_domain_mask)
10081{
10082 struct drm_device *dev = crtc->base.dev;
10083 struct drm_i915_private *dev_priv = dev->dev_private;
10084 enum intel_display_power_domain power_domain;
10085 enum port port;
10086 enum transcoder cpu_transcoder;
10087 u32 tmp;
10088
10089 pipe_config->has_dsi_encoder = false;
10090
10091 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10092 if (port == PORT_A)
10093 cpu_transcoder = TRANSCODER_DSI_A;
10094 else
10095 cpu_transcoder = TRANSCODER_DSI_C;
10096
10097 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10098 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10099 continue;
10100 *power_domain_mask |= BIT(power_domain);
10101
Imre Deakdb18b6a2016-03-24 12:41:40 +020010102 /*
10103 * The PLL needs to be enabled with a valid divider
10104 * configuration, otherwise accessing DSI registers will hang
10105 * the machine. See BSpec North Display Engine
10106 * registers/MIPI[BXT]. We can break out here early, since we
10107 * need the same DSI PLL to be enabled for both DSI ports.
10108 */
10109 if (!intel_dsi_pll_is_enabled(dev_priv))
10110 break;
10111
Jani Nikula4d1de972016-03-18 17:05:42 +020010112 /* XXX: this works for video mode only */
10113 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10114 if (!(tmp & DPI_ENABLE))
10115 continue;
10116
10117 tmp = I915_READ(MIPI_CTRL(port));
10118 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10119 continue;
10120
10121 pipe_config->cpu_transcoder = cpu_transcoder;
10122 pipe_config->has_dsi_encoder = true;
10123 break;
10124 }
10125
10126 return pipe_config->has_dsi_encoder;
10127}
10128
Daniel Vetter26804af2014-06-25 22:01:55 +030010129static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010130 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010131{
10132 struct drm_device *dev = crtc->base.dev;
10133 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010134 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010135 enum port port;
10136 uint32_t tmp;
10137
10138 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10139
10140 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10141
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070010142 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010143 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010144 else if (IS_BROXTON(dev))
10145 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010146 else
10147 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010148
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010149 pll = pipe_config->shared_dpll;
10150 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010151 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10152 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010153 }
10154
Daniel Vetter26804af2014-06-25 22:01:55 +030010155 /*
10156 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10157 * DDI E. So just check whether this pipe is wired to DDI E and whether
10158 * the PCH transcoder is on.
10159 */
Damien Lespiauca370452013-12-03 13:56:24 +000010160 if (INTEL_INFO(dev)->gen < 9 &&
10161 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010162 pipe_config->has_pch_encoder = true;
10163
10164 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10165 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10166 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10167
10168 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10169 }
10170}
10171
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010172static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010173 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010174{
10175 struct drm_device *dev = crtc->base.dev;
10176 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +020010177 enum intel_display_power_domain power_domain;
10178 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010179 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010180
Imre Deak17290502016-02-12 18:55:11 +020010181 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10182 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010183 return false;
Imre Deak17290502016-02-12 18:55:11 +020010184 power_domain_mask = BIT(power_domain);
10185
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010186 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010187
Jani Nikulacf304292016-03-18 17:05:41 +020010188 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010189
Jani Nikula4d1de972016-03-18 17:05:42 +020010190 if (IS_BROXTON(dev_priv)) {
10191 bxt_get_dsi_transcoder_state(crtc, pipe_config,
10192 &power_domain_mask);
10193 WARN_ON(active && pipe_config->has_dsi_encoder);
10194 if (pipe_config->has_dsi_encoder)
10195 active = true;
10196 }
10197
Jani Nikulacf304292016-03-18 17:05:41 +020010198 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010199 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010200
Jani Nikula4d1de972016-03-18 17:05:42 +020010201 if (!pipe_config->has_dsi_encoder) {
10202 haswell_get_ddi_port_state(crtc, pipe_config);
10203 intel_get_pipe_timings(crtc, pipe_config);
10204 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010205
Jani Nikulabc58be62016-03-18 17:05:39 +020010206 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010207
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010208 pipe_config->gamma_mode =
10209 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10210
Chandra Kondurua1b22782015-04-07 15:28:45 -070010211 if (INTEL_INFO(dev)->gen >= 9) {
10212 skl_init_scalers(dev, crtc, pipe_config);
10213 }
10214
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010215 if (INTEL_INFO(dev)->gen >= 9) {
10216 pipe_config->scaler_state.scaler_id = -1;
10217 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10218 }
10219
Imre Deak17290502016-02-12 18:55:11 +020010220 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10221 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10222 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010223 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010224 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010225 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010226 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010227 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010228
Jesse Barnese59150d2014-01-07 13:30:45 -080010229 if (IS_HASWELL(dev))
10230 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10231 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010232
Jani Nikula4d1de972016-03-18 17:05:42 +020010233 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10234 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010235 pipe_config->pixel_multiplier =
10236 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10237 } else {
10238 pipe_config->pixel_multiplier = 1;
10239 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010240
Imre Deak17290502016-02-12 18:55:11 +020010241out:
10242 for_each_power_domain(power_domain, power_domain_mask)
10243 intel_display_power_put(dev_priv, power_domain);
10244
Jani Nikulacf304292016-03-18 17:05:41 +020010245 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010246}
10247
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010248static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10249 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010250{
10251 struct drm_device *dev = crtc->dev;
10252 struct drm_i915_private *dev_priv = dev->dev_private;
10253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010254 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010255
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010256 if (plane_state && plane_state->visible) {
10257 unsigned int width = plane_state->base.crtc_w;
10258 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010259 unsigned int stride = roundup_pow_of_two(width) * 4;
10260
10261 switch (stride) {
10262 default:
10263 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10264 width, stride);
10265 stride = 256;
10266 /* fallthrough */
10267 case 256:
10268 case 512:
10269 case 1024:
10270 case 2048:
10271 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010272 }
10273
Ville Syrjälädc41c152014-08-13 11:57:05 +030010274 cntl |= CURSOR_ENABLE |
10275 CURSOR_GAMMA_ENABLE |
10276 CURSOR_FORMAT_ARGB |
10277 CURSOR_STRIDE(stride);
10278
10279 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010280 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010281
Ville Syrjälädc41c152014-08-13 11:57:05 +030010282 if (intel_crtc->cursor_cntl != 0 &&
10283 (intel_crtc->cursor_base != base ||
10284 intel_crtc->cursor_size != size ||
10285 intel_crtc->cursor_cntl != cntl)) {
10286 /* On these chipsets we can only modify the base/size/stride
10287 * whilst the cursor is disabled.
10288 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010289 I915_WRITE(CURCNTR(PIPE_A), 0);
10290 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010291 intel_crtc->cursor_cntl = 0;
10292 }
10293
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010294 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010295 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010296 intel_crtc->cursor_base = base;
10297 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010298
10299 if (intel_crtc->cursor_size != size) {
10300 I915_WRITE(CURSIZE, size);
10301 intel_crtc->cursor_size = size;
10302 }
10303
Chris Wilson4b0e3332014-05-30 16:35:26 +030010304 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010305 I915_WRITE(CURCNTR(PIPE_A), cntl);
10306 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010307 intel_crtc->cursor_cntl = cntl;
10308 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010309}
10310
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010311static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10312 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010313{
10314 struct drm_device *dev = crtc->dev;
10315 struct drm_i915_private *dev_priv = dev->dev_private;
10316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10317 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010318 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010319
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010320 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010321 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010322 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010323 case 64:
10324 cntl |= CURSOR_MODE_64_ARGB_AX;
10325 break;
10326 case 128:
10327 cntl |= CURSOR_MODE_128_ARGB_AX;
10328 break;
10329 case 256:
10330 cntl |= CURSOR_MODE_256_ARGB_AX;
10331 break;
10332 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010333 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010334 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010335 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010336 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010337
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010338 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010339 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010340
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010341 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10342 cntl |= CURSOR_ROTATE_180;
10343 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010344
Chris Wilson4b0e3332014-05-30 16:35:26 +030010345 if (intel_crtc->cursor_cntl != cntl) {
10346 I915_WRITE(CURCNTR(pipe), cntl);
10347 POSTING_READ(CURCNTR(pipe));
10348 intel_crtc->cursor_cntl = cntl;
10349 }
10350
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010351 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010352 I915_WRITE(CURBASE(pipe), base);
10353 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010354
10355 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010356}
10357
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010358/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010359static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010360 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010361{
10362 struct drm_device *dev = crtc->dev;
10363 struct drm_i915_private *dev_priv = dev->dev_private;
10364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10365 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010366 u32 base = intel_crtc->cursor_addr;
10367 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010368
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010369 if (plane_state) {
10370 int x = plane_state->base.crtc_x;
10371 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010372
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010373 if (x < 0) {
10374 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10375 x = -x;
10376 }
10377 pos |= x << CURSOR_X_SHIFT;
10378
10379 if (y < 0) {
10380 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10381 y = -y;
10382 }
10383 pos |= y << CURSOR_Y_SHIFT;
10384
10385 /* ILK+ do this automagically */
10386 if (HAS_GMCH_DISPLAY(dev) &&
10387 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10388 base += (plane_state->base.crtc_h *
10389 plane_state->base.crtc_w - 1) * 4;
10390 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010391 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010392
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010393 I915_WRITE(CURPOS(pipe), pos);
10394
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010395 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010396 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010397 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010398 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010399}
10400
Ville Syrjälädc41c152014-08-13 11:57:05 +030010401static bool cursor_size_ok(struct drm_device *dev,
10402 uint32_t width, uint32_t height)
10403{
10404 if (width == 0 || height == 0)
10405 return false;
10406
10407 /*
10408 * 845g/865g are special in that they are only limited by
10409 * the width of their cursors, the height is arbitrary up to
10410 * the precision of the register. Everything else requires
10411 * square cursors, limited to a few power-of-two sizes.
10412 */
10413 if (IS_845G(dev) || IS_I865G(dev)) {
10414 if ((width & 63) != 0)
10415 return false;
10416
10417 if (width > (IS_845G(dev) ? 64 : 512))
10418 return false;
10419
10420 if (height > 1023)
10421 return false;
10422 } else {
10423 switch (width | height) {
10424 case 256:
10425 case 128:
10426 if (IS_GEN2(dev))
10427 return false;
10428 case 64:
10429 break;
10430 default:
10431 return false;
10432 }
10433 }
10434
10435 return true;
10436}
10437
Jesse Barnes79e53942008-11-07 14:24:08 -080010438/* VESA 640x480x72Hz mode to set on the pipe */
10439static struct drm_display_mode load_detect_mode = {
10440 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10441 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10442};
10443
Daniel Vettera8bb6812014-02-10 18:00:39 +010010444struct drm_framebuffer *
10445__intel_framebuffer_create(struct drm_device *dev,
10446 struct drm_mode_fb_cmd2 *mode_cmd,
10447 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010448{
10449 struct intel_framebuffer *intel_fb;
10450 int ret;
10451
10452 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010453 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010454 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010455
10456 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010457 if (ret)
10458 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010459
10460 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010461
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010462err:
10463 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010464 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010465}
10466
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010467static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010468intel_framebuffer_create(struct drm_device *dev,
10469 struct drm_mode_fb_cmd2 *mode_cmd,
10470 struct drm_i915_gem_object *obj)
10471{
10472 struct drm_framebuffer *fb;
10473 int ret;
10474
10475 ret = i915_mutex_lock_interruptible(dev);
10476 if (ret)
10477 return ERR_PTR(ret);
10478 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10479 mutex_unlock(&dev->struct_mutex);
10480
10481 return fb;
10482}
10483
Chris Wilsond2dff872011-04-19 08:36:26 +010010484static u32
10485intel_framebuffer_pitch_for_width(int width, int bpp)
10486{
10487 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10488 return ALIGN(pitch, 64);
10489}
10490
10491static u32
10492intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10493{
10494 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010495 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010496}
10497
10498static struct drm_framebuffer *
10499intel_framebuffer_create_for_mode(struct drm_device *dev,
10500 struct drm_display_mode *mode,
10501 int depth, int bpp)
10502{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010503 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010504 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010505 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010506
Dave Gordond37cd8a2016-04-22 19:14:32 +010010507 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010508 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010509 if (IS_ERR(obj))
10510 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010511
10512 mode_cmd.width = mode->hdisplay;
10513 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010514 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10515 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010516 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010517
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010518 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10519 if (IS_ERR(fb))
10520 drm_gem_object_unreference_unlocked(&obj->base);
10521
10522 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010523}
10524
10525static struct drm_framebuffer *
10526mode_fits_in_fbdev(struct drm_device *dev,
10527 struct drm_display_mode *mode)
10528{
Daniel Vetter06957262015-08-10 13:34:08 +020010529#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010530 struct drm_i915_private *dev_priv = dev->dev_private;
10531 struct drm_i915_gem_object *obj;
10532 struct drm_framebuffer *fb;
10533
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010534 if (!dev_priv->fbdev)
10535 return NULL;
10536
10537 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010538 return NULL;
10539
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010540 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010541 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010542
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010543 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010544 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10545 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010546 return NULL;
10547
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010548 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010549 return NULL;
10550
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010551 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010552 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010553#else
10554 return NULL;
10555#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010556}
10557
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010558static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10559 struct drm_crtc *crtc,
10560 struct drm_display_mode *mode,
10561 struct drm_framebuffer *fb,
10562 int x, int y)
10563{
10564 struct drm_plane_state *plane_state;
10565 int hdisplay, vdisplay;
10566 int ret;
10567
10568 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10569 if (IS_ERR(plane_state))
10570 return PTR_ERR(plane_state);
10571
10572 if (mode)
10573 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10574 else
10575 hdisplay = vdisplay = 0;
10576
10577 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10578 if (ret)
10579 return ret;
10580 drm_atomic_set_fb_for_plane(plane_state, fb);
10581 plane_state->crtc_x = 0;
10582 plane_state->crtc_y = 0;
10583 plane_state->crtc_w = hdisplay;
10584 plane_state->crtc_h = vdisplay;
10585 plane_state->src_x = x << 16;
10586 plane_state->src_y = y << 16;
10587 plane_state->src_w = hdisplay << 16;
10588 plane_state->src_h = vdisplay << 16;
10589
10590 return 0;
10591}
10592
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010593bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010594 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010595 struct intel_load_detect_pipe *old,
10596 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010597{
10598 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010599 struct intel_encoder *intel_encoder =
10600 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010601 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010602 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010603 struct drm_crtc *crtc = NULL;
10604 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010605 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010606 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010607 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010608 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010609 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010610 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010611
Chris Wilsond2dff872011-04-19 08:36:26 +010010612 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010613 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010614 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010615
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010616 old->restore_state = NULL;
10617
Rob Clark51fd3712013-11-19 12:10:12 -050010618retry:
10619 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10620 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010621 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010622
Jesse Barnes79e53942008-11-07 14:24:08 -080010623 /*
10624 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010625 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010626 * - if the connector already has an assigned crtc, use it (but make
10627 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010628 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010629 * - try to find the first unused crtc that can drive this connector,
10630 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010631 */
10632
10633 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010634 if (connector->state->crtc) {
10635 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010636
Rob Clark51fd3712013-11-19 12:10:12 -050010637 ret = drm_modeset_lock(&crtc->mutex, ctx);
10638 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010639 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010640
10641 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010642 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010643 }
10644
10645 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010646 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010647 i++;
10648 if (!(encoder->possible_crtcs & (1 << i)))
10649 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010650
10651 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10652 if (ret)
10653 goto fail;
10654
10655 if (possible_crtc->state->enable) {
10656 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010657 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010658 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010659
10660 crtc = possible_crtc;
10661 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010662 }
10663
10664 /*
10665 * If we didn't find an unused CRTC, don't use any.
10666 */
10667 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010668 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010669 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010670 }
10671
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010672found:
10673 intel_crtc = to_intel_crtc(crtc);
10674
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010675 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10676 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010677 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010678
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010679 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010680 restore_state = drm_atomic_state_alloc(dev);
10681 if (!state || !restore_state) {
10682 ret = -ENOMEM;
10683 goto fail;
10684 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010685
10686 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010687 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010688
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010689 connector_state = drm_atomic_get_connector_state(state, connector);
10690 if (IS_ERR(connector_state)) {
10691 ret = PTR_ERR(connector_state);
10692 goto fail;
10693 }
10694
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010695 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10696 if (ret)
10697 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010698
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010699 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10700 if (IS_ERR(crtc_state)) {
10701 ret = PTR_ERR(crtc_state);
10702 goto fail;
10703 }
10704
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010705 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010706
Chris Wilson64927112011-04-20 07:25:26 +010010707 if (!mode)
10708 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010709
Chris Wilsond2dff872011-04-19 08:36:26 +010010710 /* We need a framebuffer large enough to accommodate all accesses
10711 * that the plane may generate whilst we perform load detection.
10712 * We can not rely on the fbcon either being present (we get called
10713 * during its initialisation to detect all boot displays, or it may
10714 * not even exist) or that it is large enough to satisfy the
10715 * requested mode.
10716 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010717 fb = mode_fits_in_fbdev(dev, mode);
10718 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010719 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010720 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010721 } else
10722 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010723 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010724 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010725 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010726 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010727
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010728 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10729 if (ret)
10730 goto fail;
10731
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010732 drm_framebuffer_unreference(fb);
10733
10734 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10735 if (ret)
10736 goto fail;
10737
10738 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10739 if (!ret)
10740 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10741 if (!ret)
10742 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10743 if (ret) {
10744 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10745 goto fail;
10746 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010747
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010748 ret = drm_atomic_commit(state);
10749 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010750 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010751 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010752 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010753
10754 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010755
Jesse Barnes79e53942008-11-07 14:24:08 -080010756 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010757 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010758 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010759
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010760fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010761 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010762 drm_atomic_state_free(restore_state);
10763 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010764
Rob Clark51fd3712013-11-19 12:10:12 -050010765 if (ret == -EDEADLK) {
10766 drm_modeset_backoff(ctx);
10767 goto retry;
10768 }
10769
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010770 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010771}
10772
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010773void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010774 struct intel_load_detect_pipe *old,
10775 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010776{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010777 struct intel_encoder *intel_encoder =
10778 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010779 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010780 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010781 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010782
Chris Wilsond2dff872011-04-19 08:36:26 +010010783 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010784 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010785 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010786
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010787 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010788 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010789
10790 ret = drm_atomic_commit(state);
10791 if (ret) {
10792 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10793 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010794 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010795}
10796
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010797static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010798 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010799{
10800 struct drm_i915_private *dev_priv = dev->dev_private;
10801 u32 dpll = pipe_config->dpll_hw_state.dpll;
10802
10803 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010804 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010805 else if (HAS_PCH_SPLIT(dev))
10806 return 120000;
10807 else if (!IS_GEN2(dev))
10808 return 96000;
10809 else
10810 return 48000;
10811}
10812
Jesse Barnes79e53942008-11-07 14:24:08 -080010813/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010814static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010815 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010816{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010817 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010818 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010819 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010820 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010821 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010822 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010823 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010824 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010825
10826 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010827 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010828 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010829 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010830
10831 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010832 if (IS_PINEVIEW(dev)) {
10833 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10834 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010835 } else {
10836 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10837 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10838 }
10839
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010840 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010841 if (IS_PINEVIEW(dev))
10842 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10843 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010844 else
10845 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010846 DPLL_FPA01_P1_POST_DIV_SHIFT);
10847
10848 switch (dpll & DPLL_MODE_MASK) {
10849 case DPLLB_MODE_DAC_SERIAL:
10850 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10851 5 : 10;
10852 break;
10853 case DPLLB_MODE_LVDS:
10854 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10855 7 : 14;
10856 break;
10857 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010858 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010859 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010860 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010861 }
10862
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010863 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010864 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010865 else
Imre Deakdccbea32015-06-22 23:35:51 +030010866 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010867 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010868 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010869 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010870
10871 if (is_lvds) {
10872 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10873 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010874
10875 if (lvds & LVDS_CLKB_POWER_UP)
10876 clock.p2 = 7;
10877 else
10878 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010879 } else {
10880 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10881 clock.p1 = 2;
10882 else {
10883 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10884 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10885 }
10886 if (dpll & PLL_P2_DIVIDE_BY_4)
10887 clock.p2 = 4;
10888 else
10889 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010890 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010891
Imre Deakdccbea32015-06-22 23:35:51 +030010892 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010893 }
10894
Ville Syrjälä18442d02013-09-13 16:00:08 +030010895 /*
10896 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010897 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010898 * encoder's get_config() function.
10899 */
Imre Deakdccbea32015-06-22 23:35:51 +030010900 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010901}
10902
Ville Syrjälä6878da02013-09-13 15:59:11 +030010903int intel_dotclock_calculate(int link_freq,
10904 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010905{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010906 /*
10907 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010908 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010909 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010910 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010911 *
10912 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010913 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010914 */
10915
Ville Syrjälä6878da02013-09-13 15:59:11 +030010916 if (!m_n->link_n)
10917 return 0;
10918
10919 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10920}
10921
Ville Syrjälä18442d02013-09-13 16:00:08 +030010922static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010923 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010924{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010925 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010926
10927 /* read out port_clock from the DPLL */
10928 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010929
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010930 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010931 * In case there is an active pipe without active ports,
10932 * we may need some idea for the dotclock anyway.
10933 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010934 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010935 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010936 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010937 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010938}
10939
10940/** Returns the currently programmed mode of the given pipe. */
10941struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10942 struct drm_crtc *crtc)
10943{
Jesse Barnes548f2452011-02-17 10:40:53 -080010944 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010946 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010947 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010948 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010949 int htot = I915_READ(HTOTAL(cpu_transcoder));
10950 int hsync = I915_READ(HSYNC(cpu_transcoder));
10951 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10952 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010953 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010954
10955 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10956 if (!mode)
10957 return NULL;
10958
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010959 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10960 if (!pipe_config) {
10961 kfree(mode);
10962 return NULL;
10963 }
10964
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010965 /*
10966 * Construct a pipe_config sufficient for getting the clock info
10967 * back out of crtc_clock_get.
10968 *
10969 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10970 * to use a real value here instead.
10971 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010972 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10973 pipe_config->pixel_multiplier = 1;
10974 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10975 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10976 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10977 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010978
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010979 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010980 mode->hdisplay = (htot & 0xffff) + 1;
10981 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10982 mode->hsync_start = (hsync & 0xffff) + 1;
10983 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10984 mode->vdisplay = (vtot & 0xffff) + 1;
10985 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10986 mode->vsync_start = (vsync & 0xffff) + 1;
10987 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10988
10989 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010990
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010991 kfree(pipe_config);
10992
Jesse Barnes79e53942008-11-07 14:24:08 -080010993 return mode;
10994}
10995
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010996void intel_mark_busy(struct drm_i915_private *dev_priv)
Jesse Barnes652c3932009-08-17 13:31:43 -070010997{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010998 if (dev_priv->mm.busy)
10999 return;
11000
Paulo Zanoni43694d62014-03-07 20:08:08 -030011001 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030011002 i915_update_gfx_val(dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010011003 if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson43cf3bf2015-03-18 09:48:22 +000011004 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000011005 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010011006}
11007
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010011008void intel_mark_idle(struct drm_i915_private *dev_priv)
Chris Wilsonf047e392012-07-21 12:31:41 +010011009{
Chris Wilsonf62a0072014-02-21 17:55:39 +000011010 if (!dev_priv->mm.busy)
11011 return;
11012
11013 dev_priv->mm.busy = false;
11014
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010011015 if (INTEL_GEN(dev_priv) >= 6)
11016 gen6_rps_idle(dev_priv);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030011017
Paulo Zanoni43694d62014-03-07 20:08:08 -030011018 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010011019}
11020
Jesse Barnes79e53942008-11-07 14:24:08 -080011021static void intel_crtc_destroy(struct drm_crtc *crtc)
11022{
11023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011024 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011025 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011026
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011027 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011028 work = intel_crtc->flip_work;
11029 intel_crtc->flip_work = NULL;
11030 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011031
Daniel Vetter5a21b662016-05-24 17:13:53 +020011032 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011033 cancel_work_sync(&work->mmio_work);
11034 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011035 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011036 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011037
11038 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011039
Jesse Barnes79e53942008-11-07 14:24:08 -080011040 kfree(intel_crtc);
11041}
11042
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011043static void intel_unpin_work_fn(struct work_struct *__work)
11044{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011045 struct intel_flip_work *work =
11046 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011047 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11048 struct drm_device *dev = crtc->base.dev;
11049 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011050
Daniel Vetter5a21b662016-05-24 17:13:53 +020011051 if (is_mmio_work(work))
11052 flush_work(&work->mmio_work);
11053
11054 mutex_lock(&dev->struct_mutex);
11055 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
11056 drm_gem_object_unreference(&work->pending_flip_obj->base);
11057
11058 if (work->flip_queued_req)
11059 i915_gem_request_assign(&work->flip_queued_req, NULL);
11060 mutex_unlock(&dev->struct_mutex);
11061
11062 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
11063 intel_fbc_post_update(crtc);
11064 drm_framebuffer_unreference(work->old_fb);
11065
11066 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11067 atomic_dec(&crtc->unpin_work_count);
11068
11069 kfree(work);
11070}
11071
11072/* Is 'a' after or equal to 'b'? */
11073static bool g4x_flip_count_after_eq(u32 a, u32 b)
11074{
11075 return !((a - b) & 0x80000000);
11076}
11077
11078static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11079 struct intel_flip_work *work)
11080{
11081 struct drm_device *dev = crtc->base.dev;
11082 struct drm_i915_private *dev_priv = dev->dev_private;
11083 unsigned reset_counter;
11084
11085 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11086 if (crtc->reset_counter != reset_counter)
11087 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011088
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011089 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011090 * The relevant registers doen't exist on pre-ctg.
11091 * As the flip done interrupt doesn't trigger for mmio
11092 * flips on gmch platforms, a flip count check isn't
11093 * really needed there. But since ctg has the registers,
11094 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011095 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011096 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11097 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011098
Daniel Vetter5a21b662016-05-24 17:13:53 +020011099 /*
11100 * BDW signals flip done immediately if the plane
11101 * is disabled, even if the plane enable is already
11102 * armed to occur at the next vblank :(
11103 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011104
Daniel Vetter5a21b662016-05-24 17:13:53 +020011105 /*
11106 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11107 * used the same base address. In that case the mmio flip might
11108 * have completed, but the CS hasn't even executed the flip yet.
11109 *
11110 * A flip count check isn't enough as the CS might have updated
11111 * the base address just after start of vblank, but before we
11112 * managed to process the interrupt. This means we'd complete the
11113 * CS flip too soon.
11114 *
11115 * Combining both checks should get us a good enough result. It may
11116 * still happen that the CS flip has been executed, but has not
11117 * yet actually completed. But in case the base address is the same
11118 * anyway, we don't really care.
11119 */
11120 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11121 crtc->flip_work->gtt_offset &&
11122 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11123 crtc->flip_work->flip_count);
11124}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011125
Daniel Vetter5a21b662016-05-24 17:13:53 +020011126static bool
11127__pageflip_finished_mmio(struct intel_crtc *crtc,
11128 struct intel_flip_work *work)
11129{
11130 /*
11131 * MMIO work completes when vblank is different from
11132 * flip_queued_vblank.
11133 *
11134 * Reset counter value doesn't matter, this is handled by
11135 * i915_wait_request finishing early, so no need to handle
11136 * reset here.
11137 */
11138 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011139}
11140
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011141
11142static bool pageflip_finished(struct intel_crtc *crtc,
11143 struct intel_flip_work *work)
11144{
11145 if (!atomic_read(&work->pending))
11146 return false;
11147
11148 smp_rmb();
11149
Daniel Vetter5a21b662016-05-24 17:13:53 +020011150 if (is_mmio_work(work))
11151 return __pageflip_finished_mmio(crtc, work);
11152 else
11153 return __pageflip_finished_cs(crtc, work);
11154}
11155
11156void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11157{
11158 struct drm_device *dev = dev_priv->dev;
11159 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11161 struct intel_flip_work *work;
11162 unsigned long flags;
11163
11164 /* Ignore early vblank irqs */
11165 if (!crtc)
11166 return;
11167
Daniel Vetterf3260382014-09-15 14:55:23 +020011168 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011169 * This is called both by irq handlers and the reset code (to complete
11170 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011171 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011172 spin_lock_irqsave(&dev->event_lock, flags);
11173 work = intel_crtc->flip_work;
11174
11175 if (work != NULL &&
11176 !is_mmio_work(work) &&
11177 pageflip_finished(intel_crtc, work))
11178 page_flip_completed(intel_crtc);
11179
11180 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011181}
11182
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011183void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011184{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011185 struct drm_device *dev = dev_priv->dev;
11186 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11188 struct intel_flip_work *work;
11189 unsigned long flags;
11190
11191 /* Ignore early vblank irqs */
11192 if (!crtc)
11193 return;
11194
11195 /*
11196 * This is called both by irq handlers and the reset code (to complete
11197 * lost pageflips) so needs the full irqsave spinlocks.
11198 */
11199 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011200 work = intel_crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011201
Daniel Vetter5a21b662016-05-24 17:13:53 +020011202 if (work != NULL &&
11203 is_mmio_work(work) &&
11204 pageflip_finished(intel_crtc, work))
11205 page_flip_completed(intel_crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011206
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011207 spin_unlock_irqrestore(&dev->event_lock, flags);
11208}
11209
Daniel Vetter5a21b662016-05-24 17:13:53 +020011210static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11211 struct intel_flip_work *work)
11212{
11213 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11214
11215 /* Ensure that the work item is consistent when activating it ... */
11216 smp_mb__before_atomic();
11217 atomic_set(&work->pending, 1);
11218}
11219
11220static int intel_gen2_queue_flip(struct drm_device *dev,
11221 struct drm_crtc *crtc,
11222 struct drm_framebuffer *fb,
11223 struct drm_i915_gem_object *obj,
11224 struct drm_i915_gem_request *req,
11225 uint32_t flags)
11226{
11227 struct intel_engine_cs *engine = req->engine;
11228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11229 u32 flip_mask;
11230 int ret;
11231
11232 ret = intel_ring_begin(req, 6);
11233 if (ret)
11234 return ret;
11235
11236 /* Can't queue multiple flips, so wait for the previous
11237 * one to finish before executing the next.
11238 */
11239 if (intel_crtc->plane)
11240 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11241 else
11242 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
11243 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11244 intel_ring_emit(engine, MI_NOOP);
11245 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11246 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11247 intel_ring_emit(engine, fb->pitches[0]);
11248 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11249 intel_ring_emit(engine, 0); /* aux display base address, unused */
11250
11251 return 0;
11252}
11253
11254static int intel_gen3_queue_flip(struct drm_device *dev,
11255 struct drm_crtc *crtc,
11256 struct drm_framebuffer *fb,
11257 struct drm_i915_gem_object *obj,
11258 struct drm_i915_gem_request *req,
11259 uint32_t flags)
11260{
11261 struct intel_engine_cs *engine = req->engine;
11262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11263 u32 flip_mask;
11264 int ret;
11265
11266 ret = intel_ring_begin(req, 6);
11267 if (ret)
11268 return ret;
11269
11270 if (intel_crtc->plane)
11271 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11272 else
11273 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
11274 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11275 intel_ring_emit(engine, MI_NOOP);
11276 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
11277 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11278 intel_ring_emit(engine, fb->pitches[0]);
11279 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11280 intel_ring_emit(engine, MI_NOOP);
11281
11282 return 0;
11283}
11284
11285static int intel_gen4_queue_flip(struct drm_device *dev,
11286 struct drm_crtc *crtc,
11287 struct drm_framebuffer *fb,
11288 struct drm_i915_gem_object *obj,
11289 struct drm_i915_gem_request *req,
11290 uint32_t flags)
11291{
11292 struct intel_engine_cs *engine = req->engine;
11293 struct drm_i915_private *dev_priv = dev->dev_private;
11294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11295 uint32_t pf, pipesrc;
11296 int ret;
11297
11298 ret = intel_ring_begin(req, 4);
11299 if (ret)
11300 return ret;
11301
11302 /* i965+ uses the linear or tiled offsets from the
11303 * Display Registers (which do not change across a page-flip)
11304 * so we need only reprogram the base address.
11305 */
11306 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11307 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11308 intel_ring_emit(engine, fb->pitches[0]);
11309 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset |
11310 obj->tiling_mode);
11311
11312 /* XXX Enabling the panel-fitter across page-flip is so far
11313 * untested on non-native modes, so ignore it for now.
11314 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11315 */
11316 pf = 0;
11317 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
11318 intel_ring_emit(engine, pf | pipesrc);
11319
11320 return 0;
11321}
11322
11323static int intel_gen6_queue_flip(struct drm_device *dev,
11324 struct drm_crtc *crtc,
11325 struct drm_framebuffer *fb,
11326 struct drm_i915_gem_object *obj,
11327 struct drm_i915_gem_request *req,
11328 uint32_t flags)
11329{
11330 struct intel_engine_cs *engine = req->engine;
11331 struct drm_i915_private *dev_priv = dev->dev_private;
11332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11333 uint32_t pf, pipesrc;
11334 int ret;
11335
11336 ret = intel_ring_begin(req, 4);
11337 if (ret)
11338 return ret;
11339
11340 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11341 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11342 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11343 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11344
11345 /* Contrary to the suggestions in the documentation,
11346 * "Enable Panel Fitter" does not seem to be required when page
11347 * flipping with a non-native mode, and worse causes a normal
11348 * modeset to fail.
11349 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11350 */
11351 pf = 0;
11352 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
11353 intel_ring_emit(engine, pf | pipesrc);
11354
11355 return 0;
11356}
11357
11358static int intel_gen7_queue_flip(struct drm_device *dev,
11359 struct drm_crtc *crtc,
11360 struct drm_framebuffer *fb,
11361 struct drm_i915_gem_object *obj,
11362 struct drm_i915_gem_request *req,
11363 uint32_t flags)
11364{
11365 struct intel_engine_cs *engine = req->engine;
11366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11367 uint32_t plane_bit = 0;
11368 int len, ret;
11369
11370 switch (intel_crtc->plane) {
11371 case PLANE_A:
11372 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11373 break;
11374 case PLANE_B:
11375 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11376 break;
11377 case PLANE_C:
11378 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11379 break;
11380 default:
11381 WARN_ONCE(1, "unknown plane in flip command\n");
11382 return -ENODEV;
11383 }
11384
11385 len = 4;
11386 if (engine->id == RCS) {
11387 len += 6;
11388 /*
11389 * On Gen 8, SRM is now taking an extra dword to accommodate
11390 * 48bits addresses, and we need a NOOP for the batch size to
11391 * stay even.
11392 */
11393 if (IS_GEN8(dev))
11394 len += 2;
11395 }
11396
11397 /*
11398 * BSpec MI_DISPLAY_FLIP for IVB:
11399 * "The full packet must be contained within the same cache line."
11400 *
11401 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11402 * cacheline, if we ever start emitting more commands before
11403 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11404 * then do the cacheline alignment, and finally emit the
11405 * MI_DISPLAY_FLIP.
11406 */
11407 ret = intel_ring_cacheline_align(req);
11408 if (ret)
11409 return ret;
11410
11411 ret = intel_ring_begin(req, len);
11412 if (ret)
11413 return ret;
11414
11415 /* Unmask the flip-done completion message. Note that the bspec says that
11416 * we should do this for both the BCS and RCS, and that we must not unmask
11417 * more than one flip event at any time (or ensure that one flip message
11418 * can be sent by waiting for flip-done prior to queueing new flips).
11419 * Experimentation says that BCS works despite DERRMR masking all
11420 * flip-done completion events and that unmasking all planes at once
11421 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11422 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11423 */
11424 if (engine->id == RCS) {
11425 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11426 intel_ring_emit_reg(engine, DERRMR);
11427 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11428 DERRMR_PIPEB_PRI_FLIP_DONE |
11429 DERRMR_PIPEC_PRI_FLIP_DONE));
11430 if (IS_GEN8(dev))
11431 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
11432 MI_SRM_LRM_GLOBAL_GTT);
11433 else
11434 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
11435 MI_SRM_LRM_GLOBAL_GTT);
11436 intel_ring_emit_reg(engine, DERRMR);
11437 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
11438 if (IS_GEN8(dev)) {
11439 intel_ring_emit(engine, 0);
11440 intel_ring_emit(engine, MI_NOOP);
11441 }
11442 }
11443
11444 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11445 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11446 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11447 intel_ring_emit(engine, (MI_NOOP));
11448
11449 return 0;
11450}
11451
11452static bool use_mmio_flip(struct intel_engine_cs *engine,
11453 struct drm_i915_gem_object *obj)
11454{
Chris Wilsonc37efb92016-06-17 08:28:47 +010011455 struct reservation_object *resv;
11456
Daniel Vetter5a21b662016-05-24 17:13:53 +020011457 /*
11458 * This is not being used for older platforms, because
11459 * non-availability of flip done interrupt forces us to use
11460 * CS flips. Older platforms derive flip done using some clever
11461 * tricks involving the flip_pending status bits and vblank irqs.
11462 * So using MMIO flips there would disrupt this mechanism.
11463 */
11464
11465 if (engine == NULL)
11466 return true;
11467
11468 if (INTEL_GEN(engine->i915) < 5)
11469 return false;
11470
11471 if (i915.use_mmio_flip < 0)
11472 return false;
11473 else if (i915.use_mmio_flip > 0)
11474 return true;
11475 else if (i915.enable_execlists)
11476 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011477
11478 resv = i915_gem_object_get_dmabuf_resv(obj);
11479 if (resv && !reservation_object_test_signaled_rcu(resv, false))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011480 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011481
11482 return engine != i915_gem_request_get_engine(obj->last_write_req);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011483}
11484
11485static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11486 unsigned int rotation,
11487 struct intel_flip_work *work)
11488{
11489 struct drm_device *dev = intel_crtc->base.dev;
11490 struct drm_i915_private *dev_priv = dev->dev_private;
11491 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11492 const enum pipe pipe = intel_crtc->pipe;
11493 u32 ctl, stride, tile_height;
11494
11495 ctl = I915_READ(PLANE_CTL(pipe, 0));
11496 ctl &= ~PLANE_CTL_TILED_MASK;
11497 switch (fb->modifier[0]) {
11498 case DRM_FORMAT_MOD_NONE:
11499 break;
11500 case I915_FORMAT_MOD_X_TILED:
11501 ctl |= PLANE_CTL_TILED_X;
11502 break;
11503 case I915_FORMAT_MOD_Y_TILED:
11504 ctl |= PLANE_CTL_TILED_Y;
11505 break;
11506 case I915_FORMAT_MOD_Yf_TILED:
11507 ctl |= PLANE_CTL_TILED_YF;
11508 break;
11509 default:
11510 MISSING_CASE(fb->modifier[0]);
11511 }
11512
11513 /*
11514 * The stride is either expressed as a multiple of 64 bytes chunks for
11515 * linear buffers or in number of tiles for tiled buffers.
11516 */
11517 if (intel_rotation_90_or_270(rotation)) {
11518 /* stride = Surface height in tiles */
11519 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
11520 stride = DIV_ROUND_UP(fb->height, tile_height);
11521 } else {
11522 stride = fb->pitches[0] /
11523 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11524 fb->pixel_format);
11525 }
11526
11527 /*
11528 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11529 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11530 */
11531 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11532 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11533
11534 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
11535 POSTING_READ(PLANE_SURF(pipe, 0));
11536}
11537
11538static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11539 struct intel_flip_work *work)
11540{
11541 struct drm_device *dev = intel_crtc->base.dev;
11542 struct drm_i915_private *dev_priv = dev->dev_private;
11543 struct intel_framebuffer *intel_fb =
11544 to_intel_framebuffer(intel_crtc->base.primary->fb);
11545 struct drm_i915_gem_object *obj = intel_fb->obj;
11546 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
11547 u32 dspcntr;
11548
11549 dspcntr = I915_READ(reg);
11550
11551 if (obj->tiling_mode != I915_TILING_NONE)
11552 dspcntr |= DISPPLANE_TILED;
11553 else
11554 dspcntr &= ~DISPPLANE_TILED;
11555
11556 I915_WRITE(reg, dspcntr);
11557
11558 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
11559 POSTING_READ(DSPSURF(intel_crtc->plane));
11560}
11561
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011562static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000011563{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011564 struct intel_flip_work *work =
11565 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011566 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
11568 struct intel_framebuffer *intel_fb =
11569 to_intel_framebuffer(crtc->base.primary->fb);
11570 struct drm_i915_gem_object *obj = intel_fb->obj;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011571 struct reservation_object *resv;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011572
11573 if (work->flip_queued_req)
11574 WARN_ON(__i915_wait_request(work->flip_queued_req,
11575 false, NULL,
11576 &dev_priv->rps.mmioflips));
11577
11578 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010011579 resv = i915_gem_object_get_dmabuf_resv(obj);
11580 if (resv)
11581 WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false,
Daniel Vetter5a21b662016-05-24 17:13:53 +020011582 MAX_SCHEDULE_TIMEOUT) < 0);
11583
11584 intel_pipe_update_start(crtc);
11585
11586 if (INTEL_GEN(dev_priv) >= 9)
11587 skl_do_mmio_flip(crtc, work->rotation, work);
11588 else
11589 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11590 ilk_do_mmio_flip(crtc, work);
11591
11592 intel_pipe_update_end(crtc, work);
11593}
11594
11595static int intel_default_queue_flip(struct drm_device *dev,
11596 struct drm_crtc *crtc,
11597 struct drm_framebuffer *fb,
11598 struct drm_i915_gem_object *obj,
11599 struct drm_i915_gem_request *req,
11600 uint32_t flags)
11601{
11602 return -ENODEV;
11603}
11604
11605static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
11606 struct intel_crtc *intel_crtc,
11607 struct intel_flip_work *work)
11608{
11609 u32 addr, vblank;
11610
11611 if (!atomic_read(&work->pending))
11612 return false;
11613
11614 smp_rmb();
11615
11616 vblank = intel_crtc_get_vblank_counter(intel_crtc);
11617 if (work->flip_ready_vblank == 0) {
11618 if (work->flip_queued_req &&
11619 !i915_gem_request_completed(work->flip_queued_req, true))
11620 return false;
11621
11622 work->flip_ready_vblank = vblank;
11623 }
11624
11625 if (vblank - work->flip_ready_vblank < 3)
11626 return false;
11627
11628 /* Potential stall - if we see that the flip has happened,
11629 * assume a missed interrupt. */
11630 if (INTEL_GEN(dev_priv) >= 4)
11631 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11632 else
11633 addr = I915_READ(DSPADDR(intel_crtc->plane));
11634
11635 /* There is a potential issue here with a false positive after a flip
11636 * to the same address. We could address this by checking for a
11637 * non-incrementing frame counter.
11638 */
11639 return addr == work->gtt_offset;
11640}
11641
11642void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
11643{
11644 struct drm_device *dev = dev_priv->dev;
11645 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011647 struct intel_flip_work *work;
11648
11649 WARN_ON(!in_interrupt());
11650
11651 if (crtc == NULL)
11652 return;
11653
11654 spin_lock(&dev->event_lock);
11655 work = intel_crtc->flip_work;
11656
11657 if (work != NULL && !is_mmio_work(work) &&
11658 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
11659 WARN_ONCE(1,
11660 "Kicking stuck page flip: queued at %d, now %d\n",
11661 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
11662 page_flip_completed(intel_crtc);
11663 work = NULL;
11664 }
11665
11666 if (work != NULL && !is_mmio_work(work) &&
11667 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
11668 intel_queue_rps_boost_for_request(work->flip_queued_req);
11669 spin_unlock(&dev->event_lock);
11670}
11671
11672static int intel_crtc_page_flip(struct drm_crtc *crtc,
11673 struct drm_framebuffer *fb,
11674 struct drm_pending_vblank_event *event,
11675 uint32_t page_flip_flags)
11676{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011677 struct drm_device *dev = crtc->dev;
Maarten Lankhorstaa420dd2016-05-17 15:07:51 +020011678 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011679 struct drm_framebuffer *old_fb = crtc->primary->fb;
11680 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11682 struct drm_plane *primary = crtc->primary;
11683 enum pipe pipe = intel_crtc->pipe;
11684 struct intel_flip_work *work;
11685 struct intel_engine_cs *engine;
11686 bool mmio_flip;
11687 struct drm_i915_gem_request *request = NULL;
11688 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011689
Daniel Vetter5a21b662016-05-24 17:13:53 +020011690 /*
11691 * drm_mode_page_flip_ioctl() should already catch this, but double
11692 * check to be safe. In the future we may enable pageflipping from
11693 * a disabled primary plane.
11694 */
11695 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11696 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011697
Daniel Vetter5a21b662016-05-24 17:13:53 +020011698 /* Can't change pixel format via MI display flips. */
11699 if (fb->pixel_format != crtc->primary->fb->pixel_format)
11700 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011701
Daniel Vetter5a21b662016-05-24 17:13:53 +020011702 /*
11703 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11704 * Note that pitch changes could also affect these register.
11705 */
11706 if (INTEL_INFO(dev)->gen > 3 &&
11707 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11708 fb->pitches[0] != crtc->primary->fb->pitches[0]))
11709 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011710
Daniel Vetter5a21b662016-05-24 17:13:53 +020011711 if (i915_terminally_wedged(&dev_priv->gpu_error))
11712 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011713
Daniel Vetter5a21b662016-05-24 17:13:53 +020011714 work = kzalloc(sizeof(*work), GFP_KERNEL);
11715 if (work == NULL)
11716 return -ENOMEM;
11717
11718 work->event = event;
11719 work->crtc = crtc;
11720 work->old_fb = old_fb;
11721 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011722
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011723 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011724 if (ret)
11725 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011726
Daniel Vetter5a21b662016-05-24 17:13:53 +020011727 /* We borrow the event spin lock for protecting flip_work */
11728 spin_lock_irq(&dev->event_lock);
11729 if (intel_crtc->flip_work) {
11730 /* Before declaring the flip queue wedged, check if
11731 * the hardware completed the operation behind our backs.
11732 */
11733 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
11734 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11735 page_flip_completed(intel_crtc);
11736 } else {
11737 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
11738 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011739
Daniel Vetter5a21b662016-05-24 17:13:53 +020011740 drm_crtc_vblank_put(crtc);
11741 kfree(work);
11742 return -EBUSY;
11743 }
11744 }
11745 intel_crtc->flip_work = work;
11746 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011747
Daniel Vetter5a21b662016-05-24 17:13:53 +020011748 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11749 flush_workqueue(dev_priv->wq);
11750
11751 /* Reference the objects for the scheduled work. */
11752 drm_framebuffer_reference(work->old_fb);
11753 drm_gem_object_reference(&obj->base);
11754
11755 crtc->primary->fb = fb;
11756 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020011757
11758 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
11759 to_intel_plane_state(primary->state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011760
11761 work->pending_flip_obj = obj;
11762
11763 ret = i915_mutex_lock_interruptible(dev);
11764 if (ret)
11765 goto cleanup;
11766
11767 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11768 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11769 ret = -EIO;
11770 goto cleanup;
11771 }
11772
11773 atomic_inc(&intel_crtc->unpin_work_count);
11774
11775 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
11776 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
11777
11778 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
11779 engine = &dev_priv->engine[BCS];
11780 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
11781 /* vlv: DISPLAY_FLIP fails to change tiling */
11782 engine = NULL;
11783 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
11784 engine = &dev_priv->engine[BCS];
11785 } else if (INTEL_INFO(dev)->gen >= 7) {
11786 engine = i915_gem_request_get_engine(obj->last_write_req);
11787 if (engine == NULL || engine->id != RCS)
11788 engine = &dev_priv->engine[BCS];
11789 } else {
11790 engine = &dev_priv->engine[RCS];
11791 }
11792
11793 mmio_flip = use_mmio_flip(engine, obj);
11794
11795 /* When using CS flips, we want to emit semaphores between rings.
11796 * However, when using mmio flips we will create a task to do the
11797 * synchronisation, so all we want here is to pin the framebuffer
11798 * into the display plane and skip any waits.
11799 */
11800 if (!mmio_flip) {
11801 ret = i915_gem_object_sync(obj, engine, &request);
11802 if (!ret && !request) {
11803 request = i915_gem_request_alloc(engine, NULL);
11804 ret = PTR_ERR_OR_ZERO(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011805 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011806
Daniel Vetter5a21b662016-05-24 17:13:53 +020011807 if (ret)
11808 goto cleanup_pending;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011809 }
11810
Daniel Vetter5a21b662016-05-24 17:13:53 +020011811 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
11812 if (ret)
11813 goto cleanup_pending;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011814
Daniel Vetter5a21b662016-05-24 17:13:53 +020011815 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11816 obj, 0);
11817 work->gtt_offset += intel_crtc->dspaddr_offset;
11818 work->rotation = crtc->primary->state->rotation;
11819
11820 if (mmio_flip) {
11821 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
11822
11823 i915_gem_request_assign(&work->flip_queued_req,
11824 obj->last_write_req);
11825
11826 schedule_work(&work->mmio_work);
11827 } else {
11828 i915_gem_request_assign(&work->flip_queued_req, request);
11829 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
11830 page_flip_flags);
11831 if (ret)
11832 goto cleanup_unpin;
11833
11834 intel_mark_page_flip_active(intel_crtc, work);
11835
11836 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020011837 }
11838
Daniel Vetter5a21b662016-05-24 17:13:53 +020011839 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
11840 to_intel_plane(primary)->frontbuffer_bit);
11841 mutex_unlock(&dev->struct_mutex);
11842
11843 intel_frontbuffer_flip_prepare(dev,
11844 to_intel_plane(primary)->frontbuffer_bit);
11845
11846 trace_i915_flip_request(intel_crtc->plane, obj);
11847
11848 return 0;
11849
11850cleanup_unpin:
11851 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
11852cleanup_pending:
11853 if (!IS_ERR_OR_NULL(request))
11854 i915_add_request_no_flush(request);
11855 atomic_dec(&intel_crtc->unpin_work_count);
11856 mutex_unlock(&dev->struct_mutex);
11857cleanup:
11858 crtc->primary->fb = old_fb;
11859 update_state_fb(crtc->primary);
11860
11861 drm_gem_object_unreference_unlocked(&obj->base);
11862 drm_framebuffer_unreference(work->old_fb);
11863
11864 spin_lock_irq(&dev->event_lock);
11865 intel_crtc->flip_work = NULL;
11866 spin_unlock_irq(&dev->event_lock);
11867
11868 drm_crtc_vblank_put(crtc);
11869free_work:
11870 kfree(work);
11871
11872 if (ret == -EIO) {
11873 struct drm_atomic_state *state;
11874 struct drm_plane_state *plane_state;
11875
11876out_hang:
11877 state = drm_atomic_state_alloc(dev);
11878 if (!state)
11879 return -ENOMEM;
11880 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11881
11882retry:
11883 plane_state = drm_atomic_get_plane_state(state, primary);
11884 ret = PTR_ERR_OR_ZERO(plane_state);
11885 if (!ret) {
11886 drm_atomic_set_fb_for_plane(plane_state, fb);
11887
11888 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11889 if (!ret)
11890 ret = drm_atomic_commit(state);
11891 }
11892
11893 if (ret == -EDEADLK) {
11894 drm_modeset_backoff(state->acquire_ctx);
11895 drm_atomic_state_clear(state);
11896 goto retry;
11897 }
11898
11899 if (ret)
11900 drm_atomic_state_free(state);
11901
11902 if (ret == 0 && event) {
11903 spin_lock_irq(&dev->event_lock);
11904 drm_crtc_send_vblank_event(crtc, event);
11905 spin_unlock_irq(&dev->event_lock);
11906 }
11907 }
11908 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011909}
11910
Daniel Vetter5a21b662016-05-24 17:13:53 +020011911
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011912/**
11913 * intel_wm_need_update - Check whether watermarks need updating
11914 * @plane: drm plane
11915 * @state: new plane state
11916 *
11917 * Check current plane state versus the new one to determine whether
11918 * watermarks need to be recalculated.
11919 *
11920 * Returns true or false.
11921 */
11922static bool intel_wm_need_update(struct drm_plane *plane,
11923 struct drm_plane_state *state)
11924{
Matt Roperd21fbe82015-09-24 15:53:12 -070011925 struct intel_plane_state *new = to_intel_plane_state(state);
11926 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11927
11928 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011929 if (new->visible != cur->visible)
11930 return true;
11931
11932 if (!cur->base.fb || !new->base.fb)
11933 return false;
11934
11935 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11936 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011937 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11938 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11939 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11940 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011941 return true;
11942
11943 return false;
11944}
11945
Matt Roperd21fbe82015-09-24 15:53:12 -070011946static bool needs_scaling(struct intel_plane_state *state)
11947{
11948 int src_w = drm_rect_width(&state->src) >> 16;
11949 int src_h = drm_rect_height(&state->src) >> 16;
11950 int dst_w = drm_rect_width(&state->dst);
11951 int dst_h = drm_rect_height(&state->dst);
11952
11953 return (src_w != dst_w || src_h != dst_h);
11954}
11955
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011956int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11957 struct drm_plane_state *plane_state)
11958{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011959 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011960 struct drm_crtc *crtc = crtc_state->crtc;
11961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11962 struct drm_plane *plane = plane_state->plane;
11963 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011964 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011965 struct intel_plane_state *old_plane_state =
11966 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011967 bool mode_changed = needs_modeset(crtc_state);
11968 bool was_crtc_enabled = crtc->state->active;
11969 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011970 bool turn_off, turn_on, visible, was_visible;
11971 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030011972 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011973
11974 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11975 plane->type != DRM_PLANE_TYPE_CURSOR) {
11976 ret = skl_update_scaler_plane(
11977 to_intel_crtc_state(crtc_state),
11978 to_intel_plane_state(plane_state));
11979 if (ret)
11980 return ret;
11981 }
11982
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011983 was_visible = old_plane_state->visible;
11984 visible = to_intel_plane_state(plane_state)->visible;
11985
11986 if (!was_crtc_enabled && WARN_ON(was_visible))
11987 was_visible = false;
11988
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011989 /*
11990 * Visibility is calculated as if the crtc was on, but
11991 * after scaler setup everything depends on it being off
11992 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011993 *
11994 * FIXME this is wrong for watermarks. Watermarks should also
11995 * be computed as if the pipe would be active. Perhaps move
11996 * per-plane wm computation to the .check_plane() hook, and
11997 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011998 */
11999 if (!is_crtc_enabled)
12000 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012001
12002 if (!was_visible && !visible)
12003 return 0;
12004
Maarten Lankhorste8861672016-02-24 11:24:26 +010012005 if (fb != old_plane_state->base.fb)
12006 pipe_config->fb_changed = true;
12007
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012008 turn_off = was_visible && (!visible || mode_changed);
12009 turn_on = visible && (!was_visible || mode_changed);
12010
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012011 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012012 intel_crtc->base.base.id,
12013 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012014 plane->base.id, plane->name,
12015 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012016
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012017 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12018 plane->base.id, plane->name,
12019 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012020 turn_off, turn_on, mode_changed);
12021
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012022 if (turn_on) {
12023 pipe_config->update_wm_pre = true;
12024
12025 /* must disable cxsr around plane enable/disable */
12026 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12027 pipe_config->disable_cxsr = true;
12028 } else if (turn_off) {
12029 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012030
Ville Syrjälä852eb002015-06-24 22:00:07 +030012031 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012032 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012033 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012034 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012035 /* FIXME bollocks */
12036 pipe_config->update_wm_pre = true;
12037 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012038 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012039
Matt Ropered4a6a72016-02-23 17:20:13 -080012040 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012041 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12042 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012043 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12044
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012045 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012046 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012047
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012048 /*
12049 * WaCxSRDisabledForSpriteScaling:ivb
12050 *
12051 * cstate->update_wm was already set above, so this flag will
12052 * take effect when we commit and program watermarks.
12053 */
12054 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
12055 needs_scaling(to_intel_plane_state(plane_state)) &&
12056 !needs_scaling(old_plane_state))
12057 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012058
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012059 return 0;
12060}
12061
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012062static bool encoders_cloneable(const struct intel_encoder *a,
12063 const struct intel_encoder *b)
12064{
12065 /* masks could be asymmetric, so check both ways */
12066 return a == b || (a->cloneable & (1 << b->type) &&
12067 b->cloneable & (1 << a->type));
12068}
12069
12070static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12071 struct intel_crtc *crtc,
12072 struct intel_encoder *encoder)
12073{
12074 struct intel_encoder *source_encoder;
12075 struct drm_connector *connector;
12076 struct drm_connector_state *connector_state;
12077 int i;
12078
12079 for_each_connector_in_state(state, connector, connector_state, i) {
12080 if (connector_state->crtc != &crtc->base)
12081 continue;
12082
12083 source_encoder =
12084 to_intel_encoder(connector_state->best_encoder);
12085 if (!encoders_cloneable(encoder, source_encoder))
12086 return false;
12087 }
12088
12089 return true;
12090}
12091
12092static bool check_encoder_cloning(struct drm_atomic_state *state,
12093 struct intel_crtc *crtc)
12094{
12095 struct intel_encoder *encoder;
12096 struct drm_connector *connector;
12097 struct drm_connector_state *connector_state;
12098 int i;
12099
12100 for_each_connector_in_state(state, connector, connector_state, i) {
12101 if (connector_state->crtc != &crtc->base)
12102 continue;
12103
12104 encoder = to_intel_encoder(connector_state->best_encoder);
12105 if (!check_single_encoder_cloning(state, crtc, encoder))
12106 return false;
12107 }
12108
12109 return true;
12110}
12111
12112static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12113 struct drm_crtc_state *crtc_state)
12114{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012115 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012116 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012118 struct intel_crtc_state *pipe_config =
12119 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012120 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012121 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012122 bool mode_changed = needs_modeset(crtc_state);
12123
12124 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12125 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12126 return -EINVAL;
12127 }
12128
Ville Syrjälä852eb002015-06-24 22:00:07 +030012129 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012130 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012131
Maarten Lankhorstad421372015-06-15 12:33:42 +020012132 if (mode_changed && crtc_state->enable &&
12133 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012134 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012135 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12136 pipe_config);
12137 if (ret)
12138 return ret;
12139 }
12140
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012141 if (crtc_state->color_mgmt_changed) {
12142 ret = intel_color_check(crtc, crtc_state);
12143 if (ret)
12144 return ret;
12145 }
12146
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012147 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012148 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012149 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012150 if (ret) {
12151 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012152 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012153 }
12154 }
12155
12156 if (dev_priv->display.compute_intermediate_wm &&
12157 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12158 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12159 return 0;
12160
12161 /*
12162 * Calculate 'intermediate' watermarks that satisfy both the
12163 * old state and the new state. We can program these
12164 * immediately.
12165 */
12166 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12167 intel_crtc,
12168 pipe_config);
12169 if (ret) {
12170 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12171 return ret;
12172 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012173 } else if (dev_priv->display.compute_intermediate_wm) {
12174 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12175 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012176 }
12177
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012178 if (INTEL_INFO(dev)->gen >= 9) {
12179 if (mode_changed)
12180 ret = skl_update_scaler_crtc(pipe_config);
12181
12182 if (!ret)
12183 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12184 pipe_config);
12185 }
12186
12187 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012188}
12189
Jani Nikula65b38e02015-04-13 11:26:56 +030012190static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012191 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012192 .atomic_begin = intel_begin_crtc_commit,
12193 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012194 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012195};
12196
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012197static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12198{
12199 struct intel_connector *connector;
12200
12201 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012202 if (connector->base.state->crtc)
12203 drm_connector_unreference(&connector->base);
12204
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012205 if (connector->base.encoder) {
12206 connector->base.state->best_encoder =
12207 connector->base.encoder;
12208 connector->base.state->crtc =
12209 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012210
12211 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012212 } else {
12213 connector->base.state->best_encoder = NULL;
12214 connector->base.state->crtc = NULL;
12215 }
12216 }
12217}
12218
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012219static void
Robin Schroereba905b2014-05-18 02:24:50 +020012220connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012221 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012222{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012223 int bpp = pipe_config->pipe_bpp;
12224
12225 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12226 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012227 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012228
12229 /* Don't use an invalid EDID bpc value */
12230 if (connector->base.display_info.bpc &&
12231 connector->base.display_info.bpc * 3 < bpp) {
12232 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12233 bpp, connector->base.display_info.bpc*3);
12234 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12235 }
12236
Jani Nikula013dd9e2016-01-13 16:35:20 +020012237 /* Clamp bpp to default limit on screens without EDID 1.4 */
12238 if (connector->base.display_info.bpc == 0) {
12239 int type = connector->base.connector_type;
12240 int clamp_bpp = 24;
12241
12242 /* Fall back to 18 bpp when DP sink capability is unknown. */
12243 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12244 type == DRM_MODE_CONNECTOR_eDP)
12245 clamp_bpp = 18;
12246
12247 if (bpp > clamp_bpp) {
12248 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12249 bpp, clamp_bpp);
12250 pipe_config->pipe_bpp = clamp_bpp;
12251 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012252 }
12253}
12254
12255static int
12256compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012257 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012258{
12259 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012260 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012261 struct drm_connector *connector;
12262 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012263 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012264
Wayne Boyer666a4532015-12-09 12:29:35 -080012265 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012266 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012267 else if (INTEL_INFO(dev)->gen >= 5)
12268 bpp = 12*3;
12269 else
12270 bpp = 8*3;
12271
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012272
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012273 pipe_config->pipe_bpp = bpp;
12274
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012275 state = pipe_config->base.state;
12276
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012277 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012278 for_each_connector_in_state(state, connector, connector_state, i) {
12279 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012280 continue;
12281
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012282 connected_sink_compute_bpp(to_intel_connector(connector),
12283 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012284 }
12285
12286 return bpp;
12287}
12288
Daniel Vetter644db712013-09-19 14:53:58 +020012289static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12290{
12291 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12292 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012293 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012294 mode->crtc_hdisplay, mode->crtc_hsync_start,
12295 mode->crtc_hsync_end, mode->crtc_htotal,
12296 mode->crtc_vdisplay, mode->crtc_vsync_start,
12297 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12298}
12299
Daniel Vetterc0b03412013-05-28 12:05:54 +020012300static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012301 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012302 const char *context)
12303{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012304 struct drm_device *dev = crtc->base.dev;
12305 struct drm_plane *plane;
12306 struct intel_plane *intel_plane;
12307 struct intel_plane_state *state;
12308 struct drm_framebuffer *fb;
12309
Ville Syrjälä78108b72016-05-27 20:59:19 +030012310 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12311 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012312 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012313
Jani Nikulada205632016-03-15 21:51:10 +020012314 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012315 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12316 pipe_config->pipe_bpp, pipe_config->dither);
12317 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12318 pipe_config->has_pch_encoder,
12319 pipe_config->fdi_lanes,
12320 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12321 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12322 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012323 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012324 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012325 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012326 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12327 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12328 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012329
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012330 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012331 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012332 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012333 pipe_config->dp_m2_n2.gmch_m,
12334 pipe_config->dp_m2_n2.gmch_n,
12335 pipe_config->dp_m2_n2.link_m,
12336 pipe_config->dp_m2_n2.link_n,
12337 pipe_config->dp_m2_n2.tu);
12338
Daniel Vetter55072d12014-11-20 16:10:28 +010012339 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12340 pipe_config->has_audio,
12341 pipe_config->has_infoframe);
12342
Daniel Vetterc0b03412013-05-28 12:05:54 +020012343 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012344 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012345 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012346 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12347 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012348 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012349 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12350 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012351 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12352 crtc->num_scalers,
12353 pipe_config->scaler_state.scaler_users,
12354 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012355 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12356 pipe_config->gmch_pfit.control,
12357 pipe_config->gmch_pfit.pgm_ratios,
12358 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012359 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012360 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012361 pipe_config->pch_pfit.size,
12362 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012363 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012364 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012365
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012366 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012367 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012368 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012369 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012370 pipe_config->ddi_pll_sel,
12371 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012372 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012373 pipe_config->dpll_hw_state.pll0,
12374 pipe_config->dpll_hw_state.pll1,
12375 pipe_config->dpll_hw_state.pll2,
12376 pipe_config->dpll_hw_state.pll3,
12377 pipe_config->dpll_hw_state.pll6,
12378 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012379 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012380 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012381 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012382 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012383 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12384 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12385 pipe_config->ddi_pll_sel,
12386 pipe_config->dpll_hw_state.ctrl1,
12387 pipe_config->dpll_hw_state.cfgcr1,
12388 pipe_config->dpll_hw_state.cfgcr2);
12389 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012390 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012391 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012392 pipe_config->dpll_hw_state.wrpll,
12393 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012394 } else {
12395 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12396 "fp0: 0x%x, fp1: 0x%x\n",
12397 pipe_config->dpll_hw_state.dpll,
12398 pipe_config->dpll_hw_state.dpll_md,
12399 pipe_config->dpll_hw_state.fp0,
12400 pipe_config->dpll_hw_state.fp1);
12401 }
12402
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012403 DRM_DEBUG_KMS("planes on this crtc\n");
12404 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12405 intel_plane = to_intel_plane(plane);
12406 if (intel_plane->pipe != crtc->pipe)
12407 continue;
12408
12409 state = to_intel_plane_state(plane->state);
12410 fb = state->base.fb;
12411 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012412 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12413 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012414 continue;
12415 }
12416
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012417 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12418 plane->base.id, plane->name);
12419 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
12420 fb->base.id, fb->width, fb->height,
12421 drm_get_format_name(fb->pixel_format));
12422 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12423 state->scaler_id,
12424 state->src.x1 >> 16, state->src.y1 >> 16,
12425 drm_rect_width(&state->src) >> 16,
12426 drm_rect_height(&state->src) >> 16,
12427 state->dst.x1, state->dst.y1,
12428 drm_rect_width(&state->dst),
12429 drm_rect_height(&state->dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012430 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012431}
12432
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012433static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012434{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012435 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012436 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012437 unsigned int used_ports = 0;
12438
12439 /*
12440 * Walk the connector list instead of the encoder
12441 * list to detect the problem on ddi platforms
12442 * where there's just one encoder per digital port.
12443 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012444 drm_for_each_connector(connector, dev) {
12445 struct drm_connector_state *connector_state;
12446 struct intel_encoder *encoder;
12447
12448 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12449 if (!connector_state)
12450 connector_state = connector->state;
12451
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012452 if (!connector_state->best_encoder)
12453 continue;
12454
12455 encoder = to_intel_encoder(connector_state->best_encoder);
12456
12457 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012458
12459 switch (encoder->type) {
12460 unsigned int port_mask;
12461 case INTEL_OUTPUT_UNKNOWN:
12462 if (WARN_ON(!HAS_DDI(dev)))
12463 break;
12464 case INTEL_OUTPUT_DISPLAYPORT:
12465 case INTEL_OUTPUT_HDMI:
12466 case INTEL_OUTPUT_EDP:
12467 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12468
12469 /* the same port mustn't appear more than once */
12470 if (used_ports & port_mask)
12471 return false;
12472
12473 used_ports |= port_mask;
12474 default:
12475 break;
12476 }
12477 }
12478
12479 return true;
12480}
12481
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012482static void
12483clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12484{
12485 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012486 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012487 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012488 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012489 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012490 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012491
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012492 /* FIXME: before the switch to atomic started, a new pipe_config was
12493 * kzalloc'd. Code that depends on any field being zero should be
12494 * fixed, so that the crtc_state can be safely duplicated. For now,
12495 * only fields that are know to not cause problems are preserved. */
12496
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012497 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012498 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012499 shared_dpll = crtc_state->shared_dpll;
12500 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012501 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012502 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012503
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012504 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012505
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012506 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012507 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012508 crtc_state->shared_dpll = shared_dpll;
12509 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012510 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012511 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012512}
12513
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012514static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012515intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012516 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012517{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012518 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012519 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012520 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012521 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012522 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012523 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012524 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012525
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012526 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012527
Daniel Vettere143a212013-07-04 12:01:15 +020012528 pipe_config->cpu_transcoder =
12529 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012530
Imre Deak2960bc92013-07-30 13:36:32 +030012531 /*
12532 * Sanitize sync polarity flags based on requested ones. If neither
12533 * positive or negative polarity is requested, treat this as meaning
12534 * negative polarity.
12535 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012536 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012537 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012538 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012539
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012540 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012541 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012542 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012543
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012544 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12545 pipe_config);
12546 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012547 goto fail;
12548
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012549 /*
12550 * Determine the real pipe dimensions. Note that stereo modes can
12551 * increase the actual pipe size due to the frame doubling and
12552 * insertion of additional space for blanks between the frame. This
12553 * is stored in the crtc timings. We use the requested mode to do this
12554 * computation to clearly distinguish it from the adjusted mode, which
12555 * can be changed by the connectors in the below retry loop.
12556 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012557 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012558 &pipe_config->pipe_src_w,
12559 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012560
Daniel Vettere29c22c2013-02-21 00:00:16 +010012561encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012562 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012563 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012564 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012565
Daniel Vetter135c81b2013-07-21 21:37:09 +020012566 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012567 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12568 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012569
Daniel Vetter7758a112012-07-08 19:40:39 +020012570 /* Pass our mode to the connectors and the CRTC to give them a chance to
12571 * adjust it according to limitations or connector properties, and also
12572 * a chance to reject the mode entirely.
12573 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012574 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012575 if (connector_state->crtc != crtc)
12576 continue;
12577
12578 encoder = to_intel_encoder(connector_state->best_encoder);
12579
Daniel Vetterefea6e82013-07-21 21:36:59 +020012580 if (!(encoder->compute_config(encoder, pipe_config))) {
12581 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012582 goto fail;
12583 }
12584 }
12585
Daniel Vetterff9a6752013-06-01 17:16:21 +020012586 /* Set default port clock if not overwritten by the encoder. Needs to be
12587 * done afterwards in case the encoder adjusts the mode. */
12588 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012589 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012590 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012591
Daniel Vettera43f6e02013-06-07 23:10:32 +020012592 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012593 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012594 DRM_DEBUG_KMS("CRTC fixup failed\n");
12595 goto fail;
12596 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012597
12598 if (ret == RETRY) {
12599 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12600 ret = -EINVAL;
12601 goto fail;
12602 }
12603
12604 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12605 retry = false;
12606 goto encoder_retry;
12607 }
12608
Daniel Vettere8fa4272015-08-12 11:43:34 +020012609 /* Dithering seems to not pass-through bits correctly when it should, so
12610 * only enable it on 6bpc panels. */
12611 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012612 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012613 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012614
Daniel Vetter7758a112012-07-08 19:40:39 +020012615fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012616 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012617}
12618
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012619static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012620intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012621{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012622 struct drm_crtc *crtc;
12623 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012624 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012625
Ville Syrjälä76688512014-01-10 11:28:06 +020012626 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012627 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012628 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012629
12630 /* Update hwmode for vblank functions */
12631 if (crtc->state->active)
12632 crtc->hwmode = crtc->state->adjusted_mode;
12633 else
12634 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012635
12636 /*
12637 * Update legacy state to satisfy fbc code. This can
12638 * be removed when fbc uses the atomic state.
12639 */
12640 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12641 struct drm_plane_state *plane_state = crtc->primary->state;
12642
12643 crtc->primary->fb = plane_state->fb;
12644 crtc->x = plane_state->src_x >> 16;
12645 crtc->y = plane_state->src_y >> 16;
12646 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012647 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012648}
12649
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012650static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012651{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012652 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012653
12654 if (clock1 == clock2)
12655 return true;
12656
12657 if (!clock1 || !clock2)
12658 return false;
12659
12660 diff = abs(clock1 - clock2);
12661
12662 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12663 return true;
12664
12665 return false;
12666}
12667
Daniel Vetter25c5b262012-07-08 22:08:04 +020012668#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12669 list_for_each_entry((intel_crtc), \
12670 &(dev)->mode_config.crtc_list, \
12671 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012672 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012673
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012674static bool
12675intel_compare_m_n(unsigned int m, unsigned int n,
12676 unsigned int m2, unsigned int n2,
12677 bool exact)
12678{
12679 if (m == m2 && n == n2)
12680 return true;
12681
12682 if (exact || !m || !n || !m2 || !n2)
12683 return false;
12684
12685 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12686
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012687 if (n > n2) {
12688 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012689 m2 <<= 1;
12690 n2 <<= 1;
12691 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012692 } else if (n < n2) {
12693 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012694 m <<= 1;
12695 n <<= 1;
12696 }
12697 }
12698
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012699 if (n != n2)
12700 return false;
12701
12702 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012703}
12704
12705static bool
12706intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12707 struct intel_link_m_n *m2_n2,
12708 bool adjust)
12709{
12710 if (m_n->tu == m2_n2->tu &&
12711 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12712 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12713 intel_compare_m_n(m_n->link_m, m_n->link_n,
12714 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12715 if (adjust)
12716 *m2_n2 = *m_n;
12717
12718 return true;
12719 }
12720
12721 return false;
12722}
12723
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012724static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012725intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012726 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012727 struct intel_crtc_state *pipe_config,
12728 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012729{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012730 bool ret = true;
12731
12732#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12733 do { \
12734 if (!adjust) \
12735 DRM_ERROR(fmt, ##__VA_ARGS__); \
12736 else \
12737 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12738 } while (0)
12739
Daniel Vetter66e985c2013-06-05 13:34:20 +020012740#define PIPE_CONF_CHECK_X(name) \
12741 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012742 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012743 "(expected 0x%08x, found 0x%08x)\n", \
12744 current_config->name, \
12745 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012746 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012747 }
12748
Daniel Vetter08a24032013-04-19 11:25:34 +020012749#define PIPE_CONF_CHECK_I(name) \
12750 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012751 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012752 "(expected %i, found %i)\n", \
12753 current_config->name, \
12754 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012755 ret = false; \
12756 }
12757
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012758#define PIPE_CONF_CHECK_P(name) \
12759 if (current_config->name != pipe_config->name) { \
12760 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12761 "(expected %p, found %p)\n", \
12762 current_config->name, \
12763 pipe_config->name); \
12764 ret = false; \
12765 }
12766
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012767#define PIPE_CONF_CHECK_M_N(name) \
12768 if (!intel_compare_link_m_n(&current_config->name, \
12769 &pipe_config->name,\
12770 adjust)) { \
12771 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12772 "(expected tu %i gmch %i/%i link %i/%i, " \
12773 "found tu %i, gmch %i/%i link %i/%i)\n", \
12774 current_config->name.tu, \
12775 current_config->name.gmch_m, \
12776 current_config->name.gmch_n, \
12777 current_config->name.link_m, \
12778 current_config->name.link_n, \
12779 pipe_config->name.tu, \
12780 pipe_config->name.gmch_m, \
12781 pipe_config->name.gmch_n, \
12782 pipe_config->name.link_m, \
12783 pipe_config->name.link_n); \
12784 ret = false; \
12785 }
12786
Daniel Vetter55c561a2016-03-30 11:34:36 +020012787/* This is required for BDW+ where there is only one set of registers for
12788 * switching between high and low RR.
12789 * This macro can be used whenever a comparison has to be made between one
12790 * hw state and multiple sw state variables.
12791 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012792#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12793 if (!intel_compare_link_m_n(&current_config->name, \
12794 &pipe_config->name, adjust) && \
12795 !intel_compare_link_m_n(&current_config->alt_name, \
12796 &pipe_config->name, adjust)) { \
12797 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12798 "(expected tu %i gmch %i/%i link %i/%i, " \
12799 "or tu %i gmch %i/%i link %i/%i, " \
12800 "found tu %i, gmch %i/%i link %i/%i)\n", \
12801 current_config->name.tu, \
12802 current_config->name.gmch_m, \
12803 current_config->name.gmch_n, \
12804 current_config->name.link_m, \
12805 current_config->name.link_n, \
12806 current_config->alt_name.tu, \
12807 current_config->alt_name.gmch_m, \
12808 current_config->alt_name.gmch_n, \
12809 current_config->alt_name.link_m, \
12810 current_config->alt_name.link_n, \
12811 pipe_config->name.tu, \
12812 pipe_config->name.gmch_m, \
12813 pipe_config->name.gmch_n, \
12814 pipe_config->name.link_m, \
12815 pipe_config->name.link_n); \
12816 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012817 }
12818
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012819#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12820 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012821 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012822 "(expected %i, found %i)\n", \
12823 current_config->name & (mask), \
12824 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012825 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012826 }
12827
Ville Syrjälä5e550652013-09-06 23:29:07 +030012828#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12829 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012830 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012831 "(expected %i, found %i)\n", \
12832 current_config->name, \
12833 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012834 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012835 }
12836
Daniel Vetterbb760062013-06-06 14:55:52 +020012837#define PIPE_CONF_QUIRK(quirk) \
12838 ((current_config->quirks | pipe_config->quirks) & (quirk))
12839
Daniel Vettereccb1402013-05-22 00:50:22 +020012840 PIPE_CONF_CHECK_I(cpu_transcoder);
12841
Daniel Vetter08a24032013-04-19 11:25:34 +020012842 PIPE_CONF_CHECK_I(has_pch_encoder);
12843 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012844 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012845
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012846 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012847 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030012848 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012849
12850 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012851 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012852
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012853 if (current_config->has_drrs)
12854 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12855 } else
12856 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012857
Jani Nikulaa65347b2015-11-27 12:21:46 +020012858 PIPE_CONF_CHECK_I(has_dsi_encoder);
12859
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012860 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12861 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12862 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12863 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12864 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12865 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012866
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012867 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12868 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12869 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12870 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12871 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12872 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012873
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012874 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012875 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012876 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012877 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012878 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012879 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012880
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012881 PIPE_CONF_CHECK_I(has_audio);
12882
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012883 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012884 DRM_MODE_FLAG_INTERLACE);
12885
Daniel Vetterbb760062013-06-06 14:55:52 +020012886 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012887 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012888 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012889 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012890 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012891 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012892 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012893 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012894 DRM_MODE_FLAG_NVSYNC);
12895 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012896
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012897 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012898 /* pfit ratios are autocomputed by the hw on gen4+ */
12899 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020012900 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012901 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012902
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012903 if (!adjust) {
12904 PIPE_CONF_CHECK_I(pipe_src_w);
12905 PIPE_CONF_CHECK_I(pipe_src_h);
12906
12907 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12908 if (current_config->pch_pfit.enabled) {
12909 PIPE_CONF_CHECK_X(pch_pfit.pos);
12910 PIPE_CONF_CHECK_X(pch_pfit.size);
12911 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012912
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012913 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12914 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012915
Jesse Barnese59150d2014-01-07 13:30:45 -080012916 /* BDW+ don't expose a synchronous way to read the state */
12917 if (IS_HASWELL(dev))
12918 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012919
Ville Syrjälä282740f2013-09-04 18:30:03 +030012920 PIPE_CONF_CHECK_I(double_wide);
12921
Daniel Vetter26804af2014-06-25 22:01:55 +030012922 PIPE_CONF_CHECK_X(ddi_pll_sel);
12923
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012924 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012925 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012926 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012927 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12928 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012929 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012930 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012931 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12932 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12933 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012934
Ville Syrjälä47eacba2016-04-12 22:14:35 +030012935 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12936 PIPE_CONF_CHECK_X(dsi_pll.div);
12937
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012938 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12939 PIPE_CONF_CHECK_I(pipe_bpp);
12940
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012941 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012942 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012943
Daniel Vetter66e985c2013-06-05 13:34:20 +020012944#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012945#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012946#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012947#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012948#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012949#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012950#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012951
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012952 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012953}
12954
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012955static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12956 const struct intel_crtc_state *pipe_config)
12957{
12958 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012959 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012960 &pipe_config->fdi_m_n);
12961 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12962
12963 /*
12964 * FDI already provided one idea for the dotclock.
12965 * Yell if the encoder disagrees.
12966 */
12967 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12968 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12969 fdi_dotclock, dotclock);
12970 }
12971}
12972
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012973static void verify_wm_state(struct drm_crtc *crtc,
12974 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012975{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012976 struct drm_device *dev = crtc->dev;
Damien Lespiau08db6652014-11-04 17:06:52 +000012977 struct drm_i915_private *dev_priv = dev->dev_private;
12978 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012979 struct skl_ddb_entry *hw_entry, *sw_entry;
12980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12981 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000012982 int plane;
12983
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012984 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012985 return;
12986
12987 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12988 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12989
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012990 /* planes */
12991 for_each_plane(dev_priv, pipe, plane) {
12992 hw_entry = &hw_ddb.plane[pipe][plane];
12993 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012994
12995 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12996 continue;
12997
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012998 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12999 "(expected (%u,%u), found (%u,%u))\n",
13000 pipe_name(pipe), plane + 1,
13001 sw_entry->start, sw_entry->end,
13002 hw_entry->start, hw_entry->end);
13003 }
13004
13005 /* cursor */
13006 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13007 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13008
13009 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
Damien Lespiau08db6652014-11-04 17:06:52 +000013010 DRM_ERROR("mismatch in DDB state pipe %c cursor "
13011 "(expected (%u,%u), found (%u,%u))\n",
13012 pipe_name(pipe),
13013 sw_entry->start, sw_entry->end,
13014 hw_entry->start, hw_entry->end);
13015 }
13016}
13017
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013018static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013019verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013020{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013021 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013022
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013023 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013024 struct drm_encoder *encoder = connector->encoder;
13025 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013026
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013027 if (state->crtc != crtc)
13028 continue;
13029
Daniel Vetter5a21b662016-05-24 17:13:53 +020013030 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013031
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013032 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013033 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013034 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013035}
13036
13037static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013038verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013039{
13040 struct intel_encoder *encoder;
13041 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013042
Damien Lespiaub2784e12014-08-05 11:29:37 +010013043 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013044 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013045 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013046
13047 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13048 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013049 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013050
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013051 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013052 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013053 continue;
13054 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013055
13056 I915_STATE_WARN(connector->base.state->crtc !=
13057 encoder->base.crtc,
13058 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013059 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013060
Rob Clarke2c719b2014-12-15 13:56:32 -050013061 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013062 "encoder's enabled state mismatch "
13063 "(expected %i, found %i)\n",
13064 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013065
13066 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013067 bool active;
13068
13069 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013070 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013071 "encoder detached but still enabled on pipe %c.\n",
13072 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013073 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013074 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013075}
13076
13077static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013078verify_crtc_state(struct drm_crtc *crtc,
13079 struct drm_crtc_state *old_crtc_state,
13080 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013081{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013082 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013083 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013084 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13086 struct intel_crtc_state *pipe_config, *sw_config;
13087 struct drm_atomic_state *old_state;
13088 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013089
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013090 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013091 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013092 pipe_config = to_intel_crtc_state(old_crtc_state);
13093 memset(pipe_config, 0, sizeof(*pipe_config));
13094 pipe_config->base.crtc = crtc;
13095 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013096
Ville Syrjälä78108b72016-05-27 20:59:19 +030013097 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013098
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013099 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013100
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013101 /* hw state is inconsistent with the pipe quirk */
13102 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13103 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13104 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013105
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013106 I915_STATE_WARN(new_crtc_state->active != active,
13107 "crtc active state doesn't match with hw state "
13108 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013109
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013110 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13111 "transitional active state does not match atomic hw state "
13112 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013113
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013114 for_each_encoder_on_crtc(dev, crtc, encoder) {
13115 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013116
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013117 active = encoder->get_hw_state(encoder, &pipe);
13118 I915_STATE_WARN(active != new_crtc_state->active,
13119 "[ENCODER:%i] active %i with crtc active %i\n",
13120 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013121
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013122 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13123 "Encoder connected to wrong pipe %c\n",
13124 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013125
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013126 if (active)
13127 encoder->get_config(encoder, pipe_config);
13128 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013129
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013130 if (!new_crtc_state->active)
13131 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013132
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013133 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013134
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013135 sw_config = to_intel_crtc_state(crtc->state);
13136 if (!intel_pipe_config_compare(dev, sw_config,
13137 pipe_config, false)) {
13138 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13139 intel_dump_pipe_config(intel_crtc, pipe_config,
13140 "[hw state]");
13141 intel_dump_pipe_config(intel_crtc, sw_config,
13142 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013143 }
13144}
13145
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013146static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013147verify_single_dpll_state(struct drm_i915_private *dev_priv,
13148 struct intel_shared_dpll *pll,
13149 struct drm_crtc *crtc,
13150 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013151{
13152 struct intel_dpll_hw_state dpll_hw_state;
13153 unsigned crtc_mask;
13154 bool active;
13155
13156 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13157
13158 DRM_DEBUG_KMS("%s\n", pll->name);
13159
13160 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13161
13162 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13163 I915_STATE_WARN(!pll->on && pll->active_mask,
13164 "pll in active use but not on in sw tracking\n");
13165 I915_STATE_WARN(pll->on && !pll->active_mask,
13166 "pll is on but not used by any active crtc\n");
13167 I915_STATE_WARN(pll->on != active,
13168 "pll on state mismatch (expected %i, found %i)\n",
13169 pll->on, active);
13170 }
13171
13172 if (!crtc) {
13173 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13174 "more active pll users than references: %x vs %x\n",
13175 pll->active_mask, pll->config.crtc_mask);
13176
13177 return;
13178 }
13179
13180 crtc_mask = 1 << drm_crtc_index(crtc);
13181
13182 if (new_state->active)
13183 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13184 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13185 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13186 else
13187 I915_STATE_WARN(pll->active_mask & crtc_mask,
13188 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13189 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13190
13191 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13192 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13193 crtc_mask, pll->config.crtc_mask);
13194
13195 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13196 &dpll_hw_state,
13197 sizeof(dpll_hw_state)),
13198 "pll hw state mismatch\n");
13199}
13200
13201static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013202verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13203 struct drm_crtc_state *old_crtc_state,
13204 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013205{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013206 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013207 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13208 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13209
13210 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013211 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013212
13213 if (old_state->shared_dpll &&
13214 old_state->shared_dpll != new_state->shared_dpll) {
13215 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13216 struct intel_shared_dpll *pll = old_state->shared_dpll;
13217
13218 I915_STATE_WARN(pll->active_mask & crtc_mask,
13219 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13220 pipe_name(drm_crtc_index(crtc)));
13221 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13222 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13223 pipe_name(drm_crtc_index(crtc)));
13224 }
13225}
13226
13227static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013228intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013229 struct drm_crtc_state *old_state,
13230 struct drm_crtc_state *new_state)
13231{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013232 if (!needs_modeset(new_state) &&
13233 !to_intel_crtc_state(new_state)->update_pipe)
13234 return;
13235
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013236 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013237 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013238 verify_crtc_state(crtc, old_state, new_state);
13239 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013240}
13241
13242static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013243verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013244{
13245 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013246 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013247
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013248 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013249 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013250}
Daniel Vetter53589012013-06-05 13:34:16 +020013251
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013252static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013253intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013254{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013255 verify_encoder_state(dev);
13256 verify_connector_state(dev, NULL);
13257 verify_disabled_dpll_state(dev);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013258}
13259
Ville Syrjälä80715b22014-05-15 20:23:23 +030013260static void update_scanline_offset(struct intel_crtc *crtc)
13261{
13262 struct drm_device *dev = crtc->base.dev;
13263
13264 /*
13265 * The scanline counter increments at the leading edge of hsync.
13266 *
13267 * On most platforms it starts counting from vtotal-1 on the
13268 * first active line. That means the scanline counter value is
13269 * always one less than what we would expect. Ie. just after
13270 * start of vblank, which also occurs at start of hsync (on the
13271 * last active line), the scanline counter will read vblank_start-1.
13272 *
13273 * On gen2 the scanline counter starts counting from 1 instead
13274 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13275 * to keep the value positive), instead of adding one.
13276 *
13277 * On HSW+ the behaviour of the scanline counter depends on the output
13278 * type. For DP ports it behaves like most other platforms, but on HDMI
13279 * there's an extra 1 line difference. So we need to add two instead of
13280 * one to the value.
13281 */
13282 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013283 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013284 int vtotal;
13285
Ville Syrjälä124abe02015-09-08 13:40:45 +030013286 vtotal = adjusted_mode->crtc_vtotal;
13287 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013288 vtotal /= 2;
13289
13290 crtc->scanline_offset = vtotal - 1;
13291 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013292 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013293 crtc->scanline_offset = 2;
13294 } else
13295 crtc->scanline_offset = 1;
13296}
13297
Maarten Lankhorstad421372015-06-15 12:33:42 +020013298static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013299{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013300 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013301 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013302 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013303 struct drm_crtc *crtc;
13304 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013305 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013306
13307 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013308 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013309
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013310 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013312 struct intel_shared_dpll *old_dpll =
13313 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013314
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013315 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013316 continue;
13317
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013318 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013319
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013320 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013321 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013322
Maarten Lankhorstad421372015-06-15 12:33:42 +020013323 if (!shared_dpll)
13324 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13325
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013326 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013327 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013328}
13329
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013330/*
13331 * This implements the workaround described in the "notes" section of the mode
13332 * set sequence documentation. When going from no pipes or single pipe to
13333 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13334 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13335 */
13336static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13337{
13338 struct drm_crtc_state *crtc_state;
13339 struct intel_crtc *intel_crtc;
13340 struct drm_crtc *crtc;
13341 struct intel_crtc_state *first_crtc_state = NULL;
13342 struct intel_crtc_state *other_crtc_state = NULL;
13343 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13344 int i;
13345
13346 /* look at all crtc's that are going to be enabled in during modeset */
13347 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13348 intel_crtc = to_intel_crtc(crtc);
13349
13350 if (!crtc_state->active || !needs_modeset(crtc_state))
13351 continue;
13352
13353 if (first_crtc_state) {
13354 other_crtc_state = to_intel_crtc_state(crtc_state);
13355 break;
13356 } else {
13357 first_crtc_state = to_intel_crtc_state(crtc_state);
13358 first_pipe = intel_crtc->pipe;
13359 }
13360 }
13361
13362 /* No workaround needed? */
13363 if (!first_crtc_state)
13364 return 0;
13365
13366 /* w/a possibly needed, check how many crtc's are already enabled. */
13367 for_each_intel_crtc(state->dev, intel_crtc) {
13368 struct intel_crtc_state *pipe_config;
13369
13370 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13371 if (IS_ERR(pipe_config))
13372 return PTR_ERR(pipe_config);
13373
13374 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13375
13376 if (!pipe_config->base.active ||
13377 needs_modeset(&pipe_config->base))
13378 continue;
13379
13380 /* 2 or more enabled crtcs means no need for w/a */
13381 if (enabled_pipe != INVALID_PIPE)
13382 return 0;
13383
13384 enabled_pipe = intel_crtc->pipe;
13385 }
13386
13387 if (enabled_pipe != INVALID_PIPE)
13388 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13389 else if (other_crtc_state)
13390 other_crtc_state->hsw_workaround_pipe = first_pipe;
13391
13392 return 0;
13393}
13394
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013395static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13396{
13397 struct drm_crtc *crtc;
13398 struct drm_crtc_state *crtc_state;
13399 int ret = 0;
13400
13401 /* add all active pipes to the state */
13402 for_each_crtc(state->dev, crtc) {
13403 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13404 if (IS_ERR(crtc_state))
13405 return PTR_ERR(crtc_state);
13406
13407 if (!crtc_state->active || needs_modeset(crtc_state))
13408 continue;
13409
13410 crtc_state->mode_changed = true;
13411
13412 ret = drm_atomic_add_affected_connectors(state, crtc);
13413 if (ret)
13414 break;
13415
13416 ret = drm_atomic_add_affected_planes(state, crtc);
13417 if (ret)
13418 break;
13419 }
13420
13421 return ret;
13422}
13423
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013424static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013425{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013426 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13427 struct drm_i915_private *dev_priv = state->dev->dev_private;
13428 struct drm_crtc *crtc;
13429 struct drm_crtc_state *crtc_state;
13430 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013431
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013432 if (!check_digital_port_conflicts(state)) {
13433 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13434 return -EINVAL;
13435 }
13436
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013437 intel_state->modeset = true;
13438 intel_state->active_crtcs = dev_priv->active_crtcs;
13439
13440 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13441 if (crtc_state->active)
13442 intel_state->active_crtcs |= 1 << i;
13443 else
13444 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013445
13446 if (crtc_state->active != crtc->state->active)
13447 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013448 }
13449
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013450 /*
13451 * See if the config requires any additional preparation, e.g.
13452 * to adjust global state with pipes off. We need to do this
13453 * here so we can get the modeset_pipe updated config for the new
13454 * mode set on this crtc. For other crtcs we need to use the
13455 * adjusted_mode bits in the crtc directly.
13456 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013457 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030013458 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030013459 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030013460 if (!intel_state->cdclk_pll_vco)
13461 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013462
Clint Taylorc89e39f2016-05-13 23:41:21 +030013463 ret = dev_priv->display.modeset_calc_cdclk(state);
13464 if (ret < 0)
13465 return ret;
13466
13467 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013468 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013469 ret = intel_modeset_all_pipes(state);
13470
13471 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013472 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013473
13474 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13475 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013476 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013477 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013478
Maarten Lankhorstad421372015-06-15 12:33:42 +020013479 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013480
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013481 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013482 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013483
Maarten Lankhorstad421372015-06-15 12:33:42 +020013484 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013485}
13486
Matt Roperaa363132015-09-24 15:53:18 -070013487/*
13488 * Handle calculation of various watermark data at the end of the atomic check
13489 * phase. The code here should be run after the per-crtc and per-plane 'check'
13490 * handlers to ensure that all derived state has been updated.
13491 */
Matt Roper55994c22016-05-12 07:06:08 -070013492static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070013493{
13494 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070013495 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070013496
13497 /* Is there platform-specific watermark information to calculate? */
13498 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070013499 return dev_priv->display.compute_global_watermarks(state);
13500
13501 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070013502}
13503
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013504/**
13505 * intel_atomic_check - validate state object
13506 * @dev: drm device
13507 * @state: state to validate
13508 */
13509static int intel_atomic_check(struct drm_device *dev,
13510 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013511{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013512 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013513 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013514 struct drm_crtc *crtc;
13515 struct drm_crtc_state *crtc_state;
13516 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013517 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013518
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013519 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013520 if (ret)
13521 return ret;
13522
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013523 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013524 struct intel_crtc_state *pipe_config =
13525 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013526
13527 /* Catch I915_MODE_FLAG_INHERITED */
13528 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13529 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013530
Daniel Vetter26495482015-07-15 14:15:52 +020013531 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013532 continue;
13533
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013534 if (!crtc_state->enable) {
13535 any_ms = true;
13536 continue;
13537 }
13538
Daniel Vetter26495482015-07-15 14:15:52 +020013539 /* FIXME: For only active_changed we shouldn't need to do any
13540 * state recomputation at all. */
13541
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013542 ret = drm_atomic_add_affected_connectors(state, crtc);
13543 if (ret)
13544 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013545
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013546 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013547 if (ret) {
13548 intel_dump_pipe_config(to_intel_crtc(crtc),
13549 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013550 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013551 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013552
Jani Nikula73831232015-11-19 10:26:30 +020013553 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013554 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013555 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013556 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013557 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013558 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013559 }
13560
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013561 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020013562 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013563
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013564 ret = drm_atomic_add_affected_planes(state, crtc);
13565 if (ret)
13566 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013567
Daniel Vetter26495482015-07-15 14:15:52 +020013568 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13569 needs_modeset(crtc_state) ?
13570 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013571 }
13572
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013573 if (any_ms) {
13574 ret = intel_modeset_checks(state);
13575
13576 if (ret)
13577 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013578 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013579 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013580
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013581 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013582 if (ret)
13583 return ret;
13584
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013585 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070013586 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013587}
13588
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013589static int intel_atomic_prepare_commit(struct drm_device *dev,
13590 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013591 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013592{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013593 struct drm_i915_private *dev_priv = dev->dev_private;
13594 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013595 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013596 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013597 struct drm_crtc *crtc;
13598 int i, ret;
13599
Daniel Vetter5a21b662016-05-24 17:13:53 +020013600 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13601 if (state->legacy_cursor_update)
13602 continue;
13603
13604 ret = intel_crtc_wait_for_pending_flips(crtc);
13605 if (ret)
13606 return ret;
13607
13608 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13609 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013610 }
13611
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013612 ret = mutex_lock_interruptible(&dev->struct_mutex);
13613 if (ret)
13614 return ret;
13615
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013616 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013617 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013618
Dave Airlie21daaee2016-05-05 09:56:30 +100013619 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013620 for_each_plane_in_state(state, plane, plane_state, i) {
13621 struct intel_plane_state *intel_plane_state =
13622 to_intel_plane_state(plane_state);
13623
13624 if (!intel_plane_state->wait_req)
13625 continue;
13626
13627 ret = __i915_wait_request(intel_plane_state->wait_req,
Chris Wilson299259a2016-04-13 17:35:06 +010013628 true, NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013629 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013630 /* Any hang should be swallowed by the wait */
13631 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013632 mutex_lock(&dev->struct_mutex);
13633 drm_atomic_helper_cleanup_planes(dev, state);
13634 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013635 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010013636 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013637 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013638 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013639
13640 return ret;
13641}
13642
Maarten Lankhorsta2991412016-05-17 15:07:48 +020013643u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
13644{
13645 struct drm_device *dev = crtc->base.dev;
13646
13647 if (!dev->max_vblank_count)
13648 return drm_accurate_vblank_count(&crtc->base);
13649
13650 return dev->driver->get_vblank_counter(dev, crtc->pipe);
13651}
13652
Daniel Vetter5a21b662016-05-24 17:13:53 +020013653static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13654 struct drm_i915_private *dev_priv,
13655 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013656{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013657 unsigned last_vblank_count[I915_MAX_PIPES];
13658 enum pipe pipe;
13659 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013660
Daniel Vetter5a21b662016-05-24 17:13:53 +020013661 if (!crtc_mask)
13662 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013663
Daniel Vetter5a21b662016-05-24 17:13:53 +020013664 for_each_pipe(dev_priv, pipe) {
13665 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorste8861672016-02-24 11:24:26 +010013666
Daniel Vetter5a21b662016-05-24 17:13:53 +020013667 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010013668 continue;
13669
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013670 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013671 if (WARN_ON(ret != 0)) {
13672 crtc_mask &= ~(1 << pipe);
13673 continue;
13674 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013675
Daniel Vetter5a21b662016-05-24 17:13:53 +020013676 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13677 }
13678
13679 for_each_pipe(dev_priv, pipe) {
13680 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13681 long lret;
13682
13683 if (!((1 << pipe) & crtc_mask))
13684 continue;
13685
13686 lret = wait_event_timeout(dev->vblank[pipe].queue,
13687 last_vblank_count[pipe] !=
13688 drm_crtc_vblank_count(crtc),
13689 msecs_to_jiffies(50));
13690
13691 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
13692
13693 drm_crtc_vblank_put(crtc);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013694 }
13695}
13696
Daniel Vetter5a21b662016-05-24 17:13:53 +020013697static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013698{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013699 /* fb updated, need to unpin old fb */
13700 if (crtc_state->fb_changed)
13701 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013702
Daniel Vetter5a21b662016-05-24 17:13:53 +020013703 /* wm changes, need vblank before final wm's */
13704 if (crtc_state->update_wm_post)
13705 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013706
Daniel Vetter5a21b662016-05-24 17:13:53 +020013707 /*
13708 * cxsr is re-enabled after vblank.
13709 * This is already handled by crtc_state->update_wm_post,
13710 * but added for clarity.
13711 */
13712 if (crtc_state->disable_cxsr)
13713 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013714
Daniel Vetter5a21b662016-05-24 17:13:53 +020013715 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013716}
13717
Daniel Vetter94f05022016-06-14 18:01:00 +020013718static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013719{
Daniel Vetter94f05022016-06-14 18:01:00 +020013720 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013721 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013722 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013723 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013724 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013725 struct intel_crtc_state *intel_cstate;
Daniel Vetter94f05022016-06-14 18:01:00 +020013726 struct drm_plane *plane;
13727 struct drm_plane_state *plane_state;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013728 bool hw_check = intel_state->modeset;
13729 unsigned long put_domains[I915_MAX_PIPES] = {};
13730 unsigned crtc_vblank_mask = 0;
Daniel Vetter94f05022016-06-14 18:01:00 +020013731 int i, ret;
Daniel Vettera6778b32012-07-02 09:56:42 +020013732
Daniel Vetter94f05022016-06-14 18:01:00 +020013733 for_each_plane_in_state(state, plane, plane_state, i) {
13734 struct intel_plane_state *intel_plane_state =
13735 to_intel_plane_state(plane_state);
Daniel Vetterea0000f2016-06-13 16:13:46 +020013736
Daniel Vetter94f05022016-06-14 18:01:00 +020013737 if (!intel_plane_state->wait_req)
13738 continue;
13739
13740 ret = __i915_wait_request(intel_plane_state->wait_req,
13741 true, NULL, NULL);
13742 /* EIO should be eaten, and we can't get interrupted in the
13743 * worker, and blocking commits have waited already. */
13744 WARN_ON(ret);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013745 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013746
Daniel Vetterea0000f2016-06-13 16:13:46 +020013747 drm_atomic_helper_wait_for_dependencies(state);
13748
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013749 if (intel_state->modeset) {
13750 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13751 sizeof(intel_state->min_pixclk));
13752 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013753 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013754
13755 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013756 }
13757
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013758 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13760
Daniel Vetter5a21b662016-05-24 17:13:53 +020013761 if (needs_modeset(crtc->state) ||
13762 to_intel_crtc_state(crtc->state)->update_pipe) {
13763 hw_check = true;
13764
13765 put_domains[to_intel_crtc(crtc)->pipe] =
13766 modeset_get_crtc_power_domains(crtc,
13767 to_intel_crtc_state(crtc->state));
13768 }
13769
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013770 if (!needs_modeset(crtc->state))
13771 continue;
13772
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013773 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013774
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013775 if (old_crtc_state->active) {
13776 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013777 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013778 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013779 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013780 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013781
13782 /*
13783 * Underruns don't always raise
13784 * interrupts, so check manually.
13785 */
13786 intel_check_cpu_fifo_underruns(dev_priv);
13787 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013788
13789 if (!crtc->state->active)
13790 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013791 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013792 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013793
Daniel Vetterea9d7582012-07-10 10:42:52 +020013794 /* Only after disabling all output pipelines that will be changed can we
13795 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013796 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013797
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013798 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013799 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013800
13801 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030013802 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013803 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013804 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013805
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013806 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013807 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013808
Daniel Vettera6778b32012-07-02 09:56:42 +020013809 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013810 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13812 bool modeset = needs_modeset(crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013813 struct intel_crtc_state *pipe_config =
13814 to_intel_crtc_state(crtc->state);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013815
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013816 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013817 update_scanline_offset(to_intel_crtc(crtc));
13818 dev_priv->display.crtc_enable(crtc);
13819 }
13820
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013821 /* Complete events for now disable pipes here. */
13822 if (modeset && !crtc->state->active && crtc->state->event) {
13823 spin_lock_irq(&dev->event_lock);
13824 drm_crtc_send_vblank_event(crtc, crtc->state->event);
13825 spin_unlock_irq(&dev->event_lock);
13826
13827 crtc->state->event = NULL;
13828 }
13829
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013830 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013831 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013832
Daniel Vetter5a21b662016-05-24 17:13:53 +020013833 if (crtc->state->active &&
13834 drm_atomic_get_existing_plane_state(state, crtc->primary))
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020013835 intel_fbc_enable(intel_crtc, pipe_config, to_intel_plane_state(crtc->primary->state));
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013836
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013837 if (crtc->state->active)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013838 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013839
Daniel Vetter5a21b662016-05-24 17:13:53 +020013840 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13841 crtc_vblank_mask |= 1 << i;
Matt Ropered4a6a72016-02-23 17:20:13 -080013842 }
13843
Daniel Vetter94f05022016-06-14 18:01:00 +020013844 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
13845 * already, but still need the state for the delayed optimization. To
13846 * fix this:
13847 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
13848 * - schedule that vblank worker _before_ calling hw_done
13849 * - at the start of commit_tail, cancel it _synchrously
13850 * - switch over to the vblank wait helper in the core after that since
13851 * we don't need out special handling any more.
13852 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020013853 if (!state->legacy_cursor_update)
13854 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
13855
13856 /*
13857 * Now that the vblank has passed, we can go ahead and program the
13858 * optimal watermarks on platforms that need two-step watermark
13859 * programming.
13860 *
13861 * TODO: Move this (and other cleanup) to an async worker eventually.
13862 */
13863 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13864 intel_cstate = to_intel_crtc_state(crtc->state);
13865
13866 if (dev_priv->display.optimize_watermarks)
13867 dev_priv->display.optimize_watermarks(intel_cstate);
13868 }
13869
13870 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13871 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13872
13873 if (put_domains[i])
13874 modeset_put_power_domains(dev_priv, put_domains[i]);
13875
13876 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
13877 }
13878
Daniel Vetter94f05022016-06-14 18:01:00 +020013879 drm_atomic_helper_commit_hw_done(state);
13880
Daniel Vetter5a21b662016-05-24 17:13:53 +020013881 if (intel_state->modeset)
13882 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13883
13884 mutex_lock(&dev->struct_mutex);
13885 drm_atomic_helper_cleanup_planes(dev, state);
13886 mutex_unlock(&dev->struct_mutex);
13887
Daniel Vetterea0000f2016-06-13 16:13:46 +020013888 drm_atomic_helper_commit_cleanup_done(state);
13889
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013890 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013891
Mika Kuoppala75714942015-12-16 09:26:48 +020013892 /* As one of the primary mmio accessors, KMS has a high likelihood
13893 * of triggering bugs in unclaimed access. After we finish
13894 * modesetting, see if an error has been flagged, and if so
13895 * enable debugging for the next modeset - and hope we catch
13896 * the culprit.
13897 *
13898 * XXX note that we assume display power is on at this point.
13899 * This might hold true now but we need to add pm helper to check
13900 * unclaimed only when the hardware is on, as atomic commits
13901 * can happen also when the device is completely off.
13902 */
13903 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020013904}
13905
13906static void intel_atomic_commit_work(struct work_struct *work)
13907{
13908 struct drm_atomic_state *state = container_of(work,
13909 struct drm_atomic_state,
13910 commit_work);
13911 intel_atomic_commit_tail(state);
13912}
13913
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013914static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13915{
13916 struct drm_plane_state *old_plane_state;
13917 struct drm_plane *plane;
13918 struct drm_i915_gem_object *obj, *old_obj;
13919 struct intel_plane *intel_plane;
13920 int i;
13921
13922 mutex_lock(&state->dev->struct_mutex);
13923 for_each_plane_in_state(state, plane, old_plane_state, i) {
13924 obj = intel_fb_obj(plane->state->fb);
13925 old_obj = intel_fb_obj(old_plane_state->fb);
13926 intel_plane = to_intel_plane(plane);
13927
13928 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
13929 }
13930 mutex_unlock(&state->dev->struct_mutex);
13931}
13932
Daniel Vetter94f05022016-06-14 18:01:00 +020013933/**
13934 * intel_atomic_commit - commit validated state object
13935 * @dev: DRM device
13936 * @state: the top-level driver state object
13937 * @nonblock: nonblocking commit
13938 *
13939 * This function commits a top-level state object that has been validated
13940 * with drm_atomic_helper_check().
13941 *
13942 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13943 * nonblocking commits are only safe for pure plane updates. Everything else
13944 * should work though.
13945 *
13946 * RETURNS
13947 * Zero for success or -errno.
13948 */
13949static int intel_atomic_commit(struct drm_device *dev,
13950 struct drm_atomic_state *state,
13951 bool nonblock)
13952{
13953 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13954 struct drm_i915_private *dev_priv = dev->dev_private;
13955 int ret = 0;
13956
13957 if (intel_state->modeset && nonblock) {
13958 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
13959 return -EINVAL;
13960 }
13961
13962 ret = drm_atomic_helper_setup_commit(state, nonblock);
13963 if (ret)
13964 return ret;
13965
13966 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
13967
13968 ret = intel_atomic_prepare_commit(dev, state, nonblock);
13969 if (ret) {
13970 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
13971 return ret;
13972 }
13973
13974 drm_atomic_helper_swap_state(state, true);
13975 dev_priv->wm.distrust_bios_wm = false;
13976 dev_priv->wm.skl_results = intel_state->wm_results;
13977 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013978 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013979
13980 if (nonblock)
13981 queue_work(system_unbound_wq, &state->commit_work);
13982 else
13983 intel_atomic_commit_tail(state);
Mika Kuoppala75714942015-12-16 09:26:48 +020013984
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013985 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013986}
13987
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013988void intel_crtc_restore_mode(struct drm_crtc *crtc)
13989{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013990 struct drm_device *dev = crtc->dev;
13991 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013992 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013993 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013994
13995 state = drm_atomic_state_alloc(dev);
13996 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013997 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13998 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013999 return;
14000 }
14001
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014002 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014003
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014004retry:
14005 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14006 ret = PTR_ERR_OR_ZERO(crtc_state);
14007 if (!ret) {
14008 if (!crtc_state->active)
14009 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014010
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014011 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014012 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014013 }
14014
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014015 if (ret == -EDEADLK) {
14016 drm_atomic_state_clear(state);
14017 drm_modeset_backoff(state->acquire_ctx);
14018 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014019 }
14020
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014021 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014022out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014023 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014024}
14025
Daniel Vetter25c5b262012-07-08 22:08:04 +020014026#undef for_each_intel_crtc_masked
14027
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014028static const struct drm_crtc_funcs intel_crtc_funcs = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014029 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014030 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014031 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014032 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014033 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014034 .atomic_duplicate_state = intel_crtc_duplicate_state,
14035 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014036};
14037
Matt Roper6beb8c232014-12-01 15:40:14 -080014038/**
14039 * intel_prepare_plane_fb - Prepare fb for usage on plane
14040 * @plane: drm plane to prepare for
14041 * @fb: framebuffer to prepare for presentation
14042 *
14043 * Prepares a framebuffer for usage on a display plane. Generally this
14044 * involves pinning the underlying object and updating the frontbuffer tracking
14045 * bits. Some older platforms need special physical address handling for
14046 * cursor planes.
14047 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014048 * Must be called with struct_mutex held.
14049 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014050 * Returns 0 on success, negative error code on failure.
14051 */
14052int
14053intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014054 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014055{
14056 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014057 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014058 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014059 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc37efb92016-06-17 08:28:47 +010014060 struct reservation_object *resv;
Matt Roper6beb8c232014-12-01 15:40:14 -080014061 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070014062
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014063 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014064 return 0;
14065
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014066 if (old_obj) {
14067 struct drm_crtc_state *crtc_state =
14068 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14069
14070 /* Big Hammer, we also need to ensure that any pending
14071 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14072 * current scanout is retired before unpinning the old
14073 * framebuffer. Note that we rely on userspace rendering
14074 * into the buffer attached to the pipe they are waiting
14075 * on. If not, userspace generates a GPU hang with IPEHR
14076 * point to the MI_WAIT_FOR_EVENT.
14077 *
14078 * This should only fail upon a hung GPU, in which case we
14079 * can safely continue.
14080 */
14081 if (needs_modeset(crtc_state))
14082 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014083 if (ret) {
14084 /* GPU hangs should have been swallowed by the wait */
14085 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014086 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014087 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014088 }
14089
Chris Wilsonc37efb92016-06-17 08:28:47 +010014090 if (!obj)
14091 return 0;
14092
Daniel Vetter5a21b662016-05-24 17:13:53 +020014093 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010014094 resv = i915_gem_object_get_dmabuf_resv(obj);
14095 if (resv) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014096 long lret;
14097
Chris Wilsonc37efb92016-06-17 08:28:47 +010014098 lret = reservation_object_wait_timeout_rcu(resv, false, true,
Daniel Vetter5a21b662016-05-24 17:13:53 +020014099 MAX_SCHEDULE_TIMEOUT);
14100 if (lret == -ERESTARTSYS)
14101 return lret;
14102
14103 WARN(lret < 0, "waiting returns %li\n", lret);
14104 }
14105
Chris Wilsonc37efb92016-06-17 08:28:47 +010014106 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080014107 INTEL_INFO(dev)->cursor_needs_physical) {
14108 int align = IS_I830(dev) ? 16 * 1024 : 256;
14109 ret = i915_gem_object_attach_phys(obj, align);
14110 if (ret)
14111 DRM_DEBUG_KMS("failed to attach phys object\n");
14112 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020014113 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080014114 }
14115
Chris Wilsonc37efb92016-06-17 08:28:47 +010014116 if (ret == 0) {
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014117 struct intel_plane_state *plane_state =
14118 to_intel_plane_state(new_state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014119
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014120 i915_gem_request_assign(&plane_state->wait_req,
14121 obj->last_write_req);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014122 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014123
Matt Roper6beb8c232014-12-01 15:40:14 -080014124 return ret;
14125}
14126
Matt Roper38f3ce32014-12-02 07:45:25 -080014127/**
14128 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14129 * @plane: drm plane to clean up for
14130 * @fb: old framebuffer that was on plane
14131 *
14132 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014133 *
14134 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014135 */
14136void
14137intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014138 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014139{
14140 struct drm_device *dev = plane->dev;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014141 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014142 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14143 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014144
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014145 old_intel_state = to_intel_plane_state(old_state);
14146
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014147 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014148 return;
14149
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014150 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14151 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014152 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014153
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014154 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070014155}
14156
Chandra Konduru6156a452015-04-27 13:48:39 -070014157int
14158skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14159{
14160 int max_scale;
14161 struct drm_device *dev;
14162 struct drm_i915_private *dev_priv;
14163 int crtc_clock, cdclk;
14164
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014165 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014166 return DRM_PLANE_HELPER_NO_SCALING;
14167
14168 dev = intel_crtc->base.dev;
14169 dev_priv = dev->dev_private;
14170 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014171 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014172
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014173 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014174 return DRM_PLANE_HELPER_NO_SCALING;
14175
14176 /*
14177 * skl max scale is lower of:
14178 * close to 3 but not 3, -1 is for that purpose
14179 * or
14180 * cdclk/crtc_clock
14181 */
14182 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14183
14184 return max_scale;
14185}
14186
Matt Roper465c1202014-05-29 08:06:54 -070014187static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014188intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014189 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014190 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014191{
Matt Roper2b875c22014-12-01 15:40:13 -080014192 struct drm_crtc *crtc = state->base.crtc;
14193 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070014194 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014195 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14196 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014197
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014198 if (INTEL_INFO(plane->dev)->gen >= 9) {
14199 /* use scaler when colorkey is not required */
14200 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14201 min_scale = 1;
14202 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14203 }
Sonika Jindald8106362015-04-10 14:37:28 +053014204 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014205 }
Sonika Jindald8106362015-04-10 14:37:28 +053014206
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014207 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14208 &state->dst, &state->clip,
Ville Syrjälä9b8b0132016-06-17 17:13:10 +030014209 state->base.rotation,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014210 min_scale, max_scale,
14211 can_position, true,
14212 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070014213}
14214
Daniel Vetter5a21b662016-05-24 17:13:53 +020014215static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14216 struct drm_crtc_state *old_crtc_state)
14217{
14218 struct drm_device *dev = crtc->dev;
14219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14220 struct intel_crtc_state *old_intel_state =
14221 to_intel_crtc_state(old_crtc_state);
14222 bool modeset = needs_modeset(crtc->state);
14223
14224 /* Perform vblank evasion around commit operation */
14225 intel_pipe_update_start(intel_crtc);
14226
14227 if (modeset)
14228 return;
14229
14230 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14231 intel_color_set_csc(crtc->state);
14232 intel_color_load_luts(crtc->state);
14233 }
14234
14235 if (to_intel_crtc_state(crtc->state)->update_pipe)
14236 intel_update_pipe_config(intel_crtc, old_intel_state);
14237 else if (INTEL_INFO(dev)->gen >= 9)
14238 skl_detach_scalers(intel_crtc);
14239}
14240
14241static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14242 struct drm_crtc_state *old_crtc_state)
14243{
14244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14245
14246 intel_pipe_update_end(intel_crtc, NULL);
14247}
14248
Matt Ropercf4c7c12014-12-04 10:27:42 -080014249/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014250 * intel_plane_destroy - destroy a plane
14251 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014252 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014253 * Common destruction function for all types of planes (primary, cursor,
14254 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014255 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014256void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014257{
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014258 if (!plane)
14259 return;
14260
Matt Roper465c1202014-05-29 08:06:54 -070014261 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014262 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014263}
14264
Matt Roper65a3fea2015-01-21 16:35:42 -080014265const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014266 .update_plane = drm_atomic_helper_update_plane,
14267 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014268 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014269 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014270 .atomic_get_property = intel_plane_atomic_get_property,
14271 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014272 .atomic_duplicate_state = intel_plane_duplicate_state,
14273 .atomic_destroy_state = intel_plane_destroy_state,
14274
Matt Roper465c1202014-05-29 08:06:54 -070014275};
14276
14277static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14278 int pipe)
14279{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014280 struct intel_plane *primary = NULL;
14281 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014282 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014283 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014284 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014285
14286 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014287 if (!primary)
14288 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014289
Matt Roper8e7d6882015-01-21 16:35:41 -080014290 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014291 if (!state)
14292 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014293 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014294
Matt Roper465c1202014-05-29 08:06:54 -070014295 primary->can_scale = false;
14296 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014297 if (INTEL_INFO(dev)->gen >= 9) {
14298 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014299 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014300 }
Matt Roper465c1202014-05-29 08:06:54 -070014301 primary->pipe = pipe;
14302 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014303 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014304 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014305 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14306 primary->plane = !pipe;
14307
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014308 if (INTEL_INFO(dev)->gen >= 9) {
14309 intel_primary_formats = skl_primary_formats;
14310 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014311
14312 primary->update_plane = skylake_update_primary_plane;
14313 primary->disable_plane = skylake_disable_primary_plane;
14314 } else if (HAS_PCH_SPLIT(dev)) {
14315 intel_primary_formats = i965_primary_formats;
14316 num_formats = ARRAY_SIZE(i965_primary_formats);
14317
14318 primary->update_plane = ironlake_update_primary_plane;
14319 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014320 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014321 intel_primary_formats = i965_primary_formats;
14322 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014323
14324 primary->update_plane = i9xx_update_primary_plane;
14325 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014326 } else {
14327 intel_primary_formats = i8xx_primary_formats;
14328 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014329
14330 primary->update_plane = i9xx_update_primary_plane;
14331 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014332 }
14333
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014334 if (INTEL_INFO(dev)->gen >= 9)
14335 ret = drm_universal_plane_init(dev, &primary->base, 0,
14336 &intel_plane_funcs,
14337 intel_primary_formats, num_formats,
14338 DRM_PLANE_TYPE_PRIMARY,
14339 "plane 1%c", pipe_name(pipe));
14340 else if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14341 ret = drm_universal_plane_init(dev, &primary->base, 0,
14342 &intel_plane_funcs,
14343 intel_primary_formats, num_formats,
14344 DRM_PLANE_TYPE_PRIMARY,
14345 "primary %c", pipe_name(pipe));
14346 else
14347 ret = drm_universal_plane_init(dev, &primary->base, 0,
14348 &intel_plane_funcs,
14349 intel_primary_formats, num_formats,
14350 DRM_PLANE_TYPE_PRIMARY,
14351 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014352 if (ret)
14353 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014354
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014355 if (INTEL_INFO(dev)->gen >= 4)
14356 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014357
Matt Roperea2c67b2014-12-23 10:41:52 -080014358 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14359
Matt Roper465c1202014-05-29 08:06:54 -070014360 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014361
14362fail:
14363 kfree(state);
14364 kfree(primary);
14365
14366 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014367}
14368
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014369void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14370{
14371 if (!dev->mode_config.rotation_property) {
14372 unsigned long flags = BIT(DRM_ROTATE_0) |
14373 BIT(DRM_ROTATE_180);
14374
14375 if (INTEL_INFO(dev)->gen >= 9)
14376 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14377
14378 dev->mode_config.rotation_property =
14379 drm_mode_create_rotation_property(dev, flags);
14380 }
14381 if (dev->mode_config.rotation_property)
14382 drm_object_attach_property(&plane->base.base,
14383 dev->mode_config.rotation_property,
14384 plane->base.state->rotation);
14385}
14386
Matt Roper3d7d6512014-06-10 08:28:13 -070014387static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014388intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014389 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014390 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014391{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014392 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014393 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014394 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014395 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014396 unsigned stride;
14397 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014398
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014399 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14400 &state->dst, &state->clip,
Ville Syrjälä9b8b0132016-06-17 17:13:10 +030014401 state->base.rotation,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014402 DRM_PLANE_HELPER_NO_SCALING,
14403 DRM_PLANE_HELPER_NO_SCALING,
14404 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014405 if (ret)
14406 return ret;
14407
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014408 /* if we want to turn off the cursor ignore width and height */
14409 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014410 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014411
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014412 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014413 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014414 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14415 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014416 return -EINVAL;
14417 }
14418
Matt Roperea2c67b2014-12-23 10:41:52 -080014419 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14420 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014421 DRM_DEBUG_KMS("buffer is too small\n");
14422 return -ENOMEM;
14423 }
14424
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014425 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014426 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014427 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014428 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014429
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014430 /*
14431 * There's something wrong with the cursor on CHV pipe C.
14432 * If it straddles the left edge of the screen then
14433 * moving it away from the edge or disabling it often
14434 * results in a pipe underrun, and often that can lead to
14435 * dead pipe (constant underrun reported, and it scans
14436 * out just a solid color). To recover from that, the
14437 * display power well must be turned off and on again.
14438 * Refuse the put the cursor into that compromised position.
14439 */
14440 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14441 state->visible && state->base.crtc_x < 0) {
14442 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14443 return -EINVAL;
14444 }
14445
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014446 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014447}
14448
Matt Roperf4a2cf22014-12-01 15:40:12 -080014449static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014450intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014451 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014452{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14454
14455 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014456 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014457}
14458
14459static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014460intel_update_cursor_plane(struct drm_plane *plane,
14461 const struct intel_crtc_state *crtc_state,
14462 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014463{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014464 struct drm_crtc *crtc = crtc_state->base.crtc;
14465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014466 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014467 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014468 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014469
Matt Roperf4a2cf22014-12-01 15:40:12 -080014470 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014471 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014472 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014473 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014474 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014475 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014476
Gustavo Padovana912f122014-12-01 15:40:10 -080014477 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014478 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014479}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014480
Matt Roper3d7d6512014-06-10 08:28:13 -070014481static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14482 int pipe)
14483{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014484 struct intel_plane *cursor = NULL;
14485 struct intel_plane_state *state = NULL;
14486 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070014487
14488 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014489 if (!cursor)
14490 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070014491
Matt Roper8e7d6882015-01-21 16:35:41 -080014492 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014493 if (!state)
14494 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014495 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014496
Matt Roper3d7d6512014-06-10 08:28:13 -070014497 cursor->can_scale = false;
14498 cursor->max_downscale = 1;
14499 cursor->pipe = pipe;
14500 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014501 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014502 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014503 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014504 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014505
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014506 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14507 &intel_plane_funcs,
14508 intel_cursor_formats,
14509 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014510 DRM_PLANE_TYPE_CURSOR,
14511 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014512 if (ret)
14513 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014514
14515 if (INTEL_INFO(dev)->gen >= 4) {
14516 if (!dev->mode_config.rotation_property)
14517 dev->mode_config.rotation_property =
14518 drm_mode_create_rotation_property(dev,
14519 BIT(DRM_ROTATE_0) |
14520 BIT(DRM_ROTATE_180));
14521 if (dev->mode_config.rotation_property)
14522 drm_object_attach_property(&cursor->base.base,
14523 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014524 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014525 }
14526
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014527 if (INTEL_INFO(dev)->gen >=9)
14528 state->scaler_id = -1;
14529
Matt Roperea2c67b2014-12-23 10:41:52 -080014530 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14531
Matt Roper3d7d6512014-06-10 08:28:13 -070014532 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014533
14534fail:
14535 kfree(state);
14536 kfree(cursor);
14537
14538 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014539}
14540
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014541static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14542 struct intel_crtc_state *crtc_state)
14543{
14544 int i;
14545 struct intel_scaler *intel_scaler;
14546 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14547
14548 for (i = 0; i < intel_crtc->num_scalers; i++) {
14549 intel_scaler = &scaler_state->scalers[i];
14550 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014551 intel_scaler->mode = PS_SCALER_MODE_DYN;
14552 }
14553
14554 scaler_state->scaler_id = -1;
14555}
14556
Hannes Ederb358d0a2008-12-18 21:18:47 +010014557static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014558{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014559 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014560 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014561 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014562 struct drm_plane *primary = NULL;
14563 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014564 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014565
Daniel Vetter955382f2013-09-19 14:05:45 +020014566 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014567 if (intel_crtc == NULL)
14568 return;
14569
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014570 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14571 if (!crtc_state)
14572 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014573 intel_crtc->config = crtc_state;
14574 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014575 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014576
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014577 /* initialize shared scalers */
14578 if (INTEL_INFO(dev)->gen >= 9) {
14579 if (pipe == PIPE_C)
14580 intel_crtc->num_scalers = 1;
14581 else
14582 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14583
14584 skl_init_scalers(dev, intel_crtc, crtc_state);
14585 }
14586
Matt Roper465c1202014-05-29 08:06:54 -070014587 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014588 if (!primary)
14589 goto fail;
14590
14591 cursor = intel_cursor_plane_create(dev, pipe);
14592 if (!cursor)
14593 goto fail;
14594
Matt Roper465c1202014-05-29 08:06:54 -070014595 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030014596 cursor, &intel_crtc_funcs,
14597 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070014598 if (ret)
14599 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014600
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014601 /*
14602 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014603 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014604 */
Jesse Barnes80824002009-09-10 15:28:06 -070014605 intel_crtc->pipe = pipe;
14606 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014607 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014608 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014609 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014610 }
14611
Chris Wilson4b0e3332014-05-30 16:35:26 +030014612 intel_crtc->cursor_base = ~0;
14613 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014614 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014615
Ville Syrjälä852eb002015-06-24 22:00:07 +030014616 intel_crtc->wm.cxsr_allowed = true;
14617
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014618 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14619 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14620 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14621 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14622
Jesse Barnes79e53942008-11-07 14:24:08 -080014623 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014624
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014625 intel_color_init(&intel_crtc->base);
14626
Daniel Vetter87b6b102014-05-15 15:33:46 +020014627 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014628 return;
14629
14630fail:
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014631 intel_plane_destroy(primary);
14632 intel_plane_destroy(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014633 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014634 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014635}
14636
Jesse Barnes752aa882013-10-31 18:55:49 +020014637enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14638{
14639 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014640 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014641
Rob Clark51fd3712013-11-19 12:10:12 -050014642 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014643
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014644 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014645 return INVALID_PIPE;
14646
14647 return to_intel_crtc(encoder->crtc)->pipe;
14648}
14649
Carl Worth08d7b3d2009-04-29 14:43:54 -070014650int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014651 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014652{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014653 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014654 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014655 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014656
Rob Clark7707e652014-07-17 23:30:04 -040014657 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010014658 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014659 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014660
Rob Clark7707e652014-07-17 23:30:04 -040014661 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014662 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014663
Daniel Vetterc05422d2009-08-11 16:05:30 +020014664 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014665}
14666
Daniel Vetter66a92782012-07-12 20:08:18 +020014667static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014668{
Daniel Vetter66a92782012-07-12 20:08:18 +020014669 struct drm_device *dev = encoder->base.dev;
14670 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014671 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014672 int entry = 0;
14673
Damien Lespiaub2784e12014-08-05 11:29:37 +010014674 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014675 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014676 index_mask |= (1 << entry);
14677
Jesse Barnes79e53942008-11-07 14:24:08 -080014678 entry++;
14679 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014680
Jesse Barnes79e53942008-11-07 14:24:08 -080014681 return index_mask;
14682}
14683
Chris Wilson4d302442010-12-14 19:21:29 +000014684static bool has_edp_a(struct drm_device *dev)
14685{
14686 struct drm_i915_private *dev_priv = dev->dev_private;
14687
14688 if (!IS_MOBILE(dev))
14689 return false;
14690
14691 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14692 return false;
14693
Damien Lespiaue3589902014-02-07 19:12:50 +000014694 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014695 return false;
14696
14697 return true;
14698}
14699
Jesse Barnes84b4e042014-06-25 08:24:29 -070014700static bool intel_crt_present(struct drm_device *dev)
14701{
14702 struct drm_i915_private *dev_priv = dev->dev_private;
14703
Damien Lespiau884497e2013-12-03 13:56:23 +000014704 if (INTEL_INFO(dev)->gen >= 9)
14705 return false;
14706
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014707 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014708 return false;
14709
14710 if (IS_CHERRYVIEW(dev))
14711 return false;
14712
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014713 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14714 return false;
14715
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014716 /* DDI E can't be used if DDI A requires 4 lanes */
14717 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14718 return false;
14719
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014720 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014721 return false;
14722
14723 return true;
14724}
14725
Jesse Barnes79e53942008-11-07 14:24:08 -080014726static void intel_setup_outputs(struct drm_device *dev)
14727{
Eric Anholt725e30a2009-01-22 13:01:02 -080014728 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014729 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014730 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014731
Imre Deak97a824e12016-06-21 11:51:47 +030014732 /*
14733 * intel_edp_init_connector() depends on this completing first, to
14734 * prevent the registeration of both eDP and LVDS and the incorrect
14735 * sharing of the PPS.
14736 */
Daniel Vetterc9093352013-06-06 22:22:47 +020014737 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014738
Jesse Barnes84b4e042014-06-25 08:24:29 -070014739 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014740 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014741
Vandana Kannanc776eb22014-08-19 12:05:01 +053014742 if (IS_BROXTON(dev)) {
14743 /*
14744 * FIXME: Broxton doesn't support port detection via the
14745 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14746 * detect the ports.
14747 */
14748 intel_ddi_init(dev, PORT_A);
14749 intel_ddi_init(dev, PORT_B);
14750 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014751
14752 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053014753 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014754 int found;
14755
Jesse Barnesde31fac2015-03-06 15:53:32 -080014756 /*
14757 * Haswell uses DDI functions to detect digital outputs.
14758 * On SKL pre-D0 the strap isn't connected, so we assume
14759 * it's there.
14760 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014761 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014762 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014763 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014764 intel_ddi_init(dev, PORT_A);
14765
14766 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14767 * register */
14768 found = I915_READ(SFUSE_STRAP);
14769
14770 if (found & SFUSE_STRAP_DDIB_DETECTED)
14771 intel_ddi_init(dev, PORT_B);
14772 if (found & SFUSE_STRAP_DDIC_DETECTED)
14773 intel_ddi_init(dev, PORT_C);
14774 if (found & SFUSE_STRAP_DDID_DETECTED)
14775 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014776 /*
14777 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14778 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014779 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014780 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14781 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14782 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14783 intel_ddi_init(dev, PORT_E);
14784
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014785 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014786 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014787 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014788
14789 if (has_edp_a(dev))
14790 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014791
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014792 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014793 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014794 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014795 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014796 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014797 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014798 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014799 }
14800
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014801 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014802 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014803
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014804 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014805 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014806
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014807 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014808 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014809
Daniel Vetter270b3042012-10-27 15:52:05 +020014810 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014811 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014812 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014813 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014814
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014815 /*
14816 * The DP_DETECTED bit is the latched state of the DDC
14817 * SDA pin at boot. However since eDP doesn't require DDC
14818 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14819 * eDP ports may have been muxed to an alternate function.
14820 * Thus we can't rely on the DP_DETECTED bit alone to detect
14821 * eDP ports. Consult the VBT as well as DP_DETECTED to
14822 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014823 *
14824 * Sadly the straps seem to be missing sometimes even for HDMI
14825 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14826 * and VBT for the presence of the port. Additionally we can't
14827 * trust the port type the VBT declares as we've seen at least
14828 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014829 */
Chris Wilson457c52d2016-06-01 08:27:50 +010014830 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014831 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14832 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010014833 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014834 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014835 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014836
Chris Wilson457c52d2016-06-01 08:27:50 +010014837 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014838 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14839 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010014840 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014841 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014842 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014843
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014844 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014845 /*
14846 * eDP not supported on port D,
14847 * so no need to worry about it
14848 */
14849 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14850 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014851 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014852 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
14853 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014854 }
14855
Jani Nikula3cfca972013-08-27 15:12:26 +030014856 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014857 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014858 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014859
Paulo Zanonie2debe92013-02-18 19:00:27 -030014860 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014861 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014862 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014863 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014864 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014865 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014866 }
Ma Ling27185ae2009-08-24 13:50:23 +080014867
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014868 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014869 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014870 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014871
14872 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014873
Paulo Zanonie2debe92013-02-18 19:00:27 -030014874 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014875 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014876 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014877 }
Ma Ling27185ae2009-08-24 13:50:23 +080014878
Paulo Zanonie2debe92013-02-18 19:00:27 -030014879 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014880
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014881 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014882 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014883 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014884 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014885 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014886 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014887 }
Ma Ling27185ae2009-08-24 13:50:23 +080014888
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014889 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014890 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014891 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014892 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014893 intel_dvo_init(dev);
14894
Zhenyu Wang103a1962009-11-27 11:44:36 +080014895 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014896 intel_tv_init(dev);
14897
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014898 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014899
Damien Lespiaub2784e12014-08-05 11:29:37 +010014900 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014901 encoder->base.possible_crtcs = encoder->crtc_mask;
14902 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014903 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014904 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014905
Paulo Zanonidde86e22012-12-01 12:04:25 -020014906 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014907
14908 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014909}
14910
14911static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14912{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014913 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014914 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014915
Daniel Vetteref2d6332014-02-10 18:00:38 +010014916 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014917 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014918 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014919 drm_gem_object_unreference(&intel_fb->obj->base);
14920 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014921 kfree(intel_fb);
14922}
14923
14924static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014925 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014926 unsigned int *handle)
14927{
14928 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014929 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014930
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014931 if (obj->userptr.mm) {
14932 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14933 return -EINVAL;
14934 }
14935
Chris Wilson05394f32010-11-08 19:18:58 +000014936 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014937}
14938
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014939static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14940 struct drm_file *file,
14941 unsigned flags, unsigned color,
14942 struct drm_clip_rect *clips,
14943 unsigned num_clips)
14944{
14945 struct drm_device *dev = fb->dev;
14946 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14947 struct drm_i915_gem_object *obj = intel_fb->obj;
14948
14949 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014950 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014951 mutex_unlock(&dev->struct_mutex);
14952
14953 return 0;
14954}
14955
Jesse Barnes79e53942008-11-07 14:24:08 -080014956static const struct drm_framebuffer_funcs intel_fb_funcs = {
14957 .destroy = intel_user_framebuffer_destroy,
14958 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014959 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014960};
14961
Damien Lespiaub3218032015-02-27 11:15:18 +000014962static
14963u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14964 uint32_t pixel_format)
14965{
14966 u32 gen = INTEL_INFO(dev)->gen;
14967
14968 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014969 int cpp = drm_format_plane_cpp(pixel_format, 0);
14970
Damien Lespiaub3218032015-02-27 11:15:18 +000014971 /* "The stride in bytes must not exceed the of the size of 8K
14972 * pixels and 32K bytes."
14973 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014974 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014975 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014976 return 32*1024;
14977 } else if (gen >= 4) {
14978 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14979 return 16*1024;
14980 else
14981 return 32*1024;
14982 } else if (gen >= 3) {
14983 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14984 return 8*1024;
14985 else
14986 return 16*1024;
14987 } else {
14988 /* XXX DSPC is limited to 4k tiled */
14989 return 8*1024;
14990 }
14991}
14992
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014993static int intel_framebuffer_init(struct drm_device *dev,
14994 struct intel_framebuffer *intel_fb,
14995 struct drm_mode_fb_cmd2 *mode_cmd,
14996 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014997{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014998 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014999 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080015000 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000015001 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080015002
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015003 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15004
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015005 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
15006 /* Enforce that fb modifier and tiling mode match, but only for
15007 * X-tiled. This is needed for FBC. */
15008 if (!!(obj->tiling_mode == I915_TILING_X) !=
15009 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
15010 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15011 return -EINVAL;
15012 }
15013 } else {
15014 if (obj->tiling_mode == I915_TILING_X)
15015 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
15016 else if (obj->tiling_mode == I915_TILING_Y) {
15017 DRM_DEBUG("No Y tiling for legacy addfb\n");
15018 return -EINVAL;
15019 }
15020 }
15021
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015022 /* Passed in modifier sanity checking. */
15023 switch (mode_cmd->modifier[0]) {
15024 case I915_FORMAT_MOD_Y_TILED:
15025 case I915_FORMAT_MOD_Yf_TILED:
15026 if (INTEL_INFO(dev)->gen < 9) {
15027 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15028 mode_cmd->modifier[0]);
15029 return -EINVAL;
15030 }
15031 case DRM_FORMAT_MOD_NONE:
15032 case I915_FORMAT_MOD_X_TILED:
15033 break;
15034 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015035 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15036 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015037 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015038 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015039
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015040 stride_alignment = intel_fb_stride_alignment(dev_priv,
15041 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015042 mode_cmd->pixel_format);
15043 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15044 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15045 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015046 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015047 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015048
Damien Lespiaub3218032015-02-27 11:15:18 +000015049 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
15050 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015051 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015052 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15053 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015054 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015055 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015056 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015057 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015058
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015059 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015060 mode_cmd->pitches[0] != obj->stride) {
15061 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
15062 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015063 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015064 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015065
Ville Syrjälä57779d02012-10-31 17:50:14 +020015066 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015067 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015068 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015069 case DRM_FORMAT_RGB565:
15070 case DRM_FORMAT_XRGB8888:
15071 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015072 break;
15073 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015074 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015075 DRM_DEBUG("unsupported pixel format: %s\n",
15076 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015077 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015078 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015079 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015080 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080015081 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
15082 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015083 DRM_DEBUG("unsupported pixel format: %s\n",
15084 drm_get_format_name(mode_cmd->pixel_format));
15085 return -EINVAL;
15086 }
15087 break;
15088 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015089 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015090 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015091 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015092 DRM_DEBUG("unsupported pixel format: %s\n",
15093 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015094 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015095 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015096 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015097 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080015098 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010015099 DRM_DEBUG("unsupported pixel format: %s\n",
15100 drm_get_format_name(mode_cmd->pixel_format));
15101 return -EINVAL;
15102 }
15103 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015104 case DRM_FORMAT_YUYV:
15105 case DRM_FORMAT_UYVY:
15106 case DRM_FORMAT_YVYU:
15107 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015108 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015109 DRM_DEBUG("unsupported pixel format: %s\n",
15110 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015111 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015112 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015113 break;
15114 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015115 DRM_DEBUG("unsupported pixel format: %s\n",
15116 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010015117 return -EINVAL;
15118 }
15119
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015120 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15121 if (mode_cmd->offsets[0] != 0)
15122 return -EINVAL;
15123
Damien Lespiauec2c9812015-01-20 12:51:45 +000015124 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000015125 mode_cmd->pixel_format,
15126 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020015127 /* FIXME drm helper for size checks (especially planar formats)? */
15128 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
15129 return -EINVAL;
15130
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015131 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15132 intel_fb->obj = obj;
15133
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015134 intel_fill_fb_info(dev_priv, &intel_fb->base);
15135
Jesse Barnes79e53942008-11-07 14:24:08 -080015136 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15137 if (ret) {
15138 DRM_ERROR("framebuffer init failed %d\n", ret);
15139 return ret;
15140 }
15141
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015142 intel_fb->obj->framebuffer_references++;
15143
Jesse Barnes79e53942008-11-07 14:24:08 -080015144 return 0;
15145}
15146
Jesse Barnes79e53942008-11-07 14:24:08 -080015147static struct drm_framebuffer *
15148intel_user_framebuffer_create(struct drm_device *dev,
15149 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020015150 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015151{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015152 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015153 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015154 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015155
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010015156 obj = to_intel_bo(drm_gem_object_lookup(filp, mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000015157 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015158 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015159
Daniel Vetter92907cb2015-11-23 09:04:05 +010015160 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015161 if (IS_ERR(fb))
15162 drm_gem_object_unreference_unlocked(&obj->base);
15163
15164 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015165}
15166
Daniel Vetter06957262015-08-10 13:34:08 +020015167#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020015168static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020015169{
15170}
15171#endif
15172
Jesse Barnes79e53942008-11-07 14:24:08 -080015173static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015174 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015175 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015176 .atomic_check = intel_atomic_check,
15177 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015178 .atomic_state_alloc = intel_atomic_state_alloc,
15179 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015180};
15181
Imre Deak88212942016-03-16 13:38:53 +020015182/**
15183 * intel_init_display_hooks - initialize the display modesetting hooks
15184 * @dev_priv: device private
15185 */
15186void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015187{
Imre Deak88212942016-03-16 13:38:53 +020015188 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015189 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015190 dev_priv->display.get_initial_plane_config =
15191 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015192 dev_priv->display.crtc_compute_clock =
15193 haswell_crtc_compute_clock;
15194 dev_priv->display.crtc_enable = haswell_crtc_enable;
15195 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015196 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015197 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015198 dev_priv->display.get_initial_plane_config =
15199 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015200 dev_priv->display.crtc_compute_clock =
15201 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015202 dev_priv->display.crtc_enable = haswell_crtc_enable;
15203 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015204 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015205 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015206 dev_priv->display.get_initial_plane_config =
15207 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015208 dev_priv->display.crtc_compute_clock =
15209 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015210 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15211 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015212 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015213 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015214 dev_priv->display.get_initial_plane_config =
15215 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015216 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15217 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15218 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15219 } else if (IS_VALLEYVIEW(dev_priv)) {
15220 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15221 dev_priv->display.get_initial_plane_config =
15222 i9xx_get_initial_plane_config;
15223 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015224 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15225 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015226 } else if (IS_G4X(dev_priv)) {
15227 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15228 dev_priv->display.get_initial_plane_config =
15229 i9xx_get_initial_plane_config;
15230 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15231 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15232 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015233 } else if (IS_PINEVIEW(dev_priv)) {
15234 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15235 dev_priv->display.get_initial_plane_config =
15236 i9xx_get_initial_plane_config;
15237 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15238 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15239 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015240 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015241 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015242 dev_priv->display.get_initial_plane_config =
15243 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015244 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015245 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15246 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015247 } else {
15248 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15249 dev_priv->display.get_initial_plane_config =
15250 i9xx_get_initial_plane_config;
15251 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15252 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15253 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015254 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015255
Jesse Barnese70236a2009-09-21 10:42:27 -070015256 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020015257 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015258 dev_priv->display.get_display_clock_speed =
15259 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015260 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015261 dev_priv->display.get_display_clock_speed =
15262 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015263 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015264 dev_priv->display.get_display_clock_speed =
15265 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015266 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015267 dev_priv->display.get_display_clock_speed =
15268 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015269 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015270 dev_priv->display.get_display_clock_speed =
15271 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015272 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015273 dev_priv->display.get_display_clock_speed =
15274 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015275 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15276 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015277 dev_priv->display.get_display_clock_speed =
15278 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015279 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015280 dev_priv->display.get_display_clock_speed =
15281 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015282 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015283 dev_priv->display.get_display_clock_speed =
15284 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015285 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015286 dev_priv->display.get_display_clock_speed =
15287 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015288 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015289 dev_priv->display.get_display_clock_speed =
15290 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015291 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015292 dev_priv->display.get_display_clock_speed =
15293 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015294 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015295 dev_priv->display.get_display_clock_speed =
15296 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015297 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015298 dev_priv->display.get_display_clock_speed =
15299 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015300 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015301 dev_priv->display.get_display_clock_speed =
15302 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015303 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015304 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015305 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015306 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015307 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015308 dev_priv->display.get_display_clock_speed =
15309 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015310 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015311
Imre Deak88212942016-03-16 13:38:53 +020015312 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015313 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015314 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015315 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015316 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015317 /* FIXME: detect B0+ stepping and use auto training */
15318 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015319 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015320 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030015321 }
15322
15323 if (IS_BROADWELL(dev_priv)) {
15324 dev_priv->display.modeset_commit_cdclk =
15325 broadwell_modeset_commit_cdclk;
15326 dev_priv->display.modeset_calc_cdclk =
15327 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015328 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015329 dev_priv->display.modeset_commit_cdclk =
15330 valleyview_modeset_commit_cdclk;
15331 dev_priv->display.modeset_calc_cdclk =
15332 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015333 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015334 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030015335 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015336 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030015337 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030015338 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
15339 dev_priv->display.modeset_commit_cdclk =
15340 skl_modeset_commit_cdclk;
15341 dev_priv->display.modeset_calc_cdclk =
15342 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015343 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020015344
15345 switch (INTEL_INFO(dev_priv)->gen) {
15346 case 2:
15347 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15348 break;
15349
15350 case 3:
15351 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15352 break;
15353
15354 case 4:
15355 case 5:
15356 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15357 break;
15358
15359 case 6:
15360 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15361 break;
15362 case 7:
15363 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
15364 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15365 break;
15366 case 9:
15367 /* Drop through - unsupported since execlist only. */
15368 default:
15369 /* Default just returns -ENODEV to indicate unsupported */
15370 dev_priv->display.queue_flip = intel_default_queue_flip;
15371 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015372}
15373
Jesse Barnesb690e962010-07-19 13:53:12 -070015374/*
15375 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15376 * resume, or other times. This quirk makes sure that's the case for
15377 * affected systems.
15378 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015379static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015380{
15381 struct drm_i915_private *dev_priv = dev->dev_private;
15382
15383 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015384 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015385}
15386
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015387static void quirk_pipeb_force(struct drm_device *dev)
15388{
15389 struct drm_i915_private *dev_priv = dev->dev_private;
15390
15391 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15392 DRM_INFO("applying pipe b force quirk\n");
15393}
15394
Keith Packard435793d2011-07-12 14:56:22 -070015395/*
15396 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15397 */
15398static void quirk_ssc_force_disable(struct drm_device *dev)
15399{
15400 struct drm_i915_private *dev_priv = dev->dev_private;
15401 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015402 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015403}
15404
Carsten Emde4dca20e2012-03-15 15:56:26 +010015405/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015406 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15407 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015408 */
15409static void quirk_invert_brightness(struct drm_device *dev)
15410{
15411 struct drm_i915_private *dev_priv = dev->dev_private;
15412 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015413 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015414}
15415
Scot Doyle9c72cc62014-07-03 23:27:50 +000015416/* Some VBT's incorrectly indicate no backlight is present */
15417static void quirk_backlight_present(struct drm_device *dev)
15418{
15419 struct drm_i915_private *dev_priv = dev->dev_private;
15420 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15421 DRM_INFO("applying backlight present quirk\n");
15422}
15423
Jesse Barnesb690e962010-07-19 13:53:12 -070015424struct intel_quirk {
15425 int device;
15426 int subsystem_vendor;
15427 int subsystem_device;
15428 void (*hook)(struct drm_device *dev);
15429};
15430
Egbert Eich5f85f172012-10-14 15:46:38 +020015431/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15432struct intel_dmi_quirk {
15433 void (*hook)(struct drm_device *dev);
15434 const struct dmi_system_id (*dmi_id_list)[];
15435};
15436
15437static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15438{
15439 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15440 return 1;
15441}
15442
15443static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15444 {
15445 .dmi_id_list = &(const struct dmi_system_id[]) {
15446 {
15447 .callback = intel_dmi_reverse_brightness,
15448 .ident = "NCR Corporation",
15449 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15450 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15451 },
15452 },
15453 { } /* terminating entry */
15454 },
15455 .hook = quirk_invert_brightness,
15456 },
15457};
15458
Ben Widawskyc43b5632012-04-16 14:07:40 -070015459static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015460 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15461 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15462
Jesse Barnesb690e962010-07-19 13:53:12 -070015463 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15464 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15465
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015466 /* 830 needs to leave pipe A & dpll A up */
15467 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15468
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015469 /* 830 needs to leave pipe B & dpll B up */
15470 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15471
Keith Packard435793d2011-07-12 14:56:22 -070015472 /* Lenovo U160 cannot use SSC on LVDS */
15473 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015474
15475 /* Sony Vaio Y cannot use SSC on LVDS */
15476 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015477
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015478 /* Acer Aspire 5734Z must invert backlight brightness */
15479 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15480
15481 /* Acer/eMachines G725 */
15482 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15483
15484 /* Acer/eMachines e725 */
15485 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15486
15487 /* Acer/Packard Bell NCL20 */
15488 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15489
15490 /* Acer Aspire 4736Z */
15491 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015492
15493 /* Acer Aspire 5336 */
15494 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015495
15496 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15497 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015498
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015499 /* Acer C720 Chromebook (Core i3 4005U) */
15500 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15501
jens steinb2a96012014-10-28 20:25:53 +010015502 /* Apple Macbook 2,1 (Core 2 T7400) */
15503 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15504
Jani Nikula1b9448b02015-11-05 11:49:59 +020015505 /* Apple Macbook 4,1 */
15506 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15507
Scot Doyled4967d82014-07-03 23:27:52 +000015508 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15509 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015510
15511 /* HP Chromebook 14 (Celeron 2955U) */
15512 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015513
15514 /* Dell Chromebook 11 */
15515 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015516
15517 /* Dell Chromebook 11 (2015 version) */
15518 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015519};
15520
15521static void intel_init_quirks(struct drm_device *dev)
15522{
15523 struct pci_dev *d = dev->pdev;
15524 int i;
15525
15526 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15527 struct intel_quirk *q = &intel_quirks[i];
15528
15529 if (d->device == q->device &&
15530 (d->subsystem_vendor == q->subsystem_vendor ||
15531 q->subsystem_vendor == PCI_ANY_ID) &&
15532 (d->subsystem_device == q->subsystem_device ||
15533 q->subsystem_device == PCI_ANY_ID))
15534 q->hook(dev);
15535 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015536 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15537 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15538 intel_dmi_quirks[i].hook(dev);
15539 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015540}
15541
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015542/* Disable the VGA plane that we never use */
15543static void i915_disable_vga(struct drm_device *dev)
15544{
15545 struct drm_i915_private *dev_priv = dev->dev_private;
15546 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015547 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015548
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015549 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015550 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015551 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015552 sr1 = inb(VGA_SR_DATA);
15553 outb(sr1 | 1<<5, VGA_SR_DATA);
15554 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15555 udelay(300);
15556
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015557 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015558 POSTING_READ(vga_reg);
15559}
15560
Daniel Vetterf8175862012-04-10 15:50:11 +020015561void intel_modeset_init_hw(struct drm_device *dev)
15562{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015563 struct drm_i915_private *dev_priv = dev->dev_private;
15564
Ville Syrjäläb6283052015-06-03 15:45:07 +030015565 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015566
15567 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15568
Daniel Vetterf8175862012-04-10 15:50:11 +020015569 intel_init_clock_gating(dev);
Chris Wilsondc979972016-05-10 14:10:04 +010015570 intel_enable_gt_powersave(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020015571}
15572
Matt Roperd93c0372015-12-03 11:37:41 -080015573/*
15574 * Calculate what we think the watermarks should be for the state we've read
15575 * out of the hardware and then immediately program those watermarks so that
15576 * we ensure the hardware settings match our internal state.
15577 *
15578 * We can calculate what we think WM's should be by creating a duplicate of the
15579 * current state (which was constructed during hardware readout) and running it
15580 * through the atomic check code to calculate new watermark values in the
15581 * state object.
15582 */
15583static void sanitize_watermarks(struct drm_device *dev)
15584{
15585 struct drm_i915_private *dev_priv = to_i915(dev);
15586 struct drm_atomic_state *state;
15587 struct drm_crtc *crtc;
15588 struct drm_crtc_state *cstate;
15589 struct drm_modeset_acquire_ctx ctx;
15590 int ret;
15591 int i;
15592
15593 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015594 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015595 return;
15596
15597 /*
15598 * We need to hold connection_mutex before calling duplicate_state so
15599 * that the connector loop is protected.
15600 */
15601 drm_modeset_acquire_init(&ctx, 0);
15602retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015603 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015604 if (ret == -EDEADLK) {
15605 drm_modeset_backoff(&ctx);
15606 goto retry;
15607 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015608 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015609 }
15610
15611 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15612 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015613 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015614
Matt Ropered4a6a72016-02-23 17:20:13 -080015615 /*
15616 * Hardware readout is the only time we don't want to calculate
15617 * intermediate watermarks (since we don't trust the current
15618 * watermarks).
15619 */
15620 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15621
Matt Roperd93c0372015-12-03 11:37:41 -080015622 ret = intel_atomic_check(dev, state);
15623 if (ret) {
15624 /*
15625 * If we fail here, it means that the hardware appears to be
15626 * programmed in a way that shouldn't be possible, given our
15627 * understanding of watermark requirements. This might mean a
15628 * mistake in the hardware readout code or a mistake in the
15629 * watermark calculations for a given platform. Raise a WARN
15630 * so that this is noticeable.
15631 *
15632 * If this actually happens, we'll have to just leave the
15633 * BIOS-programmed watermarks untouched and hope for the best.
15634 */
15635 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015636 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015637 }
15638
15639 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080015640 for_each_crtc_in_state(state, crtc, cstate, i) {
15641 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15642
Matt Ropered4a6a72016-02-23 17:20:13 -080015643 cs->wm.need_postvbl_update = true;
15644 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015645 }
15646
15647 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015648fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015649 drm_modeset_drop_locks(&ctx);
15650 drm_modeset_acquire_fini(&ctx);
15651}
15652
Jesse Barnes79e53942008-11-07 14:24:08 -080015653void intel_modeset_init(struct drm_device *dev)
15654{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015655 struct drm_i915_private *dev_priv = to_i915(dev);
15656 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015657 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015658 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015659 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015660
15661 drm_mode_config_init(dev);
15662
15663 dev->mode_config.min_width = 0;
15664 dev->mode_config.min_height = 0;
15665
Dave Airlie019d96c2011-09-29 16:20:42 +010015666 dev->mode_config.preferred_depth = 24;
15667 dev->mode_config.prefer_shadow = 1;
15668
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015669 dev->mode_config.allow_fb_modifiers = true;
15670
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015671 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015672
Jesse Barnesb690e962010-07-19 13:53:12 -070015673 intel_init_quirks(dev);
15674
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015675 intel_init_pm(dev);
15676
Ben Widawskye3c74752013-04-05 13:12:39 -070015677 if (INTEL_INFO(dev)->num_pipes == 0)
15678 return;
15679
Lukas Wunner69f92f62015-07-15 13:57:35 +020015680 /*
15681 * There may be no VBT; and if the BIOS enabled SSC we can
15682 * just keep using it to avoid unnecessary flicker. Whereas if the
15683 * BIOS isn't using it, don't assume it will work even if the VBT
15684 * indicates as much.
15685 */
15686 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15687 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15688 DREF_SSC1_ENABLE);
15689
15690 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15691 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15692 bios_lvds_use_ssc ? "en" : "dis",
15693 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15694 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15695 }
15696 }
15697
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015698 if (IS_GEN2(dev)) {
15699 dev->mode_config.max_width = 2048;
15700 dev->mode_config.max_height = 2048;
15701 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015702 dev->mode_config.max_width = 4096;
15703 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015704 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015705 dev->mode_config.max_width = 8192;
15706 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015707 }
Damien Lespiau068be562014-03-28 14:17:49 +000015708
Ville Syrjälädc41c152014-08-13 11:57:05 +030015709 if (IS_845G(dev) || IS_I865G(dev)) {
15710 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15711 dev->mode_config.cursor_height = 1023;
15712 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015713 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15714 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15715 } else {
15716 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15717 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15718 }
15719
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015720 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015721
Zhao Yakui28c97732009-10-09 11:39:41 +080015722 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015723 INTEL_INFO(dev)->num_pipes,
15724 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015725
Damien Lespiau055e3932014-08-18 13:49:10 +010015726 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015727 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015728 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015729 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015730 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015731 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015732 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015733 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015734 }
15735
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015736 intel_update_czclk(dev_priv);
15737 intel_update_cdclk(dev);
15738
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015739 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015740
Ville Syrjäläb2045352016-05-13 23:41:27 +030015741 if (dev_priv->max_cdclk_freq == 0)
15742 intel_update_max_cdclk(dev);
15743
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015744 /* Just disable it once at startup */
15745 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015746 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015747
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015748 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015749 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015750 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015751
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015752 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015753 struct intel_initial_plane_config plane_config = {};
15754
Jesse Barnes46f297f2014-03-07 08:57:48 -080015755 if (!crtc->active)
15756 continue;
15757
Jesse Barnes46f297f2014-03-07 08:57:48 -080015758 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015759 * Note that reserving the BIOS fb up front prevents us
15760 * from stuffing other stolen allocations like the ring
15761 * on top. This prevents some ugliness at boot time, and
15762 * can even allow for smooth boot transitions if the BIOS
15763 * fb is large enough for the active pipe configuration.
15764 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015765 dev_priv->display.get_initial_plane_config(crtc,
15766 &plane_config);
15767
15768 /*
15769 * If the fb is shared between multiple heads, we'll
15770 * just get the first one.
15771 */
15772 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015773 }
Matt Roperd93c0372015-12-03 11:37:41 -080015774
15775 /*
15776 * Make sure hardware watermarks really match the state we read out.
15777 * Note that we need to do this after reconstructing the BIOS fb's
15778 * since the watermark calculation done here will use pstate->fb.
15779 */
15780 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015781}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015782
Daniel Vetter7fad7982012-07-04 17:51:47 +020015783static void intel_enable_pipe_a(struct drm_device *dev)
15784{
15785 struct intel_connector *connector;
15786 struct drm_connector *crt = NULL;
15787 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015788 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015789
15790 /* We can't just switch on the pipe A, we need to set things up with a
15791 * proper mode and output configuration. As a gross hack, enable pipe A
15792 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015793 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015794 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15795 crt = &connector->base;
15796 break;
15797 }
15798 }
15799
15800 if (!crt)
15801 return;
15802
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015803 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015804 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015805}
15806
Daniel Vetterfa555832012-10-10 23:14:00 +020015807static bool
15808intel_check_plane_mapping(struct intel_crtc *crtc)
15809{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015810 struct drm_device *dev = crtc->base.dev;
15811 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015812 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015813
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015814 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015815 return true;
15816
Ville Syrjälä649636e2015-09-22 19:50:01 +030015817 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015818
15819 if ((val & DISPLAY_PLANE_ENABLE) &&
15820 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15821 return false;
15822
15823 return true;
15824}
15825
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015826static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15827{
15828 struct drm_device *dev = crtc->base.dev;
15829 struct intel_encoder *encoder;
15830
15831 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15832 return true;
15833
15834 return false;
15835}
15836
Ville Syrjälädd756192016-02-17 21:28:45 +020015837static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15838{
15839 struct drm_device *dev = encoder->base.dev;
15840 struct intel_connector *connector;
15841
15842 for_each_connector_on_encoder(dev, &encoder->base, connector)
15843 return true;
15844
15845 return false;
15846}
15847
Daniel Vetter24929352012-07-02 20:28:59 +020015848static void intel_sanitize_crtc(struct intel_crtc *crtc)
15849{
15850 struct drm_device *dev = crtc->base.dev;
15851 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4d1de972016-03-18 17:05:42 +020015852 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015853
Daniel Vetter24929352012-07-02 20:28:59 +020015854 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015855 if (!transcoder_is_dsi(cpu_transcoder)) {
15856 i915_reg_t reg = PIPECONF(cpu_transcoder);
15857
15858 I915_WRITE(reg,
15859 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15860 }
Daniel Vetter24929352012-07-02 20:28:59 +020015861
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015862 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015863 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015864 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015865 struct intel_plane *plane;
15866
Daniel Vetter96256042015-02-13 21:03:42 +010015867 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015868
15869 /* Disable everything but the primary plane */
15870 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15871 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15872 continue;
15873
15874 plane->disable_plane(&plane->base, &crtc->base);
15875 }
Daniel Vetter96256042015-02-13 21:03:42 +010015876 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015877
Daniel Vetter24929352012-07-02 20:28:59 +020015878 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015879 * disable the crtc (and hence change the state) if it is wrong. Note
15880 * that gen4+ has a fixed plane -> pipe mapping. */
15881 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015882 bool plane;
15883
Ville Syrjälä78108b72016-05-27 20:59:19 +030015884 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15885 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015886
15887 /* Pipe has the wrong plane attached and the plane is active.
15888 * Temporarily change the plane mapping and disable everything
15889 * ... */
15890 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015891 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015892 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015893 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015894 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015895 }
Daniel Vetter24929352012-07-02 20:28:59 +020015896
Daniel Vetter7fad7982012-07-04 17:51:47 +020015897 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15898 crtc->pipe == PIPE_A && !crtc->active) {
15899 /* BIOS forgot to enable pipe A, this mostly happens after
15900 * resume. Force-enable the pipe to fix this, the update_dpms
15901 * call below we restore the pipe to the right state, but leave
15902 * the required bits on. */
15903 intel_enable_pipe_a(dev);
15904 }
15905
Daniel Vetter24929352012-07-02 20:28:59 +020015906 /* Adjust the state of the output pipe according to whether we
15907 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015908 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015909 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015910
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015911 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015912 /*
15913 * We start out with underrun reporting disabled to avoid races.
15914 * For correct bookkeeping mark this on active crtcs.
15915 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015916 * Also on gmch platforms we dont have any hardware bits to
15917 * disable the underrun reporting. Which means we need to start
15918 * out with underrun reporting disabled also on inactive pipes,
15919 * since otherwise we'll complain about the garbage we read when
15920 * e.g. coming up after runtime pm.
15921 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015922 * No protection against concurrent access is required - at
15923 * worst a fifo underrun happens which also sets this to false.
15924 */
15925 crtc->cpu_fifo_underrun_disabled = true;
15926 crtc->pch_fifo_underrun_disabled = true;
15927 }
Daniel Vetter24929352012-07-02 20:28:59 +020015928}
15929
15930static void intel_sanitize_encoder(struct intel_encoder *encoder)
15931{
15932 struct intel_connector *connector;
15933 struct drm_device *dev = encoder->base.dev;
15934
15935 /* We need to check both for a crtc link (meaning that the
15936 * encoder is active and trying to read from a pipe) and the
15937 * pipe itself being active. */
15938 bool has_active_crtc = encoder->base.crtc &&
15939 to_intel_crtc(encoder->base.crtc)->active;
15940
Ville Syrjälädd756192016-02-17 21:28:45 +020015941 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015942 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15943 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015944 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015945
15946 /* Connector is active, but has no active pipe. This is
15947 * fallout from our resume register restoring. Disable
15948 * the encoder manually again. */
15949 if (encoder->base.crtc) {
15950 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15951 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015952 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015953 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015954 if (encoder->post_disable)
15955 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015956 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015957 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015958
15959 /* Inconsistent output/port/pipe state happens presumably due to
15960 * a bug in one of the get_hw_state functions. Or someplace else
15961 * in our code, like the register restore mess on resume. Clamp
15962 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015963 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015964 if (connector->encoder != encoder)
15965 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015966 connector->base.dpms = DRM_MODE_DPMS_OFF;
15967 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015968 }
15969 }
15970 /* Enabled encoders without active connectors will be fixed in
15971 * the crtc fixup. */
15972}
15973
Imre Deak04098752014-02-18 00:02:16 +020015974void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015975{
15976 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015977 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015978
Imre Deak04098752014-02-18 00:02:16 +020015979 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15980 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15981 i915_disable_vga(dev);
15982 }
15983}
15984
15985void i915_redisable_vga(struct drm_device *dev)
15986{
15987 struct drm_i915_private *dev_priv = dev->dev_private;
15988
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015989 /* This function can be called both from intel_modeset_setup_hw_state or
15990 * at a very early point in our resume sequence, where the power well
15991 * structures are not yet restored. Since this function is at a very
15992 * paranoid "someone might have enabled VGA while we were not looking"
15993 * level, just check if the power well is enabled instead of trying to
15994 * follow the "don't touch the power well if we don't need it" policy
15995 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015996 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015997 return;
15998
Imre Deak04098752014-02-18 00:02:16 +020015999 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020016000
16001 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016002}
16003
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016004static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016005{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016006 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016007
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016008 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016009}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016010
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016011/* FIXME read out full plane state for all planes */
16012static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016013{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016014 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016015 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016016 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016017
Matt Roper19b8d382015-09-24 15:53:17 -070016018 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016019 primary_get_hw_state(to_intel_plane(primary));
16020
16021 if (plane_state->visible)
16022 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016023}
16024
Daniel Vetter30e984d2013-06-05 13:34:17 +020016025static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016026{
16027 struct drm_i915_private *dev_priv = dev->dev_private;
16028 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016029 struct intel_crtc *crtc;
16030 struct intel_encoder *encoder;
16031 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016032 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016033
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016034 dev_priv->active_crtcs = 0;
16035
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016036 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016037 struct intel_crtc_state *crtc_state = crtc->config;
16038 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016039
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016040 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016041 memset(crtc_state, 0, sizeof(*crtc_state));
16042 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016043
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016044 crtc_state->base.active = crtc_state->base.enable =
16045 dev_priv->display.get_pipe_config(crtc, crtc_state);
16046
16047 crtc->base.enabled = crtc_state->base.enable;
16048 crtc->active = crtc_state->base.active;
16049
16050 if (crtc_state->base.active) {
16051 dev_priv->active_crtcs |= 1 << crtc->pipe;
16052
Clint Taylorc89e39f2016-05-13 23:41:21 +030016053 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016054 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016055 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016056 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16057 else
16058 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016059
16060 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16061 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16062 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016063 }
16064
16065 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016066
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016067 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016068
Ville Syrjälä78108b72016-05-27 20:59:19 +030016069 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16070 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016071 crtc->active ? "enabled" : "disabled");
16072 }
16073
Daniel Vetter53589012013-06-05 13:34:16 +020016074 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16075 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16076
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016077 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16078 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016079 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016080 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016081 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016082 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016083 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016084 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016085
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016086 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016087 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016088 }
16089
Damien Lespiaub2784e12014-08-05 11:29:37 +010016090 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016091 pipe = 0;
16092
16093 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016094 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16095 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016096 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016097 } else {
16098 encoder->base.crtc = NULL;
16099 }
16100
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016101 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016102 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016103 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016104 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016105 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016106 }
16107
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016108 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016109 if (connector->get_hw_state(connector)) {
16110 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016111
16112 encoder = connector->encoder;
16113 connector->base.encoder = &encoder->base;
16114
16115 if (encoder->base.crtc &&
16116 encoder->base.crtc->state->active) {
16117 /*
16118 * This has to be done during hardware readout
16119 * because anything calling .crtc_disable may
16120 * rely on the connector_mask being accurate.
16121 */
16122 encoder->base.crtc->state->connector_mask |=
16123 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016124 encoder->base.crtc->state->encoder_mask |=
16125 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016126 }
16127
Daniel Vetter24929352012-07-02 20:28:59 +020016128 } else {
16129 connector->base.dpms = DRM_MODE_DPMS_OFF;
16130 connector->base.encoder = NULL;
16131 }
16132 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16133 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016134 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016135 connector->base.encoder ? "enabled" : "disabled");
16136 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016137
16138 for_each_intel_crtc(dev, crtc) {
16139 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16140
16141 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16142 if (crtc->base.state->active) {
16143 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16144 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16145 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16146
16147 /*
16148 * The initial mode needs to be set in order to keep
16149 * the atomic core happy. It wants a valid mode if the
16150 * crtc's enabled, so we do the above call.
16151 *
16152 * At this point some state updated by the connectors
16153 * in their ->detect() callback has not run yet, so
16154 * no recalculation can be done yet.
16155 *
16156 * Even if we could do a recalculation and modeset
16157 * right now it would cause a double modeset if
16158 * fbdev or userspace chooses a different initial mode.
16159 *
16160 * If that happens, someone indicated they wanted a
16161 * mode change, which means it's safe to do a full
16162 * recalculation.
16163 */
16164 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016165
16166 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16167 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016168 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016169
16170 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016171 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016172}
16173
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016174/* Scan out the current hw modeset state,
16175 * and sanitizes it to the current state
16176 */
16177static void
16178intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016179{
16180 struct drm_i915_private *dev_priv = dev->dev_private;
16181 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016182 struct intel_crtc *crtc;
16183 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016184 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016185
16186 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016187
16188 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016189 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016190 intel_sanitize_encoder(encoder);
16191 }
16192
Damien Lespiau055e3932014-08-18 13:49:10 +010016193 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016194 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16195 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016196 intel_dump_pipe_config(crtc, crtc->config,
16197 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016198 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016199
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016200 intel_modeset_update_connector_atomic_state(dev);
16201
Daniel Vetter35c95372013-07-17 06:55:04 +020016202 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16203 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16204
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016205 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016206 continue;
16207
16208 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16209
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016210 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020016211 pll->on = false;
16212 }
16213
Wayne Boyer666a4532015-12-09 12:29:35 -080016214 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016215 vlv_wm_get_hw_state(dev);
16216 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000016217 skl_wm_get_hw_state(dev);
16218 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016219 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016220
16221 for_each_intel_crtc(dev, crtc) {
16222 unsigned long put_domains;
16223
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016224 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016225 if (WARN_ON(put_domains))
16226 modeset_put_power_domains(dev_priv, put_domains);
16227 }
16228 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016229
16230 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016231}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016232
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016233void intel_display_resume(struct drm_device *dev)
16234{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016235 struct drm_i915_private *dev_priv = to_i915(dev);
16236 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16237 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016238 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016239 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020016240
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016241 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016242
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016243 /*
16244 * This is a cludge because with real atomic modeset mode_config.mutex
16245 * won't be taken. Unfortunately some probed state like
16246 * audio_codec_enable is still protected by mode_config.mutex, so lock
16247 * it here for now.
16248 */
16249 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016250 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016251
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016252retry:
16253 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016254
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016255 if (ret == 0 && !setup) {
16256 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016257
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016258 intel_modeset_setup_hw_state(dev);
16259 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010016260 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020016261
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016262 if (ret == 0 && state) {
16263 struct drm_crtc_state *crtc_state;
16264 struct drm_crtc *crtc;
16265 int i;
16266
16267 state->acquire_ctx = &ctx;
16268
Ville Syrjäläe3d54572016-05-13 10:10:42 -070016269 /* ignore any reset values/BIOS leftovers in the WM registers */
16270 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16271
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016272 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16273 /*
16274 * Force recalculation even if we restore
16275 * current state. With fast modeset this may not result
16276 * in a modeset when the state is compatible.
16277 */
16278 crtc_state->mode_changed = true;
16279 }
16280
16281 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016282 }
16283
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016284 if (ret == -EDEADLK) {
16285 drm_modeset_backoff(&ctx);
16286 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016287 }
16288
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016289 drm_modeset_drop_locks(&ctx);
16290 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016291 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016292
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016293 if (ret) {
16294 DRM_ERROR("Restoring old state failed with %i\n", ret);
16295 drm_atomic_state_free(state);
16296 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016297}
16298
16299void intel_modeset_gem_init(struct drm_device *dev)
16300{
Chris Wilsondc979972016-05-10 14:10:04 +010016301 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016302 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016303 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016304 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016305
Chris Wilsondc979972016-05-10 14:10:04 +010016306 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016307
Chris Wilson1833b132012-05-09 11:56:28 +010016308 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016309
Chris Wilson1ee8da62016-05-12 12:43:23 +010016310 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016311
16312 /*
16313 * Make sure any fbs we allocated at startup are properly
16314 * pinned & fenced. When we do the allocation it's too early
16315 * for this.
16316 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016317 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016318 obj = intel_fb_obj(c->primary->fb);
16319 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016320 continue;
16321
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016322 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020016323 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16324 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016325 mutex_unlock(&dev->struct_mutex);
16326 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016327 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16328 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016329 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020016330 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016331 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020016332 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016333 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016334 }
16335 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016336}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016337
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016338int intel_connector_register(struct drm_connector *connector)
16339{
16340 struct intel_connector *intel_connector = to_intel_connector(connector);
16341 int ret;
16342
16343 ret = intel_backlight_device_register(intel_connector);
16344 if (ret)
16345 goto err;
16346
16347 return 0;
16348
16349err:
16350 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080016351}
16352
Chris Wilsonc191eca2016-06-17 11:40:33 +010016353void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020016354{
Chris Wilsone63d87c2016-06-17 11:40:34 +010016355 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016356
Chris Wilsone63d87c2016-06-17 11:40:34 +010016357 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016358 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016359}
16360
Jesse Barnes79e53942008-11-07 14:24:08 -080016361void intel_modeset_cleanup(struct drm_device *dev)
16362{
Jesse Barnes652c3932009-08-17 13:31:43 -070016363 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070016364
Chris Wilsondc979972016-05-10 14:10:04 +010016365 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020016366
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016367 /*
16368 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016369 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016370 * experience fancy races otherwise.
16371 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016372 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016373
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016374 /*
16375 * Due to the hpd irq storm handling the hotplug work can re-arm the
16376 * poll handlers. Hence disable polling after hpd handling is shut down.
16377 */
Keith Packardf87ea762010-10-03 19:36:26 -070016378 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016379
Jesse Barnes723bfd72010-10-07 16:01:13 -070016380 intel_unregister_dsm_handler();
16381
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016382 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016383
Chris Wilson1630fe72011-07-08 12:22:42 +010016384 /* flush any delayed tasks or pending work */
16385 flush_scheduled_work();
16386
Jesse Barnes79e53942008-11-07 14:24:08 -080016387 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016388
Chris Wilson1ee8da62016-05-12 12:43:23 +010016389 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016390
Chris Wilsondc979972016-05-10 14:10:04 +010016391 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010016392
16393 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016394}
16395
Chris Wilsondf0e9242010-09-09 16:20:55 +010016396void intel_connector_attach_encoder(struct intel_connector *connector,
16397 struct intel_encoder *encoder)
16398{
16399 connector->encoder = encoder;
16400 drm_mode_connector_attach_encoder(&connector->base,
16401 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016402}
Dave Airlie28d52042009-09-21 14:33:58 +100016403
16404/*
16405 * set vga decode state - true == enable VGA decode
16406 */
16407int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16408{
16409 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016410 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016411 u16 gmch_ctrl;
16412
Chris Wilson75fa0412014-02-07 18:37:02 -020016413 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16414 DRM_ERROR("failed to read control word\n");
16415 return -EIO;
16416 }
16417
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016418 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16419 return 0;
16420
Dave Airlie28d52042009-09-21 14:33:58 +100016421 if (state)
16422 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16423 else
16424 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016425
16426 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16427 DRM_ERROR("failed to write control word\n");
16428 return -EIO;
16429 }
16430
Dave Airlie28d52042009-09-21 14:33:58 +100016431 return 0;
16432}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016433
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016434struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016435
16436 u32 power_well_driver;
16437
Chris Wilson63b66e52013-08-08 15:12:06 +020016438 int num_transcoders;
16439
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016440 struct intel_cursor_error_state {
16441 u32 control;
16442 u32 position;
16443 u32 base;
16444 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016445 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016446
16447 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016448 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016449 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030016450 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016451 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016452
16453 struct intel_plane_error_state {
16454 u32 control;
16455 u32 stride;
16456 u32 size;
16457 u32 pos;
16458 u32 addr;
16459 u32 surface;
16460 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016461 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016462
16463 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016464 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016465 enum transcoder cpu_transcoder;
16466
16467 u32 conf;
16468
16469 u32 htotal;
16470 u32 hblank;
16471 u32 hsync;
16472 u32 vtotal;
16473 u32 vblank;
16474 u32 vsync;
16475 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016476};
16477
16478struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010016479intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016480{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016481 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016482 int transcoders[] = {
16483 TRANSCODER_A,
16484 TRANSCODER_B,
16485 TRANSCODER_C,
16486 TRANSCODER_EDP,
16487 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016488 int i;
16489
Chris Wilsonc0336662016-05-06 15:40:21 +010016490 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020016491 return NULL;
16492
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016493 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016494 if (error == NULL)
16495 return NULL;
16496
Chris Wilsonc0336662016-05-06 15:40:21 +010016497 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016498 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16499
Damien Lespiau055e3932014-08-18 13:49:10 +010016500 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016501 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016502 __intel_display_power_is_enabled(dev_priv,
16503 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016504 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016505 continue;
16506
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016507 error->cursor[i].control = I915_READ(CURCNTR(i));
16508 error->cursor[i].position = I915_READ(CURPOS(i));
16509 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016510
16511 error->plane[i].control = I915_READ(DSPCNTR(i));
16512 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016513 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016514 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016515 error->plane[i].pos = I915_READ(DSPPOS(i));
16516 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016517 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016518 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016519 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016520 error->plane[i].surface = I915_READ(DSPSURF(i));
16521 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16522 }
16523
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016524 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030016525
Chris Wilsonc0336662016-05-06 15:40:21 +010016526 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030016527 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016528 }
16529
Jani Nikula4d1de972016-03-18 17:05:42 +020016530 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016531 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016532 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016533 error->num_transcoders++; /* Account for eDP. */
16534
16535 for (i = 0; i < error->num_transcoders; i++) {
16536 enum transcoder cpu_transcoder = transcoders[i];
16537
Imre Deakddf9c532013-11-27 22:02:02 +020016538 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016539 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016540 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016541 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016542 continue;
16543
Chris Wilson63b66e52013-08-08 15:12:06 +020016544 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16545
16546 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16547 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16548 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16549 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16550 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16551 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16552 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016553 }
16554
16555 return error;
16556}
16557
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016558#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16559
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016560void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016561intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016562 struct drm_device *dev,
16563 struct intel_display_error_state *error)
16564{
Damien Lespiau055e3932014-08-18 13:49:10 +010016565 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016566 int i;
16567
Chris Wilson63b66e52013-08-08 15:12:06 +020016568 if (!error)
16569 return;
16570
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016571 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016572 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016573 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016574 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016575 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016576 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016577 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016578 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016579 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030016580 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016581
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016582 err_printf(m, "Plane [%d]:\n", i);
16583 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16584 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016585 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016586 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16587 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016588 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016589 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016590 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016591 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016592 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16593 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016594 }
16595
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016596 err_printf(m, "Cursor [%d]:\n", i);
16597 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16598 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16599 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016600 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016601
16602 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016603 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016604 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016605 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016606 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016607 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16608 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16609 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16610 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16611 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16612 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16613 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16614 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016615}