blob: a3e715b4290de111c85340b333f8f189c0a09d71 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Daniel Vetterd2acd212012-10-20 20:57:43 +020083int
84intel_pch_rawclk(struct drm_device *dev)
85{
86 struct drm_i915_private *dev_priv = dev->dev_private;
87
88 WARN_ON(!HAS_PCH_SPLIT(dev));
89
90 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
91}
92
Ma Lingd4906092009-03-18 20:13:27 +080093static bool
94intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080097static bool
98intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800101
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102static bool
103intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800104 int target, int refclk, intel_clock_t *match_clock,
105 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800106static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800108 int target, int refclk, intel_clock_t *match_clock,
109 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700111static bool
112intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
113 int target, int refclk, intel_clock_t *match_clock,
114 intel_clock_t *best_clock);
115
Chris Wilson021357a2010-09-07 20:54:59 +0100116static inline u32 /* units of 100MHz */
117intel_fdi_link_freq(struct drm_device *dev)
118{
Chris Wilson8b99e682010-10-13 09:59:17 +0100119 if (IS_GEN5(dev)) {
120 struct drm_i915_private *dev_priv = dev->dev_private;
121 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
122 } else
123 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100124}
125
Keith Packarde4b36692009-06-05 19:22:17 -0700126static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
139
140static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 25000, .max = 350000 },
142 .vco = { .min = 930000, .max = 1400000 },
143 .n = { .min = 3, .max = 16 },
144 .m = { .min = 96, .max = 140 },
145 .m1 = { .min = 18, .max = 26 },
146 .m2 = { .min = 6, .max = 16 },
147 .p = { .min = 4, .max = 128 },
148 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 165000,
150 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
Eric Anholt273e27c2011-03-30 13:01:10 -0700153
Keith Packarde4b36692009-06-05 19:22:17 -0700154static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 5, .max = 80 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 200000,
164 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .dot = { .min = 20000, .max = 400000 },
170 .vco = { .min = 1400000, .max = 2800000 },
171 .n = { .min = 1, .max = 6 },
172 .m = { .min = 70, .max = 120 },
173 .m1 = { .min = 10, .max = 22 },
174 .m2 = { .min = 5, .max = 9 },
175 .p = { .min = 7, .max = 98 },
176 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .p2 = { .dot_limit = 112000,
178 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800179 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
Eric Anholt273e27c2011-03-30 13:01:10 -0700182
Keith Packarde4b36692009-06-05 19:22:17 -0700183static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .dot = { .min = 25000, .max = 270000 },
185 .vco = { .min = 1750000, .max = 3500000},
186 .n = { .min = 1, .max = 4 },
187 .m = { .min = 104, .max = 138 },
188 .m1 = { .min = 17, .max = 23 },
189 .m2 = { .min = 5, .max = 11 },
190 .p = { .min = 10, .max = 30 },
191 .p1 = { .min = 1, .max = 3},
192 .p2 = { .dot_limit = 270000,
193 .p2_slow = 10,
194 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800195 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 22000, .max = 400000 },
201 .vco = { .min = 1750000, .max = 3500000},
202 .n = { .min = 1, .max = 4 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 16, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 5, .max = 80 },
207 .p1 = { .min = 1, .max = 8},
208 .p2 = { .dot_limit = 165000,
209 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 20000, .max = 115000 },
215 .vco = { .min = 1750000, .max = 3500000 },
216 .n = { .min = 1, .max = 3 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 28, .max = 112 },
221 .p1 = { .min = 2, .max = 8 },
222 .p2 = { .dot_limit = 0,
223 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Ma Lingd4906092009-03-18 20:13:27 +0800225 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 80000, .max = 224000 },
230 .vco = { .min = 1750000, .max = 3500000 },
231 .n = { .min = 1, .max = 3 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 17, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 14, .max = 42 },
236 .p1 = { .min = 2, .max = 6 },
237 .p2 = { .dot_limit = 0,
238 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800239 },
Ma Lingd4906092009-03-18 20:13:27 +0800240 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 161670, .max = 227000 },
245 .vco = { .min = 1750000, .max = 3500000},
246 .n = { .min = 1, .max = 2 },
247 .m = { .min = 97, .max = 108 },
248 .m1 = { .min = 0x10, .max = 0x12 },
249 .m2 = { .min = 0x05, .max = 0x06 },
250 .p = { .min = 10, .max = 20 },
251 .p1 = { .min = 1, .max = 2},
252 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500257static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 20000, .max = 400000},
259 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400261 .n = { .min = 3, .max = 6 },
262 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 5, .max = 80 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 200000,
269 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500273static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .dot = { .min = 20000, .max = 400000 },
275 .vco = { .min = 1700000, .max = 3500000 },
276 .n = { .min = 3, .max = 6 },
277 .m = { .min = 2, .max = 256 },
278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 7, .max = 112 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 112000,
283 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800284 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Eric Anholt273e27c2011-03-30 13:01:10 -0700287/* Ironlake / Sandybridge
288 *
289 * We calculate clock using (register_value + 2) for N/M1/M2, so here
290 * the range value for them is (actual_value - 2).
291 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 5 },
296 .m = { .min = 79, .max = 127 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 5, .max = 80 },
300 .p1 = { .min = 1, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800303 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800306static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 118 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 28, .max = 112 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
Eric Anholt273e27c2011-03-30 13:01:10 -0700334/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 2 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000 },
352 .n = { .min = 1, .max = 3 },
353 .m = { .min = 79, .max = 126 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2 = { .dot_limit = 225000,
359 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800360 .find_pll = intel_g4x_find_best_PLL,
361};
362
363static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000},
366 .n = { .min = 1, .max = 2 },
367 .m = { .min = 81, .max = 90 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 10, .max = 20 },
371 .p1 = { .min = 1, .max = 2},
372 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800375};
376
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700377static const intel_limit_t intel_limits_vlv_dac = {
378 .dot = { .min = 25000, .max = 270000 },
379 .vco = { .min = 4000000, .max = 6000000 },
380 .n = { .min = 1, .max = 7 },
381 .m = { .min = 22, .max = 450 }, /* guess */
382 .m1 = { .min = 2, .max = 3 },
383 .m2 = { .min = 11, .max = 156 },
384 .p = { .min = 10, .max = 30 },
385 .p1 = { .min = 2, .max = 3 },
386 .p2 = { .dot_limit = 270000,
387 .p2_slow = 2, .p2_fast = 20 },
388 .find_pll = intel_vlv_find_best_pll,
389};
390
391static const intel_limit_t intel_limits_vlv_hdmi = {
392 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc92572012-09-27 19:13:09 +0530393 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700394 .n = { .min = 1, .max = 7 },
395 .m = { .min = 60, .max = 300 }, /* guess */
396 .m1 = { .min = 2, .max = 3 },
397 .m2 = { .min = 11, .max = 156 },
398 .p = { .min = 10, .max = 30 },
399 .p1 = { .min = 2, .max = 3 },
400 .p2 = { .dot_limit = 270000,
401 .p2_slow = 2, .p2_fast = 20 },
402 .find_pll = intel_vlv_find_best_pll,
403};
404
405static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530406 .dot = { .min = 25000, .max = 270000 },
407 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700408 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530409 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700410 .m1 = { .min = 2, .max = 3 },
411 .m2 = { .min = 11, .max = 156 },
412 .p = { .min = 10, .max = 30 },
413 .p1 = { .min = 2, .max = 3 },
414 .p2 = { .dot_limit = 270000,
415 .p2_slow = 2, .p2_fast = 20 },
416 .find_pll = intel_vlv_find_best_pll,
417};
418
Jesse Barnes57f350b2012-03-28 13:39:25 -0700419u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
420{
421 unsigned long flags;
422 u32 val = 0;
423
424 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
425 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
426 DRM_ERROR("DPIO idle wait timed out\n");
427 goto out_unlock;
428 }
429
430 I915_WRITE(DPIO_REG, reg);
431 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
432 DPIO_BYTE);
433 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
434 DRM_ERROR("DPIO read wait timed out\n");
435 goto out_unlock;
436 }
437 val = I915_READ(DPIO_DATA);
438
439out_unlock:
440 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
441 return val;
442}
443
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700444static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
445 u32 val)
446{
447 unsigned long flags;
448
449 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
450 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
451 DRM_ERROR("DPIO idle wait timed out\n");
452 goto out_unlock;
453 }
454
455 I915_WRITE(DPIO_DATA, val);
456 I915_WRITE(DPIO_REG, reg);
457 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
458 DPIO_BYTE);
459 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
460 DRM_ERROR("DPIO write wait timed out\n");
461
462out_unlock:
463 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
464}
465
Jesse Barnes57f350b2012-03-28 13:39:25 -0700466static void vlv_init_dpio(struct drm_device *dev)
467{
468 struct drm_i915_private *dev_priv = dev->dev_private;
469
470 /* Reset the DPIO config */
471 I915_WRITE(DPIO_CTL, 0);
472 POSTING_READ(DPIO_CTL);
473 I915_WRITE(DPIO_CTL, 1);
474 POSTING_READ(DPIO_CTL);
475}
476
Daniel Vetter618563e2012-04-01 13:38:50 +0200477static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
478{
479 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
480 return 1;
481}
482
483static const struct dmi_system_id intel_dual_link_lvds[] = {
484 {
485 .callback = intel_dual_link_lvds_callback,
486 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
487 .matches = {
488 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
489 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
490 },
491 },
492 { } /* terminating entry */
493};
494
Takashi Iwaib0354382012-03-20 13:07:05 +0100495static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
496 unsigned int reg)
497{
498 unsigned int val;
499
Takashi Iwai121d5272012-03-20 13:07:06 +0100500 /* use the module option value if specified */
501 if (i915_lvds_channel_mode > 0)
502 return i915_lvds_channel_mode == 2;
503
Daniel Vetter618563e2012-04-01 13:38:50 +0200504 if (dmi_check_system(intel_dual_link_lvds))
505 return true;
506
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 if (dev_priv->lvds_val)
508 val = dev_priv->lvds_val;
509 else {
510 /* BIOS should set the proper LVDS register value at boot, but
511 * in reality, it doesn't set the value when the lid is closed;
512 * we need to check "the value to be set" in VBT when LVDS
513 * register is uninitialized.
514 */
515 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500516 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100517 val = dev_priv->bios_lvds_val;
518 dev_priv->lvds_val = val;
519 }
520 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
521}
522
Chris Wilson1b894b52010-12-14 20:04:54 +0000523static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
524 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800525{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800526 struct drm_device *dev = crtc->dev;
527 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800528 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529
530 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100531 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800532 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000533 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800534 limit = &intel_limits_ironlake_dual_lvds_100m;
535 else
536 limit = &intel_limits_ironlake_dual_lvds;
537 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800539 limit = &intel_limits_ironlake_single_lvds_100m;
540 else
541 limit = &intel_limits_ironlake_single_lvds;
542 }
543 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800544 HAS_eDP)
545 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800546 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800548
549 return limit;
550}
551
Ma Ling044c7c42009-03-18 20:13:23 +0800552static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
553{
554 struct drm_device *dev = crtc->dev;
555 struct drm_i915_private *dev_priv = dev->dev_private;
556 const intel_limit_t *limit;
557
558 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100559 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800560 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 else
563 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700564 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800565 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
566 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700567 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800568 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700569 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700571 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800572 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700573 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800574
575 return limit;
576}
577
Chris Wilson1b894b52010-12-14 20:04:54 +0000578static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
580 struct drm_device *dev = crtc->dev;
581 const intel_limit_t *limit;
582
Eric Anholtbad720f2009-10-22 16:11:14 -0700583 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000584 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800585 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800586 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800588 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500589 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800590 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500591 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700592 } else if (IS_VALLEYVIEW(dev)) {
593 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
594 limit = &intel_limits_vlv_dac;
595 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
596 limit = &intel_limits_vlv_hdmi;
597 else
598 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100599 } else if (!IS_GEN2(dev)) {
600 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
601 limit = &intel_limits_i9xx_lvds;
602 else
603 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 } else {
605 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700606 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 else
Keith Packarde4b36692009-06-05 19:22:17 -0700608 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 }
610 return limit;
611}
612
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613/* m1 is reserved as 0 in Pineview, n is a ring counter */
614static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
Shaohua Li21778322009-02-23 15:19:16 +0800616 clock->m = clock->m2 + 2;
617 clock->p = clock->p1 * clock->p2;
618 clock->vco = refclk * clock->m / clock->n;
619 clock->dot = clock->vco / clock->p;
620}
621
622static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
623{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500624 if (IS_PINEVIEW(dev)) {
625 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800626 return;
627 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
629 clock->p = clock->p1 * clock->p2;
630 clock->vco = refclk * clock->m / (clock->n + 2);
631 clock->dot = clock->vco / clock->p;
632}
633
Jesse Barnes79e53942008-11-07 14:24:08 -0800634/**
635 * Returns whether any output on the specified pipe is of the specified type
636 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100637bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800638{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100639 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100640 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800641
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200642 for_each_encoder_on_crtc(dev, crtc, encoder)
643 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100644 return true;
645
646 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647}
648
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800649#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800650/**
651 * Returns whether the given set of divisors are valid for a given refclk with
652 * the given connectors.
653 */
654
Chris Wilson1b894b52010-12-14 20:04:54 +0000655static bool intel_PLL_is_valid(struct drm_device *dev,
656 const intel_limit_t *limit,
657 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800658{
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500667 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400670 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
681 return true;
682}
683
Ma Lingd4906092009-03-18 20:13:27 +0800684static bool
685intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800686 int target, int refclk, intel_clock_t *match_clock,
687 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800688
Jesse Barnes79e53942008-11-07 14:24:08 -0800689{
690 struct drm_device *dev = crtc->dev;
691 struct drm_i915_private *dev_priv = dev->dev_private;
692 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 int err = target;
694
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200695 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800696 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 /*
698 * For LVDS, if the panel is on, just rely on its current
699 * settings for dual-channel. We haven't figured out how to
700 * reliably set up different single/dual channel state, if we
701 * even can.
702 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100703 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 clock.p2 = limit->p2.p2_fast;
705 else
706 clock.p2 = limit->p2.p2_slow;
707 } else {
708 if (target < limit->p2.dot_limit)
709 clock.p2 = limit->p2.p2_slow;
710 else
711 clock.p2 = limit->p2.p2_fast;
712 }
713
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
Zhao Yakui42158662009-11-20 11:24:18 +0800716 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
717 clock.m1++) {
718 for (clock.m2 = limit->m2.min;
719 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500720 /* m1 is always 0 in Pineview */
721 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800722 break;
723 for (clock.n = limit->n.min;
724 clock.n <= limit->n.max; clock.n++) {
725 for (clock.p1 = limit->p1.min;
726 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800727 int this_err;
728
Shaohua Li21778322009-02-23 15:19:16 +0800729 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000730 if (!intel_PLL_is_valid(dev, limit,
731 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800733 if (match_clock &&
734 clock.p != match_clock->p)
735 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800736
737 this_err = abs(clock.dot - target);
738 if (this_err < err) {
739 *best_clock = clock;
740 err = this_err;
741 }
742 }
743 }
744 }
745 }
746
747 return (err != target);
748}
749
Ma Lingd4906092009-03-18 20:13:27 +0800750static bool
751intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800752 int target, int refclk, intel_clock_t *match_clock,
753 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800754{
755 struct drm_device *dev = crtc->dev;
756 struct drm_i915_private *dev_priv = dev->dev_private;
757 intel_clock_t clock;
758 int max_n;
759 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400760 /* approximately equals target * 0.00585 */
761 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800762 found = false;
763
764 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800765 int lvds_reg;
766
Eric Anholtc619eed2010-01-28 16:45:52 -0800767 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800768 lvds_reg = PCH_LVDS;
769 else
770 lvds_reg = LVDS;
771 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800772 LVDS_CLKB_POWER_UP)
773 clock.p2 = limit->p2.p2_fast;
774 else
775 clock.p2 = limit->p2.p2_slow;
776 } else {
777 if (target < limit->p2.dot_limit)
778 clock.p2 = limit->p2.p2_slow;
779 else
780 clock.p2 = limit->p2.p2_fast;
781 }
782
783 memset(best_clock, 0, sizeof(*best_clock));
784 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200785 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800786 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.m1 = limit->m1.max;
789 clock.m1 >= limit->m1.min; clock.m1--) {
790 for (clock.m2 = limit->m2.max;
791 clock.m2 >= limit->m2.min; clock.m2--) {
792 for (clock.p1 = limit->p1.max;
793 clock.p1 >= limit->p1.min; clock.p1--) {
794 int this_err;
795
Shaohua Li21778322009-02-23 15:19:16 +0800796 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000797 if (!intel_PLL_is_valid(dev, limit,
798 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800799 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800800 if (match_clock &&
801 clock.p != match_clock->p)
802 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000803
804 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800805 if (this_err < err_most) {
806 *best_clock = clock;
807 err_most = this_err;
808 max_n = clock.n;
809 found = true;
810 }
811 }
812 }
813 }
814 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800815 return found;
816}
Ma Lingd4906092009-03-18 20:13:27 +0800817
Zhenyu Wang2c072452009-06-05 15:38:42 +0800818static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500819intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800820 int target, int refclk, intel_clock_t *match_clock,
821 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800822{
823 struct drm_device *dev = crtc->dev;
824 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800825
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800826 if (target < 200000) {
827 clock.n = 1;
828 clock.p1 = 2;
829 clock.p2 = 10;
830 clock.m1 = 12;
831 clock.m2 = 9;
832 } else {
833 clock.n = 2;
834 clock.p1 = 1;
835 clock.p2 = 10;
836 clock.m1 = 14;
837 clock.m2 = 8;
838 }
839 intel_clock(dev, refclk, &clock);
840 memcpy(best_clock, &clock, sizeof(intel_clock_t));
841 return true;
842}
843
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844/* DisplayPort has only two frequencies, 162MHz and 270MHz */
845static bool
846intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800847 int target, int refclk, intel_clock_t *match_clock,
848 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849{
Chris Wilson5eddb702010-09-11 13:48:45 +0100850 intel_clock_t clock;
851 if (target < 200000) {
852 clock.p1 = 2;
853 clock.p2 = 10;
854 clock.n = 2;
855 clock.m1 = 23;
856 clock.m2 = 8;
857 } else {
858 clock.p1 = 1;
859 clock.p2 = 10;
860 clock.n = 1;
861 clock.m1 = 14;
862 clock.m2 = 2;
863 }
864 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
865 clock.p = (clock.p1 * clock.p2);
866 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
867 clock.vco = 0;
868 memcpy(best_clock, &clock, sizeof(intel_clock_t));
869 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870}
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700871static bool
872intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
873 int target, int refclk, intel_clock_t *match_clock,
874 intel_clock_t *best_clock)
875{
876 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
877 u32 m, n, fastclk;
878 u32 updrate, minupdate, fracbits, p;
879 unsigned long bestppm, ppm, absppm;
880 int dotclk, flag;
881
Alan Coxaf447bd2012-07-25 13:49:18 +0100882 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700883 dotclk = target * 1000;
884 bestppm = 1000000;
885 ppm = absppm = 0;
886 fastclk = dotclk / (2*100);
887 updrate = 0;
888 minupdate = 19200;
889 fracbits = 1;
890 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
891 bestm1 = bestm2 = bestp1 = bestp2 = 0;
892
893 /* based on hardware requirement, prefer smaller n to precision */
894 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
895 updrate = refclk / n;
896 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
897 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
898 if (p2 > 10)
899 p2 = p2 - 1;
900 p = p1 * p2;
901 /* based on hardware requirement, prefer bigger m1,m2 values */
902 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
903 m2 = (((2*(fastclk * p * n / m1 )) +
904 refclk) / (2*refclk));
905 m = m1 * m2;
906 vco = updrate * m;
907 if (vco >= limit->vco.min && vco < limit->vco.max) {
908 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
909 absppm = (ppm > 0) ? ppm : (-ppm);
910 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
911 bestppm = 0;
912 flag = 1;
913 }
914 if (absppm < bestppm - 10) {
915 bestppm = absppm;
916 flag = 1;
917 }
918 if (flag) {
919 bestn = n;
920 bestm1 = m1;
921 bestm2 = m2;
922 bestp1 = p1;
923 bestp2 = p2;
924 flag = 0;
925 }
926 }
927 }
928 }
929 }
930 }
931 best_clock->n = bestn;
932 best_clock->m1 = bestm1;
933 best_clock->m2 = bestm2;
934 best_clock->p1 = bestp1;
935 best_clock->p2 = bestp2;
936
937 return true;
938}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200940enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
941 enum pipe pipe)
942{
943 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
945
946 return intel_crtc->cpu_transcoder;
947}
948
Paulo Zanonia928d532012-05-04 17:18:15 -0300949static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
950{
951 struct drm_i915_private *dev_priv = dev->dev_private;
952 u32 frame, frame_reg = PIPEFRAME(pipe);
953
954 frame = I915_READ(frame_reg);
955
956 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
957 DRM_DEBUG_KMS("vblank wait timed out\n");
958}
959
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700960/**
961 * intel_wait_for_vblank - wait for vblank on a given pipe
962 * @dev: drm device
963 * @pipe: pipe to wait for
964 *
965 * Wait for vblank to occur on a given pipe. Needed for various bits of
966 * mode setting code.
967 */
968void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800969{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700970 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800971 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700972
Paulo Zanonia928d532012-05-04 17:18:15 -0300973 if (INTEL_INFO(dev)->gen >= 5) {
974 ironlake_wait_for_vblank(dev, pipe);
975 return;
976 }
977
Chris Wilson300387c2010-09-05 20:25:43 +0100978 /* Clear existing vblank status. Note this will clear any other
979 * sticky status fields as well.
980 *
981 * This races with i915_driver_irq_handler() with the result
982 * that either function could miss a vblank event. Here it is not
983 * fatal, as we will either wait upon the next vblank interrupt or
984 * timeout. Generally speaking intel_wait_for_vblank() is only
985 * called during modeset at which time the GPU should be idle and
986 * should *not* be performing page flips and thus not waiting on
987 * vblanks...
988 * Currently, the result of us stealing a vblank from the irq
989 * handler is that a single frame will be skipped during swapbuffers.
990 */
991 I915_WRITE(pipestat_reg,
992 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
993
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100995 if (wait_for(I915_READ(pipestat_reg) &
996 PIPE_VBLANK_INTERRUPT_STATUS,
997 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 DRM_DEBUG_KMS("vblank wait timed out\n");
999}
1000
Keith Packardab7ad7f2010-10-03 00:33:06 -07001001/*
1002 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001003 * @dev: drm device
1004 * @pipe: pipe to wait for
1005 *
1006 * After disabling a pipe, we can't wait for vblank in the usual way,
1007 * spinning on the vblank interrupt status bit, since we won't actually
1008 * see an interrupt when the pipe is disabled.
1009 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 * On Gen4 and above:
1011 * wait for the pipe register state bit to turn off
1012 *
1013 * Otherwise:
1014 * wait for the display line value to settle (it usually
1015 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001016 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001018void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019{
1020 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001021 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1022 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001023
Keith Packardab7ad7f2010-10-03 00:33:06 -07001024 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001025 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001028 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1029 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001030 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001031 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001032 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001034 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1035
Paulo Zanoni837ba002012-05-04 17:18:14 -03001036 if (IS_GEN2(dev))
1037 line_mask = DSL_LINEMASK_GEN2;
1038 else
1039 line_mask = DSL_LINEMASK_GEN3;
1040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the display line to settle */
1042 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001043 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001045 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 time_after(timeout, jiffies));
1047 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001048 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001049 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001050}
1051
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052static const char *state_string(bool enabled)
1053{
1054 return enabled ? "on" : "off";
1055}
1056
1057/* Only for pre-ILK configs */
1058static void assert_pll(struct drm_i915_private *dev_priv,
1059 enum pipe pipe, bool state)
1060{
1061 int reg;
1062 u32 val;
1063 bool cur_state;
1064
1065 reg = DPLL(pipe);
1066 val = I915_READ(reg);
1067 cur_state = !!(val & DPLL_VCO_ENABLE);
1068 WARN(cur_state != state,
1069 "PLL state assertion failure (expected %s, current %s)\n",
1070 state_string(state), state_string(cur_state));
1071}
1072#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1073#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1074
Jesse Barnes040484a2011-01-03 12:14:26 -08001075/* For ILK+ */
1076static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001077 struct intel_pch_pll *pll,
1078 struct intel_crtc *crtc,
1079 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Jesse Barnes040484a2011-01-03 12:14:26 -08001081 u32 val;
1082 bool cur_state;
1083
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001084 if (HAS_PCH_LPT(dev_priv->dev)) {
1085 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1086 return;
1087 }
1088
Chris Wilson92b27b02012-05-20 18:10:50 +01001089 if (WARN (!pll,
1090 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001091 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001092
Chris Wilson92b27b02012-05-20 18:10:50 +01001093 val = I915_READ(pll->pll_reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1097 pll->pll_reg, state_string(state), state_string(cur_state), val);
1098
1099 /* Make sure the selected PLL is correctly attached to the transcoder */
1100 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001101 u32 pch_dpll;
1102
1103 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001104 cur_state = pll->pll_reg == _PCH_DPLL_B;
1105 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1106 "PLL[%d] not attached to this transcoder %d: %08x\n",
1107 cur_state, crtc->pipe, pch_dpll)) {
1108 cur_state = !!(val >> (4*crtc->pipe + 3));
1109 WARN(cur_state != state,
1110 "PLL[%d] not %s on this transcoder %d: %08x\n",
1111 pll->pll_reg == _PCH_DPLL_B,
1112 state_string(state),
1113 crtc->pipe,
1114 val);
1115 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117}
Chris Wilson92b27b02012-05-20 18:10:50 +01001118#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1119#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
1121static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1122 enum pipe pipe, bool state)
1123{
1124 int reg;
1125 u32 val;
1126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001130 if (IS_HASWELL(dev_priv->dev)) {
1131 /* On Haswell, DDI is used instead of FDI_TX_CTL */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001133 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001134 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 } else {
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 cur_state = !!(val & FDI_TX_ENABLE);
1139 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001140 WARN(cur_state != state,
1141 "FDI TX state assertion failure (expected %s, current %s)\n",
1142 state_string(state), state_string(cur_state));
1143}
1144#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148 enum pipe pipe, bool state)
1149{
1150 int reg;
1151 u32 val;
1152 bool cur_state;
1153
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001154 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1155 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1156 return;
1157 } else {
1158 reg = FDI_RX_CTL(pipe);
1159 val = I915_READ(reg);
1160 cur_state = !!(val & FDI_RX_ENABLE);
1161 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001162 WARN(cur_state != state,
1163 "FDI RX state assertion failure (expected %s, current %s)\n",
1164 state_string(state), state_string(cur_state));
1165}
1166#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* ILK FDI PLL is always enabled */
1176 if (dev_priv->info->gen == 5)
1177 return;
1178
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1180 if (IS_HASWELL(dev_priv->dev))
1181 return;
1182
Jesse Barnes040484a2011-01-03 12:14:26 -08001183 reg = FDI_TX_CTL(pipe);
1184 val = I915_READ(reg);
1185 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1186}
1187
1188static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1189 enum pipe pipe)
1190{
1191 int reg;
1192 u32 val;
1193
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001194 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1195 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1196 return;
1197 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001198 reg = FDI_RX_CTL(pipe);
1199 val = I915_READ(reg);
1200 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1201}
1202
Jesse Barnesea0760c2011-01-04 15:09:32 -08001203static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
1205{
1206 int pp_reg, lvds_reg;
1207 u32 val;
1208 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001209 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001210
1211 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1212 pp_reg = PCH_PP_CONTROL;
1213 lvds_reg = PCH_LVDS;
1214 } else {
1215 pp_reg = PP_CONTROL;
1216 lvds_reg = LVDS;
1217 }
1218
1219 val = I915_READ(pp_reg);
1220 if (!(val & PANEL_POWER_ON) ||
1221 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1222 locked = false;
1223
1224 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1225 panel_pipe = PIPE_B;
1226
1227 WARN(panel_pipe == pipe && locked,
1228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001232void assert_pipe(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234{
1235 int reg;
1236 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001237 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001238 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1239 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240
Daniel Vetter8e636782012-01-22 01:36:48 +01001241 /* if we need the pipe A quirk it must be always on */
1242 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1243 state = true;
1244
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001245 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001247 cur_state = !!(val & PIPECONF_ENABLE);
1248 WARN(cur_state != state,
1249 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001250 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001251}
1252
Chris Wilson931872f2012-01-16 23:01:13 +00001253static void assert_plane(struct drm_i915_private *dev_priv,
1254 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255{
1256 int reg;
1257 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001258 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
1260 reg = DSPCNTR(plane);
1261 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001262 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1263 WARN(cur_state != state,
1264 "plane %c assertion failure (expected %s, current %s)\n",
1265 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266}
1267
Chris Wilson931872f2012-01-16 23:01:13 +00001268#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1269#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1270
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
1274 int reg, i;
1275 u32 val;
1276 int cur_pipe;
1277
Jesse Barnes19ec1352011-02-02 12:28:02 -08001278 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001279 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1280 reg = DSPCNTR(pipe);
1281 val = I915_READ(reg);
1282 WARN((val & DISPLAY_PLANE_ENABLE),
1283 "plane %c assertion failure, should be disabled but not\n",
1284 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001285 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001286 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001287
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 /* Need to check both planes against the pipe */
1289 for (i = 0; i < 2; i++) {
1290 reg = DSPCNTR(i);
1291 val = I915_READ(reg);
1292 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1293 DISPPLANE_SEL_PIPE_SHIFT;
1294 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1296 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297 }
1298}
1299
Jesse Barnes92f25842011-01-04 15:09:34 -08001300static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1301{
1302 u32 val;
1303 bool enabled;
1304
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001305 if (HAS_PCH_LPT(dev_priv->dev)) {
1306 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1307 return;
1308 }
1309
Jesse Barnes92f25842011-01-04 15:09:34 -08001310 val = I915_READ(PCH_DREF_CONTROL);
1311 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1312 DREF_SUPERSPREAD_SOURCE_MASK));
1313 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1314}
1315
1316static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
1319 int reg;
1320 u32 val;
1321 bool enabled;
1322
1323 reg = TRANSCONF(pipe);
1324 val = I915_READ(reg);
1325 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 WARN(enabled,
1327 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001329}
1330
Keith Packard4e634382011-08-06 10:39:45 -07001331static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001333{
1334 if ((val & DP_PORT_EN) == 0)
1335 return false;
1336
1337 if (HAS_PCH_CPT(dev_priv->dev)) {
1338 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1339 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1340 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1341 return false;
1342 } else {
1343 if ((val & DP_PIPE_MASK) != (pipe << 30))
1344 return false;
1345 }
1346 return true;
1347}
1348
Keith Packard1519b992011-08-06 10:35:34 -07001349static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1350 enum pipe pipe, u32 val)
1351{
1352 if ((val & PORT_ENABLE) == 0)
1353 return false;
1354
1355 if (HAS_PCH_CPT(dev_priv->dev)) {
1356 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1357 return false;
1358 } else {
1359 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1360 return false;
1361 }
1362 return true;
1363}
1364
1365static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 val)
1367{
1368 if ((val & LVDS_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1373 return false;
1374 } else {
1375 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1376 return false;
1377 }
1378 return true;
1379}
1380
1381static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe, u32 val)
1383{
1384 if ((val & ADPA_DAC_ENABLE) == 0)
1385 return false;
1386 if (HAS_PCH_CPT(dev_priv->dev)) {
1387 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1388 return false;
1389 } else {
1390 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1391 return false;
1392 }
1393 return true;
1394}
1395
Jesse Barnes291906f2011-02-02 12:28:03 -08001396static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001397 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001398{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001399 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001400 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001401 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001402 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001403
Daniel Vetter75c5da22012-09-10 21:58:29 +02001404 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1405 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001406 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001407}
1408
1409static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, int reg)
1411{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001412 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001413 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001414 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001416
Daniel Vetter75c5da22012-09-10 21:58:29 +02001417 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1418 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001419 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001420}
1421
1422static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe)
1424{
1425 int reg;
1426 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001427
Keith Packardf0575e92011-07-25 22:12:43 -07001428 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1429 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1430 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001431
1432 reg = PCH_ADPA;
1433 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001434 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001435 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001436 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001437
1438 reg = PCH_LVDS;
1439 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001440 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001441 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001442 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001443
1444 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1445 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1446 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1447}
1448
Jesse Barnesb24e7172011-01-04 15:09:30 -08001449/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450 * intel_enable_pll - enable a PLL
1451 * @dev_priv: i915 private structure
1452 * @pipe: pipe PLL to enable
1453 *
1454 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1455 * make sure the PLL reg is writable first though, since the panel write
1456 * protect mechanism may be enabled.
1457 *
1458 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001459 *
1460 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001461 */
Daniel Vettera37b9b32012-08-12 19:27:09 +02001462static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463{
1464 int reg;
1465 u32 val;
1466
1467 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001468 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* PLL is protected by panel, make sure we can write it */
1471 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1472 assert_panel_unlocked(dev_priv, pipe);
1473
1474 reg = DPLL(pipe);
1475 val = I915_READ(reg);
1476 val |= DPLL_VCO_ENABLE;
1477
1478 /* We do this three times for luck */
1479 I915_WRITE(reg, val);
1480 POSTING_READ(reg);
1481 udelay(150); /* wait for warmup */
1482 I915_WRITE(reg, val);
1483 POSTING_READ(reg);
1484 udelay(150); /* wait for warmup */
1485 I915_WRITE(reg, val);
1486 POSTING_READ(reg);
1487 udelay(150); /* wait for warmup */
1488}
1489
1490/**
1491 * intel_disable_pll - disable a PLL
1492 * @dev_priv: i915 private structure
1493 * @pipe: pipe PLL to disable
1494 *
1495 * Disable the PLL for @pipe, making sure the pipe is off first.
1496 *
1497 * Note! This is for pre-ILK only.
1498 */
1499static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1500{
1501 int reg;
1502 u32 val;
1503
1504 /* Don't disable pipe A or pipe A PLLs if needed */
1505 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1506 return;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
1511 reg = DPLL(pipe);
1512 val = I915_READ(reg);
1513 val &= ~DPLL_VCO_ENABLE;
1514 I915_WRITE(reg, val);
1515 POSTING_READ(reg);
1516}
1517
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001518/* SBI access */
1519static void
1520intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1521{
1522 unsigned long flags;
1523
1524 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001525 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001526 100)) {
1527 DRM_ERROR("timeout waiting for SBI to become ready\n");
1528 goto out_unlock;
1529 }
1530
1531 I915_WRITE(SBI_ADDR,
1532 (reg << 16));
1533 I915_WRITE(SBI_DATA,
1534 value);
1535 I915_WRITE(SBI_CTL_STAT,
1536 SBI_BUSY |
1537 SBI_CTL_OP_CRWR);
1538
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001539 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001540 100)) {
1541 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1542 goto out_unlock;
1543 }
1544
1545out_unlock:
1546 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1547}
1548
1549static u32
1550intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1551{
1552 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001553 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001554
1555 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001556 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001557 100)) {
1558 DRM_ERROR("timeout waiting for SBI to become ready\n");
1559 goto out_unlock;
1560 }
1561
1562 I915_WRITE(SBI_ADDR,
1563 (reg << 16));
1564 I915_WRITE(SBI_CTL_STAT,
1565 SBI_BUSY |
1566 SBI_CTL_OP_CRRD);
1567
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001568 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001569 100)) {
1570 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1571 goto out_unlock;
1572 }
1573
1574 value = I915_READ(SBI_DATA);
1575
1576out_unlock:
1577 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1578 return value;
1579}
1580
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001581/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001582 * intel_enable_pch_pll - enable PCH PLL
1583 * @dev_priv: i915 private structure
1584 * @pipe: pipe PLL to enable
1585 *
1586 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1587 * drives the transcoder clock.
1588 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001589static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001590{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001591 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001592 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001593 int reg;
1594 u32 val;
1595
Chris Wilson48da64a2012-05-13 20:16:12 +01001596 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001597 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 pll = intel_crtc->pch_pll;
1599 if (pll == NULL)
1600 return;
1601
1602 if (WARN_ON(pll->refcount == 0))
1603 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604
1605 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1606 pll->pll_reg, pll->active, pll->on,
1607 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001608
1609 /* PCH refclock must be enabled first */
1610 assert_pch_refclk_enabled(dev_priv);
1611
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001612 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001613 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614 return;
1615 }
1616
1617 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1618
1619 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001620 val = I915_READ(reg);
1621 val |= DPLL_VCO_ENABLE;
1622 I915_WRITE(reg, val);
1623 POSTING_READ(reg);
1624 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001625
1626 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001627}
1628
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001629static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001630{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001631 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1632 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001633 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001635
Jesse Barnes92f25842011-01-04 15:09:34 -08001636 /* PCH only available on ILK+ */
1637 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001638 if (pll == NULL)
1639 return;
1640
Chris Wilson48da64a2012-05-13 20:16:12 +01001641 if (WARN_ON(pll->refcount == 0))
1642 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001643
1644 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1645 pll->pll_reg, pll->active, pll->on,
1646 intel_crtc->base.base.id);
1647
Chris Wilson48da64a2012-05-13 20:16:12 +01001648 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001649 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001650 return;
1651 }
1652
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001653 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001654 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001655 return;
1656 }
1657
1658 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001659
1660 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001661 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001662
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001663 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001664 val = I915_READ(reg);
1665 val &= ~DPLL_VCO_ENABLE;
1666 I915_WRITE(reg, val);
1667 POSTING_READ(reg);
1668 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001669
1670 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001671}
1672
Jesse Barnes040484a2011-01-03 12:14:26 -08001673static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1674 enum pipe pipe)
1675{
1676 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001677 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001678 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001679
1680 /* PCH only available on ILK+ */
1681 BUG_ON(dev_priv->info->gen < 5);
1682
1683 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001684 assert_pch_pll_enabled(dev_priv,
1685 to_intel_crtc(crtc)->pch_pll,
1686 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001687
1688 /* FDI must be feeding us bits for PCH ports */
1689 assert_fdi_tx_enabled(dev_priv, pipe);
1690 assert_fdi_rx_enabled(dev_priv, pipe);
1691
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001692 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1693 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1694 return;
1695 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001696 reg = TRANSCONF(pipe);
1697 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001698 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001699
1700 if (HAS_PCH_IBX(dev_priv->dev)) {
1701 /*
1702 * make the BPC in transcoder be consistent with
1703 * that in pipeconf reg.
1704 */
1705 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001706 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001707 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001708
1709 val &= ~TRANS_INTERLACE_MASK;
1710 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001711 if (HAS_PCH_IBX(dev_priv->dev) &&
1712 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1713 val |= TRANS_LEGACY_INTERLACED_ILK;
1714 else
1715 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001716 else
1717 val |= TRANS_PROGRESSIVE;
1718
Jesse Barnes040484a2011-01-03 12:14:26 -08001719 I915_WRITE(reg, val | TRANS_ENABLE);
1720 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1721 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1722}
1723
1724static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1725 enum pipe pipe)
1726{
1727 int reg;
1728 u32 val;
1729
1730 /* FDI relies on the transcoder */
1731 assert_fdi_tx_disabled(dev_priv, pipe);
1732 assert_fdi_rx_disabled(dev_priv, pipe);
1733
Jesse Barnes291906f2011-02-02 12:28:03 -08001734 /* Ports must be off as well */
1735 assert_pch_ports_disabled(dev_priv, pipe);
1736
Jesse Barnes040484a2011-01-03 12:14:26 -08001737 reg = TRANSCONF(pipe);
1738 val = I915_READ(reg);
1739 val &= ~TRANS_ENABLE;
1740 I915_WRITE(reg, val);
1741 /* wait for PCH transcoder off, transcoder state */
1742 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001743 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744}
1745
Jesse Barnes92f25842011-01-04 15:09:34 -08001746/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001747 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001748 * @dev_priv: i915 private structure
1749 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001750 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001751 *
1752 * Enable @pipe, making sure that various hardware specific requirements
1753 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1754 *
1755 * @pipe should be %PIPE_A or %PIPE_B.
1756 *
1757 * Will wait until the pipe is actually running (i.e. first vblank) before
1758 * returning.
1759 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001760static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1761 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001762{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001763 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1764 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
1768 /*
1769 * A pipe without a PLL won't actually be able to drive bits from
1770 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1771 * need the check.
1772 */
1773 if (!HAS_PCH_SPLIT(dev_priv->dev))
1774 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001775 else {
1776 if (pch_port) {
1777 /* if driving the PCH, we need FDI enabled */
1778 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1779 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1780 }
1781 /* FIXME: assert CPU port conditions for SNB+ */
1782 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001783
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001784 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001785 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001786 if (val & PIPECONF_ENABLE)
1787 return;
1788
1789 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001790 intel_wait_for_vblank(dev_priv->dev, pipe);
1791}
1792
1793/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001794 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001795 * @dev_priv: i915 private structure
1796 * @pipe: pipe to disable
1797 *
1798 * Disable @pipe, making sure that various hardware specific requirements
1799 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1800 *
1801 * @pipe should be %PIPE_A or %PIPE_B.
1802 *
1803 * Will wait until the pipe has shut down before returning.
1804 */
1805static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1806 enum pipe pipe)
1807{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001808 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1809 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001810 int reg;
1811 u32 val;
1812
1813 /*
1814 * Make sure planes won't keep trying to pump pixels to us,
1815 * or we might hang the display.
1816 */
1817 assert_planes_disabled(dev_priv, pipe);
1818
1819 /* Don't disable pipe A or pipe A PLLs if needed */
1820 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1821 return;
1822
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001823 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001825 if ((val & PIPECONF_ENABLE) == 0)
1826 return;
1827
1828 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1830}
1831
Keith Packardd74362c2011-07-28 14:47:14 -07001832/*
1833 * Plane regs are double buffered, going from enabled->disabled needs a
1834 * trigger in order to latch. The display address reg provides this.
1835 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001836void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001837 enum plane plane)
1838{
1839 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1840 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1841}
1842
Jesse Barnesb24e7172011-01-04 15:09:30 -08001843/**
1844 * intel_enable_plane - enable a display plane on a given pipe
1845 * @dev_priv: i915 private structure
1846 * @plane: plane to enable
1847 * @pipe: pipe being fed
1848 *
1849 * Enable @plane on @pipe, making sure that @pipe is running first.
1850 */
1851static void intel_enable_plane(struct drm_i915_private *dev_priv,
1852 enum plane plane, enum pipe pipe)
1853{
1854 int reg;
1855 u32 val;
1856
1857 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1858 assert_pipe_enabled(dev_priv, pipe);
1859
1860 reg = DSPCNTR(plane);
1861 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001862 if (val & DISPLAY_PLANE_ENABLE)
1863 return;
1864
1865 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001866 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001867 intel_wait_for_vblank(dev_priv->dev, pipe);
1868}
1869
Jesse Barnesb24e7172011-01-04 15:09:30 -08001870/**
1871 * intel_disable_plane - disable a display plane
1872 * @dev_priv: i915 private structure
1873 * @plane: plane to disable
1874 * @pipe: pipe consuming the data
1875 *
1876 * Disable @plane; should be an independent operation.
1877 */
1878static void intel_disable_plane(struct drm_i915_private *dev_priv,
1879 enum plane plane, enum pipe pipe)
1880{
1881 int reg;
1882 u32 val;
1883
1884 reg = DSPCNTR(plane);
1885 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001886 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1887 return;
1888
1889 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001890 intel_flush_display_plane(dev_priv, plane);
1891 intel_wait_for_vblank(dev_priv->dev, pipe);
1892}
1893
Chris Wilson127bd2a2010-07-23 23:32:05 +01001894int
Chris Wilson48b956c2010-09-14 12:50:34 +01001895intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001896 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001897 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001898{
Chris Wilsonce453d82011-02-21 14:43:56 +00001899 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001900 u32 alignment;
1901 int ret;
1902
Chris Wilson05394f32010-11-08 19:18:58 +00001903 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001904 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001905 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1906 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001907 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001908 alignment = 4 * 1024;
1909 else
1910 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 break;
1912 case I915_TILING_X:
1913 /* pin() will align the object as required by fence */
1914 alignment = 0;
1915 break;
1916 case I915_TILING_Y:
1917 /* FIXME: Is this true? */
1918 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1919 return -EINVAL;
1920 default:
1921 BUG();
1922 }
1923
Chris Wilsonce453d82011-02-21 14:43:56 +00001924 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001925 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001926 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001927 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001928
1929 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1930 * fence, whereas 965+ only requires a fence if using
1931 * framebuffer compression. For simplicity, we always install
1932 * a fence as the cost is not that onerous.
1933 */
Chris Wilson06d98132012-04-17 15:31:24 +01001934 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001935 if (ret)
1936 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001937
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001938 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001939
Chris Wilsonce453d82011-02-21 14:43:56 +00001940 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001941 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001942
1943err_unpin:
1944 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001945err_interruptible:
1946 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001947 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948}
1949
Chris Wilson1690e1e2011-12-14 13:57:08 +01001950void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1951{
1952 i915_gem_object_unpin_fence(obj);
1953 i915_gem_object_unpin(obj);
1954}
1955
Daniel Vetterc2c75132012-07-05 12:17:30 +02001956/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1957 * is assumed to be a power-of-two. */
1958static unsigned long gen4_compute_dspaddr_offset_xtiled(int *x, int *y,
1959 unsigned int bpp,
1960 unsigned int pitch)
1961{
1962 int tile_rows, tiles;
1963
1964 tile_rows = *y / 8;
1965 *y %= 8;
1966 tiles = *x / (512/bpp);
1967 *x %= 512/bpp;
1968
1969 return tile_rows * pitch * 8 + tiles * 4096;
1970}
1971
Jesse Barnes17638cd2011-06-24 12:19:23 -07001972static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1973 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001974{
1975 struct drm_device *dev = crtc->dev;
1976 struct drm_i915_private *dev_priv = dev->dev_private;
1977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1978 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001979 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001980 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001981 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001982 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001983 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001984
1985 switch (plane) {
1986 case 0:
1987 case 1:
1988 break;
1989 default:
1990 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1991 return -EINVAL;
1992 }
1993
1994 intel_fb = to_intel_framebuffer(fb);
1995 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001996
Chris Wilson5eddb702010-09-11 13:48:45 +01001997 reg = DSPCNTR(plane);
1998 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001999 /* Mask out pixel format bits in case we change it */
2000 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2001 switch (fb->bits_per_pixel) {
2002 case 8:
2003 dspcntr |= DISPPLANE_8BPP;
2004 break;
2005 case 16:
2006 if (fb->depth == 15)
2007 dspcntr |= DISPPLANE_15_16BPP;
2008 else
2009 dspcntr |= DISPPLANE_16BPP;
2010 break;
2011 case 24:
2012 case 32:
2013 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2014 break;
2015 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002016 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002017 return -EINVAL;
2018 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002019 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002020 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002021 dspcntr |= DISPPLANE_TILED;
2022 else
2023 dspcntr &= ~DISPPLANE_TILED;
2024 }
2025
Chris Wilson5eddb702010-09-11 13:48:45 +01002026 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002027
Daniel Vettere506a0c2012-07-05 12:17:29 +02002028 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002029
Daniel Vetterc2c75132012-07-05 12:17:30 +02002030 if (INTEL_INFO(dev)->gen >= 4) {
2031 intel_crtc->dspaddr_offset =
2032 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2033 fb->bits_per_pixel / 8,
2034 fb->pitches[0]);
2035 linear_offset -= intel_crtc->dspaddr_offset;
2036 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002037 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002038 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002039
2040 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2041 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002042 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002043 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002044 I915_MODIFY_DISPBASE(DSPSURF(plane),
2045 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002046 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002047 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002048 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002049 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002050 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002051
Jesse Barnes17638cd2011-06-24 12:19:23 -07002052 return 0;
2053}
2054
2055static int ironlake_update_plane(struct drm_crtc *crtc,
2056 struct drm_framebuffer *fb, int x, int y)
2057{
2058 struct drm_device *dev = crtc->dev;
2059 struct drm_i915_private *dev_priv = dev->dev_private;
2060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2061 struct intel_framebuffer *intel_fb;
2062 struct drm_i915_gem_object *obj;
2063 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002064 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002065 u32 dspcntr;
2066 u32 reg;
2067
2068 switch (plane) {
2069 case 0:
2070 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002071 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002072 break;
2073 default:
2074 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2075 return -EINVAL;
2076 }
2077
2078 intel_fb = to_intel_framebuffer(fb);
2079 obj = intel_fb->obj;
2080
2081 reg = DSPCNTR(plane);
2082 dspcntr = I915_READ(reg);
2083 /* Mask out pixel format bits in case we change it */
2084 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2085 switch (fb->bits_per_pixel) {
2086 case 8:
2087 dspcntr |= DISPPLANE_8BPP;
2088 break;
2089 case 16:
2090 if (fb->depth != 16)
2091 return -EINVAL;
2092
2093 dspcntr |= DISPPLANE_16BPP;
2094 break;
2095 case 24:
2096 case 32:
2097 if (fb->depth == 24)
2098 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2099 else if (fb->depth == 30)
2100 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2101 else
2102 return -EINVAL;
2103 break;
2104 default:
2105 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2106 return -EINVAL;
2107 }
2108
2109 if (obj->tiling_mode != I915_TILING_NONE)
2110 dspcntr |= DISPPLANE_TILED;
2111 else
2112 dspcntr &= ~DISPPLANE_TILED;
2113
2114 /* must disable */
2115 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2116
2117 I915_WRITE(reg, dspcntr);
2118
Daniel Vettere506a0c2012-07-05 12:17:29 +02002119 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002120 intel_crtc->dspaddr_offset =
2121 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2122 fb->bits_per_pixel / 8,
2123 fb->pitches[0]);
2124 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002125
Daniel Vettere506a0c2012-07-05 12:17:29 +02002126 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2127 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002128 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002129 I915_MODIFY_DISPBASE(DSPSURF(plane),
2130 obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002132 I915_WRITE(DSPLINOFF(plane), linear_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002133 POSTING_READ(reg);
2134
2135 return 0;
2136}
2137
2138/* Assume fb object is pinned & idle & fenced and just update base pointers */
2139static int
2140intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2141 int x, int y, enum mode_set_atomic state)
2142{
2143 struct drm_device *dev = crtc->dev;
2144 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002145
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002146 if (dev_priv->display.disable_fbc)
2147 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002148 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002149
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002150 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002151}
2152
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002153static int
Chris Wilson14667a42012-04-03 17:58:35 +01002154intel_finish_fb(struct drm_framebuffer *old_fb)
2155{
2156 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2157 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2158 bool was_interruptible = dev_priv->mm.interruptible;
2159 int ret;
2160
2161 wait_event(dev_priv->pending_flip_queue,
2162 atomic_read(&dev_priv->mm.wedged) ||
2163 atomic_read(&obj->pending_flip) == 0);
2164
2165 /* Big Hammer, we also need to ensure that any pending
2166 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2167 * current scanout is retired before unpinning the old
2168 * framebuffer.
2169 *
2170 * This should only fail upon a hung GPU, in which case we
2171 * can safely continue.
2172 */
2173 dev_priv->mm.interruptible = false;
2174 ret = i915_gem_object_finish_gpu(obj);
2175 dev_priv->mm.interruptible = was_interruptible;
2176
2177 return ret;
2178}
2179
2180static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002181intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002182 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002183{
2184 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002185 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002186 struct drm_i915_master_private *master_priv;
2187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002188 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002189 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002190
2191 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002192 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002193 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002194 return 0;
2195 }
2196
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002197 if(intel_crtc->plane > dev_priv->num_pipe) {
2198 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2199 intel_crtc->plane,
2200 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002201 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002202 }
2203
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002204 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002205 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002206 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002207 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002208 if (ret != 0) {
2209 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002210 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002211 return ret;
2212 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002213
Daniel Vetter94352cf2012-07-05 22:51:56 +02002214 if (crtc->fb)
2215 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002216
Daniel Vetter94352cf2012-07-05 22:51:56 +02002217 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002218 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002219 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002220 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002221 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002222 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002223 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002224
Daniel Vetter94352cf2012-07-05 22:51:56 +02002225 old_fb = crtc->fb;
2226 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002227 crtc->x = x;
2228 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002229
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002230 if (old_fb) {
2231 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002232 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002233 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002234
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002235 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002236 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002237
2238 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002239 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002240
2241 master_priv = dev->primary->master->driver_priv;
2242 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002243 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002244
Chris Wilson265db952010-09-20 15:41:01 +01002245 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002246 master_priv->sarea_priv->pipeB_x = x;
2247 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002248 } else {
2249 master_priv->sarea_priv->pipeA_x = x;
2250 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002251 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002252
2253 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002254}
2255
Chris Wilson5eddb702010-09-11 13:48:45 +01002256static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002257{
2258 struct drm_device *dev = crtc->dev;
2259 struct drm_i915_private *dev_priv = dev->dev_private;
2260 u32 dpa_ctl;
2261
Zhao Yakui28c97732009-10-09 11:39:41 +08002262 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002263 dpa_ctl = I915_READ(DP_A);
2264 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2265
2266 if (clock < 200000) {
2267 u32 temp;
2268 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2269 /* workaround for 160Mhz:
2270 1) program 0x4600c bits 15:0 = 0x8124
2271 2) program 0x46010 bit 0 = 1
2272 3) program 0x46034 bit 24 = 1
2273 4) program 0x64000 bit 14 = 1
2274 */
2275 temp = I915_READ(0x4600c);
2276 temp &= 0xffff0000;
2277 I915_WRITE(0x4600c, temp | 0x8124);
2278
2279 temp = I915_READ(0x46010);
2280 I915_WRITE(0x46010, temp | 1);
2281
2282 temp = I915_READ(0x46034);
2283 I915_WRITE(0x46034, temp | (1 << 24));
2284 } else {
2285 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2286 }
2287 I915_WRITE(DP_A, dpa_ctl);
2288
Chris Wilson5eddb702010-09-11 13:48:45 +01002289 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002290 udelay(500);
2291}
2292
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002293static void intel_fdi_normal_train(struct drm_crtc *crtc)
2294{
2295 struct drm_device *dev = crtc->dev;
2296 struct drm_i915_private *dev_priv = dev->dev_private;
2297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2298 int pipe = intel_crtc->pipe;
2299 u32 reg, temp;
2300
2301 /* enable normal train */
2302 reg = FDI_TX_CTL(pipe);
2303 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002304 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002305 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2306 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002307 } else {
2308 temp &= ~FDI_LINK_TRAIN_NONE;
2309 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002310 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002311 I915_WRITE(reg, temp);
2312
2313 reg = FDI_RX_CTL(pipe);
2314 temp = I915_READ(reg);
2315 if (HAS_PCH_CPT(dev)) {
2316 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2317 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2318 } else {
2319 temp &= ~FDI_LINK_TRAIN_NONE;
2320 temp |= FDI_LINK_TRAIN_NONE;
2321 }
2322 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2323
2324 /* wait one idle pattern time */
2325 POSTING_READ(reg);
2326 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002327
2328 /* IVB wants error correction enabled */
2329 if (IS_IVYBRIDGE(dev))
2330 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2331 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002332}
2333
Jesse Barnes291427f2011-07-29 12:42:37 -07002334static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2335{
2336 struct drm_i915_private *dev_priv = dev->dev_private;
2337 u32 flags = I915_READ(SOUTH_CHICKEN1);
2338
2339 flags |= FDI_PHASE_SYNC_OVR(pipe);
2340 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2341 flags |= FDI_PHASE_SYNC_EN(pipe);
2342 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2343 POSTING_READ(SOUTH_CHICKEN1);
2344}
2345
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002346/* The FDI link training functions for ILK/Ibexpeak. */
2347static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2348{
2349 struct drm_device *dev = crtc->dev;
2350 struct drm_i915_private *dev_priv = dev->dev_private;
2351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2352 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002353 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002354 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002355
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002356 /* FDI needs bits from pipe & plane first */
2357 assert_pipe_enabled(dev_priv, pipe);
2358 assert_plane_enabled(dev_priv, plane);
2359
Adam Jacksone1a44742010-06-25 15:32:14 -04002360 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2361 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 reg = FDI_RX_IMR(pipe);
2363 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002364 temp &= ~FDI_RX_SYMBOL_LOCK;
2365 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002366 I915_WRITE(reg, temp);
2367 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002368 udelay(150);
2369
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002370 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002371 reg = FDI_TX_CTL(pipe);
2372 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002373 temp &= ~(7 << 19);
2374 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002375 temp &= ~FDI_LINK_TRAIN_NONE;
2376 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002377 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002378
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 reg = FDI_RX_CTL(pipe);
2380 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002381 temp &= ~FDI_LINK_TRAIN_NONE;
2382 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002383 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2384
2385 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 udelay(150);
2387
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002388 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002389 if (HAS_PCH_IBX(dev)) {
2390 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2391 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2392 FDI_RX_PHASE_SYNC_POINTER_EN);
2393 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002394
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002396 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002398 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2399
2400 if ((temp & FDI_RX_BIT_LOCK)) {
2401 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002402 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403 break;
2404 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002405 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002406 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002407 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002408
2409 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 reg = FDI_TX_CTL(pipe);
2411 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412 temp &= ~FDI_LINK_TRAIN_NONE;
2413 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 reg = FDI_RX_CTL(pipe);
2417 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002418 temp &= ~FDI_LINK_TRAIN_NONE;
2419 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 I915_WRITE(reg, temp);
2421
2422 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002423 udelay(150);
2424
Chris Wilson5eddb702010-09-11 13:48:45 +01002425 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002426 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002427 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002428 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2429
2430 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002431 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 DRM_DEBUG_KMS("FDI train 2 done.\n");
2433 break;
2434 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002436 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438
2439 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002440
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441}
2442
Akshay Joshi0206e352011-08-16 15:34:10 -04002443static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002444 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2445 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2446 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2447 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2448};
2449
2450/* The FDI link training functions for SNB/Cougarpoint. */
2451static void gen6_fdi_link_train(struct drm_crtc *crtc)
2452{
2453 struct drm_device *dev = crtc->dev;
2454 struct drm_i915_private *dev_priv = dev->dev_private;
2455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2456 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002457 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458
Adam Jacksone1a44742010-06-25 15:32:14 -04002459 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2460 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 reg = FDI_RX_IMR(pipe);
2462 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002463 temp &= ~FDI_RX_SYMBOL_LOCK;
2464 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 I915_WRITE(reg, temp);
2466
2467 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002468 udelay(150);
2469
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_TX_CTL(pipe);
2472 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002473 temp &= ~(7 << 19);
2474 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475 temp &= ~FDI_LINK_TRAIN_NONE;
2476 temp |= FDI_LINK_TRAIN_PATTERN_1;
2477 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2478 /* SNB-B */
2479 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002481
Daniel Vetterd74cf322012-10-26 10:58:13 +02002482 I915_WRITE(FDI_RX_MISC(pipe),
2483 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2484
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 reg = FDI_RX_CTL(pipe);
2486 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 if (HAS_PCH_CPT(dev)) {
2488 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2489 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2490 } else {
2491 temp &= ~FDI_LINK_TRAIN_NONE;
2492 temp |= FDI_LINK_TRAIN_PATTERN_1;
2493 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2495
2496 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497 udelay(150);
2498
Jesse Barnes291427f2011-07-29 12:42:37 -07002499 if (HAS_PCH_CPT(dev))
2500 cpt_phase_pointer_enable(dev, pipe);
2501
Akshay Joshi0206e352011-08-16 15:34:10 -04002502 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 reg = FDI_TX_CTL(pipe);
2504 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2506 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 I915_WRITE(reg, temp);
2508
2509 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 udelay(500);
2511
Sean Paulfa37d392012-03-02 12:53:39 -05002512 for (retry = 0; retry < 5; retry++) {
2513 reg = FDI_RX_IIR(pipe);
2514 temp = I915_READ(reg);
2515 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2516 if (temp & FDI_RX_BIT_LOCK) {
2517 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2518 DRM_DEBUG_KMS("FDI train 1 done.\n");
2519 break;
2520 }
2521 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522 }
Sean Paulfa37d392012-03-02 12:53:39 -05002523 if (retry < 5)
2524 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 }
2526 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528
2529 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 reg = FDI_TX_CTL(pipe);
2531 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532 temp &= ~FDI_LINK_TRAIN_NONE;
2533 temp |= FDI_LINK_TRAIN_PATTERN_2;
2534 if (IS_GEN6(dev)) {
2535 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2536 /* SNB-B */
2537 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2538 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 reg = FDI_RX_CTL(pipe);
2542 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 if (HAS_PCH_CPT(dev)) {
2544 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2545 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2546 } else {
2547 temp &= ~FDI_LINK_TRAIN_NONE;
2548 temp |= FDI_LINK_TRAIN_PATTERN_2;
2549 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 I915_WRITE(reg, temp);
2551
2552 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553 udelay(150);
2554
Akshay Joshi0206e352011-08-16 15:34:10 -04002555 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 reg = FDI_TX_CTL(pipe);
2557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2559 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 I915_WRITE(reg, temp);
2561
2562 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563 udelay(500);
2564
Sean Paulfa37d392012-03-02 12:53:39 -05002565 for (retry = 0; retry < 5; retry++) {
2566 reg = FDI_RX_IIR(pipe);
2567 temp = I915_READ(reg);
2568 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2569 if (temp & FDI_RX_SYMBOL_LOCK) {
2570 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2571 DRM_DEBUG_KMS("FDI train 2 done.\n");
2572 break;
2573 }
2574 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002575 }
Sean Paulfa37d392012-03-02 12:53:39 -05002576 if (retry < 5)
2577 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 }
2579 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002580 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581
2582 DRM_DEBUG_KMS("FDI train done.\n");
2583}
2584
Jesse Barnes357555c2011-04-28 15:09:55 -07002585/* Manual link training for Ivy Bridge A0 parts */
2586static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2587{
2588 struct drm_device *dev = crtc->dev;
2589 struct drm_i915_private *dev_priv = dev->dev_private;
2590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2591 int pipe = intel_crtc->pipe;
2592 u32 reg, temp, i;
2593
2594 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2595 for train result */
2596 reg = FDI_RX_IMR(pipe);
2597 temp = I915_READ(reg);
2598 temp &= ~FDI_RX_SYMBOL_LOCK;
2599 temp &= ~FDI_RX_BIT_LOCK;
2600 I915_WRITE(reg, temp);
2601
2602 POSTING_READ(reg);
2603 udelay(150);
2604
2605 /* enable CPU FDI TX and PCH FDI RX */
2606 reg = FDI_TX_CTL(pipe);
2607 temp = I915_READ(reg);
2608 temp &= ~(7 << 19);
2609 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2610 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2611 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2612 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2613 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002614 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002615 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2616
Daniel Vetterd74cf322012-10-26 10:58:13 +02002617 I915_WRITE(FDI_RX_MISC(pipe),
2618 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2619
Jesse Barnes357555c2011-04-28 15:09:55 -07002620 reg = FDI_RX_CTL(pipe);
2621 temp = I915_READ(reg);
2622 temp &= ~FDI_LINK_TRAIN_AUTO;
2623 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2624 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002625 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002626 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2627
2628 POSTING_READ(reg);
2629 udelay(150);
2630
Jesse Barnes291427f2011-07-29 12:42:37 -07002631 if (HAS_PCH_CPT(dev))
2632 cpt_phase_pointer_enable(dev, pipe);
2633
Akshay Joshi0206e352011-08-16 15:34:10 -04002634 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002635 reg = FDI_TX_CTL(pipe);
2636 temp = I915_READ(reg);
2637 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2638 temp |= snb_b_fdi_train_param[i];
2639 I915_WRITE(reg, temp);
2640
2641 POSTING_READ(reg);
2642 udelay(500);
2643
2644 reg = FDI_RX_IIR(pipe);
2645 temp = I915_READ(reg);
2646 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2647
2648 if (temp & FDI_RX_BIT_LOCK ||
2649 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2650 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2651 DRM_DEBUG_KMS("FDI train 1 done.\n");
2652 break;
2653 }
2654 }
2655 if (i == 4)
2656 DRM_ERROR("FDI train 1 fail!\n");
2657
2658 /* Train 2 */
2659 reg = FDI_TX_CTL(pipe);
2660 temp = I915_READ(reg);
2661 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2662 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2663 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2664 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2665 I915_WRITE(reg, temp);
2666
2667 reg = FDI_RX_CTL(pipe);
2668 temp = I915_READ(reg);
2669 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2670 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2671 I915_WRITE(reg, temp);
2672
2673 POSTING_READ(reg);
2674 udelay(150);
2675
Akshay Joshi0206e352011-08-16 15:34:10 -04002676 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002677 reg = FDI_TX_CTL(pipe);
2678 temp = I915_READ(reg);
2679 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2680 temp |= snb_b_fdi_train_param[i];
2681 I915_WRITE(reg, temp);
2682
2683 POSTING_READ(reg);
2684 udelay(500);
2685
2686 reg = FDI_RX_IIR(pipe);
2687 temp = I915_READ(reg);
2688 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2689
2690 if (temp & FDI_RX_SYMBOL_LOCK) {
2691 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2692 DRM_DEBUG_KMS("FDI train 2 done.\n");
2693 break;
2694 }
2695 }
2696 if (i == 4)
2697 DRM_ERROR("FDI train 2 fail!\n");
2698
2699 DRM_DEBUG_KMS("FDI train done.\n");
2700}
2701
Daniel Vetter88cefb62012-08-12 19:27:14 +02002702static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002703{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002704 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002705 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002706 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002707 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002708
Jesse Barnesc64e3112010-09-10 11:27:03 -07002709
Jesse Barnes0e23b992010-09-10 11:10:00 -07002710 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002711 reg = FDI_RX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002714 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002715 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2716 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2717
2718 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002719 udelay(200);
2720
2721 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 temp = I915_READ(reg);
2723 I915_WRITE(reg, temp | FDI_PCDCLK);
2724
2725 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002726 udelay(200);
2727
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002728 /* On Haswell, the PLL configuration for ports and pipes is handled
2729 * separately, as part of DDI setup */
2730 if (!IS_HASWELL(dev)) {
2731 /* Enable CPU FDI TX PLL, always on for Ironlake */
2732 reg = FDI_TX_CTL(pipe);
2733 temp = I915_READ(reg);
2734 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2735 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002736
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002737 POSTING_READ(reg);
2738 udelay(100);
2739 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002740 }
2741}
2742
Daniel Vetter88cefb62012-08-12 19:27:14 +02002743static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2744{
2745 struct drm_device *dev = intel_crtc->base.dev;
2746 struct drm_i915_private *dev_priv = dev->dev_private;
2747 int pipe = intel_crtc->pipe;
2748 u32 reg, temp;
2749
2750 /* Switch from PCDclk to Rawclk */
2751 reg = FDI_RX_CTL(pipe);
2752 temp = I915_READ(reg);
2753 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2754
2755 /* Disable CPU FDI TX PLL */
2756 reg = FDI_TX_CTL(pipe);
2757 temp = I915_READ(reg);
2758 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2759
2760 POSTING_READ(reg);
2761 udelay(100);
2762
2763 reg = FDI_RX_CTL(pipe);
2764 temp = I915_READ(reg);
2765 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2766
2767 /* Wait for the clocks to turn off. */
2768 POSTING_READ(reg);
2769 udelay(100);
2770}
2771
Jesse Barnes291427f2011-07-29 12:42:37 -07002772static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2773{
2774 struct drm_i915_private *dev_priv = dev->dev_private;
2775 u32 flags = I915_READ(SOUTH_CHICKEN1);
2776
2777 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2778 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2779 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2780 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2781 POSTING_READ(SOUTH_CHICKEN1);
2782}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002783static void ironlake_fdi_disable(struct drm_crtc *crtc)
2784{
2785 struct drm_device *dev = crtc->dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2788 int pipe = intel_crtc->pipe;
2789 u32 reg, temp;
2790
2791 /* disable CPU FDI tx and PCH FDI rx */
2792 reg = FDI_TX_CTL(pipe);
2793 temp = I915_READ(reg);
2794 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2795 POSTING_READ(reg);
2796
2797 reg = FDI_RX_CTL(pipe);
2798 temp = I915_READ(reg);
2799 temp &= ~(0x7 << 16);
2800 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2801 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2802
2803 POSTING_READ(reg);
2804 udelay(100);
2805
2806 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002807 if (HAS_PCH_IBX(dev)) {
2808 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002809 I915_WRITE(FDI_RX_CHICKEN(pipe),
2810 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002811 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002812 } else if (HAS_PCH_CPT(dev)) {
2813 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002814 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002815
2816 /* still set train pattern 1 */
2817 reg = FDI_TX_CTL(pipe);
2818 temp = I915_READ(reg);
2819 temp &= ~FDI_LINK_TRAIN_NONE;
2820 temp |= FDI_LINK_TRAIN_PATTERN_1;
2821 I915_WRITE(reg, temp);
2822
2823 reg = FDI_RX_CTL(pipe);
2824 temp = I915_READ(reg);
2825 if (HAS_PCH_CPT(dev)) {
2826 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2827 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2828 } else {
2829 temp &= ~FDI_LINK_TRAIN_NONE;
2830 temp |= FDI_LINK_TRAIN_PATTERN_1;
2831 }
2832 /* BPC in FDI rx is consistent with that in PIPECONF */
2833 temp &= ~(0x07 << 16);
2834 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2835 I915_WRITE(reg, temp);
2836
2837 POSTING_READ(reg);
2838 udelay(100);
2839}
2840
Chris Wilson5bb61642012-09-27 21:25:58 +01002841static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2842{
2843 struct drm_device *dev = crtc->dev;
2844 struct drm_i915_private *dev_priv = dev->dev_private;
2845 unsigned long flags;
2846 bool pending;
2847
2848 if (atomic_read(&dev_priv->mm.wedged))
2849 return false;
2850
2851 spin_lock_irqsave(&dev->event_lock, flags);
2852 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2853 spin_unlock_irqrestore(&dev->event_lock, flags);
2854
2855 return pending;
2856}
2857
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002858static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2859{
Chris Wilson0f911282012-04-17 10:05:38 +01002860 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002861 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002862
2863 if (crtc->fb == NULL)
2864 return;
2865
Chris Wilson5bb61642012-09-27 21:25:58 +01002866 wait_event(dev_priv->pending_flip_queue,
2867 !intel_crtc_has_pending_flip(crtc));
2868
Chris Wilson0f911282012-04-17 10:05:38 +01002869 mutex_lock(&dev->struct_mutex);
2870 intel_finish_fb(crtc->fb);
2871 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002872}
2873
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002874static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002875{
2876 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002877 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002878
2879 /*
2880 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2881 * must be driven by its own crtc; no sharing is possible.
2882 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002883 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002884 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002885 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002886 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002887 return false;
2888 continue;
2889 }
2890 }
2891
2892 return true;
2893}
2894
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002895static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
2896{
2897 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
2898}
2899
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002900/* Program iCLKIP clock to the desired frequency */
2901static void lpt_program_iclkip(struct drm_crtc *crtc)
2902{
2903 struct drm_device *dev = crtc->dev;
2904 struct drm_i915_private *dev_priv = dev->dev_private;
2905 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2906 u32 temp;
2907
2908 /* It is necessary to ungate the pixclk gate prior to programming
2909 * the divisors, and gate it back when it is done.
2910 */
2911 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2912
2913 /* Disable SSCCTL */
2914 intel_sbi_write(dev_priv, SBI_SSCCTL6,
2915 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
2916 SBI_SSCCTL_DISABLE);
2917
2918 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2919 if (crtc->mode.clock == 20000) {
2920 auxdiv = 1;
2921 divsel = 0x41;
2922 phaseinc = 0x20;
2923 } else {
2924 /* The iCLK virtual clock root frequency is in MHz,
2925 * but the crtc->mode.clock in in KHz. To get the divisors,
2926 * it is necessary to divide one by another, so we
2927 * convert the virtual clock precision to KHz here for higher
2928 * precision.
2929 */
2930 u32 iclk_virtual_root_freq = 172800 * 1000;
2931 u32 iclk_pi_range = 64;
2932 u32 desired_divisor, msb_divisor_value, pi_value;
2933
2934 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2935 msb_divisor_value = desired_divisor / iclk_pi_range;
2936 pi_value = desired_divisor % iclk_pi_range;
2937
2938 auxdiv = 0;
2939 divsel = msb_divisor_value - 2;
2940 phaseinc = pi_value;
2941 }
2942
2943 /* This should not happen with any sane values */
2944 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2945 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2946 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2947 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2948
2949 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2950 crtc->mode.clock,
2951 auxdiv,
2952 divsel,
2953 phasedir,
2954 phaseinc);
2955
2956 /* Program SSCDIVINTPHASE6 */
2957 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
2958 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2959 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2960 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2961 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2962 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2963 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2964
2965 intel_sbi_write(dev_priv,
2966 SBI_SSCDIVINTPHASE6,
2967 temp);
2968
2969 /* Program SSCAUXDIV */
2970 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
2971 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2972 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2973 intel_sbi_write(dev_priv,
2974 SBI_SSCAUXDIV6,
2975 temp);
2976
2977
2978 /* Enable modulator and associated divider */
2979 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
2980 temp &= ~SBI_SSCCTL_DISABLE;
2981 intel_sbi_write(dev_priv,
2982 SBI_SSCCTL6,
2983 temp);
2984
2985 /* Wait for initialization time */
2986 udelay(24);
2987
2988 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2989}
2990
Jesse Barnesf67a5592011-01-05 10:31:48 -08002991/*
2992 * Enable PCH resources required for PCH ports:
2993 * - PCH PLLs
2994 * - FDI training & RX/TX
2995 * - update transcoder timings
2996 * - DP transcoding bits
2997 * - transcoder
2998 */
2999static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003000{
3001 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003002 struct drm_i915_private *dev_priv = dev->dev_private;
3003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3004 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003005 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003006
Chris Wilsone7e164d2012-05-11 09:21:25 +01003007 assert_transcoder_disabled(dev_priv, pipe);
3008
Daniel Vettercd986ab2012-10-26 10:58:12 +02003009 /* Write the TU size bits before fdi link training, so that error
3010 * detection works. */
3011 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3012 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3013
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003014 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003015 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003016
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003017 intel_enable_pch_pll(intel_crtc);
3018
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003019 if (HAS_PCH_LPT(dev)) {
3020 DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
3021 lpt_program_iclkip(crtc);
3022 } else if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003023 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003024
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003025 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003026 switch (pipe) {
3027 default:
3028 case 0:
3029 temp |= TRANSA_DPLL_ENABLE;
3030 sel = TRANSA_DPLLB_SEL;
3031 break;
3032 case 1:
3033 temp |= TRANSB_DPLL_ENABLE;
3034 sel = TRANSB_DPLLB_SEL;
3035 break;
3036 case 2:
3037 temp |= TRANSC_DPLL_ENABLE;
3038 sel = TRANSC_DPLLB_SEL;
3039 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003040 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003041 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3042 temp |= sel;
3043 else
3044 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003045 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003046 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003047
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003048 /* set transcoder timing, panel must allow it */
3049 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003050 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3051 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3052 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3053
3054 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3055 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3056 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003057 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003058
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03003059 if (!IS_HASWELL(dev))
3060 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003061
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003062 /* For PCH DP, enable TRANS_DP_CTL */
3063 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003064 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3065 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003066 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003067 reg = TRANS_DP_CTL(pipe);
3068 temp = I915_READ(reg);
3069 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003070 TRANS_DP_SYNC_MASK |
3071 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003072 temp |= (TRANS_DP_OUTPUT_ENABLE |
3073 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003074 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003075
3076 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003078 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003080
3081 switch (intel_trans_dp_port_sel(crtc)) {
3082 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003083 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003084 break;
3085 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003086 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003087 break;
3088 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003089 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003090 break;
3091 default:
3092 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003093 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003094 break;
3095 }
3096
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003098 }
3099
Jesse Barnes040484a2011-01-03 12:14:26 -08003100 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003101}
3102
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003103static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3104{
3105 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3106
3107 if (pll == NULL)
3108 return;
3109
3110 if (pll->refcount == 0) {
3111 WARN(1, "bad PCH PLL refcount\n");
3112 return;
3113 }
3114
3115 --pll->refcount;
3116 intel_crtc->pch_pll = NULL;
3117}
3118
3119static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3120{
3121 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3122 struct intel_pch_pll *pll;
3123 int i;
3124
3125 pll = intel_crtc->pch_pll;
3126 if (pll) {
3127 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3128 intel_crtc->base.base.id, pll->pll_reg);
3129 goto prepare;
3130 }
3131
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003132 if (HAS_PCH_IBX(dev_priv->dev)) {
3133 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3134 i = intel_crtc->pipe;
3135 pll = &dev_priv->pch_plls[i];
3136
3137 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3138 intel_crtc->base.base.id, pll->pll_reg);
3139
3140 goto found;
3141 }
3142
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003143 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3144 pll = &dev_priv->pch_plls[i];
3145
3146 /* Only want to check enabled timings first */
3147 if (pll->refcount == 0)
3148 continue;
3149
3150 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3151 fp == I915_READ(pll->fp0_reg)) {
3152 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3153 intel_crtc->base.base.id,
3154 pll->pll_reg, pll->refcount, pll->active);
3155
3156 goto found;
3157 }
3158 }
3159
3160 /* Ok no matching timings, maybe there's a free one? */
3161 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3162 pll = &dev_priv->pch_plls[i];
3163 if (pll->refcount == 0) {
3164 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3165 intel_crtc->base.base.id, pll->pll_reg);
3166 goto found;
3167 }
3168 }
3169
3170 return NULL;
3171
3172found:
3173 intel_crtc->pch_pll = pll;
3174 pll->refcount++;
3175 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3176prepare: /* separate function? */
3177 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003178
Chris Wilsone04c7352012-05-02 20:43:56 +01003179 /* Wait for the clocks to stabilize before rewriting the regs */
3180 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003181 POSTING_READ(pll->pll_reg);
3182 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003183
3184 I915_WRITE(pll->fp0_reg, fp);
3185 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003186 pll->on = false;
3187 return pll;
3188}
3189
Jesse Barnesd4270e52011-10-11 10:43:02 -07003190void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3191{
3192 struct drm_i915_private *dev_priv = dev->dev_private;
3193 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3194 u32 temp;
3195
3196 temp = I915_READ(dslreg);
3197 udelay(500);
3198 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3199 /* Without this, mode sets may fail silently on FDI */
3200 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3201 udelay(250);
3202 I915_WRITE(tc2reg, 0);
3203 if (wait_for(I915_READ(dslreg) != temp, 5))
3204 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3205 }
3206}
3207
Jesse Barnesf67a5592011-01-05 10:31:48 -08003208static void ironlake_crtc_enable(struct drm_crtc *crtc)
3209{
3210 struct drm_device *dev = crtc->dev;
3211 struct drm_i915_private *dev_priv = dev->dev_private;
3212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003213 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003214 int pipe = intel_crtc->pipe;
3215 int plane = intel_crtc->plane;
3216 u32 temp;
3217 bool is_pch_port;
3218
Daniel Vetter08a48462012-07-02 11:43:47 +02003219 WARN_ON(!crtc->enabled);
3220
Jesse Barnesf67a5592011-01-05 10:31:48 -08003221 if (intel_crtc->active)
3222 return;
3223
3224 intel_crtc->active = true;
3225 intel_update_watermarks(dev);
3226
3227 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3228 temp = I915_READ(PCH_LVDS);
3229 if ((temp & LVDS_PORT_EN) == 0)
3230 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3231 }
3232
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003233 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003234
Daniel Vetter46b6f812012-09-06 22:08:33 +02003235 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003236 /* Note: FDI PLL enabling _must_ be done before we enable the
3237 * cpu pipes, hence this is separate from all the other fdi/pch
3238 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003239 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003240 } else {
3241 assert_fdi_tx_disabled(dev_priv, pipe);
3242 assert_fdi_rx_disabled(dev_priv, pipe);
3243 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003244
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003245 for_each_encoder_on_crtc(dev, crtc, encoder)
3246 if (encoder->pre_enable)
3247 encoder->pre_enable(encoder);
3248
Jesse Barnesf67a5592011-01-05 10:31:48 -08003249 /* Enable panel fitting for LVDS */
3250 if (dev_priv->pch_pf_size &&
3251 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3252 /* Force use of hard-coded filter coefficients
3253 * as some pre-programmed values are broken,
3254 * e.g. x201.
3255 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003256 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3257 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3258 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003259 }
3260
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003261 /*
3262 * On ILK+ LUT must be loaded before the pipe is running but with
3263 * clocks enabled
3264 */
3265 intel_crtc_load_lut(crtc);
3266
Jesse Barnesf67a5592011-01-05 10:31:48 -08003267 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3268 intel_enable_plane(dev_priv, plane, pipe);
3269
3270 if (is_pch_port)
3271 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003272
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003273 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003274 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003275 mutex_unlock(&dev->struct_mutex);
3276
Chris Wilson6b383a72010-09-13 13:54:26 +01003277 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003278
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003279 for_each_encoder_on_crtc(dev, crtc, encoder)
3280 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003281
3282 if (HAS_PCH_CPT(dev))
3283 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003284
3285 /*
3286 * There seems to be a race in PCH platform hw (at least on some
3287 * outputs) where an enabled pipe still completes any pageflip right
3288 * away (as if the pipe is off) instead of waiting for vblank. As soon
3289 * as the first vblank happend, everything works as expected. Hence just
3290 * wait for one vblank before returning to avoid strange things
3291 * happening.
3292 */
3293 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003294}
3295
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003296static void haswell_crtc_enable(struct drm_crtc *crtc)
3297{
3298 struct drm_device *dev = crtc->dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
3300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3301 struct intel_encoder *encoder;
3302 int pipe = intel_crtc->pipe;
3303 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003304 bool is_pch_port;
3305
3306 WARN_ON(!crtc->enabled);
3307
3308 if (intel_crtc->active)
3309 return;
3310
3311 intel_crtc->active = true;
3312 intel_update_watermarks(dev);
3313
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003314 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003315
Paulo Zanoni83616632012-10-23 18:29:54 -02003316 if (is_pch_port)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003317 ironlake_fdi_pll_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003318
3319 for_each_encoder_on_crtc(dev, crtc, encoder)
3320 if (encoder->pre_enable)
3321 encoder->pre_enable(encoder);
3322
Paulo Zanoni1f544382012-10-24 11:32:00 -02003323 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003324
Paulo Zanoni1f544382012-10-24 11:32:00 -02003325 /* Enable panel fitting for eDP */
3326 if (dev_priv->pch_pf_size && HAS_eDP) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003327 /* Force use of hard-coded filter coefficients
3328 * as some pre-programmed values are broken,
3329 * e.g. x201.
3330 */
3331 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3332 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3333 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3334 }
3335
3336 /*
3337 * On ILK+ LUT must be loaded before the pipe is running but with
3338 * clocks enabled
3339 */
3340 intel_crtc_load_lut(crtc);
3341
Paulo Zanoni1f544382012-10-24 11:32:00 -02003342 intel_ddi_set_pipe_settings(crtc);
3343 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003344
3345 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3346 intel_enable_plane(dev_priv, plane, pipe);
3347
3348 if (is_pch_port)
3349 ironlake_pch_enable(crtc);
3350
3351 mutex_lock(&dev->struct_mutex);
3352 intel_update_fbc(dev);
3353 mutex_unlock(&dev->struct_mutex);
3354
3355 intel_crtc_update_cursor(crtc, true);
3356
3357 for_each_encoder_on_crtc(dev, crtc, encoder)
3358 encoder->enable(encoder);
3359
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003360 /*
3361 * There seems to be a race in PCH platform hw (at least on some
3362 * outputs) where an enabled pipe still completes any pageflip right
3363 * away (as if the pipe is off) instead of waiting for vblank. As soon
3364 * as the first vblank happend, everything works as expected. Hence just
3365 * wait for one vblank before returning to avoid strange things
3366 * happening.
3367 */
3368 intel_wait_for_vblank(dev, intel_crtc->pipe);
3369}
3370
Jesse Barnes6be4a602010-09-10 10:26:01 -07003371static void ironlake_crtc_disable(struct drm_crtc *crtc)
3372{
3373 struct drm_device *dev = crtc->dev;
3374 struct drm_i915_private *dev_priv = dev->dev_private;
3375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003376 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003377 int pipe = intel_crtc->pipe;
3378 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003379 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003380
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003381
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003382 if (!intel_crtc->active)
3383 return;
3384
Daniel Vetterea9d7582012-07-10 10:42:52 +02003385 for_each_encoder_on_crtc(dev, crtc, encoder)
3386 encoder->disable(encoder);
3387
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003388 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003389 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003390 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003391
Jesse Barnesb24e7172011-01-04 15:09:30 -08003392 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003393
Chris Wilson973d04f2011-07-08 12:22:37 +01003394 if (dev_priv->cfb_plane == plane)
3395 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003396
Jesse Barnesb24e7172011-01-04 15:09:30 -08003397 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003398
Jesse Barnes6be4a602010-09-10 10:26:01 -07003399 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003400 I915_WRITE(PF_CTL(pipe), 0);
3401 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003402
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003403 for_each_encoder_on_crtc(dev, crtc, encoder)
3404 if (encoder->post_disable)
3405 encoder->post_disable(encoder);
3406
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003407 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003408
Jesse Barnes040484a2011-01-03 12:14:26 -08003409 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003410
Jesse Barnes6be4a602010-09-10 10:26:01 -07003411 if (HAS_PCH_CPT(dev)) {
3412 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 reg = TRANS_DP_CTL(pipe);
3414 temp = I915_READ(reg);
3415 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003416 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003418
3419 /* disable DPLL_SEL */
3420 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003421 switch (pipe) {
3422 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003423 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003424 break;
3425 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003426 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003427 break;
3428 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003429 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003430 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003431 break;
3432 default:
3433 BUG(); /* wtf */
3434 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003435 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003436 }
3437
3438 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003439 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003440
Daniel Vetter88cefb62012-08-12 19:27:14 +02003441 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003442
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003443 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003444 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003445
3446 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003447 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003448 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003449}
3450
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003451static void haswell_crtc_disable(struct drm_crtc *crtc)
3452{
3453 struct drm_device *dev = crtc->dev;
3454 struct drm_i915_private *dev_priv = dev->dev_private;
3455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3456 struct intel_encoder *encoder;
3457 int pipe = intel_crtc->pipe;
3458 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003459 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003460 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003461
3462 if (!intel_crtc->active)
3463 return;
3464
Paulo Zanoni83616632012-10-23 18:29:54 -02003465 is_pch_port = haswell_crtc_driving_pch(crtc);
3466
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003467 for_each_encoder_on_crtc(dev, crtc, encoder)
3468 encoder->disable(encoder);
3469
3470 intel_crtc_wait_for_pending_flips(crtc);
3471 drm_vblank_off(dev, pipe);
3472 intel_crtc_update_cursor(crtc, false);
3473
3474 intel_disable_plane(dev_priv, plane, pipe);
3475
3476 if (dev_priv->cfb_plane == plane)
3477 intel_disable_fbc(dev);
3478
3479 intel_disable_pipe(dev_priv, pipe);
3480
Paulo Zanoniad80a812012-10-24 16:06:19 -02003481 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003482
3483 /* Disable PF */
3484 I915_WRITE(PF_CTL(pipe), 0);
3485 I915_WRITE(PF_WIN_SZ(pipe), 0);
3486
Paulo Zanoni1f544382012-10-24 11:32:00 -02003487 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003488
3489 for_each_encoder_on_crtc(dev, crtc, encoder)
3490 if (encoder->post_disable)
3491 encoder->post_disable(encoder);
3492
Paulo Zanoni83616632012-10-23 18:29:54 -02003493 if (is_pch_port) {
3494 ironlake_fdi_disable(crtc);
3495 intel_disable_transcoder(dev_priv, pipe);
3496 intel_disable_pch_pll(intel_crtc);
3497 ironlake_fdi_pll_disable(intel_crtc);
3498 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003499
3500 intel_crtc->active = false;
3501 intel_update_watermarks(dev);
3502
3503 mutex_lock(&dev->struct_mutex);
3504 intel_update_fbc(dev);
3505 mutex_unlock(&dev->struct_mutex);
3506}
3507
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003508static void ironlake_crtc_off(struct drm_crtc *crtc)
3509{
3510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3511 intel_put_pch_pll(intel_crtc);
3512}
3513
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003514static void haswell_crtc_off(struct drm_crtc *crtc)
3515{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3517
3518 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3519 * start using it. */
3520 intel_crtc->cpu_transcoder = intel_crtc->pipe;
3521
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003522 intel_ddi_put_crtc_pll(crtc);
3523}
3524
Daniel Vetter02e792f2009-09-15 22:57:34 +02003525static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3526{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003527 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003528 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003529 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003530
Chris Wilson23f09ce2010-08-12 13:53:37 +01003531 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003532 dev_priv->mm.interruptible = false;
3533 (void) intel_overlay_switch_off(intel_crtc->overlay);
3534 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003535 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003536 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003537
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003538 /* Let userspace switch the overlay on again. In most cases userspace
3539 * has to recompute where to put it anyway.
3540 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003541}
3542
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003543static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003544{
3545 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003546 struct drm_i915_private *dev_priv = dev->dev_private;
3547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003548 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003549 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003550 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003551
Daniel Vetter08a48462012-07-02 11:43:47 +02003552 WARN_ON(!crtc->enabled);
3553
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003554 if (intel_crtc->active)
3555 return;
3556
3557 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003558 intel_update_watermarks(dev);
3559
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003560 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003561 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003562 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003563
3564 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003565 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003566
3567 /* Give the overlay scaler a chance to enable if it's on this pipe */
3568 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003569 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003570
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003571 for_each_encoder_on_crtc(dev, crtc, encoder)
3572 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003573}
3574
3575static void i9xx_crtc_disable(struct drm_crtc *crtc)
3576{
3577 struct drm_device *dev = crtc->dev;
3578 struct drm_i915_private *dev_priv = dev->dev_private;
3579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003580 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003581 int pipe = intel_crtc->pipe;
3582 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003583
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003584
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003585 if (!intel_crtc->active)
3586 return;
3587
Daniel Vetterea9d7582012-07-10 10:42:52 +02003588 for_each_encoder_on_crtc(dev, crtc, encoder)
3589 encoder->disable(encoder);
3590
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003591 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003592 intel_crtc_wait_for_pending_flips(crtc);
3593 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003594 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003595 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003596
Chris Wilson973d04f2011-07-08 12:22:37 +01003597 if (dev_priv->cfb_plane == plane)
3598 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003599
Jesse Barnesb24e7172011-01-04 15:09:30 -08003600 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003601 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003602 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003603
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003604 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003605 intel_update_fbc(dev);
3606 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003607}
3608
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003609static void i9xx_crtc_off(struct drm_crtc *crtc)
3610{
3611}
3612
Daniel Vetter976f8a22012-07-08 22:34:21 +02003613static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3614 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003615{
3616 struct drm_device *dev = crtc->dev;
3617 struct drm_i915_master_private *master_priv;
3618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3619 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003620
3621 if (!dev->primary->master)
3622 return;
3623
3624 master_priv = dev->primary->master->driver_priv;
3625 if (!master_priv->sarea_priv)
3626 return;
3627
Jesse Barnes79e53942008-11-07 14:24:08 -08003628 switch (pipe) {
3629 case 0:
3630 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3631 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3632 break;
3633 case 1:
3634 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3635 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3636 break;
3637 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003638 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003639 break;
3640 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003641}
3642
Daniel Vetter976f8a22012-07-08 22:34:21 +02003643/**
3644 * Sets the power management mode of the pipe and plane.
3645 */
3646void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003647{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003648 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003649 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003650 struct intel_encoder *intel_encoder;
3651 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003652
Daniel Vetter976f8a22012-07-08 22:34:21 +02003653 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3654 enable |= intel_encoder->connectors_active;
3655
3656 if (enable)
3657 dev_priv->display.crtc_enable(crtc);
3658 else
3659 dev_priv->display.crtc_disable(crtc);
3660
3661 intel_crtc_update_sarea(crtc, enable);
3662}
3663
3664static void intel_crtc_noop(struct drm_crtc *crtc)
3665{
3666}
3667
3668static void intel_crtc_disable(struct drm_crtc *crtc)
3669{
3670 struct drm_device *dev = crtc->dev;
3671 struct drm_connector *connector;
3672 struct drm_i915_private *dev_priv = dev->dev_private;
3673
3674 /* crtc should still be enabled when we disable it. */
3675 WARN_ON(!crtc->enabled);
3676
3677 dev_priv->display.crtc_disable(crtc);
3678 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003679 dev_priv->display.off(crtc);
3680
Chris Wilson931872f2012-01-16 23:01:13 +00003681 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3682 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003683
3684 if (crtc->fb) {
3685 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003686 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003687 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003688 crtc->fb = NULL;
3689 }
3690
3691 /* Update computed state. */
3692 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3693 if (!connector->encoder || !connector->encoder->crtc)
3694 continue;
3695
3696 if (connector->encoder->crtc != crtc)
3697 continue;
3698
3699 connector->dpms = DRM_MODE_DPMS_OFF;
3700 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003701 }
3702}
3703
Daniel Vettera261b242012-07-26 19:21:47 +02003704void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003705{
Daniel Vettera261b242012-07-26 19:21:47 +02003706 struct drm_crtc *crtc;
3707
3708 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3709 if (crtc->enabled)
3710 intel_crtc_disable(crtc);
3711 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003712}
3713
Daniel Vetter1f703852012-07-11 16:51:39 +02003714void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003715{
Jesse Barnes79e53942008-11-07 14:24:08 -08003716}
3717
Chris Wilsonea5b2132010-08-04 13:50:23 +01003718void intel_encoder_destroy(struct drm_encoder *encoder)
3719{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003720 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003721
Chris Wilsonea5b2132010-08-04 13:50:23 +01003722 drm_encoder_cleanup(encoder);
3723 kfree(intel_encoder);
3724}
3725
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003726/* Simple dpms helper for encodres with just one connector, no cloning and only
3727 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3728 * state of the entire output pipe. */
3729void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3730{
3731 if (mode == DRM_MODE_DPMS_ON) {
3732 encoder->connectors_active = true;
3733
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003734 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003735 } else {
3736 encoder->connectors_active = false;
3737
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003738 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003739 }
3740}
3741
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003742/* Cross check the actual hw state with our own modeset state tracking (and it's
3743 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003744static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003745{
3746 if (connector->get_hw_state(connector)) {
3747 struct intel_encoder *encoder = connector->encoder;
3748 struct drm_crtc *crtc;
3749 bool encoder_enabled;
3750 enum pipe pipe;
3751
3752 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3753 connector->base.base.id,
3754 drm_get_connector_name(&connector->base));
3755
3756 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3757 "wrong connector dpms state\n");
3758 WARN(connector->base.encoder != &encoder->base,
3759 "active connector not linked to encoder\n");
3760 WARN(!encoder->connectors_active,
3761 "encoder->connectors_active not set\n");
3762
3763 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3764 WARN(!encoder_enabled, "encoder not enabled\n");
3765 if (WARN_ON(!encoder->base.crtc))
3766 return;
3767
3768 crtc = encoder->base.crtc;
3769
3770 WARN(!crtc->enabled, "crtc not enabled\n");
3771 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3772 WARN(pipe != to_intel_crtc(crtc)->pipe,
3773 "encoder active on the wrong pipe\n");
3774 }
3775}
3776
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003777/* Even simpler default implementation, if there's really no special case to
3778 * consider. */
3779void intel_connector_dpms(struct drm_connector *connector, int mode)
3780{
3781 struct intel_encoder *encoder = intel_attached_encoder(connector);
3782
3783 /* All the simple cases only support two dpms states. */
3784 if (mode != DRM_MODE_DPMS_ON)
3785 mode = DRM_MODE_DPMS_OFF;
3786
3787 if (mode == connector->dpms)
3788 return;
3789
3790 connector->dpms = mode;
3791
3792 /* Only need to change hw state when actually enabled */
3793 if (encoder->base.crtc)
3794 intel_encoder_dpms(encoder, mode);
3795 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003796 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003797
Daniel Vetterb9805142012-08-31 17:37:33 +02003798 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003799}
3800
Daniel Vetterf0947c32012-07-02 13:10:34 +02003801/* Simple connector->get_hw_state implementation for encoders that support only
3802 * one connector and no cloning and hence the encoder state determines the state
3803 * of the connector. */
3804bool intel_connector_get_hw_state(struct intel_connector *connector)
3805{
Daniel Vetter24929352012-07-02 20:28:59 +02003806 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003807 struct intel_encoder *encoder = connector->encoder;
3808
3809 return encoder->get_hw_state(encoder, &pipe);
3810}
3811
Jesse Barnes79e53942008-11-07 14:24:08 -08003812static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003813 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003814 struct drm_display_mode *adjusted_mode)
3815{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003816 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003817
Eric Anholtbad720f2009-10-22 16:11:14 -07003818 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003819 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003820 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3821 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003822 }
Chris Wilson89749352010-09-12 18:25:19 +01003823
Daniel Vetterf9bef082012-04-15 19:53:19 +02003824 /* All interlaced capable intel hw wants timings in frames. Note though
3825 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3826 * timings, so we need to be careful not to clobber these.*/
3827 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3828 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003829
Chris Wilson44f46b422012-06-21 13:19:59 +03003830 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3831 * with a hsync front porch of 0.
3832 */
3833 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3834 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3835 return false;
3836
Jesse Barnes79e53942008-11-07 14:24:08 -08003837 return true;
3838}
3839
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003840static int valleyview_get_display_clock_speed(struct drm_device *dev)
3841{
3842 return 400000; /* FIXME */
3843}
3844
Jesse Barnese70236a2009-09-21 10:42:27 -07003845static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003846{
Jesse Barnese70236a2009-09-21 10:42:27 -07003847 return 400000;
3848}
Jesse Barnes79e53942008-11-07 14:24:08 -08003849
Jesse Barnese70236a2009-09-21 10:42:27 -07003850static int i915_get_display_clock_speed(struct drm_device *dev)
3851{
3852 return 333000;
3853}
Jesse Barnes79e53942008-11-07 14:24:08 -08003854
Jesse Barnese70236a2009-09-21 10:42:27 -07003855static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3856{
3857 return 200000;
3858}
Jesse Barnes79e53942008-11-07 14:24:08 -08003859
Jesse Barnese70236a2009-09-21 10:42:27 -07003860static int i915gm_get_display_clock_speed(struct drm_device *dev)
3861{
3862 u16 gcfgc = 0;
3863
3864 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3865
3866 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003867 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003868 else {
3869 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3870 case GC_DISPLAY_CLOCK_333_MHZ:
3871 return 333000;
3872 default:
3873 case GC_DISPLAY_CLOCK_190_200_MHZ:
3874 return 190000;
3875 }
3876 }
3877}
Jesse Barnes79e53942008-11-07 14:24:08 -08003878
Jesse Barnese70236a2009-09-21 10:42:27 -07003879static int i865_get_display_clock_speed(struct drm_device *dev)
3880{
3881 return 266000;
3882}
3883
3884static int i855_get_display_clock_speed(struct drm_device *dev)
3885{
3886 u16 hpllcc = 0;
3887 /* Assume that the hardware is in the high speed state. This
3888 * should be the default.
3889 */
3890 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3891 case GC_CLOCK_133_200:
3892 case GC_CLOCK_100_200:
3893 return 200000;
3894 case GC_CLOCK_166_250:
3895 return 250000;
3896 case GC_CLOCK_100_133:
3897 return 133000;
3898 }
3899
3900 /* Shouldn't happen */
3901 return 0;
3902}
3903
3904static int i830_get_display_clock_speed(struct drm_device *dev)
3905{
3906 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003907}
3908
Zhenyu Wang2c072452009-06-05 15:38:42 +08003909struct fdi_m_n {
3910 u32 tu;
3911 u32 gmch_m;
3912 u32 gmch_n;
3913 u32 link_m;
3914 u32 link_n;
3915};
3916
3917static void
3918fdi_reduce_ratio(u32 *num, u32 *den)
3919{
3920 while (*num > 0xffffff || *den > 0xffffff) {
3921 *num >>= 1;
3922 *den >>= 1;
3923 }
3924}
3925
Zhenyu Wang2c072452009-06-05 15:38:42 +08003926static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003927ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3928 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003929{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003930 m_n->tu = 64; /* default size */
3931
Chris Wilson22ed1112010-12-04 01:01:29 +00003932 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3933 m_n->gmch_m = bits_per_pixel * pixel_clock;
3934 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003935 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3936
Chris Wilson22ed1112010-12-04 01:01:29 +00003937 m_n->link_m = pixel_clock;
3938 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003939 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3940}
3941
Chris Wilsona7615032011-01-12 17:04:08 +00003942static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3943{
Keith Packard72bbe582011-09-26 16:09:45 -07003944 if (i915_panel_use_ssc >= 0)
3945 return i915_panel_use_ssc != 0;
3946 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003947 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003948}
3949
Jesse Barnes5a354202011-06-24 12:19:22 -07003950/**
3951 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3952 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003953 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003954 *
3955 * A pipe may be connected to one or more outputs. Based on the depth of the
3956 * attached framebuffer, choose a good color depth to use on the pipe.
3957 *
3958 * If possible, match the pipe depth to the fb depth. In some cases, this
3959 * isn't ideal, because the connected output supports a lesser or restricted
3960 * set of depths. Resolve that here:
3961 * LVDS typically supports only 6bpc, so clamp down in that case
3962 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3963 * Displays may support a restricted set as well, check EDID and clamp as
3964 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003965 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003966 *
3967 * RETURNS:
3968 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3969 * true if they don't match).
3970 */
3971static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02003972 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003973 unsigned int *pipe_bpp,
3974 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003975{
3976 struct drm_device *dev = crtc->dev;
3977 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07003978 struct drm_connector *connector;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02003979 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07003980 unsigned int display_bpc = UINT_MAX, bpc;
3981
3982 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02003983 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07003984
3985 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3986 unsigned int lvds_bpc;
3987
3988 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3989 LVDS_A3_POWER_UP)
3990 lvds_bpc = 8;
3991 else
3992 lvds_bpc = 6;
3993
3994 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003995 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003996 display_bpc = lvds_bpc;
3997 }
3998 continue;
3999 }
4000
Jesse Barnes5a354202011-06-24 12:19:22 -07004001 /* Not one of the known troublemakers, check the EDID */
4002 list_for_each_entry(connector, &dev->mode_config.connector_list,
4003 head) {
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004004 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004005 continue;
4006
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004007 /* Don't use an invalid EDID bpc value */
4008 if (connector->display_info.bpc &&
4009 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004010 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004011 display_bpc = connector->display_info.bpc;
4012 }
4013 }
4014
4015 /*
4016 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4017 * through, clamp it down. (Note: >12bpc will be caught below.)
4018 */
4019 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4020 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004021 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004022 display_bpc = 12;
4023 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004024 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004025 display_bpc = 8;
4026 }
4027 }
4028 }
4029
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004030 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4031 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4032 display_bpc = 6;
4033 }
4034
Jesse Barnes5a354202011-06-24 12:19:22 -07004035 /*
4036 * We could just drive the pipe at the highest bpc all the time and
4037 * enable dithering as needed, but that costs bandwidth. So choose
4038 * the minimum value that expresses the full color range of the fb but
4039 * also stays within the max display bpc discovered above.
4040 */
4041
Daniel Vetter94352cf2012-07-05 22:51:56 +02004042 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004043 case 8:
4044 bpc = 8; /* since we go through a colormap */
4045 break;
4046 case 15:
4047 case 16:
4048 bpc = 6; /* min is 18bpp */
4049 break;
4050 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004051 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004052 break;
4053 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004054 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004055 break;
4056 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004057 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004058 break;
4059 default:
4060 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4061 bpc = min((unsigned int)8, display_bpc);
4062 break;
4063 }
4064
Keith Packard578393c2011-09-05 11:53:21 -07004065 display_bpc = min(display_bpc, bpc);
4066
Adam Jackson82820492011-10-10 16:33:34 -04004067 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4068 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004069
Keith Packard578393c2011-09-05 11:53:21 -07004070 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004071
4072 return display_bpc != bpc;
4073}
4074
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004075static int vlv_get_refclk(struct drm_crtc *crtc)
4076{
4077 struct drm_device *dev = crtc->dev;
4078 struct drm_i915_private *dev_priv = dev->dev_private;
4079 int refclk = 27000; /* for DP & HDMI */
4080
4081 return 100000; /* only one validated so far */
4082
4083 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4084 refclk = 96000;
4085 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4086 if (intel_panel_use_ssc(dev_priv))
4087 refclk = 100000;
4088 else
4089 refclk = 96000;
4090 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4091 refclk = 100000;
4092 }
4093
4094 return refclk;
4095}
4096
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004097static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4098{
4099 struct drm_device *dev = crtc->dev;
4100 struct drm_i915_private *dev_priv = dev->dev_private;
4101 int refclk;
4102
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004103 if (IS_VALLEYVIEW(dev)) {
4104 refclk = vlv_get_refclk(crtc);
4105 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004106 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4107 refclk = dev_priv->lvds_ssc_freq * 1000;
4108 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4109 refclk / 1000);
4110 } else if (!IS_GEN2(dev)) {
4111 refclk = 96000;
4112 } else {
4113 refclk = 48000;
4114 }
4115
4116 return refclk;
4117}
4118
4119static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4120 intel_clock_t *clock)
4121{
4122 /* SDVO TV has fixed PLL values depend on its clock range,
4123 this mirrors vbios setting. */
4124 if (adjusted_mode->clock >= 100000
4125 && adjusted_mode->clock < 140500) {
4126 clock->p1 = 2;
4127 clock->p2 = 10;
4128 clock->n = 3;
4129 clock->m1 = 16;
4130 clock->m2 = 8;
4131 } else if (adjusted_mode->clock >= 140500
4132 && adjusted_mode->clock <= 200000) {
4133 clock->p1 = 1;
4134 clock->p2 = 10;
4135 clock->n = 6;
4136 clock->m1 = 12;
4137 clock->m2 = 8;
4138 }
4139}
4140
Jesse Barnesa7516a02011-12-15 12:30:37 -08004141static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4142 intel_clock_t *clock,
4143 intel_clock_t *reduced_clock)
4144{
4145 struct drm_device *dev = crtc->dev;
4146 struct drm_i915_private *dev_priv = dev->dev_private;
4147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4148 int pipe = intel_crtc->pipe;
4149 u32 fp, fp2 = 0;
4150
4151 if (IS_PINEVIEW(dev)) {
4152 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4153 if (reduced_clock)
4154 fp2 = (1 << reduced_clock->n) << 16 |
4155 reduced_clock->m1 << 8 | reduced_clock->m2;
4156 } else {
4157 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4158 if (reduced_clock)
4159 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4160 reduced_clock->m2;
4161 }
4162
4163 I915_WRITE(FP0(pipe), fp);
4164
4165 intel_crtc->lowfreq_avail = false;
4166 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4167 reduced_clock && i915_powersave) {
4168 I915_WRITE(FP1(pipe), fp2);
4169 intel_crtc->lowfreq_avail = true;
4170 } else {
4171 I915_WRITE(FP1(pipe), fp);
4172 }
4173}
4174
Daniel Vetter93e537a2012-03-28 23:11:26 +02004175static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
4176 struct drm_display_mode *adjusted_mode)
4177{
4178 struct drm_device *dev = crtc->dev;
4179 struct drm_i915_private *dev_priv = dev->dev_private;
4180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4181 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01004182 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004183
4184 temp = I915_READ(LVDS);
4185 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4186 if (pipe == 1) {
4187 temp |= LVDS_PIPEB_SELECT;
4188 } else {
4189 temp &= ~LVDS_PIPEB_SELECT;
4190 }
4191 /* set the corresponsding LVDS_BORDER bit */
4192 temp |= dev_priv->lvds_border_bits;
4193 /* Set the B0-B3 data pairs corresponding to whether we're going to
4194 * set the DPLLs for dual-channel mode or not.
4195 */
4196 if (clock->p2 == 7)
4197 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4198 else
4199 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4200
4201 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4202 * appropriately here, but we need to look more thoroughly into how
4203 * panels behave in the two modes.
4204 */
4205 /* set the dithering flag on LVDS as needed */
4206 if (INTEL_INFO(dev)->gen >= 4) {
4207 if (dev_priv->lvds_dither)
4208 temp |= LVDS_ENABLE_DITHER;
4209 else
4210 temp &= ~LVDS_ENABLE_DITHER;
4211 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004212 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004213 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004214 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004215 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004216 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004217 I915_WRITE(LVDS, temp);
4218}
4219
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004220static void vlv_update_pll(struct drm_crtc *crtc,
4221 struct drm_display_mode *mode,
4222 struct drm_display_mode *adjusted_mode,
4223 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304224 int num_connectors)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4229 int pipe = intel_crtc->pipe;
4230 u32 dpll, mdiv, pdiv;
4231 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304232 bool is_sdvo;
4233 u32 temp;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004234
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304235 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4236 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4237
4238 dpll = DPLL_VGA_MODE_DIS;
4239 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4240 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4241 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4242
4243 I915_WRITE(DPLL(pipe), dpll);
4244 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004245
4246 bestn = clock->n;
4247 bestm1 = clock->m1;
4248 bestm2 = clock->m2;
4249 bestp1 = clock->p1;
4250 bestp2 = clock->p2;
4251
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304252 /*
4253 * In Valleyview PLL and program lane counter registers are exposed
4254 * through DPIO interface
4255 */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004256 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4257 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4258 mdiv |= ((bestn << DPIO_N_SHIFT));
4259 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4260 mdiv |= (1 << DPIO_K_SHIFT);
4261 mdiv |= DPIO_ENABLE_CALIBRATION;
4262 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4263
4264 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4265
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304266 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004267 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304268 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4269 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004270 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4271
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304272 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004273
4274 dpll |= DPLL_VCO_ENABLE;
4275 I915_WRITE(DPLL(pipe), dpll);
4276 POSTING_READ(DPLL(pipe));
4277 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4278 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4279
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304280 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004281
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304282 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4283 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4284
4285 I915_WRITE(DPLL(pipe), dpll);
4286
4287 /* Wait for the clocks to stabilize. */
4288 POSTING_READ(DPLL(pipe));
4289 udelay(150);
4290
4291 temp = 0;
4292 if (is_sdvo) {
4293 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004294 if (temp > 1)
4295 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4296 else
4297 temp = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004298 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304299 I915_WRITE(DPLL_MD(pipe), temp);
4300 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004301
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304302 /* Now program lane control registers */
4303 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4304 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4305 {
4306 temp = 0x1000C4;
4307 if(pipe == 1)
4308 temp |= (1 << 21);
4309 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4310 }
4311 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4312 {
4313 temp = 0x1000C4;
4314 if(pipe == 1)
4315 temp |= (1 << 21);
4316 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4317 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004318}
4319
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004320static void i9xx_update_pll(struct drm_crtc *crtc,
4321 struct drm_display_mode *mode,
4322 struct drm_display_mode *adjusted_mode,
4323 intel_clock_t *clock, intel_clock_t *reduced_clock,
4324 int num_connectors)
4325{
4326 struct drm_device *dev = crtc->dev;
4327 struct drm_i915_private *dev_priv = dev->dev_private;
4328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4329 int pipe = intel_crtc->pipe;
4330 u32 dpll;
4331 bool is_sdvo;
4332
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304333 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4334
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004335 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4336 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4337
4338 dpll = DPLL_VGA_MODE_DIS;
4339
4340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4341 dpll |= DPLLB_MODE_LVDS;
4342 else
4343 dpll |= DPLLB_MODE_DAC_SERIAL;
4344 if (is_sdvo) {
4345 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4346 if (pixel_multiplier > 1) {
4347 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4348 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4349 }
4350 dpll |= DPLL_DVO_HIGH_SPEED;
4351 }
4352 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4353 dpll |= DPLL_DVO_HIGH_SPEED;
4354
4355 /* compute bitmask from p1 value */
4356 if (IS_PINEVIEW(dev))
4357 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4358 else {
4359 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4360 if (IS_G4X(dev) && reduced_clock)
4361 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4362 }
4363 switch (clock->p2) {
4364 case 5:
4365 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4366 break;
4367 case 7:
4368 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4369 break;
4370 case 10:
4371 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4372 break;
4373 case 14:
4374 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4375 break;
4376 }
4377 if (INTEL_INFO(dev)->gen >= 4)
4378 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4379
4380 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4381 dpll |= PLL_REF_INPUT_TVCLKINBC;
4382 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4383 /* XXX: just matching BIOS for now */
4384 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4385 dpll |= 3;
4386 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4387 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4388 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4389 else
4390 dpll |= PLL_REF_INPUT_DREFCLK;
4391
4392 dpll |= DPLL_VCO_ENABLE;
4393 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4394 POSTING_READ(DPLL(pipe));
4395 udelay(150);
4396
4397 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4398 * This is an exception to the general rule that mode_set doesn't turn
4399 * things on.
4400 */
4401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4402 intel_update_lvds(crtc, clock, adjusted_mode);
4403
4404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4405 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4406
4407 I915_WRITE(DPLL(pipe), dpll);
4408
4409 /* Wait for the clocks to stabilize. */
4410 POSTING_READ(DPLL(pipe));
4411 udelay(150);
4412
4413 if (INTEL_INFO(dev)->gen >= 4) {
4414 u32 temp = 0;
4415 if (is_sdvo) {
4416 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4417 if (temp > 1)
4418 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4419 else
4420 temp = 0;
4421 }
4422 I915_WRITE(DPLL_MD(pipe), temp);
4423 } else {
4424 /* The pixel multiplier can only be updated once the
4425 * DPLL is enabled and the clocks are stable.
4426 *
4427 * So write it again.
4428 */
4429 I915_WRITE(DPLL(pipe), dpll);
4430 }
4431}
4432
4433static void i8xx_update_pll(struct drm_crtc *crtc,
4434 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304435 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004436 int num_connectors)
4437{
4438 struct drm_device *dev = crtc->dev;
4439 struct drm_i915_private *dev_priv = dev->dev_private;
4440 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4441 int pipe = intel_crtc->pipe;
4442 u32 dpll;
4443
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304444 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4445
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004446 dpll = DPLL_VGA_MODE_DIS;
4447
4448 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4449 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4450 } else {
4451 if (clock->p1 == 2)
4452 dpll |= PLL_P1_DIVIDE_BY_TWO;
4453 else
4454 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4455 if (clock->p2 == 4)
4456 dpll |= PLL_P2_DIVIDE_BY_4;
4457 }
4458
4459 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4460 /* XXX: just matching BIOS for now */
4461 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4462 dpll |= 3;
4463 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4464 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4465 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4466 else
4467 dpll |= PLL_REF_INPUT_DREFCLK;
4468
4469 dpll |= DPLL_VCO_ENABLE;
4470 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4471 POSTING_READ(DPLL(pipe));
4472 udelay(150);
4473
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004474 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4475 * This is an exception to the general rule that mode_set doesn't turn
4476 * things on.
4477 */
4478 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4479 intel_update_lvds(crtc, clock, adjusted_mode);
4480
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004481 I915_WRITE(DPLL(pipe), dpll);
4482
4483 /* Wait for the clocks to stabilize. */
4484 POSTING_READ(DPLL(pipe));
4485 udelay(150);
4486
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004487 /* The pixel multiplier can only be updated once the
4488 * DPLL is enabled and the clocks are stable.
4489 *
4490 * So write it again.
4491 */
4492 I915_WRITE(DPLL(pipe), dpll);
4493}
4494
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004495static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4496 struct drm_display_mode *mode,
4497 struct drm_display_mode *adjusted_mode)
4498{
4499 struct drm_device *dev = intel_crtc->base.dev;
4500 struct drm_i915_private *dev_priv = dev->dev_private;
4501 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004502 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004503 uint32_t vsyncshift;
4504
4505 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4506 /* the chip adds 2 halflines automatically */
4507 adjusted_mode->crtc_vtotal -= 1;
4508 adjusted_mode->crtc_vblank_end -= 1;
4509 vsyncshift = adjusted_mode->crtc_hsync_start
4510 - adjusted_mode->crtc_htotal / 2;
4511 } else {
4512 vsyncshift = 0;
4513 }
4514
4515 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004516 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004517
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004518 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004519 (adjusted_mode->crtc_hdisplay - 1) |
4520 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004521 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004522 (adjusted_mode->crtc_hblank_start - 1) |
4523 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004524 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004525 (adjusted_mode->crtc_hsync_start - 1) |
4526 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4527
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004528 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004529 (adjusted_mode->crtc_vdisplay - 1) |
4530 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004531 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004532 (adjusted_mode->crtc_vblank_start - 1) |
4533 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004534 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004535 (adjusted_mode->crtc_vsync_start - 1) |
4536 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4537
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004538 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4539 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4540 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4541 * bits. */
4542 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4543 (pipe == PIPE_B || pipe == PIPE_C))
4544 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4545
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004546 /* pipesrc controls the size that is scaled from, which should
4547 * always be the user's requested size.
4548 */
4549 I915_WRITE(PIPESRC(pipe),
4550 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4551}
4552
Eric Anholtf564048e2011-03-30 13:01:02 -07004553static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4554 struct drm_display_mode *mode,
4555 struct drm_display_mode *adjusted_mode,
4556 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004557 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004558{
4559 struct drm_device *dev = crtc->dev;
4560 struct drm_i915_private *dev_priv = dev->dev_private;
4561 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4562 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004563 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004564 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004565 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004566 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004567 bool ok, has_reduced_clock = false, is_sdvo = false;
4568 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004569 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004570 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004571 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004572
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004573 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004574 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004575 case INTEL_OUTPUT_LVDS:
4576 is_lvds = true;
4577 break;
4578 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004579 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004580 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004581 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004582 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004583 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004584 case INTEL_OUTPUT_TVOUT:
4585 is_tv = true;
4586 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004587 case INTEL_OUTPUT_DISPLAYPORT:
4588 is_dp = true;
4589 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004590 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004591
Eric Anholtc751ce42010-03-25 11:48:48 -07004592 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004593 }
4594
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004595 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004596
Ma Lingd4906092009-03-18 20:13:27 +08004597 /*
4598 * Returns a set of divisors for the desired target clock with the given
4599 * refclk, or FALSE. The returned values represent the clock equation:
4600 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4601 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004602 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004603 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4604 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004605 if (!ok) {
4606 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004607 return -EINVAL;
4608 }
4609
4610 /* Ensure that the cursor is valid for the new mode before changing... */
4611 intel_crtc_update_cursor(crtc, true);
4612
4613 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004614 /*
4615 * Ensure we match the reduced clock's P to the target clock.
4616 * If the clocks don't match, we can't switch the display clock
4617 * by using the FP0/FP1. In such case we will disable the LVDS
4618 * downclock feature.
4619 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004620 has_reduced_clock = limit->find_pll(limit, crtc,
4621 dev_priv->lvds_downclock,
4622 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004623 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004624 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004625 }
4626
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004627 if (is_sdvo && is_tv)
4628 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004629
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004630 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304631 i8xx_update_pll(crtc, adjusted_mode, &clock,
4632 has_reduced_clock ? &reduced_clock : NULL,
4633 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004634 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304635 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4636 has_reduced_clock ? &reduced_clock : NULL,
4637 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004638 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004639 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4640 has_reduced_clock ? &reduced_clock : NULL,
4641 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004642
4643 /* setup pipeconf */
4644 pipeconf = I915_READ(PIPECONF(pipe));
4645
4646 /* Set up the display plane register */
4647 dspcntr = DISPPLANE_GAMMA_ENABLE;
4648
Eric Anholt929c77f2011-03-30 13:01:04 -07004649 if (pipe == 0)
4650 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4651 else
4652 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004653
4654 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4655 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4656 * core speed.
4657 *
4658 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4659 * pipe == 0 check?
4660 */
4661 if (mode->clock >
4662 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4663 pipeconf |= PIPECONF_DOUBLE_WIDE;
4664 else
4665 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4666 }
4667
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004668 /* default to 8bpc */
4669 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4670 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004671 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004672 pipeconf |= PIPECONF_BPP_6 |
4673 PIPECONF_DITHER_EN |
4674 PIPECONF_DITHER_TYPE_SP;
4675 }
4676 }
4677
Gajanan Bhat19c03922012-09-27 19:13:07 +05304678 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4679 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4680 pipeconf |= PIPECONF_BPP_6 |
4681 PIPECONF_ENABLE |
4682 I965_PIPECONF_ACTIVE;
4683 }
4684 }
4685
Eric Anholtf564048e2011-03-30 13:01:02 -07004686 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4687 drm_mode_debug_printmodeline(mode);
4688
Jesse Barnesa7516a02011-12-15 12:30:37 -08004689 if (HAS_PIPE_CXSR(dev)) {
4690 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004691 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4692 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004693 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004694 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4695 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4696 }
4697 }
4698
Keith Packard617cf882012-02-08 13:53:38 -08004699 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004700 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004701 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004702 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004703 else
Keith Packard617cf882012-02-08 13:53:38 -08004704 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004705
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004706 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004707
4708 /* pipesrc and dspsize control the size that is scaled from,
4709 * which should always be the user's requested size.
4710 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004711 I915_WRITE(DSPSIZE(plane),
4712 ((mode->vdisplay - 1) << 16) |
4713 (mode->hdisplay - 1));
4714 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004715
Eric Anholtf564048e2011-03-30 13:01:02 -07004716 I915_WRITE(PIPECONF(pipe), pipeconf);
4717 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004718 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004719
4720 intel_wait_for_vblank(dev, pipe);
4721
Eric Anholtf564048e2011-03-30 13:01:02 -07004722 I915_WRITE(DSPCNTR(plane), dspcntr);
4723 POSTING_READ(DSPCNTR(plane));
4724
Daniel Vetter94352cf2012-07-05 22:51:56 +02004725 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004726
4727 intel_update_watermarks(dev);
4728
Eric Anholtf564048e2011-03-30 13:01:02 -07004729 return ret;
4730}
4731
Keith Packard9fb526d2011-09-26 22:24:57 -07004732/*
4733 * Initialize reference clocks when the driver loads
4734 */
4735void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004736{
4737 struct drm_i915_private *dev_priv = dev->dev_private;
4738 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004739 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004740 u32 temp;
4741 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004742 bool has_cpu_edp = false;
4743 bool has_pch_edp = false;
4744 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004745 bool has_ck505 = false;
4746 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004747
4748 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004749 list_for_each_entry(encoder, &mode_config->encoder_list,
4750 base.head) {
4751 switch (encoder->type) {
4752 case INTEL_OUTPUT_LVDS:
4753 has_panel = true;
4754 has_lvds = true;
4755 break;
4756 case INTEL_OUTPUT_EDP:
4757 has_panel = true;
4758 if (intel_encoder_is_pch_edp(&encoder->base))
4759 has_pch_edp = true;
4760 else
4761 has_cpu_edp = true;
4762 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004763 }
4764 }
4765
Keith Packard99eb6a02011-09-26 14:29:12 -07004766 if (HAS_PCH_IBX(dev)) {
4767 has_ck505 = dev_priv->display_clock_mode;
4768 can_ssc = has_ck505;
4769 } else {
4770 has_ck505 = false;
4771 can_ssc = true;
4772 }
4773
4774 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4775 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4776 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004777
4778 /* Ironlake: try to setup display ref clock before DPLL
4779 * enabling. This is only under driver's control after
4780 * PCH B stepping, previous chipset stepping should be
4781 * ignoring this setting.
4782 */
4783 temp = I915_READ(PCH_DREF_CONTROL);
4784 /* Always enable nonspread source */
4785 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004786
Keith Packard99eb6a02011-09-26 14:29:12 -07004787 if (has_ck505)
4788 temp |= DREF_NONSPREAD_CK505_ENABLE;
4789 else
4790 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004791
Keith Packard199e5d72011-09-22 12:01:57 -07004792 if (has_panel) {
4793 temp &= ~DREF_SSC_SOURCE_MASK;
4794 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004795
Keith Packard199e5d72011-09-22 12:01:57 -07004796 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004797 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004798 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004799 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004800 } else
4801 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004802
4803 /* Get SSC going before enabling the outputs */
4804 I915_WRITE(PCH_DREF_CONTROL, temp);
4805 POSTING_READ(PCH_DREF_CONTROL);
4806 udelay(200);
4807
Jesse Barnes13d83a62011-08-03 12:59:20 -07004808 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4809
4810 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004811 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004812 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004813 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004814 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004815 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004816 else
4817 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004818 } else
4819 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4820
4821 I915_WRITE(PCH_DREF_CONTROL, temp);
4822 POSTING_READ(PCH_DREF_CONTROL);
4823 udelay(200);
4824 } else {
4825 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4826
4827 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4828
4829 /* Turn off CPU output */
4830 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4831
4832 I915_WRITE(PCH_DREF_CONTROL, temp);
4833 POSTING_READ(PCH_DREF_CONTROL);
4834 udelay(200);
4835
4836 /* Turn off the SSC source */
4837 temp &= ~DREF_SSC_SOURCE_MASK;
4838 temp |= DREF_SSC_SOURCE_DISABLE;
4839
4840 /* Turn off SSC1 */
4841 temp &= ~ DREF_SSC1_ENABLE;
4842
Jesse Barnes13d83a62011-08-03 12:59:20 -07004843 I915_WRITE(PCH_DREF_CONTROL, temp);
4844 POSTING_READ(PCH_DREF_CONTROL);
4845 udelay(200);
4846 }
4847}
4848
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004849static int ironlake_get_refclk(struct drm_crtc *crtc)
4850{
4851 struct drm_device *dev = crtc->dev;
4852 struct drm_i915_private *dev_priv = dev->dev_private;
4853 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004854 struct intel_encoder *edp_encoder = NULL;
4855 int num_connectors = 0;
4856 bool is_lvds = false;
4857
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004858 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004859 switch (encoder->type) {
4860 case INTEL_OUTPUT_LVDS:
4861 is_lvds = true;
4862 break;
4863 case INTEL_OUTPUT_EDP:
4864 edp_encoder = encoder;
4865 break;
4866 }
4867 num_connectors++;
4868 }
4869
4870 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4871 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4872 dev_priv->lvds_ssc_freq);
4873 return dev_priv->lvds_ssc_freq * 1000;
4874 }
4875
4876 return 120000;
4877}
4878
Paulo Zanonic8203562012-09-12 10:06:29 -03004879static void ironlake_set_pipeconf(struct drm_crtc *crtc,
4880 struct drm_display_mode *adjusted_mode,
4881 bool dither)
4882{
4883 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
4884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4885 int pipe = intel_crtc->pipe;
4886 uint32_t val;
4887
4888 val = I915_READ(PIPECONF(pipe));
4889
4890 val &= ~PIPE_BPC_MASK;
4891 switch (intel_crtc->bpp) {
4892 case 18:
4893 val |= PIPE_6BPC;
4894 break;
4895 case 24:
4896 val |= PIPE_8BPC;
4897 break;
4898 case 30:
4899 val |= PIPE_10BPC;
4900 break;
4901 case 36:
4902 val |= PIPE_12BPC;
4903 break;
4904 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03004905 /* Case prevented by intel_choose_pipe_bpp_dither. */
4906 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03004907 }
4908
4909 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
4910 if (dither)
4911 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
4912
4913 val &= ~PIPECONF_INTERLACE_MASK;
4914 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4915 val |= PIPECONF_INTERLACED_ILK;
4916 else
4917 val |= PIPECONF_PROGRESSIVE;
4918
4919 I915_WRITE(PIPECONF(pipe), val);
4920 POSTING_READ(PIPECONF(pipe));
4921}
4922
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004923static void haswell_set_pipeconf(struct drm_crtc *crtc,
4924 struct drm_display_mode *adjusted_mode,
4925 bool dither)
4926{
4927 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
4928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02004929 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004930 uint32_t val;
4931
Paulo Zanoni702e7a52012-10-23 18:29:59 -02004932 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004933
4934 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
4935 if (dither)
4936 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
4937
4938 val &= ~PIPECONF_INTERLACE_MASK_HSW;
4939 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4940 val |= PIPECONF_INTERLACED_ILK;
4941 else
4942 val |= PIPECONF_PROGRESSIVE;
4943
Paulo Zanoni702e7a52012-10-23 18:29:59 -02004944 I915_WRITE(PIPECONF(cpu_transcoder), val);
4945 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004946}
4947
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03004948static bool ironlake_compute_clocks(struct drm_crtc *crtc,
4949 struct drm_display_mode *adjusted_mode,
4950 intel_clock_t *clock,
4951 bool *has_reduced_clock,
4952 intel_clock_t *reduced_clock)
4953{
4954 struct drm_device *dev = crtc->dev;
4955 struct drm_i915_private *dev_priv = dev->dev_private;
4956 struct intel_encoder *intel_encoder;
4957 int refclk;
4958 const intel_limit_t *limit;
4959 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
4960
4961 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4962 switch (intel_encoder->type) {
4963 case INTEL_OUTPUT_LVDS:
4964 is_lvds = true;
4965 break;
4966 case INTEL_OUTPUT_SDVO:
4967 case INTEL_OUTPUT_HDMI:
4968 is_sdvo = true;
4969 if (intel_encoder->needs_tv_clock)
4970 is_tv = true;
4971 break;
4972 case INTEL_OUTPUT_TVOUT:
4973 is_tv = true;
4974 break;
4975 }
4976 }
4977
4978 refclk = ironlake_get_refclk(crtc);
4979
4980 /*
4981 * Returns a set of divisors for the desired target clock with the given
4982 * refclk, or FALSE. The returned values represent the clock equation:
4983 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4984 */
4985 limit = intel_limit(crtc, refclk);
4986 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4987 clock);
4988 if (!ret)
4989 return false;
4990
4991 if (is_lvds && dev_priv->lvds_downclock_avail) {
4992 /*
4993 * Ensure we match the reduced clock's P to the target clock.
4994 * If the clocks don't match, we can't switch the display clock
4995 * by using the FP0/FP1. In such case we will disable the LVDS
4996 * downclock feature.
4997 */
4998 *has_reduced_clock = limit->find_pll(limit, crtc,
4999 dev_priv->lvds_downclock,
5000 refclk,
5001 clock,
5002 reduced_clock);
5003 }
5004
5005 if (is_sdvo && is_tv)
5006 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5007
5008 return true;
5009}
5010
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005011static void ironlake_set_m_n(struct drm_crtc *crtc,
5012 struct drm_display_mode *mode,
5013 struct drm_display_mode *adjusted_mode)
5014{
5015 struct drm_device *dev = crtc->dev;
5016 struct drm_i915_private *dev_priv = dev->dev_private;
5017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005018 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005019 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
5020 struct fdi_m_n m_n = {0};
5021 int target_clock, pixel_multiplier, lane, link_bw;
5022 bool is_dp = false, is_cpu_edp = false;
5023
5024 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5025 switch (intel_encoder->type) {
5026 case INTEL_OUTPUT_DISPLAYPORT:
5027 is_dp = true;
5028 break;
5029 case INTEL_OUTPUT_EDP:
5030 is_dp = true;
5031 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5032 is_cpu_edp = true;
5033 edp_encoder = intel_encoder;
5034 break;
5035 }
5036 }
5037
5038 /* FDI link */
5039 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5040 lane = 0;
5041 /* CPU eDP doesn't require FDI link, so just set DP M/N
5042 according to current link config */
5043 if (is_cpu_edp) {
5044 intel_edp_link_config(edp_encoder, &lane, &link_bw);
5045 } else {
5046 /* FDI is a binary signal running at ~2.7GHz, encoding
5047 * each output octet as 10 bits. The actual frequency
5048 * is stored as a divider into a 100MHz clock, and the
5049 * mode pixel clock is stored in units of 1KHz.
5050 * Hence the bw of each lane in terms of the mode signal
5051 * is:
5052 */
5053 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5054 }
5055
5056 /* [e]DP over FDI requires target mode clock instead of link clock. */
5057 if (edp_encoder)
5058 target_clock = intel_edp_target_clock(edp_encoder, mode);
5059 else if (is_dp)
5060 target_clock = mode->clock;
5061 else
5062 target_clock = adjusted_mode->clock;
5063
5064 if (!lane) {
5065 /*
5066 * Account for spread spectrum to avoid
5067 * oversubscribing the link. Max center spread
5068 * is 2.5%; use 5% for safety's sake.
5069 */
5070 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
5071 lane = bps / (link_bw * 8) + 1;
5072 }
5073
5074 intel_crtc->fdi_lanes = lane;
5075
5076 if (pixel_multiplier > 1)
5077 link_bw *= pixel_multiplier;
5078 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5079 &m_n);
5080
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005081 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5082 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5083 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5084 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005085}
5086
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005087static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5088 struct drm_display_mode *adjusted_mode,
5089 intel_clock_t *clock, u32 fp)
5090{
5091 struct drm_crtc *crtc = &intel_crtc->base;
5092 struct drm_device *dev = crtc->dev;
5093 struct drm_i915_private *dev_priv = dev->dev_private;
5094 struct intel_encoder *intel_encoder;
5095 uint32_t dpll;
5096 int factor, pixel_multiplier, num_connectors = 0;
5097 bool is_lvds = false, is_sdvo = false, is_tv = false;
5098 bool is_dp = false, is_cpu_edp = false;
5099
5100 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5101 switch (intel_encoder->type) {
5102 case INTEL_OUTPUT_LVDS:
5103 is_lvds = true;
5104 break;
5105 case INTEL_OUTPUT_SDVO:
5106 case INTEL_OUTPUT_HDMI:
5107 is_sdvo = true;
5108 if (intel_encoder->needs_tv_clock)
5109 is_tv = true;
5110 break;
5111 case INTEL_OUTPUT_TVOUT:
5112 is_tv = true;
5113 break;
5114 case INTEL_OUTPUT_DISPLAYPORT:
5115 is_dp = true;
5116 break;
5117 case INTEL_OUTPUT_EDP:
5118 is_dp = true;
5119 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5120 is_cpu_edp = true;
5121 break;
5122 }
5123
5124 num_connectors++;
5125 }
5126
5127 /* Enable autotuning of the PLL clock (if permissible) */
5128 factor = 21;
5129 if (is_lvds) {
5130 if ((intel_panel_use_ssc(dev_priv) &&
5131 dev_priv->lvds_ssc_freq == 100) ||
5132 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5133 factor = 25;
5134 } else if (is_sdvo && is_tv)
5135 factor = 20;
5136
5137 if (clock->m < factor * clock->n)
5138 fp |= FP_CB_TUNE;
5139
5140 dpll = 0;
5141
5142 if (is_lvds)
5143 dpll |= DPLLB_MODE_LVDS;
5144 else
5145 dpll |= DPLLB_MODE_DAC_SERIAL;
5146 if (is_sdvo) {
5147 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5148 if (pixel_multiplier > 1) {
5149 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5150 }
5151 dpll |= DPLL_DVO_HIGH_SPEED;
5152 }
5153 if (is_dp && !is_cpu_edp)
5154 dpll |= DPLL_DVO_HIGH_SPEED;
5155
5156 /* compute bitmask from p1 value */
5157 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5158 /* also FPA1 */
5159 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5160
5161 switch (clock->p2) {
5162 case 5:
5163 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5164 break;
5165 case 7:
5166 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5167 break;
5168 case 10:
5169 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5170 break;
5171 case 14:
5172 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5173 break;
5174 }
5175
5176 if (is_sdvo && is_tv)
5177 dpll |= PLL_REF_INPUT_TVCLKINBC;
5178 else if (is_tv)
5179 /* XXX: just matching BIOS for now */
5180 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5181 dpll |= 3;
5182 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5183 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5184 else
5185 dpll |= PLL_REF_INPUT_DREFCLK;
5186
5187 return dpll;
5188}
5189
Eric Anholtf564048e2011-03-30 13:01:02 -07005190static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5191 struct drm_display_mode *mode,
5192 struct drm_display_mode *adjusted_mode,
5193 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005194 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005195{
5196 struct drm_device *dev = crtc->dev;
5197 struct drm_i915_private *dev_priv = dev->dev_private;
5198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5199 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005200 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005201 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005202 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005203 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005204 bool ok, has_reduced_clock = false;
5205 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005206 struct intel_encoder *encoder;
Eric Anholtfae14982011-03-30 13:01:09 -07005207 u32 temp;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005208 int ret;
Jesse Barnes5a354202011-06-24 12:19:22 -07005209 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08005210
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005211 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005212 switch (encoder->type) {
5213 case INTEL_OUTPUT_LVDS:
5214 is_lvds = true;
5215 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005216 case INTEL_OUTPUT_DISPLAYPORT:
5217 is_dp = true;
5218 break;
5219 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005220 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005221 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005222 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005223 break;
5224 }
5225
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005226 num_connectors++;
5227 }
5228
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005229 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5230 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5231
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005232 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5233 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005234 if (!ok) {
5235 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5236 return -EINVAL;
5237 }
5238
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005239 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005240 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005241
Eric Anholt8febb292011-03-30 13:01:07 -07005242 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005243 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5244 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005245 if (is_lvds && dev_priv->lvds_dither)
5246 dither = true;
Eric Anholt8febb292011-03-30 13:01:07 -07005247
Eric Anholta07d6782011-03-30 13:01:08 -07005248 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5249 if (has_reduced_clock)
5250 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5251 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005252
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005253 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005254
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005255 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005256 drm_mode_debug_printmodeline(mode);
5257
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005258 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5259 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005260 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005261
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005262 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5263 if (pll == NULL) {
5264 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5265 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005266 return -EINVAL;
5267 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005268 } else
5269 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005270
5271 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5272 * This is an exception to the general rule that mode_set doesn't turn
5273 * things on.
5274 */
5275 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005276 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005277 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005278 if (HAS_PCH_CPT(dev)) {
5279 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005280 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005281 } else {
5282 if (pipe == 1)
5283 temp |= LVDS_PIPEB_SELECT;
5284 else
5285 temp &= ~LVDS_PIPEB_SELECT;
5286 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005287
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005288 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005289 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005290 /* Set the B0-B3 data pairs corresponding to whether we're going to
5291 * set the DPLLs for dual-channel mode or not.
5292 */
5293 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005294 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005295 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005296 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005297
5298 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5299 * appropriately here, but we need to look more thoroughly into how
5300 * panels behave in the two modes.
5301 */
Chris Wilson284d5df2012-04-14 17:41:59 +01005302 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08005303 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005304 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005305 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005306 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07005307 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005308 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005309
Jesse Barnese3aef172012-04-10 11:58:03 -07005310 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005311 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005312 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005313 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005314 I915_WRITE(TRANSDATA_M1(pipe), 0);
5315 I915_WRITE(TRANSDATA_N1(pipe), 0);
5316 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5317 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005318 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005319
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005320 if (intel_crtc->pch_pll) {
5321 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005322
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005323 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005324 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005325 udelay(150);
5326
Eric Anholt8febb292011-03-30 13:01:07 -07005327 /* The pixel multiplier can only be updated once the
5328 * DPLL is enabled and the clocks are stable.
5329 *
5330 * So write it again.
5331 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005332 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005333 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005334
Chris Wilson5eddb702010-09-11 13:48:45 +01005335 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005336 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005337 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005338 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005339 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005340 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005341 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005342 }
5343 }
5344
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005345 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005346
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005347 ironlake_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005348
Jesse Barnese3aef172012-04-10 11:58:03 -07005349 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005350 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005351
Paulo Zanonic8203562012-09-12 10:06:29 -03005352 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005353
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005354 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005355
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005356 /* Set up the display plane register */
5357 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005358 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005359
Daniel Vetter94352cf2012-07-05 22:51:56 +02005360 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005361
5362 intel_update_watermarks(dev);
5363
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005364 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5365
Chris Wilson1f803ee2009-06-06 09:45:59 +01005366 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005367}
5368
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005369static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5370 struct drm_display_mode *mode,
5371 struct drm_display_mode *adjusted_mode,
5372 int x, int y,
5373 struct drm_framebuffer *fb)
5374{
5375 struct drm_device *dev = crtc->dev;
5376 struct drm_i915_private *dev_priv = dev->dev_private;
5377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5378 int pipe = intel_crtc->pipe;
5379 int plane = intel_crtc->plane;
5380 int num_connectors = 0;
5381 intel_clock_t clock, reduced_clock;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005382 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005383 bool ok, has_reduced_clock = false;
5384 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5385 struct intel_encoder *encoder;
5386 u32 temp;
5387 int ret;
5388 bool dither;
5389
5390 for_each_encoder_on_crtc(dev, crtc, encoder) {
5391 switch (encoder->type) {
5392 case INTEL_OUTPUT_LVDS:
5393 is_lvds = true;
5394 break;
5395 case INTEL_OUTPUT_DISPLAYPORT:
5396 is_dp = true;
5397 break;
5398 case INTEL_OUTPUT_EDP:
5399 is_dp = true;
5400 if (!intel_encoder_is_pch_edp(&encoder->base))
5401 is_cpu_edp = true;
5402 break;
5403 }
5404
5405 num_connectors++;
5406 }
5407
Paulo Zanonia5c961d2012-10-24 15:59:34 -02005408 if (is_cpu_edp)
5409 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5410 else
5411 intel_crtc->cpu_transcoder = pipe;
5412
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005413 /* We are not sure yet this won't happen. */
5414 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5415 INTEL_PCH_TYPE(dev));
5416
5417 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5418 num_connectors, pipe_name(pipe));
5419
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005420 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005421 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5422
5423 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5424
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005425 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5426 return -EINVAL;
5427
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005428 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5429 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5430 &has_reduced_clock,
5431 &reduced_clock);
5432 if (!ok) {
5433 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5434 return -EINVAL;
5435 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005436 }
5437
5438 /* Ensure that the cursor is valid for the new mode before changing... */
5439 intel_crtc_update_cursor(crtc, true);
5440
5441 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005442 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5443 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005444 if (is_lvds && dev_priv->lvds_dither)
5445 dither = true;
5446
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005447 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5448 drm_mode_debug_printmodeline(mode);
5449
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005450 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5451 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5452 if (has_reduced_clock)
5453 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5454 reduced_clock.m2;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005455
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005456 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock,
5457 fp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005458
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005459 /* CPU eDP is the only output that doesn't need a PCH PLL of its
5460 * own on pre-Haswell/LPT generation */
5461 if (!is_cpu_edp) {
5462 struct intel_pch_pll *pll;
5463
5464 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5465 if (pll == NULL) {
5466 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5467 pipe);
5468 return -EINVAL;
5469 }
5470 } else
5471 intel_put_pch_pll(intel_crtc);
5472
5473 /* The LVDS pin pair needs to be on before the DPLLs are
5474 * enabled. This is an exception to the general rule that
5475 * mode_set doesn't turn things on.
5476 */
5477 if (is_lvds) {
5478 temp = I915_READ(PCH_LVDS);
5479 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5480 if (HAS_PCH_CPT(dev)) {
5481 temp &= ~PORT_TRANS_SEL_MASK;
5482 temp |= PORT_TRANS_SEL_CPT(pipe);
5483 } else {
5484 if (pipe == 1)
5485 temp |= LVDS_PIPEB_SELECT;
5486 else
5487 temp &= ~LVDS_PIPEB_SELECT;
5488 }
5489
5490 /* set the corresponsding LVDS_BORDER bit */
5491 temp |= dev_priv->lvds_border_bits;
5492 /* Set the B0-B3 data pairs corresponding to whether
5493 * we're going to set the DPLLs for dual-channel mode or
5494 * not.
5495 */
5496 if (clock.p2 == 7)
5497 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005498 else
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005499 temp &= ~(LVDS_B0B3_POWER_UP |
5500 LVDS_CLKB_POWER_UP);
5501
5502 /* It would be nice to set 24 vs 18-bit mode
5503 * (LVDS_A3_POWER_UP) appropriately here, but we need to
5504 * look more thoroughly into how panels behave in the
5505 * two modes.
5506 */
5507 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5508 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5509 temp |= LVDS_HSYNC_POLARITY;
5510 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5511 temp |= LVDS_VSYNC_POLARITY;
5512 I915_WRITE(PCH_LVDS, temp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005513 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005514 }
5515
5516 if (is_dp && !is_cpu_edp) {
5517 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5518 } else {
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005519 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5520 /* For non-DP output, clear any trans DP clock recovery
5521 * setting.*/
5522 I915_WRITE(TRANSDATA_M1(pipe), 0);
5523 I915_WRITE(TRANSDATA_N1(pipe), 0);
5524 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5525 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5526 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005527 }
5528
5529 intel_crtc->lowfreq_avail = false;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005530 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5531 if (intel_crtc->pch_pll) {
5532 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5533
5534 /* Wait for the clocks to stabilize. */
5535 POSTING_READ(intel_crtc->pch_pll->pll_reg);
5536 udelay(150);
5537
5538 /* The pixel multiplier can only be updated once the
5539 * DPLL is enabled and the clocks are stable.
5540 *
5541 * So write it again.
5542 */
5543 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5544 }
5545
5546 if (intel_crtc->pch_pll) {
5547 if (is_lvds && has_reduced_clock && i915_powersave) {
5548 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5549 intel_crtc->lowfreq_avail = true;
5550 } else {
5551 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5552 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005553 }
5554 }
5555
5556 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5557
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005558 if (!is_dp || is_cpu_edp)
5559 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005560
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005561 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5562 if (is_cpu_edp)
5563 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005564
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005565 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005566
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005567 /* Set up the display plane register */
5568 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5569 POSTING_READ(DSPCNTR(plane));
5570
5571 ret = intel_pipe_set_base(crtc, x, y, fb);
5572
5573 intel_update_watermarks(dev);
5574
5575 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5576
5577 return ret;
5578}
5579
Eric Anholtf564048e2011-03-30 13:01:02 -07005580static int intel_crtc_mode_set(struct drm_crtc *crtc,
5581 struct drm_display_mode *mode,
5582 struct drm_display_mode *adjusted_mode,
5583 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005584 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005585{
5586 struct drm_device *dev = crtc->dev;
5587 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5589 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005590 int ret;
5591
Eric Anholt0b701d22011-03-30 13:01:03 -07005592 drm_vblank_pre_modeset(dev, pipe);
5593
Eric Anholtf564048e2011-03-30 13:01:02 -07005594 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005595 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005596 drm_vblank_post_modeset(dev, pipe);
5597
5598 return ret;
5599}
5600
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005601static bool intel_eld_uptodate(struct drm_connector *connector,
5602 int reg_eldv, uint32_t bits_eldv,
5603 int reg_elda, uint32_t bits_elda,
5604 int reg_edid)
5605{
5606 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5607 uint8_t *eld = connector->eld;
5608 uint32_t i;
5609
5610 i = I915_READ(reg_eldv);
5611 i &= bits_eldv;
5612
5613 if (!eld[0])
5614 return !i;
5615
5616 if (!i)
5617 return false;
5618
5619 i = I915_READ(reg_elda);
5620 i &= ~bits_elda;
5621 I915_WRITE(reg_elda, i);
5622
5623 for (i = 0; i < eld[2]; i++)
5624 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5625 return false;
5626
5627 return true;
5628}
5629
Wu Fengguange0dac652011-09-05 14:25:34 +08005630static void g4x_write_eld(struct drm_connector *connector,
5631 struct drm_crtc *crtc)
5632{
5633 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5634 uint8_t *eld = connector->eld;
5635 uint32_t eldv;
5636 uint32_t len;
5637 uint32_t i;
5638
5639 i = I915_READ(G4X_AUD_VID_DID);
5640
5641 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5642 eldv = G4X_ELDV_DEVCL_DEVBLC;
5643 else
5644 eldv = G4X_ELDV_DEVCTG;
5645
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005646 if (intel_eld_uptodate(connector,
5647 G4X_AUD_CNTL_ST, eldv,
5648 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5649 G4X_HDMIW_HDMIEDID))
5650 return;
5651
Wu Fengguange0dac652011-09-05 14:25:34 +08005652 i = I915_READ(G4X_AUD_CNTL_ST);
5653 i &= ~(eldv | G4X_ELD_ADDR);
5654 len = (i >> 9) & 0x1f; /* ELD buffer size */
5655 I915_WRITE(G4X_AUD_CNTL_ST, i);
5656
5657 if (!eld[0])
5658 return;
5659
5660 len = min_t(uint8_t, eld[2], len);
5661 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5662 for (i = 0; i < len; i++)
5663 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5664
5665 i = I915_READ(G4X_AUD_CNTL_ST);
5666 i |= eldv;
5667 I915_WRITE(G4X_AUD_CNTL_ST, i);
5668}
5669
Wang Xingchao83358c852012-08-16 22:43:37 +08005670static void haswell_write_eld(struct drm_connector *connector,
5671 struct drm_crtc *crtc)
5672{
5673 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5674 uint8_t *eld = connector->eld;
5675 struct drm_device *dev = crtc->dev;
5676 uint32_t eldv;
5677 uint32_t i;
5678 int len;
5679 int pipe = to_intel_crtc(crtc)->pipe;
5680 int tmp;
5681
5682 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5683 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5684 int aud_config = HSW_AUD_CFG(pipe);
5685 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5686
5687
5688 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5689
5690 /* Audio output enable */
5691 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5692 tmp = I915_READ(aud_cntrl_st2);
5693 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5694 I915_WRITE(aud_cntrl_st2, tmp);
5695
5696 /* Wait for 1 vertical blank */
5697 intel_wait_for_vblank(dev, pipe);
5698
5699 /* Set ELD valid state */
5700 tmp = I915_READ(aud_cntrl_st2);
5701 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5702 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5703 I915_WRITE(aud_cntrl_st2, tmp);
5704 tmp = I915_READ(aud_cntrl_st2);
5705 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5706
5707 /* Enable HDMI mode */
5708 tmp = I915_READ(aud_config);
5709 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5710 /* clear N_programing_enable and N_value_index */
5711 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5712 I915_WRITE(aud_config, tmp);
5713
5714 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5715
5716 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5717
5718 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5719 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5720 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5721 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5722 } else
5723 I915_WRITE(aud_config, 0);
5724
5725 if (intel_eld_uptodate(connector,
5726 aud_cntrl_st2, eldv,
5727 aud_cntl_st, IBX_ELD_ADDRESS,
5728 hdmiw_hdmiedid))
5729 return;
5730
5731 i = I915_READ(aud_cntrl_st2);
5732 i &= ~eldv;
5733 I915_WRITE(aud_cntrl_st2, i);
5734
5735 if (!eld[0])
5736 return;
5737
5738 i = I915_READ(aud_cntl_st);
5739 i &= ~IBX_ELD_ADDRESS;
5740 I915_WRITE(aud_cntl_st, i);
5741 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5742 DRM_DEBUG_DRIVER("port num:%d\n", i);
5743
5744 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5745 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5746 for (i = 0; i < len; i++)
5747 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5748
5749 i = I915_READ(aud_cntrl_st2);
5750 i |= eldv;
5751 I915_WRITE(aud_cntrl_st2, i);
5752
5753}
5754
Wu Fengguange0dac652011-09-05 14:25:34 +08005755static void ironlake_write_eld(struct drm_connector *connector,
5756 struct drm_crtc *crtc)
5757{
5758 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5759 uint8_t *eld = connector->eld;
5760 uint32_t eldv;
5761 uint32_t i;
5762 int len;
5763 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005764 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08005765 int aud_cntl_st;
5766 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08005767 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08005768
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08005769 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005770 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
5771 aud_config = IBX_AUD_CFG(pipe);
5772 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005773 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005774 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005775 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
5776 aud_config = CPT_AUD_CFG(pipe);
5777 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005778 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005779 }
5780
Wang Xingchao9b138a82012-08-09 16:52:18 +08005781 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08005782
5783 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08005784 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08005785 if (!i) {
5786 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5787 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005788 eldv = IBX_ELD_VALIDB;
5789 eldv |= IBX_ELD_VALIDB << 4;
5790 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08005791 } else {
5792 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005793 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08005794 }
5795
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005796 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5797 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5798 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06005799 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5800 } else
5801 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005802
5803 if (intel_eld_uptodate(connector,
5804 aud_cntrl_st2, eldv,
5805 aud_cntl_st, IBX_ELD_ADDRESS,
5806 hdmiw_hdmiedid))
5807 return;
5808
Wu Fengguange0dac652011-09-05 14:25:34 +08005809 i = I915_READ(aud_cntrl_st2);
5810 i &= ~eldv;
5811 I915_WRITE(aud_cntrl_st2, i);
5812
5813 if (!eld[0])
5814 return;
5815
Wu Fengguange0dac652011-09-05 14:25:34 +08005816 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005817 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08005818 I915_WRITE(aud_cntl_st, i);
5819
5820 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5821 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5822 for (i = 0; i < len; i++)
5823 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5824
5825 i = I915_READ(aud_cntrl_st2);
5826 i |= eldv;
5827 I915_WRITE(aud_cntrl_st2, i);
5828}
5829
5830void intel_write_eld(struct drm_encoder *encoder,
5831 struct drm_display_mode *mode)
5832{
5833 struct drm_crtc *crtc = encoder->crtc;
5834 struct drm_connector *connector;
5835 struct drm_device *dev = encoder->dev;
5836 struct drm_i915_private *dev_priv = dev->dev_private;
5837
5838 connector = drm_select_eld(encoder, mode);
5839 if (!connector)
5840 return;
5841
5842 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5843 connector->base.id,
5844 drm_get_connector_name(connector),
5845 connector->encoder->base.id,
5846 drm_get_encoder_name(connector->encoder));
5847
5848 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5849
5850 if (dev_priv->display.write_eld)
5851 dev_priv->display.write_eld(connector, crtc);
5852}
5853
Jesse Barnes79e53942008-11-07 14:24:08 -08005854/** Loads the palette/gamma unit for the CRTC with the prepared values */
5855void intel_crtc_load_lut(struct drm_crtc *crtc)
5856{
5857 struct drm_device *dev = crtc->dev;
5858 struct drm_i915_private *dev_priv = dev->dev_private;
5859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005860 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005861 int i;
5862
5863 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00005864 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08005865 return;
5866
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005867 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005868 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005869 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005870
Jesse Barnes79e53942008-11-07 14:24:08 -08005871 for (i = 0; i < 256; i++) {
5872 I915_WRITE(palreg + 4 * i,
5873 (intel_crtc->lut_r[i] << 16) |
5874 (intel_crtc->lut_g[i] << 8) |
5875 intel_crtc->lut_b[i]);
5876 }
5877}
5878
Chris Wilson560b85b2010-08-07 11:01:38 +01005879static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5880{
5881 struct drm_device *dev = crtc->dev;
5882 struct drm_i915_private *dev_priv = dev->dev_private;
5883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5884 bool visible = base != 0;
5885 u32 cntl;
5886
5887 if (intel_crtc->cursor_visible == visible)
5888 return;
5889
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005890 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005891 if (visible) {
5892 /* On these chipsets we can only modify the base whilst
5893 * the cursor is disabled.
5894 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005895 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005896
5897 cntl &= ~(CURSOR_FORMAT_MASK);
5898 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5899 cntl |= CURSOR_ENABLE |
5900 CURSOR_GAMMA_ENABLE |
5901 CURSOR_FORMAT_ARGB;
5902 } else
5903 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005904 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005905
5906 intel_crtc->cursor_visible = visible;
5907}
5908
5909static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5910{
5911 struct drm_device *dev = crtc->dev;
5912 struct drm_i915_private *dev_priv = dev->dev_private;
5913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5914 int pipe = intel_crtc->pipe;
5915 bool visible = base != 0;
5916
5917 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005918 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005919 if (base) {
5920 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5921 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5922 cntl |= pipe << 28; /* Connect to correct pipe */
5923 } else {
5924 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5925 cntl |= CURSOR_MODE_DISABLE;
5926 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005927 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005928
5929 intel_crtc->cursor_visible = visible;
5930 }
5931 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005932 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005933}
5934
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005935static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
5936{
5937 struct drm_device *dev = crtc->dev;
5938 struct drm_i915_private *dev_priv = dev->dev_private;
5939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5940 int pipe = intel_crtc->pipe;
5941 bool visible = base != 0;
5942
5943 if (intel_crtc->cursor_visible != visible) {
5944 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
5945 if (base) {
5946 cntl &= ~CURSOR_MODE;
5947 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5948 } else {
5949 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5950 cntl |= CURSOR_MODE_DISABLE;
5951 }
5952 I915_WRITE(CURCNTR_IVB(pipe), cntl);
5953
5954 intel_crtc->cursor_visible = visible;
5955 }
5956 /* and commit changes on next vblank */
5957 I915_WRITE(CURBASE_IVB(pipe), base);
5958}
5959
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005960/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005961static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5962 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005963{
5964 struct drm_device *dev = crtc->dev;
5965 struct drm_i915_private *dev_priv = dev->dev_private;
5966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5967 int pipe = intel_crtc->pipe;
5968 int x = intel_crtc->cursor_x;
5969 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005970 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005971 bool visible;
5972
5973 pos = 0;
5974
Chris Wilson6b383a72010-09-13 13:54:26 +01005975 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005976 base = intel_crtc->cursor_addr;
5977 if (x > (int) crtc->fb->width)
5978 base = 0;
5979
5980 if (y > (int) crtc->fb->height)
5981 base = 0;
5982 } else
5983 base = 0;
5984
5985 if (x < 0) {
5986 if (x + intel_crtc->cursor_width < 0)
5987 base = 0;
5988
5989 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5990 x = -x;
5991 }
5992 pos |= x << CURSOR_X_SHIFT;
5993
5994 if (y < 0) {
5995 if (y + intel_crtc->cursor_height < 0)
5996 base = 0;
5997
5998 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5999 y = -y;
6000 }
6001 pos |= y << CURSOR_Y_SHIFT;
6002
6003 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006004 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006005 return;
6006
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006007 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006008 I915_WRITE(CURPOS_IVB(pipe), pos);
6009 ivb_update_cursor(crtc, base);
6010 } else {
6011 I915_WRITE(CURPOS(pipe), pos);
6012 if (IS_845G(dev) || IS_I865G(dev))
6013 i845_update_cursor(crtc, base);
6014 else
6015 i9xx_update_cursor(crtc, base);
6016 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006017}
6018
Jesse Barnes79e53942008-11-07 14:24:08 -08006019static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006020 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006021 uint32_t handle,
6022 uint32_t width, uint32_t height)
6023{
6024 struct drm_device *dev = crtc->dev;
6025 struct drm_i915_private *dev_priv = dev->dev_private;
6026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006027 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006028 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006029 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006030
Jesse Barnes79e53942008-11-07 14:24:08 -08006031 /* if we want to turn off the cursor ignore width and height */
6032 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006033 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006034 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006035 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006036 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006037 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006038 }
6039
6040 /* Currently we only support 64x64 cursors */
6041 if (width != 64 || height != 64) {
6042 DRM_ERROR("we currently only support 64x64 cursors\n");
6043 return -EINVAL;
6044 }
6045
Chris Wilson05394f32010-11-08 19:18:58 +00006046 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006047 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006048 return -ENOENT;
6049
Chris Wilson05394f32010-11-08 19:18:58 +00006050 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006051 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006052 ret = -ENOMEM;
6053 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006054 }
6055
Dave Airlie71acb5e2008-12-30 20:31:46 +10006056 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006057 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006058 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006059 if (obj->tiling_mode) {
6060 DRM_ERROR("cursor cannot be tiled\n");
6061 ret = -EINVAL;
6062 goto fail_locked;
6063 }
6064
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006065 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006066 if (ret) {
6067 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006068 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006069 }
6070
Chris Wilsond9e86c02010-11-10 16:40:20 +00006071 ret = i915_gem_object_put_fence(obj);
6072 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006073 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006074 goto fail_unpin;
6075 }
6076
Chris Wilson05394f32010-11-08 19:18:58 +00006077 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006078 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006079 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006080 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006081 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6082 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006083 if (ret) {
6084 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006085 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006086 }
Chris Wilson05394f32010-11-08 19:18:58 +00006087 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006088 }
6089
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006090 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006091 I915_WRITE(CURSIZE, (height << 12) | width);
6092
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006093 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006094 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006095 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006096 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006097 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6098 } else
6099 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006100 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006101 }
Jesse Barnes80824002009-09-10 15:28:06 -07006102
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006103 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006104
6105 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006106 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006107 intel_crtc->cursor_width = width;
6108 intel_crtc->cursor_height = height;
6109
Chris Wilson6b383a72010-09-13 13:54:26 +01006110 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006111
Jesse Barnes79e53942008-11-07 14:24:08 -08006112 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006113fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006114 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006115fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006116 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006117fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006118 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006119 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006120}
6121
6122static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6123{
Jesse Barnes79e53942008-11-07 14:24:08 -08006124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006125
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006126 intel_crtc->cursor_x = x;
6127 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006128
Chris Wilson6b383a72010-09-13 13:54:26 +01006129 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006130
6131 return 0;
6132}
6133
6134/** Sets the color ramps on behalf of RandR */
6135void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6136 u16 blue, int regno)
6137{
6138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6139
6140 intel_crtc->lut_r[regno] = red >> 8;
6141 intel_crtc->lut_g[regno] = green >> 8;
6142 intel_crtc->lut_b[regno] = blue >> 8;
6143}
6144
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006145void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6146 u16 *blue, int regno)
6147{
6148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6149
6150 *red = intel_crtc->lut_r[regno] << 8;
6151 *green = intel_crtc->lut_g[regno] << 8;
6152 *blue = intel_crtc->lut_b[regno] << 8;
6153}
6154
Jesse Barnes79e53942008-11-07 14:24:08 -08006155static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006156 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006157{
James Simmons72034252010-08-03 01:33:19 +01006158 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006160
James Simmons72034252010-08-03 01:33:19 +01006161 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006162 intel_crtc->lut_r[i] = red[i] >> 8;
6163 intel_crtc->lut_g[i] = green[i] >> 8;
6164 intel_crtc->lut_b[i] = blue[i] >> 8;
6165 }
6166
6167 intel_crtc_load_lut(crtc);
6168}
6169
6170/**
6171 * Get a pipe with a simple mode set on it for doing load-based monitor
6172 * detection.
6173 *
6174 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006175 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006176 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006177 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006178 * configured for it. In the future, it could choose to temporarily disable
6179 * some outputs to free up a pipe for its use.
6180 *
6181 * \return crtc, or NULL if no pipes are available.
6182 */
6183
6184/* VESA 640x480x72Hz mode to set on the pipe */
6185static struct drm_display_mode load_detect_mode = {
6186 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6187 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6188};
6189
Chris Wilsond2dff872011-04-19 08:36:26 +01006190static struct drm_framebuffer *
6191intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006192 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006193 struct drm_i915_gem_object *obj)
6194{
6195 struct intel_framebuffer *intel_fb;
6196 int ret;
6197
6198 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6199 if (!intel_fb) {
6200 drm_gem_object_unreference_unlocked(&obj->base);
6201 return ERR_PTR(-ENOMEM);
6202 }
6203
6204 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6205 if (ret) {
6206 drm_gem_object_unreference_unlocked(&obj->base);
6207 kfree(intel_fb);
6208 return ERR_PTR(ret);
6209 }
6210
6211 return &intel_fb->base;
6212}
6213
6214static u32
6215intel_framebuffer_pitch_for_width(int width, int bpp)
6216{
6217 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6218 return ALIGN(pitch, 64);
6219}
6220
6221static u32
6222intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6223{
6224 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6225 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6226}
6227
6228static struct drm_framebuffer *
6229intel_framebuffer_create_for_mode(struct drm_device *dev,
6230 struct drm_display_mode *mode,
6231 int depth, int bpp)
6232{
6233 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006234 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006235
6236 obj = i915_gem_alloc_object(dev,
6237 intel_framebuffer_size_for_mode(mode, bpp));
6238 if (obj == NULL)
6239 return ERR_PTR(-ENOMEM);
6240
6241 mode_cmd.width = mode->hdisplay;
6242 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006243 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6244 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006245 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006246
6247 return intel_framebuffer_create(dev, &mode_cmd, obj);
6248}
6249
6250static struct drm_framebuffer *
6251mode_fits_in_fbdev(struct drm_device *dev,
6252 struct drm_display_mode *mode)
6253{
6254 struct drm_i915_private *dev_priv = dev->dev_private;
6255 struct drm_i915_gem_object *obj;
6256 struct drm_framebuffer *fb;
6257
6258 if (dev_priv->fbdev == NULL)
6259 return NULL;
6260
6261 obj = dev_priv->fbdev->ifb.obj;
6262 if (obj == NULL)
6263 return NULL;
6264
6265 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006266 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6267 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006268 return NULL;
6269
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006270 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006271 return NULL;
6272
6273 return fb;
6274}
6275
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006276bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006277 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006278 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006279{
6280 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006281 struct intel_encoder *intel_encoder =
6282 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006283 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006284 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006285 struct drm_crtc *crtc = NULL;
6286 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006287 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006288 int i = -1;
6289
Chris Wilsond2dff872011-04-19 08:36:26 +01006290 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6291 connector->base.id, drm_get_connector_name(connector),
6292 encoder->base.id, drm_get_encoder_name(encoder));
6293
Jesse Barnes79e53942008-11-07 14:24:08 -08006294 /*
6295 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006296 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006297 * - if the connector already has an assigned crtc, use it (but make
6298 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006299 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006300 * - try to find the first unused crtc that can drive this connector,
6301 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006302 */
6303
6304 /* See if we already have a CRTC for this connector */
6305 if (encoder->crtc) {
6306 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006307
Daniel Vetter24218aa2012-08-12 19:27:11 +02006308 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006309 old->load_detect_temp = false;
6310
6311 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006312 if (connector->dpms != DRM_MODE_DPMS_ON)
6313 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006314
Chris Wilson71731882011-04-19 23:10:58 +01006315 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006316 }
6317
6318 /* Find an unused one (if possible) */
6319 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6320 i++;
6321 if (!(encoder->possible_crtcs & (1 << i)))
6322 continue;
6323 if (!possible_crtc->enabled) {
6324 crtc = possible_crtc;
6325 break;
6326 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006327 }
6328
6329 /*
6330 * If we didn't find an unused CRTC, don't use any.
6331 */
6332 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006333 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6334 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006335 }
6336
Daniel Vetterfc303102012-07-09 10:40:58 +02006337 intel_encoder->new_crtc = to_intel_crtc(crtc);
6338 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006339
6340 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006341 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006342 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006343 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006344
Chris Wilson64927112011-04-20 07:25:26 +01006345 if (!mode)
6346 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006347
Chris Wilsond2dff872011-04-19 08:36:26 +01006348 /* We need a framebuffer large enough to accommodate all accesses
6349 * that the plane may generate whilst we perform load detection.
6350 * We can not rely on the fbcon either being present (we get called
6351 * during its initialisation to detect all boot displays, or it may
6352 * not even exist) or that it is large enough to satisfy the
6353 * requested mode.
6354 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006355 fb = mode_fits_in_fbdev(dev, mode);
6356 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006357 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006358 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6359 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006360 } else
6361 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006362 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006363 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter24218aa2012-08-12 19:27:11 +02006364 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006365 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006366
Daniel Vetter94352cf2012-07-05 22:51:56 +02006367 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006368 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006369 if (old->release_fb)
6370 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006371 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006372 }
Chris Wilson71731882011-04-19 23:10:58 +01006373
Jesse Barnes79e53942008-11-07 14:24:08 -08006374 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006375 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006376
Chris Wilson71731882011-04-19 23:10:58 +01006377 return true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006378fail:
6379 connector->encoder = NULL;
6380 encoder->crtc = NULL;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006381 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006382}
6383
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006384void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006385 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006386{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006387 struct intel_encoder *intel_encoder =
6388 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006389 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006390
Chris Wilsond2dff872011-04-19 08:36:26 +01006391 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6392 connector->base.id, drm_get_connector_name(connector),
6393 encoder->base.id, drm_get_encoder_name(encoder));
6394
Chris Wilson8261b192011-04-19 23:18:09 +01006395 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006396 struct drm_crtc *crtc = encoder->crtc;
6397
6398 to_intel_connector(connector)->new_encoder = NULL;
6399 intel_encoder->new_crtc = NULL;
6400 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006401
6402 if (old->release_fb)
6403 old->release_fb->funcs->destroy(old->release_fb);
6404
Chris Wilson0622a532011-04-21 09:32:11 +01006405 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006406 }
6407
Eric Anholtc751ce42010-03-25 11:48:48 -07006408 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006409 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6410 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006411}
6412
6413/* Returns the clock of the currently programmed mode of the given pipe. */
6414static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6415{
6416 struct drm_i915_private *dev_priv = dev->dev_private;
6417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6418 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006419 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006420 u32 fp;
6421 intel_clock_t clock;
6422
6423 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006424 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006425 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006426 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006427
6428 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006429 if (IS_PINEVIEW(dev)) {
6430 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6431 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006432 } else {
6433 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6434 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6435 }
6436
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006437 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006438 if (IS_PINEVIEW(dev))
6439 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6440 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006441 else
6442 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006443 DPLL_FPA01_P1_POST_DIV_SHIFT);
6444
6445 switch (dpll & DPLL_MODE_MASK) {
6446 case DPLLB_MODE_DAC_SERIAL:
6447 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6448 5 : 10;
6449 break;
6450 case DPLLB_MODE_LVDS:
6451 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6452 7 : 14;
6453 break;
6454 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006455 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006456 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6457 return 0;
6458 }
6459
6460 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006461 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006462 } else {
6463 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6464
6465 if (is_lvds) {
6466 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6467 DPLL_FPA01_P1_POST_DIV_SHIFT);
6468 clock.p2 = 14;
6469
6470 if ((dpll & PLL_REF_INPUT_MASK) ==
6471 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6472 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006473 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006474 } else
Shaohua Li21778322009-02-23 15:19:16 +08006475 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006476 } else {
6477 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6478 clock.p1 = 2;
6479 else {
6480 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6481 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6482 }
6483 if (dpll & PLL_P2_DIVIDE_BY_4)
6484 clock.p2 = 4;
6485 else
6486 clock.p2 = 2;
6487
Shaohua Li21778322009-02-23 15:19:16 +08006488 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006489 }
6490 }
6491
6492 /* XXX: It would be nice to validate the clocks, but we can't reuse
6493 * i830PllIsValid() because it relies on the xf86_config connector
6494 * configuration being accurate, which it isn't necessarily.
6495 */
6496
6497 return clock.dot;
6498}
6499
6500/** Returns the currently programmed mode of the given pipe. */
6501struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6502 struct drm_crtc *crtc)
6503{
Jesse Barnes548f2452011-02-17 10:40:53 -08006504 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006505 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006506 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006507 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006508 int htot = I915_READ(HTOTAL(cpu_transcoder));
6509 int hsync = I915_READ(HSYNC(cpu_transcoder));
6510 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6511 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006512
6513 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6514 if (!mode)
6515 return NULL;
6516
6517 mode->clock = intel_crtc_clock_get(dev, crtc);
6518 mode->hdisplay = (htot & 0xffff) + 1;
6519 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6520 mode->hsync_start = (hsync & 0xffff) + 1;
6521 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6522 mode->vdisplay = (vtot & 0xffff) + 1;
6523 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6524 mode->vsync_start = (vsync & 0xffff) + 1;
6525 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6526
6527 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006528
6529 return mode;
6530}
6531
Daniel Vetter3dec0092010-08-20 21:40:52 +02006532static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006533{
6534 struct drm_device *dev = crtc->dev;
6535 drm_i915_private_t *dev_priv = dev->dev_private;
6536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6537 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006538 int dpll_reg = DPLL(pipe);
6539 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006540
Eric Anholtbad720f2009-10-22 16:11:14 -07006541 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006542 return;
6543
6544 if (!dev_priv->lvds_downclock_avail)
6545 return;
6546
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006547 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006548 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006549 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006550
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006551 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006552
6553 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6554 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006555 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006556
Jesse Barnes652c3932009-08-17 13:31:43 -07006557 dpll = I915_READ(dpll_reg);
6558 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006559 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006560 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006561}
6562
6563static void intel_decrease_pllclock(struct drm_crtc *crtc)
6564{
6565 struct drm_device *dev = crtc->dev;
6566 drm_i915_private_t *dev_priv = dev->dev_private;
6567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006568
Eric Anholtbad720f2009-10-22 16:11:14 -07006569 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006570 return;
6571
6572 if (!dev_priv->lvds_downclock_avail)
6573 return;
6574
6575 /*
6576 * Since this is called by a timer, we should never get here in
6577 * the manual case.
6578 */
6579 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006580 int pipe = intel_crtc->pipe;
6581 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006582 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006583
Zhao Yakui44d98a62009-10-09 11:39:40 +08006584 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006585
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006586 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006587
Chris Wilson074b5e12012-05-02 12:07:06 +01006588 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006589 dpll |= DISPLAY_RATE_SELECT_FPA1;
6590 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006591 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006592 dpll = I915_READ(dpll_reg);
6593 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006594 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006595 }
6596
6597}
6598
Chris Wilsonf047e392012-07-21 12:31:41 +01006599void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006600{
Chris Wilsonf047e392012-07-21 12:31:41 +01006601 i915_update_gfx_val(dev->dev_private);
6602}
6603
6604void intel_mark_idle(struct drm_device *dev)
6605{
Chris Wilsonf047e392012-07-21 12:31:41 +01006606}
6607
6608void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6609{
6610 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006611 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006612
6613 if (!i915_powersave)
6614 return;
6615
Jesse Barnes652c3932009-08-17 13:31:43 -07006616 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006617 if (!crtc->fb)
6618 continue;
6619
Chris Wilsonf047e392012-07-21 12:31:41 +01006620 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6621 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006622 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006623}
6624
Chris Wilsonf047e392012-07-21 12:31:41 +01006625void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006626{
Chris Wilsonf047e392012-07-21 12:31:41 +01006627 struct drm_device *dev = obj->base.dev;
6628 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006629
Chris Wilsonf047e392012-07-21 12:31:41 +01006630 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006631 return;
6632
Jesse Barnes652c3932009-08-17 13:31:43 -07006633 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6634 if (!crtc->fb)
6635 continue;
6636
Chris Wilsonf047e392012-07-21 12:31:41 +01006637 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6638 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006639 }
6640}
6641
Jesse Barnes79e53942008-11-07 14:24:08 -08006642static void intel_crtc_destroy(struct drm_crtc *crtc)
6643{
6644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006645 struct drm_device *dev = crtc->dev;
6646 struct intel_unpin_work *work;
6647 unsigned long flags;
6648
6649 spin_lock_irqsave(&dev->event_lock, flags);
6650 work = intel_crtc->unpin_work;
6651 intel_crtc->unpin_work = NULL;
6652 spin_unlock_irqrestore(&dev->event_lock, flags);
6653
6654 if (work) {
6655 cancel_work_sync(&work->work);
6656 kfree(work);
6657 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006658
6659 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006660
Jesse Barnes79e53942008-11-07 14:24:08 -08006661 kfree(intel_crtc);
6662}
6663
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006664static void intel_unpin_work_fn(struct work_struct *__work)
6665{
6666 struct intel_unpin_work *work =
6667 container_of(__work, struct intel_unpin_work, work);
6668
6669 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006670 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006671 drm_gem_object_unreference(&work->pending_flip_obj->base);
6672 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006673
Chris Wilson7782de32011-07-08 12:22:41 +01006674 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006675 mutex_unlock(&work->dev->struct_mutex);
6676 kfree(work);
6677}
6678
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006679static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006680 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006681{
6682 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6684 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006685 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006686 struct drm_pending_vblank_event *e;
Daniel Vetter95cb1b02012-10-02 20:10:37 +02006687 struct timeval tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006688 unsigned long flags;
6689
6690 /* Ignore early vblank irqs */
6691 if (intel_crtc == NULL)
6692 return;
6693
6694 spin_lock_irqsave(&dev->event_lock, flags);
6695 work = intel_crtc->unpin_work;
6696 if (work == NULL || !work->pending) {
6697 spin_unlock_irqrestore(&dev->event_lock, flags);
6698 return;
6699 }
6700
6701 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006702
6703 if (work->event) {
6704 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006705 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006706
Mario Kleiner49b14a52010-12-09 07:00:07 +01006707 e->event.tv_sec = tvbl.tv_sec;
6708 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006709
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006710 list_add_tail(&e->base.link,
6711 &e->base.file_priv->event_list);
6712 wake_up_interruptible(&e->base.file_priv->event_wait);
6713 }
6714
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006715 drm_vblank_put(dev, intel_crtc->pipe);
6716
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006717 spin_unlock_irqrestore(&dev->event_lock, flags);
6718
Chris Wilson05394f32010-11-08 19:18:58 +00006719 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006720
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006721 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006722 &obj->pending_flip.counter);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006723
Chris Wilson5bb61642012-09-27 21:25:58 +01006724 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006725 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006726
6727 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006728}
6729
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006730void intel_finish_page_flip(struct drm_device *dev, int pipe)
6731{
6732 drm_i915_private_t *dev_priv = dev->dev_private;
6733 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6734
Mario Kleiner49b14a52010-12-09 07:00:07 +01006735 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006736}
6737
6738void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6739{
6740 drm_i915_private_t *dev_priv = dev->dev_private;
6741 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6742
Mario Kleiner49b14a52010-12-09 07:00:07 +01006743 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006744}
6745
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006746void intel_prepare_page_flip(struct drm_device *dev, int plane)
6747{
6748 drm_i915_private_t *dev_priv = dev->dev_private;
6749 struct intel_crtc *intel_crtc =
6750 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6751 unsigned long flags;
6752
6753 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006754 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006755 if ((++intel_crtc->unpin_work->pending) > 1)
6756 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006757 } else {
6758 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6759 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006760 spin_unlock_irqrestore(&dev->event_lock, flags);
6761}
6762
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006763static int intel_gen2_queue_flip(struct drm_device *dev,
6764 struct drm_crtc *crtc,
6765 struct drm_framebuffer *fb,
6766 struct drm_i915_gem_object *obj)
6767{
6768 struct drm_i915_private *dev_priv = dev->dev_private;
6769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006770 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006771 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006772 int ret;
6773
Daniel Vetter6d90c952012-04-26 23:28:05 +02006774 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006775 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006776 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006777
Daniel Vetter6d90c952012-04-26 23:28:05 +02006778 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006779 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006780 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006781
6782 /* Can't queue multiple flips, so wait for the previous
6783 * one to finish before executing the next.
6784 */
6785 if (intel_crtc->plane)
6786 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6787 else
6788 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006789 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6790 intel_ring_emit(ring, MI_NOOP);
6791 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6792 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6793 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006794 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006795 intel_ring_emit(ring, 0); /* aux display base address, unused */
6796 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006797 return 0;
6798
6799err_unpin:
6800 intel_unpin_fb_obj(obj);
6801err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006802 return ret;
6803}
6804
6805static int intel_gen3_queue_flip(struct drm_device *dev,
6806 struct drm_crtc *crtc,
6807 struct drm_framebuffer *fb,
6808 struct drm_i915_gem_object *obj)
6809{
6810 struct drm_i915_private *dev_priv = dev->dev_private;
6811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006812 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006813 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006814 int ret;
6815
Daniel Vetter6d90c952012-04-26 23:28:05 +02006816 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006817 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006818 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006819
Daniel Vetter6d90c952012-04-26 23:28:05 +02006820 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006821 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006822 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006823
6824 if (intel_crtc->plane)
6825 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6826 else
6827 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006828 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6829 intel_ring_emit(ring, MI_NOOP);
6830 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
6831 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6832 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006833 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006834 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006835
Daniel Vetter6d90c952012-04-26 23:28:05 +02006836 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006837 return 0;
6838
6839err_unpin:
6840 intel_unpin_fb_obj(obj);
6841err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006842 return ret;
6843}
6844
6845static int intel_gen4_queue_flip(struct drm_device *dev,
6846 struct drm_crtc *crtc,
6847 struct drm_framebuffer *fb,
6848 struct drm_i915_gem_object *obj)
6849{
6850 struct drm_i915_private *dev_priv = dev->dev_private;
6851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6852 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006853 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006854 int ret;
6855
Daniel Vetter6d90c952012-04-26 23:28:05 +02006856 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006857 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006858 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006859
Daniel Vetter6d90c952012-04-26 23:28:05 +02006860 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006861 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006862 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006863
6864 /* i965+ uses the linear or tiled offsets from the
6865 * Display Registers (which do not change across a page-flip)
6866 * so we need only reprogram the base address.
6867 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02006868 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6869 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6870 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006871 intel_ring_emit(ring,
6872 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
6873 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006874
6875 /* XXX Enabling the panel-fitter across page-flip is so far
6876 * untested on non-native modes, so ignore it for now.
6877 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6878 */
6879 pf = 0;
6880 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006881 intel_ring_emit(ring, pf | pipesrc);
6882 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006883 return 0;
6884
6885err_unpin:
6886 intel_unpin_fb_obj(obj);
6887err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006888 return ret;
6889}
6890
6891static int intel_gen6_queue_flip(struct drm_device *dev,
6892 struct drm_crtc *crtc,
6893 struct drm_framebuffer *fb,
6894 struct drm_i915_gem_object *obj)
6895{
6896 struct drm_i915_private *dev_priv = dev->dev_private;
6897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006898 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006899 uint32_t pf, pipesrc;
6900 int ret;
6901
Daniel Vetter6d90c952012-04-26 23:28:05 +02006902 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006903 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006904 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006905
Daniel Vetter6d90c952012-04-26 23:28:05 +02006906 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006907 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006908 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006909
Daniel Vetter6d90c952012-04-26 23:28:05 +02006910 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6911 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6912 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006913 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006914
Chris Wilson99d9acd2012-04-17 20:37:00 +01006915 /* Contrary to the suggestions in the documentation,
6916 * "Enable Panel Fitter" does not seem to be required when page
6917 * flipping with a non-native mode, and worse causes a normal
6918 * modeset to fail.
6919 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6920 */
6921 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006922 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006923 intel_ring_emit(ring, pf | pipesrc);
6924 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006925 return 0;
6926
6927err_unpin:
6928 intel_unpin_fb_obj(obj);
6929err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006930 return ret;
6931}
6932
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006933/*
6934 * On gen7 we currently use the blit ring because (in early silicon at least)
6935 * the render ring doesn't give us interrpts for page flip completion, which
6936 * means clients will hang after the first flip is queued. Fortunately the
6937 * blit ring generates interrupts properly, so use it instead.
6938 */
6939static int intel_gen7_queue_flip(struct drm_device *dev,
6940 struct drm_crtc *crtc,
6941 struct drm_framebuffer *fb,
6942 struct drm_i915_gem_object *obj)
6943{
6944 struct drm_i915_private *dev_priv = dev->dev_private;
6945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6946 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006947 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006948 int ret;
6949
6950 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6951 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006952 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006953
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006954 switch(intel_crtc->plane) {
6955 case PLANE_A:
6956 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
6957 break;
6958 case PLANE_B:
6959 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
6960 break;
6961 case PLANE_C:
6962 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
6963 break;
6964 default:
6965 WARN_ONCE(1, "unknown plane in flip command\n");
6966 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03006967 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006968 }
6969
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006970 ret = intel_ring_begin(ring, 4);
6971 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006972 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006973
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006974 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006975 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02006976 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006977 intel_ring_emit(ring, (MI_NOOP));
6978 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006979 return 0;
6980
6981err_unpin:
6982 intel_unpin_fb_obj(obj);
6983err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006984 return ret;
6985}
6986
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006987static int intel_default_queue_flip(struct drm_device *dev,
6988 struct drm_crtc *crtc,
6989 struct drm_framebuffer *fb,
6990 struct drm_i915_gem_object *obj)
6991{
6992 return -ENODEV;
6993}
6994
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006995static int intel_crtc_page_flip(struct drm_crtc *crtc,
6996 struct drm_framebuffer *fb,
6997 struct drm_pending_vblank_event *event)
6998{
6999 struct drm_device *dev = crtc->dev;
7000 struct drm_i915_private *dev_priv = dev->dev_private;
7001 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007002 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7004 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007005 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007006 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007007
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007008 /* Can't change pixel format via MI display flips. */
7009 if (fb->pixel_format != crtc->fb->pixel_format)
7010 return -EINVAL;
7011
7012 /*
7013 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7014 * Note that pitch changes could also affect these register.
7015 */
7016 if (INTEL_INFO(dev)->gen > 3 &&
7017 (fb->offsets[0] != crtc->fb->offsets[0] ||
7018 fb->pitches[0] != crtc->fb->pitches[0]))
7019 return -EINVAL;
7020
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007021 work = kzalloc(sizeof *work, GFP_KERNEL);
7022 if (work == NULL)
7023 return -ENOMEM;
7024
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007025 work->event = event;
7026 work->dev = crtc->dev;
7027 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007028 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007029 INIT_WORK(&work->work, intel_unpin_work_fn);
7030
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007031 ret = drm_vblank_get(dev, intel_crtc->pipe);
7032 if (ret)
7033 goto free_work;
7034
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007035 /* We borrow the event spin lock for protecting unpin_work */
7036 spin_lock_irqsave(&dev->event_lock, flags);
7037 if (intel_crtc->unpin_work) {
7038 spin_unlock_irqrestore(&dev->event_lock, flags);
7039 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007040 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007041
7042 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007043 return -EBUSY;
7044 }
7045 intel_crtc->unpin_work = work;
7046 spin_unlock_irqrestore(&dev->event_lock, flags);
7047
7048 intel_fb = to_intel_framebuffer(fb);
7049 obj = intel_fb->obj;
7050
Chris Wilson79158102012-05-23 11:13:58 +01007051 ret = i915_mutex_lock_interruptible(dev);
7052 if (ret)
7053 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007054
Jesse Barnes75dfca82010-02-10 15:09:44 -08007055 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007056 drm_gem_object_reference(&work->old_fb_obj->base);
7057 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007058
7059 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007060
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007061 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007062
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007063 work->enable_stall_check = true;
7064
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007065 /* Block clients from rendering to the new back buffer until
7066 * the flip occurs and the object is no longer visible.
7067 */
Chris Wilson05394f32010-11-08 19:18:58 +00007068 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007069
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007070 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7071 if (ret)
7072 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007073
Chris Wilson7782de32011-07-08 12:22:41 +01007074 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007075 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007076 mutex_unlock(&dev->struct_mutex);
7077
Jesse Barnese5510fa2010-07-01 16:48:37 -07007078 trace_i915_flip_request(intel_crtc->plane, obj);
7079
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007080 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007081
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007082cleanup_pending:
7083 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007084 drm_gem_object_unreference(&work->old_fb_obj->base);
7085 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007086 mutex_unlock(&dev->struct_mutex);
7087
Chris Wilson79158102012-05-23 11:13:58 +01007088cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007089 spin_lock_irqsave(&dev->event_lock, flags);
7090 intel_crtc->unpin_work = NULL;
7091 spin_unlock_irqrestore(&dev->event_lock, flags);
7092
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007093 drm_vblank_put(dev, intel_crtc->pipe);
7094free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007095 kfree(work);
7096
7097 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007098}
7099
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007100static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007101 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7102 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007103 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007104};
7105
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007106bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7107{
7108 struct intel_encoder *other_encoder;
7109 struct drm_crtc *crtc = &encoder->new_crtc->base;
7110
7111 if (WARN_ON(!crtc))
7112 return false;
7113
7114 list_for_each_entry(other_encoder,
7115 &crtc->dev->mode_config.encoder_list,
7116 base.head) {
7117
7118 if (&other_encoder->new_crtc->base != crtc ||
7119 encoder == other_encoder)
7120 continue;
7121 else
7122 return true;
7123 }
7124
7125 return false;
7126}
7127
Daniel Vetter50f56112012-07-02 09:35:43 +02007128static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7129 struct drm_crtc *crtc)
7130{
7131 struct drm_device *dev;
7132 struct drm_crtc *tmp;
7133 int crtc_mask = 1;
7134
7135 WARN(!crtc, "checking null crtc?\n");
7136
7137 dev = crtc->dev;
7138
7139 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7140 if (tmp == crtc)
7141 break;
7142 crtc_mask <<= 1;
7143 }
7144
7145 if (encoder->possible_crtcs & crtc_mask)
7146 return true;
7147 return false;
7148}
7149
Daniel Vetter9a935852012-07-05 22:34:27 +02007150/**
7151 * intel_modeset_update_staged_output_state
7152 *
7153 * Updates the staged output configuration state, e.g. after we've read out the
7154 * current hw state.
7155 */
7156static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7157{
7158 struct intel_encoder *encoder;
7159 struct intel_connector *connector;
7160
7161 list_for_each_entry(connector, &dev->mode_config.connector_list,
7162 base.head) {
7163 connector->new_encoder =
7164 to_intel_encoder(connector->base.encoder);
7165 }
7166
7167 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7168 base.head) {
7169 encoder->new_crtc =
7170 to_intel_crtc(encoder->base.crtc);
7171 }
7172}
7173
7174/**
7175 * intel_modeset_commit_output_state
7176 *
7177 * This function copies the stage display pipe configuration to the real one.
7178 */
7179static void intel_modeset_commit_output_state(struct drm_device *dev)
7180{
7181 struct intel_encoder *encoder;
7182 struct intel_connector *connector;
7183
7184 list_for_each_entry(connector, &dev->mode_config.connector_list,
7185 base.head) {
7186 connector->base.encoder = &connector->new_encoder->base;
7187 }
7188
7189 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7190 base.head) {
7191 encoder->base.crtc = &encoder->new_crtc->base;
7192 }
7193}
7194
Daniel Vetter7758a112012-07-08 19:40:39 +02007195static struct drm_display_mode *
7196intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7197 struct drm_display_mode *mode)
7198{
7199 struct drm_device *dev = crtc->dev;
7200 struct drm_display_mode *adjusted_mode;
7201 struct drm_encoder_helper_funcs *encoder_funcs;
7202 struct intel_encoder *encoder;
7203
7204 adjusted_mode = drm_mode_duplicate(dev, mode);
7205 if (!adjusted_mode)
7206 return ERR_PTR(-ENOMEM);
7207
7208 /* Pass our mode to the connectors and the CRTC to give them a chance to
7209 * adjust it according to limitations or connector properties, and also
7210 * a chance to reject the mode entirely.
7211 */
7212 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7213 base.head) {
7214
7215 if (&encoder->new_crtc->base != crtc)
7216 continue;
7217 encoder_funcs = encoder->base.helper_private;
7218 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7219 adjusted_mode))) {
7220 DRM_DEBUG_KMS("Encoder fixup failed\n");
7221 goto fail;
7222 }
7223 }
7224
7225 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7226 DRM_DEBUG_KMS("CRTC fixup failed\n");
7227 goto fail;
7228 }
7229 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7230
7231 return adjusted_mode;
7232fail:
7233 drm_mode_destroy(dev, adjusted_mode);
7234 return ERR_PTR(-EINVAL);
7235}
7236
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007237/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7238 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7239static void
7240intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7241 unsigned *prepare_pipes, unsigned *disable_pipes)
7242{
7243 struct intel_crtc *intel_crtc;
7244 struct drm_device *dev = crtc->dev;
7245 struct intel_encoder *encoder;
7246 struct intel_connector *connector;
7247 struct drm_crtc *tmp_crtc;
7248
7249 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7250
7251 /* Check which crtcs have changed outputs connected to them, these need
7252 * to be part of the prepare_pipes mask. We don't (yet) support global
7253 * modeset across multiple crtcs, so modeset_pipes will only have one
7254 * bit set at most. */
7255 list_for_each_entry(connector, &dev->mode_config.connector_list,
7256 base.head) {
7257 if (connector->base.encoder == &connector->new_encoder->base)
7258 continue;
7259
7260 if (connector->base.encoder) {
7261 tmp_crtc = connector->base.encoder->crtc;
7262
7263 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7264 }
7265
7266 if (connector->new_encoder)
7267 *prepare_pipes |=
7268 1 << connector->new_encoder->new_crtc->pipe;
7269 }
7270
7271 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7272 base.head) {
7273 if (encoder->base.crtc == &encoder->new_crtc->base)
7274 continue;
7275
7276 if (encoder->base.crtc) {
7277 tmp_crtc = encoder->base.crtc;
7278
7279 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7280 }
7281
7282 if (encoder->new_crtc)
7283 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7284 }
7285
7286 /* Check for any pipes that will be fully disabled ... */
7287 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7288 base.head) {
7289 bool used = false;
7290
7291 /* Don't try to disable disabled crtcs. */
7292 if (!intel_crtc->base.enabled)
7293 continue;
7294
7295 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7296 base.head) {
7297 if (encoder->new_crtc == intel_crtc)
7298 used = true;
7299 }
7300
7301 if (!used)
7302 *disable_pipes |= 1 << intel_crtc->pipe;
7303 }
7304
7305
7306 /* set_mode is also used to update properties on life display pipes. */
7307 intel_crtc = to_intel_crtc(crtc);
7308 if (crtc->enabled)
7309 *prepare_pipes |= 1 << intel_crtc->pipe;
7310
7311 /* We only support modeset on one single crtc, hence we need to do that
7312 * only for the passed in crtc iff we change anything else than just
7313 * disable crtcs.
7314 *
7315 * This is actually not true, to be fully compatible with the old crtc
7316 * helper we automatically disable _any_ output (i.e. doesn't need to be
7317 * connected to the crtc we're modesetting on) if it's disconnected.
7318 * Which is a rather nutty api (since changed the output configuration
7319 * without userspace's explicit request can lead to confusion), but
7320 * alas. Hence we currently need to modeset on all pipes we prepare. */
7321 if (*prepare_pipes)
7322 *modeset_pipes = *prepare_pipes;
7323
7324 /* ... and mask these out. */
7325 *modeset_pipes &= ~(*disable_pipes);
7326 *prepare_pipes &= ~(*disable_pipes);
7327}
7328
Daniel Vetterea9d7582012-07-10 10:42:52 +02007329static bool intel_crtc_in_use(struct drm_crtc *crtc)
7330{
7331 struct drm_encoder *encoder;
7332 struct drm_device *dev = crtc->dev;
7333
7334 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7335 if (encoder->crtc == crtc)
7336 return true;
7337
7338 return false;
7339}
7340
7341static void
7342intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7343{
7344 struct intel_encoder *intel_encoder;
7345 struct intel_crtc *intel_crtc;
7346 struct drm_connector *connector;
7347
7348 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7349 base.head) {
7350 if (!intel_encoder->base.crtc)
7351 continue;
7352
7353 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7354
7355 if (prepare_pipes & (1 << intel_crtc->pipe))
7356 intel_encoder->connectors_active = false;
7357 }
7358
7359 intel_modeset_commit_output_state(dev);
7360
7361 /* Update computed state. */
7362 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7363 base.head) {
7364 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7365 }
7366
7367 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7368 if (!connector->encoder || !connector->encoder->crtc)
7369 continue;
7370
7371 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7372
7373 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007374 struct drm_property *dpms_property =
7375 dev->mode_config.dpms_property;
7376
Daniel Vetterea9d7582012-07-10 10:42:52 +02007377 connector->dpms = DRM_MODE_DPMS_ON;
Daniel Vetter68d34722012-09-06 22:08:35 +02007378 drm_connector_property_set_value(connector,
7379 dpms_property,
7380 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007381
7382 intel_encoder = to_intel_encoder(connector->encoder);
7383 intel_encoder->connectors_active = true;
7384 }
7385 }
7386
7387}
7388
Daniel Vetter25c5b262012-07-08 22:08:04 +02007389#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7390 list_for_each_entry((intel_crtc), \
7391 &(dev)->mode_config.crtc_list, \
7392 base.head) \
7393 if (mask & (1 <<(intel_crtc)->pipe)) \
7394
Daniel Vetterb9805142012-08-31 17:37:33 +02007395void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007396intel_modeset_check_state(struct drm_device *dev)
7397{
7398 struct intel_crtc *crtc;
7399 struct intel_encoder *encoder;
7400 struct intel_connector *connector;
7401
7402 list_for_each_entry(connector, &dev->mode_config.connector_list,
7403 base.head) {
7404 /* This also checks the encoder/connector hw state with the
7405 * ->get_hw_state callbacks. */
7406 intel_connector_check_state(connector);
7407
7408 WARN(&connector->new_encoder->base != connector->base.encoder,
7409 "connector's staged encoder doesn't match current encoder\n");
7410 }
7411
7412 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7413 base.head) {
7414 bool enabled = false;
7415 bool active = false;
7416 enum pipe pipe, tracked_pipe;
7417
7418 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7419 encoder->base.base.id,
7420 drm_get_encoder_name(&encoder->base));
7421
7422 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7423 "encoder's stage crtc doesn't match current crtc\n");
7424 WARN(encoder->connectors_active && !encoder->base.crtc,
7425 "encoder's active_connectors set, but no crtc\n");
7426
7427 list_for_each_entry(connector, &dev->mode_config.connector_list,
7428 base.head) {
7429 if (connector->base.encoder != &encoder->base)
7430 continue;
7431 enabled = true;
7432 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7433 active = true;
7434 }
7435 WARN(!!encoder->base.crtc != enabled,
7436 "encoder's enabled state mismatch "
7437 "(expected %i, found %i)\n",
7438 !!encoder->base.crtc, enabled);
7439 WARN(active && !encoder->base.crtc,
7440 "active encoder with no crtc\n");
7441
7442 WARN(encoder->connectors_active != active,
7443 "encoder's computed active state doesn't match tracked active state "
7444 "(expected %i, found %i)\n", active, encoder->connectors_active);
7445
7446 active = encoder->get_hw_state(encoder, &pipe);
7447 WARN(active != encoder->connectors_active,
7448 "encoder's hw state doesn't match sw tracking "
7449 "(expected %i, found %i)\n",
7450 encoder->connectors_active, active);
7451
7452 if (!encoder->base.crtc)
7453 continue;
7454
7455 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7456 WARN(active && pipe != tracked_pipe,
7457 "active encoder's pipe doesn't match"
7458 "(expected %i, found %i)\n",
7459 tracked_pipe, pipe);
7460
7461 }
7462
7463 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7464 base.head) {
7465 bool enabled = false;
7466 bool active = false;
7467
7468 DRM_DEBUG_KMS("[CRTC:%d]\n",
7469 crtc->base.base.id);
7470
7471 WARN(crtc->active && !crtc->base.enabled,
7472 "active crtc, but not enabled in sw tracking\n");
7473
7474 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7475 base.head) {
7476 if (encoder->base.crtc != &crtc->base)
7477 continue;
7478 enabled = true;
7479 if (encoder->connectors_active)
7480 active = true;
7481 }
7482 WARN(active != crtc->active,
7483 "crtc's computed active state doesn't match tracked active state "
7484 "(expected %i, found %i)\n", active, crtc->active);
7485 WARN(enabled != crtc->base.enabled,
7486 "crtc's computed enabled state doesn't match tracked enabled state "
7487 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7488
7489 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7490 }
7491}
7492
Daniel Vettera6778b32012-07-02 09:56:42 +02007493bool intel_set_mode(struct drm_crtc *crtc,
7494 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007495 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007496{
7497 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007498 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007499 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007500 struct drm_encoder_helper_funcs *encoder_funcs;
Daniel Vettera6778b32012-07-02 09:56:42 +02007501 struct drm_encoder *encoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007502 struct intel_crtc *intel_crtc;
7503 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007504 bool ret = true;
7505
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007506 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007507 &prepare_pipes, &disable_pipes);
7508
7509 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7510 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007511
Daniel Vetter976f8a22012-07-08 22:34:21 +02007512 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7513 intel_crtc_disable(&intel_crtc->base);
7514
Daniel Vettera6778b32012-07-02 09:56:42 +02007515 saved_hwmode = crtc->hwmode;
7516 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007517
Daniel Vetter25c5b262012-07-08 22:08:04 +02007518 /* Hack: Because we don't (yet) support global modeset on multiple
7519 * crtcs, we don't keep track of the new mode for more than one crtc.
7520 * Hence simply check whether any bit is set in modeset_pipes in all the
7521 * pieces of code that are not yet converted to deal with mutliple crtcs
7522 * changing their mode at the same time. */
7523 adjusted_mode = NULL;
7524 if (modeset_pipes) {
7525 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7526 if (IS_ERR(adjusted_mode)) {
7527 return false;
7528 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007529 }
7530
Daniel Vetterea9d7582012-07-10 10:42:52 +02007531 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7532 if (intel_crtc->base.enabled)
7533 dev_priv->display.crtc_disable(&intel_crtc->base);
7534 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007535
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007536 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7537 * to set it here already despite that we pass it down the callchain.
7538 */
7539 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007540 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007541
Daniel Vetterea9d7582012-07-10 10:42:52 +02007542 /* Only after disabling all output pipelines that will be changed can we
7543 * update the the output configuration. */
7544 intel_modeset_update_state(dev, prepare_pipes);
7545
Daniel Vettera6778b32012-07-02 09:56:42 +02007546 /* Set up the DPLL and any encoders state that needs to adjust or depend
7547 * on the DPLL.
7548 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007549 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7550 ret = !intel_crtc_mode_set(&intel_crtc->base,
7551 mode, adjusted_mode,
7552 x, y, fb);
7553 if (!ret)
7554 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007555
Daniel Vetter25c5b262012-07-08 22:08:04 +02007556 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007557
Daniel Vetter25c5b262012-07-08 22:08:04 +02007558 if (encoder->crtc != &intel_crtc->base)
7559 continue;
Daniel Vettera6778b32012-07-02 09:56:42 +02007560
Daniel Vetter25c5b262012-07-08 22:08:04 +02007561 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7562 encoder->base.id, drm_get_encoder_name(encoder),
7563 mode->base.id, mode->name);
7564 encoder_funcs = encoder->helper_private;
7565 encoder_funcs->mode_set(encoder, mode, adjusted_mode);
7566 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007567 }
7568
7569 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007570 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7571 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007572
Daniel Vetter25c5b262012-07-08 22:08:04 +02007573 if (modeset_pipes) {
7574 /* Store real post-adjustment hardware mode. */
7575 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007576
Daniel Vetter25c5b262012-07-08 22:08:04 +02007577 /* Calculate and store various constants which
7578 * are later needed by vblank and swap-completion
7579 * timestamping. They are derived from true hwmode.
7580 */
7581 drm_calc_timestamping_constants(crtc);
7582 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007583
7584 /* FIXME: add subpixel order */
7585done:
7586 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02007587 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007588 crtc->hwmode = saved_hwmode;
7589 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007590 } else {
7591 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007592 }
7593
7594 return ret;
7595}
7596
Daniel Vetter25c5b262012-07-08 22:08:04 +02007597#undef for_each_intel_crtc_masked
7598
Daniel Vetterd9e55602012-07-04 22:16:09 +02007599static void intel_set_config_free(struct intel_set_config *config)
7600{
7601 if (!config)
7602 return;
7603
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007604 kfree(config->save_connector_encoders);
7605 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007606 kfree(config);
7607}
7608
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007609static int intel_set_config_save_state(struct drm_device *dev,
7610 struct intel_set_config *config)
7611{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007612 struct drm_encoder *encoder;
7613 struct drm_connector *connector;
7614 int count;
7615
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007616 config->save_encoder_crtcs =
7617 kcalloc(dev->mode_config.num_encoder,
7618 sizeof(struct drm_crtc *), GFP_KERNEL);
7619 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007620 return -ENOMEM;
7621
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007622 config->save_connector_encoders =
7623 kcalloc(dev->mode_config.num_connector,
7624 sizeof(struct drm_encoder *), GFP_KERNEL);
7625 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007626 return -ENOMEM;
7627
7628 /* Copy data. Note that driver private data is not affected.
7629 * Should anything bad happen only the expected state is
7630 * restored, not the drivers personal bookkeeping.
7631 */
7632 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007633 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007634 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007635 }
7636
7637 count = 0;
7638 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007639 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007640 }
7641
7642 return 0;
7643}
7644
7645static void intel_set_config_restore_state(struct drm_device *dev,
7646 struct intel_set_config *config)
7647{
Daniel Vetter9a935852012-07-05 22:34:27 +02007648 struct intel_encoder *encoder;
7649 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007650 int count;
7651
7652 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007653 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7654 encoder->new_crtc =
7655 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007656 }
7657
7658 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007659 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7660 connector->new_encoder =
7661 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007662 }
7663}
7664
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007665static void
7666intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7667 struct intel_set_config *config)
7668{
7669
7670 /* We should be able to check here if the fb has the same properties
7671 * and then just flip_or_move it */
7672 if (set->crtc->fb != set->fb) {
7673 /* If we have no fb then treat it as a full mode set */
7674 if (set->crtc->fb == NULL) {
7675 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7676 config->mode_changed = true;
7677 } else if (set->fb == NULL) {
7678 config->mode_changed = true;
7679 } else if (set->fb->depth != set->crtc->fb->depth) {
7680 config->mode_changed = true;
7681 } else if (set->fb->bits_per_pixel !=
7682 set->crtc->fb->bits_per_pixel) {
7683 config->mode_changed = true;
7684 } else
7685 config->fb_changed = true;
7686 }
7687
Daniel Vetter835c5872012-07-10 18:11:08 +02007688 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007689 config->fb_changed = true;
7690
7691 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7692 DRM_DEBUG_KMS("modes are different, full mode set\n");
7693 drm_mode_debug_printmodeline(&set->crtc->mode);
7694 drm_mode_debug_printmodeline(set->mode);
7695 config->mode_changed = true;
7696 }
7697}
7698
Daniel Vetter2e431052012-07-04 22:42:15 +02007699static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007700intel_modeset_stage_output_state(struct drm_device *dev,
7701 struct drm_mode_set *set,
7702 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007703{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007704 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007705 struct intel_connector *connector;
7706 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007707 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007708
Daniel Vetter9a935852012-07-05 22:34:27 +02007709 /* The upper layers ensure that we either disabl a crtc or have a list
7710 * of connectors. For paranoia, double-check this. */
7711 WARN_ON(!set->fb && (set->num_connectors != 0));
7712 WARN_ON(set->fb && (set->num_connectors == 0));
7713
Daniel Vetter50f56112012-07-02 09:35:43 +02007714 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007715 list_for_each_entry(connector, &dev->mode_config.connector_list,
7716 base.head) {
7717 /* Otherwise traverse passed in connector list and get encoders
7718 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007719 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007720 if (set->connectors[ro] == &connector->base) {
7721 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007722 break;
7723 }
7724 }
7725
Daniel Vetter9a935852012-07-05 22:34:27 +02007726 /* If we disable the crtc, disable all its connectors. Also, if
7727 * the connector is on the changing crtc but not on the new
7728 * connector list, disable it. */
7729 if ((!set->fb || ro == set->num_connectors) &&
7730 connector->base.encoder &&
7731 connector->base.encoder->crtc == set->crtc) {
7732 connector->new_encoder = NULL;
7733
7734 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7735 connector->base.base.id,
7736 drm_get_connector_name(&connector->base));
7737 }
7738
7739
7740 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007741 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007742 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007743 }
Daniel Vetter50f56112012-07-02 09:35:43 +02007744
Daniel Vetter9a935852012-07-05 22:34:27 +02007745 /* Disable all disconnected encoders. */
7746 if (connector->base.status == connector_status_disconnected)
7747 connector->new_encoder = NULL;
7748 }
7749 /* connector->new_encoder is now updated for all connectors. */
7750
7751 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007752 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007753 list_for_each_entry(connector, &dev->mode_config.connector_list,
7754 base.head) {
7755 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02007756 continue;
7757
Daniel Vetter9a935852012-07-05 22:34:27 +02007758 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02007759
7760 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007761 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02007762 new_crtc = set->crtc;
7763 }
7764
7765 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02007766 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
7767 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007768 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02007769 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007770 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
7771
7772 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
7773 connector->base.base.id,
7774 drm_get_connector_name(&connector->base),
7775 new_crtc->base.id);
7776 }
7777
7778 /* Check for any encoders that needs to be disabled. */
7779 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7780 base.head) {
7781 list_for_each_entry(connector,
7782 &dev->mode_config.connector_list,
7783 base.head) {
7784 if (connector->new_encoder == encoder) {
7785 WARN_ON(!connector->new_encoder->new_crtc);
7786
7787 goto next_encoder;
7788 }
7789 }
7790 encoder->new_crtc = NULL;
7791next_encoder:
7792 /* Only now check for crtc changes so we don't miss encoders
7793 * that will be disabled. */
7794 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007795 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007796 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007797 }
7798 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007799 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007800
Daniel Vetter2e431052012-07-04 22:42:15 +02007801 return 0;
7802}
7803
7804static int intel_crtc_set_config(struct drm_mode_set *set)
7805{
7806 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02007807 struct drm_mode_set save_set;
7808 struct intel_set_config *config;
7809 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02007810
Daniel Vetter8d3e3752012-07-05 16:09:09 +02007811 BUG_ON(!set);
7812 BUG_ON(!set->crtc);
7813 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02007814
7815 if (!set->mode)
7816 set->fb = NULL;
7817
Daniel Vetter431e50f2012-07-10 17:53:42 +02007818 /* The fb helper likes to play gross jokes with ->mode_set_config.
7819 * Unfortunately the crtc helper doesn't do much at all for this case,
7820 * so we have to cope with this madness until the fb helper is fixed up. */
7821 if (set->fb && set->num_connectors == 0)
7822 return 0;
7823
Daniel Vetter2e431052012-07-04 22:42:15 +02007824 if (set->fb) {
7825 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
7826 set->crtc->base.id, set->fb->base.id,
7827 (int)set->num_connectors, set->x, set->y);
7828 } else {
7829 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02007830 }
7831
7832 dev = set->crtc->dev;
7833
7834 ret = -ENOMEM;
7835 config = kzalloc(sizeof(*config), GFP_KERNEL);
7836 if (!config)
7837 goto out_config;
7838
7839 ret = intel_set_config_save_state(dev, config);
7840 if (ret)
7841 goto out_config;
7842
7843 save_set.crtc = set->crtc;
7844 save_set.mode = &set->crtc->mode;
7845 save_set.x = set->crtc->x;
7846 save_set.y = set->crtc->y;
7847 save_set.fb = set->crtc->fb;
7848
7849 /* Compute whether we need a full modeset, only an fb base update or no
7850 * change at all. In the future we might also check whether only the
7851 * mode changed, e.g. for LVDS where we only change the panel fitter in
7852 * such cases. */
7853 intel_set_config_compute_mode_changes(set, config);
7854
Daniel Vetter9a935852012-07-05 22:34:27 +02007855 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02007856 if (ret)
7857 goto fail;
7858
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007859 if (config->mode_changed) {
Daniel Vetter87f1faa62012-07-05 23:36:17 +02007860 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007861 DRM_DEBUG_KMS("attempting to set mode from"
7862 " userspace\n");
7863 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa62012-07-05 23:36:17 +02007864 }
7865
7866 if (!intel_set_mode(set->crtc, set->mode,
7867 set->x, set->y, set->fb)) {
7868 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
7869 set->crtc->base.id);
7870 ret = -EINVAL;
7871 goto fail;
7872 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007873 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02007874 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007875 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02007876 }
7877
Daniel Vetterd9e55602012-07-04 22:16:09 +02007878 intel_set_config_free(config);
7879
Daniel Vetter50f56112012-07-02 09:35:43 +02007880 return 0;
7881
7882fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007883 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02007884
7885 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007886 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02007887 !intel_set_mode(save_set.crtc, save_set.mode,
7888 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02007889 DRM_ERROR("failed to restore config after modeset failure\n");
7890
Daniel Vetterd9e55602012-07-04 22:16:09 +02007891out_config:
7892 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02007893 return ret;
7894}
7895
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007896static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007897 .cursor_set = intel_crtc_cursor_set,
7898 .cursor_move = intel_crtc_cursor_move,
7899 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02007900 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007901 .destroy = intel_crtc_destroy,
7902 .page_flip = intel_crtc_page_flip,
7903};
7904
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007905static void intel_cpu_pll_init(struct drm_device *dev)
7906{
7907 if (IS_HASWELL(dev))
7908 intel_ddi_pll_init(dev);
7909}
7910
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007911static void intel_pch_pll_init(struct drm_device *dev)
7912{
7913 drm_i915_private_t *dev_priv = dev->dev_private;
7914 int i;
7915
7916 if (dev_priv->num_pch_pll == 0) {
7917 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
7918 return;
7919 }
7920
7921 for (i = 0; i < dev_priv->num_pch_pll; i++) {
7922 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
7923 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
7924 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
7925 }
7926}
7927
Hannes Ederb358d0a2008-12-18 21:18:47 +01007928static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007929{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007930 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007931 struct intel_crtc *intel_crtc;
7932 int i;
7933
7934 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7935 if (intel_crtc == NULL)
7936 return;
7937
7938 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7939
7940 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007941 for (i = 0; i < 256; i++) {
7942 intel_crtc->lut_r[i] = i;
7943 intel_crtc->lut_g[i] = i;
7944 intel_crtc->lut_b[i] = i;
7945 }
7946
Jesse Barnes80824002009-09-10 15:28:06 -07007947 /* Swap pipes & planes for FBC on pre-965 */
7948 intel_crtc->pipe = pipe;
7949 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02007950 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007951 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007952 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007953 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007954 }
7955
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007956 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7957 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7958 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7959 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7960
Jesse Barnes5a354202011-06-24 12:19:22 -07007961 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007962
Jesse Barnes79e53942008-11-07 14:24:08 -08007963 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08007964}
7965
Carl Worth08d7b3d2009-04-29 14:43:54 -07007966int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007967 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007968{
Carl Worth08d7b3d2009-04-29 14:43:54 -07007969 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007970 struct drm_mode_object *drmmode_obj;
7971 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007972
Daniel Vetter1cff8f62012-04-24 09:55:08 +02007973 if (!drm_core_check_feature(dev, DRIVER_MODESET))
7974 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007975
Daniel Vetterc05422d2009-08-11 16:05:30 +02007976 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7977 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007978
Daniel Vetterc05422d2009-08-11 16:05:30 +02007979 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007980 DRM_ERROR("no such CRTC id\n");
7981 return -EINVAL;
7982 }
7983
Daniel Vetterc05422d2009-08-11 16:05:30 +02007984 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7985 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007986
Daniel Vetterc05422d2009-08-11 16:05:30 +02007987 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007988}
7989
Daniel Vetter66a92782012-07-12 20:08:18 +02007990static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08007991{
Daniel Vetter66a92782012-07-12 20:08:18 +02007992 struct drm_device *dev = encoder->base.dev;
7993 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007994 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007995 int entry = 0;
7996
Daniel Vetter66a92782012-07-12 20:08:18 +02007997 list_for_each_entry(source_encoder,
7998 &dev->mode_config.encoder_list, base.head) {
7999
8000 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008001 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008002
8003 /* Intel hw has only one MUX where enocoders could be cloned. */
8004 if (encoder->cloneable && source_encoder->cloneable)
8005 index_mask |= (1 << entry);
8006
Jesse Barnes79e53942008-11-07 14:24:08 -08008007 entry++;
8008 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008009
Jesse Barnes79e53942008-11-07 14:24:08 -08008010 return index_mask;
8011}
8012
Chris Wilson4d302442010-12-14 19:21:29 +00008013static bool has_edp_a(struct drm_device *dev)
8014{
8015 struct drm_i915_private *dev_priv = dev->dev_private;
8016
8017 if (!IS_MOBILE(dev))
8018 return false;
8019
8020 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8021 return false;
8022
8023 if (IS_GEN5(dev) &&
8024 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8025 return false;
8026
8027 return true;
8028}
8029
Jesse Barnes79e53942008-11-07 14:24:08 -08008030static void intel_setup_outputs(struct drm_device *dev)
8031{
Eric Anholt725e30a2009-01-22 13:01:02 -08008032 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008033 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008034 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008035 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008036
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008037 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008038 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8039 /* disable the panel fitter on everything but LVDS */
8040 I915_WRITE(PFIT_CONTROL, 0);
8041 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008042
Eric Anholtbad720f2009-10-22 16:11:14 -07008043 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008044 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008045
Chris Wilson4d302442010-12-14 19:21:29 +00008046 if (has_edp_a(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008047 intel_dp_init(dev, DP_A, PORT_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08008048
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008049 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008050 intel_dp_init(dev, PCH_DP_D, PORT_D);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008051 }
8052
8053 intel_crt_init(dev);
8054
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008055 if (IS_HASWELL(dev)) {
8056 int found;
8057
8058 /* Haswell uses DDI functions to detect digital outputs */
8059 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8060 /* DDI A only supports eDP */
8061 if (found)
8062 intel_ddi_init(dev, PORT_A);
8063
8064 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8065 * register */
8066 found = I915_READ(SFUSE_STRAP);
8067
8068 if (found & SFUSE_STRAP_DDIB_DETECTED)
8069 intel_ddi_init(dev, PORT_B);
8070 if (found & SFUSE_STRAP_DDIC_DETECTED)
8071 intel_ddi_init(dev, PORT_C);
8072 if (found & SFUSE_STRAP_DDID_DETECTED)
8073 intel_ddi_init(dev, PORT_D);
8074 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008075 int found;
8076
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008077 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008078 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008079 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008080 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008081 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008082 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008083 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008084 }
8085
8086 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008087 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008088
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008089 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008090 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008091
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008092 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008093 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008094
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008095 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008096 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008097 } else if (IS_VALLEYVIEW(dev)) {
8098 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008099
Gajanan Bhat19c03922012-09-27 19:13:07 +05308100 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8101 if (I915_READ(DP_C) & DP_DETECTED)
8102 intel_dp_init(dev, DP_C, PORT_C);
8103
Jesse Barnes4a87d652012-06-15 11:55:16 -07008104 if (I915_READ(SDVOB) & PORT_DETECTED) {
8105 /* SDVOB multiplex with HDMIB */
8106 found = intel_sdvo_init(dev, SDVOB, true);
8107 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008108 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008109 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008110 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008111 }
8112
8113 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008114 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008115
Zhenyu Wang103a1962009-11-27 11:44:36 +08008116 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008117 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008118
Eric Anholt725e30a2009-01-22 13:01:02 -08008119 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008120 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008121 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008122 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8123 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008124 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008125 }
Ma Ling27185ae2009-08-24 13:50:23 +08008126
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008127 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8128 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008129 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008130 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008131 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008132
8133 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008134
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008135 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8136 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008137 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008138 }
Ma Ling27185ae2009-08-24 13:50:23 +08008139
8140 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8141
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008142 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8143 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008144 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008145 }
8146 if (SUPPORTS_INTEGRATED_DP(dev)) {
8147 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008148 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008149 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008150 }
Ma Ling27185ae2009-08-24 13:50:23 +08008151
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008152 if (SUPPORTS_INTEGRATED_DP(dev) &&
8153 (I915_READ(DP_D) & DP_DETECTED)) {
8154 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008155 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008156 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008157 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008158 intel_dvo_init(dev);
8159
Zhenyu Wang103a1962009-11-27 11:44:36 +08008160 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008161 intel_tv_init(dev);
8162
Chris Wilson4ef69c72010-09-09 15:14:28 +01008163 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8164 encoder->base.possible_crtcs = encoder->crtc_mask;
8165 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008166 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008167 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008168
Paulo Zanoni40579ab2012-07-03 15:57:33 -03008169 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07008170 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008171}
8172
8173static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8174{
8175 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008176
8177 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008178 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008179
8180 kfree(intel_fb);
8181}
8182
8183static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008184 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008185 unsigned int *handle)
8186{
8187 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008188 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008189
Chris Wilson05394f32010-11-08 19:18:58 +00008190 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008191}
8192
8193static const struct drm_framebuffer_funcs intel_fb_funcs = {
8194 .destroy = intel_user_framebuffer_destroy,
8195 .create_handle = intel_user_framebuffer_create_handle,
8196};
8197
Dave Airlie38651672010-03-30 05:34:13 +00008198int intel_framebuffer_init(struct drm_device *dev,
8199 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008200 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008201 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008202{
Jesse Barnes79e53942008-11-07 14:24:08 -08008203 int ret;
8204
Chris Wilson05394f32010-11-08 19:18:58 +00008205 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01008206 return -EINVAL;
8207
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008208 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01008209 return -EINVAL;
8210
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008211 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02008212 case DRM_FORMAT_RGB332:
8213 case DRM_FORMAT_RGB565:
8214 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08008215 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008216 case DRM_FORMAT_ARGB8888:
8217 case DRM_FORMAT_XRGB2101010:
8218 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008219 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07008220 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008221 case DRM_FORMAT_YUYV:
8222 case DRM_FORMAT_UYVY:
8223 case DRM_FORMAT_YVYU:
8224 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01008225 break;
8226 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02008227 DRM_DEBUG_KMS("unsupported pixel format %u\n",
8228 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008229 return -EINVAL;
8230 }
8231
Jesse Barnes79e53942008-11-07 14:24:08 -08008232 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8233 if (ret) {
8234 DRM_ERROR("framebuffer init failed %d\n", ret);
8235 return ret;
8236 }
8237
8238 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08008239 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008240 return 0;
8241}
8242
Jesse Barnes79e53942008-11-07 14:24:08 -08008243static struct drm_framebuffer *
8244intel_user_framebuffer_create(struct drm_device *dev,
8245 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008246 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008247{
Chris Wilson05394f32010-11-08 19:18:58 +00008248 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008249
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008250 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8251 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008252 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008253 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008254
Chris Wilsond2dff872011-04-19 08:36:26 +01008255 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008256}
8257
Jesse Barnes79e53942008-11-07 14:24:08 -08008258static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008259 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008260 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008261};
8262
Jesse Barnese70236a2009-09-21 10:42:27 -07008263/* Set up chip specific display functions */
8264static void intel_init_display(struct drm_device *dev)
8265{
8266 struct drm_i915_private *dev_priv = dev->dev_private;
8267
8268 /* We always want a DPMS function */
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008269 if (IS_HASWELL(dev)) {
8270 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008271 dev_priv->display.crtc_enable = haswell_crtc_enable;
8272 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008273 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008274 dev_priv->display.update_plane = ironlake_update_plane;
8275 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008276 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008277 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8278 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008279 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008280 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008281 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008282 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008283 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8284 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008285 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008286 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008287 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008288
Jesse Barnese70236a2009-09-21 10:42:27 -07008289 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008290 if (IS_VALLEYVIEW(dev))
8291 dev_priv->display.get_display_clock_speed =
8292 valleyview_get_display_clock_speed;
8293 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008294 dev_priv->display.get_display_clock_speed =
8295 i945_get_display_clock_speed;
8296 else if (IS_I915G(dev))
8297 dev_priv->display.get_display_clock_speed =
8298 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008299 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008300 dev_priv->display.get_display_clock_speed =
8301 i9xx_misc_get_display_clock_speed;
8302 else if (IS_I915GM(dev))
8303 dev_priv->display.get_display_clock_speed =
8304 i915gm_get_display_clock_speed;
8305 else if (IS_I865G(dev))
8306 dev_priv->display.get_display_clock_speed =
8307 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008308 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008309 dev_priv->display.get_display_clock_speed =
8310 i855_get_display_clock_speed;
8311 else /* 852, 830 */
8312 dev_priv->display.get_display_clock_speed =
8313 i830_get_display_clock_speed;
8314
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008315 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008316 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008317 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008318 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008319 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008320 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008321 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008322 } else if (IS_IVYBRIDGE(dev)) {
8323 /* FIXME: detect B0+ stepping and use auto training */
8324 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008325 dev_priv->display.write_eld = ironlake_write_eld;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008326 } else if (IS_HASWELL(dev)) {
8327 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008328 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008329 } else
8330 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008331 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008332 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008333 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008334
8335 /* Default just returns -ENODEV to indicate unsupported */
8336 dev_priv->display.queue_flip = intel_default_queue_flip;
8337
8338 switch (INTEL_INFO(dev)->gen) {
8339 case 2:
8340 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8341 break;
8342
8343 case 3:
8344 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8345 break;
8346
8347 case 4:
8348 case 5:
8349 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8350 break;
8351
8352 case 6:
8353 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8354 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008355 case 7:
8356 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8357 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008358 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008359}
8360
Jesse Barnesb690e962010-07-19 13:53:12 -07008361/*
8362 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8363 * resume, or other times. This quirk makes sure that's the case for
8364 * affected systems.
8365 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008366static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008367{
8368 struct drm_i915_private *dev_priv = dev->dev_private;
8369
8370 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008371 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008372}
8373
Keith Packard435793d2011-07-12 14:56:22 -07008374/*
8375 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8376 */
8377static void quirk_ssc_force_disable(struct drm_device *dev)
8378{
8379 struct drm_i915_private *dev_priv = dev->dev_private;
8380 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008381 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008382}
8383
Carsten Emde4dca20e2012-03-15 15:56:26 +01008384/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008385 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8386 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008387 */
8388static void quirk_invert_brightness(struct drm_device *dev)
8389{
8390 struct drm_i915_private *dev_priv = dev->dev_private;
8391 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008392 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008393}
8394
8395struct intel_quirk {
8396 int device;
8397 int subsystem_vendor;
8398 int subsystem_device;
8399 void (*hook)(struct drm_device *dev);
8400};
8401
Ben Widawskyc43b5632012-04-16 14:07:40 -07008402static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008403 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008404 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008405
Jesse Barnesb690e962010-07-19 13:53:12 -07008406 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8407 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8408
Jesse Barnesb690e962010-07-19 13:53:12 -07008409 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8410 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8411
Daniel Vetterccd0d362012-10-10 23:13:59 +02008412 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008413 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008414 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008415
8416 /* Lenovo U160 cannot use SSC on LVDS */
8417 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008418
8419 /* Sony Vaio Y cannot use SSC on LVDS */
8420 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008421
8422 /* Acer Aspire 5734Z must invert backlight brightness */
8423 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008424};
8425
8426static void intel_init_quirks(struct drm_device *dev)
8427{
8428 struct pci_dev *d = dev->pdev;
8429 int i;
8430
8431 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8432 struct intel_quirk *q = &intel_quirks[i];
8433
8434 if (d->device == q->device &&
8435 (d->subsystem_vendor == q->subsystem_vendor ||
8436 q->subsystem_vendor == PCI_ANY_ID) &&
8437 (d->subsystem_device == q->subsystem_device ||
8438 q->subsystem_device == PCI_ANY_ID))
8439 q->hook(dev);
8440 }
8441}
8442
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008443/* Disable the VGA plane that we never use */
8444static void i915_disable_vga(struct drm_device *dev)
8445{
8446 struct drm_i915_private *dev_priv = dev->dev_private;
8447 u8 sr1;
8448 u32 vga_reg;
8449
8450 if (HAS_PCH_SPLIT(dev))
8451 vga_reg = CPU_VGACNTRL;
8452 else
8453 vga_reg = VGACNTRL;
8454
8455 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008456 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008457 sr1 = inb(VGA_SR_DATA);
8458 outb(sr1 | 1<<5, VGA_SR_DATA);
8459 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8460 udelay(300);
8461
8462 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8463 POSTING_READ(vga_reg);
8464}
8465
Daniel Vetterf8175862012-04-10 15:50:11 +02008466void intel_modeset_init_hw(struct drm_device *dev)
8467{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008468 /* We attempt to init the necessary power wells early in the initialization
8469 * time, so the subsystems that expect power to be enabled can work.
8470 */
8471 intel_init_power_wells(dev);
8472
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008473 intel_prepare_ddi(dev);
8474
Daniel Vetterf8175862012-04-10 15:50:11 +02008475 intel_init_clock_gating(dev);
8476
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008477 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008478 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008479 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008480}
8481
Jesse Barnes79e53942008-11-07 14:24:08 -08008482void intel_modeset_init(struct drm_device *dev)
8483{
Jesse Barnes652c3932009-08-17 13:31:43 -07008484 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008485 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008486
8487 drm_mode_config_init(dev);
8488
8489 dev->mode_config.min_width = 0;
8490 dev->mode_config.min_height = 0;
8491
Dave Airlie019d96c2011-09-29 16:20:42 +01008492 dev->mode_config.preferred_depth = 24;
8493 dev->mode_config.prefer_shadow = 1;
8494
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008495 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008496
Jesse Barnesb690e962010-07-19 13:53:12 -07008497 intel_init_quirks(dev);
8498
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008499 intel_init_pm(dev);
8500
Jesse Barnese70236a2009-09-21 10:42:27 -07008501 intel_init_display(dev);
8502
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008503 if (IS_GEN2(dev)) {
8504 dev->mode_config.max_width = 2048;
8505 dev->mode_config.max_height = 2048;
8506 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008507 dev->mode_config.max_width = 4096;
8508 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008509 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008510 dev->mode_config.max_width = 8192;
8511 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008512 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008513 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008514
Zhao Yakui28c97732009-10-09 11:39:41 +08008515 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008516 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008517
Dave Airliea3524f12010-06-06 18:59:41 +10008518 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008519 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008520 ret = intel_plane_init(dev, i);
8521 if (ret)
8522 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008523 }
8524
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008525 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008526 intel_pch_pll_init(dev);
8527
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008528 /* Just disable it once at startup */
8529 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008530 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008531}
8532
Daniel Vetter24929352012-07-02 20:28:59 +02008533static void
8534intel_connector_break_all_links(struct intel_connector *connector)
8535{
8536 connector->base.dpms = DRM_MODE_DPMS_OFF;
8537 connector->base.encoder = NULL;
8538 connector->encoder->connectors_active = false;
8539 connector->encoder->base.crtc = NULL;
8540}
8541
Daniel Vetter7fad7982012-07-04 17:51:47 +02008542static void intel_enable_pipe_a(struct drm_device *dev)
8543{
8544 struct intel_connector *connector;
8545 struct drm_connector *crt = NULL;
8546 struct intel_load_detect_pipe load_detect_temp;
8547
8548 /* We can't just switch on the pipe A, we need to set things up with a
8549 * proper mode and output configuration. As a gross hack, enable pipe A
8550 * by enabling the load detect pipe once. */
8551 list_for_each_entry(connector,
8552 &dev->mode_config.connector_list,
8553 base.head) {
8554 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8555 crt = &connector->base;
8556 break;
8557 }
8558 }
8559
8560 if (!crt)
8561 return;
8562
8563 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8564 intel_release_load_detect_pipe(crt, &load_detect_temp);
8565
8566
8567}
8568
Daniel Vetterfa555832012-10-10 23:14:00 +02008569static bool
8570intel_check_plane_mapping(struct intel_crtc *crtc)
8571{
8572 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8573 u32 reg, val;
8574
8575 if (dev_priv->num_pipe == 1)
8576 return true;
8577
8578 reg = DSPCNTR(!crtc->plane);
8579 val = I915_READ(reg);
8580
8581 if ((val & DISPLAY_PLANE_ENABLE) &&
8582 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8583 return false;
8584
8585 return true;
8586}
8587
Daniel Vetter24929352012-07-02 20:28:59 +02008588static void intel_sanitize_crtc(struct intel_crtc *crtc)
8589{
8590 struct drm_device *dev = crtc->base.dev;
8591 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008592 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008593
Daniel Vetter24929352012-07-02 20:28:59 +02008594 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008595 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008596 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8597
8598 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008599 * disable the crtc (and hence change the state) if it is wrong. Note
8600 * that gen4+ has a fixed plane -> pipe mapping. */
8601 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008602 struct intel_connector *connector;
8603 bool plane;
8604
Daniel Vetter24929352012-07-02 20:28:59 +02008605 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8606 crtc->base.base.id);
8607
8608 /* Pipe has the wrong plane attached and the plane is active.
8609 * Temporarily change the plane mapping and disable everything
8610 * ... */
8611 plane = crtc->plane;
8612 crtc->plane = !plane;
8613 dev_priv->display.crtc_disable(&crtc->base);
8614 crtc->plane = plane;
8615
8616 /* ... and break all links. */
8617 list_for_each_entry(connector, &dev->mode_config.connector_list,
8618 base.head) {
8619 if (connector->encoder->base.crtc != &crtc->base)
8620 continue;
8621
8622 intel_connector_break_all_links(connector);
8623 }
8624
8625 WARN_ON(crtc->active);
8626 crtc->base.enabled = false;
8627 }
Daniel Vetter24929352012-07-02 20:28:59 +02008628
Daniel Vetter7fad7982012-07-04 17:51:47 +02008629 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8630 crtc->pipe == PIPE_A && !crtc->active) {
8631 /* BIOS forgot to enable pipe A, this mostly happens after
8632 * resume. Force-enable the pipe to fix this, the update_dpms
8633 * call below we restore the pipe to the right state, but leave
8634 * the required bits on. */
8635 intel_enable_pipe_a(dev);
8636 }
8637
Daniel Vetter24929352012-07-02 20:28:59 +02008638 /* Adjust the state of the output pipe according to whether we
8639 * have active connectors/encoders. */
8640 intel_crtc_update_dpms(&crtc->base);
8641
8642 if (crtc->active != crtc->base.enabled) {
8643 struct intel_encoder *encoder;
8644
8645 /* This can happen either due to bugs in the get_hw_state
8646 * functions or because the pipe is force-enabled due to the
8647 * pipe A quirk. */
8648 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8649 crtc->base.base.id,
8650 crtc->base.enabled ? "enabled" : "disabled",
8651 crtc->active ? "enabled" : "disabled");
8652
8653 crtc->base.enabled = crtc->active;
8654
8655 /* Because we only establish the connector -> encoder ->
8656 * crtc links if something is active, this means the
8657 * crtc is now deactivated. Break the links. connector
8658 * -> encoder links are only establish when things are
8659 * actually up, hence no need to break them. */
8660 WARN_ON(crtc->active);
8661
8662 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8663 WARN_ON(encoder->connectors_active);
8664 encoder->base.crtc = NULL;
8665 }
8666 }
8667}
8668
8669static void intel_sanitize_encoder(struct intel_encoder *encoder)
8670{
8671 struct intel_connector *connector;
8672 struct drm_device *dev = encoder->base.dev;
8673
8674 /* We need to check both for a crtc link (meaning that the
8675 * encoder is active and trying to read from a pipe) and the
8676 * pipe itself being active. */
8677 bool has_active_crtc = encoder->base.crtc &&
8678 to_intel_crtc(encoder->base.crtc)->active;
8679
8680 if (encoder->connectors_active && !has_active_crtc) {
8681 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8682 encoder->base.base.id,
8683 drm_get_encoder_name(&encoder->base));
8684
8685 /* Connector is active, but has no active pipe. This is
8686 * fallout from our resume register restoring. Disable
8687 * the encoder manually again. */
8688 if (encoder->base.crtc) {
8689 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8690 encoder->base.base.id,
8691 drm_get_encoder_name(&encoder->base));
8692 encoder->disable(encoder);
8693 }
8694
8695 /* Inconsistent output/port/pipe state happens presumably due to
8696 * a bug in one of the get_hw_state functions. Or someplace else
8697 * in our code, like the register restore mess on resume. Clamp
8698 * things to off as a safer default. */
8699 list_for_each_entry(connector,
8700 &dev->mode_config.connector_list,
8701 base.head) {
8702 if (connector->encoder != encoder)
8703 continue;
8704
8705 intel_connector_break_all_links(connector);
8706 }
8707 }
8708 /* Enabled encoders without active connectors will be fixed in
8709 * the crtc fixup. */
8710}
8711
8712/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8713 * and i915 state tracking structures. */
8714void intel_modeset_setup_hw_state(struct drm_device *dev)
8715{
8716 struct drm_i915_private *dev_priv = dev->dev_private;
8717 enum pipe pipe;
8718 u32 tmp;
8719 struct intel_crtc *crtc;
8720 struct intel_encoder *encoder;
8721 struct intel_connector *connector;
8722
Paulo Zanonie28d54c2012-10-24 16:09:25 -02008723 if (IS_HASWELL(dev)) {
8724 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8725
8726 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8727 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8728 case TRANS_DDI_EDP_INPUT_A_ON:
8729 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8730 pipe = PIPE_A;
8731 break;
8732 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8733 pipe = PIPE_B;
8734 break;
8735 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8736 pipe = PIPE_C;
8737 break;
8738 }
8739
8740 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8741 crtc->cpu_transcoder = TRANSCODER_EDP;
8742
8743 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
8744 pipe_name(pipe));
8745 }
8746 }
8747
Daniel Vetter24929352012-07-02 20:28:59 +02008748 for_each_pipe(pipe) {
8749 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8750
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008751 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02008752 if (tmp & PIPECONF_ENABLE)
8753 crtc->active = true;
8754 else
8755 crtc->active = false;
8756
8757 crtc->base.enabled = crtc->active;
8758
8759 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
8760 crtc->base.base.id,
8761 crtc->active ? "enabled" : "disabled");
8762 }
8763
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008764 if (IS_HASWELL(dev))
8765 intel_ddi_setup_hw_pll_state(dev);
8766
Daniel Vetter24929352012-07-02 20:28:59 +02008767 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8768 base.head) {
8769 pipe = 0;
8770
8771 if (encoder->get_hw_state(encoder, &pipe)) {
8772 encoder->base.crtc =
8773 dev_priv->pipe_to_crtc_mapping[pipe];
8774 } else {
8775 encoder->base.crtc = NULL;
8776 }
8777
8778 encoder->connectors_active = false;
8779 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
8780 encoder->base.base.id,
8781 drm_get_encoder_name(&encoder->base),
8782 encoder->base.crtc ? "enabled" : "disabled",
8783 pipe);
8784 }
8785
8786 list_for_each_entry(connector, &dev->mode_config.connector_list,
8787 base.head) {
8788 if (connector->get_hw_state(connector)) {
8789 connector->base.dpms = DRM_MODE_DPMS_ON;
8790 connector->encoder->connectors_active = true;
8791 connector->base.encoder = &connector->encoder->base;
8792 } else {
8793 connector->base.dpms = DRM_MODE_DPMS_OFF;
8794 connector->base.encoder = NULL;
8795 }
8796 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
8797 connector->base.base.id,
8798 drm_get_connector_name(&connector->base),
8799 connector->base.encoder ? "enabled" : "disabled");
8800 }
8801
8802 /* HW state is read out, now we need to sanitize this mess. */
8803 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8804 base.head) {
8805 intel_sanitize_encoder(encoder);
8806 }
8807
8808 for_each_pipe(pipe) {
8809 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8810 intel_sanitize_crtc(crtc);
8811 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008812
8813 intel_modeset_update_staged_output_state(dev);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008814
8815 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02008816
8817 drm_mode_config_reset(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02008818}
8819
Chris Wilson2c7111d2011-03-29 10:40:27 +01008820void intel_modeset_gem_init(struct drm_device *dev)
8821{
Chris Wilson1833b132012-05-09 11:56:28 +01008822 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02008823
8824 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02008825
8826 intel_modeset_setup_hw_state(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008827}
8828
8829void intel_modeset_cleanup(struct drm_device *dev)
8830{
Jesse Barnes652c3932009-08-17 13:31:43 -07008831 struct drm_i915_private *dev_priv = dev->dev_private;
8832 struct drm_crtc *crtc;
8833 struct intel_crtc *intel_crtc;
8834
Keith Packardf87ea762010-10-03 19:36:26 -07008835 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008836 mutex_lock(&dev->struct_mutex);
8837
Jesse Barnes723bfd72010-10-07 16:01:13 -07008838 intel_unregister_dsm_handler();
8839
8840
Jesse Barnes652c3932009-08-17 13:31:43 -07008841 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8842 /* Skip inactive CRTCs */
8843 if (!crtc->fb)
8844 continue;
8845
8846 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008847 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008848 }
8849
Chris Wilson973d04f2011-07-08 12:22:37 +01008850 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07008851
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008852 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008853
Daniel Vetter930ebb42012-06-29 23:32:16 +02008854 ironlake_teardown_rc6(dev);
8855
Jesse Barnes57f350b2012-03-28 13:39:25 -07008856 if (IS_VALLEYVIEW(dev))
8857 vlv_init_dpio(dev);
8858
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008859 mutex_unlock(&dev->struct_mutex);
8860
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008861 /* Disable the irq before mode object teardown, for the irq might
8862 * enqueue unpin/hotplug work. */
8863 drm_irq_uninstall(dev);
8864 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02008865 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008866
Chris Wilson1630fe72011-07-08 12:22:42 +01008867 /* flush any delayed tasks or pending work */
8868 flush_scheduled_work();
8869
Jesse Barnes79e53942008-11-07 14:24:08 -08008870 drm_mode_config_cleanup(dev);
8871}
8872
Dave Airlie28d52042009-09-21 14:33:58 +10008873/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008874 * Return which encoder is currently attached for connector.
8875 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008876struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008877{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008878 return &intel_attached_encoder(connector)->base;
8879}
Jesse Barnes79e53942008-11-07 14:24:08 -08008880
Chris Wilsondf0e9242010-09-09 16:20:55 +01008881void intel_connector_attach_encoder(struct intel_connector *connector,
8882 struct intel_encoder *encoder)
8883{
8884 connector->encoder = encoder;
8885 drm_mode_connector_attach_encoder(&connector->base,
8886 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008887}
Dave Airlie28d52042009-09-21 14:33:58 +10008888
8889/*
8890 * set vga decode state - true == enable VGA decode
8891 */
8892int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8893{
8894 struct drm_i915_private *dev_priv = dev->dev_private;
8895 u16 gmch_ctrl;
8896
8897 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8898 if (state)
8899 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8900 else
8901 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8902 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8903 return 0;
8904}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008905
8906#ifdef CONFIG_DEBUG_FS
8907#include <linux/seq_file.h>
8908
8909struct intel_display_error_state {
8910 struct intel_cursor_error_state {
8911 u32 control;
8912 u32 position;
8913 u32 base;
8914 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01008915 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008916
8917 struct intel_pipe_error_state {
8918 u32 conf;
8919 u32 source;
8920
8921 u32 htotal;
8922 u32 hblank;
8923 u32 hsync;
8924 u32 vtotal;
8925 u32 vblank;
8926 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01008927 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008928
8929 struct intel_plane_error_state {
8930 u32 control;
8931 u32 stride;
8932 u32 size;
8933 u32 pos;
8934 u32 addr;
8935 u32 surface;
8936 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01008937 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008938};
8939
8940struct intel_display_error_state *
8941intel_display_capture_error_state(struct drm_device *dev)
8942{
Akshay Joshi0206e352011-08-16 15:34:10 -04008943 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008944 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008945 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008946 int i;
8947
8948 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8949 if (error == NULL)
8950 return NULL;
8951
Damien Lespiau52331302012-08-15 19:23:25 +01008952 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008953 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
8954
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008955 error->cursor[i].control = I915_READ(CURCNTR(i));
8956 error->cursor[i].position = I915_READ(CURPOS(i));
8957 error->cursor[i].base = I915_READ(CURBASE(i));
8958
8959 error->plane[i].control = I915_READ(DSPCNTR(i));
8960 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8961 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04008962 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008963 error->plane[i].addr = I915_READ(DSPADDR(i));
8964 if (INTEL_INFO(dev)->gen >= 4) {
8965 error->plane[i].surface = I915_READ(DSPSURF(i));
8966 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8967 }
8968
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008969 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008970 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008971 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
8972 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
8973 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
8974 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
8975 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
8976 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008977 }
8978
8979 return error;
8980}
8981
8982void
8983intel_display_print_error_state(struct seq_file *m,
8984 struct drm_device *dev,
8985 struct intel_display_error_state *error)
8986{
Damien Lespiau52331302012-08-15 19:23:25 +01008987 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008988 int i;
8989
Damien Lespiau52331302012-08-15 19:23:25 +01008990 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
8991 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008992 seq_printf(m, "Pipe [%d]:\n", i);
8993 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8994 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
8995 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
8996 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
8997 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
8998 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
8999 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9000 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9001
9002 seq_printf(m, "Plane [%d]:\n", i);
9003 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9004 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9005 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9006 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9007 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9008 if (INTEL_INFO(dev)->gen >= 4) {
9009 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9010 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9011 }
9012
9013 seq_printf(m, "Cursor [%d]:\n", i);
9014 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9015 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9016 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9017 }
9018}
9019#endif